blob: 0411ac4e282a5db1d55716d9e2a147e5722bddb1 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
Jim Grosbach28f08c92012-03-05 19:33:30 +000092def VecListDPairAsmOperand : AsmOperandClass {
93 let Name = "VecListDPair";
94 let ParserMethod = "parseVectorList";
95 let RenderMethod = "addVecListOperands";
96}
Jim Grosbachc0fc4502012-03-06 22:01:44 +000097def VecListDPair : RegisterOperand<DPair, "printVectorListTwo"> {
Jim Grosbach28f08c92012-03-05 19:33:30 +000098 let ParserMatchClass = VecListDPairAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbachc3384c92012-03-05 21:43:40 +0000119def VecListDPairSpacedAsmOperand : AsmOperandClass {
120 let Name = "VecListDPairSpaced";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000124def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListTwoSpaced"> {
Jim Grosbachc3384c92012-03-05 21:43:40 +0000125 let ParserMatchClass = VecListDPairSpacedAsmOperand;
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000156def VecListDPairAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListDPairAllLanes";
Jim Grosbach13af2222011-11-30 18:21:25 +0000158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000161def VecListDPairAllLanes : RegisterOperand<DPair,
162 "printVectorListTwoAllLanes"> {
163 let ParserMatchClass = VecListDPairAllLanesAsmOperand;
Jim Grosbach13af2222011-11-30 18:21:25 +0000164}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000165// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000166def VecListDPairSpacedAllLanesAsmOperand : AsmOperandClass {
167 let Name = "VecListDPairSpacedAllLanes";
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000168 let ParserMethod = "parseVectorList";
169 let RenderMethod = "addVecListOperands";
170}
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000171def VecListDPairSpacedAllLanes : RegisterOperand<DPair,
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000172 "printVectorListTwoSpacedAllLanes"> {
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000173 let ParserMatchClass = VecListDPairSpacedAllLanesAsmOperand;
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000174}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000175// Register list of three D registers, with "all lanes" subscripting.
176def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
177 let Name = "VecListThreeDAllLanes";
178 let ParserMethod = "parseVectorList";
179 let RenderMethod = "addVecListOperands";
180}
181def VecListThreeDAllLanes : RegisterOperand<DPR,
182 "printVectorListThreeAllLanes"> {
183 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
184}
185// Register list of three D registers spaced by 2 (three sequential Q regs).
186def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
187 let Name = "VecListThreeQAllLanes";
188 let ParserMethod = "parseVectorList";
189 let RenderMethod = "addVecListOperands";
190}
191def VecListThreeQAllLanes : RegisterOperand<DPR,
192 "printVectorListThreeSpacedAllLanes"> {
193 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
194}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000195// Register list of four D registers, with "all lanes" subscripting.
196def VecListFourDAllLanesAsmOperand : AsmOperandClass {
197 let Name = "VecListFourDAllLanes";
198 let ParserMethod = "parseVectorList";
199 let RenderMethod = "addVecListOperands";
200}
201def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
202 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
203}
204// Register list of four D registers spaced by 2 (four sequential Q regs).
205def VecListFourQAllLanesAsmOperand : AsmOperandClass {
206 let Name = "VecListFourQAllLanes";
207 let ParserMethod = "parseVectorList";
208 let RenderMethod = "addVecListOperands";
209}
210def VecListFourQAllLanes : RegisterOperand<DPR,
211 "printVectorListFourSpacedAllLanes"> {
212 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
213}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000214
Jim Grosbach98b05a52011-11-30 01:09:44 +0000215
Jim Grosbach7636bf62011-12-02 00:35:16 +0000216// Register list of one D register, with byte lane subscripting.
217def VecListOneDByteIndexAsmOperand : AsmOperandClass {
218 let Name = "VecListOneDByteIndexed";
219 let ParserMethod = "parseVectorList";
220 let RenderMethod = "addVecListIndexedOperands";
221}
222def VecListOneDByteIndexed : Operand<i32> {
223 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
224 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
225}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000226// ...with half-word lane subscripting.
227def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
228 let Name = "VecListOneDHWordIndexed";
229 let ParserMethod = "parseVectorList";
230 let RenderMethod = "addVecListIndexedOperands";
231}
232def VecListOneDHWordIndexed : Operand<i32> {
233 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
234 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
235}
236// ...with word lane subscripting.
237def VecListOneDWordIndexAsmOperand : AsmOperandClass {
238 let Name = "VecListOneDWordIndexed";
239 let ParserMethod = "parseVectorList";
240 let RenderMethod = "addVecListIndexedOperands";
241}
242def VecListOneDWordIndexed : Operand<i32> {
243 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
244 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
245}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000246
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000247// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000248def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
249 let Name = "VecListTwoDByteIndexed";
250 let ParserMethod = "parseVectorList";
251 let RenderMethod = "addVecListIndexedOperands";
252}
253def VecListTwoDByteIndexed : Operand<i32> {
254 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
255 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
256}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000257// ...with half-word lane subscripting.
258def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
259 let Name = "VecListTwoDHWordIndexed";
260 let ParserMethod = "parseVectorList";
261 let RenderMethod = "addVecListIndexedOperands";
262}
263def VecListTwoDHWordIndexed : Operand<i32> {
264 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
265 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
266}
267// ...with word lane subscripting.
268def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
269 let Name = "VecListTwoDWordIndexed";
270 let ParserMethod = "parseVectorList";
271 let RenderMethod = "addVecListIndexedOperands";
272}
273def VecListTwoDWordIndexed : Operand<i32> {
274 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
275 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
276}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000277// Register list of two Q registers with half-word lane subscripting.
278def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
279 let Name = "VecListTwoQHWordIndexed";
280 let ParserMethod = "parseVectorList";
281 let RenderMethod = "addVecListIndexedOperands";
282}
283def VecListTwoQHWordIndexed : Operand<i32> {
284 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
285 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
286}
287// ...with word lane subscripting.
288def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
289 let Name = "VecListTwoQWordIndexed";
290 let ParserMethod = "parseVectorList";
291 let RenderMethod = "addVecListIndexedOperands";
292}
293def VecListTwoQWordIndexed : Operand<i32> {
294 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
295 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
296}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000297
Jim Grosbach3a678af2012-01-23 21:53:26 +0000298
299// Register list of three D registers with byte lane subscripting.
300def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
301 let Name = "VecListThreeDByteIndexed";
302 let ParserMethod = "parseVectorList";
303 let RenderMethod = "addVecListIndexedOperands";
304}
305def VecListThreeDByteIndexed : Operand<i32> {
306 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
307 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
308}
309// ...with half-word lane subscripting.
310def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
311 let Name = "VecListThreeDHWordIndexed";
312 let ParserMethod = "parseVectorList";
313 let RenderMethod = "addVecListIndexedOperands";
314}
315def VecListThreeDHWordIndexed : Operand<i32> {
316 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
317 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
318}
319// ...with word lane subscripting.
320def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
321 let Name = "VecListThreeDWordIndexed";
322 let ParserMethod = "parseVectorList";
323 let RenderMethod = "addVecListIndexedOperands";
324}
325def VecListThreeDWordIndexed : Operand<i32> {
326 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
327 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
328}
329// Register list of three Q registers with half-word lane subscripting.
330def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
331 let Name = "VecListThreeQHWordIndexed";
332 let ParserMethod = "parseVectorList";
333 let RenderMethod = "addVecListIndexedOperands";
334}
335def VecListThreeQHWordIndexed : Operand<i32> {
336 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
337 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
338}
339// ...with word lane subscripting.
340def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
341 let Name = "VecListThreeQWordIndexed";
342 let ParserMethod = "parseVectorList";
343 let RenderMethod = "addVecListIndexedOperands";
344}
345def VecListThreeQWordIndexed : Operand<i32> {
346 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
347 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
348}
349
Jim Grosbache983a132012-01-24 18:37:25 +0000350// Register list of four D registers with byte lane subscripting.
351def VecListFourDByteIndexAsmOperand : AsmOperandClass {
352 let Name = "VecListFourDByteIndexed";
353 let ParserMethod = "parseVectorList";
354 let RenderMethod = "addVecListIndexedOperands";
355}
356def VecListFourDByteIndexed : Operand<i32> {
357 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
358 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
359}
360// ...with half-word lane subscripting.
361def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
362 let Name = "VecListFourDHWordIndexed";
363 let ParserMethod = "parseVectorList";
364 let RenderMethod = "addVecListIndexedOperands";
365}
366def VecListFourDHWordIndexed : Operand<i32> {
367 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
368 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
369}
370// ...with word lane subscripting.
371def VecListFourDWordIndexAsmOperand : AsmOperandClass {
372 let Name = "VecListFourDWordIndexed";
373 let ParserMethod = "parseVectorList";
374 let RenderMethod = "addVecListIndexedOperands";
375}
376def VecListFourDWordIndexed : Operand<i32> {
377 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
378 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
379}
380// Register list of four Q registers with half-word lane subscripting.
381def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
382 let Name = "VecListFourQHWordIndexed";
383 let ParserMethod = "parseVectorList";
384 let RenderMethod = "addVecListIndexedOperands";
385}
386def VecListFourQHWordIndexed : Operand<i32> {
387 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
388 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
389}
390// ...with word lane subscripting.
391def VecListFourQWordIndexAsmOperand : AsmOperandClass {
392 let Name = "VecListFourQWordIndexed";
393 let ParserMethod = "parseVectorList";
394 let RenderMethod = "addVecListIndexedOperands";
395}
396def VecListFourQWordIndexed : Operand<i32> {
397 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
398 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
399}
400
Evan Chengd10eab02012-09-18 01:42:45 +0000401def dword_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
402 return cast<LoadSDNode>(N)->getAlignment() >= 8;
403}]>;
404def dword_alignedstore : PatFrag<(ops node:$val, node:$ptr),
405 (store node:$val, node:$ptr), [{
406 return cast<StoreSDNode>(N)->getAlignment() >= 8;
407}]>;
408def word_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
409 return cast<LoadSDNode>(N)->getAlignment() == 4;
410}]>;
411def word_alignedstore : PatFrag<(ops node:$val, node:$ptr),
412 (store node:$val, node:$ptr), [{
413 return cast<StoreSDNode>(N)->getAlignment() == 4;
414}]>;
Evan Chenga99c5082012-08-15 17:44:53 +0000415def hword_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
416 return cast<LoadSDNode>(N)->getAlignment() == 2;
417}]>;
418def hword_alignedstore : PatFrag<(ops node:$val, node:$ptr),
419 (store node:$val, node:$ptr), [{
420 return cast<StoreSDNode>(N)->getAlignment() == 2;
421}]>;
422def byte_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
423 return cast<LoadSDNode>(N)->getAlignment() == 1;
424}]>;
425def byte_alignedstore : PatFrag<(ops node:$val, node:$ptr),
426 (store node:$val, node:$ptr), [{
427 return cast<StoreSDNode>(N)->getAlignment() == 1;
428}]>;
429def non_word_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
430 return cast<LoadSDNode>(N)->getAlignment() < 4;
431}]>;
432def non_word_alignedstore : PatFrag<(ops node:$val, node:$ptr),
433 (store node:$val, node:$ptr), [{
434 return cast<StoreSDNode>(N)->getAlignment() < 4;
435}]>;
Jim Grosbach3a678af2012-01-23 21:53:26 +0000436
Bob Wilson5bafff32009-06-22 23:27:02 +0000437//===----------------------------------------------------------------------===//
438// NEON-specific DAG Nodes.
439//===----------------------------------------------------------------------===//
440
441def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000442def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000443
444def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000445def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000446def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000447def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
448def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000449def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
450def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000451def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
452def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000453def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
454def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
455
456// Types for vector shift by immediates. The "SHX" version is for long and
457// narrow operations where the source and destination vectors have different
458// types. The "SHINS" version is for shift and insert operations.
459def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
460 SDTCisVT<2, i32>]>;
461def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
462 SDTCisVT<2, i32>]>;
463def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
464 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
465
466def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
467def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
468def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
469def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
470def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
471def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
472def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
473
474def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
475def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
476def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
477
478def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
479def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
480def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
481def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
482def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
483def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
484
485def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
486def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
487def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
488
489def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
490def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
491
492def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
493 SDTCisVT<2, i32>]>;
494def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
495def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
496
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000497def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
498def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
499def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000500def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000501
Owen Andersond9668172010-11-03 22:44:51 +0000502def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
503 SDTCisVT<2, i32>]>;
504def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000505def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000506
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000507def NEONvbsl : SDNode<"ARMISD::VBSL",
508 SDTypeProfile<1, 3, [SDTCisVec<0>,
509 SDTCisSameAs<0, 1>,
510 SDTCisSameAs<0, 2>,
511 SDTCisSameAs<0, 3>]>>;
512
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000513def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
514
Bob Wilson0ce37102009-08-14 05:08:32 +0000515// VDUPLANE can produce a quad-register result from a double-register source,
516// so the result is not constrained to match the source.
517def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
518 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
519 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000520
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000521def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
522 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
523def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
524
Bob Wilsond8e17572009-08-12 22:31:50 +0000525def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
526def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
527def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
528def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
529
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000530def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000531 SDTCisSameAs<0, 2>,
532 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000533def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
534def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
535def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000536
Bob Wilson103b4a52012-12-20 21:09:38 +0000537def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
538 SDTCisSameAs<1, 2>]>;
539def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
540def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000541
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000542def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
543 SDTCisSameAs<0, 2>]>;
544def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
545def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
546
Bob Wilsoncba270d2010-07-13 21:16:48 +0000547def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
548 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000549 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000550 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
551 return (EltBits == 32 && EltVal == 0);
552}]>;
553
554def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
555 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000556 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000557 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
558 return (EltBits == 8 && EltVal == 0xff);
559}]>;
560
Bob Wilson5bafff32009-06-22 23:27:02 +0000561//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000562// NEON load / store instructions
563//===----------------------------------------------------------------------===//
564
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000565// Use VLDM to load a Q register as a D register pair.
566// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000567def VLDMQIA
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000568 : PseudoVFPLdStM<(outs DPair:$dst), (ins GPR:$Rn),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000569 IIC_fpLoad_m, "",
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000570 [(set DPair:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000571
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000572// Use VSTM to store a Q register as a D register pair.
573// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000574def VSTMQIA
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000575 : PseudoVFPLdStM<(outs), (ins DPair:$src, GPR:$Rn),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000576 IIC_fpStore_m, "",
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000577 [(store (v2f64 DPair:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000578
Bob Wilsonffde0802010-09-02 16:00:54 +0000579// Classes for VLD* pseudo-instructions with multi-register operands.
580// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000581class VLDQPseudo<InstrItinClass itin>
582 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
583class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000584 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000585 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000586 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000587class VLDQWBfixedPseudo<InstrItinClass itin>
588 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
589 (ins addrmode6:$addr), itin,
590 "$addr.addr = $wb">;
591class VLDQWBregisterPseudo<InstrItinClass itin>
592 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
593 (ins addrmode6:$addr, rGPR:$offset), itin,
594 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000595
Bob Wilson9d84fb32010-09-14 20:59:49 +0000596class VLDQQPseudo<InstrItinClass itin>
597 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
598class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000599 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000600 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000601 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000602class VLDQQWBfixedPseudo<InstrItinClass itin>
603 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
604 (ins addrmode6:$addr), itin,
605 "$addr.addr = $wb">;
606class VLDQQWBregisterPseudo<InstrItinClass itin>
607 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
608 (ins addrmode6:$addr, rGPR:$offset), itin,
609 "$addr.addr = $wb">;
610
611
Bob Wilson7de68142011-02-07 17:43:15 +0000612class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000613 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
614 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000616 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000617 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000618 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000619
Bob Wilson2a0e9742010-11-27 06:35:16 +0000620let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
621
Bob Wilson205a5ca2009-07-08 18:11:30 +0000622// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000623class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000624 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000625 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000626 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000627 let Rm = 0b1111;
628 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000630}
Bob Wilson621f1952010-03-23 05:25:43 +0000631class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +0000632 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000634 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000635 let Rm = 0b1111;
636 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000637 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000638}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000639
Owen Andersond9aa7d32010-11-02 00:05:05 +0000640def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
641def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
642def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
643def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000644
Owen Andersond9aa7d32010-11-02 00:05:05 +0000645def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
646def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
647def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
648def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000649
650// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000651multiclass VLD1DWB<bits<4> op7_4, string Dt> {
652 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
653 (ins addrmode6:$Rn), IIC_VLD1u,
654 "vld1", Dt, "$Vd, $Rn!",
655 "$Rn.addr = $wb", []> {
656 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
657 let Inst{4} = Rn{4};
658 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000659 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000660 }
661 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
662 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
663 "vld1", Dt, "$Vd, $Rn, $Rm",
664 "$Rn.addr = $wb", []> {
665 let Inst{4} = Rn{4};
666 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000667 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000668 }
Owen Andersone85bd772010-11-02 00:24:52 +0000669}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000670multiclass VLD1QWB<bits<4> op7_4, string Dt> {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000671 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000672 (ins addrmode6:$Rn), IIC_VLD1x2u,
673 "vld1", Dt, "$Vd, $Rn!",
674 "$Rn.addr = $wb", []> {
675 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
676 let Inst{5-4} = Rn{5-4};
677 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000678 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000679 }
Jim Grosbach28f08c92012-03-05 19:33:30 +0000680 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000681 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
682 "vld1", Dt, "$Vd, $Rn, $Rm",
683 "$Rn.addr = $wb", []> {
684 let Inst{5-4} = Rn{5-4};
685 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000686 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000687 }
Owen Andersone85bd772010-11-02 00:24:52 +0000688}
Bob Wilson99493b22010-03-20 17:59:03 +0000689
Jim Grosbach10b90a92011-10-24 21:45:13 +0000690defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
691defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
692defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
693defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
694defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
695defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
696defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
697defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000698
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000699// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000700class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000701 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000703 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 let Rm = 0b1111;
705 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000707}
Jim Grosbach59216752011-10-24 23:26:05 +0000708multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
709 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
710 (ins addrmode6:$Rn), IIC_VLD1x2u,
711 "vld1", Dt, "$Vd, $Rn!",
712 "$Rn.addr = $wb", []> {
713 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000714 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000715 let DecoderMethod = "DecodeVLDInstruction";
716 let AsmMatchConverter = "cvtVLDwbFixed";
717 }
718 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
719 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
720 "vld1", Dt, "$Vd, $Rn, $Rm",
721 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000722 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000723 let DecoderMethod = "DecodeVLDInstruction";
724 let AsmMatchConverter = "cvtVLDwbRegister";
725 }
Owen Andersone85bd772010-11-02 00:24:52 +0000726}
Bob Wilson052ba452010-03-22 18:22:06 +0000727
Owen Andersone85bd772010-11-02 00:24:52 +0000728def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
729def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
730def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
731def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000732
Jim Grosbach59216752011-10-24 23:26:05 +0000733defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
734defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
735defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
736defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000737
Jim Grosbach59216752011-10-24 23:26:05 +0000738def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000739
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000740// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000741class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000742 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000743 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000744 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 let Rm = 0b1111;
746 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000747 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000748}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000749multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
750 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
751 (ins addrmode6:$Rn), IIC_VLD1x2u,
752 "vld1", Dt, "$Vd, $Rn!",
753 "$Rn.addr = $wb", []> {
754 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
755 let Inst{5-4} = Rn{5-4};
756 let DecoderMethod = "DecodeVLDInstruction";
757 let AsmMatchConverter = "cvtVLDwbFixed";
758 }
759 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
760 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
761 "vld1", Dt, "$Vd, $Rn, $Rm",
762 "$Rn.addr = $wb", []> {
763 let Inst{5-4} = Rn{5-4};
764 let DecoderMethod = "DecodeVLDInstruction";
765 let AsmMatchConverter = "cvtVLDwbRegister";
766 }
Owen Andersone85bd772010-11-02 00:24:52 +0000767}
Johnny Chend7283d92010-02-23 20:51:23 +0000768
Owen Andersone85bd772010-11-02 00:24:52 +0000769def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
770def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
771def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
772def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000773
Jim Grosbach399cdca2011-10-25 00:14:01 +0000774defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
775defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
776defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
777defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000778
Jim Grosbach399cdca2011-10-25 00:14:01 +0000779def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000780
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000781// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000782class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
783 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000784 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000785 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000786 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 let Rm = 0b1111;
788 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000790}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000791
Jim Grosbach28f08c92012-03-05 19:33:30 +0000792def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>;
793def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>;
794def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000795
Jim Grosbach2af50d92011-12-09 19:07:20 +0000796def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
797def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
798def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000799
Evan Chengd2ca8132010-10-09 01:03:04 +0000800def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
801def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
802def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000803
Bob Wilson92cb9322010-03-20 20:10:51 +0000804// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000805multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
806 RegisterOperand VdTy, InstrItinClass itin> {
807 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
808 (ins addrmode6:$Rn), itin,
809 "vld2", Dt, "$Vd, $Rn!",
810 "$Rn.addr = $wb", []> {
811 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
812 let Inst{5-4} = Rn{5-4};
813 let DecoderMethod = "DecodeVLDInstruction";
814 let AsmMatchConverter = "cvtVLDwbFixed";
815 }
816 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
817 (ins addrmode6:$Rn, rGPR:$Rm), itin,
818 "vld2", Dt, "$Vd, $Rn, $Rm",
819 "$Rn.addr = $wb", []> {
820 let Inst{5-4} = Rn{5-4};
821 let DecoderMethod = "DecodeVLDInstruction";
822 let AsmMatchConverter = "cvtVLDwbRegister";
823 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000824}
Bob Wilson92cb9322010-03-20 20:10:51 +0000825
Jim Grosbach28f08c92012-03-05 19:33:30 +0000826defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>;
827defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>;
828defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000829
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000830defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
831defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
832defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000833
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000834def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
835def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
836def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
837def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
838def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
839def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000840
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000841// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +0000842def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>;
843def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>;
844def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>;
845defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>;
846defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>;
847defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000848
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000849// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000850class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000851 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000852 (ins addrmode6:$Rn), IIC_VLD3,
853 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
854 let Rm = 0b1111;
855 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000856 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000857}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000858
Owen Andersoncf667be2010-11-02 01:24:55 +0000859def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
860def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
861def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000862
Bob Wilson9d84fb32010-09-14 20:59:49 +0000863def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
864def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
865def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000866
Bob Wilson92cb9322010-03-20 20:10:51 +0000867// ...with address register writeback:
868class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
869 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000870 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000871 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
872 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
873 "$Rn.addr = $wb", []> {
874 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000875 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000876}
Bob Wilson92cb9322010-03-20 20:10:51 +0000877
Owen Andersoncf667be2010-11-02 01:24:55 +0000878def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
879def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
880def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000881
Evan Cheng84f69e82010-10-09 01:45:34 +0000882def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
883def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
884def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000885
Bob Wilson7de68142011-02-07 17:43:15 +0000886// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000887def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
888def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
889def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
890def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
891def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
892def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000893
Evan Cheng84f69e82010-10-09 01:45:34 +0000894def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
895def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
896def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000897
Bob Wilson92cb9322010-03-20 20:10:51 +0000898// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000899def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
900def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
901def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
902
Evan Cheng84f69e82010-10-09 01:45:34 +0000903def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
904def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
905def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000906
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000907// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000908class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
909 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000910 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000911 (ins addrmode6:$Rn), IIC_VLD4,
912 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
913 let Rm = 0b1111;
914 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000915 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000916}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000917
Owen Andersoncf667be2010-11-02 01:24:55 +0000918def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
919def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
920def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000921
Bob Wilson9d84fb32010-09-14 20:59:49 +0000922def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
923def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
924def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000925
Bob Wilson92cb9322010-03-20 20:10:51 +0000926// ...with address register writeback:
927class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
928 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000929 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000930 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000931 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
932 "$Rn.addr = $wb", []> {
933 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000934 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000935}
Bob Wilson92cb9322010-03-20 20:10:51 +0000936
Owen Andersoncf667be2010-11-02 01:24:55 +0000937def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
938def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
939def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000940
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000941def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
942def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
943def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000944
Bob Wilson7de68142011-02-07 17:43:15 +0000945// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000946def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
947def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
948def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
949def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
950def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
951def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000952
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000953def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
954def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
955def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000956
Bob Wilson92cb9322010-03-20 20:10:51 +0000957// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000958def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
959def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
960def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
961
962def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
963def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
964def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000965
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000966} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
967
Bob Wilson8466fa12010-09-13 23:01:35 +0000968// Classes for VLD*LN pseudo-instructions with multi-register operands.
969// These are expanded to real instructions after register allocation.
970class VLDQLNPseudo<InstrItinClass itin>
971 : PseudoNLdSt<(outs QPR:$dst),
972 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
973 itin, "$src = $dst">;
974class VLDQLNWBPseudo<InstrItinClass itin>
975 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
976 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
977 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
978class VLDQQLNPseudo<InstrItinClass itin>
979 : PseudoNLdSt<(outs QQPR:$dst),
980 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
981 itin, "$src = $dst">;
982class VLDQQLNWBPseudo<InstrItinClass itin>
983 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
984 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
985 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
986class VLDQQQQLNPseudo<InstrItinClass itin>
987 : PseudoNLdSt<(outs QQQQPR:$dst),
988 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
989 itin, "$src = $dst">;
990class VLDQQQQLNWBPseudo<InstrItinClass itin>
991 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
992 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
993 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
994
Bob Wilsonb07c1712009-10-07 21:53:04 +0000995// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000996class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
997 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000998 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000999 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
1000 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001 "$src = $Vd",
1002 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +00001003 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001004 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001005 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001006 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001007}
Mon P Wang183c6272011-05-09 17:47:27 +00001008class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1009 PatFrag LoadOp>
1010 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
1011 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
1012 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
1013 "$src = $Vd",
1014 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
1015 (i32 (LoadOp addrmode6oneL32:$Rn)),
1016 imm:$lane))]> {
1017 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001018 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001019}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001020class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
1021 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
1022 (i32 (LoadOp addrmode6:$addr)),
1023 imm:$lane))];
1024}
1025
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001026def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
1027 let Inst{7-5} = lane{2-0};
1028}
1029def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
1030 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001031 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
Mon P Wang183c6272011-05-09 17:47:27 +00001033def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001034 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001035 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001036}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001037
1038def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1039def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1040def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1041
Bob Wilson746fa172010-12-10 22:13:32 +00001042def : Pat<(vector_insert (v2f32 DPR:$src),
1043 (f32 (load addrmode6:$addr)), imm:$lane),
1044 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1045def : Pat<(vector_insert (v4f32 QPR:$src),
1046 (f32 (load addrmode6:$addr)), imm:$lane),
1047 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1048
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001049let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1050
1051// ...with address register writeback:
1052class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001053 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001055 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001056 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001057 "$src = $Vd, $Rn.addr = $wb", []> {
1058 let DecoderMethod = "DecodeVLD1LN";
1059}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001060
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001061def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1062 let Inst{7-5} = lane{2-0};
1063}
1064def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1065 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001066 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001067}
1068def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1069 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001070 let Inst{5} = Rn{4};
1071 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001072}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001073
1074def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1075def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1076def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001077
Bob Wilson243fcc52009-09-01 04:26:28 +00001078// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001079class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001080 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001081 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1082 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001083 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 let Rm = 0b1111;
1085 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001086 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001087}
Bob Wilson243fcc52009-09-01 04:26:28 +00001088
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001089def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1090 let Inst{7-5} = lane{2-0};
1091}
1092def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1093 let Inst{7-6} = lane{1-0};
1094}
1095def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1096 let Inst{7} = lane{0};
1097}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001098
Evan Chengd2ca8132010-10-09 01:03:04 +00001099def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1100def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1101def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001102
Bob Wilson41315282010-03-20 20:39:53 +00001103// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001104def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1105 let Inst{7-6} = lane{1-0};
1106}
1107def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1108 let Inst{7} = lane{0};
1109}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001110
Evan Chengd2ca8132010-10-09 01:03:04 +00001111def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1112def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001113
Bob Wilsona1023642010-03-20 20:47:18 +00001114// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001115class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001116 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001118 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1120 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1121 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001122 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilsona1023642010-03-20 20:47:18 +00001124
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001125def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1126 let Inst{7-5} = lane{2-0};
1127}
1128def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1129 let Inst{7-6} = lane{1-0};
1130}
1131def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1132 let Inst{7} = lane{0};
1133}
Bob Wilsona1023642010-03-20 20:47:18 +00001134
Evan Chengd2ca8132010-10-09 01:03:04 +00001135def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1136def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1137def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001138
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001139def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1140 let Inst{7-6} = lane{1-0};
1141}
1142def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1143 let Inst{7} = lane{0};
1144}
Bob Wilsona1023642010-03-20 20:47:18 +00001145
Evan Chengd2ca8132010-10-09 01:03:04 +00001146def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1147def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001148
Bob Wilson243fcc52009-09-01 04:26:28 +00001149// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001150class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001151 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001152 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001153 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001154 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001155 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001156 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001157 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001158}
Bob Wilson243fcc52009-09-01 04:26:28 +00001159
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001160def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1161 let Inst{7-5} = lane{2-0};
1162}
1163def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1164 let Inst{7-6} = lane{1-0};
1165}
1166def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1167 let Inst{7} = lane{0};
1168}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001169
Evan Cheng84f69e82010-10-09 01:45:34 +00001170def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1171def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1172def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001173
Bob Wilson41315282010-03-20 20:39:53 +00001174// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001175def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1176 let Inst{7-6} = lane{1-0};
1177}
1178def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1179 let Inst{7} = lane{0};
1180}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001181
Evan Cheng84f69e82010-10-09 01:45:34 +00001182def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1183def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001184
Bob Wilsona1023642010-03-20 20:47:18 +00001185// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001186class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001187 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001188 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001189 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001190 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001191 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001192 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1193 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001194 []> {
1195 let DecoderMethod = "DecodeVLD3LN";
1196}
Bob Wilsona1023642010-03-20 20:47:18 +00001197
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001198def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1199 let Inst{7-5} = lane{2-0};
1200}
1201def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1202 let Inst{7-6} = lane{1-0};
1203}
1204def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001205 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001206}
Bob Wilsona1023642010-03-20 20:47:18 +00001207
Evan Cheng84f69e82010-10-09 01:45:34 +00001208def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1209def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1210def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001211
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001212def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1213 let Inst{7-6} = lane{1-0};
1214}
1215def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001216 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001217}
Bob Wilsona1023642010-03-20 20:47:18 +00001218
Evan Cheng84f69e82010-10-09 01:45:34 +00001219def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1220def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001221
Bob Wilson243fcc52009-09-01 04:26:28 +00001222// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001223class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001224 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001225 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001226 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001227 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001228 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001229 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001230 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001231 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001232 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001233}
Bob Wilson243fcc52009-09-01 04:26:28 +00001234
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001235def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1236 let Inst{7-5} = lane{2-0};
1237}
1238def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1239 let Inst{7-6} = lane{1-0};
1240}
1241def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001242 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001243 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001244}
Bob Wilson62e053e2009-10-08 22:53:57 +00001245
Evan Cheng10dc63f2010-10-09 04:07:58 +00001246def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1247def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1248def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001249
Bob Wilson41315282010-03-20 20:39:53 +00001250// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001251def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1252 let Inst{7-6} = lane{1-0};
1253}
1254def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001255 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001256 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001257}
Bob Wilson62e053e2009-10-08 22:53:57 +00001258
Evan Cheng10dc63f2010-10-09 04:07:58 +00001259def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1260def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001261
Bob Wilsona1023642010-03-20 20:47:18 +00001262// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001263class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001264 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001266 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001267 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001268 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001269"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1270"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001271 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001272 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001273 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001274}
Bob Wilsona1023642010-03-20 20:47:18 +00001275
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001276def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1277 let Inst{7-5} = lane{2-0};
1278}
1279def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1280 let Inst{7-6} = lane{1-0};
1281}
1282def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001283 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001284 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001285}
Bob Wilsona1023642010-03-20 20:47:18 +00001286
Evan Cheng10dc63f2010-10-09 04:07:58 +00001287def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1288def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1289def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001290
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001291def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1292 let Inst{7-6} = lane{1-0};
1293}
1294def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001295 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001296 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001297}
Bob Wilsona1023642010-03-20 20:47:18 +00001298
Evan Cheng10dc63f2010-10-09 04:07:58 +00001299def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1300def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001301
Bob Wilson2a0e9742010-11-27 06:35:16 +00001302} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1303
Bob Wilsonb07c1712009-10-07 21:53:04 +00001304// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001305class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001306 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1307 (ins addrmode6dup:$Rn),
1308 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1309 [(set VecListOneDAllLanes:$Vd,
1310 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001311 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001312 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001313 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001314}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001315def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1316def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1317def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001318
Bob Wilson746fa172010-12-10 22:13:32 +00001319def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1320 (VLD1DUPd32 addrmode6:$addr)>;
Bob Wilson746fa172010-12-10 22:13:32 +00001321
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001322class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
1323 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListDPairAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001324 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001325 "vld1", Dt, "$Vd, $Rn", "",
1326 [(set VecListDPairAllLanes:$Vd,
1327 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001328 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001329 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001330 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001331}
1332
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001333def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
1334def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
1335def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001336
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001337def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1338 (VLD1DUPq32 addrmode6:$addr)>;
1339
1340let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001341// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001342multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1343 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1344 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1345 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1346 "vld1", Dt, "$Vd, $Rn!",
1347 "$Rn.addr = $wb", []> {
1348 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1349 let Inst{4} = Rn{4};
1350 let DecoderMethod = "DecodeVLD1DupInstruction";
1351 let AsmMatchConverter = "cvtVLDwbFixed";
1352 }
1353 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1354 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1355 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1356 "vld1", Dt, "$Vd, $Rn, $Rm",
1357 "$Rn.addr = $wb", []> {
1358 let Inst{4} = Rn{4};
1359 let DecoderMethod = "DecodeVLD1DupInstruction";
1360 let AsmMatchConverter = "cvtVLDwbRegister";
1361 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001362}
Jim Grosbach096334e2011-11-30 19:35:44 +00001363multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1364 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001365 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001366 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1367 "vld1", Dt, "$Vd, $Rn!",
1368 "$Rn.addr = $wb", []> {
1369 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1370 let Inst{4} = Rn{4};
1371 let DecoderMethod = "DecodeVLD1DupInstruction";
1372 let AsmMatchConverter = "cvtVLDwbFixed";
1373 }
1374 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001375 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001376 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1377 "vld1", Dt, "$Vd, $Rn, $Rm",
1378 "$Rn.addr = $wb", []> {
1379 let Inst{4} = Rn{4};
1380 let DecoderMethod = "DecodeVLD1DupInstruction";
1381 let AsmMatchConverter = "cvtVLDwbRegister";
1382 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001383}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001384
Jim Grosbach096334e2011-11-30 19:35:44 +00001385defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1386defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1387defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001388
Jim Grosbach096334e2011-11-30 19:35:44 +00001389defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1390defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1391defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001392
Bob Wilsonb07c1712009-10-07 21:53:04 +00001393// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001394class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1395 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001396 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001397 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001398 let Rm = 0b1111;
1399 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001400 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001401}
1402
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001403def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListDPairAllLanes>;
1404def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListDPairAllLanes>;
1405def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001406
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001407// ...with double-spaced registers
1408def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListDPairSpacedAllLanes>;
1409def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1410def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001411
1412// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001413multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1414 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1415 (outs VdTy:$Vd, GPR:$wb),
1416 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1417 "vld2", Dt, "$Vd, $Rn!",
1418 "$Rn.addr = $wb", []> {
1419 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1420 let Inst{4} = Rn{4};
1421 let DecoderMethod = "DecodeVLD2DupInstruction";
1422 let AsmMatchConverter = "cvtVLDwbFixed";
1423 }
1424 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1425 (outs VdTy:$Vd, GPR:$wb),
1426 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1427 "vld2", Dt, "$Vd, $Rn, $Rm",
1428 "$Rn.addr = $wb", []> {
1429 let Inst{4} = Rn{4};
1430 let DecoderMethod = "DecodeVLD2DupInstruction";
1431 let AsmMatchConverter = "cvtVLDwbRegister";
1432 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001433}
1434
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001435defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListDPairAllLanes>;
1436defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListDPairAllLanes>;
1437defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001438
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001439defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListDPairSpacedAllLanes>;
1440defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1441defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001442
Bob Wilsonb07c1712009-10-07 21:53:04 +00001443// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001444class VLD3DUP<bits<4> op7_4, string Dt>
1445 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001446 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001447 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1448 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001449 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001450 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001451}
1452
1453def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1454def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1455def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1456
1457def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1458def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1459def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1460
1461// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001462def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1463def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1464def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001465
1466// ...with address register writeback:
1467class VLD3DUPWB<bits<4> op7_4, string Dt>
1468 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001469 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001470 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1471 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001472 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001473 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001474}
1475
1476def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1477def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1478def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1479
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001480def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1481def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1482def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001483
1484def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1485def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1486def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1487
Bob Wilsonb07c1712009-10-07 21:53:04 +00001488// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001489class VLD4DUP<bits<4> op7_4, string Dt>
1490 : NLdSt<1, 0b10, 0b1111, op7_4,
1491 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001492 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001493 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1494 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001495 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001496 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001497}
1498
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001499def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1500def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1501def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001502
1503def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1504def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1505def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1506
1507// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001508def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1509def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1510def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001511
1512// ...with address register writeback:
1513class VLD4DUPWB<bits<4> op7_4, string Dt>
1514 : NLdSt<1, 0b10, 0b1111, op7_4,
1515 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001516 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001517 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001518 "$Rn.addr = $wb", []> {
1519 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001520 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001521}
1522
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001523def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1524def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1525def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1526
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001527def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1528def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1529def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001530
1531def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1532def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1533def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1534
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001535} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001536
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001537let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001538
Bob Wilson709d5922010-08-25 23:27:42 +00001539// Classes for VST* pseudo-instructions with multi-register operands.
1540// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001541class VSTQPseudo<InstrItinClass itin>
1542 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1543class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001544 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001545 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001546 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001547class VSTQWBfixedPseudo<InstrItinClass itin>
1548 : PseudoNLdSt<(outs GPR:$wb),
1549 (ins addrmode6:$addr, QPR:$src), itin,
1550 "$addr.addr = $wb">;
1551class VSTQWBregisterPseudo<InstrItinClass itin>
1552 : PseudoNLdSt<(outs GPR:$wb),
1553 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1554 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001555class VSTQQPseudo<InstrItinClass itin>
1556 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1557class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001558 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001559 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001560 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001561class VSTQQWBfixedPseudo<InstrItinClass itin>
1562 : PseudoNLdSt<(outs GPR:$wb),
1563 (ins addrmode6:$addr, QQPR:$src), itin,
1564 "$addr.addr = $wb">;
1565class VSTQQWBregisterPseudo<InstrItinClass itin>
1566 : PseudoNLdSt<(outs GPR:$wb),
1567 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1568 "$addr.addr = $wb">;
1569
Bob Wilson7de68142011-02-07 17:43:15 +00001570class VSTQQQQPseudo<InstrItinClass itin>
1571 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001572class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001573 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001574 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001575 "$addr.addr = $wb">;
1576
Bob Wilson11d98992010-03-23 06:20:33 +00001577// VST1 : Vector Store (multiple single elements)
1578class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001579 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1580 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Rm = 0b1111;
1582 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001583 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001584}
Bob Wilson11d98992010-03-23 06:20:33 +00001585class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +00001586 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd),
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001587 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 let Rm = 0b1111;
1589 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001590 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001591}
Bob Wilson11d98992010-03-23 06:20:33 +00001592
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001593def VST1d8 : VST1D<{0,0,0,?}, "8">;
1594def VST1d16 : VST1D<{0,1,0,?}, "16">;
1595def VST1d32 : VST1D<{1,0,0,?}, "32">;
1596def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001597
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001598def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1599def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1600def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1601def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001602
Bob Wilson25eb5012010-03-20 20:54:36 +00001603// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001604multiclass VST1DWB<bits<4> op7_4, string Dt> {
1605 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1606 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1607 "vst1", Dt, "$Vd, $Rn!",
1608 "$Rn.addr = $wb", []> {
1609 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1610 let Inst{4} = Rn{4};
1611 let DecoderMethod = "DecodeVSTInstruction";
1612 let AsmMatchConverter = "cvtVSTwbFixed";
1613 }
1614 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1615 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1616 IIC_VLD1u,
1617 "vst1", Dt, "$Vd, $Rn, $Rm",
1618 "$Rn.addr = $wb", []> {
1619 let Inst{4} = Rn{4};
1620 let DecoderMethod = "DecodeVSTInstruction";
1621 let AsmMatchConverter = "cvtVSTwbRegister";
1622 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001623}
Jim Grosbach4334e032011-10-31 21:50:31 +00001624multiclass VST1QWB<bits<4> op7_4, string Dt> {
1625 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001626 (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u,
Jim Grosbach4334e032011-10-31 21:50:31 +00001627 "vst1", Dt, "$Vd, $Rn!",
1628 "$Rn.addr = $wb", []> {
1629 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1630 let Inst{5-4} = Rn{5-4};
1631 let DecoderMethod = "DecodeVSTInstruction";
1632 let AsmMatchConverter = "cvtVSTwbFixed";
1633 }
1634 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001635 (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd),
Jim Grosbach4334e032011-10-31 21:50:31 +00001636 IIC_VLD1x2u,
1637 "vst1", Dt, "$Vd, $Rn, $Rm",
1638 "$Rn.addr = $wb", []> {
1639 let Inst{5-4} = Rn{5-4};
1640 let DecoderMethod = "DecodeVSTInstruction";
1641 let AsmMatchConverter = "cvtVSTwbRegister";
1642 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001643}
Bob Wilson25eb5012010-03-20 20:54:36 +00001644
Jim Grosbach4334e032011-10-31 21:50:31 +00001645defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1646defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1647defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1648defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001649
Jim Grosbach4334e032011-10-31 21:50:31 +00001650defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1651defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1652defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1653defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001654
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001655// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001656class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001657 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001658 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1659 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001660 let Rm = 0b1111;
1661 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001662 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001663}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001664multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1665 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1666 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1667 "vst1", Dt, "$Vd, $Rn!",
1668 "$Rn.addr = $wb", []> {
1669 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1670 let Inst{5-4} = Rn{5-4};
1671 let DecoderMethod = "DecodeVSTInstruction";
1672 let AsmMatchConverter = "cvtVSTwbFixed";
1673 }
1674 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1675 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1676 IIC_VLD1x3u,
1677 "vst1", Dt, "$Vd, $Rn, $Rm",
1678 "$Rn.addr = $wb", []> {
1679 let Inst{5-4} = Rn{5-4};
1680 let DecoderMethod = "DecodeVSTInstruction";
1681 let AsmMatchConverter = "cvtVSTwbRegister";
1682 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001683}
Bob Wilson052ba452010-03-22 18:22:06 +00001684
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001685def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1686def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1687def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1688def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001689
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001690defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1691defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1692defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1693defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001694
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001695def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1696def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1697def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001698
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001699// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001700class VST1D4<bits<4> op7_4, string Dt>
1701 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001702 (ins addrmode6:$Rn, VecListFourD:$Vd),
1703 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001704 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001705 let Rm = 0b1111;
1706 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001707 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001708}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001709multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1710 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1711 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1712 "vst1", Dt, "$Vd, $Rn!",
1713 "$Rn.addr = $wb", []> {
1714 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1715 let Inst{5-4} = Rn{5-4};
1716 let DecoderMethod = "DecodeVSTInstruction";
1717 let AsmMatchConverter = "cvtVSTwbFixed";
1718 }
1719 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1720 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1721 IIC_VLD1x4u,
1722 "vst1", Dt, "$Vd, $Rn, $Rm",
1723 "$Rn.addr = $wb", []> {
1724 let Inst{5-4} = Rn{5-4};
1725 let DecoderMethod = "DecodeVSTInstruction";
1726 let AsmMatchConverter = "cvtVSTwbRegister";
1727 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001728}
Bob Wilson25eb5012010-03-20 20:54:36 +00001729
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001730def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1731def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1732def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1733def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001734
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001735defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1736defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1737defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1738defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001739
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001740def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1741def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1742def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001743
Bob Wilsonb36ec862009-08-06 18:47:44 +00001744// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001745class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1746 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001747 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001748 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001749 let Rm = 0b1111;
1750 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001751 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001752}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001753
Jim Grosbach28f08c92012-03-05 19:33:30 +00001754def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>;
1755def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>;
1756def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001757
Jim Grosbach20accfc2011-12-14 20:59:15 +00001758def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1759def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1760def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001761
Evan Cheng60ff8792010-10-11 22:03:18 +00001762def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1763def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1764def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001765
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001766// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001767multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1768 RegisterOperand VdTy> {
1769 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1770 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1771 "vst2", Dt, "$Vd, $Rn!",
1772 "$Rn.addr = $wb", []> {
1773 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001774 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001775 let DecoderMethod = "DecodeVSTInstruction";
1776 let AsmMatchConverter = "cvtVSTwbFixed";
1777 }
1778 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1779 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1780 "vst2", Dt, "$Vd, $Rn, $Rm",
1781 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001782 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001783 let DecoderMethod = "DecodeVSTInstruction";
1784 let AsmMatchConverter = "cvtVSTwbRegister";
1785 }
Owen Andersond2f37942010-11-02 21:16:58 +00001786}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001787multiclass VST2QWB<bits<4> op7_4, string Dt> {
1788 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1789 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1790 "vst2", Dt, "$Vd, $Rn!",
1791 "$Rn.addr = $wb", []> {
1792 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001793 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001794 let DecoderMethod = "DecodeVSTInstruction";
1795 let AsmMatchConverter = "cvtVSTwbFixed";
1796 }
1797 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1798 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1799 IIC_VLD1u,
1800 "vst2", Dt, "$Vd, $Rn, $Rm",
1801 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001802 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001803 let DecoderMethod = "DecodeVSTInstruction";
1804 let AsmMatchConverter = "cvtVSTwbRegister";
1805 }
Owen Andersond2f37942010-11-02 21:16:58 +00001806}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001807
Jim Grosbach28f08c92012-03-05 19:33:30 +00001808defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>;
1809defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>;
1810defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001811
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001812defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1813defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1814defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001815
Jim Grosbach6d567302012-01-20 19:16:00 +00001816def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1817def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1818def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1819def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1820def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1821def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001822
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001823// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +00001824def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>;
1825def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>;
1826def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>;
1827defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>;
1828defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>;
1829defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001830
Bob Wilsonb36ec862009-08-06 18:47:44 +00001831// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001832class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1833 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001834 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1835 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1836 let Rm = 0b1111;
1837 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001838 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001839}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001840
Owen Andersona1a45fd2010-11-02 21:47:03 +00001841def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1842def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1843def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001844
Evan Cheng60ff8792010-10-11 22:03:18 +00001845def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1846def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1847def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001848
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001849// ...with address register writeback:
1850class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1851 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001852 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001853 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001854 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1855 "$Rn.addr = $wb", []> {
1856 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001857 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001858}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001859
Owen Andersona1a45fd2010-11-02 21:47:03 +00001860def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1861def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1862def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001863
Evan Cheng60ff8792010-10-11 22:03:18 +00001864def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1865def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1866def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001867
Bob Wilson7de68142011-02-07 17:43:15 +00001868// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001869def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1870def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1871def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1872def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1873def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1874def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001875
Evan Cheng60ff8792010-10-11 22:03:18 +00001876def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1877def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1878def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001879
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001880// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001881def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1882def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1883def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1884
Evan Cheng60ff8792010-10-11 22:03:18 +00001885def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1886def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1887def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001888
Bob Wilsonb36ec862009-08-06 18:47:44 +00001889// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001890class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1891 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001892 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1893 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001894 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001895 let Rm = 0b1111;
1896 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001897 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001898}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001899
Owen Andersona1a45fd2010-11-02 21:47:03 +00001900def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1901def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1902def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001903
Evan Cheng60ff8792010-10-11 22:03:18 +00001904def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1905def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1906def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001907
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001908// ...with address register writeback:
1909class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1910 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001911 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001912 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001913 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1914 "$Rn.addr = $wb", []> {
1915 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001916 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001917}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001918
Owen Andersona1a45fd2010-11-02 21:47:03 +00001919def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1920def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1921def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001922
Evan Cheng60ff8792010-10-11 22:03:18 +00001923def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1924def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1925def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001926
Bob Wilson7de68142011-02-07 17:43:15 +00001927// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001928def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1929def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1930def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1931def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1932def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1933def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001934
Evan Cheng60ff8792010-10-11 22:03:18 +00001935def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1936def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1937def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001938
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001939// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001940def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1941def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1942def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1943
Evan Cheng60ff8792010-10-11 22:03:18 +00001944def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1945def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1946def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001947
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001948} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1949
Bob Wilson8466fa12010-09-13 23:01:35 +00001950// Classes for VST*LN pseudo-instructions with multi-register operands.
1951// These are expanded to real instructions after register allocation.
1952class VSTQLNPseudo<InstrItinClass itin>
1953 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1954 itin, "">;
1955class VSTQLNWBPseudo<InstrItinClass itin>
1956 : PseudoNLdSt<(outs GPR:$wb),
1957 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1958 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1959class VSTQQLNPseudo<InstrItinClass itin>
1960 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1961 itin, "">;
1962class VSTQQLNWBPseudo<InstrItinClass itin>
1963 : PseudoNLdSt<(outs GPR:$wb),
1964 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1965 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1966class VSTQQQQLNPseudo<InstrItinClass itin>
1967 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1968 itin, "">;
1969class VSTQQQQLNWBPseudo<InstrItinClass itin>
1970 : PseudoNLdSt<(outs GPR:$wb),
1971 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1972 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1973
Bob Wilsonb07c1712009-10-07 21:53:04 +00001974// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001975class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001976 PatFrag StoreOp, SDNode ExtractOp, Operand AddrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00001977 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001978 (ins AddrMode:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001979 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Richard Barton6e9d66c2012-03-28 10:18:11 +00001980 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), AddrMode:$Rn)]> {
Mon P Wang183c6272011-05-09 17:47:27 +00001981 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001982 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001983}
Bob Wilsond168cef2010-11-03 16:24:53 +00001984class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1985 : VSTQLNPseudo<IIC_VST1ln> {
1986 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1987 addrmode6:$addr)];
1988}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001989
Bob Wilsond168cef2010-11-03 16:24:53 +00001990def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001991 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001992 let Inst{7-5} = lane{2-0};
1993}
Bob Wilsond168cef2010-11-03 16:24:53 +00001994def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001995 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001996 let Inst{7-6} = lane{1-0};
Tim Northover64eacd92012-09-06 14:36:55 +00001997 let Inst{4} = Rn{4};
Owen Andersone95c9462010-11-02 21:54:45 +00001998}
Mon P Wang183c6272011-05-09 17:47:27 +00001999
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00002000def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002001 addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00002002 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002003 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002004}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002005
Bob Wilsond168cef2010-11-03 16:24:53 +00002006def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
2007def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
2008def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002009
Bob Wilson746fa172010-12-10 22:13:32 +00002010def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
2011 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
2012def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
2013 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
2014
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002015// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00002016class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002017 PatFrag StoreOp, SDNode ExtractOp, Operand AdrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00002018 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Richard Barton6e9d66c2012-03-28 10:18:11 +00002019 (ins AdrMode:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00002020 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002021 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00002022 "$Rn.addr = $wb",
2023 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Richard Barton6e9d66c2012-03-28 10:18:11 +00002024 AdrMode:$Rn, am6offset:$Rm))]> {
Owen Anderson7a2e1772011-08-15 18:44:44 +00002025 let DecoderMethod = "DecodeVST1LN";
2026}
Bob Wilsonda525062011-02-25 06:42:42 +00002027class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2028 : VSTQLNWBPseudo<IIC_VST1lnu> {
2029 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2030 addrmode6:$addr, am6offset:$offset))];
2031}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002032
Bob Wilsonda525062011-02-25 06:42:42 +00002033def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002034 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002035 let Inst{7-5} = lane{2-0};
2036}
Bob Wilsonda525062011-02-25 06:42:42 +00002037def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002038 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002039 let Inst{7-6} = lane{1-0};
Tim Northover64eacd92012-09-06 14:36:55 +00002040 let Inst{4} = Rn{4};
Owen Andersone95c9462010-11-02 21:54:45 +00002041}
Bob Wilsonda525062011-02-25 06:42:42 +00002042def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002043 extractelt, addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00002044 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002045 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002046}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002047
Bob Wilsonda525062011-02-25 06:42:42 +00002048def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2049def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2050def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2051
2052let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002053
Bob Wilson8a3198b2009-09-01 18:51:56 +00002054// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002055class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002056 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002057 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2058 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002059 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002060 let Rm = 0b1111;
2061 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002062 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002063}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002064
Owen Andersonb20594f2010-11-02 22:18:18 +00002065def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2066 let Inst{7-5} = lane{2-0};
2067}
2068def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2069 let Inst{7-6} = lane{1-0};
2070}
2071def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2072 let Inst{7} = lane{0};
2073}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002074
Evan Cheng60ff8792010-10-11 22:03:18 +00002075def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2076def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2077def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002078
Bob Wilson41315282010-03-20 20:39:53 +00002079// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002080def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2081 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002082 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002083}
2084def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2085 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002086 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002087}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002088
Evan Cheng60ff8792010-10-11 22:03:18 +00002089def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2090def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002091
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002092// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002093class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002094 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002095 (ins addrmode6:$Rn, am6offset:$Rm,
2096 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2097 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2098 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002099 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002100 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002101}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002102
Owen Andersonb20594f2010-11-02 22:18:18 +00002103def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2104 let Inst{7-5} = lane{2-0};
2105}
2106def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2107 let Inst{7-6} = lane{1-0};
2108}
2109def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2110 let Inst{7} = lane{0};
2111}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002112
Evan Cheng60ff8792010-10-11 22:03:18 +00002113def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2114def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2115def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002116
Owen Andersonb20594f2010-11-02 22:18:18 +00002117def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2118 let Inst{7-6} = lane{1-0};
2119}
2120def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2121 let Inst{7} = lane{0};
2122}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002123
Evan Cheng60ff8792010-10-11 22:03:18 +00002124def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2125def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002126
Bob Wilson8a3198b2009-09-01 18:51:56 +00002127// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002128class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002129 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002130 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002131 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002132 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2133 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002134 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002135}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002136
Owen Andersonb20594f2010-11-02 22:18:18 +00002137def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2138 let Inst{7-5} = lane{2-0};
2139}
2140def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2141 let Inst{7-6} = lane{1-0};
2142}
2143def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2144 let Inst{7} = lane{0};
2145}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002146
Evan Cheng60ff8792010-10-11 22:03:18 +00002147def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2148def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2149def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002150
Bob Wilson41315282010-03-20 20:39:53 +00002151// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002152def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2153 let Inst{7-6} = lane{1-0};
2154}
2155def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2156 let Inst{7} = lane{0};
2157}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002158
Evan Cheng60ff8792010-10-11 22:03:18 +00002159def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2160def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002161
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002162// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002163class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002164 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002165 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002166 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002167 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002168 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002169 "$Rn.addr = $wb", []> {
2170 let DecoderMethod = "DecodeVST3LN";
2171}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002172
Owen Andersonb20594f2010-11-02 22:18:18 +00002173def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2174 let Inst{7-5} = lane{2-0};
2175}
2176def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2177 let Inst{7-6} = lane{1-0};
2178}
2179def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2180 let Inst{7} = lane{0};
2181}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002182
Evan Cheng60ff8792010-10-11 22:03:18 +00002183def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2184def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2185def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002186
Owen Andersonb20594f2010-11-02 22:18:18 +00002187def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2188 let Inst{7-6} = lane{1-0};
2189}
2190def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2191 let Inst{7} = lane{0};
2192}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002193
Evan Cheng60ff8792010-10-11 22:03:18 +00002194def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2195def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002196
Bob Wilson8a3198b2009-09-01 18:51:56 +00002197// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002198class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002199 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002200 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002201 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002202 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002203 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002204 let Rm = 0b1111;
2205 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002206 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002207}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002208
Owen Andersonb20594f2010-11-02 22:18:18 +00002209def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2210 let Inst{7-5} = lane{2-0};
2211}
2212def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2213 let Inst{7-6} = lane{1-0};
2214}
2215def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2216 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002217 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002218}
Bob Wilson56311392009-10-09 00:01:36 +00002219
Evan Cheng60ff8792010-10-11 22:03:18 +00002220def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2221def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2222def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002223
Bob Wilson41315282010-03-20 20:39:53 +00002224// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002225def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2226 let Inst{7-6} = lane{1-0};
2227}
2228def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2229 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002230 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002231}
Bob Wilson56311392009-10-09 00:01:36 +00002232
Evan Cheng60ff8792010-10-11 22:03:18 +00002233def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2234def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002235
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002236// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002237class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002238 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002239 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002240 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002241 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002242 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2243 "$Rn.addr = $wb", []> {
2244 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002245 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002246}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002247
Owen Andersonb20594f2010-11-02 22:18:18 +00002248def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2249 let Inst{7-5} = lane{2-0};
2250}
2251def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2252 let Inst{7-6} = lane{1-0};
2253}
2254def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2255 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002256 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002257}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002258
Evan Cheng60ff8792010-10-11 22:03:18 +00002259def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2260def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2261def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002262
Owen Andersonb20594f2010-11-02 22:18:18 +00002263def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2264 let Inst{7-6} = lane{1-0};
2265}
2266def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2267 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002268 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002269}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002270
Evan Cheng60ff8792010-10-11 22:03:18 +00002271def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2272def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002273
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002274} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002275
Evan Chenga99c5082012-08-15 17:44:53 +00002276// Use vld1/vst1 for unaligned f64 load / store
2277def : Pat<(f64 (hword_alignedload addrmode6:$addr)),
2278 (VLD1d16 addrmode6:$addr)>, Requires<[IsLE]>;
2279def : Pat<(hword_alignedstore (f64 DPR:$value), addrmode6:$addr),
2280 (VST1d16 addrmode6:$addr, DPR:$value)>, Requires<[IsLE]>;
2281def : Pat<(f64 (byte_alignedload addrmode6:$addr)),
2282 (VLD1d8 addrmode6:$addr)>, Requires<[IsLE]>;
2283def : Pat<(byte_alignedstore (f64 DPR:$value), addrmode6:$addr),
2284 (VST1d8 addrmode6:$addr, DPR:$value)>, Requires<[IsLE]>;
2285def : Pat<(f64 (non_word_alignedload addrmode6:$addr)),
2286 (VLD1d64 addrmode6:$addr)>, Requires<[IsBE]>;
2287def : Pat<(non_word_alignedstore (f64 DPR:$value), addrmode6:$addr),
2288 (VST1d64 addrmode6:$addr, DPR:$value)>, Requires<[IsBE]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +00002289
Evan Chengd10eab02012-09-18 01:42:45 +00002290// Use vld1/vst1 for Q and QQ. Also use them for unaligned v2f64
2291// load / store if it's legal.
2292def : Pat<(v2f64 (dword_alignedload addrmode6:$addr)),
2293 (VLD1q64 addrmode6:$addr)>;
2294def : Pat<(dword_alignedstore (v2f64 QPR:$value), addrmode6:$addr),
2295 (VST1q64 addrmode6:$addr, QPR:$value)>;
2296def : Pat<(v2f64 (word_alignedload addrmode6:$addr)),
2297 (VLD1q32 addrmode6:$addr)>;
2298def : Pat<(word_alignedstore (v2f64 QPR:$value), addrmode6:$addr),
2299 (VST1q32 addrmode6:$addr, QPR:$value)>;
2300def : Pat<(v2f64 (hword_alignedload addrmode6:$addr)),
2301 (VLD1q16 addrmode6:$addr)>, Requires<[IsLE]>;
2302def : Pat<(hword_alignedstore (v2f64 QPR:$value), addrmode6:$addr),
2303 (VST1q16 addrmode6:$addr, QPR:$value)>, Requires<[IsLE]>;
2304def : Pat<(v2f64 (byte_alignedload addrmode6:$addr)),
2305 (VLD1q8 addrmode6:$addr)>, Requires<[IsLE]>;
2306def : Pat<(byte_alignedstore (v2f64 QPR:$value), addrmode6:$addr),
2307 (VST1q8 addrmode6:$addr, QPR:$value)>, Requires<[IsLE]>;
2308
Bob Wilson5bafff32009-06-22 23:27:02 +00002309//===----------------------------------------------------------------------===//
2310// NEON pattern fragments
2311//===----------------------------------------------------------------------===//
2312
2313// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002314def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002315 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2316 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002317}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002318def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002319 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2320 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002321}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002322def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002323 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2324 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002325}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002326def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002327 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2328 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002329}]>;
2330
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002331// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002332def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002333 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2334 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002335}]>;
2336
Bob Wilson5bafff32009-06-22 23:27:02 +00002337// Translate lane numbers from Q registers to D subregs.
2338def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002340}]>;
2341def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002343}]>;
2344def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002346}]>;
2347
2348//===----------------------------------------------------------------------===//
2349// Instruction Classes
2350//===----------------------------------------------------------------------===//
2351
Bob Wilson4711d5c2010-12-13 23:02:37 +00002352// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002353class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002354 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2355 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2357 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2358 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002359class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002360 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2361 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2363 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2364 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002365
Bob Wilson69bfbd62010-02-17 22:42:54 +00002366// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002367class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002368 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002370 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2372 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2373 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002375 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002377 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002378 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2379 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2380 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002381
Bob Wilson973a0742010-08-30 20:02:30 +00002382// Narrow 2-register operations.
2383class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2384 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2385 InstrItinClass itin, string OpcodeStr, string Dt,
2386 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2388 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2389 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002390
Bob Wilson5bafff32009-06-22 23:27:02 +00002391// Narrow 2-register intrinsics.
2392class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2393 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002395 ValueType TyD, ValueType TyQ, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002396 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2397 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2398 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002399
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002400// Long 2-register operations (currently only used for VMOVL).
2401class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2402 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2403 InstrItinClass itin, string OpcodeStr, string Dt,
2404 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2406 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2407 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002408
Bob Wilson04063562010-12-15 22:14:12 +00002409// Long 2-register intrinsics.
2410class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2411 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2412 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002413 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp>
Bob Wilson04063562010-12-15 22:14:12 +00002414 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2415 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2416 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2417
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002418// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002419class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002420 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002421 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 OpcodeStr, Dt, "$Vd, $Vm",
2423 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002424class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002425 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002426 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2427 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2428 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002429
Bob Wilson4711d5c2010-12-13 23:02:37 +00002430// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002431class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002433 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002435 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2436 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2437 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002438 // All of these have a two-operand InstAlias.
2439 let TwoOperandAliasConstraint = "$Vn = $Vd";
Evan Chengf81bf152009-11-23 21:57:23 +00002440 let isCommutable = Commutable;
2441}
2442// Same as N3VD but no data type.
2443class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2444 InstrItinClass itin, string OpcodeStr,
2445 ValueType ResTy, ValueType OpTy,
2446 SDNode OpNode, bit Commutable>
2447 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002448 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2449 OpcodeStr, "$Vd, $Vn, $Vm", "",
2450 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002451 // All of these have a two-operand InstAlias.
2452 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002453 let isCommutable = Commutable;
2454}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002455
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002456class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 InstrItinClass itin, string OpcodeStr, string Dt,
2458 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002459 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002460 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2461 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002462 [(set (Ty DPR:$Vd),
2463 (Ty (ShOp (Ty DPR:$Vn),
2464 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002465 // All of these have a two-operand InstAlias.
2466 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002467 let isCommutable = 0;
2468}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002469class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002471 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002472 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2473 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002474 [(set (Ty DPR:$Vd),
2475 (Ty (ShOp (Ty DPR:$Vn),
2476 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002477 // All of these have a two-operand InstAlias.
2478 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002479 let isCommutable = 0;
2480}
2481
Bob Wilson5bafff32009-06-22 23:27:02 +00002482class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002484 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002485 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002486 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2487 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2488 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002489 // All of these have a two-operand InstAlias.
2490 let TwoOperandAliasConstraint = "$Vn = $Vd";
Evan Chengf81bf152009-11-23 21:57:23 +00002491 let isCommutable = Commutable;
2492}
2493class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2494 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002495 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002496 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002497 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2498 OpcodeStr, "$Vd, $Vn, $Vm", "",
2499 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002500 // All of these have a two-operand InstAlias.
2501 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002502 let isCommutable = Commutable;
2503}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002504class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002505 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002506 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002507 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002508 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2509 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002510 [(set (ResTy QPR:$Vd),
2511 (ResTy (ShOp (ResTy QPR:$Vn),
2512 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002513 imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002514 // All of these have a two-operand InstAlias.
2515 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002516 let isCommutable = 0;
2517}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002518class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002520 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002521 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2522 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002523 [(set (ResTy QPR:$Vd),
2524 (ResTy (ShOp (ResTy QPR:$Vn),
2525 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002526 imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002527 // All of these have a two-operand InstAlias.
2528 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002529 let isCommutable = 0;
2530}
Bob Wilson5bafff32009-06-22 23:27:02 +00002531
2532// Basic 3-register intrinsics, both double- and quad-register.
2533class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002534 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002535 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002536 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002537 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2538 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2539 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002540 // All of these have a two-operand InstAlias.
2541 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002542 let isCommutable = Commutable;
2543}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002544class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002545 string OpcodeStr, string Dt, ValueType Ty, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002546 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002547 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2548 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002549 [(set (Ty DPR:$Vd),
2550 (Ty (IntOp (Ty DPR:$Vn),
2551 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002552 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002553 let isCommutable = 0;
2554}
David Goodwin658ea602009-09-25 18:38:29 +00002555class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002556 string OpcodeStr, string Dt, ValueType Ty, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002557 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002558 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2559 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002560 [(set (Ty DPR:$Vd),
2561 (Ty (IntOp (Ty DPR:$Vn),
2562 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002563 let isCommutable = 0;
2564}
Owen Anderson3557d002010-10-26 20:56:57 +00002565class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2566 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002567 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002568 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2569 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2570 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2571 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002572 let TwoOperandAliasConstraint = "$Vm = $Vd";
Owen Andersonac922622010-10-26 21:13:59 +00002573 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002574}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002575
Bob Wilson5bafff32009-06-22 23:27:02 +00002576class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002577 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002578 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002579 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002580 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2581 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2582 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002583 // All of these have a two-operand InstAlias.
2584 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002585 let isCommutable = Commutable;
2586}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002587class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002589 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002590 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002591 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2592 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002593 [(set (ResTy QPR:$Vd),
2594 (ResTy (IntOp (ResTy QPR:$Vn),
2595 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002596 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002597 let isCommutable = 0;
2598}
David Goodwin658ea602009-09-25 18:38:29 +00002599class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002600 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002601 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002602 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002603 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2604 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002605 [(set (ResTy QPR:$Vd),
2606 (ResTy (IntOp (ResTy QPR:$Vn),
2607 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002608 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002609 let isCommutable = 0;
2610}
Owen Anderson3557d002010-10-26 20:56:57 +00002611class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2612 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002613 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002614 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2615 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2616 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2617 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002618 let TwoOperandAliasConstraint = "$Vm = $Vd";
Owen Andersonac922622010-10-26 21:13:59 +00002619 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002620}
Bob Wilson5bafff32009-06-22 23:27:02 +00002621
Bob Wilson4711d5c2010-12-13 23:02:37 +00002622// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002623class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002624 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002625 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002626 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002627 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2628 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2629 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2630 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2631
David Goodwin658ea602009-09-25 18:38:29 +00002632class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002634 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002635 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002636 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002637 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002638 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002639 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002640 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002641 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 (Ty (MulOp DPR:$Vn,
2643 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002644 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002645class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002646 string OpcodeStr, string Dt,
2647 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002648 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002649 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002650 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002651 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002652 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002653 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002654 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002655 (Ty (MulOp DPR:$Vn,
2656 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002657 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002658
Bob Wilson5bafff32009-06-22 23:27:02 +00002659class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002660 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002661 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002662 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002663 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2664 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2665 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2666 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002667class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002668 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002669 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002670 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002671 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002672 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002673 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002674 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002675 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002676 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002677 (ResTy (MulOp QPR:$Vn,
2678 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002679 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002680class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002681 string OpcodeStr, string Dt,
2682 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002683 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002684 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002685 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002686 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002687 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002688 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002689 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002690 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002691 (ResTy (MulOp QPR:$Vn,
2692 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002693 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002694
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002695// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2696class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2697 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002698 ValueType Ty, SDPatternOperator IntOp, SDNode OpNode>
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002699 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002700 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2701 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2702 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2703 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002704class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2705 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002706 ValueType Ty, SDPatternOperator IntOp, SDNode OpNode>
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002707 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002708 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2709 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2710 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2711 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002712
Bob Wilson5bafff32009-06-22 23:27:02 +00002713// Neon 3-argument intrinsics, both double- and quad-register.
2714// The destination register is also used as the first source operand register.
2715class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002717 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002718 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002719 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2720 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2721 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2722 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002723class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002725 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002727 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2728 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2729 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2730 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002731
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002732// Long Multiply-Add/Sub operations.
2733class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2734 InstrItinClass itin, string OpcodeStr, string Dt,
2735 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2736 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002737 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2738 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2739 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2740 (TyQ (MulOp (TyD DPR:$Vn),
2741 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002742class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2743 InstrItinClass itin, string OpcodeStr, string Dt,
2744 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002745 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002746 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002747 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002748 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002749 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002750 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002751 (TyQ (MulOp (TyD DPR:$Vn),
2752 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002753 imm:$lane))))))]>;
2754class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2755 InstrItinClass itin, string OpcodeStr, string Dt,
2756 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002757 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002758 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002759 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002760 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002761 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002762 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002763 (TyQ (MulOp (TyD DPR:$Vn),
2764 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002765 imm:$lane))))))]>;
2766
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002767// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2768class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2769 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002770 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, SDNode ExtOp,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002771 SDNode OpNode>
2772 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002773 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2774 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2775 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2776 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2777 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002778
Bob Wilson5bafff32009-06-22 23:27:02 +00002779// Neon Long 3-argument intrinsic. The destination register is
2780// a quad-register and is also used as the first source operand register.
2781class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002782 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002783 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002784 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002785 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2786 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2787 [(set QPR:$Vd,
2788 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002789class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002790 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002791 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002792 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002793 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002794 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002795 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002796 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002797 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002798 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002799 (OpTy DPR:$Vn),
2800 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002801 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002802class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2803 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002804 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002805 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002806 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002807 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002808 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002809 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002810 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002811 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002812 (OpTy DPR:$Vn),
2813 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002814 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002815
Bob Wilson5bafff32009-06-22 23:27:02 +00002816// Narrowing 3-register intrinsics.
2817class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002819 SDPatternOperator IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002821 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2822 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2823 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002824 let isCommutable = Commutable;
2825}
2826
Bob Wilson04d6c282010-08-29 05:57:34 +00002827// Long 3-register operations.
2828class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2829 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002830 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2831 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002832 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2833 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2834 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002835 let isCommutable = Commutable;
2836}
2837class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2838 InstrItinClass itin, string OpcodeStr, string Dt,
2839 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002840 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002841 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2842 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002843 [(set QPR:$Vd,
2844 (TyQ (OpNode (TyD DPR:$Vn),
2845 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002846class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2847 InstrItinClass itin, string OpcodeStr, string Dt,
2848 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002849 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002850 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2851 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002852 [(set QPR:$Vd,
2853 (TyQ (OpNode (TyD DPR:$Vn),
2854 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002855
2856// Long 3-register operations with explicitly extended operands.
2857class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2858 InstrItinClass itin, string OpcodeStr, string Dt,
2859 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2860 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002861 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002862 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2863 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2864 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2865 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002866 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002867}
2868
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002869// Long 3-register intrinsics with explicit extend (VABDL).
2870class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2871 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002872 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, SDNode ExtOp,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002873 bit Commutable>
2874 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002875 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2876 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2877 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2878 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002879 let isCommutable = Commutable;
2880}
2881
Bob Wilson5bafff32009-06-22 23:27:02 +00002882// Long 3-register intrinsics.
2883class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002885 ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002886 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002887 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2888 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2889 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 let isCommutable = Commutable;
2891}
David Goodwin658ea602009-09-25 18:38:29 +00002892class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002893 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002894 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002895 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002896 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2897 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002898 [(set (ResTy QPR:$Vd),
2899 (ResTy (IntOp (OpTy DPR:$Vn),
2900 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002901 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002902class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2903 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002904 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002905 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002906 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2907 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002908 [(set (ResTy QPR:$Vd),
2909 (ResTy (IntOp (OpTy DPR:$Vn),
2910 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002911 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002912
Bob Wilson04d6c282010-08-29 05:57:34 +00002913// Wide 3-register operations.
2914class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2915 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2916 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002918 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2919 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2920 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2921 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002922 // All of these have a two-operand InstAlias.
2923 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 let isCommutable = Commutable;
2925}
2926
2927// Pairwise long 2-register intrinsics, both double- and quad-register.
2928class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002929 bits<2> op17_16, bits<5> op11_7, bit op4,
2930 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002931 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002932 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2933 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2934 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002936 bits<2> op17_16, bits<5> op11_7, bit op4,
2937 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002938 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002939 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2940 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2941 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942
2943// Pairwise long 2-register accumulate intrinsics,
2944// both double- and quad-register.
2945// The destination register is also used as the first source operand register.
2946class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 bits<2> op17_16, bits<5> op11_7, bit op4,
2948 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002949 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002951 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2952 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2953 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 bits<2> op17_16, bits<5> op11_7, bit op4,
2956 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00002957 ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002958 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002959 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2960 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2961 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002962
2963// Shift by immediate,
2964// both double- and quad-register.
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002965let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00002966class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002967 Format f, InstrItinClass itin, Operand ImmTy,
2968 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002969 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002970 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002971 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2972 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002973class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002974 Format f, InstrItinClass itin, Operand ImmTy,
2975 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002976 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002977 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002978 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2979 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002980}
Bob Wilson5bafff32009-06-22 23:27:02 +00002981
Johnny Chen6c8648b2010-03-17 23:26:50 +00002982// Long shift by immediate.
2983class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2984 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002985 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002986 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002987 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002988 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2989 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002990 (i32 imm:$SIMM))))]>;
2991
Bob Wilson5bafff32009-06-22 23:27:02 +00002992// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002993class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002995 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002996 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002997 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002998 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2999 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00003000 (i32 imm:$SIMM))))]>;
3001
3002// Shift right by immediate and accumulate,
3003// both double- and quad-register.
Jim Grosbache1d866e2012-04-23 21:00:49 +00003004let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00003005class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003006 Operand ImmTy, string OpcodeStr, string Dt,
3007 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00003008 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003009 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00003010 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3011 [(set DPR:$Vd, (Ty (add DPR:$src1,
3012 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003013class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003014 Operand ImmTy, string OpcodeStr, string Dt,
3015 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00003016 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003017 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00003018 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3019 [(set QPR:$Vd, (Ty (add QPR:$src1,
3020 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Jim Grosbache1d866e2012-04-23 21:00:49 +00003021}
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
3023// Shift by immediate and insert,
3024// both double- and quad-register.
Jim Grosbache1d866e2012-04-23 21:00:49 +00003025let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00003026class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00003027 Operand ImmTy, Format f, string OpcodeStr, string Dt,
3028 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00003029 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00003030 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00003031 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3032 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003033class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00003034 Operand ImmTy, Format f, string OpcodeStr, string Dt,
3035 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00003036 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00003037 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00003038 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3039 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Jim Grosbache1d866e2012-04-23 21:00:49 +00003040}
Bob Wilson5bafff32009-06-22 23:27:02 +00003041
3042// Convert, with fractional bits immediate,
3043// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00003044class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003046 SDPatternOperator IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00003047 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003048 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3049 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3050 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003051class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003053 SDPatternOperator IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00003054 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003055 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3056 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3057 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003058
3059//===----------------------------------------------------------------------===//
3060// Multiclasses
3061//===----------------------------------------------------------------------===//
3062
Bob Wilson916ac5b2009-10-03 04:44:16 +00003063// Abbreviations used in multiclass suffixes:
3064// Q = quarter int (8 bit) elements
3065// H = half int (16 bit) elements
3066// S = single int (32 bit) elements
3067// D = double int (64 bit) elements
3068
Bob Wilson094dd802010-12-18 00:42:58 +00003069// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003070
Bob Wilson094dd802010-12-18 00:42:58 +00003071// Neon 2-register comparisons.
3072// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00003073multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3074 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00003075 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003076 // 64-bit vector types.
3077 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003078 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003079 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003080 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003081 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003082 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003083 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003084 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003085 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003086 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003087 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003088 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003089 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003090 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003091 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003092 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003093 let Inst{10} = 1; // overwrite F = 1
3094 }
3095
3096 // 128-bit vector types.
3097 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003098 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003099 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003100 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003101 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003102 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003103 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003104 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003105 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003106 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003107 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003108 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003109 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003110 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003111 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003112 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003113 let Inst{10} = 1; // overwrite F = 1
3114 }
3115}
3116
Bob Wilson094dd802010-12-18 00:42:58 +00003117
3118// Neon 2-register vector intrinsics,
3119// element sizes of 8, 16 and 32 bits:
3120multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3121 bits<5> op11_7, bit op4,
3122 InstrItinClass itinD, InstrItinClass itinQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003123 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson094dd802010-12-18 00:42:58 +00003124 // 64-bit vector types.
3125 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3126 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3127 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3128 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3129 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3130 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3131
3132 // 128-bit vector types.
3133 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3134 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3135 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3136 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3137 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3138 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3139}
3140
3141
3142// Neon Narrowing 2-register vector operations,
3143// source operand element sizes of 16, 32 and 64 bits:
3144multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3145 bits<5> op11_7, bit op6, bit op4,
3146 InstrItinClass itin, string OpcodeStr, string Dt,
3147 SDNode OpNode> {
3148 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3149 itin, OpcodeStr, !strconcat(Dt, "16"),
3150 v8i8, v8i16, OpNode>;
3151 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3152 itin, OpcodeStr, !strconcat(Dt, "32"),
3153 v4i16, v4i32, OpNode>;
3154 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3155 itin, OpcodeStr, !strconcat(Dt, "64"),
3156 v2i32, v2i64, OpNode>;
3157}
3158
3159// Neon Narrowing 2-register vector intrinsics,
3160// source operand element sizes of 16, 32 and 64 bits:
3161multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3162 bits<5> op11_7, bit op6, bit op4,
3163 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003164 SDPatternOperator IntOp> {
Bob Wilson094dd802010-12-18 00:42:58 +00003165 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3166 itin, OpcodeStr, !strconcat(Dt, "16"),
3167 v8i8, v8i16, IntOp>;
3168 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3169 itin, OpcodeStr, !strconcat(Dt, "32"),
3170 v4i16, v4i32, IntOp>;
3171 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3172 itin, OpcodeStr, !strconcat(Dt, "64"),
3173 v2i32, v2i64, IntOp>;
3174}
3175
3176
3177// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3178// source operand element sizes of 16, 32 and 64 bits:
3179multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3180 string OpcodeStr, string Dt, SDNode OpNode> {
3181 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3182 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3183 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3184 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3185 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3186 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3187}
3188
3189
Bob Wilson5bafff32009-06-22 23:27:02 +00003190// Neon 3-register vector operations.
3191
3192// First with only element sizes of 8, 16 and 32 bits:
3193multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003194 InstrItinClass itinD16, InstrItinClass itinD32,
3195 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 string OpcodeStr, string Dt,
3197 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003199 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, !strconcat(Dt, "8"),
3201 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003202 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003203 OpcodeStr, !strconcat(Dt, "16"),
3204 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003205 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003206 OpcodeStr, !strconcat(Dt, "32"),
3207 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003208
3209 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003210 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 OpcodeStr, !strconcat(Dt, "8"),
3212 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003213 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003214 OpcodeStr, !strconcat(Dt, "16"),
3215 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003216 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003217 OpcodeStr, !strconcat(Dt, "32"),
3218 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003219}
3220
Jim Grosbach45755a72011-12-05 20:09:44 +00003221multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003222 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3223 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003224 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003225 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003226 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003227}
3228
Bob Wilson5bafff32009-06-22 23:27:02 +00003229// ....then also with element size 64 bits:
3230multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003231 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 string OpcodeStr, string Dt,
3233 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003234 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003236 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 OpcodeStr, !strconcat(Dt, "64"),
3238 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003239 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, !strconcat(Dt, "64"),
3241 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003242}
3243
3244
Bob Wilson5bafff32009-06-22 23:27:02 +00003245// Neon 3-register vector intrinsics.
3246
3247// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003248multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003249 InstrItinClass itinD16, InstrItinClass itinD32,
3250 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003252 SDPatternOperator IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003253 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003254 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003255 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003256 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003257 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003259 v2i32, v2i32, IntOp, Commutable>;
3260
3261 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003262 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003265 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003267 v4i32, v4i32, IntOp, Commutable>;
3268}
Owen Anderson3557d002010-10-26 20:56:57 +00003269multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3270 InstrItinClass itinD16, InstrItinClass itinD32,
3271 InstrItinClass itinQ16, InstrItinClass itinQ32,
3272 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003273 SDPatternOperator IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003274 // 64-bit vector types.
3275 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3276 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003277 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003278 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3279 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003280 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003281
3282 // 128-bit vector types.
3283 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3284 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003285 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003286 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3287 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003288 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003289}
Bob Wilson5bafff32009-06-22 23:27:02 +00003290
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003291multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003292 InstrItinClass itinD16, InstrItinClass itinD32,
3293 InstrItinClass itinQ16, InstrItinClass itinQ32,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003294 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003295 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003296 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003297 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003299 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003300 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003301 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003303}
3304
Bob Wilson5bafff32009-06-22 23:27:02 +00003305// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003306multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003307 InstrItinClass itinD16, InstrItinClass itinD32,
3308 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003309 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003310 SDPatternOperator IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003311 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003312 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003313 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003314 OpcodeStr, !strconcat(Dt, "8"),
3315 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003316 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 OpcodeStr, !strconcat(Dt, "8"),
3318 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003319}
Owen Anderson3557d002010-10-26 20:56:57 +00003320multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3321 InstrItinClass itinD16, InstrItinClass itinD32,
3322 InstrItinClass itinQ16, InstrItinClass itinQ32,
3323 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003324 SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003325 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003326 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003327 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3328 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003329 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003330 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3331 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003332 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003333}
3334
Bob Wilson5bafff32009-06-22 23:27:02 +00003335
3336// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003337multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003338 InstrItinClass itinD16, InstrItinClass itinD32,
3339 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003341 SDPatternOperator IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003342 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003344 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003345 OpcodeStr, !strconcat(Dt, "64"),
3346 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003347 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003348 OpcodeStr, !strconcat(Dt, "64"),
3349 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003350}
Owen Anderson3557d002010-10-26 20:56:57 +00003351multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3352 InstrItinClass itinD16, InstrItinClass itinD32,
3353 InstrItinClass itinQ16, InstrItinClass itinQ32,
3354 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003355 SDPatternOperator IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003356 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003357 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003358 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3359 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003360 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003361 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3362 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003363 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003364}
Bob Wilson5bafff32009-06-22 23:27:02 +00003365
Bob Wilson5bafff32009-06-22 23:27:02 +00003366// Neon Narrowing 3-register vector intrinsics,
3367// source operand element sizes of 16, 32 and 64 bits:
3368multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003369 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003370 SDPatternOperator IntOp, bit Commutable = 0> {
Evan Chengf81bf152009-11-23 21:57:23 +00003371 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3372 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003373 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003374 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3375 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003376 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003377 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3378 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003379 v2i32, v2i64, IntOp, Commutable>;
3380}
3381
3382
Bob Wilson04d6c282010-08-29 05:57:34 +00003383// Neon Long 3-register vector operations.
3384
3385multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3386 InstrItinClass itin16, InstrItinClass itin32,
3387 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003388 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003389 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3390 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003391 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003392 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003393 OpcodeStr, !strconcat(Dt, "16"),
3394 v4i32, v4i16, OpNode, Commutable>;
3395 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3396 OpcodeStr, !strconcat(Dt, "32"),
3397 v2i64, v2i32, OpNode, Commutable>;
3398}
3399
3400multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3401 InstrItinClass itin, string OpcodeStr, string Dt,
3402 SDNode OpNode> {
3403 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3404 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3405 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3406 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3407}
3408
3409multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3410 InstrItinClass itin16, InstrItinClass itin32,
3411 string OpcodeStr, string Dt,
3412 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3413 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3414 OpcodeStr, !strconcat(Dt, "8"),
3415 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003416 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003417 OpcodeStr, !strconcat(Dt, "16"),
3418 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3419 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3420 OpcodeStr, !strconcat(Dt, "32"),
3421 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003422}
3423
Bob Wilson5bafff32009-06-22 23:27:02 +00003424// Neon Long 3-register vector intrinsics.
3425
3426// First with only element sizes of 16 and 32 bits:
3427multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003428 InstrItinClass itin16, InstrItinClass itin32,
3429 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003430 SDPatternOperator IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003431 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 OpcodeStr, !strconcat(Dt, "16"),
3433 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003434 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003435 OpcodeStr, !strconcat(Dt, "32"),
3436 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003437}
3438
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003439multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003441 SDPatternOperator IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003442 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003443 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003444 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003445 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003446}
3447
Bob Wilson5bafff32009-06-22 23:27:02 +00003448// ....then also with element size of 8 bits:
3449multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003450 InstrItinClass itin16, InstrItinClass itin32,
3451 string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003452 SDPatternOperator IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003453 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003454 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003455 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 OpcodeStr, !strconcat(Dt, "8"),
3457 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003458}
3459
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003460// ....with explicit extend (VABDL).
3461multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3462 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003463 SDPatternOperator IntOp, SDNode ExtOp, bit Commutable = 0> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003464 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3465 OpcodeStr, !strconcat(Dt, "8"),
3466 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003467 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003468 OpcodeStr, !strconcat(Dt, "16"),
3469 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3470 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3471 OpcodeStr, !strconcat(Dt, "32"),
3472 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3473}
3474
Bob Wilson5bafff32009-06-22 23:27:02 +00003475
3476// Neon Wide 3-register vector intrinsics,
3477// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003478multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3479 string OpcodeStr, string Dt,
3480 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3481 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3482 OpcodeStr, !strconcat(Dt, "8"),
3483 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3484 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3485 OpcodeStr, !strconcat(Dt, "16"),
3486 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3487 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3488 OpcodeStr, !strconcat(Dt, "32"),
3489 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003490}
3491
3492
3493// Neon Multiply-Op vector operations,
3494// element sizes of 8, 16 and 32 bits:
3495multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003496 InstrItinClass itinD16, InstrItinClass itinD32,
3497 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003498 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003499 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003500 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003501 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003502 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003503 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003504 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003505 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003506
3507 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003508 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003509 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003510 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003511 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003512 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003514}
3515
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003516multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003517 InstrItinClass itinD16, InstrItinClass itinD32,
3518 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003520 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003521 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003522 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003523 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003524 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003525 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3526 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003527 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003528 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3529 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003530}
Bob Wilson5bafff32009-06-22 23:27:02 +00003531
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003532// Neon Intrinsic-Op vector operations,
3533// element sizes of 8, 16 and 32 bits:
3534multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3535 InstrItinClass itinD, InstrItinClass itinQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003536 string OpcodeStr, string Dt, SDPatternOperator IntOp,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003537 SDNode OpNode> {
3538 // 64-bit vector types.
3539 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3540 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3541 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3542 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3543 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3544 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3545
3546 // 128-bit vector types.
3547 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3548 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3549 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3550 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3551 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3552 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3553}
3554
Bob Wilson5bafff32009-06-22 23:27:02 +00003555// Neon 3-argument intrinsics,
3556// element sizes of 8, 16 and 32 bits:
3557multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003558 InstrItinClass itinD, InstrItinClass itinQ,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003559 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003560 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003561 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003562 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003563 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003564 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003565 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003566 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003567
3568 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003569 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003570 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003571 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003572 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003573 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003574 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003575}
3576
3577
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003578// Neon Long Multiply-Op vector operations,
3579// element sizes of 8, 16 and 32 bits:
3580multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3581 InstrItinClass itin16, InstrItinClass itin32,
3582 string OpcodeStr, string Dt, SDNode MulOp,
3583 SDNode OpNode> {
3584 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3585 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3586 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3587 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3588 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3589 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3590}
3591
3592multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3593 string Dt, SDNode MulOp, SDNode OpNode> {
3594 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3595 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3596 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3597 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3598}
3599
3600
Bob Wilson5bafff32009-06-22 23:27:02 +00003601// Neon Long 3-argument intrinsics.
3602
3603// First with only element sizes of 16 and 32 bits:
3604multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003605 InstrItinClass itin16, InstrItinClass itin32,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003606 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003607 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003608 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003609 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003611}
3612
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003613multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003614 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003615 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003616 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003617 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003618 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003619}
3620
Bob Wilson5bafff32009-06-22 23:27:02 +00003621// ....then also with element size of 8 bits:
3622multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003623 InstrItinClass itin16, InstrItinClass itin32,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003624 string OpcodeStr, string Dt, SDPatternOperator IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003625 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3626 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003627 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003628}
3629
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003630// ....with explicit extend (VABAL).
3631multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3632 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003633 SDPatternOperator IntOp, SDNode ExtOp, SDNode OpNode> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003634 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3635 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3636 IntOp, ExtOp, OpNode>;
3637 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3638 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3639 IntOp, ExtOp, OpNode>;
3640 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3641 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3642 IntOp, ExtOp, OpNode>;
3643}
3644
Bob Wilson5bafff32009-06-22 23:27:02 +00003645
Bob Wilson5bafff32009-06-22 23:27:02 +00003646// Neon Pairwise long 2-register intrinsics,
3647// element sizes of 8, 16 and 32 bits:
3648multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3649 bits<5> op11_7, bit op4,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003650 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003651 // 64-bit vector types.
3652 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003653 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003654 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003655 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003657 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003658
3659 // 128-bit vector types.
3660 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003661 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003662 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003663 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003664 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003665 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003666}
3667
3668
3669// Neon Pairwise long 2-register accumulate intrinsics,
3670// element sizes of 8, 16 and 32 bits:
3671multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3672 bits<5> op11_7, bit op4,
Jim Grosbacha4fba5e2012-07-10 00:51:13 +00003673 string OpcodeStr, string Dt, SDPatternOperator IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003674 // 64-bit vector types.
3675 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003676 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003678 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003680 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003681
3682 // 128-bit vector types.
3683 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003684 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003685 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003686 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003687 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003688 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689}
3690
3691
3692// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003693// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003694// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003695multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3696 InstrItinClass itin, string OpcodeStr, string Dt,
3697 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003698 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003699 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003701 let Inst{21-19} = 0b001; // imm6 = 001xxx
3702 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003703 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003705 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3706 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003707 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003709 let Inst{21} = 0b1; // imm6 = 1xxxxx
3710 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003711 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003712 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003713 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003714
3715 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003716 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003717 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003718 let Inst{21-19} = 0b001; // imm6 = 001xxx
3719 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003720 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003721 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003722 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3723 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003724 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003725 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003726 let Inst{21} = 0b1; // imm6 = 1xxxxx
3727 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003728 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3729 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3730 // imm6 = xxxxxx
3731}
3732multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3733 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbach22378fd2012-04-05 07:23:53 +00003734 string baseOpc, SDNode OpNode> {
Bill Wendling7c6b6082011-03-08 23:48:09 +00003735 // 64-bit vector types.
3736 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3737 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3738 let Inst{21-19} = 0b001; // imm6 = 001xxx
3739 }
3740 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3741 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3742 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3743 }
3744 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3745 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3746 let Inst{21} = 0b1; // imm6 = 1xxxxx
3747 }
3748 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3749 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3750 // imm6 = xxxxxx
3751
3752 // 128-bit vector types.
3753 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3754 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3755 let Inst{21-19} = 0b001; // imm6 = 001xxx
3756 }
3757 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3758 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3759 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3760 }
3761 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3762 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3763 let Inst{21} = 0b1; // imm6 = 1xxxxx
3764 }
3765 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003766 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003767 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003768}
3769
Bob Wilson5bafff32009-06-22 23:27:02 +00003770// Neon Shift-Accumulate vector operations,
3771// element sizes of 8, 16, 32 and 64 bits:
3772multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003773 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003774 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003775 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003776 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003777 let Inst{21-19} = 0b001; // imm6 = 001xxx
3778 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003779 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003780 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003781 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3782 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003783 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003784 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003785 let Inst{21} = 0b1; // imm6 = 1xxxxx
3786 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003787 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003788 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003789 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003790
3791 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003792 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003793 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003794 let Inst{21-19} = 0b001; // imm6 = 001xxx
3795 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003796 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003797 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003798 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3799 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003800 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003801 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003802 let Inst{21} = 0b1; // imm6 = 1xxxxx
3803 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003804 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003805 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003806 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003807}
3808
Bob Wilson5bafff32009-06-22 23:27:02 +00003809// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003810// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003811// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003812multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3813 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003814 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003815 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3816 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003817 let Inst{21-19} = 0b001; // imm6 = 001xxx
3818 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003819 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3820 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003821 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3822 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003823 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3824 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003825 let Inst{21} = 0b1; // imm6 = 1xxxxx
3826 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003827 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3828 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003829 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003830
3831 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003832 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3833 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003834 let Inst{21-19} = 0b001; // imm6 = 001xxx
3835 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003836 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3837 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003838 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3839 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003840 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3841 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003842 let Inst{21} = 0b1; // imm6 = 1xxxxx
3843 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003844 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3845 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3846 // imm6 = xxxxxx
3847}
3848multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3849 string OpcodeStr> {
3850 // 64-bit vector types.
3851 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3852 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3853 let Inst{21-19} = 0b001; // imm6 = 001xxx
3854 }
3855 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3856 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3857 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3858 }
3859 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3860 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3861 let Inst{21} = 0b1; // imm6 = 1xxxxx
3862 }
3863 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3864 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3865 // imm6 = xxxxxx
3866
3867 // 128-bit vector types.
3868 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3869 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3870 let Inst{21-19} = 0b001; // imm6 = 001xxx
3871 }
3872 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3873 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3874 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3875 }
3876 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3877 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3878 let Inst{21} = 0b1; // imm6 = 1xxxxx
3879 }
3880 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3881 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003882 // imm6 = xxxxxx
3883}
3884
3885// Neon Shift Long operations,
3886// element sizes of 8, 16, 32 bits:
3887multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003888 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003889 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003890 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003891 let Inst{21-19} = 0b001; // imm6 = 001xxx
3892 }
3893 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003894 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003895 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3896 }
3897 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003898 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003899 let Inst{21} = 0b1; // imm6 = 1xxxxx
3900 }
3901}
3902
3903// Neon Shift Narrow operations,
3904// element sizes of 16, 32, 64 bits:
3905multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003906 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003907 SDNode OpNode> {
3908 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003909 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003910 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003911 let Inst{21-19} = 0b001; // imm6 = 001xxx
3912 }
3913 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003914 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003915 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003916 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3917 }
3918 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003919 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003920 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003921 let Inst{21} = 0b1; // imm6 = 1xxxxx
3922 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003923}
3924
3925//===----------------------------------------------------------------------===//
3926// Instruction Definitions.
3927//===----------------------------------------------------------------------===//
3928
3929// Vector Add Operations.
3930
3931// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003932defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003933 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003934def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003935 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003936def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003937 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003938// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003939defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3940 "vaddl", "s", add, sext, 1>;
3941defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3942 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003943// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003944defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3945defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003946// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003947defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3948 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3949 "vhadd", "s", int_arm_neon_vhadds, 1>;
3950defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3951 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3952 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003953// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003954defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3955 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3956 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3957defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3958 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3959 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003961defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3962 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3963 "vqadd", "s", int_arm_neon_vqadds, 1>;
3964defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3965 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3966 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003967// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003968defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3969 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003970// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003971defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3972 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974// Vector Multiply Operations.
3975
3976// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003977defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003978 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003979def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3980 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3981def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3982 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003983def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003984 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003985def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003986 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003987defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003988def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3989def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3990 v2f32, fmul>;
3991
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003992def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3993 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3994 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3995 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003996 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003997 (SubReg_i16_lane imm:$lane)))>;
3998def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3999 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
4000 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
4001 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004002 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004003 (SubReg_i32_lane imm:$lane)))>;
4004def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
4005 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
4006 (v4f32 (VMULslfq (v4f32 QPR:$src1),
4007 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004008 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004009 (SubReg_i32_lane imm:$lane)))>;
4010
Bob Wilson5bafff32009-06-22 23:27:02 +00004011// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004012defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004013 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004014 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00004015defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
4016 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004017 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004018def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004019 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
4020 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004021 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
4022 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004023 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004024 (SubReg_i16_lane imm:$lane)))>;
4025def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004026 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
4027 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004028 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
4029 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004030 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004031 (SubReg_i32_lane imm:$lane)))>;
4032
Bob Wilson5bafff32009-06-22 23:27:02 +00004033// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004034defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
4035 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004036 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00004037defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
4038 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004039 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004040def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004041 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
4042 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004043 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
4044 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004045 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004046 (SubReg_i16_lane imm:$lane)))>;
4047def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004048 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
4049 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004050 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
4051 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004052 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004053 (SubReg_i32_lane imm:$lane)))>;
4054
Bob Wilson5bafff32009-06-22 23:27:02 +00004055// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004056defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4057 "vmull", "s", NEONvmulls, 1>;
4058defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4059 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004060def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00004061 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004062defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
4063defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004064
Bob Wilson5bafff32009-06-22 23:27:02 +00004065// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00004066defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
4067 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
4068defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
4069 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004070
4071// Vector Multiply-Accumulate and Multiply-Subtract Operations.
4072
4073// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00004074defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004075 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4076def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004077 v2f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004078 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004079def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004080 v4f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004081 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
David Goodwin658ea602009-09-25 18:38:29 +00004082defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004083 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4084def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004085 v2f32, fmul_su, fadd_mlx>,
4086 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004087def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004088 v4f32, v2f32, fmul_su, fadd_mlx>,
4089 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004090
4091def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004092 (mul (v8i16 QPR:$src2),
4093 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4094 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004095 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004096 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004097 (SubReg_i16_lane imm:$lane)))>;
4098
4099def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004100 (mul (v4i32 QPR:$src2),
4101 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4102 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004103 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004104 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004105 (SubReg_i32_lane imm:$lane)))>;
4106
Evan Cheng48575f62010-12-05 22:04:16 +00004107def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4108 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004109 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004110 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4111 (v4f32 QPR:$src2),
4112 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004113 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004114 (SubReg_i32_lane imm:$lane)))>,
4115 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004116
Bob Wilson5bafff32009-06-22 23:27:02 +00004117// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004118defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4119 "vmlal", "s", NEONvmulls, add>;
4120defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4121 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004122
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004123defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4124defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004125
Bob Wilson5bafff32009-06-22 23:27:02 +00004126// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004127defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004128 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004129defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004130
Bob Wilson5bafff32009-06-22 23:27:02 +00004131// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004132defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004133 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4134def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004135 v2f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004136 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004137def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004138 v4f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004139 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
David Goodwin658ea602009-09-25 18:38:29 +00004140defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004141 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4142def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004143 v2f32, fmul_su, fsub_mlx>,
4144 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004145def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004146 v4f32, v2f32, fmul_su, fsub_mlx>,
4147 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004148
4149def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004150 (mul (v8i16 QPR:$src2),
4151 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4152 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004153 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004154 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004155 (SubReg_i16_lane imm:$lane)))>;
4156
4157def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004158 (mul (v4i32 QPR:$src2),
4159 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4160 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004161 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004162 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004163 (SubReg_i32_lane imm:$lane)))>;
4164
Evan Cheng48575f62010-12-05 22:04:16 +00004165def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4166 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004167 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4168 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004169 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004170 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004171 (SubReg_i32_lane imm:$lane)))>,
4172 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004173
Bob Wilson5bafff32009-06-22 23:27:02 +00004174// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004175defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4176 "vmlsl", "s", NEONvmulls, sub>;
4177defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4178 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004179
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004180defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4181defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004182
Bob Wilson5bafff32009-06-22 23:27:02 +00004183// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004184defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004185 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004186defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004187
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004188// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4189def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4190 v2f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004191 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004192
4193def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4194 v4f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004195 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004196
4197// Fused Vector Multiply Subtract (floating-point)
4198def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4199 v2f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004200 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004201def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4202 v4f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004203 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004204
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004205// Match @llvm.fma.* intrinsics
Lang Hames77878002012-04-27 18:51:24 +00004206def : Pat<(v2f32 (fma DPR:$Vn, DPR:$Vm, DPR:$src1)),
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004207 (VFMAfd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004208 Requires<[HasVFP4]>;
Lang Hames77878002012-04-27 18:51:24 +00004209def : Pat<(v4f32 (fma QPR:$Vn, QPR:$Vm, QPR:$src1)),
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004210 (VFMAfq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004211 Requires<[HasVFP4]>;
Lang Hames77878002012-04-27 18:51:24 +00004212def : Pat<(v2f32 (fma (fneg DPR:$Vn), DPR:$Vm, DPR:$src1)),
Evan Cheng14b4c032012-04-11 06:59:47 +00004213 (VFMSfd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4214 Requires<[HasVFP4]>;
Lang Hames77878002012-04-27 18:51:24 +00004215def : Pat<(v4f32 (fma (fneg QPR:$Vn), QPR:$Vm, QPR:$src1)),
Evan Cheng14b4c032012-04-11 06:59:47 +00004216 (VFMSfq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4217 Requires<[HasVFP4]>;
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004218
Bob Wilson5bafff32009-06-22 23:27:02 +00004219// Vector Subtract Operations.
4220
4221// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004222defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004223 "vsub", "i", sub, 0>;
4224def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004225 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004226def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004227 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004228// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004229defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4230 "vsubl", "s", sub, sext, 0>;
4231defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4232 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004234defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4235defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004236// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004237defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004238 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004239 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004240defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004241 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004242 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004243// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004244defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004245 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004246 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004247defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004248 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004249 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004251defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4252 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004254defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4255 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004256
4257// Vector Comparisons.
4258
4259// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004260defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4261 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004262def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004263 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004264def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004265 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004266
Joel Jones48e841d2013-02-14 23:18:40 +00004267let TwoOperandAliasConstraint = "$Vm = $Vd" in
Johnny Chen363ac582010-02-23 01:42:58 +00004268defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004269 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004270
Bob Wilson5bafff32009-06-22 23:27:02 +00004271// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004272defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4273 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004274defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004275 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004276def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4277 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004278def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004279 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004280
Joel Jones48e841d2013-02-14 23:18:40 +00004281let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Johnny Chen363ac582010-02-23 01:42:58 +00004282defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004283 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004284defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004285 "$Vd, $Vm, #0", NEONvclez>;
Joel Jones48e841d2013-02-14 23:18:40 +00004286}
Johnny Chen363ac582010-02-23 01:42:58 +00004287
Bob Wilson5bafff32009-06-22 23:27:02 +00004288// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004289defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4290 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4291defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4292 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004293def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004294 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004295def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004296 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004297
Joel Jones48e841d2013-02-14 23:18:40 +00004298let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Johnny Chen363ac582010-02-23 01:42:58 +00004299defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004300 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004301defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004302 "$Vd, $Vm, #0", NEONvcltz>;
Joel Jones48e841d2013-02-14 23:18:40 +00004303}
Johnny Chen363ac582010-02-23 01:42:58 +00004304
Bob Wilson5bafff32009-06-22 23:27:02 +00004305// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004306def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4307 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4308def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4309 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004311def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4312 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4313def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4314 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004316defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004317 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004318
4319// Vector Bitwise Operations.
4320
Bob Wilsoncba270d2010-07-13 21:16:48 +00004321def vnotd : PatFrag<(ops node:$in),
4322 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4323def vnotq : PatFrag<(ops node:$in),
4324 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004325
4326
Bob Wilson5bafff32009-06-22 23:27:02 +00004327// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004328def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4329 v2i32, v2i32, and, 1>;
4330def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4331 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004332
4333// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004334def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4335 v2i32, v2i32, xor, 1>;
4336def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4337 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
4339// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004340def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4341 v2i32, v2i32, or, 1>;
4342def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4343 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004344
Owen Andersond9668172010-11-03 22:44:51 +00004345def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004346 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004347 IIC_VMOVImm,
4348 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4349 [(set DPR:$Vd,
4350 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4351 let Inst{9} = SIMM{9};
4352}
4353
Owen Anderson080c0922010-11-05 19:27:46 +00004354def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004355 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004356 IIC_VMOVImm,
4357 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4358 [(set DPR:$Vd,
4359 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004360 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004361}
4362
4363def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004364 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004365 IIC_VMOVImm,
4366 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4367 [(set QPR:$Vd,
4368 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4369 let Inst{9} = SIMM{9};
4370}
4371
Owen Anderson080c0922010-11-05 19:27:46 +00004372def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004373 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004374 IIC_VMOVImm,
4375 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4376 [(set QPR:$Vd,
4377 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004378 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004379}
4380
4381
Bob Wilson5bafff32009-06-22 23:27:02 +00004382// VBIC : Vector Bitwise Bit Clear (AND NOT)
Jim Grosbach27279302012-05-02 21:11:56 +00004383let TwoOperandAliasConstraint = "$Vn = $Vd" in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004384def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4385 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4386 "vbic", "$Vd, $Vn, $Vm", "",
4387 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4388 (vnotd DPR:$Vm))))]>;
4389def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4390 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4391 "vbic", "$Vd, $Vn, $Vm", "",
4392 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4393 (vnotq QPR:$Vm))))]>;
Jim Grosbach27279302012-05-02 21:11:56 +00004394}
Bob Wilson5bafff32009-06-22 23:27:02 +00004395
Owen Anderson080c0922010-11-05 19:27:46 +00004396def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004397 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004398 IIC_VMOVImm,
4399 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4400 [(set DPR:$Vd,
4401 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4402 let Inst{9} = SIMM{9};
4403}
4404
4405def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004406 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004407 IIC_VMOVImm,
4408 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4409 [(set DPR:$Vd,
4410 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4411 let Inst{10-9} = SIMM{10-9};
4412}
4413
4414def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004415 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004416 IIC_VMOVImm,
4417 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4418 [(set QPR:$Vd,
4419 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4420 let Inst{9} = SIMM{9};
4421}
4422
4423def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004424 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004425 IIC_VMOVImm,
4426 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4427 [(set QPR:$Vd,
4428 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4429 let Inst{10-9} = SIMM{10-9};
4430}
4431
Bob Wilson5bafff32009-06-22 23:27:02 +00004432// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004433def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4434 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4435 "vorn", "$Vd, $Vn, $Vm", "",
4436 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4437 (vnotd DPR:$Vm))))]>;
4438def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4439 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4440 "vorn", "$Vd, $Vn, $Vm", "",
4441 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4442 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004443
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004444// VMVN : Vector Bitwise NOT (Immediate)
4445
4446let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004447
Owen Andersonca6945e2010-12-01 00:28:25 +00004448def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004449 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004450 "vmvn", "i16", "$Vd, $SIMM", "",
4451 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004452 let Inst{9} = SIMM{9};
4453}
4454
Owen Andersonca6945e2010-12-01 00:28:25 +00004455def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004456 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004457 "vmvn", "i16", "$Vd, $SIMM", "",
4458 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004459 let Inst{9} = SIMM{9};
4460}
4461
Owen Andersonca6945e2010-12-01 00:28:25 +00004462def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004463 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004464 "vmvn", "i32", "$Vd, $SIMM", "",
4465 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004466 let Inst{11-8} = SIMM{11-8};
4467}
4468
Owen Andersonca6945e2010-12-01 00:28:25 +00004469def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004470 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004471 "vmvn", "i32", "$Vd, $SIMM", "",
4472 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004473 let Inst{11-8} = SIMM{11-8};
4474}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004475}
4476
Bob Wilson5bafff32009-06-22 23:27:02 +00004477// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004478def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004479 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4480 "vmvn", "$Vd, $Vm", "",
4481 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004482def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004483 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4484 "vmvn", "$Vd, $Vm", "",
4485 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004486def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4487def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004488
4489// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004490def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4491 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004492 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004493 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004494 [(set DPR:$Vd,
4495 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Jim Grosbachced674e2012-09-21 00:18:20 +00004496def : Pat<(v8i8 (int_arm_neon_vbsl (v8i8 DPR:$src1),
4497 (v8i8 DPR:$Vn), (v8i8 DPR:$Vm))),
4498 (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4499 Requires<[HasNEON]>;
4500def : Pat<(v4i16 (int_arm_neon_vbsl (v4i16 DPR:$src1),
4501 (v4i16 DPR:$Vn), (v4i16 DPR:$Vm))),
4502 (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4503 Requires<[HasNEON]>;
4504def : Pat<(v2i32 (int_arm_neon_vbsl (v2i32 DPR:$src1),
4505 (v2i32 DPR:$Vn), (v2i32 DPR:$Vm))),
4506 (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4507 Requires<[HasNEON]>;
Evan Cheng6b614912012-10-10 23:06:34 +00004508def : Pat<(v2f32 (int_arm_neon_vbsl (v2f32 DPR:$src1),
4509 (v2f32 DPR:$Vn), (v2f32 DPR:$Vm))),
4510 (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4511 Requires<[HasNEON]>;
Jim Grosbach64ba6352012-10-15 21:23:40 +00004512def : Pat<(v1i64 (int_arm_neon_vbsl (v1i64 DPR:$src1),
4513 (v1i64 DPR:$Vn), (v1i64 DPR:$Vm))),
4514 (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4515 Requires<[HasNEON]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004516
4517def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4518 (and DPR:$Vm, (vnotd DPR:$Vd)))),
Jim Grosbachced674e2012-09-21 00:18:20 +00004519 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>,
4520 Requires<[HasNEON]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004521
Jim Grosbach64ba6352012-10-15 21:23:40 +00004522def : Pat<(v1i64 (or (and DPR:$Vn, DPR:$Vd),
4523 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4524 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>,
4525 Requires<[HasNEON]>;
4526
Owen Anderson4110b432010-10-25 20:13:13 +00004527def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4528 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004529 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004530 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004531 [(set QPR:$Vd,
4532 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004533
Jim Grosbachced674e2012-09-21 00:18:20 +00004534def : Pat<(v16i8 (int_arm_neon_vbsl (v16i8 QPR:$src1),
4535 (v16i8 QPR:$Vn), (v16i8 QPR:$Vm))),
4536 (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4537 Requires<[HasNEON]>;
4538def : Pat<(v8i16 (int_arm_neon_vbsl (v8i16 QPR:$src1),
4539 (v8i16 QPR:$Vn), (v8i16 QPR:$Vm))),
4540 (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4541 Requires<[HasNEON]>;
4542def : Pat<(v4i32 (int_arm_neon_vbsl (v4i32 QPR:$src1),
4543 (v4i32 QPR:$Vn), (v4i32 QPR:$Vm))),
4544 (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4545 Requires<[HasNEON]>;
Evan Cheng6b614912012-10-10 23:06:34 +00004546def : Pat<(v4f32 (int_arm_neon_vbsl (v4f32 QPR:$src1),
4547 (v4f32 QPR:$Vn), (v4f32 QPR:$Vm))),
4548 (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4549 Requires<[HasNEON]>;
Jim Grosbach64ba6352012-10-15 21:23:40 +00004550def : Pat<(v2i64 (int_arm_neon_vbsl (v2i64 QPR:$src1),
4551 (v2i64 QPR:$Vn), (v2i64 QPR:$Vm))),
4552 (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4553 Requires<[HasNEON]>;
Jim Grosbachced674e2012-09-21 00:18:20 +00004554
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004555def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4556 (and QPR:$Vm, (vnotq QPR:$Vd)))),
Jim Grosbachced674e2012-09-21 00:18:20 +00004557 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>,
4558 Requires<[HasNEON]>;
Jim Grosbach64ba6352012-10-15 21:23:40 +00004559def : Pat<(v2i64 (or (and QPR:$Vn, QPR:$Vd),
4560 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4561 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>,
4562 Requires<[HasNEON]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004563
4564// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004565// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004566// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004567def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004568 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004569 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004570 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004571 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004572def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004573 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004574 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004575 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004576 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004577
Bob Wilson5bafff32009-06-22 23:27:02 +00004578// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004579// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004580// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004581def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004582 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004583 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004584 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004585 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004586def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004587 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004588 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004589 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004590 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004591
4592// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004593// for equivalent operations with different register constraints; it just
4594// inserts copies.
4595
4596// Vector Absolute Differences.
4597
4598// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004599defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004600 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004601 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004602defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004603 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004604 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004605def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004606 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004607def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004608 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004609
4610// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004611defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4612 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4613defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4614 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004615
4616// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004617defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4618 "vaba", "s", int_arm_neon_vabds, add>;
4619defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4620 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004621
4622// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004623defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4624 "vabal", "s", int_arm_neon_vabds, zext, add>;
4625defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4626 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004627
4628// Vector Maximum and Minimum.
4629
4630// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004631defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004632 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004633 "vmax", "s", int_arm_neon_vmaxs, 1>;
4634defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004635 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004636 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004637def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4638 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004639 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004640def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4641 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004642 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4643
4644// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004645defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4646 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4647 "vmin", "s", int_arm_neon_vmins, 1>;
4648defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4649 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4650 "vmin", "u", int_arm_neon_vminu, 1>;
4651def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4652 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004653 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004654def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4655 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004656 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004657
4658// Vector Pairwise Operations.
4659
4660// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004661def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4662 "vpadd", "i8",
4663 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4664def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4665 "vpadd", "i16",
4666 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4667def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4668 "vpadd", "i32",
4669 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004670def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004671 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004672 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673
4674// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004675defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004677defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004678 int_arm_neon_vpaddlu>;
4679
4680// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004681defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004682 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004683defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004684 int_arm_neon_vpadalu>;
4685
4686// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004687def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004688 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004689def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004690 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004691def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004692 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004693def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004694 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004695def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004696 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004697def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004698 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004699def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004700 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004701
4702// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004703def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004704 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004705def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004706 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004707def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004708 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004709def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004710 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004711def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004712 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004713def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004714 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004715def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004716 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004717
4718// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4719
4720// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004721def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004722 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004723 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004724def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004725 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004726 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004727def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004728 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004729 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004730def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004731 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004732 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004733
4734// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004735def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004736 IIC_VRECSD, "vrecps", "f32",
4737 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004738def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004739 IIC_VRECSQ, "vrecps", "f32",
4740 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004741
4742// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004743def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004744 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004745 v2i32, v2i32, int_arm_neon_vrsqrte>;
4746def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004747 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004748 v4i32, v4i32, int_arm_neon_vrsqrte>;
4749def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004750 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004751 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004752def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004753 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004754 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004755
4756// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004757def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004758 IIC_VRECSD, "vrsqrts", "f32",
4759 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004760def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004761 IIC_VRECSQ, "vrsqrts", "f32",
4762 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004763
4764// Vector Shifts.
4765
4766// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004767defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004768 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004769 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004770defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004771 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004772 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004773
Bob Wilson5bafff32009-06-22 23:27:02 +00004774// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004775defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4776
Bob Wilson5bafff32009-06-22 23:27:02 +00004777// VSHR : Vector Shift Right (Immediate)
Jim Grosbach22378fd2012-04-05 07:23:53 +00004778defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", "VSHRs",
4779 NEONvshrs>;
4780defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", "VSHRu",
4781 NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004782
4783// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004784defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4785defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004786
4787// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004788class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004789 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004790 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004791 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004792 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004793 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004794 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004795}
Evan Chengf81bf152009-11-23 21:57:23 +00004796def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004797 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004798def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004799 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004800def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004801 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004802
4803// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004804defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004805 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004806
4807// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004808defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004809 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004810 "vrshl", "s", int_arm_neon_vrshifts>;
4811defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004812 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004813 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004814// VRSHR : Vector Rounding Shift Right
Jim Grosbach22378fd2012-04-05 07:23:53 +00004815defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", "VRSHRs",
4816 NEONvrshrs>;
4817defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", "VRSHRu",
4818 NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004819
4820// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004821defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004822 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004823
4824// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004825defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004826 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004827 "vqshl", "s", int_arm_neon_vqshifts>;
4828defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004829 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004830 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004831// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004832defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4833defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4834
Bob Wilson5bafff32009-06-22 23:27:02 +00004835// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004836defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004837
4838// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004839defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004840 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004841defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004842 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004843
4844// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004845defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004846 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004847
4848// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004849defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004850 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004851 "vqrshl", "s", int_arm_neon_vqrshifts>;
4852defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004853 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004854 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004855
4856// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004857defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004858 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004859defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004860 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004861
4862// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004863defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004864 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004865
4866// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004867defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4868defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004869// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004870defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4871defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004872
4873// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004874defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4875
Bob Wilson5bafff32009-06-22 23:27:02 +00004876// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004877defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004878
4879// Vector Absolute and Saturating Absolute.
4880
4881// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004882defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004883 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004884 int_arm_neon_vabs>;
Anton Korobeynikovb1a392e2012-11-16 21:15:20 +00004885def VABSfd : N2VD<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
4886 "vabs", "f32",
4887 v2f32, v2f32, fabs>;
4888def VABSfq : N2VQ<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
4889 "vabs", "f32",
4890 v4f32, v4f32, fabs>;
4891
4892def : Pat<(v2f32 (int_arm_neon_vabs (v2f32 DPR:$src))), (VABSfd DPR:$src)>;
4893def : Pat<(v4f32 (int_arm_neon_vabs (v4f32 QPR:$src))), (VABSfq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004894
4895// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004896defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004897 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004898 int_arm_neon_vqabs>;
4899
4900// Vector Negate.
4901
Bob Wilsoncba270d2010-07-13 21:16:48 +00004902def vnegd : PatFrag<(ops node:$in),
4903 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4904def vnegq : PatFrag<(ops node:$in),
4905 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004906
Evan Chengf81bf152009-11-23 21:57:23 +00004907class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004908 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4909 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4910 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004911class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004912 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4913 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4914 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004915
Chris Lattner0a00ed92010-03-28 08:39:10 +00004916// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004917def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4918def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4919def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4920def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4921def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4922def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004923
4924// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004925def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004926 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4927 "vneg", "f32", "$Vd, $Vm", "",
4928 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004929def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004930 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4931 "vneg", "f32", "$Vd, $Vm", "",
4932 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004933
Bob Wilsoncba270d2010-07-13 21:16:48 +00004934def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4935def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4936def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4937def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4938def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4939def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004940
4941// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004942defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004943 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004944 int_arm_neon_vqneg>;
4945
4946// Vector Bit Counting Operations.
4947
4948// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004949defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004950 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004951 int_arm_neon_vcls>;
4952// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004953defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004954 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Joel Jones06a6a302012-07-13 23:25:25 +00004955 ctlz>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004956// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004957def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004958 IIC_VCNTiD, "vcnt", "8",
Joel Jones7c82e6a2012-07-18 00:02:16 +00004959 v8i8, v8i8, ctpop>;
David Goodwin127221f2009-09-23 21:38:08 +00004960def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004961 IIC_VCNTiQ, "vcnt", "8",
Joel Jones7c82e6a2012-07-18 00:02:16 +00004962 v16i8, v16i8, ctpop>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004963
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004964// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004965def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Jim Grosbacha45e3742012-03-30 18:53:01 +00004966 (outs DPR:$Vd, DPR:$Vm), (ins DPR:$in1, DPR:$in2),
4967 NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm",
Lang Hames2cc494b2012-02-13 23:37:19 +00004968 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004969def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Jim Grosbacha45e3742012-03-30 18:53:01 +00004970 (outs QPR:$Vd, QPR:$Vm), (ins QPR:$in1, QPR:$in2),
4971 NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm",
Lang Hames2cc494b2012-02-13 23:37:19 +00004972 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004973
Bob Wilson5bafff32009-06-22 23:27:02 +00004974// Vector Move Operations.
4975
4976// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004977def : InstAlias<"vmov${p} $Vd, $Vm",
4978 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4979def : InstAlias<"vmov${p} $Vd, $Vm",
4980 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004981
Bob Wilson5bafff32009-06-22 23:27:02 +00004982// VMOV : Vector Move (Immediate)
4983
Evan Cheng47006be2010-05-17 21:54:50 +00004984let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004985def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004986 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004987 "vmov", "i8", "$Vd, $SIMM", "",
4988 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4989def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004990 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004991 "vmov", "i8", "$Vd, $SIMM", "",
4992 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004993
Owen Andersonca6945e2010-12-01 00:28:25 +00004994def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004995 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004996 "vmov", "i16", "$Vd, $SIMM", "",
4997 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004998 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004999}
5000
Owen Andersonca6945e2010-12-01 00:28:25 +00005001def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00005002 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00005003 "vmov", "i16", "$Vd, $SIMM", "",
5004 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00005005 let Inst{9} = SIMM{9};
5006}
Bob Wilson5bafff32009-06-22 23:27:02 +00005007
Owen Andersonca6945e2010-12-01 00:28:25 +00005008def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00005009 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00005010 "vmov", "i32", "$Vd, $SIMM", "",
5011 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00005012 let Inst{11-8} = SIMM{11-8};
5013}
5014
Owen Andersonca6945e2010-12-01 00:28:25 +00005015def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00005016 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00005017 "vmov", "i32", "$Vd, $SIMM", "",
5018 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00005019 let Inst{11-8} = SIMM{11-8};
5020}
Bob Wilson5bafff32009-06-22 23:27:02 +00005021
Owen Andersonca6945e2010-12-01 00:28:25 +00005022def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00005023 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00005024 "vmov", "i64", "$Vd, $SIMM", "",
5025 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
5026def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00005027 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00005028 "vmov", "i64", "$Vd, $SIMM", "",
5029 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00005030
5031def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
5032 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
5033 "vmov", "f32", "$Vd, $SIMM", "",
5034 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
5035def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
5036 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
5037 "vmov", "f32", "$Vd, $SIMM", "",
5038 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00005039} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00005040
5041// VMOV : Vector Get Lane (move scalar to ARM core register)
5042
Johnny Chen131c4a52009-11-23 17:48:17 +00005043def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00005044 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
5045 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005046 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
5047 imm:$lane))]> {
5048 let Inst{21} = lane{2};
5049 let Inst{6-5} = lane{1-0};
5050}
Johnny Chen131c4a52009-11-23 17:48:17 +00005051def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00005052 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
5053 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005054 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
5055 imm:$lane))]> {
5056 let Inst{21} = lane{1};
5057 let Inst{6} = lane{0};
5058}
Johnny Chen131c4a52009-11-23 17:48:17 +00005059def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00005060 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
5061 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005062 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
5063 imm:$lane))]> {
5064 let Inst{21} = lane{2};
5065 let Inst{6-5} = lane{1-0};
5066}
Johnny Chen131c4a52009-11-23 17:48:17 +00005067def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00005068 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
5069 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005070 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
5071 imm:$lane))]> {
5072 let Inst{21} = lane{1};
5073 let Inst{6} = lane{0};
5074}
Johnny Chen131c4a52009-11-23 17:48:17 +00005075def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00005076 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
5077 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005078 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
Bob Wilsoneb1641d2012-09-29 21:43:49 +00005079 imm:$lane))]>,
5080 Requires<[HasNEON, HasFastVGETLNi32]> {
Owen Andersond2fbdb72010-10-27 21:28:09 +00005081 let Inst{21} = lane{0};
5082}
Bob Wilson5bafff32009-06-22 23:27:02 +00005083// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
5084def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
5085 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005086 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005087 (SubReg_i8_lane imm:$lane))>;
5088def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
5089 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005090 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005091 (SubReg_i16_lane imm:$lane))>;
5092def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
5093 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005094 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005095 (SubReg_i8_lane imm:$lane))>;
5096def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
5097 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005098 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005099 (SubReg_i16_lane imm:$lane))>;
5100def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
5101 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005102 (DSubReg_i32_reg imm:$lane))),
Bob Wilsoneb1641d2012-09-29 21:43:49 +00005103 (SubReg_i32_lane imm:$lane))>,
5104 Requires<[HasNEON, HasFastVGETLNi32]>;
5105def : Pat<(extractelt (v2i32 DPR:$src), imm:$lane),
5106 (COPY_TO_REGCLASS
5107 (i32 (EXTRACT_SUBREG DPR:$src, (SSubReg_f32_reg imm:$lane))), GPR)>,
5108 Requires<[HasNEON, HasSlowVGETLNi32]>;
5109def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
5110 (COPY_TO_REGCLASS
5111 (i32 (EXTRACT_SUBREG QPR:$src, (SSubReg_f32_reg imm:$lane))), GPR)>,
5112 Requires<[HasNEON, HasSlowVGETLNi32]>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00005113def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00005114 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00005115 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005116def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00005117 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00005118 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005119//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005120// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005121def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005122 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005123
5124
5125// VMOV : Vector Set Lane (move ARM core register to scalar)
5126
Owen Andersond2fbdb72010-10-27 21:28:09 +00005127let Constraints = "$src1 = $V" in {
5128def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005129 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
5130 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005131 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
5132 GPR:$R, imm:$lane))]> {
5133 let Inst{21} = lane{2};
5134 let Inst{6-5} = lane{1-0};
5135}
5136def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005137 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
5138 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005139 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
5140 GPR:$R, imm:$lane))]> {
5141 let Inst{21} = lane{1};
5142 let Inst{6} = lane{0};
5143}
5144def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005145 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
5146 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005147 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
5148 GPR:$R, imm:$lane))]> {
5149 let Inst{21} = lane{0};
5150}
Bob Wilson5bafff32009-06-22 23:27:02 +00005151}
Jakob Stoklund Olesen17f42e02012-10-26 23:39:46 +00005152def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
5153 (v16i8 (INSERT_SUBREG QPR:$src1,
5154 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
5155 (DSubReg_i8_reg imm:$lane))),
5156 GPR:$src2, (SubReg_i8_lane imm:$lane))),
5157 (DSubReg_i8_reg imm:$lane)))>;
5158def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
5159 (v8i16 (INSERT_SUBREG QPR:$src1,
5160 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
5161 (DSubReg_i16_reg imm:$lane))),
5162 GPR:$src2, (SubReg_i16_lane imm:$lane))),
5163 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005164def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jakob Stoklund Olesen17f42e02012-10-26 23:39:46 +00005165 (v4i32 (INSERT_SUBREG QPR:$src1,
5166 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
5167 (DSubReg_i32_reg imm:$lane))),
5168 GPR:$src2, (SubReg_i32_lane imm:$lane))),
5169 (DSubReg_i32_reg imm:$lane)))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005170
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00005171def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005172 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
5173 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005174def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005175 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
5176 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005177
5178//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005179// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005180def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005181 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005182
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005183def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005184 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005185def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005186 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005187def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005188 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005189
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005190def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5191 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5192def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5193 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5194def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5195 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5196
5197def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5198 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5199 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005200 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005201def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5202 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5203 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005204 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005205def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5206 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5207 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005208 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005209
Bob Wilson5bafff32009-06-22 23:27:02 +00005210// VDUP : Vector Duplicate (from ARM core register to all elements)
5211
Evan Chengf81bf152009-11-23 21:57:23 +00005212class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005213 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5214 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5215 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005216class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005217 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5218 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5219 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005220
Evan Chengf81bf152009-11-23 21:57:23 +00005221def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5222def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
Bob Wilsoneb1641d2012-09-29 21:43:49 +00005223def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>,
5224 Requires<[HasNEON, HasFastVDUP32]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005225def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5226def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5227def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005228
Bob Wilsoneb1641d2012-09-29 21:43:49 +00005229// NEONvdup patterns for uarchs with fast VDUP.32.
5230def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>,
5231 Requires<[HasNEON,HasFastVDUP32]>;
Jim Grosbach958108a2011-03-11 20:44:08 +00005232def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005233
Bob Wilsoneb1641d2012-09-29 21:43:49 +00005234// NEONvdup patterns for uarchs with slow VDUP.32 - use VMOVDRR instead.
5235def : Pat<(v2i32 (NEONvdup (i32 GPR:$R))), (VMOVDRR GPR:$R, GPR:$R)>,
5236 Requires<[HasNEON,HasSlowVDUP32]>;
5237def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VMOVDRR GPR:$R, GPR:$R)>,
5238 Requires<[HasNEON,HasSlowVDUP32]>;
5239
Bob Wilson5bafff32009-06-22 23:27:02 +00005240// VDUP : Vector Duplicate Lane (from scalar to all elements)
5241
Johnny Chene4614f72010-03-25 17:01:27 +00005242class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005243 ValueType Ty, Operand IdxTy>
5244 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5245 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005246 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005247
Johnny Chene4614f72010-03-25 17:01:27 +00005248class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005249 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5250 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5251 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005252 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005253 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005254
Bob Wilson507df402009-10-21 02:15:46 +00005255// Inst{19-16} is partially specified depending on the element size.
5256
Jim Grosbach460a9052011-10-07 23:56:00 +00005257def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5258 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005259 let Inst{19-17} = lane{2-0};
5260}
Jim Grosbach460a9052011-10-07 23:56:00 +00005261def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5262 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005263 let Inst{19-18} = lane{1-0};
5264}
Jim Grosbach460a9052011-10-07 23:56:00 +00005265def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5266 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005267 let Inst{19} = lane{0};
5268}
Jim Grosbach460a9052011-10-07 23:56:00 +00005269def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5270 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005271 let Inst{19-17} = lane{2-0};
5272}
Jim Grosbach460a9052011-10-07 23:56:00 +00005273def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5274 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005275 let Inst{19-18} = lane{1-0};
5276}
Jim Grosbach460a9052011-10-07 23:56:00 +00005277def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5278 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005279 let Inst{19} = lane{0};
5280}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005281
5282def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5283 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5284
5285def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5286 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005287
Bob Wilson0ce37102009-08-14 05:08:32 +00005288def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5289 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5290 (DSubReg_i8_reg imm:$lane))),
5291 (SubReg_i8_lane imm:$lane)))>;
5292def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5293 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5294 (DSubReg_i16_reg imm:$lane))),
5295 (SubReg_i16_lane imm:$lane)))>;
5296def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5297 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5298 (DSubReg_i32_reg imm:$lane))),
5299 (SubReg_i32_lane imm:$lane)))>;
5300def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005301 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005302 (DSubReg_i32_reg imm:$lane))),
5303 (SubReg_i32_lane imm:$lane)))>;
5304
Jim Grosbach65dc3032010-10-06 21:16:16 +00005305def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005306 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005307def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005308 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005309
Bob Wilson5bafff32009-06-22 23:27:02 +00005310// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005311defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005312 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005313// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005314defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5315 "vqmovn", "s", int_arm_neon_vqmovns>;
5316defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5317 "vqmovn", "u", int_arm_neon_vqmovnu>;
5318defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5319 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005320// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005321defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5322defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005323def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5324def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5325def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005326
5327// Vector Conversions.
5328
Johnny Chen9e088762010-03-17 17:52:21 +00005329// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005330def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5331 v2i32, v2f32, fp_to_sint>;
5332def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5333 v2i32, v2f32, fp_to_uint>;
5334def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5335 v2f32, v2i32, sint_to_fp>;
5336def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5337 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005338
Johnny Chen6c8648b2010-03-17 23:26:50 +00005339def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5340 v4i32, v4f32, fp_to_sint>;
5341def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5342 v4i32, v4f32, fp_to_uint>;
5343def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5344 v4f32, v4i32, sint_to_fp>;
5345def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5346 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005347
5348// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005349let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005350def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005351 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005352def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005353 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005354def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005355 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005356def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005357 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005358}
Bob Wilson5bafff32009-06-22 23:27:02 +00005359
Owen Andersonb589be92011-11-15 19:55:00 +00005360let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005361def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005362 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005363def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005364 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005365def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005366 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005367def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005368 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005369}
Bob Wilson5bafff32009-06-22 23:27:02 +00005370
Bob Wilson04063562010-12-15 22:14:12 +00005371// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5372def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5373 IIC_VUNAQ, "vcvt", "f16.f32",
5374 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5375 Requires<[HasNEON, HasFP16]>;
5376def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5377 IIC_VUNAQ, "vcvt", "f32.f16",
5378 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5379 Requires<[HasNEON, HasFP16]>;
5380
Bob Wilsond8e17572009-08-12 22:31:50 +00005381// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005382
5383// VREV64 : Vector Reverse elements within 64-bit doublewords
5384
Evan Chengf81bf152009-11-23 21:57:23 +00005385class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005386 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5387 (ins DPR:$Vm), IIC_VMOVD,
5388 OpcodeStr, Dt, "$Vd, $Vm", "",
5389 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005390class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005391 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5392 (ins QPR:$Vm), IIC_VMOVQ,
5393 OpcodeStr, Dt, "$Vd, $Vm", "",
5394 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005395
Evan Chengf81bf152009-11-23 21:57:23 +00005396def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5397def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5398def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005399def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005400
Evan Chengf81bf152009-11-23 21:57:23 +00005401def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5402def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5403def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005404def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005405
5406// VREV32 : Vector Reverse elements within 32-bit words
5407
Evan Chengf81bf152009-11-23 21:57:23 +00005408class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005409 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5410 (ins DPR:$Vm), IIC_VMOVD,
5411 OpcodeStr, Dt, "$Vd, $Vm", "",
5412 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005413class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005414 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5415 (ins QPR:$Vm), IIC_VMOVQ,
5416 OpcodeStr, Dt, "$Vd, $Vm", "",
5417 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005418
Evan Chengf81bf152009-11-23 21:57:23 +00005419def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5420def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005421
Evan Chengf81bf152009-11-23 21:57:23 +00005422def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5423def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005424
5425// VREV16 : Vector Reverse elements within 16-bit halfwords
5426
Evan Chengf81bf152009-11-23 21:57:23 +00005427class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005428 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5429 (ins DPR:$Vm), IIC_VMOVD,
5430 OpcodeStr, Dt, "$Vd, $Vm", "",
5431 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005432class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005433 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5434 (ins QPR:$Vm), IIC_VMOVQ,
5435 OpcodeStr, Dt, "$Vd, $Vm", "",
5436 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005437
Evan Chengf81bf152009-11-23 21:57:23 +00005438def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5439def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005440
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005441// Other Vector Shuffles.
5442
Bob Wilson5e8b8332011-01-07 04:59:04 +00005443// Aligned extractions: really just dropping registers
5444
5445class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5446 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5447 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5448
5449def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5450
5451def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5452
5453def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5454
5455def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5456
5457def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5458
5459
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005460// VEXT : Vector Extract
5461
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00005462
5463// All of these have a two-operand InstAlias.
5464let TwoOperandAliasConstraint = "$Vn = $Vd" in {
Jim Grosbach587f5062011-12-02 23:34:39 +00005465class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005466 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005467 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005468 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5469 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005470 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005471 bits<4> index;
5472 let Inst{11-8} = index{3-0};
5473}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005474
Jim Grosbach587f5062011-12-02 23:34:39 +00005475class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005476 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005477 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005478 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5479 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005480 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005481 bits<4> index;
5482 let Inst{11-8} = index{3-0};
5483}
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00005484}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005485
Jim Grosbach587f5062011-12-02 23:34:39 +00005486def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005487 let Inst{11-8} = index{3-0};
5488}
Jim Grosbach587f5062011-12-02 23:34:39 +00005489def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005490 let Inst{11-9} = index{2-0};
5491 let Inst{8} = 0b0;
5492}
Jim Grosbach587f5062011-12-02 23:34:39 +00005493def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005494 let Inst{11-10} = index{1-0};
5495 let Inst{9-8} = 0b00;
5496}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005497def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5498 (v2f32 DPR:$Vm),
5499 (i32 imm:$index))),
5500 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005501
Jim Grosbach587f5062011-12-02 23:34:39 +00005502def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005503 let Inst{11-8} = index{3-0};
5504}
Jim Grosbach587f5062011-12-02 23:34:39 +00005505def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005506 let Inst{11-9} = index{2-0};
5507 let Inst{8} = 0b0;
5508}
Jim Grosbach587f5062011-12-02 23:34:39 +00005509def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005510 let Inst{11-10} = index{1-0};
5511 let Inst{9-8} = 0b00;
5512}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005513def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005514 let Inst{11} = index{0};
5515 let Inst{10-8} = 0b000;
5516}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005517def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5518 (v4f32 QPR:$Vm),
5519 (i32 imm:$index))),
5520 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005521
Bob Wilson64efd902009-08-08 05:53:00 +00005522// VTRN : Vector Transpose
5523
Evan Chengf81bf152009-11-23 21:57:23 +00005524def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5525def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5526def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005527
Evan Chengf81bf152009-11-23 21:57:23 +00005528def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5529def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5530def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005531
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005532// VUZP : Vector Unzip (Deinterleave)
5533
Evan Chengf81bf152009-11-23 21:57:23 +00005534def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5535def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
Jim Grosbach18355472012-04-11 17:40:18 +00005536// vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
5537def : NEONInstAlias<"vuzp${p}.32 $Dd, $Dm",
5538 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005539
Evan Chengf81bf152009-11-23 21:57:23 +00005540def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5541def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5542def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005543
5544// VZIP : Vector Zip (Interleave)
5545
Evan Chengf81bf152009-11-23 21:57:23 +00005546def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5547def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
Jim Grosbach6073b302012-04-11 16:53:25 +00005548// vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
5549def : NEONInstAlias<"vzip${p}.32 $Dd, $Dm",
5550 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005551
Evan Chengf81bf152009-11-23 21:57:23 +00005552def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5553def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5554def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005555
Bob Wilson114a2662009-08-12 20:51:55 +00005556// Vector Table Lookup and Table Extension.
5557
5558// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005559let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005560def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005561 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005562 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5563 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5564 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005565let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005566def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005567 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005568 (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005569 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005570def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005571 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005572 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5573 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005574def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005575 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005576 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005577 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005578 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005579} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005580
Bob Wilsonbd916c52010-09-13 23:55:10 +00005581def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005582 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005583def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005584 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005585
Bob Wilson114a2662009-08-12 20:51:55 +00005586// VTBX : Vector Table Extension
5587def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005588 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005589 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5590 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005591 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005592 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005593let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005594def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005595 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005596 (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005597 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005598def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005599 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005600 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005601 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005602 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005603 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005604def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005605 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5606 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5607 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005608 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005609} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005610
Bob Wilsonbd916c52010-09-13 23:55:10 +00005611def VTBX3Pseudo
5612 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005613 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005614def VTBX4Pseudo
5615 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005616 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005617} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005618
Bob Wilson5bafff32009-06-22 23:27:02 +00005619//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005620// NEON instructions for single-precision FP math
5621//===----------------------------------------------------------------------===//
5622
Bob Wilson0e6d5402010-12-13 23:02:31 +00005623class N2VSPat<SDNode OpNode, NeonI Inst>
5624 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005625 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005626 (v2f32 (COPY_TO_REGCLASS (Inst
5627 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005628 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5629 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005630
5631class N3VSPat<SDNode OpNode, NeonI Inst>
5632 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005633 (EXTRACT_SUBREG
5634 (v2f32 (COPY_TO_REGCLASS (Inst
5635 (INSERT_SUBREG
5636 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5637 SPR:$a, ssub_0),
5638 (INSERT_SUBREG
5639 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5640 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005641
5642class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5643 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005644 (EXTRACT_SUBREG
5645 (v2f32 (COPY_TO_REGCLASS (Inst
5646 (INSERT_SUBREG
5647 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5648 SPR:$acc, ssub_0),
5649 (INSERT_SUBREG
5650 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5651 SPR:$a, ssub_0),
5652 (INSERT_SUBREG
5653 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5654 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005655
Bob Wilson4711d5c2010-12-13 23:02:37 +00005656def : N3VSPat<fadd, VADDfd>;
5657def : N3VSPat<fsub, VSUBfd>;
5658def : N3VSPat<fmul, VMULfd>;
5659def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005660 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005661def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005662 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005663def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005664 Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005665def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005666 Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005667def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005668def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005669def : N3VSPat<NEONfmax, VMAXfd>;
5670def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005671def : N2VSPat<arm_ftosi, VCVTf2sd>;
5672def : N2VSPat<arm_ftoui, VCVTf2ud>;
5673def : N2VSPat<arm_sitof, VCVTs2fd>;
5674def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005675
Bob Wilsoneb1641d2012-09-29 21:43:49 +00005676// Prefer VMOVDRR for i32 -> f32 bitcasts, it can write all DPR registers.
5677def : Pat<(f32 (bitconvert GPR:$a)),
5678 (EXTRACT_SUBREG (VMOVDRR GPR:$a, GPR:$a), ssub_0)>,
5679 Requires<[HasNEON, DontUseVMOVSR]>;
5680
Evan Cheng1d2426c2009-08-07 19:30:41 +00005681//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005682// Non-Instruction Patterns
5683//===----------------------------------------------------------------------===//
5684
5685// bit_convert
5686def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5687def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5688def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5689def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5690def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5691def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5692def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5693def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5694def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5695def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5696def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5697def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5698def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5699def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5700def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5701def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5702def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5703def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5704def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5705def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5706def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5707def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5708def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5709def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5710def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5711def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5712def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5713def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5714def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5715def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5716
5717def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5718def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5719def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5720def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5721def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5722def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5723def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5724def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5725def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5726def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5727def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5728def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5729def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5730def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5731def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5732def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5733def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5734def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5735def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5736def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5737def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5738def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5739def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5740def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5741def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5742def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5743def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5744def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5745def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5746def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005747
Arnold Schwaighofer2e750c12013-02-19 15:27:05 +00005748// Fold extracting an element out of a v2i32 into a vfp register.
5749def : Pat<(f32 (bitconvert (i32 (extractelt (v2i32 DPR:$src), imm:$lane)))),
Arnold Schwaighofer909a0e02013-02-19 20:16:45 +00005750 (f32 (EXTRACT_SUBREG DPR:$src, (SSubReg_f32_reg imm:$lane)))>;
Arnold Schwaighofer2e750c12013-02-19 15:27:05 +00005751
James Molloy873fd5f2012-02-20 09:24:05 +00005752// Vector lengthening move with load, matching extending loads.
5753
5754// extload, zextload and sextload for a standard lengthening load. Example:
Tim Northovere0b464f2012-08-13 09:06:31 +00005755// Lengthen_Single<"8", "i16", "8"> =
5756// Pat<(v8i16 (extloadvi8 addrmode6:$addr))
5757// (VMOVLuv8i16 (VLD1d8 addrmode6:$addr,
5758// (f64 (IMPLICIT_DEF)), (i32 0)))>;
James Molloy873fd5f2012-02-20 09:24:05 +00005759multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
Tim Northovere0b464f2012-08-13 09:06:31 +00005760 let AddedComplexity = 10 in {
James Molloy873fd5f2012-02-20 09:24:05 +00005761 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005762 (!cast<PatFrag>("extloadvi" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005763 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005764 (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>;
5765
James Molloy873fd5f2012-02-20 09:24:05 +00005766 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005767 (!cast<PatFrag>("zextloadvi" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005768 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005769 (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>;
5770
James Molloy873fd5f2012-02-20 09:24:05 +00005771 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005772 (!cast<PatFrag>("sextloadvi" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005773 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005774 (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>;
5775 }
James Molloy873fd5f2012-02-20 09:24:05 +00005776}
5777
5778// extload, zextload and sextload for a lengthening load which only uses
5779// half the lanes available. Example:
5780// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
Tim Northover37abe8d2012-04-26 08:46:29 +00005781// Pat<(v4i16 (extloadvi8 addrmode6oneL32:$addr)),
5782// (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd32 addrmode6oneL32:$addr,
5783// (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005784// dsub_0)>;
5785multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5786 string InsnLanes, string InsnTy> {
5787 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005788 (!cast<PatFrag>("extloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005789 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005790 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005791 dsub_0)>;
5792 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005793 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005794 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005795 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005796 dsub_0)>;
5797 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005798 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005799 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005800 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005801 dsub_0)>;
5802}
5803
5804// extload, zextload and sextload for a lengthening load followed by another
5805// lengthening load, to quadruple the initial length.
James Molloy72aadc02012-04-17 08:18:00 +00005806//
Tim Northovere0b464f2012-08-13 09:06:31 +00005807// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32"> =
5808// Pat<(v4i32 (extloadvi8 addrmode6oneL32:$addr))
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00005809// (EXTRACT_SUBREG (VMOVLuv4i32
Tim Northover37abe8d2012-04-26 08:46:29 +00005810// (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd32 addrmode6oneL32:$addr,
5811// (f64 (IMPLICIT_DEF)),
5812// (i32 0))),
James Molloy873fd5f2012-02-20 09:24:05 +00005813// dsub_0)),
Tim Northover37abe8d2012-04-26 08:46:29 +00005814// dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005815multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5816 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
James Molloy72aadc02012-04-17 08:18:00 +00005817 string Insn2Ty> {
5818 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005819 (!cast<PatFrag>("extloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy72aadc02012-04-17 08:18:00 +00005820 (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5821 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005822 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005823 dsub_0))>;
James Molloy72aadc02012-04-17 08:18:00 +00005824 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005825 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy72aadc02012-04-17 08:18:00 +00005826 (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5827 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005828 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005829 dsub_0))>;
James Molloy72aadc02012-04-17 08:18:00 +00005830 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northover37abe8d2012-04-26 08:46:29 +00005831 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6oneL32:$addr)),
James Molloy72aadc02012-04-17 08:18:00 +00005832 (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5833 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005834 (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005835 dsub_0))>;
James Molloy72aadc02012-04-17 08:18:00 +00005836}
5837
5838// extload, zextload and sextload for a lengthening load followed by another
5839// lengthening load, to quadruple the initial length, but which ends up only
5840// requiring half the available lanes (a 64-bit outcome instead of a 128-bit).
5841//
5842// Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32"> =
Tim Northovere0b464f2012-08-13 09:06:31 +00005843// Pat<(v2i32 (extloadvi8 addrmode6:$addr))
Tim Northover37abe8d2012-04-26 08:46:29 +00005844// (EXTRACT_SUBREG (VMOVLuv4i32
Tim Northovere0b464f2012-08-13 09:06:31 +00005845// (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005846// (f64 (IMPLICIT_DEF)), (i32 0))),
5847// dsub_0)),
5848// dsub_0)>;
James Molloy72aadc02012-04-17 08:18:00 +00005849multiclass Lengthen_HalfDouble<string DestLanes, string DestTy, string SrcTy,
5850 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5851 string Insn2Ty> {
James Molloy873fd5f2012-02-20 09:24:05 +00005852 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005853 (!cast<PatFrag>("extloadv" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005854 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5855 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005856 (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005857 dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005858 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005859 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005860 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005861 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5862 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005863 (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005864 dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005865 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005866 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
Tim Northovere0b464f2012-08-13 09:06:31 +00005867 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005868 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5869 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
Tim Northovere0b464f2012-08-13 09:06:31 +00005870 (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))),
Tim Northover37abe8d2012-04-26 08:46:29 +00005871 dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005872 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005873}
5874
Tim Northovere0b464f2012-08-13 09:06:31 +00005875defm : Lengthen_Single<"8", "i16", "8">; // v8i8 -> v8i16
5876defm : Lengthen_Single<"4", "i32", "16">; // v4i16 -> v4i32
5877defm : Lengthen_Single<"2", "i64", "32">; // v2i32 -> v2i64
James Molloy873fd5f2012-02-20 09:24:05 +00005878
5879defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
James Molloy873fd5f2012-02-20 09:24:05 +00005880defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5881
James Molloy72aadc02012-04-17 08:18:00 +00005882// Double lengthening - v4i8 -> v4i16 -> v4i32
5883defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32">;
James Molloy873fd5f2012-02-20 09:24:05 +00005884// v2i8 -> v2i16 -> v2i32
James Molloy72aadc02012-04-17 08:18:00 +00005885defm : Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32">;
James Molloy873fd5f2012-02-20 09:24:05 +00005886// v2i16 -> v2i32 -> v2i64
James Molloy72aadc02012-04-17 08:18:00 +00005887defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64">;
James Molloy873fd5f2012-02-20 09:24:05 +00005888
5889// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
Tim Northovere0b464f2012-08-13 09:06:31 +00005890def : Pat<(v2i64 (extloadvi8 addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005891 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
Tim Northovere0b464f2012-08-13 09:06:31 +00005892 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005893 (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>;
Tim Northovere0b464f2012-08-13 09:06:31 +00005894def : Pat<(v2i64 (zextloadvi8 addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005895 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
Tim Northovere0b464f2012-08-13 09:06:31 +00005896 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005897 (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>;
Tim Northovere0b464f2012-08-13 09:06:31 +00005898def : Pat<(v2i64 (sextloadvi8 addrmode6:$addr)),
James Molloy873fd5f2012-02-20 09:24:05 +00005899 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
Tim Northovere0b464f2012-08-13 09:06:31 +00005900 (VLD1LNd16 addrmode6:$addr,
Tim Northover37abe8d2012-04-26 08:46:29 +00005901 (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005902
5903//===----------------------------------------------------------------------===//
5904// Assembler aliases
5905//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005906
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005907def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5908 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5909def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5910 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5911
Jim Grosbach43329832011-12-09 21:46:04 +00005912// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005913defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005914 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005915defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005916 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005917defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005918 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005919defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005920 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005921defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005922 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005923defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005924 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005925defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005926 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005927defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005928 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005929// ... two-operand aliases
Jim Grosbach78d13e12012-01-24 17:23:29 +00005930defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005931 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005932defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005933 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005934defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005935 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005936defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005937 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005938defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005939 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005940defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005941 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005942
Jim Grosbach872eedb2011-12-02 22:01:52 +00005943// VLD1 single-lane pseudo-instructions. These need special handling for
5944// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005945def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005946 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005947def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005948 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005949def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005950 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005951
Jim Grosbach8b31f952012-01-23 19:39:08 +00005952def VLD1LNdWB_fixed_Asm_8 :
5953 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005954 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005955def VLD1LNdWB_fixed_Asm_16 :
5956 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005957 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005958def VLD1LNdWB_fixed_Asm_32 :
5959 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005960 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005961def VLD1LNdWB_register_Asm_8 :
5962 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005963 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5964 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005965def VLD1LNdWB_register_Asm_16 :
5966 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005967 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005968 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005969def VLD1LNdWB_register_Asm_32 :
5970 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005971 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005972 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005973
5974
5975// VST1 single-lane pseudo-instructions. These need special handling for
5976// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005977def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005978 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005979def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005980 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005981def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005982 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005983
Jim Grosbach8b31f952012-01-23 19:39:08 +00005984def VST1LNdWB_fixed_Asm_8 :
5985 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005986 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005987def VST1LNdWB_fixed_Asm_16 :
5988 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005989 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005990def VST1LNdWB_fixed_Asm_32 :
5991 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005992 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005993def VST1LNdWB_register_Asm_8 :
5994 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005995 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5996 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005997def VST1LNdWB_register_Asm_16 :
5998 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005999 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006000 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006001def VST1LNdWB_register_Asm_32 :
6002 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006003 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006004 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006005
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006006// VLD2 single-lane pseudo-instructions. These need special handling for
6007// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006008def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006009 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006010def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006011 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006012def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006013 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006014def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006015 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006016def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006017 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006018
Jim Grosbach8b31f952012-01-23 19:39:08 +00006019def VLD2LNdWB_fixed_Asm_8 :
6020 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006021 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006022def VLD2LNdWB_fixed_Asm_16 :
6023 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006024 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006025def VLD2LNdWB_fixed_Asm_32 :
6026 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006027 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006028def VLD2LNqWB_fixed_Asm_16 :
6029 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006030 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006031def VLD2LNqWB_fixed_Asm_32 :
6032 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006033 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006034def VLD2LNdWB_register_Asm_8 :
6035 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006036 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6037 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006038def VLD2LNdWB_register_Asm_16 :
6039 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006040 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006041 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006042def VLD2LNdWB_register_Asm_32 :
6043 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006044 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006045 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006046def VLD2LNqWB_register_Asm_16 :
6047 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006048 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6049 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006050def VLD2LNqWB_register_Asm_32 :
6051 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006052 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6053 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006054
6055
6056// VST2 single-lane pseudo-instructions. These need special handling for
6057// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006058def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006059 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006060def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006061 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006062def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006063 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006064def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006065 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006066def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006067 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006068
Jim Grosbach8b31f952012-01-23 19:39:08 +00006069def VST2LNdWB_fixed_Asm_8 :
6070 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006071 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006072def VST2LNdWB_fixed_Asm_16 :
6073 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006074 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006075def VST2LNdWB_fixed_Asm_32 :
6076 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006077 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006078def VST2LNqWB_fixed_Asm_16 :
6079 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006080 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006081def VST2LNqWB_fixed_Asm_32 :
6082 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006083 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006084def VST2LNdWB_register_Asm_8 :
6085 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006086 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6087 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006088def VST2LNdWB_register_Asm_16 :
6089 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006090 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006091 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006092def VST2LNdWB_register_Asm_32 :
6093 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006094 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006095 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006096def VST2LNqWB_register_Asm_16 :
6097 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006098 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6099 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006100def VST2LNqWB_register_Asm_32 :
6101 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006102 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6103 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006104
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006105// VLD3 all-lanes pseudo-instructions. These need special handling for
6106// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006107def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006108 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006109def VLD3DUPdAsm_16: NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006110 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006111def VLD3DUPdAsm_32: NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006112 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006113def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006114 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006115def VLD3DUPqAsm_16: NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006116 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006117def VLD3DUPqAsm_32: NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006118 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6119
6120def VLD3DUPdWB_fixed_Asm_8 :
6121 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6122 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6123def VLD3DUPdWB_fixed_Asm_16 :
6124 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6125 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6126def VLD3DUPdWB_fixed_Asm_32 :
6127 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6128 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6129def VLD3DUPqWB_fixed_Asm_8 :
6130 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6131 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6132def VLD3DUPqWB_fixed_Asm_16 :
6133 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6134 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6135def VLD3DUPqWB_fixed_Asm_32 :
6136 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6137 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6138def VLD3DUPdWB_register_Asm_8 :
6139 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6140 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6141 rGPR:$Rm, pred:$p)>;
6142def VLD3DUPdWB_register_Asm_16 :
6143 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6144 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6145 rGPR:$Rm, pred:$p)>;
6146def VLD3DUPdWB_register_Asm_32 :
6147 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6148 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6149 rGPR:$Rm, pred:$p)>;
6150def VLD3DUPqWB_register_Asm_8 :
6151 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6152 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6153 rGPR:$Rm, pred:$p)>;
6154def VLD3DUPqWB_register_Asm_16 :
6155 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6156 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6157 rGPR:$Rm, pred:$p)>;
6158def VLD3DUPqWB_register_Asm_32 :
6159 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6160 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6161 rGPR:$Rm, pred:$p)>;
6162
Jim Grosbach8b31f952012-01-23 19:39:08 +00006163
Jim Grosbach3a678af2012-01-23 21:53:26 +00006164// VLD3 single-lane pseudo-instructions. These need special handling for
6165// the lane index that an InstAlias can't handle, so we use these instead.
6166def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6167 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6168def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6169 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6170def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6171 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6172def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6173 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6174def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6175 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6176
6177def VLD3LNdWB_fixed_Asm_8 :
6178 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6179 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6180def VLD3LNdWB_fixed_Asm_16 :
6181 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6182 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6183def VLD3LNdWB_fixed_Asm_32 :
6184 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6185 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6186def VLD3LNqWB_fixed_Asm_16 :
6187 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6188 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6189def VLD3LNqWB_fixed_Asm_32 :
6190 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6191 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6192def VLD3LNdWB_register_Asm_8 :
6193 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6194 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6195 rGPR:$Rm, pred:$p)>;
6196def VLD3LNdWB_register_Asm_16 :
6197 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6198 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6199 rGPR:$Rm, pred:$p)>;
6200def VLD3LNdWB_register_Asm_32 :
6201 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6202 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6203 rGPR:$Rm, pred:$p)>;
6204def VLD3LNqWB_register_Asm_16 :
6205 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6206 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6207 rGPR:$Rm, pred:$p)>;
6208def VLD3LNqWB_register_Asm_32 :
6209 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6210 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6211 rGPR:$Rm, pred:$p)>;
6212
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006213// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006214// the vector operands that the normal instructions don't yet model.
6215// FIXME: Remove these when the register classes and instructions are updated.
6216def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6217 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6218def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6219 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6220def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6221 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6222def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6223 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6224def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6225 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6226def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6227 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6228
6229def VLD3dWB_fixed_Asm_8 :
6230 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6231 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6232def VLD3dWB_fixed_Asm_16 :
6233 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6234 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6235def VLD3dWB_fixed_Asm_32 :
6236 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6237 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6238def VLD3qWB_fixed_Asm_8 :
6239 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6240 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6241def VLD3qWB_fixed_Asm_16 :
6242 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6243 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6244def VLD3qWB_fixed_Asm_32 :
6245 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6246 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6247def VLD3dWB_register_Asm_8 :
6248 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6249 (ins VecListThreeD:$list, addrmode6:$addr,
6250 rGPR:$Rm, pred:$p)>;
6251def VLD3dWB_register_Asm_16 :
6252 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6253 (ins VecListThreeD:$list, addrmode6:$addr,
6254 rGPR:$Rm, pred:$p)>;
6255def VLD3dWB_register_Asm_32 :
6256 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6257 (ins VecListThreeD:$list, addrmode6:$addr,
6258 rGPR:$Rm, pred:$p)>;
6259def VLD3qWB_register_Asm_8 :
6260 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6261 (ins VecListThreeQ:$list, addrmode6:$addr,
6262 rGPR:$Rm, pred:$p)>;
6263def VLD3qWB_register_Asm_16 :
6264 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6265 (ins VecListThreeQ:$list, addrmode6:$addr,
6266 rGPR:$Rm, pred:$p)>;
6267def VLD3qWB_register_Asm_32 :
6268 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6269 (ins VecListThreeQ:$list, addrmode6:$addr,
6270 rGPR:$Rm, pred:$p)>;
6271
Jim Grosbach4adb1822012-01-24 00:07:41 +00006272// VST3 single-lane pseudo-instructions. These need special handling for
6273// the lane index that an InstAlias can't handle, so we use these instead.
6274def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6275 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6276def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6277 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6278def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6279 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6280def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6281 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6282def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6283 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6284
6285def VST3LNdWB_fixed_Asm_8 :
6286 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6287 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6288def VST3LNdWB_fixed_Asm_16 :
6289 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6290 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6291def VST3LNdWB_fixed_Asm_32 :
6292 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6293 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6294def VST3LNqWB_fixed_Asm_16 :
6295 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6296 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6297def VST3LNqWB_fixed_Asm_32 :
6298 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6299 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6300def VST3LNdWB_register_Asm_8 :
6301 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6302 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6303 rGPR:$Rm, pred:$p)>;
6304def VST3LNdWB_register_Asm_16 :
6305 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6306 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6307 rGPR:$Rm, pred:$p)>;
6308def VST3LNdWB_register_Asm_32 :
6309 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6310 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6311 rGPR:$Rm, pred:$p)>;
6312def VST3LNqWB_register_Asm_16 :
6313 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6314 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6315 rGPR:$Rm, pred:$p)>;
6316def VST3LNqWB_register_Asm_32 :
6317 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6318 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6319 rGPR:$Rm, pred:$p)>;
6320
6321
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006322// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006323// the vector operands that the normal instructions don't yet model.
6324// FIXME: Remove these when the register classes and instructions are updated.
6325def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6326 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6327def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6328 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6329def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6330 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6331def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6332 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6333def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6334 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6335def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6336 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6337
6338def VST3dWB_fixed_Asm_8 :
6339 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6340 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6341def VST3dWB_fixed_Asm_16 :
6342 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6343 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6344def VST3dWB_fixed_Asm_32 :
6345 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6346 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6347def VST3qWB_fixed_Asm_8 :
6348 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6349 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6350def VST3qWB_fixed_Asm_16 :
6351 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6352 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6353def VST3qWB_fixed_Asm_32 :
6354 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6355 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6356def VST3dWB_register_Asm_8 :
6357 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6358 (ins VecListThreeD:$list, addrmode6:$addr,
6359 rGPR:$Rm, pred:$p)>;
6360def VST3dWB_register_Asm_16 :
6361 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6362 (ins VecListThreeD:$list, addrmode6:$addr,
6363 rGPR:$Rm, pred:$p)>;
6364def VST3dWB_register_Asm_32 :
6365 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6366 (ins VecListThreeD:$list, addrmode6:$addr,
6367 rGPR:$Rm, pred:$p)>;
6368def VST3qWB_register_Asm_8 :
6369 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6370 (ins VecListThreeQ:$list, addrmode6:$addr,
6371 rGPR:$Rm, pred:$p)>;
6372def VST3qWB_register_Asm_16 :
6373 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6374 (ins VecListThreeQ:$list, addrmode6:$addr,
6375 rGPR:$Rm, pred:$p)>;
6376def VST3qWB_register_Asm_32 :
6377 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6378 (ins VecListThreeQ:$list, addrmode6:$addr,
6379 rGPR:$Rm, pred:$p)>;
6380
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006381// VLD4 all-lanes pseudo-instructions. These need special handling for
6382// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006383def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006384 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006385def VLD4DUPdAsm_16: NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006386 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006387def VLD4DUPdAsm_32: NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006388 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006389def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006390 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006391def VLD4DUPqAsm_16: NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006392 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00006393def VLD4DUPqAsm_32: NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006394 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6395
6396def VLD4DUPdWB_fixed_Asm_8 :
6397 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6398 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6399def VLD4DUPdWB_fixed_Asm_16 :
6400 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6401 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6402def VLD4DUPdWB_fixed_Asm_32 :
6403 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6404 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6405def VLD4DUPqWB_fixed_Asm_8 :
6406 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6407 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6408def VLD4DUPqWB_fixed_Asm_16 :
6409 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6410 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6411def VLD4DUPqWB_fixed_Asm_32 :
6412 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6413 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6414def VLD4DUPdWB_register_Asm_8 :
6415 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6416 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6417 rGPR:$Rm, pred:$p)>;
6418def VLD4DUPdWB_register_Asm_16 :
6419 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6420 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6421 rGPR:$Rm, pred:$p)>;
6422def VLD4DUPdWB_register_Asm_32 :
6423 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6424 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6425 rGPR:$Rm, pred:$p)>;
6426def VLD4DUPqWB_register_Asm_8 :
6427 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6428 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6429 rGPR:$Rm, pred:$p)>;
6430def VLD4DUPqWB_register_Asm_16 :
6431 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6432 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6433 rGPR:$Rm, pred:$p)>;
6434def VLD4DUPqWB_register_Asm_32 :
6435 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6436 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6437 rGPR:$Rm, pred:$p)>;
6438
6439
Jim Grosbache983a132012-01-24 18:37:25 +00006440// VLD4 single-lane pseudo-instructions. These need special handling for
6441// the lane index that an InstAlias can't handle, so we use these instead.
6442def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6443 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6444def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6445 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6446def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6447 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6448def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6449 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6450def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6451 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6452
6453def VLD4LNdWB_fixed_Asm_8 :
6454 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6455 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6456def VLD4LNdWB_fixed_Asm_16 :
6457 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6458 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6459def VLD4LNdWB_fixed_Asm_32 :
6460 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6461 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6462def VLD4LNqWB_fixed_Asm_16 :
6463 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6464 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6465def VLD4LNqWB_fixed_Asm_32 :
6466 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6467 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6468def VLD4LNdWB_register_Asm_8 :
6469 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6470 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6471 rGPR:$Rm, pred:$p)>;
6472def VLD4LNdWB_register_Asm_16 :
6473 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6474 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6475 rGPR:$Rm, pred:$p)>;
6476def VLD4LNdWB_register_Asm_32 :
6477 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6478 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6479 rGPR:$Rm, pred:$p)>;
6480def VLD4LNqWB_register_Asm_16 :
6481 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6482 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6483 rGPR:$Rm, pred:$p)>;
6484def VLD4LNqWB_register_Asm_32 :
6485 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6486 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6487 rGPR:$Rm, pred:$p)>;
6488
Jim Grosbachc387fc62012-01-23 23:20:46 +00006489
6490
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006491// VLD4 multiple structure pseudo-instructions. These need special handling for
6492// the vector operands that the normal instructions don't yet model.
6493// FIXME: Remove these when the register classes and instructions are updated.
6494def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6495 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6496def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6497 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6498def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6499 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6500def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6501 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6502def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6503 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6504def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6505 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6506
6507def VLD4dWB_fixed_Asm_8 :
6508 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6509 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6510def VLD4dWB_fixed_Asm_16 :
6511 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6512 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6513def VLD4dWB_fixed_Asm_32 :
6514 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6515 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6516def VLD4qWB_fixed_Asm_8 :
6517 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6518 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6519def VLD4qWB_fixed_Asm_16 :
6520 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6521 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6522def VLD4qWB_fixed_Asm_32 :
6523 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6524 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6525def VLD4dWB_register_Asm_8 :
6526 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6527 (ins VecListFourD:$list, addrmode6:$addr,
6528 rGPR:$Rm, pred:$p)>;
6529def VLD4dWB_register_Asm_16 :
6530 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6531 (ins VecListFourD:$list, addrmode6:$addr,
6532 rGPR:$Rm, pred:$p)>;
6533def VLD4dWB_register_Asm_32 :
6534 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6535 (ins VecListFourD:$list, addrmode6:$addr,
6536 rGPR:$Rm, pred:$p)>;
6537def VLD4qWB_register_Asm_8 :
6538 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6539 (ins VecListFourQ:$list, addrmode6:$addr,
6540 rGPR:$Rm, pred:$p)>;
6541def VLD4qWB_register_Asm_16 :
6542 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6543 (ins VecListFourQ:$list, addrmode6:$addr,
6544 rGPR:$Rm, pred:$p)>;
6545def VLD4qWB_register_Asm_32 :
6546 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6547 (ins VecListFourQ:$list, addrmode6:$addr,
6548 rGPR:$Rm, pred:$p)>;
6549
Jim Grosbach88a54de2012-01-24 18:53:13 +00006550// VST4 single-lane pseudo-instructions. These need special handling for
6551// the lane index that an InstAlias can't handle, so we use these instead.
6552def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6553 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6554def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6555 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6556def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6557 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6558def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6559 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6560def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6561 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6562
6563def VST4LNdWB_fixed_Asm_8 :
6564 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6565 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6566def VST4LNdWB_fixed_Asm_16 :
6567 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6568 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6569def VST4LNdWB_fixed_Asm_32 :
6570 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6571 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6572def VST4LNqWB_fixed_Asm_16 :
6573 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6574 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6575def VST4LNqWB_fixed_Asm_32 :
6576 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6577 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6578def VST4LNdWB_register_Asm_8 :
6579 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6580 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6581 rGPR:$Rm, pred:$p)>;
6582def VST4LNdWB_register_Asm_16 :
6583 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6584 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6585 rGPR:$Rm, pred:$p)>;
6586def VST4LNdWB_register_Asm_32 :
6587 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6588 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6589 rGPR:$Rm, pred:$p)>;
6590def VST4LNqWB_register_Asm_16 :
6591 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6592 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6593 rGPR:$Rm, pred:$p)>;
6594def VST4LNqWB_register_Asm_32 :
6595 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6596 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6597 rGPR:$Rm, pred:$p)>;
6598
Jim Grosbach539aab72012-01-24 00:58:13 +00006599
6600// VST4 multiple structure pseudo-instructions. These need special handling for
6601// the vector operands that the normal instructions don't yet model.
6602// FIXME: Remove these when the register classes and instructions are updated.
6603def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6604 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6605def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6606 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6607def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6608 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6609def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6610 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6611def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6612 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6613def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6614 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6615
6616def VST4dWB_fixed_Asm_8 :
6617 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6618 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6619def VST4dWB_fixed_Asm_16 :
6620 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6621 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6622def VST4dWB_fixed_Asm_32 :
6623 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6624 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6625def VST4qWB_fixed_Asm_8 :
6626 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6627 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6628def VST4qWB_fixed_Asm_16 :
6629 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6630 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6631def VST4qWB_fixed_Asm_32 :
6632 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6633 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6634def VST4dWB_register_Asm_8 :
6635 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6636 (ins VecListFourD:$list, addrmode6:$addr,
6637 rGPR:$Rm, pred:$p)>;
6638def VST4dWB_register_Asm_16 :
6639 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6640 (ins VecListFourD:$list, addrmode6:$addr,
6641 rGPR:$Rm, pred:$p)>;
6642def VST4dWB_register_Asm_32 :
6643 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6644 (ins VecListFourD:$list, addrmode6:$addr,
6645 rGPR:$Rm, pred:$p)>;
6646def VST4qWB_register_Asm_8 :
6647 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6648 (ins VecListFourQ:$list, addrmode6:$addr,
6649 rGPR:$Rm, pred:$p)>;
6650def VST4qWB_register_Asm_16 :
6651 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6652 (ins VecListFourQ:$list, addrmode6:$addr,
6653 rGPR:$Rm, pred:$p)>;
6654def VST4qWB_register_Asm_32 :
6655 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6656 (ins VecListFourQ:$list, addrmode6:$addr,
6657 rGPR:$Rm, pred:$p)>;
6658
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006659// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006660defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006661 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006662defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006663 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6664
Jim Grosbach470855b2011-12-07 17:51:15 +00006665// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6666// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006667def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6668 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6669def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6670 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6671def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6672 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6673def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6674 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6675def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6676 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6677def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6678 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6679def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6680 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6681// Q-register versions.
6682def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6683 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6684def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6685 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6686def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6687 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6688def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6689 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6690def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6691 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6692def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6693 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6694def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6695 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6696
6697// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6698// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006699def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6700 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6701def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6702 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6703def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6704 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6705def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6706 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6707def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6708 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6709def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6710 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6711def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6712 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6713// Q-register versions.
6714def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6715 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6716def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6717 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6718def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6719 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6720def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6721 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6722def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6723 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6724def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6725 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6726def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6727 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006728
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006729// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006730defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006731 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006732defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006733 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6734
Jim Grosbachc94206e2012-02-28 19:11:07 +00006735// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
6736defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6737 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6738defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6739 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6740defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6741 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6742defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6743 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6744defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6745 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6746defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6747 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6748
Jim Grosbach9b087852011-12-19 23:51:07 +00006749// "vmov Rd, #-imm" can be handled via "vmvn".
6750def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6751 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6752def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6753 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6754def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6755 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6756def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6757 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6758
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006759// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6760// these should restrict to just the Q register variants, but the register
6761// classes are enough to match correctly regardless, so we keep it simple
6762// and just use MnemonicAlias.
6763def : NEONMnemonicAlias<"vbicq", "vbic">;
6764def : NEONMnemonicAlias<"vandq", "vand">;
6765def : NEONMnemonicAlias<"veorq", "veor">;
6766def : NEONMnemonicAlias<"vorrq", "vorr">;
6767
6768def : NEONMnemonicAlias<"vmovq", "vmov">;
6769def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006770// Explicit versions for floating point so that the FPImm variants get
6771// handled early. The parser gets confused otherwise.
6772def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6773def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006774
6775def : NEONMnemonicAlias<"vaddq", "vadd">;
6776def : NEONMnemonicAlias<"vsubq", "vsub">;
6777
6778def : NEONMnemonicAlias<"vminq", "vmin">;
6779def : NEONMnemonicAlias<"vmaxq", "vmax">;
6780
6781def : NEONMnemonicAlias<"vmulq", "vmul">;
6782
6783def : NEONMnemonicAlias<"vabsq", "vabs">;
6784
6785def : NEONMnemonicAlias<"vshlq", "vshl">;
6786def : NEONMnemonicAlias<"vshrq", "vshr">;
6787
6788def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6789
6790def : NEONMnemonicAlias<"vcleq", "vcle">;
6791def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006792
6793def : NEONMnemonicAlias<"vzipq", "vzip">;
6794def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006795
6796def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6797def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006798
6799
6800// Alias for loading floating point immediates that aren't representable
6801// using the vmov.f32 encoding but the bitpattern is representable using
6802// the .i32 encoding.
6803def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6804 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6805def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6806 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;