Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 14 | |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | // NEON-specific Operands. |
| 17 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 698f3b0 | 2011-10-17 21:00:11 +0000 | [diff] [blame] | 18 | def nModImm : Operand<i32> { |
| 19 | let PrintMethod = "printNEONModImmOperand"; |
| 20 | } |
| 21 | |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 22 | def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; } |
| 23 | def nImmSplatI8 : Operand<i32> { |
| 24 | let PrintMethod = "printNEONModImmOperand"; |
| 25 | let ParserMatchClass = nImmSplatI8AsmOperand; |
| 26 | } |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 27 | def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; } |
| 28 | def nImmSplatI16 : Operand<i32> { |
| 29 | let PrintMethod = "printNEONModImmOperand"; |
| 30 | let ParserMatchClass = nImmSplatI16AsmOperand; |
| 31 | } |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 32 | def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; } |
| 33 | def nImmSplatI32 : Operand<i32> { |
| 34 | let PrintMethod = "printNEONModImmOperand"; |
| 35 | let ParserMatchClass = nImmSplatI32AsmOperand; |
| 36 | } |
| 37 | def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; } |
| 38 | def nImmVMOVI32 : Operand<i32> { |
| 39 | let PrintMethod = "printNEONModImmOperand"; |
| 40 | let ParserMatchClass = nImmVMOVI32AsmOperand; |
| 41 | } |
Jim Grosbach | 9b08785 | 2011-12-19 23:51:07 +0000 | [diff] [blame] | 42 | def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; } |
| 43 | def nImmVMOVI32Neg : Operand<i32> { |
| 44 | let PrintMethod = "printNEONModImmOperand"; |
| 45 | let ParserMatchClass = nImmVMOVI32NegAsmOperand; |
| 46 | } |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 47 | def nImmVMOVF32 : Operand<i32> { |
| 48 | let PrintMethod = "printFPImmOperand"; |
| 49 | let ParserMatchClass = FPImmOperand; |
| 50 | } |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 51 | def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; } |
| 52 | def nImmSplatI64 : Operand<i32> { |
| 53 | let PrintMethod = "printNEONModImmOperand"; |
| 54 | let ParserMatchClass = nImmSplatI64AsmOperand; |
| 55 | } |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 56 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 57 | def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; } |
| 58 | def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; } |
| 59 | def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; } |
| 60 | def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{ |
| 61 | return ((uint64_t)Imm) < 8; |
| 62 | }]> { |
| 63 | let ParserMatchClass = VectorIndex8Operand; |
| 64 | let PrintMethod = "printVectorIndex"; |
| 65 | let MIOperandInfo = (ops i32imm); |
| 66 | } |
| 67 | def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{ |
| 68 | return ((uint64_t)Imm) < 4; |
| 69 | }]> { |
| 70 | let ParserMatchClass = VectorIndex16Operand; |
| 71 | let PrintMethod = "printVectorIndex"; |
| 72 | let MIOperandInfo = (ops i32imm); |
| 73 | } |
| 74 | def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{ |
| 75 | return ((uint64_t)Imm) < 2; |
| 76 | }]> { |
| 77 | let ParserMatchClass = VectorIndex32Operand; |
| 78 | let PrintMethod = "printVectorIndex"; |
| 79 | let MIOperandInfo = (ops i32imm); |
| 80 | } |
| 81 | |
Jim Grosbach | bd1cff5 | 2011-11-29 23:33:40 +0000 | [diff] [blame] | 82 | // Register list of one D register. |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 83 | def VecListOneDAsmOperand : AsmOperandClass { |
| 84 | let Name = "VecListOneD"; |
| 85 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 86 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 87 | } |
| 88 | def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> { |
| 89 | let ParserMatchClass = VecListOneDAsmOperand; |
| 90 | } |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 91 | // Register list of two sequential D registers. |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 92 | def VecListDPairAsmOperand : AsmOperandClass { |
| 93 | let Name = "VecListDPair"; |
| 94 | let ParserMethod = "parseVectorList"; |
| 95 | let RenderMethod = "addVecListOperands"; |
| 96 | } |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 97 | def VecListDPair : RegisterOperand<DPair, "printVectorListTwo"> { |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 98 | let ParserMatchClass = VecListDPairAsmOperand; |
| 99 | } |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 100 | // Register list of three sequential D registers. |
| 101 | def VecListThreeDAsmOperand : AsmOperandClass { |
| 102 | let Name = "VecListThreeD"; |
| 103 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 104 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 105 | } |
| 106 | def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> { |
| 107 | let ParserMatchClass = VecListThreeDAsmOperand; |
| 108 | } |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 109 | // Register list of four sequential D registers. |
| 110 | def VecListFourDAsmOperand : AsmOperandClass { |
| 111 | let Name = "VecListFourD"; |
| 112 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 113 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 114 | } |
| 115 | def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> { |
| 116 | let ParserMatchClass = VecListFourDAsmOperand; |
| 117 | } |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 118 | // Register list of two D registers spaced by 2 (two sequential Q registers). |
Jim Grosbach | c3384c9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 119 | def VecListDPairSpacedAsmOperand : AsmOperandClass { |
| 120 | let Name = "VecListDPairSpaced"; |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 121 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 122 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 123 | } |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 124 | def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListTwoSpaced"> { |
Jim Grosbach | c3384c9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 125 | let ParserMatchClass = VecListDPairSpacedAsmOperand; |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 126 | } |
Jim Grosbach | c387fc6 | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 127 | // Register list of three D registers spaced by 2 (three Q registers). |
| 128 | def VecListThreeQAsmOperand : AsmOperandClass { |
| 129 | let Name = "VecListThreeQ"; |
| 130 | let ParserMethod = "parseVectorList"; |
| 131 | let RenderMethod = "addVecListOperands"; |
| 132 | } |
| 133 | def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> { |
| 134 | let ParserMatchClass = VecListThreeQAsmOperand; |
| 135 | } |
Jim Grosbach | 8abe7e3 | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 136 | // Register list of three D registers spaced by 2 (three Q registers). |
| 137 | def VecListFourQAsmOperand : AsmOperandClass { |
| 138 | let Name = "VecListFourQ"; |
| 139 | let ParserMethod = "parseVectorList"; |
| 140 | let RenderMethod = "addVecListOperands"; |
| 141 | } |
| 142 | def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> { |
| 143 | let ParserMatchClass = VecListFourQAsmOperand; |
| 144 | } |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 145 | |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 146 | // Register list of one D register, with "all lanes" subscripting. |
| 147 | def VecListOneDAllLanesAsmOperand : AsmOperandClass { |
| 148 | let Name = "VecListOneDAllLanes"; |
| 149 | let ParserMethod = "parseVectorList"; |
| 150 | let RenderMethod = "addVecListOperands"; |
| 151 | } |
| 152 | def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> { |
| 153 | let ParserMatchClass = VecListOneDAllLanesAsmOperand; |
| 154 | } |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 155 | // Register list of two D registers, with "all lanes" subscripting. |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 156 | def VecListDPairAllLanesAsmOperand : AsmOperandClass { |
| 157 | let Name = "VecListDPairAllLanes"; |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 158 | let ParserMethod = "parseVectorList"; |
| 159 | let RenderMethod = "addVecListOperands"; |
| 160 | } |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 161 | def VecListDPairAllLanes : RegisterOperand<DPair, |
| 162 | "printVectorListTwoAllLanes"> { |
| 163 | let ParserMatchClass = VecListDPairAllLanesAsmOperand; |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 164 | } |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 165 | // Register list of two D registers spaced by 2 (two sequential Q registers). |
Jim Grosbach | 4d0983a | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 166 | def VecListDPairSpacedAllLanesAsmOperand : AsmOperandClass { |
| 167 | let Name = "VecListDPairSpacedAllLanes"; |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 168 | let ParserMethod = "parseVectorList"; |
| 169 | let RenderMethod = "addVecListOperands"; |
| 170 | } |
Jim Grosbach | 4d0983a | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 171 | def VecListDPairSpacedAllLanes : RegisterOperand<DPair, |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 172 | "printVectorListTwoSpacedAllLanes"> { |
Jim Grosbach | 4d0983a | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 173 | let ParserMatchClass = VecListDPairSpacedAllLanesAsmOperand; |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 174 | } |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 175 | // Register list of three D registers, with "all lanes" subscripting. |
| 176 | def VecListThreeDAllLanesAsmOperand : AsmOperandClass { |
| 177 | let Name = "VecListThreeDAllLanes"; |
| 178 | let ParserMethod = "parseVectorList"; |
| 179 | let RenderMethod = "addVecListOperands"; |
| 180 | } |
| 181 | def VecListThreeDAllLanes : RegisterOperand<DPR, |
| 182 | "printVectorListThreeAllLanes"> { |
| 183 | let ParserMatchClass = VecListThreeDAllLanesAsmOperand; |
| 184 | } |
| 185 | // Register list of three D registers spaced by 2 (three sequential Q regs). |
| 186 | def VecListThreeQAllLanesAsmOperand : AsmOperandClass { |
| 187 | let Name = "VecListThreeQAllLanes"; |
| 188 | let ParserMethod = "parseVectorList"; |
| 189 | let RenderMethod = "addVecListOperands"; |
| 190 | } |
| 191 | def VecListThreeQAllLanes : RegisterOperand<DPR, |
| 192 | "printVectorListThreeSpacedAllLanes"> { |
| 193 | let ParserMatchClass = VecListThreeQAllLanesAsmOperand; |
| 194 | } |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 195 | // Register list of four D registers, with "all lanes" subscripting. |
| 196 | def VecListFourDAllLanesAsmOperand : AsmOperandClass { |
| 197 | let Name = "VecListFourDAllLanes"; |
| 198 | let ParserMethod = "parseVectorList"; |
| 199 | let RenderMethod = "addVecListOperands"; |
| 200 | } |
| 201 | def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> { |
| 202 | let ParserMatchClass = VecListFourDAllLanesAsmOperand; |
| 203 | } |
| 204 | // Register list of four D registers spaced by 2 (four sequential Q regs). |
| 205 | def VecListFourQAllLanesAsmOperand : AsmOperandClass { |
| 206 | let Name = "VecListFourQAllLanes"; |
| 207 | let ParserMethod = "parseVectorList"; |
| 208 | let RenderMethod = "addVecListOperands"; |
| 209 | } |
| 210 | def VecListFourQAllLanes : RegisterOperand<DPR, |
| 211 | "printVectorListFourSpacedAllLanes"> { |
| 212 | let ParserMatchClass = VecListFourQAllLanesAsmOperand; |
| 213 | } |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 214 | |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 215 | |
Jim Grosbach | 7636bf6 | 2011-12-02 00:35:16 +0000 | [diff] [blame] | 216 | // Register list of one D register, with byte lane subscripting. |
| 217 | def VecListOneDByteIndexAsmOperand : AsmOperandClass { |
| 218 | let Name = "VecListOneDByteIndexed"; |
| 219 | let ParserMethod = "parseVectorList"; |
| 220 | let RenderMethod = "addVecListIndexedOperands"; |
| 221 | } |
| 222 | def VecListOneDByteIndexed : Operand<i32> { |
| 223 | let ParserMatchClass = VecListOneDByteIndexAsmOperand; |
| 224 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 225 | } |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 226 | // ...with half-word lane subscripting. |
| 227 | def VecListOneDHWordIndexAsmOperand : AsmOperandClass { |
| 228 | let Name = "VecListOneDHWordIndexed"; |
| 229 | let ParserMethod = "parseVectorList"; |
| 230 | let RenderMethod = "addVecListIndexedOperands"; |
| 231 | } |
| 232 | def VecListOneDHWordIndexed : Operand<i32> { |
| 233 | let ParserMatchClass = VecListOneDHWordIndexAsmOperand; |
| 234 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 235 | } |
| 236 | // ...with word lane subscripting. |
| 237 | def VecListOneDWordIndexAsmOperand : AsmOperandClass { |
| 238 | let Name = "VecListOneDWordIndexed"; |
| 239 | let ParserMethod = "parseVectorList"; |
| 240 | let RenderMethod = "addVecListIndexedOperands"; |
| 241 | } |
| 242 | def VecListOneDWordIndexed : Operand<i32> { |
| 243 | let ParserMatchClass = VecListOneDWordIndexAsmOperand; |
| 244 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 245 | } |
Jim Grosbach | 3a678af | 2012-01-23 21:53:26 +0000 | [diff] [blame] | 246 | |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 247 | // Register list of two D registers with byte lane subscripting. |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 248 | def VecListTwoDByteIndexAsmOperand : AsmOperandClass { |
| 249 | let Name = "VecListTwoDByteIndexed"; |
| 250 | let ParserMethod = "parseVectorList"; |
| 251 | let RenderMethod = "addVecListIndexedOperands"; |
| 252 | } |
| 253 | def VecListTwoDByteIndexed : Operand<i32> { |
| 254 | let ParserMatchClass = VecListTwoDByteIndexAsmOperand; |
| 255 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 256 | } |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 257 | // ...with half-word lane subscripting. |
| 258 | def VecListTwoDHWordIndexAsmOperand : AsmOperandClass { |
| 259 | let Name = "VecListTwoDHWordIndexed"; |
| 260 | let ParserMethod = "parseVectorList"; |
| 261 | let RenderMethod = "addVecListIndexedOperands"; |
| 262 | } |
| 263 | def VecListTwoDHWordIndexed : Operand<i32> { |
| 264 | let ParserMatchClass = VecListTwoDHWordIndexAsmOperand; |
| 265 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 266 | } |
| 267 | // ...with word lane subscripting. |
| 268 | def VecListTwoDWordIndexAsmOperand : AsmOperandClass { |
| 269 | let Name = "VecListTwoDWordIndexed"; |
| 270 | let ParserMethod = "parseVectorList"; |
| 271 | let RenderMethod = "addVecListIndexedOperands"; |
| 272 | } |
| 273 | def VecListTwoDWordIndexed : Operand<i32> { |
| 274 | let ParserMatchClass = VecListTwoDWordIndexAsmOperand; |
| 275 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 276 | } |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 277 | // Register list of two Q registers with half-word lane subscripting. |
| 278 | def VecListTwoQHWordIndexAsmOperand : AsmOperandClass { |
| 279 | let Name = "VecListTwoQHWordIndexed"; |
| 280 | let ParserMethod = "parseVectorList"; |
| 281 | let RenderMethod = "addVecListIndexedOperands"; |
| 282 | } |
| 283 | def VecListTwoQHWordIndexed : Operand<i32> { |
| 284 | let ParserMatchClass = VecListTwoQHWordIndexAsmOperand; |
| 285 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 286 | } |
| 287 | // ...with word lane subscripting. |
| 288 | def VecListTwoQWordIndexAsmOperand : AsmOperandClass { |
| 289 | let Name = "VecListTwoQWordIndexed"; |
| 290 | let ParserMethod = "parseVectorList"; |
| 291 | let RenderMethod = "addVecListIndexedOperands"; |
| 292 | } |
| 293 | def VecListTwoQWordIndexed : Operand<i32> { |
| 294 | let ParserMatchClass = VecListTwoQWordIndexAsmOperand; |
| 295 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 296 | } |
Jim Grosbach | 7636bf6 | 2011-12-02 00:35:16 +0000 | [diff] [blame] | 297 | |
Jim Grosbach | 3a678af | 2012-01-23 21:53:26 +0000 | [diff] [blame] | 298 | |
| 299 | // Register list of three D registers with byte lane subscripting. |
| 300 | def VecListThreeDByteIndexAsmOperand : AsmOperandClass { |
| 301 | let Name = "VecListThreeDByteIndexed"; |
| 302 | let ParserMethod = "parseVectorList"; |
| 303 | let RenderMethod = "addVecListIndexedOperands"; |
| 304 | } |
| 305 | def VecListThreeDByteIndexed : Operand<i32> { |
| 306 | let ParserMatchClass = VecListThreeDByteIndexAsmOperand; |
| 307 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 308 | } |
| 309 | // ...with half-word lane subscripting. |
| 310 | def VecListThreeDHWordIndexAsmOperand : AsmOperandClass { |
| 311 | let Name = "VecListThreeDHWordIndexed"; |
| 312 | let ParserMethod = "parseVectorList"; |
| 313 | let RenderMethod = "addVecListIndexedOperands"; |
| 314 | } |
| 315 | def VecListThreeDHWordIndexed : Operand<i32> { |
| 316 | let ParserMatchClass = VecListThreeDHWordIndexAsmOperand; |
| 317 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 318 | } |
| 319 | // ...with word lane subscripting. |
| 320 | def VecListThreeDWordIndexAsmOperand : AsmOperandClass { |
| 321 | let Name = "VecListThreeDWordIndexed"; |
| 322 | let ParserMethod = "parseVectorList"; |
| 323 | let RenderMethod = "addVecListIndexedOperands"; |
| 324 | } |
| 325 | def VecListThreeDWordIndexed : Operand<i32> { |
| 326 | let ParserMatchClass = VecListThreeDWordIndexAsmOperand; |
| 327 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 328 | } |
| 329 | // Register list of three Q registers with half-word lane subscripting. |
| 330 | def VecListThreeQHWordIndexAsmOperand : AsmOperandClass { |
| 331 | let Name = "VecListThreeQHWordIndexed"; |
| 332 | let ParserMethod = "parseVectorList"; |
| 333 | let RenderMethod = "addVecListIndexedOperands"; |
| 334 | } |
| 335 | def VecListThreeQHWordIndexed : Operand<i32> { |
| 336 | let ParserMatchClass = VecListThreeQHWordIndexAsmOperand; |
| 337 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 338 | } |
| 339 | // ...with word lane subscripting. |
| 340 | def VecListThreeQWordIndexAsmOperand : AsmOperandClass { |
| 341 | let Name = "VecListThreeQWordIndexed"; |
| 342 | let ParserMethod = "parseVectorList"; |
| 343 | let RenderMethod = "addVecListIndexedOperands"; |
| 344 | } |
| 345 | def VecListThreeQWordIndexed : Operand<i32> { |
| 346 | let ParserMatchClass = VecListThreeQWordIndexAsmOperand; |
| 347 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 348 | } |
| 349 | |
Jim Grosbach | e983a13 | 2012-01-24 18:37:25 +0000 | [diff] [blame] | 350 | // Register list of four D registers with byte lane subscripting. |
| 351 | def VecListFourDByteIndexAsmOperand : AsmOperandClass { |
| 352 | let Name = "VecListFourDByteIndexed"; |
| 353 | let ParserMethod = "parseVectorList"; |
| 354 | let RenderMethod = "addVecListIndexedOperands"; |
| 355 | } |
| 356 | def VecListFourDByteIndexed : Operand<i32> { |
| 357 | let ParserMatchClass = VecListFourDByteIndexAsmOperand; |
| 358 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 359 | } |
| 360 | // ...with half-word lane subscripting. |
| 361 | def VecListFourDHWordIndexAsmOperand : AsmOperandClass { |
| 362 | let Name = "VecListFourDHWordIndexed"; |
| 363 | let ParserMethod = "parseVectorList"; |
| 364 | let RenderMethod = "addVecListIndexedOperands"; |
| 365 | } |
| 366 | def VecListFourDHWordIndexed : Operand<i32> { |
| 367 | let ParserMatchClass = VecListFourDHWordIndexAsmOperand; |
| 368 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 369 | } |
| 370 | // ...with word lane subscripting. |
| 371 | def VecListFourDWordIndexAsmOperand : AsmOperandClass { |
| 372 | let Name = "VecListFourDWordIndexed"; |
| 373 | let ParserMethod = "parseVectorList"; |
| 374 | let RenderMethod = "addVecListIndexedOperands"; |
| 375 | } |
| 376 | def VecListFourDWordIndexed : Operand<i32> { |
| 377 | let ParserMatchClass = VecListFourDWordIndexAsmOperand; |
| 378 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 379 | } |
| 380 | // Register list of four Q registers with half-word lane subscripting. |
| 381 | def VecListFourQHWordIndexAsmOperand : AsmOperandClass { |
| 382 | let Name = "VecListFourQHWordIndexed"; |
| 383 | let ParserMethod = "parseVectorList"; |
| 384 | let RenderMethod = "addVecListIndexedOperands"; |
| 385 | } |
| 386 | def VecListFourQHWordIndexed : Operand<i32> { |
| 387 | let ParserMatchClass = VecListFourQHWordIndexAsmOperand; |
| 388 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 389 | } |
| 390 | // ...with word lane subscripting. |
| 391 | def VecListFourQWordIndexAsmOperand : AsmOperandClass { |
| 392 | let Name = "VecListFourQWordIndexed"; |
| 393 | let ParserMethod = "parseVectorList"; |
| 394 | let RenderMethod = "addVecListIndexedOperands"; |
| 395 | } |
| 396 | def VecListFourQWordIndexed : Operand<i32> { |
| 397 | let ParserMatchClass = VecListFourQWordIndexAsmOperand; |
| 398 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 399 | } |
| 400 | |
Evan Cheng | d10eab0 | 2012-09-18 01:42:45 +0000 | [diff] [blame] | 401 | def dword_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 402 | return cast<LoadSDNode>(N)->getAlignment() >= 8; |
| 403 | }]>; |
| 404 | def dword_alignedstore : PatFrag<(ops node:$val, node:$ptr), |
| 405 | (store node:$val, node:$ptr), [{ |
| 406 | return cast<StoreSDNode>(N)->getAlignment() >= 8; |
| 407 | }]>; |
| 408 | def word_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 409 | return cast<LoadSDNode>(N)->getAlignment() == 4; |
| 410 | }]>; |
| 411 | def word_alignedstore : PatFrag<(ops node:$val, node:$ptr), |
| 412 | (store node:$val, node:$ptr), [{ |
| 413 | return cast<StoreSDNode>(N)->getAlignment() == 4; |
| 414 | }]>; |
Evan Cheng | a99c508 | 2012-08-15 17:44:53 +0000 | [diff] [blame] | 415 | def hword_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 416 | return cast<LoadSDNode>(N)->getAlignment() == 2; |
| 417 | }]>; |
| 418 | def hword_alignedstore : PatFrag<(ops node:$val, node:$ptr), |
| 419 | (store node:$val, node:$ptr), [{ |
| 420 | return cast<StoreSDNode>(N)->getAlignment() == 2; |
| 421 | }]>; |
| 422 | def byte_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 423 | return cast<LoadSDNode>(N)->getAlignment() == 1; |
| 424 | }]>; |
| 425 | def byte_alignedstore : PatFrag<(ops node:$val, node:$ptr), |
| 426 | (store node:$val, node:$ptr), [{ |
| 427 | return cast<StoreSDNode>(N)->getAlignment() == 1; |
| 428 | }]>; |
| 429 | def non_word_alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 430 | return cast<LoadSDNode>(N)->getAlignment() < 4; |
| 431 | }]>; |
| 432 | def non_word_alignedstore : PatFrag<(ops node:$val, node:$ptr), |
| 433 | (store node:$val, node:$ptr), [{ |
| 434 | return cast<StoreSDNode>(N)->getAlignment() < 4; |
| 435 | }]>; |
Jim Grosbach | 3a678af | 2012-01-23 21:53:26 +0000 | [diff] [blame] | 436 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 437 | //===----------------------------------------------------------------------===// |
| 438 | // NEON-specific DAG Nodes. |
| 439 | //===----------------------------------------------------------------------===// |
| 440 | |
| 441 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 442 | def SDTARMVCMPZ : SDTypeProfile<1, 1, []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 443 | |
| 444 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 445 | def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 446 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 447 | def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>; |
| 448 | def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 449 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 450 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 451 | def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>; |
| 452 | def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 453 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 454 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 455 | |
| 456 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 457 | // narrow operations where the source and destination vectors have different |
| 458 | // types. The "SHINS" version is for shift and insert operations. |
| 459 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 460 | SDTCisVT<2, i32>]>; |
| 461 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 462 | SDTCisVT<2, i32>]>; |
| 463 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 464 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 465 | |
| 466 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 467 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 468 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 469 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 470 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 471 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 472 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 473 | |
| 474 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 475 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 476 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 477 | |
| 478 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 479 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 480 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 481 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 482 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 483 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 484 | |
| 485 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 486 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 487 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 488 | |
| 489 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 490 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 491 | |
| 492 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 493 | SDTCisVT<2, i32>]>; |
| 494 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 495 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 496 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 497 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; |
| 498 | def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; |
| 499 | def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 500 | def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>; |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 501 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 502 | def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 503 | SDTCisVT<2, i32>]>; |
| 504 | def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>; |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 505 | def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 506 | |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 507 | def NEONvbsl : SDNode<"ARMISD::VBSL", |
| 508 | SDTypeProfile<1, 3, [SDTCisVec<0>, |
| 509 | SDTCisSameAs<0, 1>, |
| 510 | SDTCisSameAs<0, 2>, |
| 511 | SDTCisSameAs<0, 3>]>>; |
| 512 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 513 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 514 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 515 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 516 | // so the result is not constrained to match the source. |
| 517 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 518 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 519 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 520 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 521 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 522 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 523 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 524 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 525 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 526 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 527 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 528 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 529 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 530 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 531 | SDTCisSameAs<0, 2>, |
| 532 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 533 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 534 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 535 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 536 | |
Bob Wilson | 103b4a5 | 2012-12-20 21:09:38 +0000 | [diff] [blame] | 537 | def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 538 | SDTCisSameAs<1, 2>]>; |
| 539 | def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>; |
| 540 | def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 541 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 542 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 543 | SDTCisSameAs<0, 2>]>; |
| 544 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 545 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 546 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 547 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 548 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 549 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 550 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 551 | return (EltBits == 32 && EltVal == 0); |
| 552 | }]>; |
| 553 | |
| 554 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 555 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 556 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 557 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 558 | return (EltBits == 8 && EltVal == 0xff); |
| 559 | }]>; |
| 560 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 561 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 562 | // NEON load / store instructions |
| 563 | //===----------------------------------------------------------------------===// |
| 564 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 565 | // Use VLDM to load a Q register as a D register pair. |
| 566 | // This is a pseudo instruction that is expanded to VLDMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 567 | def VLDMQIA |
Jakob Stoklund Olesen | 5b2f913 | 2012-03-28 21:20:32 +0000 | [diff] [blame] | 568 | : PseudoVFPLdStM<(outs DPair:$dst), (ins GPR:$Rn), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 569 | IIC_fpLoad_m, "", |
Jakob Stoklund Olesen | 5b2f913 | 2012-03-28 21:20:32 +0000 | [diff] [blame] | 570 | [(set DPair:$dst, (v2f64 (load GPR:$Rn)))]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 571 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 572 | // Use VSTM to store a Q register as a D register pair. |
| 573 | // This is a pseudo instruction that is expanded to VSTMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 574 | def VSTMQIA |
Jakob Stoklund Olesen | 5b2f913 | 2012-03-28 21:20:32 +0000 | [diff] [blame] | 575 | : PseudoVFPLdStM<(outs), (ins DPair:$src, GPR:$Rn), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 576 | IIC_fpStore_m, "", |
Jakob Stoklund Olesen | 5b2f913 | 2012-03-28 21:20:32 +0000 | [diff] [blame] | 577 | [(store (v2f64 DPair:$src), GPR:$Rn)]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 578 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 579 | // Classes for VLD* pseudo-instructions with multi-register operands. |
| 580 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 581 | class VLDQPseudo<InstrItinClass itin> |
| 582 | : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 583 | class VLDQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 584 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 585 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 586 | "$addr.addr = $wb">; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 587 | class VLDQWBfixedPseudo<InstrItinClass itin> |
| 588 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 589 | (ins addrmode6:$addr), itin, |
| 590 | "$addr.addr = $wb">; |
| 591 | class VLDQWBregisterPseudo<InstrItinClass itin> |
| 592 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 593 | (ins addrmode6:$addr, rGPR:$offset), itin, |
| 594 | "$addr.addr = $wb">; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 595 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 596 | class VLDQQPseudo<InstrItinClass itin> |
| 597 | : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 598 | class VLDQQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 599 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 600 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 601 | "$addr.addr = $wb">; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 602 | class VLDQQWBfixedPseudo<InstrItinClass itin> |
| 603 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 604 | (ins addrmode6:$addr), itin, |
| 605 | "$addr.addr = $wb">; |
| 606 | class VLDQQWBregisterPseudo<InstrItinClass itin> |
| 607 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 608 | (ins addrmode6:$addr, rGPR:$offset), itin, |
| 609 | "$addr.addr = $wb">; |
| 610 | |
| 611 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 612 | class VLDQQQQPseudo<InstrItinClass itin> |
Bob Wilson | 9a45008 | 2011-08-05 07:24:09 +0000 | [diff] [blame] | 613 | : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin, |
| 614 | "$src = $dst">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 615 | class VLDQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 616 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 617 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 618 | "$addr.addr = $wb, $src = $dst">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 619 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 620 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 621 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 622 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 623 | class VLD1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 624 | : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 625 | (ins addrmode6:$Rn), IIC_VLD1, |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 626 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 627 | let Rm = 0b1111; |
| 628 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 629 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 630 | } |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 631 | class VLD1Q<bits<4> op7_4, string Dt> |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 632 | : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 633 | (ins addrmode6:$Rn), IIC_VLD1x2, |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 634 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 635 | let Rm = 0b1111; |
| 636 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 637 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 638 | } |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 639 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 640 | def VLD1d8 : VLD1D<{0,0,0,?}, "8">; |
| 641 | def VLD1d16 : VLD1D<{0,1,0,?}, "16">; |
| 642 | def VLD1d32 : VLD1D<{1,0,0,?}, "32">; |
| 643 | def VLD1d64 : VLD1D<{1,1,0,?}, "64">; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 644 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 645 | def VLD1q8 : VLD1Q<{0,0,?,?}, "8">; |
| 646 | def VLD1q16 : VLD1Q<{0,1,?,?}, "16">; |
| 647 | def VLD1q32 : VLD1Q<{1,0,?,?}, "32">; |
| 648 | def VLD1q64 : VLD1Q<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 649 | |
| 650 | // ...with address register writeback: |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 651 | multiclass VLD1DWB<bits<4> op7_4, string Dt> { |
| 652 | def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb), |
| 653 | (ins addrmode6:$Rn), IIC_VLD1u, |
| 654 | "vld1", Dt, "$Vd, $Rn!", |
| 655 | "$Rn.addr = $wb", []> { |
| 656 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 657 | let Inst{4} = Rn{4}; |
| 658 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 659 | let AsmMatchConverter = "cvtVLDwbFixed"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 660 | } |
| 661 | def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb), |
| 662 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u, |
| 663 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 664 | "$Rn.addr = $wb", []> { |
| 665 | let Inst{4} = Rn{4}; |
| 666 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 667 | let AsmMatchConverter = "cvtVLDwbRegister"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 668 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 669 | } |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 670 | multiclass VLD1QWB<bits<4> op7_4, string Dt> { |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 671 | def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb), |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 672 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 673 | "vld1", Dt, "$Vd, $Rn!", |
| 674 | "$Rn.addr = $wb", []> { |
| 675 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 676 | let Inst{5-4} = Rn{5-4}; |
| 677 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 678 | let AsmMatchConverter = "cvtVLDwbFixed"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 679 | } |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 680 | def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb), |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 681 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 682 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 683 | "$Rn.addr = $wb", []> { |
| 684 | let Inst{5-4} = Rn{5-4}; |
| 685 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 686 | let AsmMatchConverter = "cvtVLDwbRegister"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 687 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 688 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 689 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 690 | defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">; |
| 691 | defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">; |
| 692 | defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">; |
| 693 | defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">; |
| 694 | defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">; |
| 695 | defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">; |
| 696 | defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">; |
| 697 | defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 698 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 699 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 700 | class VLD1D3<bits<4> op7_4, string Dt> |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 701 | : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 702 | (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt, |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 703 | "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 704 | let Rm = 0b1111; |
| 705 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 706 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 707 | } |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 708 | multiclass VLD1D3WB<bits<4> op7_4, string Dt> { |
| 709 | def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb), |
| 710 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 711 | "vld1", Dt, "$Vd, $Rn!", |
| 712 | "$Rn.addr = $wb", []> { |
| 713 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
Owen Anderson | b3727fe | 2011-10-28 20:43:24 +0000 | [diff] [blame] | 714 | let Inst{4} = Rn{4}; |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 715 | let DecoderMethod = "DecodeVLDInstruction"; |
| 716 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 717 | } |
| 718 | def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb), |
| 719 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 720 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 721 | "$Rn.addr = $wb", []> { |
Owen Anderson | b3727fe | 2011-10-28 20:43:24 +0000 | [diff] [blame] | 722 | let Inst{4} = Rn{4}; |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 723 | let DecoderMethod = "DecodeVLDInstruction"; |
| 724 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 725 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 726 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 727 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 728 | def VLD1d8T : VLD1D3<{0,0,0,?}, "8">; |
| 729 | def VLD1d16T : VLD1D3<{0,1,0,?}, "16">; |
| 730 | def VLD1d32T : VLD1D3<{1,0,0,?}, "32">; |
| 731 | def VLD1d64T : VLD1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 732 | |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 733 | defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">; |
| 734 | defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">; |
| 735 | defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">; |
| 736 | defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 737 | |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 738 | def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 739 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 740 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 741 | class VLD1D4<bits<4> op7_4, string Dt> |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 742 | : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 743 | (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt, |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 744 | "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 745 | let Rm = 0b1111; |
| 746 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 747 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 748 | } |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 749 | multiclass VLD1D4WB<bits<4> op7_4, string Dt> { |
| 750 | def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb), |
| 751 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 752 | "vld1", Dt, "$Vd, $Rn!", |
| 753 | "$Rn.addr = $wb", []> { |
| 754 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 755 | let Inst{5-4} = Rn{5-4}; |
| 756 | let DecoderMethod = "DecodeVLDInstruction"; |
| 757 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 758 | } |
| 759 | def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb), |
| 760 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 761 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 762 | "$Rn.addr = $wb", []> { |
| 763 | let Inst{5-4} = Rn{5-4}; |
| 764 | let DecoderMethod = "DecodeVLDInstruction"; |
| 765 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 766 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 767 | } |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 768 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 769 | def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">; |
| 770 | def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">; |
| 771 | def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">; |
| 772 | def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 773 | |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 774 | defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">; |
| 775 | defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">; |
| 776 | defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">; |
| 777 | defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 778 | |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 779 | def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 780 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 781 | // VLD2 : Vector Load (multiple 2-element structures) |
Jim Grosbach | 2af50d9 | 2011-12-09 19:07:20 +0000 | [diff] [blame] | 782 | class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy, |
| 783 | InstrItinClass itin> |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 784 | : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd), |
Jim Grosbach | 2af50d9 | 2011-12-09 19:07:20 +0000 | [diff] [blame] | 785 | (ins addrmode6:$Rn), itin, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 786 | "vld2", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 787 | let Rm = 0b1111; |
| 788 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 789 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 790 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 791 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 792 | def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>; |
| 793 | def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>; |
| 794 | def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 795 | |
Jim Grosbach | 2af50d9 | 2011-12-09 19:07:20 +0000 | [diff] [blame] | 796 | def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>; |
| 797 | def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>; |
| 798 | def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 799 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 800 | def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 801 | def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 802 | def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 803 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 804 | // ...with address register writeback: |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 805 | multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt, |
| 806 | RegisterOperand VdTy, InstrItinClass itin> { |
| 807 | def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb), |
| 808 | (ins addrmode6:$Rn), itin, |
| 809 | "vld2", Dt, "$Vd, $Rn!", |
| 810 | "$Rn.addr = $wb", []> { |
| 811 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 812 | let Inst{5-4} = Rn{5-4}; |
| 813 | let DecoderMethod = "DecodeVLDInstruction"; |
| 814 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 815 | } |
| 816 | def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb), |
| 817 | (ins addrmode6:$Rn, rGPR:$Rm), itin, |
| 818 | "vld2", Dt, "$Vd, $Rn, $Rm", |
| 819 | "$Rn.addr = $wb", []> { |
| 820 | let Inst{5-4} = Rn{5-4}; |
| 821 | let DecoderMethod = "DecodeVLDInstruction"; |
| 822 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 823 | } |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 824 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 825 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 826 | defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>; |
| 827 | defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>; |
| 828 | defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 829 | |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 830 | defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>; |
| 831 | defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>; |
| 832 | defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 833 | |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 834 | def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>; |
| 835 | def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>; |
| 836 | def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>; |
| 837 | def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>; |
| 838 | def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>; |
| 839 | def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 840 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 841 | // ...with double-spaced registers |
Jim Grosbach | c3384c9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 842 | def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>; |
| 843 | def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>; |
| 844 | def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>; |
| 845 | defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>; |
| 846 | defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>; |
| 847 | defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 848 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 849 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 850 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 851 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 852 | (ins addrmode6:$Rn), IIC_VLD3, |
| 853 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 854 | let Rm = 0b1111; |
| 855 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 856 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 857 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 858 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 859 | def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">; |
| 860 | def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">; |
| 861 | def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 862 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 863 | def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 864 | def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 865 | def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 866 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 867 | // ...with address register writeback: |
| 868 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 869 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 870 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 871 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u, |
| 872 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", |
| 873 | "$Rn.addr = $wb", []> { |
| 874 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 875 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 876 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 877 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 878 | def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">; |
| 879 | def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">; |
| 880 | def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 881 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 882 | def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 883 | def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 884 | def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 885 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 886 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 887 | def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">; |
| 888 | def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">; |
| 889 | def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">; |
| 890 | def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">; |
| 891 | def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">; |
| 892 | def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 893 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 894 | def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 895 | def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 896 | def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 897 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 898 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 899 | def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 900 | def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 901 | def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 902 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 903 | def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 904 | def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 905 | def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 906 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 907 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 908 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 909 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 910 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 911 | (ins addrmode6:$Rn), IIC_VLD4, |
| 912 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 913 | let Rm = 0b1111; |
| 914 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 915 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 916 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 917 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 918 | def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">; |
| 919 | def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">; |
| 920 | def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 921 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 922 | def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 923 | def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 924 | def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 925 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 926 | // ...with address register writeback: |
| 927 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 928 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 929 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 930 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 931 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 932 | "$Rn.addr = $wb", []> { |
| 933 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 934 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 935 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 936 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 937 | def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">; |
| 938 | def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">; |
| 939 | def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 940 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 941 | def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 942 | def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 943 | def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 944 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 945 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 946 | def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">; |
| 947 | def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">; |
| 948 | def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">; |
| 949 | def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">; |
| 950 | def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">; |
| 951 | def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 952 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 953 | def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 954 | def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 955 | def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 956 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 957 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 958 | def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 959 | def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 960 | def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 961 | |
| 962 | def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 963 | def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 964 | def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 965 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 966 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 967 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 968 | // Classes for VLD*LN pseudo-instructions with multi-register operands. |
| 969 | // These are expanded to real instructions after register allocation. |
| 970 | class VLDQLNPseudo<InstrItinClass itin> |
| 971 | : PseudoNLdSt<(outs QPR:$dst), |
| 972 | (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 973 | itin, "$src = $dst">; |
| 974 | class VLDQLNWBPseudo<InstrItinClass itin> |
| 975 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 976 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 977 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 978 | class VLDQQLNPseudo<InstrItinClass itin> |
| 979 | : PseudoNLdSt<(outs QQPR:$dst), |
| 980 | (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 981 | itin, "$src = $dst">; |
| 982 | class VLDQQLNWBPseudo<InstrItinClass itin> |
| 983 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 984 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 985 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 986 | class VLDQQQQLNPseudo<InstrItinClass itin> |
| 987 | : PseudoNLdSt<(outs QQQQPR:$dst), |
| 988 | (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 989 | itin, "$src = $dst">; |
| 990 | class VLDQQQQLNWBPseudo<InstrItinClass itin> |
| 991 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
| 992 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 993 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 994 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 995 | // VLD1LN : Vector Load (single element to one lane) |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 996 | class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 997 | PatFrag LoadOp> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 998 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 999 | (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane), |
| 1000 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1001 | "$src = $Vd", |
| 1002 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1003 | (i32 (LoadOp addrmode6:$Rn)), |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1004 | imm:$lane))]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1005 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1006 | let DecoderMethod = "DecodeVLD1LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1007 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1008 | class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1009 | PatFrag LoadOp> |
| 1010 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
| 1011 | (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane), |
| 1012 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
| 1013 | "$src = $Vd", |
| 1014 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
| 1015 | (i32 (LoadOp addrmode6oneL32:$Rn)), |
| 1016 | imm:$lane))]> { |
| 1017 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1018 | let DecoderMethod = "DecodeVLD1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1019 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1020 | class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> { |
| 1021 | let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src), |
| 1022 | (i32 (LoadOp addrmode6:$addr)), |
| 1023 | imm:$lane))]; |
| 1024 | } |
| 1025 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1026 | def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> { |
| 1027 | let Inst{7-5} = lane{2-0}; |
| 1028 | } |
| 1029 | def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> { |
| 1030 | let Inst{7-6} = lane{1-0}; |
Jim Grosbach | eeaf1c1 | 2011-12-19 18:31:43 +0000 | [diff] [blame] | 1031 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1032 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1033 | def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> { |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1034 | let Inst{7} = lane{0}; |
Jim Grosbach | eeaf1c1 | 2011-12-19 18:31:43 +0000 | [diff] [blame] | 1035 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1036 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1037 | |
| 1038 | def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>; |
| 1039 | def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>; |
| 1040 | def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>; |
| 1041 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1042 | def : Pat<(vector_insert (v2f32 DPR:$src), |
| 1043 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 1044 | (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 1045 | def : Pat<(vector_insert (v4f32 QPR:$src), |
| 1046 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 1047 | (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 1048 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1049 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 1050 | |
| 1051 | // ...with address register writeback: |
| 1052 | class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1053 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1054 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1055 | DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1056 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1057 | "$src = $Vd, $Rn.addr = $wb", []> { |
| 1058 | let DecoderMethod = "DecodeVLD1LN"; |
| 1059 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1060 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1061 | def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> { |
| 1062 | let Inst{7-5} = lane{2-0}; |
| 1063 | } |
| 1064 | def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> { |
| 1065 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1066 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1067 | } |
| 1068 | def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> { |
| 1069 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1070 | let Inst{5} = Rn{4}; |
| 1071 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1072 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1073 | |
| 1074 | def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 1075 | def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 1076 | def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1077 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1078 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1079 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1080 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1081 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 1082 | IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1083 | "$src1 = $Vd, $src2 = $dst2", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1084 | let Rm = 0b1111; |
| 1085 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1086 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1087 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1088 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1089 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> { |
| 1090 | let Inst{7-5} = lane{2-0}; |
| 1091 | } |
| 1092 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> { |
| 1093 | let Inst{7-6} = lane{1-0}; |
| 1094 | } |
| 1095 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> { |
| 1096 | let Inst{7} = lane{0}; |
| 1097 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 1098 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 1099 | def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 1100 | def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 1101 | def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1102 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1103 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1104 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> { |
| 1105 | let Inst{7-6} = lane{1-0}; |
| 1106 | } |
| 1107 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> { |
| 1108 | let Inst{7} = lane{0}; |
| 1109 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 1110 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 1111 | def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
| 1112 | def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1113 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1114 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1115 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1116 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1117 | (ins addrmode6:$Rn, am6offset:$Rm, |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 1118 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1119 | "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm", |
| 1120 | "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> { |
| 1121 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1122 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1123 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1124 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1125 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 1126 | let Inst{7-5} = lane{2-0}; |
| 1127 | } |
| 1128 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 1129 | let Inst{7-6} = lane{1-0}; |
| 1130 | } |
| 1131 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 1132 | let Inst{7} = lane{0}; |
| 1133 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1134 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 1135 | def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 1136 | def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 1137 | def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1138 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1139 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 1140 | let Inst{7-6} = lane{1-0}; |
| 1141 | } |
| 1142 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 1143 | let Inst{7} = lane{0}; |
| 1144 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1145 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 1146 | def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
| 1147 | def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1148 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1149 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1150 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1151 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1152 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 1153 | nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1154 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1155 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1156 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1157 | let DecoderMethod = "DecodeVLD3LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1158 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1159 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1160 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> { |
| 1161 | let Inst{7-5} = lane{2-0}; |
| 1162 | } |
| 1163 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> { |
| 1164 | let Inst{7-6} = lane{1-0}; |
| 1165 | } |
| 1166 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> { |
| 1167 | let Inst{7} = lane{0}; |
| 1168 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 1169 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 1170 | def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 1171 | def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 1172 | def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1173 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1174 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1175 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> { |
| 1176 | let Inst{7-6} = lane{1-0}; |
| 1177 | } |
| 1178 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> { |
| 1179 | let Inst{7} = lane{0}; |
| 1180 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 1181 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 1182 | def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
| 1183 | def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1184 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1185 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1186 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1187 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1188 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1189 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1190 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 1191 | IIC_VLD3lnu, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1192 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm", |
| 1193 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1194 | []> { |
| 1195 | let DecoderMethod = "DecodeVLD3LN"; |
| 1196 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1197 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1198 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 1199 | let Inst{7-5} = lane{2-0}; |
| 1200 | } |
| 1201 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 1202 | let Inst{7-6} = lane{1-0}; |
| 1203 | } |
| 1204 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> { |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1205 | let Inst{7} = lane{0}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1206 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1207 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 1208 | def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 1209 | def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 1210 | def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1211 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1212 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 1213 | let Inst{7-6} = lane{1-0}; |
| 1214 | } |
| 1215 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> { |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1216 | let Inst{7} = lane{0}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1217 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1218 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 1219 | def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
| 1220 | def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1221 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1222 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1223 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1224 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1225 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1226 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1227 | nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1228 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1229 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1230 | let Rm = 0b1111; |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1231 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1232 | let DecoderMethod = "DecodeVLD4LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1233 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1234 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1235 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> { |
| 1236 | let Inst{7-5} = lane{2-0}; |
| 1237 | } |
| 1238 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> { |
| 1239 | let Inst{7-6} = lane{1-0}; |
| 1240 | } |
| 1241 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> { |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1242 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1243 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1244 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1245 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1246 | def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 1247 | def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 1248 | def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1249 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1250 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1251 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> { |
| 1252 | let Inst{7-6} = lane{1-0}; |
| 1253 | } |
| 1254 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> { |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1255 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1256 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1257 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1258 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1259 | def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
| 1260 | def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1261 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1262 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1263 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1264 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1265 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1266 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1267 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 1268 | IIC_VLD4lnu, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1269 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm", |
| 1270 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1271 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1272 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1273 | let DecoderMethod = "DecodeVLD4LN" ; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1274 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1275 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1276 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 1277 | let Inst{7-5} = lane{2-0}; |
| 1278 | } |
| 1279 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 1280 | let Inst{7-6} = lane{1-0}; |
| 1281 | } |
| 1282 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> { |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1283 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1284 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1285 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1286 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1287 | def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 1288 | def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 1289 | def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1290 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1291 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 1292 | let Inst{7-6} = lane{1-0}; |
| 1293 | } |
| 1294 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> { |
Jim Grosbach | 3346dce | 2011-12-19 18:11:17 +0000 | [diff] [blame] | 1295 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1296 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1297 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1298 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1299 | def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
| 1300 | def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1301 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1302 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 1303 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1304 | // VLD1DUP : Vector Load (single element to all lanes) |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 1305 | class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp> |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1306 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd), |
| 1307 | (ins addrmode6dup:$Rn), |
| 1308 | IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "", |
| 1309 | [(set VecListOneDAllLanes:$Vd, |
| 1310 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1311 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1312 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1313 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1314 | } |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 1315 | def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>; |
| 1316 | def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>; |
| 1317 | def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1318 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1319 | def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 1320 | (VLD1DUPd32 addrmode6:$addr)>; |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1321 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1322 | class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp> |
| 1323 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListDPairAllLanes:$Vd), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1324 | (ins addrmode6dup:$Rn), IIC_VLD1dup, |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1325 | "vld1", Dt, "$Vd, $Rn", "", |
| 1326 | [(set VecListDPairAllLanes:$Vd, |
| 1327 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1328 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1329 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1330 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1331 | } |
| 1332 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1333 | def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>; |
| 1334 | def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>; |
| 1335 | def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1336 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1337 | def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 1338 | (VLD1DUPq32 addrmode6:$addr)>; |
| 1339 | |
| 1340 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1341 | // ...with address register writeback: |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1342 | multiclass VLD1DUPWB<bits<4> op7_4, string Dt> { |
| 1343 | def _fixed : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1344 | (outs VecListOneDAllLanes:$Vd, GPR:$wb), |
| 1345 | (ins addrmode6dup:$Rn), IIC_VLD1dupu, |
| 1346 | "vld1", Dt, "$Vd, $Rn!", |
| 1347 | "$Rn.addr = $wb", []> { |
| 1348 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1349 | let Inst{4} = Rn{4}; |
| 1350 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1351 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1352 | } |
| 1353 | def _register : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1354 | (outs VecListOneDAllLanes:$Vd, GPR:$wb), |
| 1355 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu, |
| 1356 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 1357 | "$Rn.addr = $wb", []> { |
| 1358 | let Inst{4} = Rn{4}; |
| 1359 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1360 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1361 | } |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1362 | } |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1363 | multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> { |
| 1364 | def _fixed : NLdSt<1, 0b10, 0b1100, op7_4, |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1365 | (outs VecListDPairAllLanes:$Vd, GPR:$wb), |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1366 | (ins addrmode6dup:$Rn), IIC_VLD1dupu, |
| 1367 | "vld1", Dt, "$Vd, $Rn!", |
| 1368 | "$Rn.addr = $wb", []> { |
| 1369 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1370 | let Inst{4} = Rn{4}; |
| 1371 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1372 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1373 | } |
| 1374 | def _register : NLdSt<1, 0b10, 0b1100, op7_4, |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1375 | (outs VecListDPairAllLanes:$Vd, GPR:$wb), |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1376 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu, |
| 1377 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 1378 | "$Rn.addr = $wb", []> { |
| 1379 | let Inst{4} = Rn{4}; |
| 1380 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1381 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1382 | } |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1383 | } |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1384 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1385 | defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">; |
| 1386 | defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">; |
| 1387 | defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1388 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1389 | defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">; |
| 1390 | defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">; |
| 1391 | defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1392 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1393 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1394 | class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy> |
| 1395 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1396 | (ins addrmode6dup:$Rn), IIC_VLD2dup, |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1397 | "vld2", Dt, "$Vd, $Rn", "", []> { |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1398 | let Rm = 0b1111; |
| 1399 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1400 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1401 | } |
| 1402 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1403 | def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListDPairAllLanes>; |
| 1404 | def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListDPairAllLanes>; |
| 1405 | def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListDPairAllLanes>; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1406 | |
Jim Grosbach | 4d0983a | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 1407 | // ...with double-spaced registers |
| 1408 | def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListDPairSpacedAllLanes>; |
| 1409 | def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>; |
| 1410 | def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1411 | |
| 1412 | // ...with address register writeback: |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 1413 | multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> { |
| 1414 | def _fixed : NLdSt<1, 0b10, 0b1101, op7_4, |
| 1415 | (outs VdTy:$Vd, GPR:$wb), |
| 1416 | (ins addrmode6dup:$Rn), IIC_VLD2dupu, |
| 1417 | "vld2", Dt, "$Vd, $Rn!", |
| 1418 | "$Rn.addr = $wb", []> { |
| 1419 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1420 | let Inst{4} = Rn{4}; |
| 1421 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
| 1422 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1423 | } |
| 1424 | def _register : NLdSt<1, 0b10, 0b1101, op7_4, |
| 1425 | (outs VdTy:$Vd, GPR:$wb), |
| 1426 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu, |
| 1427 | "vld2", Dt, "$Vd, $Rn, $Rm", |
| 1428 | "$Rn.addr = $wb", []> { |
| 1429 | let Inst{4} = Rn{4}; |
| 1430 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
| 1431 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1432 | } |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1433 | } |
| 1434 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1435 | defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListDPairAllLanes>; |
| 1436 | defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListDPairAllLanes>; |
| 1437 | defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListDPairAllLanes>; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1438 | |
Jim Grosbach | 4d0983a | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 1439 | defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListDPairSpacedAllLanes>; |
| 1440 | defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>; |
| 1441 | defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1442 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1443 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1444 | class VLD3DUP<bits<4> op7_4, string Dt> |
| 1445 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1446 | (ins addrmode6dup:$Rn), IIC_VLD3dup, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1447 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> { |
| 1448 | let Rm = 0b1111; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1449 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1450 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1451 | } |
| 1452 | |
| 1453 | def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">; |
| 1454 | def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">; |
| 1455 | def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">; |
| 1456 | |
| 1457 | def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1458 | def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1459 | def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1460 | |
| 1461 | // ...with double-spaced registers (not used for codegen): |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1462 | def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">; |
| 1463 | def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">; |
| 1464 | def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1465 | |
| 1466 | // ...with address register writeback: |
| 1467 | class VLD3DUPWB<bits<4> op7_4, string Dt> |
| 1468 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1469 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1470 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm", |
| 1471 | "$Rn.addr = $wb", []> { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1472 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1473 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1474 | } |
| 1475 | |
| 1476 | def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">; |
| 1477 | def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">; |
| 1478 | def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">; |
| 1479 | |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1480 | def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">; |
| 1481 | def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">; |
| 1482 | def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1483 | |
| 1484 | def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1485 | def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1486 | def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1487 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1488 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1489 | class VLD4DUP<bits<4> op7_4, string Dt> |
| 1490 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1491 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1492 | (ins addrmode6dup:$Rn), IIC_VLD4dup, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1493 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> { |
| 1494 | let Rm = 0b1111; |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1495 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1496 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1497 | } |
| 1498 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1499 | def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">; |
| 1500 | def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">; |
| 1501 | def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1502 | |
| 1503 | def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1504 | def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1505 | def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1506 | |
| 1507 | // ...with double-spaced registers (not used for codegen): |
Jim Grosbach | 6cd6a68 | 2012-01-24 23:47:07 +0000 | [diff] [blame] | 1508 | def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">; |
| 1509 | def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">; |
| 1510 | def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1511 | |
| 1512 | // ...with address register writeback: |
| 1513 | class VLD4DUPWB<bits<4> op7_4, string Dt> |
| 1514 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1515 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1516 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1517 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm", |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1518 | "$Rn.addr = $wb", []> { |
| 1519 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1520 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1521 | } |
| 1522 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1523 | def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">; |
| 1524 | def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">; |
| 1525 | def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
| 1526 | |
Jim Grosbach | 6cd6a68 | 2012-01-24 23:47:07 +0000 | [diff] [blame] | 1527 | def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">; |
| 1528 | def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">; |
| 1529 | def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1530 | |
| 1531 | def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1532 | def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1533 | def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1534 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1535 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 1536 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1537 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1538 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1539 | // Classes for VST* pseudo-instructions with multi-register operands. |
| 1540 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1541 | class VSTQPseudo<InstrItinClass itin> |
| 1542 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">; |
| 1543 | class VSTQWBPseudo<InstrItinClass itin> |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1544 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1545 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin, |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1546 | "$addr.addr = $wb">; |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1547 | class VSTQWBfixedPseudo<InstrItinClass itin> |
| 1548 | : PseudoNLdSt<(outs GPR:$wb), |
| 1549 | (ins addrmode6:$addr, QPR:$src), itin, |
| 1550 | "$addr.addr = $wb">; |
| 1551 | class VSTQWBregisterPseudo<InstrItinClass itin> |
| 1552 | : PseudoNLdSt<(outs GPR:$wb), |
| 1553 | (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin, |
| 1554 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1555 | class VSTQQPseudo<InstrItinClass itin> |
| 1556 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">; |
| 1557 | class VSTQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1558 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1559 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1560 | "$addr.addr = $wb">; |
Jim Grosbach | 6d56730 | 2012-01-20 19:16:00 +0000 | [diff] [blame] | 1561 | class VSTQQWBfixedPseudo<InstrItinClass itin> |
| 1562 | : PseudoNLdSt<(outs GPR:$wb), |
| 1563 | (ins addrmode6:$addr, QQPR:$src), itin, |
| 1564 | "$addr.addr = $wb">; |
| 1565 | class VSTQQWBregisterPseudo<InstrItinClass itin> |
| 1566 | : PseudoNLdSt<(outs GPR:$wb), |
| 1567 | (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin, |
| 1568 | "$addr.addr = $wb">; |
| 1569 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1570 | class VSTQQQQPseudo<InstrItinClass itin> |
| 1571 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1572 | class VSTQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1573 | : PseudoNLdSt<(outs GPR:$wb), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1574 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1575 | "$addr.addr = $wb">; |
| 1576 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1577 | // VST1 : Vector Store (multiple single elements) |
| 1578 | class VST1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 1579 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd), |
| 1580 | IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1581 | let Rm = 0b1111; |
| 1582 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1583 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1584 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1585 | class VST1Q<bits<4> op7_4, string Dt> |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1586 | : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd), |
Jim Grosbach | 742c4ba | 2011-11-12 00:31:53 +0000 | [diff] [blame] | 1587 | IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1588 | let Rm = 0b1111; |
| 1589 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | 4d06138 | 2011-11-11 23:51:31 +0000 | [diff] [blame] | 1590 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1591 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1592 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1593 | def VST1d8 : VST1D<{0,0,0,?}, "8">; |
| 1594 | def VST1d16 : VST1D<{0,1,0,?}, "16">; |
| 1595 | def VST1d32 : VST1D<{1,0,0,?}, "32">; |
| 1596 | def VST1d64 : VST1D<{1,1,0,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1597 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1598 | def VST1q8 : VST1Q<{0,0,?,?}, "8">; |
| 1599 | def VST1q16 : VST1Q<{0,1,?,?}, "16">; |
| 1600 | def VST1q32 : VST1Q<{1,0,?,?}, "32">; |
| 1601 | def VST1q64 : VST1Q<{1,1,?,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1602 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1603 | // ...with address register writeback: |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1604 | multiclass VST1DWB<bits<4> op7_4, string Dt> { |
| 1605 | def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb), |
| 1606 | (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u, |
| 1607 | "vst1", Dt, "$Vd, $Rn!", |
| 1608 | "$Rn.addr = $wb", []> { |
| 1609 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1610 | let Inst{4} = Rn{4}; |
| 1611 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1612 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1613 | } |
| 1614 | def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb), |
| 1615 | (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd), |
| 1616 | IIC_VLD1u, |
| 1617 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1618 | "$Rn.addr = $wb", []> { |
| 1619 | let Inst{4} = Rn{4}; |
| 1620 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1621 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1622 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1623 | } |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1624 | multiclass VST1QWB<bits<4> op7_4, string Dt> { |
| 1625 | def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb), |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1626 | (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u, |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1627 | "vst1", Dt, "$Vd, $Rn!", |
| 1628 | "$Rn.addr = $wb", []> { |
| 1629 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1630 | let Inst{5-4} = Rn{5-4}; |
| 1631 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1632 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1633 | } |
| 1634 | def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb), |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1635 | (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd), |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1636 | IIC_VLD1x2u, |
| 1637 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1638 | "$Rn.addr = $wb", []> { |
| 1639 | let Inst{5-4} = Rn{5-4}; |
| 1640 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1641 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1642 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1643 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1644 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1645 | defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">; |
| 1646 | defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">; |
| 1647 | defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">; |
| 1648 | defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1649 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1650 | defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">; |
| 1651 | defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">; |
| 1652 | defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">; |
| 1653 | defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1654 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1655 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1656 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1657 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1658 | (ins addrmode6:$Rn, VecListThreeD:$Vd), |
| 1659 | IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1660 | let Rm = 0b1111; |
| 1661 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1662 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1663 | } |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1664 | multiclass VST1D3WB<bits<4> op7_4, string Dt> { |
| 1665 | def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb), |
| 1666 | (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u, |
| 1667 | "vst1", Dt, "$Vd, $Rn!", |
| 1668 | "$Rn.addr = $wb", []> { |
| 1669 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1670 | let Inst{5-4} = Rn{5-4}; |
| 1671 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1672 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1673 | } |
| 1674 | def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb), |
| 1675 | (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd), |
| 1676 | IIC_VLD1x3u, |
| 1677 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1678 | "$Rn.addr = $wb", []> { |
| 1679 | let Inst{5-4} = Rn{5-4}; |
| 1680 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1681 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1682 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1683 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1684 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1685 | def VST1d8T : VST1D3<{0,0,0,?}, "8">; |
| 1686 | def VST1d16T : VST1D3<{0,1,0,?}, "16">; |
| 1687 | def VST1d32T : VST1D3<{1,0,0,?}, "32">; |
| 1688 | def VST1d64T : VST1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1689 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1690 | defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">; |
| 1691 | defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">; |
| 1692 | defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">; |
| 1693 | defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1694 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1695 | def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>; |
| 1696 | def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>; |
| 1697 | def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1698 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1699 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1700 | class VST1D4<bits<4> op7_4, string Dt> |
| 1701 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1702 | (ins addrmode6:$Rn, VecListFourD:$Vd), |
| 1703 | IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "", |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1704 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1705 | let Rm = 0b1111; |
| 1706 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1707 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1708 | } |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1709 | multiclass VST1D4WB<bits<4> op7_4, string Dt> { |
| 1710 | def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb), |
| 1711 | (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u, |
| 1712 | "vst1", Dt, "$Vd, $Rn!", |
| 1713 | "$Rn.addr = $wb", []> { |
| 1714 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1715 | let Inst{5-4} = Rn{5-4}; |
| 1716 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1717 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1718 | } |
| 1719 | def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb), |
| 1720 | (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd), |
| 1721 | IIC_VLD1x4u, |
| 1722 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1723 | "$Rn.addr = $wb", []> { |
| 1724 | let Inst{5-4} = Rn{5-4}; |
| 1725 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1726 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1727 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1728 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1729 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1730 | def VST1d8Q : VST1D4<{0,0,?,?}, "8">; |
| 1731 | def VST1d16Q : VST1D4<{0,1,?,?}, "16">; |
| 1732 | def VST1d32Q : VST1D4<{1,0,?,?}, "32">; |
| 1733 | def VST1d64Q : VST1D4<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1734 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1735 | defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">; |
| 1736 | defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">; |
| 1737 | defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">; |
| 1738 | defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 1739 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1740 | def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>; |
| 1741 | def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>; |
| 1742 | def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>; |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1743 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1744 | // VST2 : Vector Store (multiple 2-element structures) |
Jim Grosbach | 20accfc | 2011-12-14 20:59:15 +0000 | [diff] [blame] | 1745 | class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy, |
| 1746 | InstrItinClass itin> |
Jim Grosbach | e90ac9b | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1747 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd), |
Jim Grosbach | 20accfc | 2011-12-14 20:59:15 +0000 | [diff] [blame] | 1748 | itin, "vst2", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1749 | let Rm = 0b1111; |
| 1750 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1751 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1752 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1753 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1754 | def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>; |
| 1755 | def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>; |
| 1756 | def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1757 | |
Jim Grosbach | 20accfc | 2011-12-14 20:59:15 +0000 | [diff] [blame] | 1758 | def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>; |
| 1759 | def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>; |
| 1760 | def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1761 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1762 | def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1763 | def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1764 | def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1765 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1766 | // ...with address register writeback: |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1767 | multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, |
| 1768 | RegisterOperand VdTy> { |
| 1769 | def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
| 1770 | (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u, |
| 1771 | "vst2", Dt, "$Vd, $Rn!", |
| 1772 | "$Rn.addr = $wb", []> { |
| 1773 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
Jim Grosbach | ec04a3f | 2011-12-14 21:49:24 +0000 | [diff] [blame] | 1774 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1775 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1776 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1777 | } |
| 1778 | def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
| 1779 | (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u, |
| 1780 | "vst2", Dt, "$Vd, $Rn, $Rm", |
| 1781 | "$Rn.addr = $wb", []> { |
Jim Grosbach | ec04a3f | 2011-12-14 21:49:24 +0000 | [diff] [blame] | 1782 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1783 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1784 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1785 | } |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1786 | } |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1787 | multiclass VST2QWB<bits<4> op7_4, string Dt> { |
| 1788 | def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
| 1789 | (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u, |
| 1790 | "vst2", Dt, "$Vd, $Rn!", |
| 1791 | "$Rn.addr = $wb", []> { |
| 1792 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
Jim Grosbach | ec04a3f | 2011-12-14 21:49:24 +0000 | [diff] [blame] | 1793 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1794 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1795 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1796 | } |
| 1797 | def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
| 1798 | (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd), |
| 1799 | IIC_VLD1u, |
| 1800 | "vst2", Dt, "$Vd, $Rn, $Rm", |
| 1801 | "$Rn.addr = $wb", []> { |
Jim Grosbach | ec04a3f | 2011-12-14 21:49:24 +0000 | [diff] [blame] | 1802 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1803 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1804 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1805 | } |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1806 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1807 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1808 | defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>; |
| 1809 | defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>; |
| 1810 | defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1811 | |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1812 | defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">; |
| 1813 | defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">; |
| 1814 | defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1815 | |
Jim Grosbach | 6d56730 | 2012-01-20 19:16:00 +0000 | [diff] [blame] | 1816 | def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>; |
| 1817 | def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>; |
| 1818 | def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>; |
| 1819 | def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>; |
| 1820 | def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>; |
| 1821 | def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1822 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1823 | // ...with double-spaced registers |
Jim Grosbach | c3384c9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1824 | def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>; |
| 1825 | def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>; |
| 1826 | def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>; |
| 1827 | defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>; |
| 1828 | defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>; |
| 1829 | defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1830 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1831 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1832 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1833 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1834 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3, |
| 1835 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> { |
| 1836 | let Rm = 0b1111; |
| 1837 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1838 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1839 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1840 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1841 | def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">; |
| 1842 | def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">; |
| 1843 | def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1844 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1845 | def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1846 | def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1847 | def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1848 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1849 | // ...with address register writeback: |
| 1850 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1851 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1852 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1853 | DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1854 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm", |
| 1855 | "$Rn.addr = $wb", []> { |
| 1856 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1857 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1858 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1859 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1860 | def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">; |
| 1861 | def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">; |
| 1862 | def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1863 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1864 | def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1865 | def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1866 | def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1867 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1868 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1869 | def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">; |
| 1870 | def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">; |
| 1871 | def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">; |
| 1872 | def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">; |
| 1873 | def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">; |
| 1874 | def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1875 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1876 | def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1877 | def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1878 | def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1879 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1880 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1881 | def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1882 | def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1883 | def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1884 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1885 | def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1886 | def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1887 | def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1888 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1889 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1890 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1891 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1892 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1893 | IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1894 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1895 | let Rm = 0b1111; |
| 1896 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1897 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1898 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1899 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1900 | def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">; |
| 1901 | def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">; |
| 1902 | def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1903 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1904 | def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1905 | def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1906 | def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1907 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1908 | // ...with address register writeback: |
| 1909 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1910 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1911 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1912 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1913 | "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1914 | "$Rn.addr = $wb", []> { |
| 1915 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1916 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1917 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1918 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1919 | def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">; |
| 1920 | def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">; |
| 1921 | def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1922 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1923 | def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1924 | def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1925 | def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1926 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1927 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1928 | def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">; |
| 1929 | def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">; |
| 1930 | def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">; |
| 1931 | def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">; |
| 1932 | def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">; |
| 1933 | def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1934 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1935 | def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1936 | def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1937 | def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1938 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1939 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1940 | def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1941 | def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1942 | def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1943 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1944 | def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1945 | def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1946 | def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1947 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1948 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
| 1949 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1950 | // Classes for VST*LN pseudo-instructions with multi-register operands. |
| 1951 | // These are expanded to real instructions after register allocation. |
| 1952 | class VSTQLNPseudo<InstrItinClass itin> |
| 1953 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 1954 | itin, "">; |
| 1955 | class VSTQLNWBPseudo<InstrItinClass itin> |
| 1956 | : PseudoNLdSt<(outs GPR:$wb), |
| 1957 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 1958 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1959 | class VSTQQLNPseudo<InstrItinClass itin> |
| 1960 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 1961 | itin, "">; |
| 1962 | class VSTQQLNWBPseudo<InstrItinClass itin> |
| 1963 | : PseudoNLdSt<(outs GPR:$wb), |
| 1964 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 1965 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1966 | class VSTQQQQLNPseudo<InstrItinClass itin> |
| 1967 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 1968 | itin, "">; |
| 1969 | class VSTQQQQLNWBPseudo<InstrItinClass itin> |
| 1970 | : PseudoNLdSt<(outs GPR:$wb), |
| 1971 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 1972 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1973 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1974 | // VST1LN : Vector Store (single element from one lane) |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1975 | class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 1976 | PatFrag StoreOp, SDNode ExtractOp, Operand AddrMode> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1977 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 1978 | (ins AddrMode:$Rn, DPR:$Vd, nohash_imm:$lane), |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1979 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 1980 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), AddrMode:$Rn)]> { |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1981 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1982 | let DecoderMethod = "DecodeVST1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1983 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1984 | class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1985 | : VSTQLNPseudo<IIC_VST1ln> { |
| 1986 | let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1987 | addrmode6:$addr)]; |
| 1988 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1989 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1990 | def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 1991 | NEONvgetlaneu, addrmode6> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1992 | let Inst{7-5} = lane{2-0}; |
| 1993 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1994 | def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 1995 | NEONvgetlaneu, addrmode6> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1996 | let Inst{7-6} = lane{1-0}; |
Tim Northover | 64eacd9 | 2012-09-06 14:36:55 +0000 | [diff] [blame] | 1997 | let Inst{4} = Rn{4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1998 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1999 | |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 2000 | def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2001 | addrmode6oneL32> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2002 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2003 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2004 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 2005 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 2006 | def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>; |
| 2007 | def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>; |
| 2008 | def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>; |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 2009 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 2010 | def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr), |
| 2011 | (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 2012 | def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr), |
| 2013 | (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 2014 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 2015 | // ...with address register writeback: |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2016 | class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2017 | PatFrag StoreOp, SDNode ExtractOp, Operand AdrMode> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2018 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2019 | (ins AdrMode:$Rn, am6offset:$Rm, |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2020 | DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2021 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2022 | "$Rn.addr = $wb", |
| 2023 | [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2024 | AdrMode:$Rn, am6offset:$Rm))]> { |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2025 | let DecoderMethod = "DecodeVST1LN"; |
| 2026 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2027 | class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 2028 | : VSTQLNWBPseudo<IIC_VST1lnu> { |
| 2029 | let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 2030 | addrmode6:$addr, am6offset:$offset))]; |
| 2031 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 2032 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2033 | def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2034 | NEONvgetlaneu, addrmode6> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2035 | let Inst{7-5} = lane{2-0}; |
| 2036 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2037 | def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2038 | NEONvgetlaneu, addrmode6> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2039 | let Inst{7-6} = lane{1-0}; |
Tim Northover | 64eacd9 | 2012-09-06 14:36:55 +0000 | [diff] [blame] | 2040 | let Inst{4} = Rn{4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2041 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2042 | def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store, |
Richard Barton | 6e9d66c | 2012-03-28 10:18:11 +0000 | [diff] [blame] | 2043 | extractelt, addrmode6oneL32> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2044 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2045 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 2046 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 2047 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 2048 | def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>; |
| 2049 | def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>; |
| 2050 | def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>; |
| 2051 | |
| 2052 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 2053 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2054 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 2055 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2056 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2057 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane), |
| 2058 | IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2059 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2060 | let Rm = 0b1111; |
| 2061 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2062 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2063 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2064 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2065 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> { |
| 2066 | let Inst{7-5} = lane{2-0}; |
| 2067 | } |
| 2068 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> { |
| 2069 | let Inst{7-6} = lane{1-0}; |
| 2070 | } |
| 2071 | def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> { |
| 2072 | let Inst{7} = lane{0}; |
| 2073 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 2074 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2075 | def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 2076 | def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 2077 | def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2078 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 2079 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2080 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> { |
| 2081 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2082 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2083 | } |
| 2084 | def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> { |
| 2085 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2086 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2087 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 2088 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2089 | def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
| 2090 | def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2091 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2092 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 2093 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2094 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 2095 | (ins addrmode6:$Rn, am6offset:$Rm, |
| 2096 | DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt, |
| 2097 | "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm", |
| 2098 | "$Rn.addr = $wb", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2099 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2100 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2101 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2102 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2103 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 2104 | let Inst{7-5} = lane{2-0}; |
| 2105 | } |
| 2106 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 2107 | let Inst{7-6} = lane{1-0}; |
| 2108 | } |
| 2109 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 2110 | let Inst{7} = lane{0}; |
| 2111 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2112 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2113 | def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 2114 | def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 2115 | def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2116 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2117 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 2118 | let Inst{7-6} = lane{1-0}; |
| 2119 | } |
| 2120 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 2121 | let Inst{7} = lane{0}; |
| 2122 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2123 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2124 | def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
| 2125 | def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2126 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2127 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 2128 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2129 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2130 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2131 | nohash_imm:$lane), IIC_VST3ln, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2132 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> { |
| 2133 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2134 | let DecoderMethod = "DecodeVST3LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2135 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2136 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2137 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> { |
| 2138 | let Inst{7-5} = lane{2-0}; |
| 2139 | } |
| 2140 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> { |
| 2141 | let Inst{7-6} = lane{1-0}; |
| 2142 | } |
| 2143 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> { |
| 2144 | let Inst{7} = lane{0}; |
| 2145 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 2146 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2147 | def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 2148 | def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 2149 | def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2150 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 2151 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2152 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> { |
| 2153 | let Inst{7-6} = lane{1-0}; |
| 2154 | } |
| 2155 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> { |
| 2156 | let Inst{7} = lane{0}; |
| 2157 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 2158 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2159 | def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
| 2160 | def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2161 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2162 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 2163 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2164 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2165 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2166 | DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2167 | IIC_VST3lnu, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2168 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2169 | "$Rn.addr = $wb", []> { |
| 2170 | let DecoderMethod = "DecodeVST3LN"; |
| 2171 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2172 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2173 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 2174 | let Inst{7-5} = lane{2-0}; |
| 2175 | } |
| 2176 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 2177 | let Inst{7-6} = lane{1-0}; |
| 2178 | } |
| 2179 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 2180 | let Inst{7} = lane{0}; |
| 2181 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2182 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2183 | def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 2184 | def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 2185 | def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2186 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2187 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 2188 | let Inst{7-6} = lane{1-0}; |
| 2189 | } |
| 2190 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 2191 | let Inst{7} = lane{0}; |
| 2192 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2193 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2194 | def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
| 2195 | def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2196 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2197 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 2198 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2199 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2200 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2201 | nohash_imm:$lane), IIC_VST4ln, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2202 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2203 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2204 | let Rm = 0b1111; |
| 2205 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2206 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2207 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2208 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2209 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> { |
| 2210 | let Inst{7-5} = lane{2-0}; |
| 2211 | } |
| 2212 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> { |
| 2213 | let Inst{7-6} = lane{1-0}; |
| 2214 | } |
| 2215 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> { |
| 2216 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2217 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2218 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 2219 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2220 | def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 2221 | def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 2222 | def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2223 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 2224 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2225 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> { |
| 2226 | let Inst{7-6} = lane{1-0}; |
| 2227 | } |
| 2228 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> { |
| 2229 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2230 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2231 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 2232 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2233 | def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
| 2234 | def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 2235 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2236 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 2237 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2238 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2239 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2240 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2241 | IIC_VST4lnu, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2242 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm", |
| 2243 | "$Rn.addr = $wb", []> { |
| 2244 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2245 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2246 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2247 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2248 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 2249 | let Inst{7-5} = lane{2-0}; |
| 2250 | } |
| 2251 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 2252 | let Inst{7-6} = lane{1-0}; |
| 2253 | } |
| 2254 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 2255 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2256 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2257 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2258 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2259 | def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 2260 | def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 2261 | def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2262 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2263 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 2264 | let Inst{7-6} = lane{1-0}; |
| 2265 | } |
| 2266 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 2267 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2268 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2269 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2270 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2271 | def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
| 2272 | def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2273 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 2274 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 2275 | |
Evan Cheng | a99c508 | 2012-08-15 17:44:53 +0000 | [diff] [blame] | 2276 | // Use vld1/vst1 for unaligned f64 load / store |
| 2277 | def : Pat<(f64 (hword_alignedload addrmode6:$addr)), |
| 2278 | (VLD1d16 addrmode6:$addr)>, Requires<[IsLE]>; |
| 2279 | def : Pat<(hword_alignedstore (f64 DPR:$value), addrmode6:$addr), |
| 2280 | (VST1d16 addrmode6:$addr, DPR:$value)>, Requires<[IsLE]>; |
| 2281 | def : Pat<(f64 (byte_alignedload addrmode6:$addr)), |
| 2282 | (VLD1d8 addrmode6:$addr)>, Requires<[IsLE]>; |
| 2283 | def : Pat<(byte_alignedstore (f64 DPR:$value), addrmode6:$addr), |
| 2284 | (VST1d8 addrmode6:$addr, DPR:$value)>, Requires<[IsLE]>; |
| 2285 | def : Pat<(f64 (non_word_alignedload addrmode6:$addr)), |
| 2286 | (VLD1d64 addrmode6:$addr)>, Requires<[IsBE]>; |
| 2287 | def : Pat<(non_word_alignedstore (f64 DPR:$value), addrmode6:$addr), |
| 2288 | (VST1d64 addrmode6:$addr, DPR:$value)>, Requires<[IsBE]>; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 2289 | |
Evan Cheng | d10eab0 | 2012-09-18 01:42:45 +0000 | [diff] [blame] | 2290 | // Use vld1/vst1 for Q and QQ. Also use them for unaligned v2f64 |
| 2291 | // load / store if it's legal. |
| 2292 | def : Pat<(v2f64 (dword_alignedload addrmode6:$addr)), |
| 2293 | (VLD1q64 addrmode6:$addr)>; |
| 2294 | def : Pat<(dword_alignedstore (v2f64 QPR:$value), addrmode6:$addr), |
| 2295 | (VST1q64 addrmode6:$addr, QPR:$value)>; |
| 2296 | def : Pat<(v2f64 (word_alignedload addrmode6:$addr)), |
| 2297 | (VLD1q32 addrmode6:$addr)>; |
| 2298 | def : Pat<(word_alignedstore (v2f64 QPR:$value), addrmode6:$addr), |
| 2299 | (VST1q32 addrmode6:$addr, QPR:$value)>; |
| 2300 | def : Pat<(v2f64 (hword_alignedload addrmode6:$addr)), |
| 2301 | (VLD1q16 addrmode6:$addr)>, Requires<[IsLE]>; |
| 2302 | def : Pat<(hword_alignedstore (v2f64 QPR:$value), addrmode6:$addr), |
| 2303 | (VST1q16 addrmode6:$addr, QPR:$value)>, Requires<[IsLE]>; |
| 2304 | def : Pat<(v2f64 (byte_alignedload addrmode6:$addr)), |
| 2305 | (VLD1q8 addrmode6:$addr)>, Requires<[IsLE]>; |
| 2306 | def : Pat<(byte_alignedstore (v2f64 QPR:$value), addrmode6:$addr), |
| 2307 | (VST1q8 addrmode6:$addr, QPR:$value)>, Requires<[IsLE]>; |
| 2308 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2309 | //===----------------------------------------------------------------------===// |
| 2310 | // NEON pattern fragments |
| 2311 | //===----------------------------------------------------------------------===// |
| 2312 | |
| 2313 | // Extract D sub-registers of Q registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2314 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2315 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2316 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2317 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2318 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2319 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2320 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2321 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2322 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2323 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2324 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2325 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2326 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2327 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2328 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2329 | }]>; |
| 2330 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2331 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2332 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2333 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); |
| 2334 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2335 | }]>; |
| 2336 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2337 | // Translate lane numbers from Q registers to D subregs. |
| 2338 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2339 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2340 | }]>; |
| 2341 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2342 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2343 | }]>; |
| 2344 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2345 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2346 | }]>; |
| 2347 | |
| 2348 | //===----------------------------------------------------------------------===// |
| 2349 | // Instruction Classes |
| 2350 | //===----------------------------------------------------------------------===// |
| 2351 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2352 | // Basic 2-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2353 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2354 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 2355 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2356 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2357 | (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 2358 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2359 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2360 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 2361 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2362 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2363 | (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 2364 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2365 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 2366 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2367 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 2368 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2369 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2370 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2371 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2372 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2373 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2374 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2375 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2376 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2377 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2378 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2379 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2380 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2381 | |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2382 | // Narrow 2-register operations. |
| 2383 | class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2384 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2385 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2386 | ValueType TyD, ValueType TyQ, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2387 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 2388 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2389 | [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>; |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2390 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2391 | // Narrow 2-register intrinsics. |
| 2392 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2393 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2394 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2395 | ValueType TyD, ValueType TyQ, SDPatternOperator IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2396 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 2397 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2398 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2399 | |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 2400 | // Long 2-register operations (currently only used for VMOVL). |
| 2401 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2402 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2403 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2404 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2405 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 2406 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2407 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2408 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 2409 | // Long 2-register intrinsics. |
| 2410 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2411 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2412 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2413 | ValueType TyQ, ValueType TyD, SDPatternOperator IntOp> |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 2414 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 2415 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2416 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>; |
| 2417 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2418 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2419 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2420 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2421 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2422 | OpcodeStr, Dt, "$Vd, $Vm", |
| 2423 | "$src1 = $Vd, $src2 = $Vm", []>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2424 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2425 | InstrItinClass itin, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2426 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm), |
| 2427 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm", |
| 2428 | "$src1 = $Vd, $src2 = $Vm", []>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2429 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2430 | // Basic 3-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2431 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2432 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2433 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2434 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2435 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2436 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2437 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2438 | // All of these have a two-operand InstAlias. |
| 2439 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2440 | let isCommutable = Commutable; |
| 2441 | } |
| 2442 | // Same as N3VD but no data type. |
| 2443 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2444 | InstrItinClass itin, string OpcodeStr, |
| 2445 | ValueType ResTy, ValueType OpTy, |
| 2446 | SDNode OpNode, bit Commutable> |
| 2447 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Jim Grosbach | efaeb41 | 2010-11-19 22:36:02 +0000 | [diff] [blame] | 2448 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2449 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 2450 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{ |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2451 | // All of these have a two-operand InstAlias. |
| 2452 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2453 | let isCommutable = Commutable; |
| 2454 | } |
Johnny Chen | 897dd0c | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 2455 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2456 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2457 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2458 | ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2459 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 2460 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2461 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2462 | [(set (Ty DPR:$Vd), |
| 2463 | (Ty (ShOp (Ty DPR:$Vn), |
| 2464 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> { |
Jim Grosbach | 8e3c17a | 2012-04-20 23:46:33 +0000 | [diff] [blame] | 2465 | // All of these have a two-operand InstAlias. |
| 2466 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2467 | let isCommutable = 0; |
| 2468 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2469 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2470 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2471 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 2472 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2473 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2474 | [(set (Ty DPR:$Vd), |
| 2475 | (Ty (ShOp (Ty DPR:$Vn), |
| 2476 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Jim Grosbach | 8e3c17a | 2012-04-20 23:46:33 +0000 | [diff] [blame] | 2477 | // All of these have a two-operand InstAlias. |
| 2478 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2479 | let isCommutable = 0; |
| 2480 | } |
| 2481 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2482 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2483 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2484 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2485 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2486 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2487 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2488 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2489 | // All of these have a two-operand InstAlias. |
| 2490 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2491 | let isCommutable = Commutable; |
| 2492 | } |
| 2493 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2494 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2495 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2496 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2497 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2498 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 2499 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{ |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2500 | // All of these have a two-operand InstAlias. |
| 2501 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2502 | let isCommutable = Commutable; |
| 2503 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2504 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2505 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2506 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2507 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2508 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2509 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2510 | [(set (ResTy QPR:$Vd), |
| 2511 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2512 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2513 | imm:$lane)))))]> { |
Jim Grosbach | 8e3c17a | 2012-04-20 23:46:33 +0000 | [diff] [blame] | 2514 | // All of these have a two-operand InstAlias. |
| 2515 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2516 | let isCommutable = 0; |
| 2517 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2518 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2519 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2520 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2521 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2522 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2523 | [(set (ResTy QPR:$Vd), |
| 2524 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2525 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2526 | imm:$lane)))))]> { |
Jim Grosbach | 8e3c17a | 2012-04-20 23:46:33 +0000 | [diff] [blame] | 2527 | // All of these have a two-operand InstAlias. |
| 2528 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2529 | let isCommutable = 0; |
| 2530 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2531 | |
| 2532 | // Basic 3-register intrinsics, both double- and quad-register. |
| 2533 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2534 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2535 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2536 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2537 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin, |
| 2538 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2539 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2540 | // All of these have a two-operand InstAlias. |
| 2541 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2542 | let isCommutable = Commutable; |
| 2543 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2544 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2545 | string OpcodeStr, string Dt, ValueType Ty, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2546 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2547 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2548 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2549 | [(set (Ty DPR:$Vd), |
| 2550 | (Ty (IntOp (Ty DPR:$Vn), |
| 2551 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2552 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2553 | let isCommutable = 0; |
| 2554 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2555 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2556 | string OpcodeStr, string Dt, ValueType Ty, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2557 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2558 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2559 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2560 | [(set (Ty DPR:$Vd), |
| 2561 | (Ty (IntOp (Ty DPR:$Vn), |
| 2562 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2563 | let isCommutable = 0; |
| 2564 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2565 | class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2566 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2567 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2568 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 2569 | (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin, |
| 2570 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2571 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> { |
Jim Grosbach | d83c9ea | 2012-04-20 23:30:14 +0000 | [diff] [blame] | 2572 | let TwoOperandAliasConstraint = "$Vm = $Vd"; |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2573 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2574 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2575 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2576 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2577 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2578 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2579 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2580 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin, |
| 2581 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2582 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2583 | // All of these have a two-operand InstAlias. |
| 2584 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2585 | let isCommutable = Commutable; |
| 2586 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2587 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2588 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2589 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2590 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2591 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2592 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2593 | [(set (ResTy QPR:$Vd), |
| 2594 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2595 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2596 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2597 | let isCommutable = 0; |
| 2598 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2599 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2600 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2601 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2602 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2603 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2604 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2605 | [(set (ResTy QPR:$Vd), |
| 2606 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2607 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2608 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2609 | let isCommutable = 0; |
| 2610 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2611 | class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2612 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2613 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2614 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 2615 | (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin, |
| 2616 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2617 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> { |
Jim Grosbach | d83c9ea | 2012-04-20 23:30:14 +0000 | [diff] [blame] | 2618 | let TwoOperandAliasConstraint = "$Vm = $Vd"; |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2619 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2620 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2621 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2622 | // Multiply-Add/Sub operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2623 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2624 | InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2625 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2626 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2627 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2628 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2629 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2630 | (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>; |
| 2631 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2632 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2633 | string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2634 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2635 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2636 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2637 | (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2638 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2639 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2640 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2641 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2642 | (Ty (MulOp DPR:$Vn, |
| 2643 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2644 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2645 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2646 | string OpcodeStr, string Dt, |
| 2647 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2648 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2649 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2650 | (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2651 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2652 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2653 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2654 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2655 | (Ty (MulOp DPR:$Vn, |
| 2656 | (Ty (NEONvduplane (Ty DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2657 | imm:$lane)))))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2658 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2659 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2660 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2661 | SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2662 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2663 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2664 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2665 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2666 | (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2667 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2668 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2669 | SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2670 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2671 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2672 | (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2673 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2674 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2675 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2676 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2677 | (ResTy (MulOp QPR:$Vn, |
| 2678 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2679 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2680 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2681 | string OpcodeStr, string Dt, |
| 2682 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2683 | SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2684 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2685 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2686 | (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2687 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2688 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2689 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2690 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2691 | (ResTy (MulOp QPR:$Vn, |
| 2692 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2693 | imm:$lane)))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2694 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2695 | // Neon Intrinsic-Op instructions (VABA): double- and quad-register. |
| 2696 | class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2697 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2698 | ValueType Ty, SDPatternOperator IntOp, SDNode OpNode> |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2699 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2700 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2701 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2702 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2703 | (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2704 | class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2705 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2706 | ValueType Ty, SDPatternOperator IntOp, SDNode OpNode> |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2707 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2708 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2709 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2710 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2711 | (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2712 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2713 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 2714 | // The destination register is also used as the first source operand register. |
| 2715 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2716 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2717 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2718 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2719 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2720 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2721 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1), |
| 2722 | (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2723 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2724 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2725 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2726 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2727 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2728 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2729 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1), |
| 2730 | (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2731 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2732 | // Long Multiply-Add/Sub operations. |
| 2733 | class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2734 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2735 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 2736 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9220584 | 2010-10-22 19:05:25 +0000 | [diff] [blame] | 2737 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2738 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2739 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2740 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2741 | (TyD DPR:$Vm)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2742 | class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2743 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2744 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2745 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2746 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2747 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2748 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2749 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2750 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2751 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2752 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2753 | imm:$lane))))))]>; |
| 2754 | class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2755 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2756 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2757 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2758 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2759 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2760 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2761 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2762 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2763 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2764 | (TyD (NEONvduplane (TyD DPR_8:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2765 | imm:$lane))))))]>; |
| 2766 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2767 | // Long Intrinsic-Op vector operations with explicit extend (VABAL). |
| 2768 | class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2769 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2770 | ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, SDNode ExtOp, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2771 | SDNode OpNode> |
| 2772 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 5258b61 | 2010-10-25 21:29:04 +0000 | [diff] [blame] | 2773 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2774 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2775 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2776 | (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2777 | (TyD DPR:$Vm)))))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2778 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2779 | // Neon Long 3-argument intrinsic. The destination register is |
| 2780 | // a quad-register and is also used as the first source operand register. |
| 2781 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2782 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2783 | ValueType TyQ, ValueType TyD, SDPatternOperator IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2784 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9b26497 | 2010-10-22 19:35:48 +0000 | [diff] [blame] | 2785 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2786 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2787 | [(set QPR:$Vd, |
| 2788 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2789 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2790 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2791 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2792 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2793 | (outs QPR:$Vd), |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2794 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2795 | NVMulSLFrm, itin, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2796 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2797 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2798 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2799 | (OpTy DPR:$Vn), |
| 2800 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2801 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2802 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2803 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2804 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2805 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2806 | (outs QPR:$Vd), |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2807 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2808 | NVMulSLFrm, itin, |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2809 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2810 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2811 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2812 | (OpTy DPR:$Vn), |
| 2813 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2814 | imm:$lane)))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2815 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2816 | // Narrowing 3-register intrinsics. |
| 2817 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2818 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2819 | SDPatternOperator IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2820 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2821 | (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D, |
| 2822 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2823 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2824 | let isCommutable = Commutable; |
| 2825 | } |
| 2826 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2827 | // Long 3-register operations. |
| 2828 | class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2829 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2830 | ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable> |
| 2831 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2832 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2833 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2834 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2835 | let isCommutable = Commutable; |
| 2836 | } |
| 2837 | class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2838 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2839 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2840 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2841 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2842 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2843 | [(set QPR:$Vd, |
| 2844 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2845 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2846 | class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2847 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2848 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2849 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2850 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2851 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2852 | [(set QPR:$Vd, |
| 2853 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2854 | (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2855 | |
| 2856 | // Long 3-register operations with explicitly extended operands. |
| 2857 | class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2858 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2859 | ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp, |
| 2860 | bit Commutable> |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2861 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2862 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2863 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2864 | [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))), |
| 2865 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Owen Anderson | e0e6dc3 | 2010-10-21 18:09:17 +0000 | [diff] [blame] | 2866 | let isCommutable = Commutable; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2867 | } |
| 2868 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2869 | // Long 3-register intrinsics with explicit extend (VABDL). |
| 2870 | class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2871 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2872 | ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, SDNode ExtOp, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2873 | bit Commutable> |
| 2874 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2875 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2876 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2877 | [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2878 | (TyD DPR:$Vm))))))]> { |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2879 | let isCommutable = Commutable; |
| 2880 | } |
| 2881 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2882 | // Long 3-register intrinsics. |
| 2883 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2884 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2885 | ValueType TyQ, ValueType TyD, SDPatternOperator IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2886 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2887 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2888 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2889 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2890 | let isCommutable = Commutable; |
| 2891 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2892 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2893 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2894 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2895 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2896 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2897 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2898 | [(set (ResTy QPR:$Vd), |
| 2899 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2900 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2901 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2902 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2903 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2904 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2905 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2906 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2907 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2908 | [(set (ResTy QPR:$Vd), |
| 2909 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2910 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2911 | imm:$lane)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2912 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2913 | // Wide 3-register operations. |
| 2914 | class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2915 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
| 2916 | SDNode OpNode, SDNode ExtOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2917 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2918 | (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD, |
| 2919 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2920 | [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn), |
| 2921 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Jim Grosbach | d8b3ed8 | 2012-04-20 18:12:54 +0000 | [diff] [blame] | 2922 | // All of these have a two-operand InstAlias. |
| 2923 | let TwoOperandAliasConstraint = "$Vn = $Vd"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2924 | let isCommutable = Commutable; |
| 2925 | } |
| 2926 | |
| 2927 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 2928 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2929 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2930 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2931 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2932 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2933 | (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2934 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2935 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2936 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2937 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2938 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2939 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2940 | (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2941 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2942 | |
| 2943 | // Pairwise long 2-register accumulate intrinsics, |
| 2944 | // both double- and quad-register. |
| 2945 | // The destination register is also used as the first source operand register. |
| 2946 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2947 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2948 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2949 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2950 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2951 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD, |
| 2952 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2953 | [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2954 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2955 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2956 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 2957 | ValueType ResTy, ValueType OpTy, SDPatternOperator IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2958 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2959 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ, |
| 2960 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2961 | [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2962 | |
| 2963 | // Shift by immediate, |
| 2964 | // both double- and quad-register. |
Jim Grosbach | d83c9ea | 2012-04-20 23:30:14 +0000 | [diff] [blame] | 2965 | let TwoOperandAliasConstraint = "$Vm = $Vd" in { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2966 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2967 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2968 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2969 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2970 | (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2971 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2972 | [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2973 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2974 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2975 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2976 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2977 | (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2978 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2979 | [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>; |
Jim Grosbach | d83c9ea | 2012-04-20 23:30:14 +0000 | [diff] [blame] | 2980 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2981 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2982 | // Long shift by immediate. |
| 2983 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 2984 | string OpcodeStr, string Dt, |
Jim Grosbach | 4e41395 | 2011-12-07 00:02:17 +0000 | [diff] [blame] | 2985 | ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode> |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2986 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Jim Grosbach | 4e41395 | 2011-12-07 00:02:17 +0000 | [diff] [blame] | 2987 | (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2988 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2989 | [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2990 | (i32 imm:$SIMM))))]>; |
| 2991 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2992 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2993 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2994 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2995 | ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2996 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2997 | (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2998 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2999 | [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3000 | (i32 imm:$SIMM))))]>; |
| 3001 | |
| 3002 | // Shift right by immediate and accumulate, |
| 3003 | // both double- and quad-register. |
Jim Grosbach | e1d866e | 2012-04-23 21:00:49 +0000 | [diff] [blame] | 3004 | let TwoOperandAliasConstraint = "$Vm = $Vd" in { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3005 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3006 | Operand ImmTy, string OpcodeStr, string Dt, |
| 3007 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 3008 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3009 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 3010 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 3011 | [(set DPR:$Vd, (Ty (add DPR:$src1, |
| 3012 | (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3013 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3014 | Operand ImmTy, string OpcodeStr, string Dt, |
| 3015 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 3016 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3017 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 3018 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 3019 | [(set QPR:$Vd, (Ty (add QPR:$src1, |
| 3020 | (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>; |
Jim Grosbach | e1d866e | 2012-04-23 21:00:49 +0000 | [diff] [blame] | 3021 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3022 | |
| 3023 | // Shift by immediate and insert, |
| 3024 | // both double- and quad-register. |
Jim Grosbach | e1d866e | 2012-04-23 21:00:49 +0000 | [diff] [blame] | 3025 | let TwoOperandAliasConstraint = "$Vm = $Vd" in { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3026 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3027 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 3028 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 3029 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3030 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 3031 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 3032 | [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3033 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3034 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 3035 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 3036 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3037 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 3038 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 3039 | [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>; |
Jim Grosbach | e1d866e | 2012-04-23 21:00:49 +0000 | [diff] [blame] | 3040 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3041 | |
| 3042 | // Convert, with fractional bits immediate, |
| 3043 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3044 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3045 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3046 | SDPatternOperator IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3047 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 3048 | (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 3049 | IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 3050 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3051 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3052 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3053 | SDPatternOperator IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3054 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 3055 | (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 3056 | IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 3057 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3058 | |
| 3059 | //===----------------------------------------------------------------------===// |
| 3060 | // Multiclasses |
| 3061 | //===----------------------------------------------------------------------===// |
| 3062 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 3063 | // Abbreviations used in multiclass suffixes: |
| 3064 | // Q = quarter int (8 bit) elements |
| 3065 | // H = half int (16 bit) elements |
| 3066 | // S = single int (32 bit) elements |
| 3067 | // D = double int (64 bit) elements |
| 3068 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 3069 | // Neon 2-register vector operations and intrinsics. |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3070 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 3071 | // Neon 2-register comparisons. |
| 3072 | // source operand element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3073 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3074 | bits<5> op11_7, bit op4, string opc, string Dt, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3075 | string asm, SDNode OpNode> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3076 | // 64-bit vector types. |
| 3077 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3078 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3079 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3080 | [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3081 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3082 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3083 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3084 | [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3085 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3086 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3087 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3088 | [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3089 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3090 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3091 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 3092 | [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3093 | let Inst{10} = 1; // overwrite F = 1 |
| 3094 | } |
| 3095 | |
| 3096 | // 128-bit vector types. |
| 3097 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3098 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3099 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3100 | [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3101 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3102 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3103 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3104 | [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3105 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3106 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3107 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3108 | [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3109 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3110 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3111 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 3112 | [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3113 | let Inst{10} = 1; // overwrite F = 1 |
| 3114 | } |
| 3115 | } |
| 3116 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 3117 | |
| 3118 | // Neon 2-register vector intrinsics, |
| 3119 | // element sizes of 8, 16 and 32 bits: |
| 3120 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3121 | bits<5> op11_7, bit op4, |
| 3122 | InstrItinClass itinD, InstrItinClass itinQ, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3123 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 3124 | // 64-bit vector types. |
| 3125 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 3126 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
| 3127 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 3128 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
| 3129 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 3130 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
| 3131 | |
| 3132 | // 128-bit vector types. |
| 3133 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 3134 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
| 3135 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 3136 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
| 3137 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 3138 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
| 3139 | } |
| 3140 | |
| 3141 | |
| 3142 | // Neon Narrowing 2-register vector operations, |
| 3143 | // source operand element sizes of 16, 32 and 64 bits: |
| 3144 | multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3145 | bits<5> op11_7, bit op6, bit op4, |
| 3146 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3147 | SDNode OpNode> { |
| 3148 | def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 3149 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 3150 | v8i8, v8i16, OpNode>; |
| 3151 | def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 3152 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 3153 | v4i16, v4i32, OpNode>; |
| 3154 | def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 3155 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 3156 | v2i32, v2i64, OpNode>; |
| 3157 | } |
| 3158 | |
| 3159 | // Neon Narrowing 2-register vector intrinsics, |
| 3160 | // source operand element sizes of 16, 32 and 64 bits: |
| 3161 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3162 | bits<5> op11_7, bit op6, bit op4, |
| 3163 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3164 | SDPatternOperator IntOp> { |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 3165 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 3166 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 3167 | v8i8, v8i16, IntOp>; |
| 3168 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 3169 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 3170 | v4i16, v4i32, IntOp>; |
| 3171 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 3172 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 3173 | v2i32, v2i64, IntOp>; |
| 3174 | } |
| 3175 | |
| 3176 | |
| 3177 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 3178 | // source operand element sizes of 16, 32 and 64 bits: |
| 3179 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
| 3180 | string OpcodeStr, string Dt, SDNode OpNode> { |
| 3181 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 3182 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; |
| 3183 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 3184 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 3185 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 3186 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 3187 | } |
| 3188 | |
| 3189 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3190 | // Neon 3-register vector operations. |
| 3191 | |
| 3192 | // First with only element sizes of 8, 16 and 32 bits: |
| 3193 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3194 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3195 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3196 | string OpcodeStr, string Dt, |
| 3197 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3198 | // 64-bit vector types. |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3199 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3200 | OpcodeStr, !strconcat(Dt, "8"), |
| 3201 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3202 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3203 | OpcodeStr, !strconcat(Dt, "16"), |
| 3204 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3205 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3206 | OpcodeStr, !strconcat(Dt, "32"), |
| 3207 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3208 | |
| 3209 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3210 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3211 | OpcodeStr, !strconcat(Dt, "8"), |
| 3212 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3213 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3214 | OpcodeStr, !strconcat(Dt, "16"), |
| 3215 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3216 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3217 | OpcodeStr, !strconcat(Dt, "32"), |
| 3218 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3219 | } |
| 3220 | |
Jim Grosbach | 45755a7 | 2011-12-05 20:09:44 +0000 | [diff] [blame] | 3221 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> { |
Jim Grosbach | 422faab | 2011-12-05 20:12:26 +0000 | [diff] [blame] | 3222 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>; |
| 3223 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>; |
Jim Grosbach | 45755a7 | 2011-12-05 20:09:44 +0000 | [diff] [blame] | 3224 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>; |
Jim Grosbach | 422faab | 2011-12-05 20:12:26 +0000 | [diff] [blame] | 3225 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3226 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3227 | } |
| 3228 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3229 | // ....then also with element size 64 bits: |
| 3230 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3231 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3232 | string OpcodeStr, string Dt, |
| 3233 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3234 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3235 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3236 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3237 | OpcodeStr, !strconcat(Dt, "64"), |
| 3238 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3239 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3240 | OpcodeStr, !strconcat(Dt, "64"), |
| 3241 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3242 | } |
| 3243 | |
| 3244 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3245 | // Neon 3-register vector intrinsics. |
| 3246 | |
| 3247 | // First with only element sizes of 16 and 32 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3248 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3249 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3250 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3251 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3252 | SDPatternOperator IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3253 | // 64-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3254 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3255 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3256 | v4i16, v4i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3257 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3258 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3259 | v2i32, v2i32, IntOp, Commutable>; |
| 3260 | |
| 3261 | // 128-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3262 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3263 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3264 | v8i16, v8i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3265 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3266 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3267 | v4i32, v4i32, IntOp, Commutable>; |
| 3268 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3269 | multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 3270 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3271 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 3272 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3273 | SDPatternOperator IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3274 | // 64-bit vector types. |
| 3275 | def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16, |
| 3276 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3277 | v4i16, v4i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3278 | def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32, |
| 3279 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3280 | v2i32, v2i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3281 | |
| 3282 | // 128-bit vector types. |
| 3283 | def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
| 3284 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3285 | v8i16, v8i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3286 | def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
| 3287 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3288 | v4i32, v4i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3289 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3290 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3291 | multiclass N3VIntSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3292 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3293 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3294 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3295 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3296 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3297 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3298 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3299 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3300 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3301 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3302 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3303 | } |
| 3304 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3305 | // ....then also with element size of 8 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3306 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3307 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3308 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3309 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3310 | SDPatternOperator IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3311 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3312 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3313 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3314 | OpcodeStr, !strconcat(Dt, "8"), |
| 3315 | v8i8, v8i8, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3316 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3317 | OpcodeStr, !strconcat(Dt, "8"), |
| 3318 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3319 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3320 | multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 3321 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3322 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 3323 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3324 | SDPatternOperator IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3325 | : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3326 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3327 | def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16, |
| 3328 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3329 | v8i8, v8i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3330 | def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
| 3331 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3332 | v16i8, v16i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3333 | } |
| 3334 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3335 | |
| 3336 | // ....then also with element size of 64 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3337 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3338 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3339 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3340 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3341 | SDPatternOperator IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3342 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3343 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3344 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3345 | OpcodeStr, !strconcat(Dt, "64"), |
| 3346 | v1i64, v1i64, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3347 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3348 | OpcodeStr, !strconcat(Dt, "64"), |
| 3349 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3350 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3351 | multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 3352 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3353 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 3354 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3355 | SDPatternOperator IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3356 | : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3357 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3358 | def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32, |
| 3359 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3360 | v1i64, v1i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3361 | def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
| 3362 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3363 | v2i64, v2i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3364 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3365 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3366 | // Neon Narrowing 3-register vector intrinsics, |
| 3367 | // source operand element sizes of 16, 32 and 64 bits: |
| 3368 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3369 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3370 | SDPatternOperator IntOp, bit Commutable = 0> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3371 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 3372 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3373 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3374 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 3375 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3376 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3377 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 3378 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3379 | v2i32, v2i64, IntOp, Commutable>; |
| 3380 | } |
| 3381 | |
| 3382 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3383 | // Neon Long 3-register vector operations. |
| 3384 | |
| 3385 | multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3386 | InstrItinClass itin16, InstrItinClass itin32, |
| 3387 | string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3388 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3389 | def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16, |
| 3390 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3391 | v8i16, v8i8, OpNode, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3392 | def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3393 | OpcodeStr, !strconcat(Dt, "16"), |
| 3394 | v4i32, v4i16, OpNode, Commutable>; |
| 3395 | def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32, |
| 3396 | OpcodeStr, !strconcat(Dt, "32"), |
| 3397 | v2i64, v2i32, OpNode, Commutable>; |
| 3398 | } |
| 3399 | |
| 3400 | multiclass N3VLSL_HS<bit op24, bits<4> op11_8, |
| 3401 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3402 | SDNode OpNode> { |
| 3403 | def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr, |
| 3404 | !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 3405 | def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr, |
| 3406 | !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 3407 | } |
| 3408 | |
| 3409 | multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3410 | InstrItinClass itin16, InstrItinClass itin32, |
| 3411 | string OpcodeStr, string Dt, |
| 3412 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 3413 | def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16, |
| 3414 | OpcodeStr, !strconcat(Dt, "8"), |
| 3415 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3416 | def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3417 | OpcodeStr, !strconcat(Dt, "16"), |
| 3418 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 3419 | def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32, |
| 3420 | OpcodeStr, !strconcat(Dt, "32"), |
| 3421 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3422 | } |
| 3423 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3424 | // Neon Long 3-register vector intrinsics. |
| 3425 | |
| 3426 | // First with only element sizes of 16 and 32 bits: |
| 3427 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3428 | InstrItinClass itin16, InstrItinClass itin32, |
| 3429 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3430 | SDPatternOperator IntOp, bit Commutable = 0> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3431 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3432 | OpcodeStr, !strconcat(Dt, "16"), |
| 3433 | v4i32, v4i16, IntOp, Commutable>; |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3434 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3435 | OpcodeStr, !strconcat(Dt, "32"), |
| 3436 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3437 | } |
| 3438 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3439 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3440 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3441 | SDPatternOperator IntOp> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3442 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3443 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3444 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3445 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3446 | } |
| 3447 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3448 | // ....then also with element size of 8 bits: |
| 3449 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3450 | InstrItinClass itin16, InstrItinClass itin32, |
| 3451 | string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3452 | SDPatternOperator IntOp, bit Commutable = 0> |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3453 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3454 | IntOp, Commutable> { |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3455 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3456 | OpcodeStr, !strconcat(Dt, "8"), |
| 3457 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3458 | } |
| 3459 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3460 | // ....with explicit extend (VABDL). |
| 3461 | multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3462 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3463 | SDPatternOperator IntOp, SDNode ExtOp, bit Commutable = 0> { |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3464 | def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin, |
| 3465 | OpcodeStr, !strconcat(Dt, "8"), |
| 3466 | v8i16, v8i8, IntOp, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3467 | def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3468 | OpcodeStr, !strconcat(Dt, "16"), |
| 3469 | v4i32, v4i16, IntOp, ExtOp, Commutable>; |
| 3470 | def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin, |
| 3471 | OpcodeStr, !strconcat(Dt, "32"), |
| 3472 | v2i64, v2i32, IntOp, ExtOp, Commutable>; |
| 3473 | } |
| 3474 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3475 | |
| 3476 | // Neon Wide 3-register vector intrinsics, |
| 3477 | // source operand element sizes of 8, 16 and 32 bits: |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3478 | multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3479 | string OpcodeStr, string Dt, |
| 3480 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 3481 | def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4, |
| 3482 | OpcodeStr, !strconcat(Dt, "8"), |
| 3483 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 3484 | def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4, |
| 3485 | OpcodeStr, !strconcat(Dt, "16"), |
| 3486 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 3487 | def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4, |
| 3488 | OpcodeStr, !strconcat(Dt, "32"), |
| 3489 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3490 | } |
| 3491 | |
| 3492 | |
| 3493 | // Neon Multiply-Op vector operations, |
| 3494 | // element sizes of 8, 16 and 32 bits: |
| 3495 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3496 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3497 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3498 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3499 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3500 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3501 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3502 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3503 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3504 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3505 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3506 | |
| 3507 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3508 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3509 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3510 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3511 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3512 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3513 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3514 | } |
| 3515 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3516 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3517 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3518 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3519 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3520 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3521 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3522 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3523 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3524 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3525 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 3526 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3527 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3528 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 3529 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3530 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3531 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3532 | // Neon Intrinsic-Op vector operations, |
| 3533 | // element sizes of 8, 16 and 32 bits: |
| 3534 | multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3535 | InstrItinClass itinD, InstrItinClass itinQ, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3536 | string OpcodeStr, string Dt, SDPatternOperator IntOp, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3537 | SDNode OpNode> { |
| 3538 | // 64-bit vector types. |
| 3539 | def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD, |
| 3540 | OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>; |
| 3541 | def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD, |
| 3542 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>; |
| 3543 | def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD, |
| 3544 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>; |
| 3545 | |
| 3546 | // 128-bit vector types. |
| 3547 | def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ, |
| 3548 | OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>; |
| 3549 | def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ, |
| 3550 | OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>; |
| 3551 | def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ, |
| 3552 | OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>; |
| 3553 | } |
| 3554 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3555 | // Neon 3-argument intrinsics, |
| 3556 | // element sizes of 8, 16 and 32 bits: |
| 3557 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3558 | InstrItinClass itinD, InstrItinClass itinQ, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3559 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3560 | // 64-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3561 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3562 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3563 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3564 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3565 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3566 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3567 | |
| 3568 | // 128-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3569 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3570 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3571 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3572 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3573 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3574 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3575 | } |
| 3576 | |
| 3577 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3578 | // Neon Long Multiply-Op vector operations, |
| 3579 | // element sizes of 8, 16 and 32 bits: |
| 3580 | multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3581 | InstrItinClass itin16, InstrItinClass itin32, |
| 3582 | string OpcodeStr, string Dt, SDNode MulOp, |
| 3583 | SDNode OpNode> { |
| 3584 | def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr, |
| 3585 | !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>; |
| 3586 | def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr, |
| 3587 | !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>; |
| 3588 | def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr, |
| 3589 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3590 | } |
| 3591 | |
| 3592 | multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr, |
| 3593 | string Dt, SDNode MulOp, SDNode OpNode> { |
| 3594 | def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr, |
| 3595 | !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>; |
| 3596 | def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr, |
| 3597 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3598 | } |
| 3599 | |
| 3600 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3601 | // Neon Long 3-argument intrinsics. |
| 3602 | |
| 3603 | // First with only element sizes of 16 and 32 bits: |
| 3604 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3605 | InstrItinClass itin16, InstrItinClass itin32, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3606 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3607 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3608 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3609 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3610 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3611 | } |
| 3612 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3613 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3614 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3615 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3616 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3617 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3618 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3619 | } |
| 3620 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3621 | // ....then also with element size of 8 bits: |
| 3622 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3623 | InstrItinClass itin16, InstrItinClass itin32, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3624 | string OpcodeStr, string Dt, SDPatternOperator IntOp> |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3625 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { |
| 3626 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3627 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3628 | } |
| 3629 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3630 | // ....with explicit extend (VABAL). |
| 3631 | multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3632 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3633 | SDPatternOperator IntOp, SDNode ExtOp, SDNode OpNode> { |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3634 | def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin, |
| 3635 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, |
| 3636 | IntOp, ExtOp, OpNode>; |
| 3637 | def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin, |
| 3638 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, |
| 3639 | IntOp, ExtOp, OpNode>; |
| 3640 | def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin, |
| 3641 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, |
| 3642 | IntOp, ExtOp, OpNode>; |
| 3643 | } |
| 3644 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3645 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3646 | // Neon Pairwise long 2-register intrinsics, |
| 3647 | // element sizes of 8, 16 and 32 bits: |
| 3648 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3649 | bits<5> op11_7, bit op4, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3650 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3651 | // 64-bit vector types. |
| 3652 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3653 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3654 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3655 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3656 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3657 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3658 | |
| 3659 | // 128-bit vector types. |
| 3660 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3661 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3662 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3663 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3664 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3665 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3666 | } |
| 3667 | |
| 3668 | |
| 3669 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 3670 | // element sizes of 8, 16 and 32 bits: |
| 3671 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3672 | bits<5> op11_7, bit op4, |
Jim Grosbach | a4fba5e | 2012-07-10 00:51:13 +0000 | [diff] [blame] | 3673 | string OpcodeStr, string Dt, SDPatternOperator IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3674 | // 64-bit vector types. |
| 3675 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3676 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3677 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3678 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3679 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3680 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3681 | |
| 3682 | // 128-bit vector types. |
| 3683 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3684 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3685 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3686 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3687 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3688 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3689 | } |
| 3690 | |
| 3691 | |
| 3692 | // Neon 2-register vector shift by immediate, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3693 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3694 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3695 | multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3696 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3697 | SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3698 | // 64-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3699 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3700 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3701 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3702 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3703 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3704 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3705 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3706 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3707 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3708 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3709 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3710 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3711 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3712 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3713 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3714 | |
| 3715 | // 128-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3716 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3717 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3718 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3719 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3720 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3721 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3722 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3723 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3724 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3725 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3726 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3727 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3728 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
| 3729 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
| 3730 | // imm6 = xxxxxx |
| 3731 | } |
| 3732 | multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3733 | InstrItinClass itin, string OpcodeStr, string Dt, |
Jim Grosbach | 22378fd | 2012-04-05 07:23:53 +0000 | [diff] [blame] | 3734 | string baseOpc, SDNode OpNode> { |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3735 | // 64-bit vector types. |
| 3736 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3737 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
| 3738 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3739 | } |
| 3740 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3741 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
| 3742 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3743 | } |
| 3744 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3745 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
| 3746 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3747 | } |
| 3748 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
| 3749 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
| 3750 | // imm6 = xxxxxx |
| 3751 | |
| 3752 | // 128-bit vector types. |
| 3753 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3754 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
| 3755 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3756 | } |
| 3757 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3758 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
| 3759 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3760 | } |
| 3761 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3762 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
| 3763 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3764 | } |
| 3765 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3766 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3767 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3768 | } |
| 3769 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3770 | // Neon Shift-Accumulate vector operations, |
| 3771 | // element sizes of 8, 16, 32 and 64 bits: |
| 3772 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3773 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3774 | // 64-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3775 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3776 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3777 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3778 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3779 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3780 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3781 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3782 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3783 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3784 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3785 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3786 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3787 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3788 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3789 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3790 | |
| 3791 | // 128-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3792 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3793 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3794 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3795 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3796 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3797 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3798 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3799 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3800 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3801 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3802 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3803 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3804 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3805 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3806 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3807 | } |
| 3808 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3809 | // Neon Shift-Insert vector operations, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3810 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3811 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3812 | multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3813 | string OpcodeStr> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3814 | // 64-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3815 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3816 | N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3817 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3818 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3819 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3820 | N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3821 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3822 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3823 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3824 | N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3825 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3826 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3827 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3828 | N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3829 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3830 | |
| 3831 | // 128-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3832 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3833 | N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3834 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3835 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3836 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3837 | N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3838 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3839 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3840 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3841 | N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3842 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3843 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3844 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3845 | N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>; |
| 3846 | // imm6 = xxxxxx |
| 3847 | } |
| 3848 | multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3849 | string OpcodeStr> { |
| 3850 | // 64-bit vector types. |
| 3851 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3852 | N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> { |
| 3853 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3854 | } |
| 3855 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3856 | N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> { |
| 3857 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3858 | } |
| 3859 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3860 | N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> { |
| 3861 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3862 | } |
| 3863 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3864 | N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>; |
| 3865 | // imm6 = xxxxxx |
| 3866 | |
| 3867 | // 128-bit vector types. |
| 3868 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3869 | N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> { |
| 3870 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3871 | } |
| 3872 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3873 | N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> { |
| 3874 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3875 | } |
| 3876 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3877 | N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> { |
| 3878 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3879 | } |
| 3880 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3881 | N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3882 | // imm6 = xxxxxx |
| 3883 | } |
| 3884 | |
| 3885 | // Neon Shift Long operations, |
| 3886 | // element sizes of 8, 16, 32 bits: |
| 3887 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3888 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3889 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 3890 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3891 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3892 | } |
| 3893 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 3894 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3895 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3896 | } |
| 3897 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 3898 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3899 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3900 | } |
| 3901 | } |
| 3902 | |
| 3903 | // Neon Shift Narrow operations, |
| 3904 | // element sizes of 16, 32, 64 bits: |
| 3905 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3906 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3907 | SDNode OpNode> { |
| 3908 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3909 | OpcodeStr, !strconcat(Dt, "16"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3910 | v8i8, v8i16, shr_imm8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3911 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3912 | } |
| 3913 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3914 | OpcodeStr, !strconcat(Dt, "32"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3915 | v4i16, v4i32, shr_imm16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3916 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3917 | } |
| 3918 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3919 | OpcodeStr, !strconcat(Dt, "64"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3920 | v2i32, v2i64, shr_imm32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3921 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3922 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3923 | } |
| 3924 | |
| 3925 | //===----------------------------------------------------------------------===// |
| 3926 | // Instruction Definitions. |
| 3927 | //===----------------------------------------------------------------------===// |
| 3928 | |
| 3929 | // Vector Add Operations. |
| 3930 | |
| 3931 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3932 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3933 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3934 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3935 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3936 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3937 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3938 | // VADDL : Vector Add Long (Q = D + D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3939 | defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3940 | "vaddl", "s", add, sext, 1>; |
| 3941 | defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3942 | "vaddl", "u", add, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3943 | // VADDW : Vector Add Wide (Q = Q + D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3944 | defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>; |
| 3945 | defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3946 | // VHADD : Vector Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3947 | defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, |
| 3948 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3949 | "vhadd", "s", int_arm_neon_vhadds, 1>; |
| 3950 | defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, |
| 3951 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3952 | "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3953 | // VRHADD : Vector Rounding Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3954 | defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, |
| 3955 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3956 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
| 3957 | defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, |
| 3958 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3959 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3960 | // VQADD : Vector Saturating Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3961 | defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, |
| 3962 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3963 | "vqadd", "s", int_arm_neon_vqadds, 1>; |
| 3964 | defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, |
| 3965 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3966 | "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3967 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3968 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 3969 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3970 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3971 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 3972 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3973 | |
| 3974 | // Vector Multiply Operations. |
| 3975 | |
| 3976 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3977 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3978 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3979 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", |
| 3980 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; |
| 3981 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", |
| 3982 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3983 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3984 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3985 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3986 | v4f32, v4f32, fmul, 1>; |
Jim Grosbach | 45755a7 | 2011-12-05 20:09:44 +0000 | [diff] [blame] | 3987 | defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3988 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 3989 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 3990 | v2f32, fmul>; |
| 3991 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3992 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 3993 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 3994 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 3995 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3996 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3997 | (SubReg_i16_lane imm:$lane)))>; |
| 3998 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 3999 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 4000 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 4001 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4002 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4003 | (SubReg_i32_lane imm:$lane)))>; |
| 4004 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 4005 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 4006 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 4007 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4008 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4009 | (SubReg_i32_lane imm:$lane)))>; |
| 4010 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4011 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4012 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4013 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4014 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4015 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 4016 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4017 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4018 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4019 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 4020 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4021 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 4022 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4023 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4024 | (SubReg_i16_lane imm:$lane)))>; |
| 4025 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4026 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 4027 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4028 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 4029 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4030 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4031 | (SubReg_i32_lane imm:$lane)))>; |
| 4032 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4033 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4034 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, |
| 4035 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4036 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4037 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 4038 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4039 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4040 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4041 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 4042 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4043 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 4044 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4045 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4046 | (SubReg_i16_lane imm:$lane)))>; |
| 4047 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4048 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 4049 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4050 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 4051 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4052 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4053 | (SubReg_i32_lane imm:$lane)))>; |
| 4054 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4055 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4056 | defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 4057 | "vmull", "s", NEONvmulls, 1>; |
| 4058 | defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 4059 | "vmull", "u", NEONvmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4060 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4061 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4062 | defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>; |
| 4063 | defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4064 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4065 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 4066 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, |
| 4067 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; |
| 4068 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, |
| 4069 | "vqdmull", "s", int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4070 | |
| 4071 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 4072 | |
| 4073 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4074 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4075 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 4076 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4077 | v2f32, fmul_su, fadd_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4078 | Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4079 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4080 | v4f32, fmul_su, fadd_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4081 | Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4082 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4083 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 4084 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4085 | v2f32, fmul_su, fadd_mlx>, |
| 4086 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4087 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4088 | v4f32, v2f32, fmul_su, fadd_mlx>, |
| 4089 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4090 | |
| 4091 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4092 | (mul (v8i16 QPR:$src2), |
| 4093 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 4094 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4095 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4096 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4097 | (SubReg_i16_lane imm:$lane)))>; |
| 4098 | |
| 4099 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4100 | (mul (v4i32 QPR:$src2), |
| 4101 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 4102 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4103 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4104 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4105 | (SubReg_i32_lane imm:$lane)))>; |
| 4106 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4107 | def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1), |
| 4108 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4109 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4110 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 4111 | (v4f32 QPR:$src2), |
| 4112 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4113 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4114 | (SubReg_i32_lane imm:$lane)))>, |
| 4115 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4116 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4117 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4118 | defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 4119 | "vmlal", "s", NEONvmulls, add>; |
| 4120 | defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 4121 | "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4122 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4123 | defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>; |
| 4124 | defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4125 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4126 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 4127 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 4128 | "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4129 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4130 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4131 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 4132 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4133 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 4134 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4135 | v2f32, fmul_su, fsub_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4136 | Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4137 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4138 | v4f32, fmul_su, fsub_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4139 | Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4140 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4141 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 4142 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4143 | v2f32, fmul_su, fsub_mlx>, |
| 4144 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4145 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4146 | v4f32, v2f32, fmul_su, fsub_mlx>, |
| 4147 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4148 | |
| 4149 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4150 | (mul (v8i16 QPR:$src2), |
| 4151 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 4152 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4153 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4154 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4155 | (SubReg_i16_lane imm:$lane)))>; |
| 4156 | |
| 4157 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4158 | (mul (v4i32 QPR:$src2), |
| 4159 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 4160 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4161 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4162 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4163 | (SubReg_i32_lane imm:$lane)))>; |
| 4164 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4165 | def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1), |
| 4166 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4167 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 4168 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4169 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4170 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4171 | (SubReg_i32_lane imm:$lane)))>, |
| 4172 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4173 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4174 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4175 | defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 4176 | "vmlsl", "s", NEONvmulls, sub>; |
| 4177 | defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 4178 | "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4179 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4180 | defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>; |
| 4181 | defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 4182 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4183 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 4184 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 4185 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4186 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4187 | |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 4188 | // Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations. |
| 4189 | def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32", |
| 4190 | v2f32, fmul_su, fadd_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4191 | Requires<[HasVFP4,UseFusedMAC]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 4192 | |
| 4193 | def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32", |
| 4194 | v4f32, fmul_su, fadd_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4195 | Requires<[HasVFP4,UseFusedMAC]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 4196 | |
| 4197 | // Fused Vector Multiply Subtract (floating-point) |
| 4198 | def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32", |
| 4199 | v2f32, fmul_su, fsub_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4200 | Requires<[HasVFP4,UseFusedMAC]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 4201 | def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32", |
| 4202 | v4f32, fmul_su, fsub_mlx>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4203 | Requires<[HasVFP4,UseFusedMAC]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 4204 | |
Evan Cheng | 3aef2ff | 2012-04-10 21:40:28 +0000 | [diff] [blame] | 4205 | // Match @llvm.fma.* intrinsics |
Lang Hames | 7787800 | 2012-04-27 18:51:24 +0000 | [diff] [blame] | 4206 | def : Pat<(v2f32 (fma DPR:$Vn, DPR:$Vm, DPR:$src1)), |
Evan Cheng | 3aef2ff | 2012-04-10 21:40:28 +0000 | [diff] [blame] | 4207 | (VFMAfd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4208 | Requires<[HasVFP4]>; |
Lang Hames | 7787800 | 2012-04-27 18:51:24 +0000 | [diff] [blame] | 4209 | def : Pat<(v4f32 (fma QPR:$Vn, QPR:$Vm, QPR:$src1)), |
Evan Cheng | 3aef2ff | 2012-04-10 21:40:28 +0000 | [diff] [blame] | 4210 | (VFMAfq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 4211 | Requires<[HasVFP4]>; |
Lang Hames | 7787800 | 2012-04-27 18:51:24 +0000 | [diff] [blame] | 4212 | def : Pat<(v2f32 (fma (fneg DPR:$Vn), DPR:$Vm, DPR:$src1)), |
Evan Cheng | 14b4c03 | 2012-04-11 06:59:47 +0000 | [diff] [blame] | 4213 | (VFMSfd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
| 4214 | Requires<[HasVFP4]>; |
Lang Hames | 7787800 | 2012-04-27 18:51:24 +0000 | [diff] [blame] | 4215 | def : Pat<(v4f32 (fma (fneg QPR:$Vn), QPR:$Vm, QPR:$src1)), |
Evan Cheng | 14b4c03 | 2012-04-11 06:59:47 +0000 | [diff] [blame] | 4216 | (VFMSfq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
| 4217 | Requires<[HasVFP4]>; |
Evan Cheng | 3aef2ff | 2012-04-10 21:40:28 +0000 | [diff] [blame] | 4218 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4219 | // Vector Subtract Operations. |
| 4220 | |
| 4221 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4222 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4223 | "vsub", "i", sub, 0>; |
| 4224 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4225 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4226 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4227 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4228 | // VSUBL : Vector Subtract Long (Q = D - D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 4229 | defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 4230 | "vsubl", "s", sub, sext, 0>; |
| 4231 | defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 4232 | "vsubl", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4233 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 4234 | defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>; |
| 4235 | defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4236 | // VHSUB : Vector Halving Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4237 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4238 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4239 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4240 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4241 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4242 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4243 | // VQSUB : Vector Saturing Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4244 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4245 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4246 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4247 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4248 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4249 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4250 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4251 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 4252 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4253 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4254 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 4255 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4256 | |
| 4257 | // Vector Comparisons. |
| 4258 | |
| 4259 | // VCEQ : Vector Compare Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4260 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 4261 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4262 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4263 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4264 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4265 | NEONvceq, 1>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 4266 | |
Joel Jones | 48e841d | 2013-02-14 23:18:40 +0000 | [diff] [blame] | 4267 | let TwoOperandAliasConstraint = "$Vm = $Vd" in |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4268 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4269 | "$Vd, $Vm, #0", NEONvceqz>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 4270 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4271 | // VCGE : Vector Compare Greater Than or Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4272 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 4273 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4274 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4275 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; |
Johnny Chen | 69631b1 | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 4276 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, |
| 4277 | NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4278 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4279 | NEONvcge, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 4280 | |
Joel Jones | 48e841d | 2013-02-14 23:18:40 +0000 | [diff] [blame] | 4281 | let TwoOperandAliasConstraint = "$Vm = $Vd" in { |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4282 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4283 | "$Vd, $Vm, #0", NEONvcgez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4284 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4285 | "$Vd, $Vm, #0", NEONvclez>; |
Joel Jones | 48e841d | 2013-02-14 23:18:40 +0000 | [diff] [blame] | 4286 | } |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4287 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4288 | // VCGT : Vector Compare Greater Than |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4289 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 4290 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; |
| 4291 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 4292 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4293 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4294 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4295 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 4296 | NEONvcgt, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 4297 | |
Joel Jones | 48e841d | 2013-02-14 23:18:40 +0000 | [diff] [blame] | 4298 | let TwoOperandAliasConstraint = "$Vm = $Vd" in { |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4299 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4300 | "$Vd, $Vm, #0", NEONvcgtz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4301 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4302 | "$Vd, $Vm, #0", NEONvcltz>; |
Joel Jones | 48e841d | 2013-02-14 23:18:40 +0000 | [diff] [blame] | 4303 | } |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 4304 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4305 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4306 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", |
| 4307 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; |
| 4308 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", |
| 4309 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4310 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4311 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", |
| 4312 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
| 4313 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", |
| 4314 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4315 | // VTST : Vector Test Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4316 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 4317 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4318 | |
| 4319 | // Vector Bitwise Operations. |
| 4320 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4321 | def vnotd : PatFrag<(ops node:$in), |
| 4322 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; |
| 4323 | def vnotq : PatFrag<(ops node:$in), |
| 4324 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; |
Chris Lattner | b26fdcb | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 4325 | |
| 4326 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4327 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4328 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 4329 | v2i32, v2i32, and, 1>; |
| 4330 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 4331 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4332 | |
| 4333 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4334 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 4335 | v2i32, v2i32, xor, 1>; |
| 4336 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 4337 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4338 | |
| 4339 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4340 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 4341 | v2i32, v2i32, or, 1>; |
| 4342 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 4343 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4344 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4345 | def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4346 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4347 | IIC_VMOVImm, |
| 4348 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4349 | [(set DPR:$Vd, |
| 4350 | (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
| 4351 | let Inst{9} = SIMM{9}; |
| 4352 | } |
| 4353 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4354 | def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4355 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4356 | IIC_VMOVImm, |
| 4357 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4358 | [(set DPR:$Vd, |
| 4359 | (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4360 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4361 | } |
| 4362 | |
| 4363 | def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4364 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4365 | IIC_VMOVImm, |
| 4366 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4367 | [(set QPR:$Vd, |
| 4368 | (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
| 4369 | let Inst{9} = SIMM{9}; |
| 4370 | } |
| 4371 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4372 | def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4373 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4374 | IIC_VMOVImm, |
| 4375 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4376 | [(set QPR:$Vd, |
| 4377 | (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4378 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4379 | } |
| 4380 | |
| 4381 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4382 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Jim Grosbach | 2727930 | 2012-05-02 21:11:56 +0000 | [diff] [blame] | 4383 | let TwoOperandAliasConstraint = "$Vn = $Vd" in { |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4384 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4385 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 4386 | "vbic", "$Vd, $Vn, $Vm", "", |
| 4387 | [(set DPR:$Vd, (v2i32 (and DPR:$Vn, |
| 4388 | (vnotd DPR:$Vm))))]>; |
| 4389 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4390 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 4391 | "vbic", "$Vd, $Vn, $Vm", "", |
| 4392 | [(set QPR:$Vd, (v4i32 (and QPR:$Vn, |
| 4393 | (vnotq QPR:$Vm))))]>; |
Jim Grosbach | 2727930 | 2012-05-02 21:11:56 +0000 | [diff] [blame] | 4394 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4395 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4396 | def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4397 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4398 | IIC_VMOVImm, |
| 4399 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4400 | [(set DPR:$Vd, |
| 4401 | (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 4402 | let Inst{9} = SIMM{9}; |
| 4403 | } |
| 4404 | |
| 4405 | def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4406 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4407 | IIC_VMOVImm, |
| 4408 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4409 | [(set DPR:$Vd, |
| 4410 | (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 4411 | let Inst{10-9} = SIMM{10-9}; |
| 4412 | } |
| 4413 | |
| 4414 | def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4415 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4416 | IIC_VMOVImm, |
| 4417 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4418 | [(set QPR:$Vd, |
| 4419 | (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 4420 | let Inst{9} = SIMM{9}; |
| 4421 | } |
| 4422 | |
| 4423 | def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4424 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4425 | IIC_VMOVImm, |
| 4426 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4427 | [(set QPR:$Vd, |
| 4428 | (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 4429 | let Inst{10-9} = SIMM{10-9}; |
| 4430 | } |
| 4431 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4432 | // VORN : Vector Bitwise OR NOT |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4433 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4434 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 4435 | "vorn", "$Vd, $Vn, $Vm", "", |
| 4436 | [(set DPR:$Vd, (v2i32 (or DPR:$Vn, |
| 4437 | (vnotd DPR:$Vm))))]>; |
| 4438 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4439 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 4440 | "vorn", "$Vd, $Vn, $Vm", "", |
| 4441 | [(set QPR:$Vd, (v4i32 (or QPR:$Vn, |
| 4442 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4443 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4444 | // VMVN : Vector Bitwise NOT (Immediate) |
| 4445 | |
| 4446 | let isReMaterializable = 1 in { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4447 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4448 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4449 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4450 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 4451 | [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4452 | let Inst{9} = SIMM{9}; |
| 4453 | } |
| 4454 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4455 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4456 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4457 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 4458 | [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4459 | let Inst{9} = SIMM{9}; |
| 4460 | } |
| 4461 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4462 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4463 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4464 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 4465 | [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4466 | let Inst{11-8} = SIMM{11-8}; |
| 4467 | } |
| 4468 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4469 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4470 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4471 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 4472 | [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4473 | let Inst{11-8} = SIMM{11-8}; |
| 4474 | } |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4475 | } |
| 4476 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4477 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4478 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4479 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD, |
| 4480 | "vmvn", "$Vd, $Vm", "", |
| 4481 | [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4482 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4483 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD, |
| 4484 | "vmvn", "$Vd, $Vm", "", |
| 4485 | [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4486 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; |
| 4487 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4488 | |
| 4489 | // VBSL : Vector Bitwise Select |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4490 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4491 | (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 4492 | N3RegFrm, IIC_VCNTiD, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4493 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 4494 | [(set DPR:$Vd, |
| 4495 | (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>; |
Jim Grosbach | ced674e | 2012-09-21 00:18:20 +0000 | [diff] [blame] | 4496 | def : Pat<(v8i8 (int_arm_neon_vbsl (v8i8 DPR:$src1), |
| 4497 | (v8i8 DPR:$Vn), (v8i8 DPR:$Vm))), |
| 4498 | (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
| 4499 | Requires<[HasNEON]>; |
| 4500 | def : Pat<(v4i16 (int_arm_neon_vbsl (v4i16 DPR:$src1), |
| 4501 | (v4i16 DPR:$Vn), (v4i16 DPR:$Vm))), |
| 4502 | (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
| 4503 | Requires<[HasNEON]>; |
| 4504 | def : Pat<(v2i32 (int_arm_neon_vbsl (v2i32 DPR:$src1), |
| 4505 | (v2i32 DPR:$Vn), (v2i32 DPR:$Vm))), |
| 4506 | (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
| 4507 | Requires<[HasNEON]>; |
Evan Cheng | 6b61491 | 2012-10-10 23:06:34 +0000 | [diff] [blame] | 4508 | def : Pat<(v2f32 (int_arm_neon_vbsl (v2f32 DPR:$src1), |
| 4509 | (v2f32 DPR:$Vn), (v2f32 DPR:$Vm))), |
| 4510 | (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
| 4511 | Requires<[HasNEON]>; |
Jim Grosbach | 64ba635 | 2012-10-15 21:23:40 +0000 | [diff] [blame] | 4512 | def : Pat<(v1i64 (int_arm_neon_vbsl (v1i64 DPR:$src1), |
| 4513 | (v1i64 DPR:$Vn), (v1i64 DPR:$Vm))), |
| 4514 | (VBSLd DPR:$src1, DPR:$Vn, DPR:$Vm)>, |
| 4515 | Requires<[HasNEON]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4516 | |
| 4517 | def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd), |
| 4518 | (and DPR:$Vm, (vnotd DPR:$Vd)))), |
Jim Grosbach | ced674e | 2012-09-21 00:18:20 +0000 | [diff] [blame] | 4519 | (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>, |
| 4520 | Requires<[HasNEON]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4521 | |
Jim Grosbach | 64ba635 | 2012-10-15 21:23:40 +0000 | [diff] [blame] | 4522 | def : Pat<(v1i64 (or (and DPR:$Vn, DPR:$Vd), |
| 4523 | (and DPR:$Vm, (vnotd DPR:$Vd)))), |
| 4524 | (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>, |
| 4525 | Requires<[HasNEON]>; |
| 4526 | |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4527 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4528 | (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 4529 | N3RegFrm, IIC_VCNTiQ, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4530 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 4531 | [(set QPR:$Vd, |
| 4532 | (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4533 | |
Jim Grosbach | ced674e | 2012-09-21 00:18:20 +0000 | [diff] [blame] | 4534 | def : Pat<(v16i8 (int_arm_neon_vbsl (v16i8 QPR:$src1), |
| 4535 | (v16i8 QPR:$Vn), (v16i8 QPR:$Vm))), |
| 4536 | (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
| 4537 | Requires<[HasNEON]>; |
| 4538 | def : Pat<(v8i16 (int_arm_neon_vbsl (v8i16 QPR:$src1), |
| 4539 | (v8i16 QPR:$Vn), (v8i16 QPR:$Vm))), |
| 4540 | (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
| 4541 | Requires<[HasNEON]>; |
| 4542 | def : Pat<(v4i32 (int_arm_neon_vbsl (v4i32 QPR:$src1), |
| 4543 | (v4i32 QPR:$Vn), (v4i32 QPR:$Vm))), |
| 4544 | (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
| 4545 | Requires<[HasNEON]>; |
Evan Cheng | 6b61491 | 2012-10-10 23:06:34 +0000 | [diff] [blame] | 4546 | def : Pat<(v4f32 (int_arm_neon_vbsl (v4f32 QPR:$src1), |
| 4547 | (v4f32 QPR:$Vn), (v4f32 QPR:$Vm))), |
| 4548 | (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
| 4549 | Requires<[HasNEON]>; |
Jim Grosbach | 64ba635 | 2012-10-15 21:23:40 +0000 | [diff] [blame] | 4550 | def : Pat<(v2i64 (int_arm_neon_vbsl (v2i64 QPR:$src1), |
| 4551 | (v2i64 QPR:$Vn), (v2i64 QPR:$Vm))), |
| 4552 | (VBSLq QPR:$src1, QPR:$Vn, QPR:$Vm)>, |
| 4553 | Requires<[HasNEON]>; |
Jim Grosbach | ced674e | 2012-09-21 00:18:20 +0000 | [diff] [blame] | 4554 | |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4555 | def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd), |
| 4556 | (and QPR:$Vm, (vnotq QPR:$Vd)))), |
Jim Grosbach | ced674e | 2012-09-21 00:18:20 +0000 | [diff] [blame] | 4557 | (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>, |
| 4558 | Requires<[HasNEON]>; |
Jim Grosbach | 64ba635 | 2012-10-15 21:23:40 +0000 | [diff] [blame] | 4559 | def : Pat<(v2i64 (or (and QPR:$Vn, QPR:$Vd), |
| 4560 | (and QPR:$Vm, (vnotq QPR:$Vd)))), |
| 4561 | (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>, |
| 4562 | Requires<[HasNEON]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4563 | |
| 4564 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4565 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4566 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4567 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4568 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4569 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4570 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4571 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4572 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4573 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4574 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4575 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4576 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4577 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4578 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4579 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4580 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4581 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4582 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4583 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4584 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4585 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4586 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4587 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4588 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4589 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4590 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4591 | |
| 4592 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4593 | // for equivalent operations with different register constraints; it just |
| 4594 | // inserts copies. |
| 4595 | |
| 4596 | // Vector Absolute Differences. |
| 4597 | |
| 4598 | // VABD : Vector Absolute Difference |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4599 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 4600 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4601 | "vabd", "s", int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4602 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 4603 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4604 | "vabd", "u", int_arm_neon_vabdu, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4605 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4606 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4607 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4608 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4609 | |
| 4610 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4611 | defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, |
| 4612 | "vabdl", "s", int_arm_neon_vabds, zext, 1>; |
| 4613 | defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, |
| 4614 | "vabdl", "u", int_arm_neon_vabdu, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4615 | |
| 4616 | // VABA : Vector Absolute Difference and Accumulate |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4617 | defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 4618 | "vaba", "s", int_arm_neon_vabds, add>; |
| 4619 | defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 4620 | "vaba", "u", int_arm_neon_vabdu, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4621 | |
| 4622 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4623 | defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD, |
| 4624 | "vabal", "s", int_arm_neon_vabds, zext, add>; |
| 4625 | defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD, |
| 4626 | "vabal", "u", int_arm_neon_vabdu, zext, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4627 | |
| 4628 | // Vector Maximum and Minimum. |
| 4629 | |
| 4630 | // VMAX : Vector Maximum |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4631 | defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4632 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4633 | "vmax", "s", int_arm_neon_vmaxs, 1>; |
| 4634 | defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4635 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4636 | "vmax", "u", int_arm_neon_vmaxu, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4637 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4638 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4639 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4640 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4641 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4642 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
| 4643 | |
| 4644 | // VMIN : Vector Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4645 | defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, |
| 4646 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4647 | "vmin", "s", int_arm_neon_vmins, 1>; |
| 4648 | defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, |
| 4649 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4650 | "vmin", "u", int_arm_neon_vminu, 1>; |
| 4651 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4652 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4653 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4654 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4655 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4656 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4657 | |
| 4658 | // Vector Pairwise Operations. |
| 4659 | |
| 4660 | // VPADD : Vector Pairwise Add |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4661 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4662 | "vpadd", "i8", |
| 4663 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 4664 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4665 | "vpadd", "i16", |
| 4666 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 4667 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4668 | "vpadd", "i32", |
| 4669 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4670 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4671 | IIC_VPBIND, "vpadd", "f32", |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4672 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4673 | |
| 4674 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4675 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4676 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4677 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4678 | int_arm_neon_vpaddlu>; |
| 4679 | |
| 4680 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4681 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4682 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4683 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4684 | int_arm_neon_vpadalu>; |
| 4685 | |
| 4686 | // VPMAX : Vector Pairwise Maximum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4687 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4688 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4689 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4690 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4691 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4692 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4693 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4694 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4695 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4696 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4697 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4698 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4699 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4700 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4701 | |
| 4702 | // VPMIN : Vector Pairwise Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4703 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4704 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4705 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4706 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4707 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4708 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4709 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4710 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4711 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4712 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4713 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4714 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4715 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4716 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4717 | |
| 4718 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 4719 | |
| 4720 | // VRECPE : Vector Reciprocal Estimate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4721 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4722 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4723 | v2i32, v2i32, int_arm_neon_vrecpe>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4724 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4725 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4726 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4727 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4728 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4729 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4730 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4731 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4732 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4733 | |
| 4734 | // VRECPS : Vector Reciprocal Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4735 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4736 | IIC_VRECSD, "vrecps", "f32", |
| 4737 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4738 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4739 | IIC_VRECSQ, "vrecps", "f32", |
| 4740 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4741 | |
| 4742 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4743 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4744 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4745 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 4746 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4747 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4748 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 4749 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4750 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4751 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4752 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4753 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4754 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4755 | |
| 4756 | // VRSQRTS : Vector Reciprocal Square Root Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4757 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4758 | IIC_VRECSD, "vrsqrts", "f32", |
| 4759 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4760 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4761 | IIC_VRECSQ, "vrsqrts", "f32", |
| 4762 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4763 | |
| 4764 | // Vector Shifts. |
| 4765 | |
| 4766 | // VSHL : Vector Shift |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4767 | defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4768 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4769 | "vshl", "s", int_arm_neon_vshifts>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4770 | defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4771 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4772 | "vshl", "u", int_arm_neon_vshiftu>; |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4773 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4774 | // VSHL : Vector Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4775 | defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; |
| 4776 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4777 | // VSHR : Vector Shift Right (Immediate) |
Jim Grosbach | 22378fd | 2012-04-05 07:23:53 +0000 | [diff] [blame] | 4778 | defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", "VSHRs", |
| 4779 | NEONvshrs>; |
| 4780 | defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", "VSHRu", |
| 4781 | NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4782 | |
| 4783 | // VSHLL : Vector Shift Left Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4784 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 4785 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4786 | |
| 4787 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4788 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4789 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Jim Grosbach | 4e41395 | 2011-12-07 00:02:17 +0000 | [diff] [blame] | 4790 | ValueType OpTy, Operand ImmTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4791 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
Jim Grosbach | 4e41395 | 2011-12-07 00:02:17 +0000 | [diff] [blame] | 4792 | ResTy, OpTy, ImmTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4793 | let Inst{21-16} = op21_16; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4794 | let DecoderMethod = "DecodeVSHLMaxInstruction"; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4795 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4796 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 4797 | v8i16, v8i8, imm8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4798 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 4799 | v4i32, v4i16, imm16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4800 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Jim Grosbach | 3b8991c | 2011-12-07 01:07:24 +0000 | [diff] [blame] | 4801 | v2i64, v2i32, imm32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4802 | |
| 4803 | // VSHRN : Vector Shift Right and Narrow |
Evan Cheng | ef0ccad | 2010-10-01 21:48:06 +0000 | [diff] [blame] | 4804 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4805 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4806 | |
| 4807 | // VRSHL : Vector Rounding Shift |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4808 | defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4809 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4810 | "vrshl", "s", int_arm_neon_vrshifts>; |
| 4811 | defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4812 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4813 | "vrshl", "u", int_arm_neon_vrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4814 | // VRSHR : Vector Rounding Shift Right |
Jim Grosbach | 22378fd | 2012-04-05 07:23:53 +0000 | [diff] [blame] | 4815 | defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", "VRSHRs", |
| 4816 | NEONvrshrs>; |
| 4817 | defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", "VRSHRu", |
| 4818 | NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4819 | |
| 4820 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4821 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4822 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4823 | |
| 4824 | // VQSHL : Vector Saturating Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4825 | defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4826 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4827 | "vqshl", "s", int_arm_neon_vqshifts>; |
| 4828 | defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4829 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4830 | "vqshl", "u", int_arm_neon_vqshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4831 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4832 | defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>; |
| 4833 | defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>; |
| 4834 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4835 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4836 | defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4837 | |
| 4838 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4839 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4840 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4841 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4842 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4843 | |
| 4844 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4845 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4846 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4847 | |
| 4848 | // VQRSHL : Vector Saturating Rounding Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4849 | defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4850 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4851 | "vqrshl", "s", int_arm_neon_vqrshifts>; |
| 4852 | defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4853 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4854 | "vqrshl", "u", int_arm_neon_vqrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4855 | |
| 4856 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4857 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4858 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4859 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4860 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4861 | |
| 4862 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4863 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4864 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4865 | |
| 4866 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4867 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 4868 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4869 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4870 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 4871 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4872 | |
| 4873 | // VSLI : Vector Shift Left and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4874 | defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">; |
| 4875 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4876 | // VSRI : Vector Shift Right and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4877 | defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4878 | |
| 4879 | // Vector Absolute and Saturating Absolute. |
| 4880 | |
| 4881 | // VABS : Vector Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4882 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4883 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4884 | int_arm_neon_vabs>; |
Anton Korobeynikov | b1a392e | 2012-11-16 21:15:20 +0000 | [diff] [blame] | 4885 | def VABSfd : N2VD<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
| 4886 | "vabs", "f32", |
| 4887 | v2f32, v2f32, fabs>; |
| 4888 | def VABSfq : N2VQ<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
| 4889 | "vabs", "f32", |
| 4890 | v4f32, v4f32, fabs>; |
| 4891 | |
| 4892 | def : Pat<(v2f32 (int_arm_neon_vabs (v2f32 DPR:$src))), (VABSfd DPR:$src)>; |
| 4893 | def : Pat<(v4f32 (int_arm_neon_vabs (v4f32 QPR:$src))), (VABSfq QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4894 | |
| 4895 | // VQABS : Vector Saturating Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4896 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4897 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4898 | int_arm_neon_vqabs>; |
| 4899 | |
| 4900 | // Vector Negate. |
| 4901 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4902 | def vnegd : PatFrag<(ops node:$in), |
| 4903 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; |
| 4904 | def vnegq : PatFrag<(ops node:$in), |
| 4905 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4906 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4907 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4908 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm), |
| 4909 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4910 | [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4911 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4912 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm), |
| 4913 | IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4914 | [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4915 | |
Chris Lattner | 0a00ed9 | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 4916 | // VNEG : Vector Negate (integer) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4917 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 4918 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 4919 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 4920 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 4921 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 4922 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4923 | |
| 4924 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4925 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4926 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD, |
| 4927 | "vneg", "f32", "$Vd, $Vm", "", |
| 4928 | [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4929 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4930 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ, |
| 4931 | "vneg", "f32", "$Vd, $Vm", "", |
| 4932 | [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4933 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4934 | def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>; |
| 4935 | def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>; |
| 4936 | def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>; |
| 4937 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; |
| 4938 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; |
| 4939 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4940 | |
| 4941 | // VQNEG : Vector Saturating Negate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4942 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4943 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4944 | int_arm_neon_vqneg>; |
| 4945 | |
| 4946 | // Vector Bit Counting Operations. |
| 4947 | |
| 4948 | // VCLS : Vector Count Leading Sign Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4949 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4950 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4951 | int_arm_neon_vcls>; |
| 4952 | // VCLZ : Vector Count Leading Zeros |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4953 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4954 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Joel Jones | 06a6a30 | 2012-07-13 23:25:25 +0000 | [diff] [blame] | 4955 | ctlz>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4956 | // VCNT : Vector Count One Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4957 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4958 | IIC_VCNTiD, "vcnt", "8", |
Joel Jones | 7c82e6a | 2012-07-18 00:02:16 +0000 | [diff] [blame] | 4959 | v8i8, v8i8, ctpop>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4960 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4961 | IIC_VCNTiQ, "vcnt", "8", |
Joel Jones | 7c82e6a | 2012-07-18 00:02:16 +0000 | [diff] [blame] | 4962 | v16i8, v16i8, ctpop>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4963 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4964 | // Vector Swap |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4965 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
Jim Grosbach | a45e374 | 2012-03-30 18:53:01 +0000 | [diff] [blame] | 4966 | (outs DPR:$Vd, DPR:$Vm), (ins DPR:$in1, DPR:$in2), |
| 4967 | NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm", |
Lang Hames | 2cc494b | 2012-02-13 23:37:19 +0000 | [diff] [blame] | 4968 | []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4969 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
Jim Grosbach | a45e374 | 2012-03-30 18:53:01 +0000 | [diff] [blame] | 4970 | (outs QPR:$Vd, QPR:$Vm), (ins QPR:$in1, QPR:$in2), |
| 4971 | NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm", |
Lang Hames | 2cc494b | 2012-02-13 23:37:19 +0000 | [diff] [blame] | 4972 | []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4973 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4974 | // Vector Move Operations. |
| 4975 | |
| 4976 | // VMOV : Vector Move (Register) |
Owen Anderson | 43967a9 | 2011-07-15 18:46:47 +0000 | [diff] [blame] | 4977 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4978 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
| 4979 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4980 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4981 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4982 | // VMOV : Vector Move (Immediate) |
| 4983 | |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4984 | let isReMaterializable = 1 in { |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4985 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4986 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4987 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4988 | [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>; |
| 4989 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4990 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4991 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4992 | [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4993 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4994 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4995 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4996 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4997 | [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4998 | let Inst{9} = SIMM{9}; |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4999 | } |
| 5000 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5001 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 5002 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5003 | "vmov", "i16", "$Vd, $SIMM", "", |
| 5004 | [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 5005 | let Inst{9} = SIMM{9}; |
| 5006 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5007 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5008 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 5009 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5010 | "vmov", "i32", "$Vd, $SIMM", "", |
| 5011 | [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 5012 | let Inst{11-8} = SIMM{11-8}; |
| 5013 | } |
| 5014 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5015 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 5016 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5017 | "vmov", "i32", "$Vd, $SIMM", "", |
| 5018 | [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 5019 | let Inst{11-8} = SIMM{11-8}; |
| 5020 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5021 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5022 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 5023 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5024 | "vmov", "i64", "$Vd, $SIMM", "", |
| 5025 | [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>; |
| 5026 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 5027 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5028 | "vmov", "i64", "$Vd, $SIMM", "", |
| 5029 | [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>; |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 5030 | |
| 5031 | def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd), |
| 5032 | (ins nImmVMOVF32:$SIMM), IIC_VMOVImm, |
| 5033 | "vmov", "f32", "$Vd, $SIMM", "", |
| 5034 | [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>; |
| 5035 | def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd), |
| 5036 | (ins nImmVMOVF32:$SIMM), IIC_VMOVImm, |
| 5037 | "vmov", "f32", "$Vd, $SIMM", "", |
| 5038 | [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>; |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 5039 | } // isReMaterializable |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5040 | |
| 5041 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 5042 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 5043 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5044 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 5045 | IIC_VMOVSI, "vmov", "s8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5046 | [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V), |
| 5047 | imm:$lane))]> { |
| 5048 | let Inst{21} = lane{2}; |
| 5049 | let Inst{6-5} = lane{1-0}; |
| 5050 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 5051 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5052 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 5053 | IIC_VMOVSI, "vmov", "s16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5054 | [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V), |
| 5055 | imm:$lane))]> { |
| 5056 | let Inst{21} = lane{1}; |
| 5057 | let Inst{6} = lane{0}; |
| 5058 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 5059 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5060 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 5061 | IIC_VMOVSI, "vmov", "u8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5062 | [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V), |
| 5063 | imm:$lane))]> { |
| 5064 | let Inst{21} = lane{2}; |
| 5065 | let Inst{6-5} = lane{1-0}; |
| 5066 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 5067 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5068 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 5069 | IIC_VMOVSI, "vmov", "u16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5070 | [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V), |
| 5071 | imm:$lane))]> { |
| 5072 | let Inst{21} = lane{1}; |
| 5073 | let Inst{6} = lane{0}; |
| 5074 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 5075 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5076 | (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane), |
| 5077 | IIC_VMOVSI, "vmov", "32", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5078 | [(set GPR:$R, (extractelt (v2i32 DPR:$V), |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 5079 | imm:$lane))]>, |
| 5080 | Requires<[HasNEON, HasFastVGETLNi32]> { |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5081 | let Inst{21} = lane{0}; |
| 5082 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5083 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 5084 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 5085 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5086 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5087 | (SubReg_i8_lane imm:$lane))>; |
| 5088 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 5089 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5090 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5091 | (SubReg_i16_lane imm:$lane))>; |
| 5092 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 5093 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5094 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5095 | (SubReg_i8_lane imm:$lane))>; |
| 5096 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 5097 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5098 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5099 | (SubReg_i16_lane imm:$lane))>; |
| 5100 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 5101 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5102 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 5103 | (SubReg_i32_lane imm:$lane))>, |
| 5104 | Requires<[HasNEON, HasFastVGETLNi32]>; |
| 5105 | def : Pat<(extractelt (v2i32 DPR:$src), imm:$lane), |
| 5106 | (COPY_TO_REGCLASS |
| 5107 | (i32 (EXTRACT_SUBREG DPR:$src, (SSubReg_f32_reg imm:$lane))), GPR)>, |
| 5108 | Requires<[HasNEON, HasSlowVGETLNi32]>; |
| 5109 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 5110 | (COPY_TO_REGCLASS |
| 5111 | (i32 (EXTRACT_SUBREG QPR:$src, (SSubReg_f32_reg imm:$lane))), GPR)>, |
| 5112 | Requires<[HasNEON, HasSlowVGETLNi32]>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 5113 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 5114 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 5115 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5116 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 5117 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 5118 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5119 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5120 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5121 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5122 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5123 | |
| 5124 | |
| 5125 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 5126 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5127 | let Constraints = "$src1 = $V" in { |
| 5128 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5129 | (ins DPR:$src1, GPR:$R, VectorIndex8:$lane), |
| 5130 | IIC_VMOVISL, "vmov", "8", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5131 | [(set DPR:$V, (vector_insert (v8i8 DPR:$src1), |
| 5132 | GPR:$R, imm:$lane))]> { |
| 5133 | let Inst{21} = lane{2}; |
| 5134 | let Inst{6-5} = lane{1-0}; |
| 5135 | } |
| 5136 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5137 | (ins DPR:$src1, GPR:$R, VectorIndex16:$lane), |
| 5138 | IIC_VMOVISL, "vmov", "16", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5139 | [(set DPR:$V, (vector_insert (v4i16 DPR:$src1), |
| 5140 | GPR:$R, imm:$lane))]> { |
| 5141 | let Inst{21} = lane{1}; |
| 5142 | let Inst{6} = lane{0}; |
| 5143 | } |
| 5144 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 5145 | (ins DPR:$src1, GPR:$R, VectorIndex32:$lane), |
| 5146 | IIC_VMOVISL, "vmov", "32", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 5147 | [(set DPR:$V, (insertelt (v2i32 DPR:$src1), |
| 5148 | GPR:$R, imm:$lane))]> { |
| 5149 | let Inst{21} = lane{0}; |
| 5150 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5151 | } |
Jakob Stoklund Olesen | 17f42e0 | 2012-10-26 23:39:46 +0000 | [diff] [blame] | 5152 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
| 5153 | (v16i8 (INSERT_SUBREG QPR:$src1, |
| 5154 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
| 5155 | (DSubReg_i8_reg imm:$lane))), |
| 5156 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
| 5157 | (DSubReg_i8_reg imm:$lane)))>; |
| 5158 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
| 5159 | (v8i16 (INSERT_SUBREG QPR:$src1, |
| 5160 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
| 5161 | (DSubReg_i16_reg imm:$lane))), |
| 5162 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
| 5163 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5164 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
Jakob Stoklund Olesen | 17f42e0 | 2012-10-26 23:39:46 +0000 | [diff] [blame] | 5165 | (v4i32 (INSERT_SUBREG QPR:$src1, |
| 5166 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
| 5167 | (DSubReg_i32_reg imm:$lane))), |
| 5168 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
| 5169 | (DSubReg_i32_reg imm:$lane)))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5170 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 5171 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 5172 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 5173 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5174 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 5175 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 5176 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5177 | |
| 5178 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5179 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5180 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 5181 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5182 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 5183 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 5184 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 5185 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 5186 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 5187 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 5188 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 5189 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 5190 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 5191 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 5192 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 5193 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 5194 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 5195 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 5196 | |
| 5197 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 5198 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 5199 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 5200 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 5201 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 5202 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 5203 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 5204 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 5205 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 5206 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 5207 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 5208 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 5209 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5210 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 5211 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5212 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5213 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R), |
| 5214 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 5215 | [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5216 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5217 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R), |
| 5218 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 5219 | [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5220 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5221 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 5222 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 5223 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>, |
| 5224 | Requires<[HasNEON, HasFastVDUP32]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5225 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 5226 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 5227 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5228 | |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 5229 | // NEONvdup patterns for uarchs with fast VDUP.32. |
| 5230 | def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>, |
| 5231 | Requires<[HasNEON,HasFastVDUP32]>; |
Jim Grosbach | 958108a | 2011-03-11 20:44:08 +0000 | [diff] [blame] | 5232 | def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5233 | |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 5234 | // NEONvdup patterns for uarchs with slow VDUP.32 - use VMOVDRR instead. |
| 5235 | def : Pat<(v2i32 (NEONvdup (i32 GPR:$R))), (VMOVDRR GPR:$R, GPR:$R)>, |
| 5236 | Requires<[HasNEON,HasSlowVDUP32]>; |
| 5237 | def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VMOVDRR GPR:$R, GPR:$R)>, |
| 5238 | Requires<[HasNEON,HasSlowVDUP32]>; |
| 5239 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5240 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 5241 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 5242 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5243 | ValueType Ty, Operand IdxTy> |
| 5244 | : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 5245 | IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5246 | [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5247 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 5248 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5249 | ValueType ResTy, ValueType OpTy, Operand IdxTy> |
| 5250 | : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 5251 | IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 5252 | [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm), |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5253 | VectorIndex32:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5254 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 5255 | // Inst{19-16} is partially specified depending on the element size. |
| 5256 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5257 | def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> { |
| 5258 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 5259 | let Inst{19-17} = lane{2-0}; |
| 5260 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5261 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> { |
| 5262 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 5263 | let Inst{19-18} = lane{1-0}; |
| 5264 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5265 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> { |
| 5266 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 5267 | let Inst{19} = lane{0}; |
| 5268 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5269 | def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> { |
| 5270 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 5271 | let Inst{19-17} = lane{2-0}; |
| 5272 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5273 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> { |
| 5274 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 5275 | let Inst{19-18} = lane{1-0}; |
| 5276 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 5277 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> { |
| 5278 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 5279 | let Inst{19} = lane{0}; |
| 5280 | } |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 5281 | |
| 5282 | def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 5283 | (VDUPLN32d DPR:$Vm, imm:$lane)>; |
| 5284 | |
| 5285 | def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 5286 | (VDUPLN32q DPR:$Vm, imm:$lane)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5287 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 5288 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 5289 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 5290 | (DSubReg_i8_reg imm:$lane))), |
| 5291 | (SubReg_i8_lane imm:$lane)))>; |
| 5292 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 5293 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 5294 | (DSubReg_i16_reg imm:$lane))), |
| 5295 | (SubReg_i16_lane imm:$lane)))>; |
| 5296 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 5297 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 5298 | (DSubReg_i32_reg imm:$lane))), |
| 5299 | (SubReg_i32_lane imm:$lane)))>; |
| 5300 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 5301 | (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src, |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 5302 | (DSubReg_i32_reg imm:$lane))), |
| 5303 | (SubReg_i32_lane imm:$lane)))>; |
| 5304 | |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 5305 | def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 5306 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 5307 | def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 5308 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 5309 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5310 | // VMOVN : Vector Narrowing Move |
Evan Cheng | cae6a12 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 5311 | defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN, |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 5312 | "vmovn", "i", trunc>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5313 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5314 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 5315 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 5316 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 5317 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 5318 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 5319 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5320 | // VMOVL : Vector Lengthening Move |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 5321 | defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; |
| 5322 | defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; |
Bob Wilson | 1e9ccd6 | 2012-01-20 20:59:56 +0000 | [diff] [blame] | 5323 | def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>; |
| 5324 | def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>; |
| 5325 | def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5326 | |
| 5327 | // Vector Conversions. |
| 5328 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 5329 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 5330 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 5331 | v2i32, v2f32, fp_to_sint>; |
| 5332 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 5333 | v2i32, v2f32, fp_to_uint>; |
| 5334 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 5335 | v2f32, v2i32, sint_to_fp>; |
| 5336 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 5337 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 5338 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 5339 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 5340 | v4i32, v4f32, fp_to_sint>; |
| 5341 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 5342 | v4i32, v4f32, fp_to_uint>; |
| 5343 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 5344 | v4f32, v4i32, sint_to_fp>; |
| 5345 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 5346 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5347 | |
| 5348 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 5349 | let DecoderMethod = "DecodeVCVTD" in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5350 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5351 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5352 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5353 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5354 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5355 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5356 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5357 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 5358 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5359 | |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 5360 | let DecoderMethod = "DecodeVCVTQ" in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5361 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5362 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5363 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5364 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5365 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5366 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5367 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5368 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 5369 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5370 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 5371 | // VCVT : Vector Convert Between Half-Precision and Single-Precision. |
| 5372 | def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0, |
| 5373 | IIC_VUNAQ, "vcvt", "f16.f32", |
| 5374 | v4i16, v4f32, int_arm_neon_vcvtfp2hf>, |
| 5375 | Requires<[HasNEON, HasFP16]>; |
| 5376 | def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0, |
| 5377 | IIC_VUNAQ, "vcvt", "f32.f16", |
| 5378 | v4f32, v4i16, int_arm_neon_vcvthf2fp>, |
| 5379 | Requires<[HasNEON, HasFP16]>; |
| 5380 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 5381 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5382 | |
| 5383 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 5384 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5385 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5386 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd), |
| 5387 | (ins DPR:$Vm), IIC_VMOVD, |
| 5388 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5389 | [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5390 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5391 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd), |
| 5392 | (ins QPR:$Vm), IIC_VMOVQ, |
| 5393 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5394 | [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5395 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5396 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 5397 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 5398 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 5399 | def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5400 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5401 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 5402 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 5403 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 5404 | def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5405 | |
| 5406 | // VREV32 : Vector Reverse elements within 32-bit words |
| 5407 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5408 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5409 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd), |
| 5410 | (ins DPR:$Vm), IIC_VMOVD, |
| 5411 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5412 | [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5413 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5414 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd), |
| 5415 | (ins QPR:$Vm), IIC_VMOVQ, |
| 5416 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5417 | [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5418 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5419 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 5420 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5421 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5422 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 5423 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5424 | |
| 5425 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 5426 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5427 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5428 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd), |
| 5429 | (ins DPR:$Vm), IIC_VMOVD, |
| 5430 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5431 | [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5432 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5433 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd), |
| 5434 | (ins QPR:$Vm), IIC_VMOVQ, |
| 5435 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5436 | [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5437 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5438 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 5439 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5440 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5441 | // Other Vector Shuffles. |
| 5442 | |
Bob Wilson | 5e8b833 | 2011-01-07 04:59:04 +0000 | [diff] [blame] | 5443 | // Aligned extractions: really just dropping registers |
| 5444 | |
| 5445 | class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT> |
| 5446 | : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))), |
| 5447 | (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>; |
| 5448 | |
| 5449 | def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>; |
| 5450 | |
| 5451 | def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>; |
| 5452 | |
| 5453 | def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>; |
| 5454 | |
| 5455 | def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>; |
| 5456 | |
| 5457 | def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>; |
| 5458 | |
| 5459 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5460 | // VEXT : Vector Extract |
| 5461 | |
Jim Grosbach | 8e3c17a | 2012-04-20 23:46:33 +0000 | [diff] [blame] | 5462 | |
| 5463 | // All of these have a two-operand InstAlias. |
| 5464 | let TwoOperandAliasConstraint = "$Vn = $Vd" in { |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5465 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5466 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd), |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5467 | (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm, |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5468 | IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 5469 | [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn), |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5470 | (Ty DPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 5471 | bits<4> index; |
| 5472 | let Inst{11-8} = index{3-0}; |
| 5473 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5474 | |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5475 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5476 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd), |
Jim Grosbach | e40ab24 | 2011-12-02 22:57:57 +0000 | [diff] [blame] | 5477 | (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm, |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5478 | IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 5479 | [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn), |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5480 | (Ty QPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 5481 | bits<4> index; |
| 5482 | let Inst{11-8} = index{3-0}; |
| 5483 | } |
Jim Grosbach | 8e3c17a | 2012-04-20 23:46:33 +0000 | [diff] [blame] | 5484 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5485 | |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5486 | def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> { |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5487 | let Inst{11-8} = index{3-0}; |
| 5488 | } |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5489 | def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> { |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5490 | let Inst{11-9} = index{2-0}; |
| 5491 | let Inst{8} = 0b0; |
| 5492 | } |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5493 | def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> { |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5494 | let Inst{11-10} = index{1-0}; |
| 5495 | let Inst{9-8} = 0b00; |
| 5496 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 5497 | def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn), |
| 5498 | (v2f32 DPR:$Vm), |
| 5499 | (i32 imm:$index))), |
| 5500 | (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5501 | |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5502 | def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> { |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5503 | let Inst{11-8} = index{3-0}; |
| 5504 | } |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5505 | def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> { |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5506 | let Inst{11-9} = index{2-0}; |
| 5507 | let Inst{8} = 0b0; |
| 5508 | } |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5509 | def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> { |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5510 | let Inst{11-10} = index{1-0}; |
| 5511 | let Inst{9-8} = 0b00; |
| 5512 | } |
Jim Grosbach | 8759c3f | 2011-12-08 22:19:04 +0000 | [diff] [blame] | 5513 | def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> { |
Jim Grosbach | 587f506 | 2011-12-02 23:34:39 +0000 | [diff] [blame] | 5514 | let Inst{11} = index{0}; |
| 5515 | let Inst{10-8} = 0b000; |
| 5516 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 5517 | def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn), |
| 5518 | (v4f32 QPR:$Vm), |
| 5519 | (i32 imm:$index))), |
| 5520 | (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5521 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5522 | // VTRN : Vector Transpose |
| 5523 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5524 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 5525 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 5526 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5527 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5528 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 5529 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 5530 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5531 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5532 | // VUZP : Vector Unzip (Deinterleave) |
| 5533 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5534 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 5535 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
Jim Grosbach | 1835547 | 2012-04-11 17:40:18 +0000 | [diff] [blame] | 5536 | // vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm. |
| 5537 | def : NEONInstAlias<"vuzp${p}.32 $Dd, $Dm", |
| 5538 | (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5539 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5540 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 5541 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 5542 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5543 | |
| 5544 | // VZIP : Vector Zip (Interleave) |
| 5545 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5546 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 5547 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
Jim Grosbach | 6073b30 | 2012-04-11 16:53:25 +0000 | [diff] [blame] | 5548 | // vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm. |
| 5549 | def : NEONInstAlias<"vzip${p}.32 $Dd, $Dm", |
| 5550 | (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5551 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5552 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 5553 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 5554 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5555 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5556 | // Vector Table Lookup and Table Extension. |
| 5557 | |
| 5558 | // VTBL : Vector Table Lookup |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 5559 | let DecoderMethod = "DecodeTBLInstruction" in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5560 | def VTBL1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5561 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd), |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 5562 | (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1, |
| 5563 | "vtbl", "8", "$Vd, $Vn, $Vm", "", |
| 5564 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5565 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5566 | def VTBL2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5567 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd), |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 5568 | (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2, |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5569 | "vtbl", "8", "$Vd, $Vn, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5570 | def VTBL3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5571 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd), |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5572 | (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3, |
| 5573 | "vtbl", "8", "$Vd, $Vn, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5574 | def VTBL4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5575 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd), |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5576 | (ins VecListFourD:$Vn, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 5577 | NVTBLFrm, IIC_VTB4, |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5578 | "vtbl", "8", "$Vd, $Vn, $Vm", "", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5579 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5580 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5581 | def VTBL3Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5582 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5583 | def VTBL4Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5584 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5585 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5586 | // VTBX : Vector Table Extension |
| 5587 | def VTBX1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5588 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd), |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 5589 | (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1, |
| 5590 | "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5591 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1 |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 5592 | DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5593 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5594 | def VTBX2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5595 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd), |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 5596 | (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2, |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5597 | "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5598 | def VTBX3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5599 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd), |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5600 | (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 5601 | NVTBLFrm, IIC_VTBX3, |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5602 | "vtbx", "8", "$Vd, $Vn, $Vm", |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5603 | "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5604 | def VTBX4 |
Jim Grosbach | 60d99a5 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 5605 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), |
| 5606 | (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4, |
| 5607 | "vtbx", "8", "$Vd, $Vn, $Vm", |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5608 | "$orig = $Vd", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5609 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5610 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5611 | def VTBX3Pseudo |
| 5612 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5613 | IIC_VTBX3, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5614 | def VTBX4Pseudo |
| 5615 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5616 | IIC_VTBX4, "$orig = $dst", []>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 5617 | } // DecoderMethod = "DecodeTBLInstruction" |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5618 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5619 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 5620 | // NEON instructions for single-precision FP math |
| 5621 | //===----------------------------------------------------------------------===// |
| 5622 | |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5623 | class N2VSPat<SDNode OpNode, NeonI Inst> |
| 5624 | : NEONFPPat<(f32 (OpNode SPR:$a)), |
Bob Wilson | 1e6f596 | 2010-12-13 21:58:05 +0000 | [diff] [blame] | 5625 | (EXTRACT_SUBREG |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5626 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5627 | (INSERT_SUBREG |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5628 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5629 | SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5630 | |
| 5631 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 5632 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5633 | (EXTRACT_SUBREG |
| 5634 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5635 | (INSERT_SUBREG |
| 5636 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5637 | SPR:$a, ssub_0), |
| 5638 | (INSERT_SUBREG |
| 5639 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5640 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5641 | |
| 5642 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 5643 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5644 | (EXTRACT_SUBREG |
| 5645 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5646 | (INSERT_SUBREG |
| 5647 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5648 | SPR:$acc, ssub_0), |
| 5649 | (INSERT_SUBREG |
| 5650 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5651 | SPR:$a, ssub_0), |
| 5652 | (INSERT_SUBREG |
| 5653 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5654 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5655 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5656 | def : N3VSPat<fadd, VADDfd>; |
| 5657 | def : N3VSPat<fsub, VSUBfd>; |
| 5658 | def : N3VSPat<fmul, VMULfd>; |
| 5659 | def : N3VSMulOpPat<fmul, fadd, VMLAfd>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 5660 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5661 | def : N3VSMulOpPat<fmul, fsub, VMLSfd>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 5662 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 5663 | def : N3VSMulOpPat<fmul, fadd, VFMAfd>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 5664 | Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 5665 | def : N3VSMulOpPat<fmul, fsub, VFMSfd>, |
Evan Cheng | bee78fe | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 5666 | Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5667 | def : N2VSPat<fabs, VABSfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5668 | def : N2VSPat<fneg, VNEGfd>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5669 | def : N3VSPat<NEONfmax, VMAXfd>; |
| 5670 | def : N3VSPat<NEONfmin, VMINfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5671 | def : N2VSPat<arm_ftosi, VCVTf2sd>; |
| 5672 | def : N2VSPat<arm_ftoui, VCVTf2ud>; |
| 5673 | def : N2VSPat<arm_sitof, VCVTs2fd>; |
| 5674 | def : N2VSPat<arm_uitof, VCVTu2fd>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 5675 | |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 5676 | // Prefer VMOVDRR for i32 -> f32 bitcasts, it can write all DPR registers. |
| 5677 | def : Pat<(f32 (bitconvert GPR:$a)), |
| 5678 | (EXTRACT_SUBREG (VMOVDRR GPR:$a, GPR:$a), ssub_0)>, |
| 5679 | Requires<[HasNEON, DontUseVMOVSR]>; |
| 5680 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 5681 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5682 | // Non-Instruction Patterns |
| 5683 | //===----------------------------------------------------------------------===// |
| 5684 | |
| 5685 | // bit_convert |
| 5686 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5687 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 5688 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 5689 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 5690 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5691 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5692 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 5693 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 5694 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5695 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 5696 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5697 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5698 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 5699 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5700 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5701 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5702 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5703 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 5704 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5705 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5706 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 5707 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 5708 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 5709 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 5710 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 5711 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5712 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5713 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 5714 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 5715 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 5716 | |
| 5717 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5718 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 5719 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 5720 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 5721 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5722 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5723 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 5724 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 5725 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5726 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 5727 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5728 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5729 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 5730 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5731 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5732 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5733 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5734 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 5735 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5736 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5737 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5738 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 5739 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 5740 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 5741 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5742 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 5743 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 5744 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 5745 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 5746 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5747 | |
Arnold Schwaighofer | 2e750c1 | 2013-02-19 15:27:05 +0000 | [diff] [blame] | 5748 | // Fold extracting an element out of a v2i32 into a vfp register. |
| 5749 | def : Pat<(f32 (bitconvert (i32 (extractelt (v2i32 DPR:$src), imm:$lane)))), |
Arnold Schwaighofer | 909a0e0 | 2013-02-19 20:16:45 +0000 | [diff] [blame] | 5750 | (f32 (EXTRACT_SUBREG DPR:$src, (SSubReg_f32_reg imm:$lane)))>; |
Arnold Schwaighofer | 2e750c1 | 2013-02-19 15:27:05 +0000 | [diff] [blame] | 5751 | |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5752 | // Vector lengthening move with load, matching extending loads. |
| 5753 | |
| 5754 | // extload, zextload and sextload for a standard lengthening load. Example: |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5755 | // Lengthen_Single<"8", "i16", "8"> = |
| 5756 | // Pat<(v8i16 (extloadvi8 addrmode6:$addr)) |
| 5757 | // (VMOVLuv8i16 (VLD1d8 addrmode6:$addr, |
| 5758 | // (f64 (IMPLICIT_DEF)), (i32 0)))>; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5759 | multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> { |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5760 | let AddedComplexity = 10 in { |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5761 | def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5762 | (!cast<PatFrag>("extloadvi" # SrcTy) addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5763 | (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5764 | (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>; |
| 5765 | |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5766 | def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5767 | (!cast<PatFrag>("zextloadvi" # SrcTy) addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5768 | (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5769 | (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>; |
| 5770 | |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5771 | def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5772 | (!cast<PatFrag>("sextloadvi" # SrcTy) addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5773 | (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5774 | (!cast<Instruction>("VLD1d" # SrcTy) addrmode6:$addr))>; |
| 5775 | } |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5776 | } |
| 5777 | |
| 5778 | // extload, zextload and sextload for a lengthening load which only uses |
| 5779 | // half the lanes available. Example: |
| 5780 | // Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> = |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5781 | // Pat<(v4i16 (extloadvi8 addrmode6oneL32:$addr)), |
| 5782 | // (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd32 addrmode6oneL32:$addr, |
| 5783 | // (f64 (IMPLICIT_DEF)), (i32 0))), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5784 | // dsub_0)>; |
| 5785 | multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy, |
| 5786 | string InsnLanes, string InsnTy> { |
| 5787 | def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5788 | (!cast<PatFrag>("extloadv" # SrcTy) addrmode6oneL32:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5789 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5790 | (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5791 | dsub_0)>; |
| 5792 | def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5793 | (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6oneL32:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5794 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5795 | (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5796 | dsub_0)>; |
| 5797 | def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5798 | (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6oneL32:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5799 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5800 | (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5801 | dsub_0)>; |
| 5802 | } |
| 5803 | |
| 5804 | // extload, zextload and sextload for a lengthening load followed by another |
| 5805 | // lengthening load, to quadruple the initial length. |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5806 | // |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5807 | // Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32"> = |
| 5808 | // Pat<(v4i32 (extloadvi8 addrmode6oneL32:$addr)) |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 5809 | // (EXTRACT_SUBREG (VMOVLuv4i32 |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5810 | // (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd32 addrmode6oneL32:$addr, |
| 5811 | // (f64 (IMPLICIT_DEF)), |
| 5812 | // (i32 0))), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5813 | // dsub_0)), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5814 | // dsub_0)>; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5815 | multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy, |
| 5816 | string Insn1Lanes, string Insn1Ty, string Insn2Lanes, |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5817 | string Insn2Ty> { |
| 5818 | def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5819 | (!cast<PatFrag>("extloadv" # SrcTy) addrmode6oneL32:$addr)), |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5820 | (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty) |
| 5821 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5822 | (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5823 | dsub_0))>; |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5824 | def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5825 | (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6oneL32:$addr)), |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5826 | (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty) |
| 5827 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5828 | (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5829 | dsub_0))>; |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5830 | def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5831 | (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6oneL32:$addr)), |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5832 | (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty) |
| 5833 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5834 | (VLD1LNd32 addrmode6oneL32:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5835 | dsub_0))>; |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5836 | } |
| 5837 | |
| 5838 | // extload, zextload and sextload for a lengthening load followed by another |
| 5839 | // lengthening load, to quadruple the initial length, but which ends up only |
| 5840 | // requiring half the available lanes (a 64-bit outcome instead of a 128-bit). |
| 5841 | // |
| 5842 | // Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32"> = |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5843 | // Pat<(v2i32 (extloadvi8 addrmode6:$addr)) |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5844 | // (EXTRACT_SUBREG (VMOVLuv4i32 |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5845 | // (EXTRACT_SUBREG (VMOVLuv8i16 (VLD1LNd16 addrmode6:$addr, |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5846 | // (f64 (IMPLICIT_DEF)), (i32 0))), |
| 5847 | // dsub_0)), |
| 5848 | // dsub_0)>; |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5849 | multiclass Lengthen_HalfDouble<string DestLanes, string DestTy, string SrcTy, |
| 5850 | string Insn1Lanes, string Insn1Ty, string Insn2Lanes, |
| 5851 | string Insn2Ty> { |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5852 | def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5853 | (!cast<PatFrag>("extloadv" # SrcTy) addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5854 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty) |
| 5855 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5856 | (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5857 | dsub_0)), |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5858 | dsub_0)>; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5859 | def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5860 | (!cast<PatFrag>("zextloadv" # SrcTy) addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5861 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty) |
| 5862 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5863 | (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5864 | dsub_0)), |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5865 | dsub_0)>; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5866 | def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5867 | (!cast<PatFrag>("sextloadv" # SrcTy) addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5868 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty) |
| 5869 | (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty) |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5870 | (VLD1LNd16 addrmode6:$addr, (f64 (IMPLICIT_DEF)), (i32 0))), |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5871 | dsub_0)), |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5872 | dsub_0)>; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5873 | } |
| 5874 | |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5875 | defm : Lengthen_Single<"8", "i16", "8">; // v8i8 -> v8i16 |
| 5876 | defm : Lengthen_Single<"4", "i32", "16">; // v4i16 -> v4i32 |
| 5877 | defm : Lengthen_Single<"2", "i64", "32">; // v2i32 -> v2i64 |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5878 | |
| 5879 | defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16 |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5880 | defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32 |
| 5881 | |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5882 | // Double lengthening - v4i8 -> v4i16 -> v4i32 |
| 5883 | defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32">; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5884 | // v2i8 -> v2i16 -> v2i32 |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5885 | defm : Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32">; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5886 | // v2i16 -> v2i32 -> v2i64 |
James Molloy | 72aadc0 | 2012-04-17 08:18:00 +0000 | [diff] [blame] | 5887 | defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64">; |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5888 | |
| 5889 | // Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64 |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5890 | def : Pat<(v2i64 (extloadvi8 addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5891 | (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16 |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5892 | (VLD1LNd16 addrmode6:$addr, |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5893 | (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>; |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5894 | def : Pat<(v2i64 (zextloadvi8 addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5895 | (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16 |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5896 | (VLD1LNd16 addrmode6:$addr, |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5897 | (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>; |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5898 | def : Pat<(v2i64 (sextloadvi8 addrmode6:$addr)), |
James Molloy | 873fd5f | 2012-02-20 09:24:05 +0000 | [diff] [blame] | 5899 | (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16 |
Tim Northover | e0b464f | 2012-08-13 09:06:31 +0000 | [diff] [blame] | 5900 | (VLD1LNd16 addrmode6:$addr, |
Tim Northover | 37abe8d | 2012-04-26 08:46:29 +0000 | [diff] [blame] | 5901 | (f64 (IMPLICIT_DEF)), (i32 0))), dsub_0)), dsub_0))>; |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5902 | |
| 5903 | //===----------------------------------------------------------------------===// |
| 5904 | // Assembler aliases |
| 5905 | // |
Jim Grosbach | 485d8bf | 2011-12-13 20:08:32 +0000 | [diff] [blame] | 5906 | |
Jim Grosbach | 21d7fb8 | 2011-12-09 23:34:09 +0000 | [diff] [blame] | 5907 | def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn", |
| 5908 | (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>; |
| 5909 | def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn", |
| 5910 | (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>; |
| 5911 | |
Jim Grosbach | 4332983 | 2011-12-09 21:46:04 +0000 | [diff] [blame] | 5912 | // VAND/VBIC/VEOR/VORR accept but do not require a type suffix. |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5913 | defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5914 | (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5915 | defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5916 | (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5917 | defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | 4332983 | 2011-12-09 21:46:04 +0000 | [diff] [blame] | 5918 | (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5919 | defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | 4332983 | 2011-12-09 21:46:04 +0000 | [diff] [blame] | 5920 | (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5921 | defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5922 | (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5923 | defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5924 | (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5925 | defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5926 | (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5927 | defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm", |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5928 | (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5929 | // ... two-operand aliases |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5930 | defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm", |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5931 | (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5932 | defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm", |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5933 | (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5934 | defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm", |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5935 | (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5936 | defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm", |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5937 | (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5938 | defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm", |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5939 | (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 5940 | defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm", |
Jim Grosbach | 9fa0a74 | 2011-12-07 23:08:12 +0000 | [diff] [blame] | 5941 | (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5942 | |
Jim Grosbach | 872eedb | 2011-12-02 22:01:52 +0000 | [diff] [blame] | 5943 | // VLD1 single-lane pseudo-instructions. These need special handling for |
| 5944 | // the lane index that an InstAlias can't handle, so we use these instead. |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5945 | def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5946 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5947 | def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5948 | (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5949 | def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5950 | (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 872eedb | 2011-12-02 22:01:52 +0000 | [diff] [blame] | 5951 | |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5952 | def VLD1LNdWB_fixed_Asm_8 : |
| 5953 | NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5954 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5955 | def VLD1LNdWB_fixed_Asm_16 : |
| 5956 | NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5957 | (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5958 | def VLD1LNdWB_fixed_Asm_32 : |
| 5959 | NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5960 | (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5961 | def VLD1LNdWB_register_Asm_8 : |
| 5962 | NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm", |
Jim Grosbach | 872eedb | 2011-12-02 22:01:52 +0000 | [diff] [blame] | 5963 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, |
| 5964 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5965 | def VLD1LNdWB_register_Asm_16 : |
| 5966 | NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5967 | (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 872eedb | 2011-12-02 22:01:52 +0000 | [diff] [blame] | 5968 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5969 | def VLD1LNdWB_register_Asm_32 : |
| 5970 | NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5971 | (ins VecListOneDWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 872eedb | 2011-12-02 22:01:52 +0000 | [diff] [blame] | 5972 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 84defb5 | 2011-12-02 22:34:51 +0000 | [diff] [blame] | 5973 | |
| 5974 | |
| 5975 | // VST1 single-lane pseudo-instructions. These need special handling for |
| 5976 | // the lane index that an InstAlias can't handle, so we use these instead. |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5977 | def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5978 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5979 | def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5980 | (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5981 | def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5982 | (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 84defb5 | 2011-12-02 22:34:51 +0000 | [diff] [blame] | 5983 | |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5984 | def VST1LNdWB_fixed_Asm_8 : |
| 5985 | NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5986 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5987 | def VST1LNdWB_fixed_Asm_16 : |
| 5988 | NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5989 | (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5990 | def VST1LNdWB_fixed_Asm_32 : |
| 5991 | NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5992 | (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5993 | def VST1LNdWB_register_Asm_8 : |
| 5994 | NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm", |
Jim Grosbach | 84defb5 | 2011-12-02 22:34:51 +0000 | [diff] [blame] | 5995 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, |
| 5996 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 5997 | def VST1LNdWB_register_Asm_16 : |
| 5998 | NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 5999 | (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 84defb5 | 2011-12-02 22:34:51 +0000 | [diff] [blame] | 6000 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6001 | def VST1LNdWB_register_Asm_32 : |
| 6002 | NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6003 | (ins VecListOneDWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 84defb5 | 2011-12-02 22:34:51 +0000 | [diff] [blame] | 6004 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 1ceef1a | 2011-12-07 01:50:36 +0000 | [diff] [blame] | 6005 | |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6006 | // VLD2 single-lane pseudo-instructions. These need special handling for |
| 6007 | // the lane index that an InstAlias can't handle, so we use these instead. |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6008 | def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6009 | (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6010 | def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6011 | (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6012 | def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6013 | (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6014 | def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr", |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 6015 | (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6016 | def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr", |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 6017 | (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6018 | |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6019 | def VLD2LNdWB_fixed_Asm_8 : |
| 6020 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6021 | (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6022 | def VLD2LNdWB_fixed_Asm_16 : |
| 6023 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6024 | (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6025 | def VLD2LNdWB_fixed_Asm_32 : |
| 6026 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6027 | (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6028 | def VLD2LNqWB_fixed_Asm_16 : |
| 6029 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!", |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 6030 | (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6031 | def VLD2LNqWB_fixed_Asm_32 : |
| 6032 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!", |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 6033 | (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6034 | def VLD2LNdWB_register_Asm_8 : |
| 6035 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm", |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6036 | (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, |
| 6037 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6038 | def VLD2LNdWB_register_Asm_16 : |
| 6039 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6040 | (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6041 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6042 | def VLD2LNdWB_register_Asm_32 : |
| 6043 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6044 | (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6045 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6046 | def VLD2LNqWB_register_Asm_16 : |
| 6047 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm", |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 6048 | (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, |
| 6049 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6050 | def VLD2LNqWB_register_Asm_32 : |
| 6051 | NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm", |
Jim Grosbach | 95fad1c | 2011-12-20 19:21:26 +0000 | [diff] [blame] | 6052 | (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, |
| 6053 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6054 | |
| 6055 | |
| 6056 | // VST2 single-lane pseudo-instructions. These need special handling for |
| 6057 | // the lane index that an InstAlias can't handle, so we use these instead. |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6058 | def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6059 | (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6060 | def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6061 | (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6062 | def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6063 | (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6064 | def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr", |
Jim Grosbach | 5b48431 | 2011-12-20 20:46:29 +0000 | [diff] [blame] | 6065 | (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6066 | def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr", |
Jim Grosbach | 5b48431 | 2011-12-20 20:46:29 +0000 | [diff] [blame] | 6067 | (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6068 | |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6069 | def VST2LNdWB_fixed_Asm_8 : |
| 6070 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6071 | (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6072 | def VST2LNdWB_fixed_Asm_16 : |
| 6073 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6074 | (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6075 | def VST2LNdWB_fixed_Asm_32 : |
| 6076 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6077 | (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6078 | def VST2LNqWB_fixed_Asm_16 : |
| 6079 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!", |
Jim Grosbach | 5b48431 | 2011-12-20 20:46:29 +0000 | [diff] [blame] | 6080 | (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6081 | def VST2LNqWB_fixed_Asm_32 : |
| 6082 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!", |
Jim Grosbach | 5b48431 | 2011-12-20 20:46:29 +0000 | [diff] [blame] | 6083 | (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6084 | def VST2LNdWB_register_Asm_8 : |
| 6085 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm", |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6086 | (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, |
| 6087 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6088 | def VST2LNdWB_register_Asm_16 : |
| 6089 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6090 | (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6091 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6092 | def VST2LNdWB_register_Asm_32 : |
| 6093 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm", |
Jim Grosbach | 799ca9d | 2011-12-14 23:35:06 +0000 | [diff] [blame] | 6094 | (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6095 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6096 | def VST2LNqWB_register_Asm_16 : |
| 6097 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm", |
Jim Grosbach | 5b48431 | 2011-12-20 20:46:29 +0000 | [diff] [blame] | 6098 | (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, |
| 6099 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6100 | def VST2LNqWB_register_Asm_32 : |
| 6101 | NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm", |
Jim Grosbach | 5b48431 | 2011-12-20 20:46:29 +0000 | [diff] [blame] | 6102 | (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, |
| 6103 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 9b1b390 | 2011-12-14 23:25:46 +0000 | [diff] [blame] | 6104 | |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6105 | // VLD3 all-lanes pseudo-instructions. These need special handling for |
| 6106 | // the lane index that an InstAlias can't handle, so we use these instead. |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6107 | def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr", |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6108 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6109 | def VLD3DUPdAsm_16: NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr", |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6110 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6111 | def VLD3DUPdAsm_32: NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr", |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6112 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6113 | def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr", |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6114 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6115 | def VLD3DUPqAsm_16: NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr", |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6116 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6117 | def VLD3DUPqAsm_32: NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr", |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 6118 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6119 | |
| 6120 | def VLD3DUPdWB_fixed_Asm_8 : |
| 6121 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!", |
| 6122 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6123 | def VLD3DUPdWB_fixed_Asm_16 : |
| 6124 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!", |
| 6125 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6126 | def VLD3DUPdWB_fixed_Asm_32 : |
| 6127 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!", |
| 6128 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6129 | def VLD3DUPqWB_fixed_Asm_8 : |
| 6130 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!", |
| 6131 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6132 | def VLD3DUPqWB_fixed_Asm_16 : |
| 6133 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!", |
| 6134 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6135 | def VLD3DUPqWB_fixed_Asm_32 : |
| 6136 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!", |
| 6137 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6138 | def VLD3DUPdWB_register_Asm_8 : |
| 6139 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm", |
| 6140 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, |
| 6141 | rGPR:$Rm, pred:$p)>; |
| 6142 | def VLD3DUPdWB_register_Asm_16 : |
| 6143 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm", |
| 6144 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, |
| 6145 | rGPR:$Rm, pred:$p)>; |
| 6146 | def VLD3DUPdWB_register_Asm_32 : |
| 6147 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm", |
| 6148 | (ins VecListThreeDAllLanes:$list, addrmode6:$addr, |
| 6149 | rGPR:$Rm, pred:$p)>; |
| 6150 | def VLD3DUPqWB_register_Asm_8 : |
| 6151 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm", |
| 6152 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, |
| 6153 | rGPR:$Rm, pred:$p)>; |
| 6154 | def VLD3DUPqWB_register_Asm_16 : |
| 6155 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm", |
| 6156 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, |
| 6157 | rGPR:$Rm, pred:$p)>; |
| 6158 | def VLD3DUPqWB_register_Asm_32 : |
| 6159 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm", |
| 6160 | (ins VecListThreeQAllLanes:$list, addrmode6:$addr, |
| 6161 | rGPR:$Rm, pred:$p)>; |
| 6162 | |
Jim Grosbach | 8b31f95 | 2012-01-23 19:39:08 +0000 | [diff] [blame] | 6163 | |
Jim Grosbach | 3a678af | 2012-01-23 21:53:26 +0000 | [diff] [blame] | 6164 | // VLD3 single-lane pseudo-instructions. These need special handling for |
| 6165 | // the lane index that an InstAlias can't handle, so we use these instead. |
| 6166 | def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr", |
| 6167 | (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6168 | def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr", |
| 6169 | (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6170 | def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr", |
| 6171 | (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6172 | def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr", |
| 6173 | (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6174 | def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr", |
| 6175 | (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6176 | |
| 6177 | def VLD3LNdWB_fixed_Asm_8 : |
| 6178 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!", |
| 6179 | (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6180 | def VLD3LNdWB_fixed_Asm_16 : |
| 6181 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!", |
| 6182 | (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6183 | def VLD3LNdWB_fixed_Asm_32 : |
| 6184 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!", |
| 6185 | (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6186 | def VLD3LNqWB_fixed_Asm_16 : |
| 6187 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!", |
| 6188 | (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6189 | def VLD3LNqWB_fixed_Asm_32 : |
| 6190 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!", |
| 6191 | (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6192 | def VLD3LNdWB_register_Asm_8 : |
| 6193 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm", |
| 6194 | (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, |
| 6195 | rGPR:$Rm, pred:$p)>; |
| 6196 | def VLD3LNdWB_register_Asm_16 : |
| 6197 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm", |
| 6198 | (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, |
| 6199 | rGPR:$Rm, pred:$p)>; |
| 6200 | def VLD3LNdWB_register_Asm_32 : |
| 6201 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm", |
| 6202 | (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, |
| 6203 | rGPR:$Rm, pred:$p)>; |
| 6204 | def VLD3LNqWB_register_Asm_16 : |
| 6205 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm", |
| 6206 | (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, |
| 6207 | rGPR:$Rm, pred:$p)>; |
| 6208 | def VLD3LNqWB_register_Asm_32 : |
| 6209 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm", |
| 6210 | (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, |
| 6211 | rGPR:$Rm, pred:$p)>; |
| 6212 | |
Jim Grosbach | 7b426ce | 2012-01-24 00:12:39 +0000 | [diff] [blame] | 6213 | // VLD3 multiple structure pseudo-instructions. These need special handling for |
Jim Grosbach | c387fc6 | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 6214 | // the vector operands that the normal instructions don't yet model. |
| 6215 | // FIXME: Remove these when the register classes and instructions are updated. |
| 6216 | def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr", |
| 6217 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6218 | def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr", |
| 6219 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6220 | def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr", |
| 6221 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6222 | def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr", |
| 6223 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6224 | def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr", |
| 6225 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6226 | def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr", |
| 6227 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6228 | |
| 6229 | def VLD3dWB_fixed_Asm_8 : |
| 6230 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!", |
| 6231 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6232 | def VLD3dWB_fixed_Asm_16 : |
| 6233 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!", |
| 6234 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6235 | def VLD3dWB_fixed_Asm_32 : |
| 6236 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!", |
| 6237 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6238 | def VLD3qWB_fixed_Asm_8 : |
| 6239 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!", |
| 6240 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6241 | def VLD3qWB_fixed_Asm_16 : |
| 6242 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!", |
| 6243 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6244 | def VLD3qWB_fixed_Asm_32 : |
| 6245 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!", |
| 6246 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6247 | def VLD3dWB_register_Asm_8 : |
| 6248 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm", |
| 6249 | (ins VecListThreeD:$list, addrmode6:$addr, |
| 6250 | rGPR:$Rm, pred:$p)>; |
| 6251 | def VLD3dWB_register_Asm_16 : |
| 6252 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm", |
| 6253 | (ins VecListThreeD:$list, addrmode6:$addr, |
| 6254 | rGPR:$Rm, pred:$p)>; |
| 6255 | def VLD3dWB_register_Asm_32 : |
| 6256 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm", |
| 6257 | (ins VecListThreeD:$list, addrmode6:$addr, |
| 6258 | rGPR:$Rm, pred:$p)>; |
| 6259 | def VLD3qWB_register_Asm_8 : |
| 6260 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm", |
| 6261 | (ins VecListThreeQ:$list, addrmode6:$addr, |
| 6262 | rGPR:$Rm, pred:$p)>; |
| 6263 | def VLD3qWB_register_Asm_16 : |
| 6264 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm", |
| 6265 | (ins VecListThreeQ:$list, addrmode6:$addr, |
| 6266 | rGPR:$Rm, pred:$p)>; |
| 6267 | def VLD3qWB_register_Asm_32 : |
| 6268 | NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm", |
| 6269 | (ins VecListThreeQ:$list, addrmode6:$addr, |
| 6270 | rGPR:$Rm, pred:$p)>; |
| 6271 | |
Jim Grosbach | 4adb182 | 2012-01-24 00:07:41 +0000 | [diff] [blame] | 6272 | // VST3 single-lane pseudo-instructions. These need special handling for |
| 6273 | // the lane index that an InstAlias can't handle, so we use these instead. |
| 6274 | def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr", |
| 6275 | (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6276 | def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr", |
| 6277 | (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6278 | def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr", |
| 6279 | (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6280 | def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr", |
| 6281 | (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6282 | def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr", |
| 6283 | (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6284 | |
| 6285 | def VST3LNdWB_fixed_Asm_8 : |
| 6286 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!", |
| 6287 | (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6288 | def VST3LNdWB_fixed_Asm_16 : |
| 6289 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!", |
| 6290 | (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6291 | def VST3LNdWB_fixed_Asm_32 : |
| 6292 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!", |
| 6293 | (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6294 | def VST3LNqWB_fixed_Asm_16 : |
| 6295 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!", |
| 6296 | (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6297 | def VST3LNqWB_fixed_Asm_32 : |
| 6298 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!", |
| 6299 | (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6300 | def VST3LNdWB_register_Asm_8 : |
| 6301 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm", |
| 6302 | (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, |
| 6303 | rGPR:$Rm, pred:$p)>; |
| 6304 | def VST3LNdWB_register_Asm_16 : |
| 6305 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm", |
| 6306 | (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, |
| 6307 | rGPR:$Rm, pred:$p)>; |
| 6308 | def VST3LNdWB_register_Asm_32 : |
| 6309 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm", |
| 6310 | (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, |
| 6311 | rGPR:$Rm, pred:$p)>; |
| 6312 | def VST3LNqWB_register_Asm_16 : |
| 6313 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm", |
| 6314 | (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, |
| 6315 | rGPR:$Rm, pred:$p)>; |
| 6316 | def VST3LNqWB_register_Asm_32 : |
| 6317 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm", |
| 6318 | (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, |
| 6319 | rGPR:$Rm, pred:$p)>; |
| 6320 | |
| 6321 | |
Jim Grosbach | 7b426ce | 2012-01-24 00:12:39 +0000 | [diff] [blame] | 6322 | // VST3 multiple structure pseudo-instructions. These need special handling for |
Jim Grosbach | d7433e2 | 2012-01-23 23:45:44 +0000 | [diff] [blame] | 6323 | // the vector operands that the normal instructions don't yet model. |
| 6324 | // FIXME: Remove these when the register classes and instructions are updated. |
| 6325 | def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr", |
| 6326 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6327 | def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr", |
| 6328 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6329 | def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr", |
| 6330 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6331 | def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr", |
| 6332 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6333 | def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr", |
| 6334 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6335 | def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr", |
| 6336 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6337 | |
| 6338 | def VST3dWB_fixed_Asm_8 : |
| 6339 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!", |
| 6340 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6341 | def VST3dWB_fixed_Asm_16 : |
| 6342 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!", |
| 6343 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6344 | def VST3dWB_fixed_Asm_32 : |
| 6345 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!", |
| 6346 | (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>; |
| 6347 | def VST3qWB_fixed_Asm_8 : |
| 6348 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!", |
| 6349 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6350 | def VST3qWB_fixed_Asm_16 : |
| 6351 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!", |
| 6352 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6353 | def VST3qWB_fixed_Asm_32 : |
| 6354 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!", |
| 6355 | (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>; |
| 6356 | def VST3dWB_register_Asm_8 : |
| 6357 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm", |
| 6358 | (ins VecListThreeD:$list, addrmode6:$addr, |
| 6359 | rGPR:$Rm, pred:$p)>; |
| 6360 | def VST3dWB_register_Asm_16 : |
| 6361 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm", |
| 6362 | (ins VecListThreeD:$list, addrmode6:$addr, |
| 6363 | rGPR:$Rm, pred:$p)>; |
| 6364 | def VST3dWB_register_Asm_32 : |
| 6365 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm", |
| 6366 | (ins VecListThreeD:$list, addrmode6:$addr, |
| 6367 | rGPR:$Rm, pred:$p)>; |
| 6368 | def VST3qWB_register_Asm_8 : |
| 6369 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm", |
| 6370 | (ins VecListThreeQ:$list, addrmode6:$addr, |
| 6371 | rGPR:$Rm, pred:$p)>; |
| 6372 | def VST3qWB_register_Asm_16 : |
| 6373 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm", |
| 6374 | (ins VecListThreeQ:$list, addrmode6:$addr, |
| 6375 | rGPR:$Rm, pred:$p)>; |
| 6376 | def VST3qWB_register_Asm_32 : |
| 6377 | NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm", |
| 6378 | (ins VecListThreeQ:$list, addrmode6:$addr, |
| 6379 | rGPR:$Rm, pred:$p)>; |
| 6380 | |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6381 | // VLD4 all-lanes pseudo-instructions. These need special handling for |
| 6382 | // the lane index that an InstAlias can't handle, so we use these instead. |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6383 | def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr", |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6384 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6385 | def VLD4DUPdAsm_16: NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr", |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6386 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6387 | def VLD4DUPdAsm_32: NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr", |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6388 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6389 | def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr", |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6390 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6391 | def VLD4DUPqAsm_16: NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr", |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6392 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
Jim Grosbach | c92ba4e | 2012-04-23 22:04:10 +0000 | [diff] [blame] | 6393 | def VLD4DUPqAsm_32: NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr", |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 6394 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6395 | |
| 6396 | def VLD4DUPdWB_fixed_Asm_8 : |
| 6397 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!", |
| 6398 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6399 | def VLD4DUPdWB_fixed_Asm_16 : |
| 6400 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!", |
| 6401 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6402 | def VLD4DUPdWB_fixed_Asm_32 : |
| 6403 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!", |
| 6404 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6405 | def VLD4DUPqWB_fixed_Asm_8 : |
| 6406 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!", |
| 6407 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6408 | def VLD4DUPqWB_fixed_Asm_16 : |
| 6409 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!", |
| 6410 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6411 | def VLD4DUPqWB_fixed_Asm_32 : |
| 6412 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!", |
| 6413 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>; |
| 6414 | def VLD4DUPdWB_register_Asm_8 : |
| 6415 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm", |
| 6416 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, |
| 6417 | rGPR:$Rm, pred:$p)>; |
| 6418 | def VLD4DUPdWB_register_Asm_16 : |
| 6419 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm", |
| 6420 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, |
| 6421 | rGPR:$Rm, pred:$p)>; |
| 6422 | def VLD4DUPdWB_register_Asm_32 : |
| 6423 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm", |
| 6424 | (ins VecListFourDAllLanes:$list, addrmode6:$addr, |
| 6425 | rGPR:$Rm, pred:$p)>; |
| 6426 | def VLD4DUPqWB_register_Asm_8 : |
| 6427 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm", |
| 6428 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, |
| 6429 | rGPR:$Rm, pred:$p)>; |
| 6430 | def VLD4DUPqWB_register_Asm_16 : |
| 6431 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm", |
| 6432 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, |
| 6433 | rGPR:$Rm, pred:$p)>; |
| 6434 | def VLD4DUPqWB_register_Asm_32 : |
| 6435 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm", |
| 6436 | (ins VecListFourQAllLanes:$list, addrmode6:$addr, |
| 6437 | rGPR:$Rm, pred:$p)>; |
| 6438 | |
| 6439 | |
Jim Grosbach | e983a13 | 2012-01-24 18:37:25 +0000 | [diff] [blame] | 6440 | // VLD4 single-lane pseudo-instructions. These need special handling for |
| 6441 | // the lane index that an InstAlias can't handle, so we use these instead. |
| 6442 | def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr", |
| 6443 | (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6444 | def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr", |
| 6445 | (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6446 | def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr", |
| 6447 | (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6448 | def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr", |
| 6449 | (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6450 | def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr", |
| 6451 | (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6452 | |
| 6453 | def VLD4LNdWB_fixed_Asm_8 : |
| 6454 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!", |
| 6455 | (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6456 | def VLD4LNdWB_fixed_Asm_16 : |
| 6457 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!", |
| 6458 | (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6459 | def VLD4LNdWB_fixed_Asm_32 : |
| 6460 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!", |
| 6461 | (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6462 | def VLD4LNqWB_fixed_Asm_16 : |
| 6463 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!", |
| 6464 | (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6465 | def VLD4LNqWB_fixed_Asm_32 : |
| 6466 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!", |
| 6467 | (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6468 | def VLD4LNdWB_register_Asm_8 : |
| 6469 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm", |
| 6470 | (ins VecListFourDByteIndexed:$list, addrmode6:$addr, |
| 6471 | rGPR:$Rm, pred:$p)>; |
| 6472 | def VLD4LNdWB_register_Asm_16 : |
| 6473 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm", |
| 6474 | (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, |
| 6475 | rGPR:$Rm, pred:$p)>; |
| 6476 | def VLD4LNdWB_register_Asm_32 : |
| 6477 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm", |
| 6478 | (ins VecListFourDWordIndexed:$list, addrmode6:$addr, |
| 6479 | rGPR:$Rm, pred:$p)>; |
| 6480 | def VLD4LNqWB_register_Asm_16 : |
| 6481 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm", |
| 6482 | (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, |
| 6483 | rGPR:$Rm, pred:$p)>; |
| 6484 | def VLD4LNqWB_register_Asm_32 : |
| 6485 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm", |
| 6486 | (ins VecListFourQWordIndexed:$list, addrmode6:$addr, |
| 6487 | rGPR:$Rm, pred:$p)>; |
| 6488 | |
Jim Grosbach | c387fc6 | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 6489 | |
| 6490 | |
Jim Grosbach | 8abe7e3 | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 6491 | // VLD4 multiple structure pseudo-instructions. These need special handling for |
| 6492 | // the vector operands that the normal instructions don't yet model. |
| 6493 | // FIXME: Remove these when the register classes and instructions are updated. |
| 6494 | def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr", |
| 6495 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6496 | def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr", |
| 6497 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6498 | def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr", |
| 6499 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6500 | def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr", |
| 6501 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6502 | def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr", |
| 6503 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6504 | def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr", |
| 6505 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6506 | |
| 6507 | def VLD4dWB_fixed_Asm_8 : |
| 6508 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!", |
| 6509 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6510 | def VLD4dWB_fixed_Asm_16 : |
| 6511 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!", |
| 6512 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6513 | def VLD4dWB_fixed_Asm_32 : |
| 6514 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!", |
| 6515 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6516 | def VLD4qWB_fixed_Asm_8 : |
| 6517 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!", |
| 6518 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6519 | def VLD4qWB_fixed_Asm_16 : |
| 6520 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!", |
| 6521 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6522 | def VLD4qWB_fixed_Asm_32 : |
| 6523 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!", |
| 6524 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6525 | def VLD4dWB_register_Asm_8 : |
| 6526 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm", |
| 6527 | (ins VecListFourD:$list, addrmode6:$addr, |
| 6528 | rGPR:$Rm, pred:$p)>; |
| 6529 | def VLD4dWB_register_Asm_16 : |
| 6530 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm", |
| 6531 | (ins VecListFourD:$list, addrmode6:$addr, |
| 6532 | rGPR:$Rm, pred:$p)>; |
| 6533 | def VLD4dWB_register_Asm_32 : |
| 6534 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm", |
| 6535 | (ins VecListFourD:$list, addrmode6:$addr, |
| 6536 | rGPR:$Rm, pred:$p)>; |
| 6537 | def VLD4qWB_register_Asm_8 : |
| 6538 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm", |
| 6539 | (ins VecListFourQ:$list, addrmode6:$addr, |
| 6540 | rGPR:$Rm, pred:$p)>; |
| 6541 | def VLD4qWB_register_Asm_16 : |
| 6542 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm", |
| 6543 | (ins VecListFourQ:$list, addrmode6:$addr, |
| 6544 | rGPR:$Rm, pred:$p)>; |
| 6545 | def VLD4qWB_register_Asm_32 : |
| 6546 | NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm", |
| 6547 | (ins VecListFourQ:$list, addrmode6:$addr, |
| 6548 | rGPR:$Rm, pred:$p)>; |
| 6549 | |
Jim Grosbach | 88a54de | 2012-01-24 18:53:13 +0000 | [diff] [blame] | 6550 | // VST4 single-lane pseudo-instructions. These need special handling for |
| 6551 | // the lane index that an InstAlias can't handle, so we use these instead. |
| 6552 | def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr", |
| 6553 | (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6554 | def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr", |
| 6555 | (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6556 | def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr", |
| 6557 | (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6558 | def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr", |
| 6559 | (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6560 | def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr", |
| 6561 | (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6562 | |
| 6563 | def VST4LNdWB_fixed_Asm_8 : |
| 6564 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!", |
| 6565 | (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6566 | def VST4LNdWB_fixed_Asm_16 : |
| 6567 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!", |
| 6568 | (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6569 | def VST4LNdWB_fixed_Asm_32 : |
| 6570 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!", |
| 6571 | (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6572 | def VST4LNqWB_fixed_Asm_16 : |
| 6573 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!", |
| 6574 | (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6575 | def VST4LNqWB_fixed_Asm_32 : |
| 6576 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!", |
| 6577 | (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 6578 | def VST4LNdWB_register_Asm_8 : |
| 6579 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm", |
| 6580 | (ins VecListFourDByteIndexed:$list, addrmode6:$addr, |
| 6581 | rGPR:$Rm, pred:$p)>; |
| 6582 | def VST4LNdWB_register_Asm_16 : |
| 6583 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm", |
| 6584 | (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, |
| 6585 | rGPR:$Rm, pred:$p)>; |
| 6586 | def VST4LNdWB_register_Asm_32 : |
| 6587 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm", |
| 6588 | (ins VecListFourDWordIndexed:$list, addrmode6:$addr, |
| 6589 | rGPR:$Rm, pred:$p)>; |
| 6590 | def VST4LNqWB_register_Asm_16 : |
| 6591 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm", |
| 6592 | (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, |
| 6593 | rGPR:$Rm, pred:$p)>; |
| 6594 | def VST4LNqWB_register_Asm_32 : |
| 6595 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm", |
| 6596 | (ins VecListFourQWordIndexed:$list, addrmode6:$addr, |
| 6597 | rGPR:$Rm, pred:$p)>; |
| 6598 | |
Jim Grosbach | 539aab7 | 2012-01-24 00:58:13 +0000 | [diff] [blame] | 6599 | |
| 6600 | // VST4 multiple structure pseudo-instructions. These need special handling for |
| 6601 | // the vector operands that the normal instructions don't yet model. |
| 6602 | // FIXME: Remove these when the register classes and instructions are updated. |
| 6603 | def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr", |
| 6604 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6605 | def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr", |
| 6606 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6607 | def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr", |
| 6608 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6609 | def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr", |
| 6610 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6611 | def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr", |
| 6612 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6613 | def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr", |
| 6614 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6615 | |
| 6616 | def VST4dWB_fixed_Asm_8 : |
| 6617 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!", |
| 6618 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6619 | def VST4dWB_fixed_Asm_16 : |
| 6620 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!", |
| 6621 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6622 | def VST4dWB_fixed_Asm_32 : |
| 6623 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!", |
| 6624 | (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>; |
| 6625 | def VST4qWB_fixed_Asm_8 : |
| 6626 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!", |
| 6627 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6628 | def VST4qWB_fixed_Asm_16 : |
| 6629 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!", |
| 6630 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6631 | def VST4qWB_fixed_Asm_32 : |
| 6632 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!", |
| 6633 | (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>; |
| 6634 | def VST4dWB_register_Asm_8 : |
| 6635 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm", |
| 6636 | (ins VecListFourD:$list, addrmode6:$addr, |
| 6637 | rGPR:$Rm, pred:$p)>; |
| 6638 | def VST4dWB_register_Asm_16 : |
| 6639 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm", |
| 6640 | (ins VecListFourD:$list, addrmode6:$addr, |
| 6641 | rGPR:$Rm, pred:$p)>; |
| 6642 | def VST4dWB_register_Asm_32 : |
| 6643 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm", |
| 6644 | (ins VecListFourD:$list, addrmode6:$addr, |
| 6645 | rGPR:$Rm, pred:$p)>; |
| 6646 | def VST4qWB_register_Asm_8 : |
| 6647 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm", |
| 6648 | (ins VecListFourQ:$list, addrmode6:$addr, |
| 6649 | rGPR:$Rm, pred:$p)>; |
| 6650 | def VST4qWB_register_Asm_16 : |
| 6651 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm", |
| 6652 | (ins VecListFourQ:$list, addrmode6:$addr, |
| 6653 | rGPR:$Rm, pred:$p)>; |
| 6654 | def VST4qWB_register_Asm_32 : |
| 6655 | NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm", |
| 6656 | (ins VecListFourQ:$list, addrmode6:$addr, |
| 6657 | rGPR:$Rm, pred:$p)>; |
| 6658 | |
Jim Grosbach | 1ceef1a | 2011-12-07 01:50:36 +0000 | [diff] [blame] | 6659 | // VMOV takes an optional datatype suffix |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 6660 | defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm", |
Jim Grosbach | 1ceef1a | 2011-12-07 01:50:36 +0000 | [diff] [blame] | 6661 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 6662 | defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm", |
Jim Grosbach | 1ceef1a | 2011-12-07 01:50:36 +0000 | [diff] [blame] | 6663 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
| 6664 | |
Jim Grosbach | 470855b | 2011-12-07 17:51:15 +0000 | [diff] [blame] | 6665 | // VCLT (register) is an assembler alias for VCGT w/ the operands reversed. |
| 6666 | // D-register versions. |
Jim Grosbach | a738da7 | 2011-12-15 22:56:33 +0000 | [diff] [blame] | 6667 | def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm", |
| 6668 | (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6669 | def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm", |
| 6670 | (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6671 | def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm", |
| 6672 | (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6673 | def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm", |
| 6674 | (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6675 | def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm", |
| 6676 | (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6677 | def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm", |
| 6678 | (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6679 | def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm", |
| 6680 | (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6681 | // Q-register versions. |
| 6682 | def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm", |
| 6683 | (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6684 | def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm", |
| 6685 | (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6686 | def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm", |
| 6687 | (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6688 | def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm", |
| 6689 | (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6690 | def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm", |
| 6691 | (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6692 | def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm", |
| 6693 | (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6694 | def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm", |
| 6695 | (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6696 | |
| 6697 | // VCLT (register) is an assembler alias for VCGT w/ the operands reversed. |
| 6698 | // D-register versions. |
Jim Grosbach | 470855b | 2011-12-07 17:51:15 +0000 | [diff] [blame] | 6699 | def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm", |
| 6700 | (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6701 | def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm", |
| 6702 | (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6703 | def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm", |
| 6704 | (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6705 | def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm", |
| 6706 | (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6707 | def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm", |
| 6708 | (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6709 | def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm", |
| 6710 | (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6711 | def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm", |
| 6712 | (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>; |
| 6713 | // Q-register versions. |
| 6714 | def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm", |
| 6715 | (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6716 | def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm", |
| 6717 | (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6718 | def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm", |
| 6719 | (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6720 | def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm", |
| 6721 | (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6722 | def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm", |
| 6723 | (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6724 | def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm", |
| 6725 | (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
| 6726 | def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm", |
| 6727 | (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>; |
Jim Grosbach | a44f2c4 | 2011-12-08 00:43:47 +0000 | [diff] [blame] | 6728 | |
Jim Grosbach | 5f669fa | 2011-12-21 23:09:28 +0000 | [diff] [blame] | 6729 | // VSWP allows, but does not require, a type suffix. |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 6730 | defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm", |
Jim Grosbach | 5f669fa | 2011-12-21 23:09:28 +0000 | [diff] [blame] | 6731 | (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>; |
Jim Grosbach | 78d13e1 | 2012-01-24 17:23:29 +0000 | [diff] [blame] | 6732 | defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm", |
Jim Grosbach | 5f669fa | 2011-12-21 23:09:28 +0000 | [diff] [blame] | 6733 | (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>; |
| 6734 | |
Jim Grosbach | c94206e | 2012-02-28 19:11:07 +0000 | [diff] [blame] | 6735 | // VBIF, VBIT, and VBSL allow, but do not require, a type suffix. |
| 6736 | defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm", |
| 6737 | (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 6738 | defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm", |
| 6739 | (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 6740 | defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm", |
| 6741 | (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 6742 | defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm", |
| 6743 | (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 6744 | defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm", |
| 6745 | (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 6746 | defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm", |
| 6747 | (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 6748 | |
Jim Grosbach | 9b08785 | 2011-12-19 23:51:07 +0000 | [diff] [blame] | 6749 | // "vmov Rd, #-imm" can be handled via "vmvn". |
| 6750 | def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm", |
| 6751 | (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>; |
| 6752 | def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm", |
| 6753 | (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>; |
| 6754 | def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm", |
| 6755 | (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>; |
| 6756 | def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm", |
| 6757 | (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>; |
| 6758 | |
Jim Grosbach | 485d8bf | 2011-12-13 20:08:32 +0000 | [diff] [blame] | 6759 | // 'gas' compatibility aliases for quad-word instructions. Strictly speaking, |
| 6760 | // these should restrict to just the Q register variants, but the register |
| 6761 | // classes are enough to match correctly regardless, so we keep it simple |
| 6762 | // and just use MnemonicAlias. |
| 6763 | def : NEONMnemonicAlias<"vbicq", "vbic">; |
| 6764 | def : NEONMnemonicAlias<"vandq", "vand">; |
| 6765 | def : NEONMnemonicAlias<"veorq", "veor">; |
| 6766 | def : NEONMnemonicAlias<"vorrq", "vorr">; |
| 6767 | |
| 6768 | def : NEONMnemonicAlias<"vmovq", "vmov">; |
| 6769 | def : NEONMnemonicAlias<"vmvnq", "vmvn">; |
Jim Grosbach | ddecfe5 | 2011-12-16 00:12:22 +0000 | [diff] [blame] | 6770 | // Explicit versions for floating point so that the FPImm variants get |
| 6771 | // handled early. The parser gets confused otherwise. |
| 6772 | def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">; |
| 6773 | def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">; |
Jim Grosbach | 485d8bf | 2011-12-13 20:08:32 +0000 | [diff] [blame] | 6774 | |
| 6775 | def : NEONMnemonicAlias<"vaddq", "vadd">; |
| 6776 | def : NEONMnemonicAlias<"vsubq", "vsub">; |
| 6777 | |
| 6778 | def : NEONMnemonicAlias<"vminq", "vmin">; |
| 6779 | def : NEONMnemonicAlias<"vmaxq", "vmax">; |
| 6780 | |
| 6781 | def : NEONMnemonicAlias<"vmulq", "vmul">; |
| 6782 | |
| 6783 | def : NEONMnemonicAlias<"vabsq", "vabs">; |
| 6784 | |
| 6785 | def : NEONMnemonicAlias<"vshlq", "vshl">; |
| 6786 | def : NEONMnemonicAlias<"vshrq", "vshr">; |
| 6787 | |
| 6788 | def : NEONMnemonicAlias<"vcvtq", "vcvt">; |
| 6789 | |
| 6790 | def : NEONMnemonicAlias<"vcleq", "vcle">; |
| 6791 | def : NEONMnemonicAlias<"vceqq", "vceq">; |
Jim Grosbach | 4553fa3 | 2011-12-21 23:04:33 +0000 | [diff] [blame] | 6792 | |
| 6793 | def : NEONMnemonicAlias<"vzipq", "vzip">; |
| 6794 | def : NEONMnemonicAlias<"vswpq", "vswp">; |
Jim Grosbach | f7c66fa | 2011-12-21 23:52:37 +0000 | [diff] [blame] | 6795 | |
| 6796 | def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">; |
| 6797 | def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">; |
Jim Grosbach | 51222d1 | 2012-01-20 18:09:51 +0000 | [diff] [blame] | 6798 | |
| 6799 | |
| 6800 | // Alias for loading floating point immediates that aren't representable |
| 6801 | // using the vmov.f32 encoding but the bitpattern is representable using |
| 6802 | // the .i32 encoding. |
| 6803 | def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm", |
| 6804 | (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>; |
| 6805 | def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm", |
| 6806 | (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>; |