blob: 53e315131700c79cc924dcc206171d597f046e40 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020067static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
Dave Chinner7dc19d52013-08-28 10:18:11 +100068static long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100207 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000264 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Xiong Zhang0b74b502013-07-19 13:51:24 +0800479 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Xiong Zhang0b74b502013-07-19 13:51:24 +0800871 if (likely(!i915_prefault_disable)) {
872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
Chris Wilson094f9a52013-09-25 17:34:55 +0100974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
Chris Wilsonb3612372012-08-24 09:35:08 +0100985/**
986 * __wait_seqno - wait until execution of seqno has finished
987 * @ring: the ring expected to report seqno
988 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100989 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100990 * @interruptible: do an interruptible wait (normally yes)
991 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
992 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100993 * Note: It is of utmost importance that the passed in seqno and reset_counter
994 * values have been read by the caller in an smp safe manner. Where read-side
995 * locks are involved, it is sufficient to read the reset_counter before
996 * unlocking the lock that protects the seqno. For lockless tricks, the
997 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
998 * inserted.
999 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001000 * Returns 0 if the seqno was found within the alloted time. Else returns the
1001 * errno with remaining time filled in timeout argument.
1002 */
1003static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001004 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +01001005 bool interruptible, struct timespec *timeout)
1006{
1007 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson094f9a52013-09-25 17:34:55 +01001008 struct timespec before, now;
1009 DEFINE_WAIT(wait);
1010 long timeout_jiffies;
Chris Wilsonb3612372012-08-24 09:35:08 +01001011 int ret;
1012
Paulo Zanonic67a4702013-08-19 13:18:09 -03001013 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1014
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1016 return 0;
1017
Chris Wilson094f9a52013-09-25 17:34:55 +01001018 timeout_jiffies = timeout ? timespec_to_jiffies_timeout(timeout) : 1;
Chris Wilsonb3612372012-08-24 09:35:08 +01001019
Chris Wilson094f9a52013-09-25 17:34:55 +01001020 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)) &&
1021 WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001022 return -ENODEV;
1023
Chris Wilson094f9a52013-09-25 17:34:55 +01001024 /* Record current time in case interrupted by signal, or wedged */
1025 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001026 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001027 for (;;) {
1028 struct timer_list timer;
1029 unsigned long expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001030
Chris Wilson094f9a52013-09-25 17:34:55 +01001031 prepare_to_wait(&ring->irq_queue, &wait,
1032 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001033
Daniel Vetterf69061b2012-12-06 09:01:42 +01001034 /* We need to check whether any gpu reset happened in between
1035 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001036 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1037 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1038 * is truely gone. */
1039 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1040 if (ret == 0)
1041 ret = -EAGAIN;
1042 break;
1043 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001044
Chris Wilson094f9a52013-09-25 17:34:55 +01001045 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1046 ret = 0;
1047 break;
1048 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001049
Chris Wilson094f9a52013-09-25 17:34:55 +01001050 if (interruptible && signal_pending(current)) {
1051 ret = -ERESTARTSYS;
1052 break;
1053 }
1054
1055 if (timeout_jiffies <= 0) {
1056 ret = -ETIME;
1057 break;
1058 }
1059
1060 timer.function = NULL;
1061 if (timeout || missed_irq(dev_priv, ring)) {
1062 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1063 expire = jiffies + (missed_irq(dev_priv, ring) ? 1: timeout_jiffies);
1064 mod_timer(&timer, expire);
1065 }
1066
1067 schedule();
1068
1069 if (timeout)
1070 timeout_jiffies = expire - jiffies;
1071
1072 if (timer.function) {
1073 del_singleshot_timer_sync(&timer);
1074 destroy_timer_on_stack(&timer);
1075 }
1076 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001077 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001078 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001079
1080 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001081
1082 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001083
1084 if (timeout) {
1085 struct timespec sleep_time = timespec_sub(now, before);
1086 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001087 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1088 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001089 }
1090
Chris Wilson094f9a52013-09-25 17:34:55 +01001091 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001092}
1093
1094/**
1095 * Waits for a sequence number to be signaled, and cleans up the
1096 * request and object lists appropriately for that event.
1097 */
1098int
1099i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1100{
1101 struct drm_device *dev = ring->dev;
1102 struct drm_i915_private *dev_priv = dev->dev_private;
1103 bool interruptible = dev_priv->mm.interruptible;
1104 int ret;
1105
1106 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1107 BUG_ON(seqno == 0);
1108
Daniel Vetter33196de2012-11-14 17:14:05 +01001109 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001110 if (ret)
1111 return ret;
1112
1113 ret = i915_gem_check_olr(ring, seqno);
1114 if (ret)
1115 return ret;
1116
Daniel Vetterf69061b2012-12-06 09:01:42 +01001117 return __wait_seqno(ring, seqno,
1118 atomic_read(&dev_priv->gpu_error.reset_counter),
1119 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001120}
1121
Chris Wilsond26e3af2013-06-29 22:05:26 +01001122static int
1123i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1124 struct intel_ring_buffer *ring)
1125{
1126 i915_gem_retire_requests_ring(ring);
1127
1128 /* Manually manage the write flush as we may have not yet
1129 * retired the buffer.
1130 *
1131 * Note that the last_write_seqno is always the earlier of
1132 * the two (read/write) seqno, so if we haved successfully waited,
1133 * we know we have passed the last write.
1134 */
1135 obj->last_write_seqno = 0;
1136 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1137
1138 return 0;
1139}
1140
Chris Wilsonb3612372012-08-24 09:35:08 +01001141/**
1142 * Ensures that all rendering to the object has completed and the object is
1143 * safe to unbind from the GTT or access from the CPU.
1144 */
1145static __must_check int
1146i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1147 bool readonly)
1148{
1149 struct intel_ring_buffer *ring = obj->ring;
1150 u32 seqno;
1151 int ret;
1152
1153 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1154 if (seqno == 0)
1155 return 0;
1156
1157 ret = i915_wait_seqno(ring, seqno);
1158 if (ret)
1159 return ret;
1160
Chris Wilsond26e3af2013-06-29 22:05:26 +01001161 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001162}
1163
Chris Wilson3236f572012-08-24 09:35:09 +01001164/* A nonblocking variant of the above wait. This is a highly dangerous routine
1165 * as the object state may change during this call.
1166 */
1167static __must_check int
1168i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1169 bool readonly)
1170{
1171 struct drm_device *dev = obj->base.dev;
1172 struct drm_i915_private *dev_priv = dev->dev_private;
1173 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001174 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001175 u32 seqno;
1176 int ret;
1177
1178 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1179 BUG_ON(!dev_priv->mm.interruptible);
1180
1181 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1182 if (seqno == 0)
1183 return 0;
1184
Daniel Vetter33196de2012-11-14 17:14:05 +01001185 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001186 if (ret)
1187 return ret;
1188
1189 ret = i915_gem_check_olr(ring, seqno);
1190 if (ret)
1191 return ret;
1192
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001194 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001195 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001196 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001197 if (ret)
1198 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001199
Chris Wilsond26e3af2013-06-29 22:05:26 +01001200 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001201}
1202
Eric Anholt673a3942008-07-30 12:06:12 -07001203/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001204 * Called when user space prepares to use an object with the CPU, either
1205 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001206 */
1207int
1208i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001209 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001210{
1211 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001212 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001213 uint32_t read_domains = args->read_domains;
1214 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001215 int ret;
1216
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001217 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001218 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001219 return -EINVAL;
1220
Chris Wilson21d509e2009-06-06 09:46:02 +01001221 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001222 return -EINVAL;
1223
1224 /* Having something in the write domain implies it's in the read
1225 * domain, and only that read domain. Enforce that in the request.
1226 */
1227 if (write_domain != 0 && read_domains != write_domain)
1228 return -EINVAL;
1229
Chris Wilson76c1dec2010-09-25 11:22:51 +01001230 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001231 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001232 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001233
Chris Wilson05394f32010-11-08 19:18:58 +00001234 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001235 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001236 ret = -ENOENT;
1237 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001238 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001239
Chris Wilson3236f572012-08-24 09:35:09 +01001240 /* Try to flush the object off the GPU without holding the lock.
1241 * We will repeat the flush holding the lock in the normal manner
1242 * to catch cases where we are gazumped.
1243 */
1244 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1245 if (ret)
1246 goto unref;
1247
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001248 if (read_domains & I915_GEM_DOMAIN_GTT) {
1249 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001250
1251 /* Silently promote "you're not bound, there was nothing to do"
1252 * to success, since the client was just asking us to
1253 * make sure everything was done.
1254 */
1255 if (ret == -EINVAL)
1256 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001257 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001258 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001259 }
1260
Chris Wilson3236f572012-08-24 09:35:09 +01001261unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001262 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001263unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001264 mutex_unlock(&dev->struct_mutex);
1265 return ret;
1266}
1267
1268/**
1269 * Called when user space has done writes to this buffer
1270 */
1271int
1272i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001273 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001274{
1275 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001277 int ret = 0;
1278
Chris Wilson76c1dec2010-09-25 11:22:51 +01001279 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001280 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001281 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282
Chris Wilson05394f32010-11-08 19:18:58 +00001283 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001284 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001285 ret = -ENOENT;
1286 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001287 }
1288
Eric Anholt673a3942008-07-30 12:06:12 -07001289 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001290 if (obj->pin_display)
1291 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001292
Chris Wilson05394f32010-11-08 19:18:58 +00001293 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001294unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001295 mutex_unlock(&dev->struct_mutex);
1296 return ret;
1297}
1298
1299/**
1300 * Maps the contents of an object, returning the address it is mapped
1301 * into.
1302 *
1303 * While the mapping holds a reference on the contents of the object, it doesn't
1304 * imply a ref on the object itself.
1305 */
1306int
1307i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001308 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001309{
1310 struct drm_i915_gem_mmap *args = data;
1311 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001312 unsigned long addr;
1313
Chris Wilson05394f32010-11-08 19:18:58 +00001314 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001315 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001316 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001317
Daniel Vetter1286ff72012-05-10 15:25:09 +02001318 /* prime objects have no backing filp to GEM mmap
1319 * pages from.
1320 */
1321 if (!obj->filp) {
1322 drm_gem_object_unreference_unlocked(obj);
1323 return -EINVAL;
1324 }
1325
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001326 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001327 PROT_READ | PROT_WRITE, MAP_SHARED,
1328 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001329 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001330 if (IS_ERR((void *)addr))
1331 return addr;
1332
1333 args->addr_ptr = (uint64_t) addr;
1334
1335 return 0;
1336}
1337
Jesse Barnesde151cf2008-11-12 10:03:55 -08001338/**
1339 * i915_gem_fault - fault a page into the GTT
1340 * vma: VMA in question
1341 * vmf: fault info
1342 *
1343 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1344 * from userspace. The fault handler takes care of binding the object to
1345 * the GTT (if needed), allocating and programming a fence register (again,
1346 * only if needed based on whether the old reg is still valid or the object
1347 * is tiled) and inserting a new PTE into the faulting process.
1348 *
1349 * Note that the faulting process may involve evicting existing objects
1350 * from the GTT and/or fence registers to make room. So performance may
1351 * suffer if the GTT working set is large or there are few fence registers
1352 * left.
1353 */
1354int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1355{
Chris Wilson05394f32010-11-08 19:18:58 +00001356 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1357 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001358 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001359 pgoff_t page_offset;
1360 unsigned long pfn;
1361 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001362 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363
1364 /* We don't use vmf->pgoff since that has the fake offset */
1365 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1366 PAGE_SHIFT;
1367
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001368 ret = i915_mutex_lock_interruptible(dev);
1369 if (ret)
1370 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001371
Chris Wilsondb53a302011-02-03 11:57:46 +00001372 trace_i915_gem_object_fault(obj, page_offset, true, write);
1373
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001374 /* Access to snoopable pages through the GTT is incoherent. */
1375 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1376 ret = -EINVAL;
1377 goto unlock;
1378 }
1379
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001380 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001381 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001382 if (ret)
1383 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384
Chris Wilsonc9839302012-11-20 10:45:17 +00001385 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1386 if (ret)
1387 goto unpin;
1388
1389 ret = i915_gem_object_get_fence(obj);
1390 if (ret)
1391 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001392
Chris Wilson6299f992010-11-24 12:23:44 +00001393 obj->fault_mappable = true;
1394
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001395 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1396 pfn >>= PAGE_SHIFT;
1397 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398
1399 /* Finally, remap it using the new GTT offset */
1400 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001401unpin:
1402 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001403unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001405out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001407 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001408 /* If this -EIO is due to a gpu hang, give the reset code a
1409 * chance to clean up the mess. Otherwise return the proper
1410 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001411 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001412 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001413 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001414 /*
1415 * EAGAIN means the gpu is hung and we'll wait for the error
1416 * handler to reset everything when re-faulting in
1417 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001418 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001419 case 0:
1420 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001421 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001422 case -EBUSY:
1423 /*
1424 * EBUSY is ok: this just means that another thread
1425 * already did the job.
1426 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001427 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001428 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001429 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001430 case -ENOSPC:
1431 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001432 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001433 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001434 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001435 }
1436}
1437
1438/**
Chris Wilson901782b2009-07-10 08:18:50 +01001439 * i915_gem_release_mmap - remove physical page mappings
1440 * @obj: obj in question
1441 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001442 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001443 * relinquish ownership of the pages back to the system.
1444 *
1445 * It is vital that we remove the page mapping if we have mapped a tiled
1446 * object through the GTT and then lose the fence register due to
1447 * resource pressure. Similarly if the object has been moved out of the
1448 * aperture, than pages mapped into userspace must be revoked. Removing the
1449 * mapping will then trigger a page fault on the next user access, allowing
1450 * fixup by i915_gem_fault().
1451 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001452void
Chris Wilson05394f32010-11-08 19:18:58 +00001453i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001454{
Chris Wilson6299f992010-11-24 12:23:44 +00001455 if (!obj->fault_mappable)
1456 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001457
David Herrmann51335df2013-07-24 21:10:03 +02001458 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001459 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001460}
1461
Imre Deak0fa87792013-01-07 21:47:35 +02001462uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001463i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001464{
Chris Wilsone28f8712011-07-18 13:11:49 -07001465 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001466
1467 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001468 tiling_mode == I915_TILING_NONE)
1469 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001470
1471 /* Previous chips need a power-of-two fence region when tiling */
1472 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001473 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001474 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001475 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001476
Chris Wilsone28f8712011-07-18 13:11:49 -07001477 while (gtt_size < size)
1478 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001479
Chris Wilsone28f8712011-07-18 13:11:49 -07001480 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001481}
1482
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483/**
1484 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1485 * @obj: object to check
1486 *
1487 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001488 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001489 */
Imre Deakd8651102013-01-07 21:47:33 +02001490uint32_t
1491i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1492 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001493{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001494 /*
1495 * Minimum alignment is 4k (GTT page size), but might be greater
1496 * if a fence register is needed for the object.
1497 */
Imre Deakd8651102013-01-07 21:47:33 +02001498 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001499 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001500 return 4096;
1501
1502 /*
1503 * Previous chips need to be aligned to the size of the smallest
1504 * fence register that can contain the object.
1505 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001506 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001507}
1508
Chris Wilsond8cb5082012-08-11 15:41:03 +01001509static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1510{
1511 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1512 int ret;
1513
David Herrmann0de23972013-07-24 21:07:52 +02001514 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001515 return 0;
1516
Daniel Vetterda494d72012-12-20 15:11:16 +01001517 dev_priv->mm.shrinker_no_lock_stealing = true;
1518
Chris Wilsond8cb5082012-08-11 15:41:03 +01001519 ret = drm_gem_create_mmap_offset(&obj->base);
1520 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001521 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001522
1523 /* Badly fragmented mmap space? The only way we can recover
1524 * space is by destroying unwanted objects. We can't randomly release
1525 * mmap_offsets as userspace expects them to be persistent for the
1526 * lifetime of the objects. The closest we can is to release the
1527 * offsets on purgeable objects by truncating it and marking it purged,
1528 * which prevents userspace from ever using that object again.
1529 */
1530 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1531 ret = drm_gem_create_mmap_offset(&obj->base);
1532 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001533 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001534
1535 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001536 ret = drm_gem_create_mmap_offset(&obj->base);
1537out:
1538 dev_priv->mm.shrinker_no_lock_stealing = false;
1539
1540 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001541}
1542
1543static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1544{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001545 drm_gem_free_mmap_offset(&obj->base);
1546}
1547
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548int
Dave Airlieff72145b2011-02-07 12:16:14 +10001549i915_gem_mmap_gtt(struct drm_file *file,
1550 struct drm_device *dev,
1551 uint32_t handle,
1552 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001553{
Chris Wilsonda761a62010-10-27 17:37:08 +01001554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556 int ret;
1557
Chris Wilson76c1dec2010-09-25 11:22:51 +01001558 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001559 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001560 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Dave Airlieff72145b2011-02-07 12:16:14 +10001562 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001563 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564 ret = -ENOENT;
1565 goto unlock;
1566 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001568 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001569 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001570 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001571 }
1572
Chris Wilson05394f32010-11-08 19:18:58 +00001573 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001574 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001575 ret = -EINVAL;
1576 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001577 }
1578
Chris Wilsond8cb5082012-08-11 15:41:03 +01001579 ret = i915_gem_object_create_mmap_offset(obj);
1580 if (ret)
1581 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001582
David Herrmann0de23972013-07-24 21:07:52 +02001583 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001584
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585out:
Chris Wilson05394f32010-11-08 19:18:58 +00001586 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001587unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590}
1591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592/**
1593 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1594 * @dev: DRM device
1595 * @data: GTT mapping ioctl data
1596 * @file: GEM object info
1597 *
1598 * Simply returns the fake offset to userspace so it can mmap it.
1599 * The mmap call will end up in drm_gem_mmap(), which will set things
1600 * up so we can get faults in the handler above.
1601 *
1602 * The fault handler will take care of binding the object into the GTT
1603 * (since it may have been evicted to make room for something), allocating
1604 * a fence register, and mapping the appropriate aperture address into
1605 * userspace.
1606 */
1607int
1608i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file)
1610{
1611 struct drm_i915_gem_mmap_gtt *args = data;
1612
Dave Airlieff72145b2011-02-07 12:16:14 +10001613 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1614}
1615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616/* Immediately discard the backing storage */
1617static void
1618i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001619{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001621
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001622 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001623
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001624 if (obj->base.filp == NULL)
1625 return;
1626
Daniel Vetter225067e2012-08-20 10:23:20 +02001627 /* Our goal here is to return as much of the memory as
1628 * is possible back to the system as we are called from OOM.
1629 * To do this we must instruct the shmfs to drop all of its
1630 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631 */
Al Viro496ad9a2013-01-23 17:07:38 -05001632 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001633 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001634
Daniel Vetter225067e2012-08-20 10:23:20 +02001635 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001636}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001637
Daniel Vetter225067e2012-08-20 10:23:20 +02001638static inline int
1639i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1640{
1641 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001642}
1643
Chris Wilson5cdf5882010-09-27 15:51:07 +01001644static void
Chris Wilson05394f32010-11-08 19:18:58 +00001645i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001646{
Imre Deak90797e62013-02-18 19:28:03 +02001647 struct sg_page_iter sg_iter;
1648 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001649
Chris Wilson05394f32010-11-08 19:18:58 +00001650 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001651
Chris Wilson6c085a72012-08-20 11:40:46 +02001652 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1653 if (ret) {
1654 /* In the event of a disaster, abandon all caches and
1655 * hope for the best.
1656 */
1657 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001658 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001659 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1660 }
1661
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001662 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001663 i915_gem_object_save_bit_17_swizzle(obj);
1664
Chris Wilson05394f32010-11-08 19:18:58 +00001665 if (obj->madv == I915_MADV_DONTNEED)
1666 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001667
Imre Deak90797e62013-02-18 19:28:03 +02001668 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001669 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001670
Chris Wilson05394f32010-11-08 19:18:58 +00001671 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001672 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001673
Chris Wilson05394f32010-11-08 19:18:58 +00001674 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001675 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001676
Chris Wilson9da3da62012-06-01 15:20:22 +01001677 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001678 }
Chris Wilson05394f32010-11-08 19:18:58 +00001679 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001680
Chris Wilson9da3da62012-06-01 15:20:22 +01001681 sg_free_table(obj->pages);
1682 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001683}
1684
Chris Wilsondd624af2013-01-15 12:39:35 +00001685int
Chris Wilson37e680a2012-06-07 15:38:42 +01001686i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1687{
1688 const struct drm_i915_gem_object_ops *ops = obj->ops;
1689
Chris Wilson2f745ad2012-09-04 21:02:58 +01001690 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001691 return 0;
1692
Chris Wilsona5570172012-09-04 21:02:54 +01001693 if (obj->pages_pin_count)
1694 return -EBUSY;
1695
Ben Widawsky98438772013-07-31 17:00:12 -07001696 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001697
Chris Wilsona2165e32012-12-03 11:49:00 +00001698 /* ->put_pages might need to allocate memory for the bit17 swizzle
1699 * array, hence protect them from being reaped by removing them from gtt
1700 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001701 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001702
Chris Wilson37e680a2012-06-07 15:38:42 +01001703 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001704 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001705
Chris Wilson6c085a72012-08-20 11:40:46 +02001706 if (i915_gem_object_is_purgeable(obj))
1707 i915_gem_object_truncate(obj);
1708
1709 return 0;
1710}
1711
1712static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001713__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1714 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001715{
Chris Wilson57094f82013-09-04 10:45:50 +01001716 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001717 struct drm_i915_gem_object *obj, *next;
1718 long count = 0;
1719
1720 list_for_each_entry_safe(obj, next,
1721 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001722 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001723 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001724 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001725 count += obj->base.size >> PAGE_SHIFT;
1726 if (count >= target)
1727 return count;
1728 }
1729 }
1730
Chris Wilson57094f82013-09-04 10:45:50 +01001731 /*
1732 * As we may completely rewrite the bound list whilst unbinding
1733 * (due to retiring requests) we have to strictly process only
1734 * one element of the list at the time, and recheck the list
1735 * on every iteration.
1736 */
1737 INIT_LIST_HEAD(&still_bound_list);
1738 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001739 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001740
Chris Wilson57094f82013-09-04 10:45:50 +01001741 obj = list_first_entry(&dev_priv->mm.bound_list,
1742 typeof(*obj), global_list);
1743 list_move_tail(&obj->global_list, &still_bound_list);
1744
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001745 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1746 continue;
1747
Chris Wilson57094f82013-09-04 10:45:50 +01001748 /*
1749 * Hold a reference whilst we unbind this object, as we may
1750 * end up waiting for and retiring requests. This might
1751 * release the final reference (held by the active list)
1752 * and result in the object being freed from under us.
1753 * in this object being freed.
1754 *
1755 * Note 1: Shrinking the bound list is special since only active
1756 * (and hence bound objects) can contain such limbo objects, so
1757 * we don't need special tricks for shrinking the unbound list.
1758 * The only other place where we have to be careful with active
1759 * objects suddenly disappearing due to retiring requests is the
1760 * eviction code.
1761 *
1762 * Note 2: Even though the bound list doesn't hold a reference
1763 * to the object we can safely grab one here: The final object
1764 * unreferencing and the bound_list are both protected by the
1765 * dev->struct_mutex and so we won't ever be able to observe an
1766 * object on the bound_list with a reference count equals 0.
1767 */
1768 drm_gem_object_reference(&obj->base);
1769
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001770 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1771 if (i915_vma_unbind(vma))
1772 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001773
Chris Wilson57094f82013-09-04 10:45:50 +01001774 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001775 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001776
1777 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001778 }
Chris Wilson57094f82013-09-04 10:45:50 +01001779 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001780
1781 return count;
1782}
1783
Daniel Vetter93927ca2013-01-10 18:03:00 +01001784static long
1785i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1786{
1787 return __i915_gem_shrink(dev_priv, target, true);
1788}
1789
Dave Chinner7dc19d52013-08-28 10:18:11 +10001790static long
Chris Wilson6c085a72012-08-20 11:40:46 +02001791i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1792{
1793 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001794 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001795
1796 i915_gem_evict_everything(dev_priv->dev);
1797
Ben Widawsky35c20a62013-05-31 11:28:48 -07001798 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001799 global_list) {
1800 if (obj->pages_pin_count == 0)
1801 freed += obj->base.size >> PAGE_SHIFT;
Chris Wilson37e680a2012-06-07 15:38:42 +01001802 i915_gem_object_put_pages(obj);
Dave Chinner7dc19d52013-08-28 10:18:11 +10001803 }
1804 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001805}
1806
Chris Wilson37e680a2012-06-07 15:38:42 +01001807static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001808i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001809{
Chris Wilson6c085a72012-08-20 11:40:46 +02001810 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001811 int page_count, i;
1812 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001813 struct sg_table *st;
1814 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001815 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001816 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001817 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001818 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001819
Chris Wilson6c085a72012-08-20 11:40:46 +02001820 /* Assert that the object is not currently in any GPU domain. As it
1821 * wasn't in the GTT, there shouldn't be any way it could have been in
1822 * a GPU cache
1823 */
1824 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1825 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1826
Chris Wilson9da3da62012-06-01 15:20:22 +01001827 st = kmalloc(sizeof(*st), GFP_KERNEL);
1828 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001829 return -ENOMEM;
1830
Chris Wilson9da3da62012-06-01 15:20:22 +01001831 page_count = obj->base.size / PAGE_SIZE;
1832 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001833 kfree(st);
1834 return -ENOMEM;
1835 }
1836
1837 /* Get the list of pages out of our struct file. They'll be pinned
1838 * at this point until we release them.
1839 *
1840 * Fail silently without starting the shrinker
1841 */
Al Viro496ad9a2013-01-23 17:07:38 -05001842 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001843 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001844 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001845 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001846 sg = st->sgl;
1847 st->nents = 0;
1848 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001849 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1850 if (IS_ERR(page)) {
1851 i915_gem_purge(dev_priv, page_count);
1852 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1853 }
1854 if (IS_ERR(page)) {
1855 /* We've tried hard to allocate the memory by reaping
1856 * our own buffer, now let the real VM do its job and
1857 * go down in flames if truly OOM.
1858 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001859 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001860 gfp |= __GFP_IO | __GFP_WAIT;
1861
1862 i915_gem_shrink_all(dev_priv);
1863 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1864 if (IS_ERR(page))
1865 goto err_pages;
1866
Linus Torvaldscaf49192012-12-10 10:51:16 -08001867 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001868 gfp &= ~(__GFP_IO | __GFP_WAIT);
1869 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001870#ifdef CONFIG_SWIOTLB
1871 if (swiotlb_nr_tbl()) {
1872 st->nents++;
1873 sg_set_page(sg, page, PAGE_SIZE, 0);
1874 sg = sg_next(sg);
1875 continue;
1876 }
1877#endif
Imre Deak90797e62013-02-18 19:28:03 +02001878 if (!i || page_to_pfn(page) != last_pfn + 1) {
1879 if (i)
1880 sg = sg_next(sg);
1881 st->nents++;
1882 sg_set_page(sg, page, PAGE_SIZE, 0);
1883 } else {
1884 sg->length += PAGE_SIZE;
1885 }
1886 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001887 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001888#ifdef CONFIG_SWIOTLB
1889 if (!swiotlb_nr_tbl())
1890#endif
1891 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001892 obj->pages = st;
1893
Eric Anholt673a3942008-07-30 12:06:12 -07001894 if (i915_gem_object_needs_bit17_swizzle(obj))
1895 i915_gem_object_do_bit_17_swizzle(obj);
1896
1897 return 0;
1898
1899err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001900 sg_mark_end(sg);
1901 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001902 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001903 sg_free_table(st);
1904 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001905 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001906}
1907
Chris Wilson37e680a2012-06-07 15:38:42 +01001908/* Ensure that the associated pages are gathered from the backing storage
1909 * and pinned into our object. i915_gem_object_get_pages() may be called
1910 * multiple times before they are released by a single call to
1911 * i915_gem_object_put_pages() - once the pages are no longer referenced
1912 * either as a result of memory pressure (reaping pages under the shrinker)
1913 * or as the object is itself released.
1914 */
1915int
1916i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1917{
1918 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1919 const struct drm_i915_gem_object_ops *ops = obj->ops;
1920 int ret;
1921
Chris Wilson2f745ad2012-09-04 21:02:58 +01001922 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001923 return 0;
1924
Chris Wilson43e28f02013-01-08 10:53:09 +00001925 if (obj->madv != I915_MADV_WILLNEED) {
1926 DRM_ERROR("Attempting to obtain a purgeable object\n");
1927 return -EINVAL;
1928 }
1929
Chris Wilsona5570172012-09-04 21:02:54 +01001930 BUG_ON(obj->pages_pin_count);
1931
Chris Wilson37e680a2012-06-07 15:38:42 +01001932 ret = ops->get_pages(obj);
1933 if (ret)
1934 return ret;
1935
Ben Widawsky35c20a62013-05-31 11:28:48 -07001936 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001937 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001938}
1939
Ben Widawskye2d05a82013-09-24 09:57:58 -07001940static void
Chris Wilson05394f32010-11-08 19:18:58 +00001941i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001942 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001943{
Chris Wilson05394f32010-11-08 19:18:58 +00001944 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001945 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001947
Zou Nan hai852835f2010-05-21 09:08:56 +08001948 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001949 if (obj->ring != ring && obj->last_write_seqno) {
1950 /* Keep the seqno relative to the current ring */
1951 obj->last_write_seqno = seqno;
1952 }
Chris Wilson05394f32010-11-08 19:18:58 +00001953 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001954
1955 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001956 if (!obj->active) {
1957 drm_gem_object_reference(&obj->base);
1958 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001959 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001960
Chris Wilson05394f32010-11-08 19:18:58 +00001961 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001962
Chris Wilson0201f1e2012-07-20 12:41:01 +01001963 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001964
Chris Wilsoncaea7472010-11-12 13:53:37 +00001965 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001966 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001967
Chris Wilson7dd49062012-03-21 10:48:18 +00001968 /* Bump MRU to take account of the delayed flush */
1969 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1970 struct drm_i915_fence_reg *reg;
1971
1972 reg = &dev_priv->fence_regs[obj->fence_reg];
1973 list_move_tail(&reg->lru_list,
1974 &dev_priv->mm.fence_list);
1975 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001976 }
1977}
1978
Ben Widawskye2d05a82013-09-24 09:57:58 -07001979void i915_vma_move_to_active(struct i915_vma *vma,
1980 struct intel_ring_buffer *ring)
1981{
1982 list_move_tail(&vma->mm_list, &vma->vm->active_list);
1983 return i915_gem_object_move_to_active(vma->obj, ring);
1984}
1985
Chris Wilsoncaea7472010-11-12 13:53:37 +00001986static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001987i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1988{
Ben Widawskyca191b12013-07-31 17:00:14 -07001989 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1990 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1991 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001992
Chris Wilson65ce3022012-07-20 12:41:02 +01001993 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001994 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001995
Ben Widawskyca191b12013-07-31 17:00:14 -07001996 list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001997
Chris Wilson65ce3022012-07-20 12:41:02 +01001998 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001999 obj->ring = NULL;
2000
Chris Wilson65ce3022012-07-20 12:41:02 +01002001 obj->last_read_seqno = 0;
2002 obj->last_write_seqno = 0;
2003 obj->base.write_domain = 0;
2004
2005 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002006 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002007
2008 obj->active = 0;
2009 drm_gem_object_unreference(&obj->base);
2010
2011 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002012}
Eric Anholt673a3942008-07-30 12:06:12 -07002013
Chris Wilson9d7730912012-11-27 16:22:52 +00002014static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002015i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002016{
Chris Wilson9d7730912012-11-27 16:22:52 +00002017 struct drm_i915_private *dev_priv = dev->dev_private;
2018 struct intel_ring_buffer *ring;
2019 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002020
Chris Wilson107f27a52012-12-10 13:56:17 +02002021 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002022 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002023 ret = intel_ring_idle(ring);
2024 if (ret)
2025 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002026 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002027 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002028
2029 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002030 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002031 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002032
Chris Wilson9d7730912012-11-27 16:22:52 +00002033 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2034 ring->sync_seqno[j] = 0;
2035 }
2036
2037 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002038}
2039
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002040int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2041{
2042 struct drm_i915_private *dev_priv = dev->dev_private;
2043 int ret;
2044
2045 if (seqno == 0)
2046 return -EINVAL;
2047
2048 /* HWS page needs to be set less than what we
2049 * will inject to ring
2050 */
2051 ret = i915_gem_init_seqno(dev, seqno - 1);
2052 if (ret)
2053 return ret;
2054
2055 /* Carefully set the last_seqno value so that wrap
2056 * detection still works
2057 */
2058 dev_priv->next_seqno = seqno;
2059 dev_priv->last_seqno = seqno - 1;
2060 if (dev_priv->last_seqno == 0)
2061 dev_priv->last_seqno--;
2062
2063 return 0;
2064}
2065
Chris Wilson9d7730912012-11-27 16:22:52 +00002066int
2067i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002068{
Chris Wilson9d7730912012-11-27 16:22:52 +00002069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002070
Chris Wilson9d7730912012-11-27 16:22:52 +00002071 /* reserve 0 for non-seqno */
2072 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002073 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002074 if (ret)
2075 return ret;
2076
2077 dev_priv->next_seqno = 1;
2078 }
2079
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002080 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002081 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002082}
2083
Mika Kuoppala0025c072013-06-12 12:35:30 +03002084int __i915_add_request(struct intel_ring_buffer *ring,
2085 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002086 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002087 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002088{
Chris Wilsondb53a302011-02-03 11:57:46 +00002089 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002090 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002091 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002092 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002093 int ret;
2094
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002095 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002096 /*
2097 * Emit any outstanding flushes - execbuf can fail to emit the flush
2098 * after having emitted the batchbuffer command. Hence we need to fix
2099 * things up similar to emitting the lazy request. The difference here
2100 * is that the flush _must_ happen before the next request, no matter
2101 * what.
2102 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002103 ret = intel_ring_flush_all_caches(ring);
2104 if (ret)
2105 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002106
Chris Wilson3c0e2342013-09-04 10:45:52 +01002107 request = ring->preallocated_lazy_request;
2108 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002109 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002110
Chris Wilsona71d8d92012-02-15 11:25:36 +00002111 /* Record the position of the start of the request so that
2112 * should we detect the updated seqno part-way through the
2113 * GPU processing the request, we never over-estimate the
2114 * position of the head.
2115 */
2116 request_ring_position = intel_ring_get_tail(ring);
2117
Chris Wilson9d7730912012-11-27 16:22:52 +00002118 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002119 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002120 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002121
Chris Wilson9d7730912012-11-27 16:22:52 +00002122 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002123 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002124 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002125 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002126
2127 /* Whilst this request exists, batch_obj will be on the
2128 * active_list, and so will hold the active reference. Only when this
2129 * request is retired will the the batch_obj be moved onto the
2130 * inactive_list and lose its active reference. Hence we do not need
2131 * to explicitly hold another reference here.
2132 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002133 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002134
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002135 /* Hold a reference to the current context so that we can inspect
2136 * it later in case a hangcheck error event fires.
2137 */
2138 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002139 if (request->ctx)
2140 i915_gem_context_reference(request->ctx);
2141
Eric Anholt673a3942008-07-30 12:06:12 -07002142 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002143 was_empty = list_empty(&ring->request_list);
2144 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002145 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002146
Chris Wilsondb53a302011-02-03 11:57:46 +00002147 if (file) {
2148 struct drm_i915_file_private *file_priv = file->driver_priv;
2149
Chris Wilson1c255952010-09-26 11:03:27 +01002150 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002151 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002152 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002153 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002154 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002155 }
Eric Anholt673a3942008-07-30 12:06:12 -07002156
Chris Wilson9d7730912012-11-27 16:22:52 +00002157 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002158 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002159 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002160
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002161 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002162 i915_queue_hangcheck(ring->dev);
2163
Chris Wilsonf047e392012-07-21 12:31:41 +01002164 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002165 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002166 &dev_priv->mm.retire_work,
2167 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002168 intel_mark_busy(dev_priv->dev);
2169 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002170 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002171
Chris Wilsonacb868d2012-09-26 13:47:30 +01002172 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002173 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002174 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002175}
2176
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002177static inline void
2178i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002179{
Chris Wilson1c255952010-09-26 11:03:27 +01002180 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002181
Chris Wilson1c255952010-09-26 11:03:27 +01002182 if (!file_priv)
2183 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002184
Chris Wilson1c255952010-09-26 11:03:27 +01002185 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002186 if (request->file_priv) {
2187 list_del(&request->client_list);
2188 request->file_priv = NULL;
2189 }
Chris Wilson1c255952010-09-26 11:03:27 +01002190 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002191}
2192
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002193static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2194 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002195{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002196 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2197 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002198 return true;
2199
2200 return false;
2201}
2202
2203static bool i915_head_inside_request(const u32 acthd_unmasked,
2204 const u32 request_start,
2205 const u32 request_end)
2206{
2207 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2208
2209 if (request_start < request_end) {
2210 if (acthd >= request_start && acthd < request_end)
2211 return true;
2212 } else if (request_start > request_end) {
2213 if (acthd >= request_start || acthd < request_end)
2214 return true;
2215 }
2216
2217 return false;
2218}
2219
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002220static struct i915_address_space *
2221request_to_vm(struct drm_i915_gem_request *request)
2222{
2223 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2224 struct i915_address_space *vm;
2225
2226 vm = &dev_priv->gtt.base;
2227
2228 return vm;
2229}
2230
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002231static bool i915_request_guilty(struct drm_i915_gem_request *request,
2232 const u32 acthd, bool *inside)
2233{
2234 /* There is a possibility that unmasked head address
2235 * pointing inside the ring, matches the batch_obj address range.
2236 * However this is extremely unlikely.
2237 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002238 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002239 if (i915_head_inside_object(acthd, request->batch_obj,
2240 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002241 *inside = true;
2242 return true;
2243 }
2244 }
2245
2246 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2247 *inside = false;
2248 return true;
2249 }
2250
2251 return false;
2252}
2253
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002254static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
2255{
2256 const unsigned long elapsed = get_seconds() - hs->guilty_ts;
2257
2258 if (hs->banned)
2259 return true;
2260
2261 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2262 DRM_ERROR("context hanging too fast, declaring banned!\n");
2263 return true;
2264 }
2265
2266 return false;
2267}
2268
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002269static void i915_set_reset_status(struct intel_ring_buffer *ring,
2270 struct drm_i915_gem_request *request,
2271 u32 acthd)
2272{
2273 struct i915_ctx_hang_stats *hs = NULL;
2274 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002275 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002276
2277 /* Innocent until proven guilty */
2278 guilty = false;
2279
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002280 if (request->batch_obj)
2281 offset = i915_gem_obj_offset(request->batch_obj,
2282 request_to_vm(request));
2283
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002284 if (ring->hangcheck.action != HANGCHECK_WAIT &&
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002285 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002286 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002287 ring->name,
2288 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002289 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002290 request->ctx ? request->ctx->id : 0,
2291 acthd);
2292
2293 guilty = true;
2294 }
2295
2296 /* If contexts are disabled or this is the default context, use
2297 * file_priv->reset_state
2298 */
2299 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2300 hs = &request->ctx->hang_stats;
2301 else if (request->file_priv)
2302 hs = &request->file_priv->hang_stats;
2303
2304 if (hs) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002305 if (guilty) {
2306 hs->banned = i915_context_is_banned(hs);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002307 hs->batch_active++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002308 hs->guilty_ts = get_seconds();
2309 } else {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002310 hs->batch_pending++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002311 }
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002312 }
2313}
2314
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002315static void i915_gem_free_request(struct drm_i915_gem_request *request)
2316{
2317 list_del(&request->list);
2318 i915_gem_request_remove_from_client(request);
2319
2320 if (request->ctx)
2321 i915_gem_context_unreference(request->ctx);
2322
2323 kfree(request);
2324}
2325
Chris Wilsondfaae392010-09-22 10:31:52 +01002326static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2327 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002328{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002329 u32 completed_seqno;
2330 u32 acthd;
2331
2332 acthd = intel_ring_get_active_head(ring);
2333 completed_seqno = ring->get_seqno(ring, false);
2334
Chris Wilsondfaae392010-09-22 10:31:52 +01002335 while (!list_empty(&ring->request_list)) {
2336 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002337
Chris Wilsondfaae392010-09-22 10:31:52 +01002338 request = list_first_entry(&ring->request_list,
2339 struct drm_i915_gem_request,
2340 list);
2341
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002342 if (request->seqno > completed_seqno)
2343 i915_set_reset_status(ring, request, acthd);
2344
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002345 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002346 }
2347
2348 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002349 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002350
Chris Wilson05394f32010-11-08 19:18:58 +00002351 obj = list_first_entry(&ring->active_list,
2352 struct drm_i915_gem_object,
2353 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002354
Chris Wilson05394f32010-11-08 19:18:58 +00002355 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002356 }
Eric Anholt673a3942008-07-30 12:06:12 -07002357}
2358
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002359void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002360{
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362 int i;
2363
Daniel Vetter4b9de732011-10-09 21:52:02 +02002364 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002365 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002366
Daniel Vetter94a335d2013-07-17 14:51:28 +02002367 /*
2368 * Commit delayed tiling changes if we have an object still
2369 * attached to the fence, otherwise just clear the fence.
2370 */
2371 if (reg->obj) {
2372 i915_gem_object_update_fence(reg->obj, reg,
2373 reg->obj->tiling_mode);
2374 } else {
2375 i915_gem_write_fence(dev, i, NULL);
2376 }
Chris Wilson312817a2010-11-22 11:50:11 +00002377 }
2378}
2379
Chris Wilson069efc12010-09-30 16:53:18 +01002380void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002381{
Chris Wilsondfaae392010-09-22 10:31:52 +01002382 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002383 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002384 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002385
Chris Wilsonb4519512012-05-11 14:29:30 +01002386 for_each_ring(ring, dev_priv, i)
2387 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002388
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002389 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002390}
2391
2392/**
2393 * This function clears the request list as sequence numbers are passed.
2394 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002395void
Chris Wilsondb53a302011-02-03 11:57:46 +00002396i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002397{
Eric Anholt673a3942008-07-30 12:06:12 -07002398 uint32_t seqno;
2399
Chris Wilsondb53a302011-02-03 11:57:46 +00002400 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002401 return;
2402
Chris Wilsondb53a302011-02-03 11:57:46 +00002403 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002404
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002405 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002406
Zou Nan hai852835f2010-05-21 09:08:56 +08002407 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002408 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002409
Zou Nan hai852835f2010-05-21 09:08:56 +08002410 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002411 struct drm_i915_gem_request,
2412 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002413
Chris Wilsondfaae392010-09-22 10:31:52 +01002414 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002415 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002416
Chris Wilsondb53a302011-02-03 11:57:46 +00002417 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002418 /* We know the GPU must have read the request to have
2419 * sent us the seqno + interrupt, so use the position
2420 * of tail of the request to update the last known position
2421 * of the GPU head.
2422 */
2423 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002424
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002425 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002426 }
2427
2428 /* Move any buffers on the active list that are no longer referenced
2429 * by the ringbuffer to the flushing/inactive lists as appropriate.
2430 */
2431 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002432 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002433
Akshay Joshi0206e352011-08-16 15:34:10 -04002434 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002435 struct drm_i915_gem_object,
2436 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002437
Chris Wilson0201f1e2012-07-20 12:41:01 +01002438 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002439 break;
2440
Chris Wilson65ce3022012-07-20 12:41:02 +01002441 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002442 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002443
Chris Wilsondb53a302011-02-03 11:57:46 +00002444 if (unlikely(ring->trace_irq_seqno &&
2445 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002446 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002447 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002448 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002449
Chris Wilsondb53a302011-02-03 11:57:46 +00002450 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002451}
2452
2453void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002454i915_gem_retire_requests(struct drm_device *dev)
2455{
2456 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002457 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002458 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002459
Chris Wilsonb4519512012-05-11 14:29:30 +01002460 for_each_ring(ring, dev_priv, i)
2461 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002462}
2463
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002464static void
Eric Anholt673a3942008-07-30 12:06:12 -07002465i915_gem_retire_work_handler(struct work_struct *work)
2466{
2467 drm_i915_private_t *dev_priv;
2468 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002469 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002470 bool idle;
2471 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002472
2473 dev_priv = container_of(work, drm_i915_private_t,
2474 mm.retire_work.work);
2475 dev = dev_priv->dev;
2476
Chris Wilson891b48c2010-09-29 12:26:37 +01002477 /* Come back later if the device is busy... */
2478 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002479 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2480 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002481 return;
2482 }
2483
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002484 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002485
Chris Wilson0a587052011-01-09 21:05:44 +00002486 /* Send a periodic flush down the ring so we don't hold onto GEM
2487 * objects indefinitely.
2488 */
2489 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002490 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002491 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002492 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002493
2494 idle &= list_empty(&ring->request_list);
2495 }
2496
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002497 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002498 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2499 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002500 if (idle)
2501 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002502
Eric Anholt673a3942008-07-30 12:06:12 -07002503 mutex_unlock(&dev->struct_mutex);
2504}
2505
Ben Widawsky5816d642012-04-11 11:18:19 -07002506/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002507 * Ensures that an object will eventually get non-busy by flushing any required
2508 * write domains, emitting any outstanding lazy request and retiring and
2509 * completed requests.
2510 */
2511static int
2512i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2513{
2514 int ret;
2515
2516 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002517 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002518 if (ret)
2519 return ret;
2520
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002521 i915_gem_retire_requests_ring(obj->ring);
2522 }
2523
2524 return 0;
2525}
2526
2527/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002528 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2529 * @DRM_IOCTL_ARGS: standard ioctl arguments
2530 *
2531 * Returns 0 if successful, else an error is returned with the remaining time in
2532 * the timeout parameter.
2533 * -ETIME: object is still busy after timeout
2534 * -ERESTARTSYS: signal interrupted the wait
2535 * -ENONENT: object doesn't exist
2536 * Also possible, but rare:
2537 * -EAGAIN: GPU wedged
2538 * -ENOMEM: damn
2539 * -ENODEV: Internal IRQ fail
2540 * -E?: The add request failed
2541 *
2542 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2543 * non-zero timeout parameter the wait ioctl will wait for the given number of
2544 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2545 * without holding struct_mutex the object may become re-busied before this
2546 * function completes. A similar but shorter * race condition exists in the busy
2547 * ioctl
2548 */
2549int
2550i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2551{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002552 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002553 struct drm_i915_gem_wait *args = data;
2554 struct drm_i915_gem_object *obj;
2555 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002556 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002557 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002558 u32 seqno = 0;
2559 int ret = 0;
2560
Ben Widawskyeac1f142012-06-05 15:24:24 -07002561 if (args->timeout_ns >= 0) {
2562 timeout_stack = ns_to_timespec(args->timeout_ns);
2563 timeout = &timeout_stack;
2564 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002565
2566 ret = i915_mutex_lock_interruptible(dev);
2567 if (ret)
2568 return ret;
2569
2570 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2571 if (&obj->base == NULL) {
2572 mutex_unlock(&dev->struct_mutex);
2573 return -ENOENT;
2574 }
2575
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002576 /* Need to make sure the object gets inactive eventually. */
2577 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002578 if (ret)
2579 goto out;
2580
2581 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002582 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002583 ring = obj->ring;
2584 }
2585
2586 if (seqno == 0)
2587 goto out;
2588
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002589 /* Do this after OLR check to make sure we make forward progress polling
2590 * on this IOCTL with a 0 timeout (like busy ioctl)
2591 */
2592 if (!args->timeout_ns) {
2593 ret = -ETIME;
2594 goto out;
2595 }
2596
2597 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002598 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002599 mutex_unlock(&dev->struct_mutex);
2600
Daniel Vetterf69061b2012-12-06 09:01:42 +01002601 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002602 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002603 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002604 return ret;
2605
2606out:
2607 drm_gem_object_unreference(&obj->base);
2608 mutex_unlock(&dev->struct_mutex);
2609 return ret;
2610}
2611
2612/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002613 * i915_gem_object_sync - sync an object to a ring.
2614 *
2615 * @obj: object which may be in use on another ring.
2616 * @to: ring we wish to use the object on. May be NULL.
2617 *
2618 * This code is meant to abstract object synchronization with the GPU.
2619 * Calling with NULL implies synchronizing the object with the CPU
2620 * rather than a particular GPU ring.
2621 *
2622 * Returns 0 if successful, else propagates up the lower layer error.
2623 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002624int
2625i915_gem_object_sync(struct drm_i915_gem_object *obj,
2626 struct intel_ring_buffer *to)
2627{
2628 struct intel_ring_buffer *from = obj->ring;
2629 u32 seqno;
2630 int ret, idx;
2631
2632 if (from == NULL || to == from)
2633 return 0;
2634
Ben Widawsky5816d642012-04-11 11:18:19 -07002635 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002636 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002637
2638 idx = intel_ring_sync_index(from, to);
2639
Chris Wilson0201f1e2012-07-20 12:41:01 +01002640 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002641 if (seqno <= from->sync_seqno[idx])
2642 return 0;
2643
Ben Widawskyb4aca012012-04-25 20:50:12 -07002644 ret = i915_gem_check_olr(obj->ring, seqno);
2645 if (ret)
2646 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002647
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002648 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002649 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002650 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002651 /* We use last_read_seqno because sync_to()
2652 * might have just caused seqno wrap under
2653 * the radar.
2654 */
2655 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002656
Ben Widawskye3a5a222012-04-11 11:18:20 -07002657 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002658}
2659
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002660static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2661{
2662 u32 old_write_domain, old_read_domains;
2663
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002664 /* Force a pagefault for domain tracking on next user access */
2665 i915_gem_release_mmap(obj);
2666
Keith Packardb97c3d92011-06-24 21:02:59 -07002667 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2668 return;
2669
Chris Wilson97c809fd2012-10-09 19:24:38 +01002670 /* Wait for any direct GTT access to complete */
2671 mb();
2672
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002673 old_read_domains = obj->base.read_domains;
2674 old_write_domain = obj->base.write_domain;
2675
2676 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2677 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2678
2679 trace_i915_gem_object_change_domain(obj,
2680 old_read_domains,
2681 old_write_domain);
2682}
2683
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002684int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002685{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002686 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002687 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002688 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002689
Daniel Vetterb93dab62013-08-26 11:23:47 +02002690 /* For now we only ever use 1 vma per object */
2691 WARN_ON(!list_is_singular(&obj->vma_list));
2692
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002693 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002694 return 0;
2695
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002696 if (!drm_mm_node_allocated(&vma->node)) {
2697 i915_gem_vma_destroy(vma);
2698
2699 return 0;
2700 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002701
Chris Wilson31d8d652012-05-24 19:11:20 +01002702 if (obj->pin_count)
2703 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002704
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002705 BUG_ON(obj->pages == NULL);
2706
Chris Wilsona8198ee2011-04-13 22:04:09 +01002707 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002708 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002709 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002710 /* Continue on if we fail due to EIO, the GPU is hung so we
2711 * should be safe and we need to cleanup or else we might
2712 * cause memory corruption through use-after-free.
2713 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002714
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002715 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002716
Daniel Vetter96b47b62009-12-15 17:50:00 +01002717 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002718 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002719 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002720 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002721
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002722 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002723
Daniel Vetter74898d72012-02-15 23:50:22 +01002724 if (obj->has_global_gtt_mapping)
2725 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002726 if (obj->has_aliasing_ppgtt_mapping) {
2727 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2728 obj->has_aliasing_ppgtt_mapping = 0;
2729 }
Daniel Vetter74163902012-02-15 23:50:21 +01002730 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002731 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002732
Ben Widawskyca191b12013-07-31 17:00:14 -07002733 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002734 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002735 if (i915_is_ggtt(vma->vm))
2736 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002737
Ben Widawsky2f633152013-07-17 12:19:03 -07002738 drm_mm_remove_node(&vma->node);
Ben Widawsky433544b2013-08-13 18:09:06 -07002739
Ben Widawsky2f633152013-07-17 12:19:03 -07002740 i915_gem_vma_destroy(vma);
2741
2742 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002743 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002744 if (list_empty(&obj->vma_list))
2745 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002746
Chris Wilson88241782011-01-07 17:09:48 +00002747 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002748}
2749
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002750/**
2751 * Unbinds an object from the global GTT aperture.
2752 */
2753int
2754i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2755{
2756 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2757 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2758
Dan Carpenter58e73e12013-08-09 12:44:11 +03002759 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002760 return 0;
2761
2762 if (obj->pin_count)
2763 return -EBUSY;
2764
2765 BUG_ON(obj->pages == NULL);
2766
2767 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2768}
2769
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002770int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002771{
2772 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002773 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002774 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002775
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002776 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002777 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002778 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2779 if (ret)
2780 return ret;
2781
Chris Wilson3e960502012-11-27 16:22:54 +00002782 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002783 if (ret)
2784 return ret;
2785 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002786
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002787 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002788}
2789
Chris Wilson9ce079e2012-04-17 15:31:30 +01002790static void i965_write_fence_reg(struct drm_device *dev, int reg,
2791 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002792{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002793 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002794 int fence_reg;
2795 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002796
Imre Deak56c844e2013-01-07 21:47:34 +02002797 if (INTEL_INFO(dev)->gen >= 6) {
2798 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2799 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2800 } else {
2801 fence_reg = FENCE_REG_965_0;
2802 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2803 }
2804
Chris Wilsond18b9612013-07-10 13:36:23 +01002805 fence_reg += reg * 8;
2806
2807 /* To w/a incoherency with non-atomic 64-bit register updates,
2808 * we split the 64-bit update into two 32-bit writes. In order
2809 * for a partial fence not to be evaluated between writes, we
2810 * precede the update with write to turn off the fence register,
2811 * and only enable the fence as the last step.
2812 *
2813 * For extra levels of paranoia, we make sure each step lands
2814 * before applying the next step.
2815 */
2816 I915_WRITE(fence_reg, 0);
2817 POSTING_READ(fence_reg);
2818
Chris Wilson9ce079e2012-04-17 15:31:30 +01002819 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002820 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002821 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002822
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002823 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002824 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002825 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002826 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002827 if (obj->tiling_mode == I915_TILING_Y)
2828 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2829 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002830
Chris Wilsond18b9612013-07-10 13:36:23 +01002831 I915_WRITE(fence_reg + 4, val >> 32);
2832 POSTING_READ(fence_reg + 4);
2833
2834 I915_WRITE(fence_reg + 0, val);
2835 POSTING_READ(fence_reg);
2836 } else {
2837 I915_WRITE(fence_reg + 4, 0);
2838 POSTING_READ(fence_reg + 4);
2839 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002840}
2841
Chris Wilson9ce079e2012-04-17 15:31:30 +01002842static void i915_write_fence_reg(struct drm_device *dev, int reg,
2843 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002844{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002845 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002846 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002847
Chris Wilson9ce079e2012-04-17 15:31:30 +01002848 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002849 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002850 int pitch_val;
2851 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002852
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002853 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002854 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002855 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2856 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2857 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002858
2859 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2860 tile_width = 128;
2861 else
2862 tile_width = 512;
2863
2864 /* Note: pitch better be a power of two tile widths */
2865 pitch_val = obj->stride / tile_width;
2866 pitch_val = ffs(pitch_val) - 1;
2867
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002868 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002869 if (obj->tiling_mode == I915_TILING_Y)
2870 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2871 val |= I915_FENCE_SIZE_BITS(size);
2872 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2873 val |= I830_FENCE_REG_VALID;
2874 } else
2875 val = 0;
2876
2877 if (reg < 8)
2878 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002879 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002880 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002881
Chris Wilson9ce079e2012-04-17 15:31:30 +01002882 I915_WRITE(reg, val);
2883 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002884}
2885
Chris Wilson9ce079e2012-04-17 15:31:30 +01002886static void i830_write_fence_reg(struct drm_device *dev, int reg,
2887 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002888{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002889 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002890 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002891
Chris Wilson9ce079e2012-04-17 15:31:30 +01002892 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002893 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002894 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002895
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002896 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002897 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002898 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2899 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2900 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002901
Chris Wilson9ce079e2012-04-17 15:31:30 +01002902 pitch_val = obj->stride / 128;
2903 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002905 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906 if (obj->tiling_mode == I915_TILING_Y)
2907 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2908 val |= I830_FENCE_SIZE_BITS(size);
2909 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2910 val |= I830_FENCE_REG_VALID;
2911 } else
2912 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002913
Chris Wilson9ce079e2012-04-17 15:31:30 +01002914 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2915 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2916}
2917
Chris Wilsond0a57782012-10-09 19:24:37 +01002918inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2919{
2920 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2921}
2922
Chris Wilson9ce079e2012-04-17 15:31:30 +01002923static void i915_gem_write_fence(struct drm_device *dev, int reg,
2924 struct drm_i915_gem_object *obj)
2925{
Chris Wilsond0a57782012-10-09 19:24:37 +01002926 struct drm_i915_private *dev_priv = dev->dev_private;
2927
2928 /* Ensure that all CPU reads are completed before installing a fence
2929 * and all writes before removing the fence.
2930 */
2931 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2932 mb();
2933
Daniel Vetter94a335d2013-07-17 14:51:28 +02002934 WARN(obj && (!obj->stride || !obj->tiling_mode),
2935 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2936 obj->stride, obj->tiling_mode);
2937
Chris Wilson9ce079e2012-04-17 15:31:30 +01002938 switch (INTEL_INFO(dev)->gen) {
2939 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002940 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002941 case 5:
2942 case 4: i965_write_fence_reg(dev, reg, obj); break;
2943 case 3: i915_write_fence_reg(dev, reg, obj); break;
2944 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002945 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002946 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002947
2948 /* And similarly be paranoid that no direct access to this region
2949 * is reordered to before the fence is installed.
2950 */
2951 if (i915_gem_object_needs_mb(obj))
2952 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002953}
2954
Chris Wilson61050802012-04-17 15:31:31 +01002955static inline int fence_number(struct drm_i915_private *dev_priv,
2956 struct drm_i915_fence_reg *fence)
2957{
2958 return fence - dev_priv->fence_regs;
2959}
2960
2961static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2962 struct drm_i915_fence_reg *fence,
2963 bool enable)
2964{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002965 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002966 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002967
Chris Wilson46a0b632013-07-10 13:36:24 +01002968 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002969
2970 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002971 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002972 fence->obj = obj;
2973 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2974 } else {
2975 obj->fence_reg = I915_FENCE_REG_NONE;
2976 fence->obj = NULL;
2977 list_del_init(&fence->lru_list);
2978 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002979 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002980}
2981
Chris Wilsond9e86c02010-11-10 16:40:20 +00002982static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002983i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002984{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002985 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002986 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002987 if (ret)
2988 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002989
2990 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002991 }
2992
Chris Wilson86d5bc32012-07-20 12:41:04 +01002993 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002994 return 0;
2995}
2996
2997int
2998i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2999{
Chris Wilson61050802012-04-17 15:31:31 +01003000 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003001 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003002 int ret;
3003
Chris Wilsond0a57782012-10-09 19:24:37 +01003004 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003005 if (ret)
3006 return ret;
3007
Chris Wilson61050802012-04-17 15:31:31 +01003008 if (obj->fence_reg == I915_FENCE_REG_NONE)
3009 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003010
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003011 fence = &dev_priv->fence_regs[obj->fence_reg];
3012
Chris Wilson61050802012-04-17 15:31:31 +01003013 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003014 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003015
3016 return 0;
3017}
3018
3019static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003020i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003021{
Daniel Vetterae3db242010-02-19 11:51:58 +01003022 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003023 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003024 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003025
3026 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003027 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003028 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3029 reg = &dev_priv->fence_regs[i];
3030 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003031 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003032
Chris Wilson1690e1e2011-12-14 13:57:08 +01003033 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003034 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003035 }
3036
Chris Wilsond9e86c02010-11-10 16:40:20 +00003037 if (avail == NULL)
3038 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003039
3040 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003041 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003042 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003043 continue;
3044
Chris Wilson8fe301a2012-04-17 15:31:28 +01003045 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003046 }
3047
Chris Wilson8fe301a2012-04-17 15:31:28 +01003048 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003049}
3050
Jesse Barnesde151cf2008-11-12 10:03:55 -08003051/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003052 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003053 * @obj: object to map through a fence reg
3054 *
3055 * When mapping objects through the GTT, userspace wants to be able to write
3056 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003057 * This function walks the fence regs looking for a free one for @obj,
3058 * stealing one if it can't find any.
3059 *
3060 * It then sets up the reg based on the object's properties: address, pitch
3061 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003062 *
3063 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003064 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003065int
Chris Wilson06d98132012-04-17 15:31:24 +01003066i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003067{
Chris Wilson05394f32010-11-08 19:18:58 +00003068 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003069 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003070 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003071 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003072 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073
Chris Wilson14415742012-04-17 15:31:33 +01003074 /* Have we updated the tiling parameters upon the object and so
3075 * will need to serialise the write to the associated fence register?
3076 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003077 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003078 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003079 if (ret)
3080 return ret;
3081 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003082
Chris Wilsond9e86c02010-11-10 16:40:20 +00003083 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003084 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3085 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003086 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003087 list_move_tail(&reg->lru_list,
3088 &dev_priv->mm.fence_list);
3089 return 0;
3090 }
3091 } else if (enable) {
3092 reg = i915_find_fence_reg(dev);
3093 if (reg == NULL)
3094 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003095
Chris Wilson14415742012-04-17 15:31:33 +01003096 if (reg->obj) {
3097 struct drm_i915_gem_object *old = reg->obj;
3098
Chris Wilsond0a57782012-10-09 19:24:37 +01003099 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003100 if (ret)
3101 return ret;
3102
Chris Wilson14415742012-04-17 15:31:33 +01003103 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003104 }
Chris Wilson14415742012-04-17 15:31:33 +01003105 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003106 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003107
Chris Wilson14415742012-04-17 15:31:33 +01003108 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003109
Chris Wilson9ce079e2012-04-17 15:31:30 +01003110 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003111}
3112
Chris Wilson42d6ab42012-07-26 11:49:32 +01003113static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3114 struct drm_mm_node *gtt_space,
3115 unsigned long cache_level)
3116{
3117 struct drm_mm_node *other;
3118
3119 /* On non-LLC machines we have to be careful when putting differing
3120 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003121 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003122 */
3123 if (HAS_LLC(dev))
3124 return true;
3125
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003126 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003127 return true;
3128
3129 if (list_empty(&gtt_space->node_list))
3130 return true;
3131
3132 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3133 if (other->allocated && !other->hole_follows && other->color != cache_level)
3134 return false;
3135
3136 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3137 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3138 return false;
3139
3140 return true;
3141}
3142
3143static void i915_gem_verify_gtt(struct drm_device *dev)
3144{
3145#if WATCH_GTT
3146 struct drm_i915_private *dev_priv = dev->dev_private;
3147 struct drm_i915_gem_object *obj;
3148 int err = 0;
3149
Ben Widawsky35c20a62013-05-31 11:28:48 -07003150 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003151 if (obj->gtt_space == NULL) {
3152 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3153 err++;
3154 continue;
3155 }
3156
3157 if (obj->cache_level != obj->gtt_space->color) {
3158 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003159 i915_gem_obj_ggtt_offset(obj),
3160 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003161 obj->cache_level,
3162 obj->gtt_space->color);
3163 err++;
3164 continue;
3165 }
3166
3167 if (!i915_gem_valid_gtt_space(dev,
3168 obj->gtt_space,
3169 obj->cache_level)) {
3170 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003171 i915_gem_obj_ggtt_offset(obj),
3172 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003173 obj->cache_level);
3174 err++;
3175 continue;
3176 }
3177 }
3178
3179 WARN_ON(err);
3180#endif
3181}
3182
Jesse Barnesde151cf2008-11-12 10:03:55 -08003183/**
Eric Anholt673a3942008-07-30 12:06:12 -07003184 * Finds free space in the GTT aperture and binds the object there.
3185 */
3186static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003187i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3188 struct i915_address_space *vm,
3189 unsigned alignment,
3190 bool map_and_fenceable,
3191 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003192{
Chris Wilson05394f32010-11-08 19:18:58 +00003193 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003194 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003195 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003196 size_t gtt_max =
3197 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003198 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003200
Chris Wilsone28f8712011-07-18 13:11:49 -07003201 fence_size = i915_gem_get_gtt_size(dev,
3202 obj->base.size,
3203 obj->tiling_mode);
3204 fence_alignment = i915_gem_get_gtt_alignment(dev,
3205 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003206 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003207 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003208 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003209 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003210 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003211
Eric Anholt673a3942008-07-30 12:06:12 -07003212 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003213 alignment = map_and_fenceable ? fence_alignment :
3214 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003215 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003216 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3217 return -EINVAL;
3218 }
3219
Chris Wilson05394f32010-11-08 19:18:58 +00003220 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003221
Chris Wilson654fc602010-05-27 13:18:21 +01003222 /* If the object is bigger than the entire aperture, reject it early
3223 * before evicting everything in a vain attempt to find space.
3224 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003225 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003226 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003227 obj->base.size,
3228 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003229 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003230 return -E2BIG;
3231 }
3232
Chris Wilson37e680a2012-06-07 15:38:42 +01003233 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003234 if (ret)
3235 return ret;
3236
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003237 i915_gem_object_pin_pages(obj);
3238
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003239 BUG_ON(!i915_is_ggtt(vm));
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003240
Ben Widawskyaccfef22013-08-14 11:38:35 +02003241 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003242 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003243 ret = PTR_ERR(vma);
3244 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003245 }
3246
Ben Widawskyaccfef22013-08-14 11:38:35 +02003247 /* For now we only ever use 1 vma per object */
3248 WARN_ON(!list_is_singular(&obj->vma_list));
3249
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003250search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003251 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003252 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003253 obj->cache_level, 0, gtt_max,
3254 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003255 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003256 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003257 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003258 map_and_fenceable,
3259 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003260 if (ret == 0)
3261 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003262
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003263 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003264 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003265 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003266 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003267 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003268 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003269 }
3270
Daniel Vetter74163902012-02-15 23:50:21 +01003271 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003272 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003273 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003274
Ben Widawsky35c20a62013-05-31 11:28:48 -07003275 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003276 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003277
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003278 if (i915_is_ggtt(vm)) {
3279 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003280
Daniel Vetter49987092013-08-14 10:21:23 +02003281 fenceable = (vma->node.size == fence_size &&
3282 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003283
Daniel Vetter49987092013-08-14 10:21:23 +02003284 mappable = (vma->node.start + obj->base.size <=
3285 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003286
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003287 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003288 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003289
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003290 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003291
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003292 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003293 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003294 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003295
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003296err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003297 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003298err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003299 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003300err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003301 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003302 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003303}
3304
Chris Wilson000433b2013-08-08 14:41:09 +01003305bool
Chris Wilson2c225692013-08-09 12:26:45 +01003306i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3307 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003308{
Eric Anholt673a3942008-07-30 12:06:12 -07003309 /* If we don't have a page list set up, then we're not pinned
3310 * to GPU, and we can ignore the cache flush because it'll happen
3311 * again at bind time.
3312 */
Chris Wilson05394f32010-11-08 19:18:58 +00003313 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003314 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003315
Imre Deak769ce462013-02-13 21:56:05 +02003316 /*
3317 * Stolen memory is always coherent with the GPU as it is explicitly
3318 * marked as wc by the system, or the system is cache-coherent.
3319 */
3320 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003321 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003322
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003323 /* If the GPU is snooping the contents of the CPU cache,
3324 * we do not need to manually clear the CPU cache lines. However,
3325 * the caches are only snooped when the render cache is
3326 * flushed/invalidated. As we always have to emit invalidations
3327 * and flushes when moving into and out of the RENDER domain, correct
3328 * snooping behaviour occurs naturally as the result of our domain
3329 * tracking.
3330 */
Chris Wilson2c225692013-08-09 12:26:45 +01003331 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003332 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003333
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003334 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003335 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003336
3337 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003338}
3339
3340/** Flushes the GTT write domain for the object if it's dirty. */
3341static void
Chris Wilson05394f32010-11-08 19:18:58 +00003342i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003343{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003344 uint32_t old_write_domain;
3345
Chris Wilson05394f32010-11-08 19:18:58 +00003346 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003347 return;
3348
Chris Wilson63256ec2011-01-04 18:42:07 +00003349 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003350 * to it immediately go to main memory as far as we know, so there's
3351 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003352 *
3353 * However, we do have to enforce the order so that all writes through
3354 * the GTT land before any writes to the device, such as updates to
3355 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003356 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003357 wmb();
3358
Chris Wilson05394f32010-11-08 19:18:58 +00003359 old_write_domain = obj->base.write_domain;
3360 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003361
3362 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003363 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003364 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003365}
3366
3367/** Flushes the CPU write domain for the object if it's dirty. */
3368static void
Chris Wilson2c225692013-08-09 12:26:45 +01003369i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3370 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003371{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003372 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003373
Chris Wilson05394f32010-11-08 19:18:58 +00003374 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003375 return;
3376
Chris Wilson000433b2013-08-08 14:41:09 +01003377 if (i915_gem_clflush_object(obj, force))
3378 i915_gem_chipset_flush(obj->base.dev);
3379
Chris Wilson05394f32010-11-08 19:18:58 +00003380 old_write_domain = obj->base.write_domain;
3381 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003382
3383 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003384 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003385 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003386}
3387
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003388/**
3389 * Moves a single object to the GTT read, and possibly write domain.
3390 *
3391 * This function returns when the move is complete, including waiting on
3392 * flushes to occur.
3393 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003394int
Chris Wilson20217462010-11-23 15:26:33 +00003395i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003396{
Chris Wilson8325a092012-04-24 15:52:35 +01003397 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003398 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003399 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003400
Eric Anholt02354392008-11-26 13:58:13 -08003401 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003402 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003403 return -EINVAL;
3404
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003405 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3406 return 0;
3407
Chris Wilson0201f1e2012-07-20 12:41:01 +01003408 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003409 if (ret)
3410 return ret;
3411
Chris Wilson2c225692013-08-09 12:26:45 +01003412 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003413
Chris Wilsond0a57782012-10-09 19:24:37 +01003414 /* Serialise direct access to this object with the barriers for
3415 * coherent writes from the GPU, by effectively invalidating the
3416 * GTT domain upon first access.
3417 */
3418 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3419 mb();
3420
Chris Wilson05394f32010-11-08 19:18:58 +00003421 old_write_domain = obj->base.write_domain;
3422 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003423
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003424 /* It should now be out of any other write domains, and we can update
3425 * the domain values for our changes.
3426 */
Chris Wilson05394f32010-11-08 19:18:58 +00003427 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3428 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003429 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003430 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3431 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3432 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003433 }
3434
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003435 trace_i915_gem_object_change_domain(obj,
3436 old_read_domains,
3437 old_write_domain);
3438
Chris Wilson8325a092012-04-24 15:52:35 +01003439 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003440 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003441 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003442 if (vma)
3443 list_move_tail(&vma->mm_list,
3444 &dev_priv->gtt.base.inactive_list);
3445
3446 }
Chris Wilson8325a092012-04-24 15:52:35 +01003447
Eric Anholte47c68e2008-11-14 13:35:19 -08003448 return 0;
3449}
3450
Chris Wilsone4ffd172011-04-04 09:44:39 +01003451int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3452 enum i915_cache_level cache_level)
3453{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003454 struct drm_device *dev = obj->base.dev;
3455 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003456 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003457 int ret;
3458
3459 if (obj->cache_level == cache_level)
3460 return 0;
3461
3462 if (obj->pin_count) {
3463 DRM_DEBUG("can not change the cache level of pinned objects\n");
3464 return -EBUSY;
3465 }
3466
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003467 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3468 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003469 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003470 if (ret)
3471 return ret;
3472
3473 break;
3474 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003475 }
3476
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003477 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003478 ret = i915_gem_object_finish_gpu(obj);
3479 if (ret)
3480 return ret;
3481
3482 i915_gem_object_finish_gtt(obj);
3483
3484 /* Before SandyBridge, you could not use tiling or fence
3485 * registers with snooped memory, so relinquish any fences
3486 * currently pointing to our region in the aperture.
3487 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003488 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003489 ret = i915_gem_object_put_fence(obj);
3490 if (ret)
3491 return ret;
3492 }
3493
Daniel Vetter74898d72012-02-15 23:50:22 +01003494 if (obj->has_global_gtt_mapping)
3495 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003496 if (obj->has_aliasing_ppgtt_mapping)
3497 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3498 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003499 }
3500
Chris Wilson2c225692013-08-09 12:26:45 +01003501 list_for_each_entry(vma, &obj->vma_list, vma_link)
3502 vma->node.color = cache_level;
3503 obj->cache_level = cache_level;
3504
3505 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003506 u32 old_read_domains, old_write_domain;
3507
3508 /* If we're coming from LLC cached, then we haven't
3509 * actually been tracking whether the data is in the
3510 * CPU cache or not, since we only allow one bit set
3511 * in obj->write_domain and have been skipping the clflushes.
3512 * Just set it to the CPU cache for now.
3513 */
3514 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003515
3516 old_read_domains = obj->base.read_domains;
3517 old_write_domain = obj->base.write_domain;
3518
3519 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3520 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3521
3522 trace_i915_gem_object_change_domain(obj,
3523 old_read_domains,
3524 old_write_domain);
3525 }
3526
Chris Wilson42d6ab42012-07-26 11:49:32 +01003527 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003528 return 0;
3529}
3530
Ben Widawsky199adf42012-09-21 17:01:20 -07003531int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3532 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003533{
Ben Widawsky199adf42012-09-21 17:01:20 -07003534 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003535 struct drm_i915_gem_object *obj;
3536 int ret;
3537
3538 ret = i915_mutex_lock_interruptible(dev);
3539 if (ret)
3540 return ret;
3541
3542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3543 if (&obj->base == NULL) {
3544 ret = -ENOENT;
3545 goto unlock;
3546 }
3547
Chris Wilson651d7942013-08-08 14:41:10 +01003548 switch (obj->cache_level) {
3549 case I915_CACHE_LLC:
3550 case I915_CACHE_L3_LLC:
3551 args->caching = I915_CACHING_CACHED;
3552 break;
3553
Chris Wilson4257d3b2013-08-08 14:41:11 +01003554 case I915_CACHE_WT:
3555 args->caching = I915_CACHING_DISPLAY;
3556 break;
3557
Chris Wilson651d7942013-08-08 14:41:10 +01003558 default:
3559 args->caching = I915_CACHING_NONE;
3560 break;
3561 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003562
3563 drm_gem_object_unreference(&obj->base);
3564unlock:
3565 mutex_unlock(&dev->struct_mutex);
3566 return ret;
3567}
3568
Ben Widawsky199adf42012-09-21 17:01:20 -07003569int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3570 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003571{
Ben Widawsky199adf42012-09-21 17:01:20 -07003572 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003573 struct drm_i915_gem_object *obj;
3574 enum i915_cache_level level;
3575 int ret;
3576
Ben Widawsky199adf42012-09-21 17:01:20 -07003577 switch (args->caching) {
3578 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003579 level = I915_CACHE_NONE;
3580 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003581 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003582 level = I915_CACHE_LLC;
3583 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003584 case I915_CACHING_DISPLAY:
3585 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3586 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003587 default:
3588 return -EINVAL;
3589 }
3590
Ben Widawsky3bc29132012-09-26 16:15:20 -07003591 ret = i915_mutex_lock_interruptible(dev);
3592 if (ret)
3593 return ret;
3594
Chris Wilsone6994ae2012-07-10 10:27:08 +01003595 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3596 if (&obj->base == NULL) {
3597 ret = -ENOENT;
3598 goto unlock;
3599 }
3600
3601 ret = i915_gem_object_set_cache_level(obj, level);
3602
3603 drm_gem_object_unreference(&obj->base);
3604unlock:
3605 mutex_unlock(&dev->struct_mutex);
3606 return ret;
3607}
3608
Chris Wilsoncc98b412013-08-09 12:25:09 +01003609static bool is_pin_display(struct drm_i915_gem_object *obj)
3610{
3611 /* There are 3 sources that pin objects:
3612 * 1. The display engine (scanouts, sprites, cursors);
3613 * 2. Reservations for execbuffer;
3614 * 3. The user.
3615 *
3616 * We can ignore reservations as we hold the struct_mutex and
3617 * are only called outside of the reservation path. The user
3618 * can only increment pin_count once, and so if after
3619 * subtracting the potential reference by the user, any pin_count
3620 * remains, it must be due to another use by the display engine.
3621 */
3622 return obj->pin_count - !!obj->user_pin_count;
3623}
3624
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003625/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003626 * Prepare buffer for display plane (scanout, cursors, etc).
3627 * Can be called from an uninterruptible phase (modesetting) and allows
3628 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003629 */
3630int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003631i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3632 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003633 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003634{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003635 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003636 int ret;
3637
Chris Wilson0be73282010-12-06 14:36:27 +00003638 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003639 ret = i915_gem_object_sync(obj, pipelined);
3640 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003641 return ret;
3642 }
3643
Chris Wilsoncc98b412013-08-09 12:25:09 +01003644 /* Mark the pin_display early so that we account for the
3645 * display coherency whilst setting up the cache domains.
3646 */
3647 obj->pin_display = true;
3648
Eric Anholta7ef0642011-03-29 16:59:54 -07003649 /* The display engine is not coherent with the LLC cache on gen6. As
3650 * a result, we make sure that the pinning that is about to occur is
3651 * done with uncached PTEs. This is lowest common denominator for all
3652 * chipsets.
3653 *
3654 * However for gen6+, we could do better by using the GFDT bit instead
3655 * of uncaching, which would allow us to flush all the LLC-cached data
3656 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3657 */
Chris Wilson651d7942013-08-08 14:41:10 +01003658 ret = i915_gem_object_set_cache_level(obj,
3659 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003660 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003661 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003662
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003663 /* As the user may map the buffer once pinned in the display plane
3664 * (e.g. libkms for the bootup splash), we have to ensure that we
3665 * always use map_and_fenceable for all scanout buffers.
3666 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003667 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003668 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003669 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003670
Chris Wilson2c225692013-08-09 12:26:45 +01003671 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003672
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003673 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003674 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003675
3676 /* It should now be out of any other write domains, and we can update
3677 * the domain values for our changes.
3678 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003679 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003680 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003681
3682 trace_i915_gem_object_change_domain(obj,
3683 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003684 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003685
3686 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003687
3688err_unpin_display:
3689 obj->pin_display = is_pin_display(obj);
3690 return ret;
3691}
3692
3693void
3694i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3695{
3696 i915_gem_object_unpin(obj);
3697 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003698}
3699
Chris Wilson85345512010-11-13 09:49:11 +00003700int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003701i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003702{
Chris Wilson88241782011-01-07 17:09:48 +00003703 int ret;
3704
Chris Wilsona8198ee2011-04-13 22:04:09 +01003705 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003706 return 0;
3707
Chris Wilson0201f1e2012-07-20 12:41:01 +01003708 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003709 if (ret)
3710 return ret;
3711
Chris Wilsona8198ee2011-04-13 22:04:09 +01003712 /* Ensure that we invalidate the GPU's caches and TLBs. */
3713 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003714 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003715}
3716
Eric Anholte47c68e2008-11-14 13:35:19 -08003717/**
3718 * Moves a single object to the CPU read, and possibly write domain.
3719 *
3720 * This function returns when the move is complete, including waiting on
3721 * flushes to occur.
3722 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003723int
Chris Wilson919926a2010-11-12 13:42:53 +00003724i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003725{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003726 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003727 int ret;
3728
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003729 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3730 return 0;
3731
Chris Wilson0201f1e2012-07-20 12:41:01 +01003732 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003733 if (ret)
3734 return ret;
3735
Eric Anholte47c68e2008-11-14 13:35:19 -08003736 i915_gem_object_flush_gtt_write_domain(obj);
3737
Chris Wilson05394f32010-11-08 19:18:58 +00003738 old_write_domain = obj->base.write_domain;
3739 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003740
Eric Anholte47c68e2008-11-14 13:35:19 -08003741 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003742 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003743 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003744
Chris Wilson05394f32010-11-08 19:18:58 +00003745 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003746 }
3747
3748 /* It should now be out of any other write domains, and we can update
3749 * the domain values for our changes.
3750 */
Chris Wilson05394f32010-11-08 19:18:58 +00003751 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003752
3753 /* If we're writing through the CPU, then the GPU read domains will
3754 * need to be invalidated at next use.
3755 */
3756 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003757 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3758 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003759 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003760
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003761 trace_i915_gem_object_change_domain(obj,
3762 old_read_domains,
3763 old_write_domain);
3764
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003765 return 0;
3766}
3767
Eric Anholt673a3942008-07-30 12:06:12 -07003768/* Throttle our rendering by waiting until the ring has completed our requests
3769 * emitted over 20 msec ago.
3770 *
Eric Anholtb9624422009-06-03 07:27:35 +00003771 * Note that if we were to use the current jiffies each time around the loop,
3772 * we wouldn't escape the function with any frames outstanding if the time to
3773 * render a frame was over 20ms.
3774 *
Eric Anholt673a3942008-07-30 12:06:12 -07003775 * This should get us reasonable parallelism between CPU and GPU but also
3776 * relatively low latency when blocking on a particular request to finish.
3777 */
3778static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003779i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003780{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003783 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003784 struct drm_i915_gem_request *request;
3785 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003786 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003787 u32 seqno = 0;
3788 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003789
Daniel Vetter308887a2012-11-14 17:14:06 +01003790 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3791 if (ret)
3792 return ret;
3793
3794 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3795 if (ret)
3796 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003797
Chris Wilson1c255952010-09-26 11:03:27 +01003798 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003799 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003800 if (time_after_eq(request->emitted_jiffies, recent_enough))
3801 break;
3802
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003803 ring = request->ring;
3804 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003805 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003806 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003807 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003808
3809 if (seqno == 0)
3810 return 0;
3811
Daniel Vetterf69061b2012-12-06 09:01:42 +01003812 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003813 if (ret == 0)
3814 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003815
Eric Anholt673a3942008-07-30 12:06:12 -07003816 return ret;
3817}
3818
Eric Anholt673a3942008-07-30 12:06:12 -07003819int
Chris Wilson05394f32010-11-08 19:18:58 +00003820i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003821 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003822 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003823 bool map_and_fenceable,
3824 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003825{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003826 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003827 int ret;
3828
Chris Wilson7e81a422012-09-15 09:41:57 +01003829 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3830 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003831
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003832 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3833
3834 vma = i915_gem_obj_to_vma(obj, vm);
3835
3836 if (vma) {
3837 if ((alignment &&
3838 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003839 (map_and_fenceable && !obj->map_and_fenceable)) {
3840 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003841 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003842 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003843 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003844 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003845 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003846 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003847 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003848 if (ret)
3849 return ret;
3850 }
3851 }
3852
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003853 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003854 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3855
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003856 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3857 map_and_fenceable,
3858 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003859 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003860 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003861
3862 if (!dev_priv->mm.aliasing_ppgtt)
3863 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003864 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003865
Daniel Vetter74898d72012-02-15 23:50:22 +01003866 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3867 i915_gem_gtt_bind_object(obj, obj->cache_level);
3868
Chris Wilson1b502472012-04-24 15:47:30 +01003869 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003870 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003871
3872 return 0;
3873}
3874
3875void
Chris Wilson05394f32010-11-08 19:18:58 +00003876i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003877{
Chris Wilson05394f32010-11-08 19:18:58 +00003878 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003879 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003880
Chris Wilson1b502472012-04-24 15:47:30 +01003881 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003882 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003883}
3884
3885int
3886i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003887 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003888{
3889 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003890 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003891 int ret;
3892
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003893 ret = i915_mutex_lock_interruptible(dev);
3894 if (ret)
3895 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003896
Chris Wilson05394f32010-11-08 19:18:58 +00003897 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003898 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003899 ret = -ENOENT;
3900 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003901 }
Eric Anholt673a3942008-07-30 12:06:12 -07003902
Chris Wilson05394f32010-11-08 19:18:58 +00003903 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003904 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003905 ret = -EINVAL;
3906 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003907 }
3908
Chris Wilson05394f32010-11-08 19:18:58 +00003909 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003910 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3911 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003912 ret = -EINVAL;
3913 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003914 }
3915
Chris Wilson93be8782013-01-02 10:31:22 +00003916 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003917 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003918 if (ret)
3919 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003920 }
3921
Chris Wilson93be8782013-01-02 10:31:22 +00003922 obj->user_pin_count++;
3923 obj->pin_filp = file;
3924
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003925 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003926out:
Chris Wilson05394f32010-11-08 19:18:58 +00003927 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003928unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003929 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003930 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003931}
3932
3933int
3934i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003935 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003936{
3937 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003938 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003939 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003940
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003941 ret = i915_mutex_lock_interruptible(dev);
3942 if (ret)
3943 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003944
Chris Wilson05394f32010-11-08 19:18:58 +00003945 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003946 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003947 ret = -ENOENT;
3948 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003949 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003950
Chris Wilson05394f32010-11-08 19:18:58 +00003951 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003952 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3953 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003954 ret = -EINVAL;
3955 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003956 }
Chris Wilson05394f32010-11-08 19:18:58 +00003957 obj->user_pin_count--;
3958 if (obj->user_pin_count == 0) {
3959 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003960 i915_gem_object_unpin(obj);
3961 }
Eric Anholt673a3942008-07-30 12:06:12 -07003962
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003963out:
Chris Wilson05394f32010-11-08 19:18:58 +00003964 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003965unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003966 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003967 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003968}
3969
3970int
3971i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003972 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003973{
3974 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003975 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003976 int ret;
3977
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003978 ret = i915_mutex_lock_interruptible(dev);
3979 if (ret)
3980 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003981
Chris Wilson05394f32010-11-08 19:18:58 +00003982 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003983 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003984 ret = -ENOENT;
3985 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003986 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003987
Chris Wilson0be555b2010-08-04 15:36:30 +01003988 /* Count all active objects as busy, even if they are currently not used
3989 * by the gpu. Users of this interface expect objects to eventually
3990 * become non-busy without any further actions, therefore emit any
3991 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003992 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003993 ret = i915_gem_object_flush_active(obj);
3994
Chris Wilson05394f32010-11-08 19:18:58 +00003995 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003996 if (obj->ring) {
3997 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3998 args->busy |= intel_ring_flag(obj->ring) << 16;
3999 }
Eric Anholt673a3942008-07-30 12:06:12 -07004000
Chris Wilson05394f32010-11-08 19:18:58 +00004001 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004002unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004003 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004004 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004005}
4006
4007int
4008i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4009 struct drm_file *file_priv)
4010{
Akshay Joshi0206e352011-08-16 15:34:10 -04004011 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004012}
4013
Chris Wilson3ef94da2009-09-14 16:50:29 +01004014int
4015i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4016 struct drm_file *file_priv)
4017{
4018 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004019 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004020 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004021
4022 switch (args->madv) {
4023 case I915_MADV_DONTNEED:
4024 case I915_MADV_WILLNEED:
4025 break;
4026 default:
4027 return -EINVAL;
4028 }
4029
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004030 ret = i915_mutex_lock_interruptible(dev);
4031 if (ret)
4032 return ret;
4033
Chris Wilson05394f32010-11-08 19:18:58 +00004034 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004035 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004036 ret = -ENOENT;
4037 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004038 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004039
Chris Wilson05394f32010-11-08 19:18:58 +00004040 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004041 ret = -EINVAL;
4042 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004043 }
4044
Chris Wilson05394f32010-11-08 19:18:58 +00004045 if (obj->madv != __I915_MADV_PURGED)
4046 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004047
Chris Wilson6c085a72012-08-20 11:40:46 +02004048 /* if the object is no longer attached, discard its backing storage */
4049 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004050 i915_gem_object_truncate(obj);
4051
Chris Wilson05394f32010-11-08 19:18:58 +00004052 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004053
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004054out:
Chris Wilson05394f32010-11-08 19:18:58 +00004055 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004056unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004057 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004058 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004059}
4060
Chris Wilson37e680a2012-06-07 15:38:42 +01004061void i915_gem_object_init(struct drm_i915_gem_object *obj,
4062 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004063{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004064 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004065 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004066 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004067 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004068
Chris Wilson37e680a2012-06-07 15:38:42 +01004069 obj->ops = ops;
4070
Chris Wilson0327d6b2012-08-11 15:41:06 +01004071 obj->fence_reg = I915_FENCE_REG_NONE;
4072 obj->madv = I915_MADV_WILLNEED;
4073 /* Avoid an unnecessary call to unbind on the first bind. */
4074 obj->map_and_fenceable = true;
4075
4076 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4077}
4078
Chris Wilson37e680a2012-06-07 15:38:42 +01004079static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4080 .get_pages = i915_gem_object_get_pages_gtt,
4081 .put_pages = i915_gem_object_put_pages_gtt,
4082};
4083
Chris Wilson05394f32010-11-08 19:18:58 +00004084struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4085 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004086{
Daniel Vetterc397b902010-04-09 19:05:07 +00004087 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004088 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004089 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004090
Chris Wilson42dcedd2012-11-15 11:32:30 +00004091 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004092 if (obj == NULL)
4093 return NULL;
4094
4095 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004096 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004097 return NULL;
4098 }
4099
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004100 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4101 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4102 /* 965gm cannot relocate objects above 4GiB. */
4103 mask &= ~__GFP_HIGHMEM;
4104 mask |= __GFP_DMA32;
4105 }
4106
Al Viro496ad9a2013-01-23 17:07:38 -05004107 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004108 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004109
Chris Wilson37e680a2012-06-07 15:38:42 +01004110 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004111
Daniel Vetterc397b902010-04-09 19:05:07 +00004112 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4113 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4114
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004115 if (HAS_LLC(dev)) {
4116 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004117 * cache) for about a 10% performance improvement
4118 * compared to uncached. Graphics requests other than
4119 * display scanout are coherent with the CPU in
4120 * accessing this cache. This means in this mode we
4121 * don't need to clflush on the CPU side, and on the
4122 * GPU side we only need to flush internal caches to
4123 * get data visible to the CPU.
4124 *
4125 * However, we maintain the display planes as UC, and so
4126 * need to rebind when first used as such.
4127 */
4128 obj->cache_level = I915_CACHE_LLC;
4129 } else
4130 obj->cache_level = I915_CACHE_NONE;
4131
Daniel Vetterd861e332013-07-24 23:25:03 +02004132 trace_i915_gem_object_create(obj);
4133
Chris Wilson05394f32010-11-08 19:18:58 +00004134 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004135}
4136
Eric Anholt673a3942008-07-30 12:06:12 -07004137int i915_gem_init_object(struct drm_gem_object *obj)
4138{
Daniel Vetterc397b902010-04-09 19:05:07 +00004139 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004140
Eric Anholt673a3942008-07-30 12:06:12 -07004141 return 0;
4142}
4143
Chris Wilson1488fc02012-04-24 15:47:31 +01004144void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004145{
Chris Wilson1488fc02012-04-24 15:47:31 +01004146 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004147 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004148 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004149 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004150
Chris Wilson26e12f892011-03-20 11:20:19 +00004151 trace_i915_gem_object_destroy(obj);
4152
Chris Wilson1488fc02012-04-24 15:47:31 +01004153 if (obj->phys_obj)
4154 i915_gem_detach_phys_object(dev, obj);
4155
4156 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004157 /* NB: 0 or 1 elements */
4158 WARN_ON(!list_empty(&obj->vma_list) &&
4159 !list_is_singular(&obj->vma_list));
4160 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4161 int ret = i915_vma_unbind(vma);
4162 if (WARN_ON(ret == -ERESTARTSYS)) {
4163 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004164
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004165 was_interruptible = dev_priv->mm.interruptible;
4166 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004167
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004168 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004169
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004170 dev_priv->mm.interruptible = was_interruptible;
4171 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004172 }
4173
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004174 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4175 * before progressing. */
4176 if (obj->stolen)
4177 i915_gem_object_unpin_pages(obj);
4178
Ben Widawsky401c29f2013-05-31 11:28:47 -07004179 if (WARN_ON(obj->pages_pin_count))
4180 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004181 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004182 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004183 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004184
Chris Wilson9da3da62012-06-01 15:20:22 +01004185 BUG_ON(obj->pages);
4186
Chris Wilson2f745ad2012-09-04 21:02:58 +01004187 if (obj->base.import_attach)
4188 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004189
Chris Wilson05394f32010-11-08 19:18:58 +00004190 drm_gem_object_release(&obj->base);
4191 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004192
Chris Wilson05394f32010-11-08 19:18:58 +00004193 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004194 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004195}
4196
Daniel Vettere656a6c2013-08-14 14:14:04 +02004197struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004198 struct i915_address_space *vm)
4199{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004200 struct i915_vma *vma;
4201 list_for_each_entry(vma, &obj->vma_list, vma_link)
4202 if (vma->vm == vm)
4203 return vma;
4204
4205 return NULL;
4206}
4207
4208static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
4209 struct i915_address_space *vm)
4210{
Ben Widawsky2f633152013-07-17 12:19:03 -07004211 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4212 if (vma == NULL)
4213 return ERR_PTR(-ENOMEM);
4214
4215 INIT_LIST_HEAD(&vma->vma_link);
Ben Widawskyca191b12013-07-31 17:00:14 -07004216 INIT_LIST_HEAD(&vma->mm_list);
Ben Widawsky82a55ad2013-08-14 11:38:34 +02004217 INIT_LIST_HEAD(&vma->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07004218 vma->vm = vm;
4219 vma->obj = obj;
4220
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004221 /* Keep GGTT vmas first to make debug easier */
4222 if (i915_is_ggtt(vm))
4223 list_add(&vma->vma_link, &obj->vma_list);
4224 else
4225 list_add_tail(&vma->vma_link, &obj->vma_list);
4226
Ben Widawsky2f633152013-07-17 12:19:03 -07004227 return vma;
4228}
4229
Daniel Vettere656a6c2013-08-14 14:14:04 +02004230struct i915_vma *
4231i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
4232 struct i915_address_space *vm)
4233{
4234 struct i915_vma *vma;
4235
4236 vma = i915_gem_obj_to_vma(obj, vm);
4237 if (!vma)
4238 vma = __i915_gem_vma_create(obj, vm);
4239
4240 return vma;
4241}
4242
Ben Widawsky2f633152013-07-17 12:19:03 -07004243void i915_gem_vma_destroy(struct i915_vma *vma)
4244{
4245 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004246
4247 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4248 if (!list_empty(&vma->exec_list))
4249 return;
4250
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004251 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004252
Ben Widawsky2f633152013-07-17 12:19:03 -07004253 kfree(vma);
4254}
4255
Jesse Barnes5669fca2009-02-17 15:13:31 -08004256int
Eric Anholt673a3942008-07-30 12:06:12 -07004257i915_gem_idle(struct drm_device *dev)
4258{
4259 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004260 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004261
Chris Wilsonf7403342013-09-13 23:57:04 +01004262 if (dev_priv->ums.mm_suspended)
Eric Anholt673a3942008-07-30 12:06:12 -07004263 return 0;
4264
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004265 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004266 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004267 return ret;
Chris Wilsonf7403342013-09-13 23:57:04 +01004268
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004269 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004270
Chris Wilson29105cc2010-01-07 10:39:13 +00004271 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004272 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004273 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004274
Daniel Vetter99584db2012-11-14 17:14:04 +01004275 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004276
4277 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004278 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004279
Chris Wilson29105cc2010-01-07 10:39:13 +00004280 /* Cancel the retire work handler, which should be idle now. */
4281 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4282
Eric Anholt673a3942008-07-30 12:06:12 -07004283 return 0;
4284}
4285
Ben Widawskyc3787e22013-09-17 21:12:44 -07004286int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004287{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004288 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004289 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004290 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4291 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004292 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004293
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004294 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004295 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004296
Ben Widawskyc3787e22013-09-17 21:12:44 -07004297 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4298 if (ret)
4299 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004300
Ben Widawskyc3787e22013-09-17 21:12:44 -07004301 /*
4302 * Note: We do not worry about the concurrent register cacheline hang
4303 * here because no other code should access these registers other than
4304 * at initialization time.
4305 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004306 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004307 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4308 intel_ring_emit(ring, reg_base + i);
4309 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004310 }
4311
Ben Widawskyc3787e22013-09-17 21:12:44 -07004312 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004313
Ben Widawskyc3787e22013-09-17 21:12:44 -07004314 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004315}
4316
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004317void i915_gem_init_swizzling(struct drm_device *dev)
4318{
4319 drm_i915_private_t *dev_priv = dev->dev_private;
4320
Daniel Vetter11782b02012-01-31 16:47:55 +01004321 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004322 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4323 return;
4324
4325 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4326 DISP_TILE_SURFACE_SWIZZLING);
4327
Daniel Vetter11782b02012-01-31 16:47:55 +01004328 if (IS_GEN5(dev))
4329 return;
4330
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004331 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4332 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004333 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004334 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004335 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004336 else
4337 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004338}
Daniel Vettere21af882012-02-09 20:53:27 +01004339
Chris Wilson67b1b572012-07-05 23:49:40 +01004340static bool
4341intel_enable_blt(struct drm_device *dev)
4342{
4343 if (!HAS_BLT(dev))
4344 return false;
4345
4346 /* The blitter was dysfunctional on early prototypes */
4347 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4348 DRM_INFO("BLT not supported on this pre-production hardware;"
4349 " graphics performance will be degraded.\n");
4350 return false;
4351 }
4352
4353 return true;
4354}
4355
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004356static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004357{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004358 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004359 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004360
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004361 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004362 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004363 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004364
4365 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004366 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004367 if (ret)
4368 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004369 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004370
Chris Wilson67b1b572012-07-05 23:49:40 +01004371 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004372 ret = intel_init_blt_ring_buffer(dev);
4373 if (ret)
4374 goto cleanup_bsd_ring;
4375 }
4376
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004377 if (HAS_VEBOX(dev)) {
4378 ret = intel_init_vebox_ring_buffer(dev);
4379 if (ret)
4380 goto cleanup_blt_ring;
4381 }
4382
4383
Mika Kuoppala99433932013-01-22 14:12:17 +02004384 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4385 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004386 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004387
4388 return 0;
4389
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004390cleanup_vebox_ring:
4391 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004392cleanup_blt_ring:
4393 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4394cleanup_bsd_ring:
4395 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4396cleanup_render_ring:
4397 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4398
4399 return ret;
4400}
4401
4402int
4403i915_gem_init_hw(struct drm_device *dev)
4404{
4405 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004406 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004407
4408 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4409 return -EIO;
4410
Ben Widawsky59124502013-07-04 11:02:05 -07004411 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004412 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004413
Rodrigo Vivi94353732013-08-28 16:45:46 -03004414 if (IS_HSW_GT3(dev))
4415 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
4416 else
4417 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);
4418
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004419 if (HAS_PCH_NOP(dev)) {
4420 u32 temp = I915_READ(GEN7_MSG_CTL);
4421 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4422 I915_WRITE(GEN7_MSG_CTL, temp);
4423 }
4424
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004425 i915_gem_init_swizzling(dev);
4426
4427 ret = i915_gem_init_rings(dev);
4428 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004429 return ret;
4430
Ben Widawskyc3787e22013-09-17 21:12:44 -07004431 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4432 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4433
Ben Widawsky254f9652012-06-04 14:42:42 -07004434 /*
4435 * XXX: There was some w/a described somewhere suggesting loading
4436 * contexts before PPGTT.
4437 */
4438 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004439 if (dev_priv->mm.aliasing_ppgtt) {
4440 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4441 if (ret) {
4442 i915_gem_cleanup_aliasing_ppgtt(dev);
4443 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4444 }
4445 }
Daniel Vettere21af882012-02-09 20:53:27 +01004446
Chris Wilson68f95ba2010-05-27 13:18:22 +01004447 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004448}
4449
Chris Wilson1070a422012-04-24 15:47:41 +01004450int i915_gem_init(struct drm_device *dev)
4451{
4452 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004453 int ret;
4454
Chris Wilson1070a422012-04-24 15:47:41 +01004455 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004456
4457 if (IS_VALLEYVIEW(dev)) {
4458 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4459 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4460 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4461 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4462 }
4463
Ben Widawskyd7e50082012-12-18 10:31:25 -08004464 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004465
Chris Wilson1070a422012-04-24 15:47:41 +01004466 ret = i915_gem_init_hw(dev);
4467 mutex_unlock(&dev->struct_mutex);
4468 if (ret) {
4469 i915_gem_cleanup_aliasing_ppgtt(dev);
4470 return ret;
4471 }
4472
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004473 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4474 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4475 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004476 return 0;
4477}
4478
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004479void
4480i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4481{
4482 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004483 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004484 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004485
Chris Wilsonb4519512012-05-11 14:29:30 +01004486 for_each_ring(ring, dev_priv, i)
4487 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004488}
4489
4490int
Eric Anholt673a3942008-07-30 12:06:12 -07004491i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4492 struct drm_file *file_priv)
4493{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004494 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004495 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004496
Jesse Barnes79e53942008-11-07 14:24:08 -08004497 if (drm_core_check_feature(dev, DRIVER_MODESET))
4498 return 0;
4499
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004500 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004501 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004502 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004503 }
4504
Eric Anholt673a3942008-07-30 12:06:12 -07004505 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004506 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004507
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004508 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004509 if (ret != 0) {
4510 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004511 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004512 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004513
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004514 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004515 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004516
Chris Wilson5f353082010-06-07 14:03:03 +01004517 ret = drm_irq_install(dev);
4518 if (ret)
4519 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004520
Eric Anholt673a3942008-07-30 12:06:12 -07004521 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004522
4523cleanup_ringbuffer:
4524 mutex_lock(&dev->struct_mutex);
4525 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004526 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004527 mutex_unlock(&dev->struct_mutex);
4528
4529 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004530}
4531
4532int
4533i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4534 struct drm_file *file_priv)
4535{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 int ret;
4538
Jesse Barnes79e53942008-11-07 14:24:08 -08004539 if (drm_core_check_feature(dev, DRIVER_MODESET))
4540 return 0;
4541
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004542 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004543
4544 mutex_lock(&dev->struct_mutex);
4545 ret = i915_gem_idle(dev);
4546
4547 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4548 * We need to replace this with a semaphore, or something.
4549 * And not confound ums.mm_suspended!
4550 */
4551 if (ret != 0)
4552 dev_priv->ums.mm_suspended = 1;
4553 mutex_unlock(&dev->struct_mutex);
4554
4555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004556}
4557
4558void
4559i915_gem_lastclose(struct drm_device *dev)
4560{
4561 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004562
Eric Anholte806b492009-01-22 09:56:58 -08004563 if (drm_core_check_feature(dev, DRIVER_MODESET))
4564 return;
4565
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004566 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004567 ret = i915_gem_idle(dev);
4568 if (ret)
4569 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004570 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004571}
4572
Chris Wilson64193402010-10-24 12:38:05 +01004573static void
4574init_ring_lists(struct intel_ring_buffer *ring)
4575{
4576 INIT_LIST_HEAD(&ring->active_list);
4577 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004578}
4579
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004580static void i915_init_vm(struct drm_i915_private *dev_priv,
4581 struct i915_address_space *vm)
4582{
4583 vm->dev = dev_priv->dev;
4584 INIT_LIST_HEAD(&vm->active_list);
4585 INIT_LIST_HEAD(&vm->inactive_list);
4586 INIT_LIST_HEAD(&vm->global_link);
4587 list_add(&vm->global_link, &dev_priv->vm_list);
4588}
4589
Eric Anholt673a3942008-07-30 12:06:12 -07004590void
4591i915_gem_load(struct drm_device *dev)
4592{
4593 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004594 int i;
4595
4596 dev_priv->slab =
4597 kmem_cache_create("i915_gem_object",
4598 sizeof(struct drm_i915_gem_object), 0,
4599 SLAB_HWCACHE_ALIGN,
4600 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004601
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004602 INIT_LIST_HEAD(&dev_priv->vm_list);
4603 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4604
Ben Widawskya33afea2013-09-17 21:12:45 -07004605 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004606 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4607 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004608 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004609 for (i = 0; i < I915_NUM_RINGS; i++)
4610 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004611 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004612 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004613 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4614 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004615 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004616
Dave Airlie94400122010-07-20 13:15:31 +10004617 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4618 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004619 I915_WRITE(MI_ARB_STATE,
4620 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004621 }
4622
Chris Wilson72bfa192010-12-19 11:42:05 +00004623 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4624
Jesse Barnesde151cf2008-11-12 10:03:55 -08004625 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004626 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4627 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004628
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004629 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4630 dev_priv->num_fence_regs = 32;
4631 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004632 dev_priv->num_fence_regs = 16;
4633 else
4634 dev_priv->num_fence_regs = 8;
4635
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004636 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004637 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4638 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004639
Eric Anholt673a3942008-07-30 12:06:12 -07004640 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004641 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004642
Chris Wilsonce453d82011-02-21 14:43:56 +00004643 dev_priv->mm.interruptible = true;
4644
Dave Chinner7dc19d52013-08-28 10:18:11 +10004645 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4646 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004647 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4648 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004649}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004650
4651/*
4652 * Create a physically contiguous memory object for this object
4653 * e.g. for cursor + overlay regs
4654 */
Chris Wilson995b6762010-08-20 13:23:26 +01004655static int i915_gem_init_phys_object(struct drm_device *dev,
4656 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004657{
4658 drm_i915_private_t *dev_priv = dev->dev_private;
4659 struct drm_i915_gem_phys_object *phys_obj;
4660 int ret;
4661
4662 if (dev_priv->mm.phys_objs[id - 1] || !size)
4663 return 0;
4664
Daniel Vetterb14c5672013-09-19 12:18:32 +02004665 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004666 if (!phys_obj)
4667 return -ENOMEM;
4668
4669 phys_obj->id = id;
4670
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004671 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004672 if (!phys_obj->handle) {
4673 ret = -ENOMEM;
4674 goto kfree_obj;
4675 }
4676#ifdef CONFIG_X86
4677 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4678#endif
4679
4680 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4681
4682 return 0;
4683kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004684 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004685 return ret;
4686}
4687
Chris Wilson995b6762010-08-20 13:23:26 +01004688static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004689{
4690 drm_i915_private_t *dev_priv = dev->dev_private;
4691 struct drm_i915_gem_phys_object *phys_obj;
4692
4693 if (!dev_priv->mm.phys_objs[id - 1])
4694 return;
4695
4696 phys_obj = dev_priv->mm.phys_objs[id - 1];
4697 if (phys_obj->cur_obj) {
4698 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4699 }
4700
4701#ifdef CONFIG_X86
4702 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4703#endif
4704 drm_pci_free(dev, phys_obj->handle);
4705 kfree(phys_obj);
4706 dev_priv->mm.phys_objs[id - 1] = NULL;
4707}
4708
4709void i915_gem_free_all_phys_object(struct drm_device *dev)
4710{
4711 int i;
4712
Dave Airlie260883c2009-01-22 17:58:49 +10004713 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004714 i915_gem_free_phys_object(dev, i);
4715}
4716
4717void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004718 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004719{
Al Viro496ad9a2013-01-23 17:07:38 -05004720 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004721 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004722 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723 int page_count;
4724
Chris Wilson05394f32010-11-08 19:18:58 +00004725 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004726 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004727 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004728
Chris Wilson05394f32010-11-08 19:18:58 +00004729 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004730 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004731 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004732 if (!IS_ERR(page)) {
4733 char *dst = kmap_atomic(page);
4734 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4735 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004736
Chris Wilsone5281cc2010-10-28 13:45:36 +01004737 drm_clflush_pages(&page, 1);
4738
4739 set_page_dirty(page);
4740 mark_page_accessed(page);
4741 page_cache_release(page);
4742 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004743 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004744 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004745
Chris Wilson05394f32010-11-08 19:18:58 +00004746 obj->phys_obj->cur_obj = NULL;
4747 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004748}
4749
4750int
4751i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004752 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004753 int id,
4754 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755{
Al Viro496ad9a2013-01-23 17:07:38 -05004756 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004758 int ret = 0;
4759 int page_count;
4760 int i;
4761
4762 if (id > I915_MAX_PHYS_OBJECT)
4763 return -EINVAL;
4764
Chris Wilson05394f32010-11-08 19:18:58 +00004765 if (obj->phys_obj) {
4766 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767 return 0;
4768 i915_gem_detach_phys_object(dev, obj);
4769 }
4770
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771 /* create a new object */
4772 if (!dev_priv->mm.phys_objs[id - 1]) {
4773 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004774 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004776 DRM_ERROR("failed to init phys object %d size: %zu\n",
4777 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004778 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004779 }
4780 }
4781
4782 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004783 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4784 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785
Chris Wilson05394f32010-11-08 19:18:58 +00004786 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004787
4788 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004789 struct page *page;
4790 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004791
Hugh Dickins5949eac2011-06-27 16:18:18 -07004792 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004793 if (IS_ERR(page))
4794 return PTR_ERR(page);
4795
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004796 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004797 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004798 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004799 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004800
4801 mark_page_accessed(page);
4802 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004803 }
4804
4805 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004806}
4807
4808static int
Chris Wilson05394f32010-11-08 19:18:58 +00004809i915_gem_phys_pwrite(struct drm_device *dev,
4810 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004811 struct drm_i915_gem_pwrite *args,
4812 struct drm_file *file_priv)
4813{
Chris Wilson05394f32010-11-08 19:18:58 +00004814 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004815 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004817 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4818 unsigned long unwritten;
4819
4820 /* The physical object once assigned is fixed for the lifetime
4821 * of the obj, so we can safely drop the lock and continue
4822 * to access vaddr.
4823 */
4824 mutex_unlock(&dev->struct_mutex);
4825 unwritten = copy_from_user(vaddr, user_data, args->size);
4826 mutex_lock(&dev->struct_mutex);
4827 if (unwritten)
4828 return -EFAULT;
4829 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004830
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004831 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004832 return 0;
4833}
Eric Anholtb9624422009-06-03 07:27:35 +00004834
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004835void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004836{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004837 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004838
4839 /* Clean up our request list when the client is going away, so that
4840 * later retire_requests won't dereference our soon-to-be-gone
4841 * file_priv.
4842 */
Chris Wilson1c255952010-09-26 11:03:27 +01004843 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004844 while (!list_empty(&file_priv->mm.request_list)) {
4845 struct drm_i915_gem_request *request;
4846
4847 request = list_first_entry(&file_priv->mm.request_list,
4848 struct drm_i915_gem_request,
4849 client_list);
4850 list_del(&request->client_list);
4851 request->file_priv = NULL;
4852 }
Chris Wilson1c255952010-09-26 11:03:27 +01004853 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004854}
Chris Wilson31169712009-09-14 16:50:28 +01004855
Chris Wilson57745062012-11-21 13:04:04 +00004856static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4857{
4858 if (!mutex_is_locked(mutex))
4859 return false;
4860
4861#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4862 return mutex->owner == task;
4863#else
4864 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4865 return false;
4866#endif
4867}
4868
Dave Chinner7dc19d52013-08-28 10:18:11 +10004869static unsigned long
4870i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004871{
Chris Wilson17250b72010-10-28 12:51:39 +01004872 struct drm_i915_private *dev_priv =
4873 container_of(shrinker,
4874 struct drm_i915_private,
4875 mm.inactive_shrinker);
4876 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004877 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004878 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004879 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004880
Chris Wilson57745062012-11-21 13:04:04 +00004881 if (!mutex_trylock(&dev->struct_mutex)) {
4882 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004883 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004884
Daniel Vetter677feac2012-12-19 14:33:45 +01004885 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004886 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004887
Chris Wilson57745062012-11-21 13:04:04 +00004888 unlock = false;
4889 }
Chris Wilson31169712009-09-14 16:50:28 +01004890
Dave Chinner7dc19d52013-08-28 10:18:11 +10004891 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004892 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004893 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004894 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004895
4896 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4897 if (obj->active)
4898 continue;
4899
Chris Wilsona5570172012-09-04 21:02:54 +01004900 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004901 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004902 }
Chris Wilson31169712009-09-14 16:50:28 +01004903
Chris Wilson57745062012-11-21 13:04:04 +00004904 if (unlock)
4905 mutex_unlock(&dev->struct_mutex);
Dave Chinner7dc19d52013-08-28 10:18:11 +10004906 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004907}
Ben Widawskya70a3142013-07-31 16:59:56 -07004908
4909/* All the new VM stuff */
4910unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4911 struct i915_address_space *vm)
4912{
4913 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4914 struct i915_vma *vma;
4915
4916 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4917 vm = &dev_priv->gtt.base;
4918
4919 BUG_ON(list_empty(&o->vma_list));
4920 list_for_each_entry(vma, &o->vma_list, vma_link) {
4921 if (vma->vm == vm)
4922 return vma->node.start;
4923
4924 }
4925 return -1;
4926}
4927
4928bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4929 struct i915_address_space *vm)
4930{
4931 struct i915_vma *vma;
4932
4933 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004934 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004935 return true;
4936
4937 return false;
4938}
4939
4940bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4941{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004942 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004943
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004944 list_for_each_entry(vma, &o->vma_list, vma_link)
4945 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004946 return true;
4947
4948 return false;
4949}
4950
4951unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4952 struct i915_address_space *vm)
4953{
4954 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4955 struct i915_vma *vma;
4956
4957 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4958 vm = &dev_priv->gtt.base;
4959
4960 BUG_ON(list_empty(&o->vma_list));
4961
4962 list_for_each_entry(vma, &o->vma_list, vma_link)
4963 if (vma->vm == vm)
4964 return vma->node.size;
4965
4966 return 0;
4967}
4968
Dave Chinner7dc19d52013-08-28 10:18:11 +10004969static unsigned long
4970i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
4971{
4972 struct drm_i915_private *dev_priv =
4973 container_of(shrinker,
4974 struct drm_i915_private,
4975 mm.inactive_shrinker);
4976 struct drm_device *dev = dev_priv->dev;
4977 int nr_to_scan = sc->nr_to_scan;
4978 unsigned long freed;
4979 bool unlock = true;
4980
4981 if (!mutex_trylock(&dev->struct_mutex)) {
4982 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004983 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004984
4985 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004986 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004987
4988 unlock = false;
4989 }
4990
4991 freed = i915_gem_purge(dev_priv, nr_to_scan);
4992 if (freed < nr_to_scan)
4993 freed += __i915_gem_shrink(dev_priv, nr_to_scan,
4994 false);
4995 if (freed < nr_to_scan)
4996 freed += i915_gem_shrink_all(dev_priv);
4997
4998 if (unlock)
4999 mutex_unlock(&dev->struct_mutex);
5000 return freed;
5001}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005002
5003struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5004{
5005 struct i915_vma *vma;
5006
5007 if (WARN_ON(list_empty(&obj->vma_list)))
5008 return NULL;
5009
5010 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5011 if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
5012 return NULL;
5013
5014 return vma;
5015}