blob: 21b04c3eda41bf6f7685b6080b9e4a5228f3a116 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100265 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100283 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100297 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100371 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Imre Deak78597992016-06-16 16:37:20 +0300429static int
430bxt_power_sequencer_idx(struct intel_dp *intel_dp)
431{
432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
433 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100434 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300435
436 lockdep_assert_held(&dev_priv->pps_mutex);
437
438 /* We should never land here with regular DP ports */
439 WARN_ON(!is_edp(intel_dp));
440
441 /*
442 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
443 * mapping needs to be retrieved from VBT, for now just hard-code to
444 * use instance #0 always.
445 */
446 if (!intel_dp->pps_reset)
447 return 0;
448
449 intel_dp->pps_reset = false;
450
451 /*
452 * Only the HW needs to be reprogrammed, the SW state is fixed and
453 * has been setup during connector init.
454 */
455 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
456
457 return 0;
458}
459
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300460typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
461 enum pipe pipe);
462
463static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
467}
468
469static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
473}
474
475static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
476 enum pipe pipe)
477{
478 return true;
479}
480
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300482vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
483 enum port port,
484 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485{
Jani Nikulabf13e812013-09-06 07:40:05 +0300486 enum pipe pipe;
487
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
489 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
490 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491
492 if (port_sel != PANEL_PORT_SELECT_VLV(port))
493 continue;
494
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300495 if (!pipe_check(dev_priv, pipe))
496 continue;
497
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300499 }
500
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300501 return INVALID_PIPE;
502}
503
504static void
505vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
506{
507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
508 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100509 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300510 enum port port = intel_dig_port->port;
511
512 lockdep_assert_held(&dev_priv->pps_mutex);
513
514 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300515 /* first pick one where the panel is on */
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_pp_on);
518 /* didn't find one? pick one where vdd is on */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_has_vdd_on);
522 /* didn't find one? pick one with just the correct port */
523 if (intel_dp->pps_pipe == INVALID_PIPE)
524 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
525 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300526
527 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
528 if (intel_dp->pps_pipe == INVALID_PIPE) {
529 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
530 port_name(port));
531 return;
532 }
533
534 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
535 port_name(port), pipe_name(intel_dp->pps_pipe));
536
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300537 intel_dp_init_panel_power_sequencer(dev, intel_dp);
538 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300539}
540
Imre Deak78597992016-06-16 16:37:20 +0300541void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300542{
Chris Wilson91c8a322016-07-05 10:40:23 +0100543 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300544 struct intel_encoder *encoder;
545
Imre Deak78597992016-06-16 16:37:20 +0300546 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
547 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300548 return;
549
550 /*
551 * We can't grab pps_mutex here due to deadlock with power_domain
552 * mutex when power_domain functions are called while holding pps_mutex.
553 * That also means that in order to use pps_pipe the code needs to
554 * hold both a power domain reference and pps_mutex, and the power domain
555 * reference get/put must be done while _not_ holding pps_mutex.
556 * pps_{lock,unlock}() do these steps in the correct order, so one
557 * should use them always.
558 */
559
Jani Nikula19c80542015-12-16 12:48:16 +0200560 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300561 struct intel_dp *intel_dp;
562
563 if (encoder->type != INTEL_OUTPUT_EDP)
564 continue;
565
566 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300567 if (IS_BROXTON(dev))
568 intel_dp->pps_reset = true;
569 else
570 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300571 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300572}
573
Imre Deak8e8232d2016-06-16 16:37:21 +0300574struct pps_registers {
575 i915_reg_t pp_ctrl;
576 i915_reg_t pp_stat;
577 i915_reg_t pp_on;
578 i915_reg_t pp_off;
579 i915_reg_t pp_div;
580};
581
582static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
583 struct intel_dp *intel_dp,
584 struct pps_registers *regs)
585{
586 memset(regs, 0, sizeof(*regs));
587
588 if (IS_BROXTON(dev_priv)) {
589 int idx = bxt_power_sequencer_idx(intel_dp);
590
591 regs->pp_ctrl = BXT_PP_CONTROL(idx);
592 regs->pp_stat = BXT_PP_STATUS(idx);
593 regs->pp_on = BXT_PP_ON_DELAYS(idx);
594 regs->pp_off = BXT_PP_OFF_DELAYS(idx);
595 } else if (HAS_PCH_SPLIT(dev_priv)) {
596 regs->pp_ctrl = PCH_PP_CONTROL;
597 regs->pp_stat = PCH_PP_STATUS;
598 regs->pp_on = PCH_PP_ON_DELAYS;
599 regs->pp_off = PCH_PP_OFF_DELAYS;
600 regs->pp_div = PCH_PP_DIVISOR;
601 } else {
602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
604 regs->pp_ctrl = VLV_PIPE_PP_CONTROL(pipe);
605 regs->pp_stat = VLV_PIPE_PP_STATUS(pipe);
606 regs->pp_on = VLV_PIPE_PP_ON_DELAYS(pipe);
607 regs->pp_off = VLV_PIPE_PP_OFF_DELAYS(pipe);
608 regs->pp_div = VLV_PIPE_PP_DIVISOR(pipe);
609 }
610}
611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612static i915_reg_t
613_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300614{
Imre Deak8e8232d2016-06-16 16:37:21 +0300615 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300616
Imre Deak8e8232d2016-06-16 16:37:21 +0300617 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
618 &regs);
619
620 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300621}
622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623static i915_reg_t
624_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300625{
Imre Deak8e8232d2016-06-16 16:37:21 +0300626 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300627
Imre Deak8e8232d2016-06-16 16:37:21 +0300628 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
629 &regs);
630
631 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300632}
633
Clint Taylor01527b32014-07-07 13:01:46 -0700634/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
635 This function only applicable when panel PM state is not to be tracked */
636static int edp_notify_handler(struct notifier_block *this, unsigned long code,
637 void *unused)
638{
639 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
640 edp_notifier);
641 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100642 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700643
644 if (!is_edp(intel_dp) || code != SYS_RESTART)
645 return 0;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300648
Wayne Boyer666a4532015-12-09 12:29:35 -0800649 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300650 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300652 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300653
Clint Taylor01527b32014-07-07 13:01:46 -0700654 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
655 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
656 pp_div = I915_READ(pp_div_reg);
657 pp_div &= PP_REFERENCE_DIVIDER_MASK;
658
659 /* 0x1F write to PP_DIV_REG sets max cycle delay */
660 I915_WRITE(pp_div_reg, pp_div | 0x1F);
661 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
662 msleep(intel_dp->panel_power_cycle_delay);
663 }
664
Ville Syrjälä773538e82014-09-04 14:54:56 +0300665 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300666
Clint Taylor01527b32014-07-07 13:01:46 -0700667 return 0;
668}
669
Daniel Vetter4be73782014-01-17 14:39:48 +0100670static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700671{
Paulo Zanoni30add222012-10-26 19:05:45 -0200672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100673 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700674
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300675 lockdep_assert_held(&dev_priv->pps_mutex);
676
Wayne Boyer666a4532015-12-09 12:29:35 -0800677 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300678 intel_dp->pps_pipe == INVALID_PIPE)
679 return false;
680
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700682}
683
Daniel Vetter4be73782014-01-17 14:39:48 +0100684static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700685{
Paulo Zanoni30add222012-10-26 19:05:45 -0200686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100687 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700688
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300689 lockdep_assert_held(&dev_priv->pps_mutex);
690
Wayne Boyer666a4532015-12-09 12:29:35 -0800691 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300692 intel_dp->pps_pipe == INVALID_PIPE)
693 return false;
694
Ville Syrjälä773538e82014-09-04 14:54:56 +0300695 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700696}
697
Keith Packard9b984da2011-09-19 13:54:47 -0700698static void
699intel_dp_check_edp(struct intel_dp *intel_dp)
700{
Paulo Zanoni30add222012-10-26 19:05:45 -0200701 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100702 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700703
Keith Packard9b984da2011-09-19 13:54:47 -0700704 if (!is_edp(intel_dp))
705 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700706
Daniel Vetter4be73782014-01-17 14:39:48 +0100707 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700708 WARN(1, "eDP powered off while attempting aux channel communication.\n");
709 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 I915_READ(_pp_stat_reg(intel_dp)),
711 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700712 }
713}
714
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715static uint32_t
716intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
717{
718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
719 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100720 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 uint32_t status;
723 bool done;
724
Daniel Vetteref04f002012-12-01 21:03:59 +0100725#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100726 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300727 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300728 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100729 else
Imre Deak713a6b62016-06-28 13:37:33 +0300730 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100731 if (!done)
732 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
733 has_aux_irq);
734#undef C
735
736 return status;
737}
738
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200739static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200742 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 if (index)
745 return 0;
746
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000747 /*
748 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200749 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000750 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200751 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752}
753
754static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
755{
756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200757 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000758
759 if (index)
760 return 0;
761
Ville Syrjäläa457f542016-03-02 17:22:17 +0200762 /*
763 * The clock divider is based off the cdclk or PCH rawclk, and would
764 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
765 * divide by 2000 and use that
766 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200767 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200768 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200769 else
770 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000771}
772
773static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300774{
775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200776 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300777
Ville Syrjäläa457f542016-03-02 17:22:17 +0200778 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300779 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100780 switch (index) {
781 case 0: return 63;
782 case 1: return 72;
783 default: return 0;
784 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300785 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200786
787 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300788}
789
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000790static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
791{
792 /*
793 * SKL doesn't need us to program the AUX clock divider (Hardware will
794 * derive the clock from CDCLK automatically). We still implement the
795 * get_aux_clock_divider vfunc to plug-in into the existing code.
796 */
797 return index ? 0 : 1;
798}
799
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200800static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
801 bool has_aux_irq,
802 int send_bytes,
803 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000804{
805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
806 struct drm_device *dev = intel_dig_port->base.base.dev;
807 uint32_t precharge, timeout;
808
809 if (IS_GEN6(dev))
810 precharge = 3;
811 else
812 precharge = 5;
813
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200814 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000815 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
816 else
817 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
818
819 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000822 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000823 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000824 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000825 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
826 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000827 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000828}
829
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000830static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
831 bool has_aux_irq,
832 int send_bytes,
833 uint32_t unused)
834{
835 return DP_AUX_CH_CTL_SEND_BUSY |
836 DP_AUX_CH_CTL_DONE |
837 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
838 DP_AUX_CH_CTL_TIME_OUT_ERROR |
839 DP_AUX_CH_CTL_TIME_OUT_1600us |
840 DP_AUX_CH_CTL_RECEIVE_ERROR |
841 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200842 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000843 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
844}
845
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200848 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 uint8_t *recv, int recv_size)
850{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
852 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100853 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100856 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100859 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200860 bool vdd;
861
Ville Syrjälä773538e82014-09-04 14:54:56 +0300862 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300863
Ville Syrjälä72c35002014-08-18 22:16:00 +0300864 /*
865 * We will be called with VDD already enabled for dpcd/edid/oui reads.
866 * In such cases we want to leave VDD enabled and it's up to upper layers
867 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
868 * ourselves.
869 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300870 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100871
872 /* dp aux is extremely sensitive to irq latency, hence request the
873 * lowest possible wakeup latency and so prevent the cpu from going into
874 * deep sleep states.
875 */
876 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Keith Packard9b984da2011-09-19 13:54:47 -0700878 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800879
Jesse Barnes11bee432011-08-01 15:02:20 -0700880 /* Try to wait for any previous AUX channel activity */
881 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100882 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700883 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
884 break;
885 msleep(1);
886 }
887
888 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300889 static u32 last_status = -1;
890 const u32 status = I915_READ(ch_ctl);
891
892 if (status != last_status) {
893 WARN(1, "dp_aux_ch not started status 0x%08x\n",
894 status);
895 last_status = status;
896 }
897
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EBUSY;
899 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100900 }
901
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300902 /* Only 5 data registers! */
903 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
904 ret = -E2BIG;
905 goto out;
906 }
907
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000908 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000909 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
910 has_aux_irq,
911 send_bytes,
912 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000913
Chris Wilsonbc866252013-07-21 16:00:03 +0100914 /* Must try at least 3 times according to DP spec */
915 for (try = 0; try < 5; try++) {
916 /* Load the send data into the aux channel data registers */
917 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200918 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_pack_aux(send + i,
920 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilsonbc866252013-07-21 16:00:03 +0100922 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000923 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924
Chris Wilsonbc866252013-07-21 16:00:03 +0100925 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400926
Chris Wilsonbc866252013-07-21 16:00:03 +0100927 /* Clear done status and any errors */
928 I915_WRITE(ch_ctl,
929 status |
930 DP_AUX_CH_CTL_DONE |
931 DP_AUX_CH_CTL_TIME_OUT_ERROR |
932 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400933
Todd Previte74ebf292015-04-15 08:38:41 -0700934 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100935 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700936
937 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
938 * 400us delay required for errors and timeouts
939 * Timeout errors from the HW already meet this
940 * requirement so skip to next iteration
941 */
942 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
943 usleep_range(400, 500);
944 continue;
945 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100946 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700947 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100948 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 }
950
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700952 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 ret = -EBUSY;
954 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 }
956
Jim Bridee058c942015-05-27 10:21:48 -0700957done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 /* Check for timeout or receive error.
959 * Timeouts occur when the sink is not connected
960 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700961 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700962 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 ret = -EIO;
964 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700965 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700966
967 /* Timeouts occur when the device isn't connected, so they're
968 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700969 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800970 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100971 ret = -ETIMEDOUT;
972 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
974
975 /* Unload any bytes sent back from the other side */
976 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
977 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800978
979 /*
980 * By BSpec: "Message sizes of 0 or >20 are not allowed."
981 * We have no idea of what happened so we return -EBUSY so
982 * drm layer takes care for the necessary retries.
983 */
984 if (recv_bytes == 0 || recv_bytes > 20) {
985 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
986 recv_bytes);
987 /*
988 * FIXME: This patch was created on top of a series that
989 * organize the retries at drm level. There EBUSY should
990 * also take care for 1ms wait before retrying.
991 * That aux retries re-org is still needed and after that is
992 * merged we remove this sleep from here.
993 */
994 usleep_range(1000, 1500);
995 ret = -EBUSY;
996 goto out;
997 }
998
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 if (recv_bytes > recv_size)
1000 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001001
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001002 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001003 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001004 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001006 ret = recv_bytes;
1007out:
1008 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1009
Jani Nikula884f19e2014-03-14 16:51:14 +02001010 if (vdd)
1011 edp_panel_vdd_off(intel_dp, false);
1012
Ville Syrjälä773538e82014-09-04 14:54:56 +03001013 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001014
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001015 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001018#define BARE_ADDRESS_SIZE 3
1019#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020static ssize_t
1021intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001023 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1024 uint8_t txbuf[20], rxbuf[20];
1025 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001028 txbuf[0] = (msg->request << 4) |
1029 ((msg->address >> 16) & 0xf);
1030 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001031 txbuf[2] = msg->address & 0xff;
1032 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 switch (msg->request & ~DP_AUX_I2C_MOT) {
1035 case DP_AUX_NATIVE_WRITE:
1036 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001037 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001038 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001039 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001040
Jani Nikula9d1a1032014-03-14 16:51:15 +02001041 if (WARN_ON(txsize > 20))
1042 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Imre Deakd81a67c2016-01-29 14:52:26 +02001044 if (msg->buffer)
1045 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1046 else
1047 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1050 if (ret > 0) {
1051 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001052
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001053 if (ret > 1) {
1054 /* Number of bytes written in a short write. */
1055 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1056 } else {
1057 /* Return payload size. */
1058 ret = msg->size;
1059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001061 break;
1062
1063 case DP_AUX_NATIVE_READ:
1064 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001065 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001066 rxsize = msg->size + 1;
1067
1068 if (WARN_ON(rxsize > 20))
1069 return -E2BIG;
1070
1071 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1072 if (ret > 0) {
1073 msg->reply = rxbuf[0] >> 4;
1074 /*
1075 * Assume happy day, and copy the data. The caller is
1076 * expected to check msg->reply before touching it.
1077 *
1078 * Return payload size.
1079 */
1080 ret--;
1081 memcpy(msg->buffer, rxbuf + 1, ret);
1082 }
1083 break;
1084
1085 default:
1086 ret = -EINVAL;
1087 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001089
Jani Nikula9d1a1032014-03-14 16:51:15 +02001090 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091}
1092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001093static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1094 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001095{
1096 switch (port) {
1097 case PORT_B:
1098 case PORT_C:
1099 case PORT_D:
1100 return DP_AUX_CH_CTL(port);
1101 default:
1102 MISSING_CASE(port);
1103 return DP_AUX_CH_CTL(PORT_B);
1104 }
1105}
1106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1108 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001109{
1110 switch (port) {
1111 case PORT_B:
1112 case PORT_C:
1113 case PORT_D:
1114 return DP_AUX_CH_DATA(port, index);
1115 default:
1116 MISSING_CASE(port);
1117 return DP_AUX_CH_DATA(PORT_B, index);
1118 }
1119}
1120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1122 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001123{
1124 switch (port) {
1125 case PORT_A:
1126 return DP_AUX_CH_CTL(port);
1127 case PORT_B:
1128 case PORT_C:
1129 case PORT_D:
1130 return PCH_DP_AUX_CH_CTL(port);
1131 default:
1132 MISSING_CASE(port);
1133 return DP_AUX_CH_CTL(PORT_A);
1134 }
1135}
1136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001137static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1138 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001139{
1140 switch (port) {
1141 case PORT_A:
1142 return DP_AUX_CH_DATA(port, index);
1143 case PORT_B:
1144 case PORT_C:
1145 case PORT_D:
1146 return PCH_DP_AUX_CH_DATA(port, index);
1147 default:
1148 MISSING_CASE(port);
1149 return DP_AUX_CH_DATA(PORT_A, index);
1150 }
1151}
1152
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001153/*
1154 * On SKL we don't have Aux for port E so we rely
1155 * on VBT to set a proper alternate aux channel.
1156 */
1157static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1158{
1159 const struct ddi_vbt_port_info *info =
1160 &dev_priv->vbt.ddi_port_info[PORT_E];
1161
1162 switch (info->alternate_aux_channel) {
1163 case DP_AUX_A:
1164 return PORT_A;
1165 case DP_AUX_B:
1166 return PORT_B;
1167 case DP_AUX_C:
1168 return PORT_C;
1169 case DP_AUX_D:
1170 return PORT_D;
1171 default:
1172 MISSING_CASE(info->alternate_aux_channel);
1173 return PORT_A;
1174 }
1175}
1176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001177static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1178 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001179{
1180 if (port == PORT_E)
1181 port = skl_porte_aux_port(dev_priv);
1182
1183 switch (port) {
1184 case PORT_A:
1185 case PORT_B:
1186 case PORT_C:
1187 case PORT_D:
1188 return DP_AUX_CH_CTL(port);
1189 default:
1190 MISSING_CASE(port);
1191 return DP_AUX_CH_CTL(PORT_A);
1192 }
1193}
1194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001195static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1196 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197{
1198 if (port == PORT_E)
1199 port = skl_porte_aux_port(dev_priv);
1200
1201 switch (port) {
1202 case PORT_A:
1203 case PORT_B:
1204 case PORT_C:
1205 case PORT_D:
1206 return DP_AUX_CH_DATA(port, index);
1207 default:
1208 MISSING_CASE(port);
1209 return DP_AUX_CH_DATA(PORT_A, index);
1210 }
1211}
1212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001213static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1214 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001215{
1216 if (INTEL_INFO(dev_priv)->gen >= 9)
1217 return skl_aux_ctl_reg(dev_priv, port);
1218 else if (HAS_PCH_SPLIT(dev_priv))
1219 return ilk_aux_ctl_reg(dev_priv, port);
1220 else
1221 return g4x_aux_ctl_reg(dev_priv, port);
1222}
1223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001224static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1225 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001226{
1227 if (INTEL_INFO(dev_priv)->gen >= 9)
1228 return skl_aux_data_reg(dev_priv, port, index);
1229 else if (HAS_PCH_SPLIT(dev_priv))
1230 return ilk_aux_data_reg(dev_priv, port, index);
1231 else
1232 return g4x_aux_data_reg(dev_priv, port, index);
1233}
1234
1235static void intel_aux_reg_init(struct intel_dp *intel_dp)
1236{
1237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1238 enum port port = dp_to_dig_port(intel_dp)->port;
1239 int i;
1240
1241 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1242 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1243 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1244}
1245
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001247intel_dp_aux_fini(struct intel_dp *intel_dp)
1248{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001249 kfree(intel_dp->aux.name);
1250}
1251
Chris Wilson7a418e32016-06-24 14:00:14 +01001252static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001253intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254{
Jani Nikula33ad6622014-03-14 16:51:16 +02001255 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1256 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001258 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001259 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001260
Chris Wilson7a418e32016-06-24 14:00:14 +01001261 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001262 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001263 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264}
1265
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301266static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001267intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301268{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001269 if (intel_dp->num_sink_rates) {
1270 *sink_rates = intel_dp->sink_rates;
1271 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301272 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001273
1274 *sink_rates = default_rates;
1275
1276 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301277}
1278
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001279bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301280{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001281 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1282 struct drm_device *dev = dig_port->base.base.dev;
1283
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301284 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001285 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301286 return false;
1287
1288 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1289 (INTEL_INFO(dev)->gen >= 9))
1290 return true;
1291 else
1292 return false;
1293}
1294
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301295static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001296intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301297{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001298 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1299 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 int size;
1301
Sonika Jindal64987fc2015-05-26 17:50:13 +05301302 if (IS_BROXTON(dev)) {
1303 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301304 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001305 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301306 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301307 size = ARRAY_SIZE(skl_rates);
1308 } else {
1309 *source_rates = default_rates;
1310 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001312
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301313 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001314 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301315 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001316
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301317 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301318}
1319
Daniel Vetter0e503382014-07-04 11:26:04 -03001320static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001321intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001322 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001323{
1324 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 const struct dp_link_dpll *divisor = NULL;
1326 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001327
1328 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001329 divisor = gen4_dpll;
1330 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001331 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001332 divisor = pch_dpll;
1333 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001334 } else if (IS_CHERRYVIEW(dev)) {
1335 divisor = chv_dpll;
1336 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001337 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001338 divisor = vlv_dpll;
1339 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001340 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001341
1342 if (divisor && count) {
1343 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001344 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001345 pipe_config->dpll = divisor[i].dpll;
1346 pipe_config->clock_set = true;
1347 break;
1348 }
1349 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001350 }
1351}
1352
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001353static int intersect_rates(const int *source_rates, int source_len,
1354 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356{
1357 int i = 0, j = 0, k = 0;
1358
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359 while (i < source_len && j < sink_len) {
1360 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001361 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1362 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001363 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301364 ++k;
1365 ++i;
1366 ++j;
1367 } else if (source_rates[i] < sink_rates[j]) {
1368 ++i;
1369 } else {
1370 ++j;
1371 }
1372 }
1373 return k;
1374}
1375
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376static int intel_dp_common_rates(struct intel_dp *intel_dp,
1377 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001378{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001379 const int *source_rates, *sink_rates;
1380 int source_len, sink_len;
1381
1382 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001383 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001384
1385 return intersect_rates(source_rates, source_len,
1386 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001387 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001388}
1389
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001390static void snprintf_int_array(char *str, size_t len,
1391 const int *array, int nelem)
1392{
1393 int i;
1394
1395 str[0] = '\0';
1396
1397 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001398 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001399 if (r >= len)
1400 return;
1401 str += r;
1402 len -= r;
1403 }
1404}
1405
1406static void intel_dp_print_rates(struct intel_dp *intel_dp)
1407{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001408 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001409 int source_len, sink_len, common_len;
1410 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001411 char str[128]; /* FIXME: too big for stack? */
1412
1413 if ((drm_debug & DRM_UT_KMS) == 0)
1414 return;
1415
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001416 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001417 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1418 DRM_DEBUG_KMS("source rates: %s\n", str);
1419
1420 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1421 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1422 DRM_DEBUG_KMS("sink rates: %s\n", str);
1423
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001424 common_len = intel_dp_common_rates(intel_dp, common_rates);
1425 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1426 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001427}
1428
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001429static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301430{
1431 int i = 0;
1432
1433 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1434 if (find == rates[i])
1435 break;
1436
1437 return i;
1438}
1439
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440int
1441intel_dp_max_link_rate(struct intel_dp *intel_dp)
1442{
1443 int rates[DP_MAX_SUPPORTED_RATES] = {};
1444 int len;
1445
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001446 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001447 if (WARN_ON(len <= 0))
1448 return 162000;
1449
1450 return rates[rate_to_index(0, rates) - 1];
1451}
1452
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001453int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1454{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001455 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001456}
1457
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001458void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1459 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001460{
1461 if (intel_dp->num_sink_rates) {
1462 *link_bw = 0;
1463 *rate_select =
1464 intel_dp_rate_select(intel_dp, port_clock);
1465 } else {
1466 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1467 *rate_select = 0;
1468 }
1469}
1470
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001471bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001472intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001473 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001474{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001475 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001476 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001477 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001478 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001479 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001480 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001481 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001482 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001483 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001484 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001485 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001486 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301487 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001488 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001489 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1491 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001492 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301493
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001494 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301495
1496 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001497 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301498
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500
Imre Deakbc7d38a2013-05-16 14:40:36 +03001501 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001502 pipe_config->has_pch_encoder = true;
1503
Vandana Kannanf769cd22014-08-05 07:51:22 -07001504 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001505 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506
Jani Nikuladd06f902012-10-19 14:51:50 +03001507 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1508 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1509 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001510
1511 if (INTEL_INFO(dev)->gen >= 9) {
1512 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001513 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001514 if (ret)
1515 return ret;
1516 }
1517
Matt Roperb56676272015-11-04 09:05:27 -08001518 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001519 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1520 intel_connector->panel.fitting_mode);
1521 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001522 intel_pch_panel_fitting(intel_crtc, pipe_config,
1523 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001524 }
1525
Daniel Vettercb1793c2012-06-04 18:39:21 +02001526 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001527 return false;
1528
Daniel Vetter083f9562012-04-20 20:23:49 +02001529 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301530 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001531 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001532 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001533
Daniel Vetter36008362013-03-27 00:44:59 +01001534 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1535 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001536 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001537 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301538
1539 /* Get bpp from vbt only for panels that dont have bpp in edid */
1540 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001541 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001542 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001543 dev_priv->vbt.edp.bpp);
1544 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001545 }
1546
Jani Nikula344c5bb2014-09-09 11:25:13 +03001547 /*
1548 * Use the maximum clock and number of lanes the eDP panel
1549 * advertizes being capable of. The panels are generally
1550 * designed to support only a single clock and lane
1551 * configuration, and typically these values correspond to the
1552 * native resolution of the panel.
1553 */
1554 min_lane_count = max_lane_count;
1555 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001556 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001557
Daniel Vetter36008362013-03-27 00:44:59 +01001558 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001559 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1560 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001561
Dave Airliec6930992014-07-14 11:04:39 +10001562 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301563 for (lane_count = min_lane_count;
1564 lane_count <= max_lane_count;
1565 lane_count <<= 1) {
1566
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001567 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001568 link_avail = intel_dp_max_data_rate(link_clock,
1569 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001570
Daniel Vetter36008362013-03-27 00:44:59 +01001571 if (mode_rate <= link_avail) {
1572 goto found;
1573 }
1574 }
1575 }
1576 }
1577
1578 return false;
1579
1580found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001581 if (intel_dp->color_range_auto) {
1582 /*
1583 * See:
1584 * CEA-861-E - 5.1 Default Encoding Parameters
1585 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1586 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001587 pipe_config->limited_color_range =
1588 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1589 } else {
1590 pipe_config->limited_color_range =
1591 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001592 }
1593
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001594 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301595
Daniel Vetter657445f2013-05-04 10:09:18 +02001596 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001597 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001598
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001599 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1600 &link_bw, &rate_select);
1601
1602 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1603 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001604 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001605 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1606 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001607
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001608 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001609 adjusted_mode->crtc_clock,
1610 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001611 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001612
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301613 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301614 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001615 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301616 intel_link_compute_m_n(bpp, lane_count,
1617 intel_connector->panel.downclock_mode->clock,
1618 pipe_config->port_clock,
1619 &pipe_config->dp_m2_n2);
1620 }
1621
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001622 /*
1623 * DPLL0 VCO may need to be adjusted to get the correct
1624 * clock for eDP. This will affect cdclk as well.
1625 */
1626 if (is_edp(intel_dp) &&
1627 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1628 int vco;
1629
1630 switch (pipe_config->port_clock / 2) {
1631 case 108000:
1632 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001633 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001634 break;
1635 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001636 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001637 break;
1638 }
1639
1640 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1641 }
1642
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001643 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001644 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001645
Daniel Vetter36008362013-03-27 00:44:59 +01001646 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647}
1648
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001649void intel_dp_set_link_params(struct intel_dp *intel_dp,
1650 const struct intel_crtc_state *pipe_config)
1651{
1652 intel_dp->link_rate = pipe_config->port_clock;
1653 intel_dp->lane_count = pipe_config->lane_count;
1654}
1655
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001656static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001658 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001659 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001660 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001661 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001662 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001663 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001665 intel_dp_set_link_params(intel_dp, crtc->config);
1666
Keith Packard417e8222011-11-01 19:54:11 -07001667 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001668 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001669 *
1670 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001671 * SNB CPU
1672 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001673 * CPT PCH
1674 *
1675 * IBX PCH and CPU are the same for almost everything,
1676 * except that the CPU DP PLL is configured in this
1677 * register
1678 *
1679 * CPT PCH is quite different, having many bits moved
1680 * to the TRANS_DP_CTL register instead. That
1681 * configuration happens (oddly) in ironlake_pch_enable
1682 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001683
Keith Packard417e8222011-11-01 19:54:11 -07001684 /* Preserve the BIOS-computed detected bit. This is
1685 * supposed to be read-only.
1686 */
1687 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001688
Keith Packard417e8222011-11-01 19:54:11 -07001689 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001690 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001691 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Keith Packard417e8222011-11-01 19:54:11 -07001693 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001694
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001695 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001696 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1697 intel_dp->DP |= DP_SYNC_HS_HIGH;
1698 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1699 intel_dp->DP |= DP_SYNC_VS_HIGH;
1700 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1701
Jani Nikula6aba5b62013-10-04 15:08:10 +03001702 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001703 intel_dp->DP |= DP_ENHANCED_FRAMING;
1704
Daniel Vetter7c62a162013-06-01 17:16:20 +02001705 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001706 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001707 u32 trans_dp;
1708
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001709 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001710
1711 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1712 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1713 trans_dp |= TRANS_DP_ENH_FRAMING;
1714 else
1715 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1716 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001717 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001718 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001719 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001720 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001721
1722 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1723 intel_dp->DP |= DP_SYNC_HS_HIGH;
1724 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1725 intel_dp->DP |= DP_SYNC_VS_HIGH;
1726 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1727
Jani Nikula6aba5b62013-10-04 15:08:10 +03001728 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001729 intel_dp->DP |= DP_ENHANCED_FRAMING;
1730
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001731 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001732 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001733 else if (crtc->pipe == PIPE_B)
1734 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001735 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001736}
1737
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001738#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1739#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001740
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001741#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1742#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001743
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001744#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1745#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001746
Imre Deakde9c1b62016-06-16 20:01:46 +03001747static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1748 struct intel_dp *intel_dp);
1749
Daniel Vetter4be73782014-01-17 14:39:48 +01001750static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001751 u32 mask,
1752 u32 value)
1753{
Paulo Zanoni30add222012-10-26 19:05:45 -02001754 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001755 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001756 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001757
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001758 lockdep_assert_held(&dev_priv->pps_mutex);
1759
Imre Deakde9c1b62016-06-16 20:01:46 +03001760 intel_pps_verify_state(dev_priv, intel_dp);
1761
Jani Nikulabf13e812013-09-06 07:40:05 +03001762 pp_stat_reg = _pp_stat_reg(intel_dp);
1763 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001764
1765 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001766 mask, value,
1767 I915_READ(pp_stat_reg),
1768 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001769
Chris Wilson9036ff02016-06-30 15:33:09 +01001770 if (intel_wait_for_register(dev_priv,
1771 pp_stat_reg, mask, value,
1772 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001773 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001774 I915_READ(pp_stat_reg),
1775 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001776
1777 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001778}
1779
Daniel Vetter4be73782014-01-17 14:39:48 +01001780static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001781{
1782 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001783 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001784}
1785
Daniel Vetter4be73782014-01-17 14:39:48 +01001786static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001787{
Keith Packardbd943152011-09-18 23:09:52 -07001788 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001789 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001790}
Keith Packardbd943152011-09-18 23:09:52 -07001791
Daniel Vetter4be73782014-01-17 14:39:48 +01001792static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001793{
Abhay Kumard28d4732016-01-22 17:39:04 -08001794 ktime_t panel_power_on_time;
1795 s64 panel_power_off_duration;
1796
Keith Packard99ea7122011-11-01 19:57:50 -07001797 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001798
Abhay Kumard28d4732016-01-22 17:39:04 -08001799 /* take the difference of currrent time and panel power off time
1800 * and then make panel wait for t11_t12 if needed. */
1801 panel_power_on_time = ktime_get_boottime();
1802 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1803
Paulo Zanonidce56b32013-12-19 14:29:40 -02001804 /* When we disable the VDD override bit last we have to do the manual
1805 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001806 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1807 wait_remaining_ms_from_jiffies(jiffies,
1808 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001811}
Keith Packardbd943152011-09-18 23:09:52 -07001812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001814{
1815 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1816 intel_dp->backlight_on_delay);
1817}
1818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001820{
1821 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1822 intel_dp->backlight_off_delay);
1823}
Keith Packard99ea7122011-11-01 19:57:50 -07001824
Keith Packard832dd3c2011-11-01 19:34:06 -07001825/* Read the current pp_control value, unlocking the register if it
1826 * is locked
1827 */
1828
Jesse Barnes453c5422013-03-28 09:55:41 -07001829static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001830{
Jesse Barnes453c5422013-03-28 09:55:41 -07001831 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07001833 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001834
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001835 lockdep_assert_held(&dev_priv->pps_mutex);
1836
Jani Nikulabf13e812013-09-06 07:40:05 +03001837 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301838 if (!IS_BROXTON(dev)) {
1839 control &= ~PANEL_UNLOCK_MASK;
1840 control |= PANEL_UNLOCK_REGS;
1841 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001842 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001843}
1844
Ville Syrjälä951468f2014-09-04 14:55:31 +03001845/*
1846 * Must be paired with edp_panel_vdd_off().
1847 * Must hold pps_mutex around the whole on/off sequence.
1848 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1849 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001850static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001851{
Paulo Zanoni30add222012-10-26 19:05:45 -02001852 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001853 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1854 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001855 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001856 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001857 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001858 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001859 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001860
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001861 lockdep_assert_held(&dev_priv->pps_mutex);
1862
Keith Packard97af61f572011-09-28 16:23:51 -07001863 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001864 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001865
Egbert Eich2c623c12014-11-25 12:54:57 +01001866 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001867 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001868
Daniel Vetter4be73782014-01-17 14:39:48 +01001869 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001870 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001871
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001872 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001873 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001874
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001875 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1876 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001877
Daniel Vetter4be73782014-01-17 14:39:48 +01001878 if (!edp_have_panel_power(intel_dp))
1879 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001880
Jesse Barnes453c5422013-03-28 09:55:41 -07001881 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001882 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001883
Jani Nikulabf13e812013-09-06 07:40:05 +03001884 pp_stat_reg = _pp_stat_reg(intel_dp);
1885 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001886
1887 I915_WRITE(pp_ctrl_reg, pp);
1888 POSTING_READ(pp_ctrl_reg);
1889 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1890 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001891 /*
1892 * If the panel wasn't on, delay before accessing aux channel
1893 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001894 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001895 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1896 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001897 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001898 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001899
1900 return need_to_disable;
1901}
1902
Ville Syrjälä951468f2014-09-04 14:55:31 +03001903/*
1904 * Must be paired with intel_edp_panel_vdd_off() or
1905 * intel_edp_panel_off().
1906 * Nested calls to these functions are not allowed since
1907 * we drop the lock. Caller must use some higher level
1908 * locking to prevent nested calls from other threads.
1909 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001910void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001911{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001912 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001913
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001914 if (!is_edp(intel_dp))
1915 return;
1916
Ville Syrjälä773538e82014-09-04 14:54:56 +03001917 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001918 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001919 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001920
Rob Clarke2c719b2014-12-15 13:56:32 -05001921 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001922 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001923}
1924
Daniel Vetter4be73782014-01-17 14:39:48 +01001925static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001926{
Paulo Zanoni30add222012-10-26 19:05:45 -02001927 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001928 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001929 struct intel_digital_port *intel_dig_port =
1930 dp_to_dig_port(intel_dp);
1931 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1932 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001933 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001934 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001935
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001936 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001937
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001938 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001939
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001940 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001941 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001942
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001943 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1944 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001945
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001946 pp = ironlake_get_pp_control(intel_dp);
1947 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001948
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001949 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1950 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001951
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001952 I915_WRITE(pp_ctrl_reg, pp);
1953 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001954
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001955 /* Make sure sequencer is idle before allowing subsequent activity */
1956 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1957 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001958
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001959 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001960 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001961
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001962 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001963 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001964}
1965
Daniel Vetter4be73782014-01-17 14:39:48 +01001966static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001967{
1968 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1969 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001970
Ville Syrjälä773538e82014-09-04 14:54:56 +03001971 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001972 if (!intel_dp->want_panel_vdd)
1973 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001974 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001975}
1976
Imre Deakaba86892014-07-30 15:57:31 +03001977static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1978{
1979 unsigned long delay;
1980
1981 /*
1982 * Queue the timer to fire a long time from now (relative to the power
1983 * down delay) to keep the panel power up across a sequence of
1984 * operations.
1985 */
1986 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1987 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1988}
1989
Ville Syrjälä951468f2014-09-04 14:55:31 +03001990/*
1991 * Must be paired with edp_panel_vdd_on().
1992 * Must hold pps_mutex around the whole on/off sequence.
1993 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1994 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001995static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001996{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001997 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001998
1999 lockdep_assert_held(&dev_priv->pps_mutex);
2000
Keith Packard97af61f572011-09-28 16:23:51 -07002001 if (!is_edp(intel_dp))
2002 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002003
Rob Clarke2c719b2014-12-15 13:56:32 -05002004 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002005 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002006
Keith Packardbd943152011-09-18 23:09:52 -07002007 intel_dp->want_panel_vdd = false;
2008
Imre Deakaba86892014-07-30 15:57:31 +03002009 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002010 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002011 else
2012 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002013}
2014
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002015static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002016{
Paulo Zanoni30add222012-10-26 19:05:45 -02002017 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002018 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002019 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002020 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002021
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002022 lockdep_assert_held(&dev_priv->pps_mutex);
2023
Keith Packard97af61f572011-09-28 16:23:51 -07002024 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002025 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002026
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002027 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2028 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002029
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002030 if (WARN(edp_have_panel_power(intel_dp),
2031 "eDP port %c panel power already on\n",
2032 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002033 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002034
Daniel Vetter4be73782014-01-17 14:39:48 +01002035 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002036
Jani Nikulabf13e812013-09-06 07:40:05 +03002037 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002038 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002039 if (IS_GEN5(dev)) {
2040 /* ILK workaround: disable reset around power sequence */
2041 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002042 I915_WRITE(pp_ctrl_reg, pp);
2043 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002044 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002045
Keith Packard1c0ae802011-09-19 13:59:29 -07002046 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002047 if (!IS_GEN5(dev))
2048 pp |= PANEL_POWER_RESET;
2049
Jesse Barnes453c5422013-03-28 09:55:41 -07002050 I915_WRITE(pp_ctrl_reg, pp);
2051 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002052
Daniel Vetter4be73782014-01-17 14:39:48 +01002053 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002054 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002055
Keith Packard05ce1a42011-09-29 16:33:01 -07002056 if (IS_GEN5(dev)) {
2057 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002058 I915_WRITE(pp_ctrl_reg, pp);
2059 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002060 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002061}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002062
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002063void intel_edp_panel_on(struct intel_dp *intel_dp)
2064{
2065 if (!is_edp(intel_dp))
2066 return;
2067
2068 pps_lock(intel_dp);
2069 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002070 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002071}
2072
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002073
2074static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002075{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2077 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002078 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002079 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002080 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002081 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002082 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002083
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002084 lockdep_assert_held(&dev_priv->pps_mutex);
2085
Keith Packard97af61f572011-09-28 16:23:51 -07002086 if (!is_edp(intel_dp))
2087 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002088
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002089 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2090 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002091
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002092 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2093 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002094
Jesse Barnes453c5422013-03-28 09:55:41 -07002095 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002096 /* We need to switch off panel power _and_ force vdd, for otherwise some
2097 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002098 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2099 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002100
Jani Nikulabf13e812013-09-06 07:40:05 +03002101 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002102
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002103 intel_dp->want_panel_vdd = false;
2104
Jesse Barnes453c5422013-03-28 09:55:41 -07002105 I915_WRITE(pp_ctrl_reg, pp);
2106 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002107
Abhay Kumard28d4732016-01-22 17:39:04 -08002108 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002109 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002110
2111 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002112 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002113 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002114}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002115
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002116void intel_edp_panel_off(struct intel_dp *intel_dp)
2117{
2118 if (!is_edp(intel_dp))
2119 return;
2120
2121 pps_lock(intel_dp);
2122 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002123 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002124}
2125
Jani Nikula1250d102014-08-12 17:11:39 +03002126/* Enable backlight in the panel power control. */
2127static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002128{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002129 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2130 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002131 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002132 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002133 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002134
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002135 /*
2136 * If we enable the backlight right away following a panel power
2137 * on, we may see slight flicker as the panel syncs with the eDP
2138 * link. So delay a bit to make sure the image is solid before
2139 * allowing it to appear.
2140 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002141 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002142
Ville Syrjälä773538e82014-09-04 14:54:56 +03002143 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002144
Jesse Barnes453c5422013-03-28 09:55:41 -07002145 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002146 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002147
Jani Nikulabf13e812013-09-06 07:40:05 +03002148 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002149
2150 I915_WRITE(pp_ctrl_reg, pp);
2151 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002152
Ville Syrjälä773538e82014-09-04 14:54:56 +03002153 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002154}
2155
Jani Nikula1250d102014-08-12 17:11:39 +03002156/* Enable backlight PWM and backlight PP control. */
2157void intel_edp_backlight_on(struct intel_dp *intel_dp)
2158{
2159 if (!is_edp(intel_dp))
2160 return;
2161
2162 DRM_DEBUG_KMS("\n");
2163
2164 intel_panel_enable_backlight(intel_dp->attached_connector);
2165 _intel_edp_backlight_on(intel_dp);
2166}
2167
2168/* Disable backlight in the panel power control. */
2169static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002170{
Paulo Zanoni30add222012-10-26 19:05:45 -02002171 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002172 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002173 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002174 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002175
Keith Packardf01eca22011-09-28 16:48:10 -07002176 if (!is_edp(intel_dp))
2177 return;
2178
Ville Syrjälä773538e82014-09-04 14:54:56 +03002179 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002180
Jesse Barnes453c5422013-03-28 09:55:41 -07002181 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002182 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002183
Jani Nikulabf13e812013-09-06 07:40:05 +03002184 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002185
2186 I915_WRITE(pp_ctrl_reg, pp);
2187 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002188
Ville Syrjälä773538e82014-09-04 14:54:56 +03002189 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002190
Paulo Zanonidce56b32013-12-19 14:29:40 -02002191 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002192 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002193}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002194
Jani Nikula1250d102014-08-12 17:11:39 +03002195/* Disable backlight PP control and backlight PWM. */
2196void intel_edp_backlight_off(struct intel_dp *intel_dp)
2197{
2198 if (!is_edp(intel_dp))
2199 return;
2200
2201 DRM_DEBUG_KMS("\n");
2202
2203 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002204 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002205}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002206
Jani Nikula73580fb72014-08-12 17:11:41 +03002207/*
2208 * Hook for controlling the panel power control backlight through the bl_power
2209 * sysfs attribute. Take care to handle multiple calls.
2210 */
2211static void intel_edp_backlight_power(struct intel_connector *connector,
2212 bool enable)
2213{
2214 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002215 bool is_enabled;
2216
Ville Syrjälä773538e82014-09-04 14:54:56 +03002217 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002218 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002219 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002220
2221 if (is_enabled == enable)
2222 return;
2223
Jani Nikula23ba9372014-08-27 14:08:43 +03002224 DRM_DEBUG_KMS("panel power control backlight %s\n",
2225 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002226
2227 if (enable)
2228 _intel_edp_backlight_on(intel_dp);
2229 else
2230 _intel_edp_backlight_off(intel_dp);
2231}
2232
Ville Syrjälä64e10772015-10-29 21:26:01 +02002233static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2234{
2235 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2236 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2237 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2238
2239 I915_STATE_WARN(cur_state != state,
2240 "DP port %c state assertion failure (expected %s, current %s)\n",
2241 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002242 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002243}
2244#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2245
2246static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2247{
2248 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2249
2250 I915_STATE_WARN(cur_state != state,
2251 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002252 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002253}
2254#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2255#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2256
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002257static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002258{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002260 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2261 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002262
Ville Syrjälä64e10772015-10-29 21:26:01 +02002263 assert_pipe_disabled(dev_priv, crtc->pipe);
2264 assert_dp_port_disabled(intel_dp);
2265 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002266
Ville Syrjäläabfce942015-10-29 21:26:03 +02002267 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2268 crtc->config->port_clock);
2269
2270 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2271
2272 if (crtc->config->port_clock == 162000)
2273 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2274 else
2275 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2276
2277 I915_WRITE(DP_A, intel_dp->DP);
2278 POSTING_READ(DP_A);
2279 udelay(500);
2280
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002281 /*
2282 * [DevILK] Work around required when enabling DP PLL
2283 * while a pipe is enabled going to FDI:
2284 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2285 * 2. Program DP PLL enable
2286 */
2287 if (IS_GEN5(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01002288 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002289
Daniel Vetter07679352012-09-06 22:15:42 +02002290 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002291
Daniel Vetter07679352012-09-06 22:15:42 +02002292 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002293 POSTING_READ(DP_A);
2294 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002295}
2296
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002297static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002298{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002300 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2301 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002302
Ville Syrjälä64e10772015-10-29 21:26:01 +02002303 assert_pipe_disabled(dev_priv, crtc->pipe);
2304 assert_dp_port_disabled(intel_dp);
2305 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002306
Ville Syrjäläabfce942015-10-29 21:26:03 +02002307 DRM_DEBUG_KMS("disabling eDP PLL\n");
2308
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002309 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002310
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002311 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002312 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002313 udelay(200);
2314}
2315
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002316/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002317void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002318{
2319 int ret, i;
2320
2321 /* Should have a valid DPCD by this point */
2322 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2323 return;
2324
2325 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002326 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2327 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002328 } else {
2329 /*
2330 * When turning on, we need to retry for 1ms to give the sink
2331 * time to wake up.
2332 */
2333 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002334 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2335 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002336 if (ret == 1)
2337 break;
2338 msleep(1);
2339 }
2340 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002341
2342 if (ret != 1)
2343 DRM_DEBUG_KMS("failed to %s sink power state\n",
2344 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002345}
2346
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002347static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2348 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002349{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002350 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002351 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002352 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002353 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002354 enum intel_display_power_domain power_domain;
2355 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002356 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002357
2358 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002359 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002360 return false;
2361
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002362 ret = false;
2363
Imre Deak6d129be2014-03-05 16:20:54 +02002364 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002365
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002366 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002367 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002369 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002370 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002371 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002372 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002373
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002374 for_each_pipe(dev_priv, p) {
2375 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2376 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2377 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002378 ret = true;
2379
2380 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002381 }
2382 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002383
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002384 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002385 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002386 } else if (IS_CHERRYVIEW(dev)) {
2387 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2388 } else {
2389 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002390 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002391
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002392 ret = true;
2393
2394out:
2395 intel_display_power_put(dev_priv, power_domain);
2396
2397 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002398}
2399
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002400static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002401 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002402{
2403 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002404 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002405 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002406 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002407 enum port port = dp_to_dig_port(intel_dp)->port;
2408 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002409
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002410 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002411
2412 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002413
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002414 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002415 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2416
2417 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002418 flags |= DRM_MODE_FLAG_PHSYNC;
2419 else
2420 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002421
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002422 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002423 flags |= DRM_MODE_FLAG_PVSYNC;
2424 else
2425 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002426 } else {
2427 if (tmp & DP_SYNC_HS_HIGH)
2428 flags |= DRM_MODE_FLAG_PHSYNC;
2429 else
2430 flags |= DRM_MODE_FLAG_NHSYNC;
2431
2432 if (tmp & DP_SYNC_VS_HIGH)
2433 flags |= DRM_MODE_FLAG_PVSYNC;
2434 else
2435 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002436 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002437
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002438 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002439
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002440 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002441 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002442 pipe_config->limited_color_range = true;
2443
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002444 pipe_config->lane_count =
2445 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2446
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002447 intel_dp_get_m_n(crtc, pipe_config);
2448
Ville Syrjälä18442d02013-09-13 16:00:08 +03002449 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002450 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002451 pipe_config->port_clock = 162000;
2452 else
2453 pipe_config->port_clock = 270000;
2454 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002455
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002456 pipe_config->base.adjusted_mode.crtc_clock =
2457 intel_dotclock_calculate(pipe_config->port_clock,
2458 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002459
Jani Nikula6aa23e62016-03-24 17:50:20 +02002460 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2461 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002462 /*
2463 * This is a big fat ugly hack.
2464 *
2465 * Some machines in UEFI boot mode provide us a VBT that has 18
2466 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2467 * unknown we fail to light up. Yet the same BIOS boots up with
2468 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2469 * max, not what it tells us to use.
2470 *
2471 * Note: This will still be broken if the eDP panel is not lit
2472 * up by the BIOS, and thus we can't get the mode at module
2473 * load.
2474 */
2475 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002476 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2477 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002478 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002479}
2480
Daniel Vettere8cb4552012-07-01 13:05:48 +02002481static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002482{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002483 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002484 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002485 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002487 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002488 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002489
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002490 if (HAS_PSR(dev) && !HAS_DDI(dev))
2491 intel_psr_disable(intel_dp);
2492
Daniel Vetter6cb49832012-05-20 17:14:50 +02002493 /* Make sure the panel is off before trying to change the mode. But also
2494 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002495 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002496 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002497 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002498 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002499
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002500 /* disable the port before the pipe on g4x */
2501 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002502 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002503}
2504
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002505static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002506{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002507 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002508 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002509
Ville Syrjälä49277c32014-03-31 18:21:26 +03002510 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002511
2512 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002513 if (port == PORT_A)
2514 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002515}
2516
2517static void vlv_post_disable_dp(struct intel_encoder *encoder)
2518{
2519 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2520
2521 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002522}
2523
Ville Syrjälä580d3812014-04-09 13:29:00 +03002524static void chv_post_disable_dp(struct intel_encoder *encoder)
2525{
2526 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002527 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002528 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002529
2530 intel_dp_link_down(intel_dp);
2531
Ville Syrjäläa5805162015-05-26 20:42:30 +03002532 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002533
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002534 /* Assert data lane reset */
2535 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002536
Ville Syrjäläa5805162015-05-26 20:42:30 +03002537 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002538}
2539
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002540static void
2541_intel_dp_set_link_train(struct intel_dp *intel_dp,
2542 uint32_t *DP,
2543 uint8_t dp_train_pat)
2544{
2545 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2546 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002547 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002548 enum port port = intel_dig_port->port;
2549
2550 if (HAS_DDI(dev)) {
2551 uint32_t temp = I915_READ(DP_TP_CTL(port));
2552
2553 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2554 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2555 else
2556 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2557
2558 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2559 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2560 case DP_TRAINING_PATTERN_DISABLE:
2561 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2562
2563 break;
2564 case DP_TRAINING_PATTERN_1:
2565 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2566 break;
2567 case DP_TRAINING_PATTERN_2:
2568 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2569 break;
2570 case DP_TRAINING_PATTERN_3:
2571 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2572 break;
2573 }
2574 I915_WRITE(DP_TP_CTL(port), temp);
2575
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002576 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2577 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002578 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2579
2580 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2581 case DP_TRAINING_PATTERN_DISABLE:
2582 *DP |= DP_LINK_TRAIN_OFF_CPT;
2583 break;
2584 case DP_TRAINING_PATTERN_1:
2585 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2586 break;
2587 case DP_TRAINING_PATTERN_2:
2588 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2589 break;
2590 case DP_TRAINING_PATTERN_3:
2591 DRM_ERROR("DP training pattern 3 not supported\n");
2592 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2593 break;
2594 }
2595
2596 } else {
2597 if (IS_CHERRYVIEW(dev))
2598 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2599 else
2600 *DP &= ~DP_LINK_TRAIN_MASK;
2601
2602 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2603 case DP_TRAINING_PATTERN_DISABLE:
2604 *DP |= DP_LINK_TRAIN_OFF;
2605 break;
2606 case DP_TRAINING_PATTERN_1:
2607 *DP |= DP_LINK_TRAIN_PAT_1;
2608 break;
2609 case DP_TRAINING_PATTERN_2:
2610 *DP |= DP_LINK_TRAIN_PAT_2;
2611 break;
2612 case DP_TRAINING_PATTERN_3:
2613 if (IS_CHERRYVIEW(dev)) {
2614 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2615 } else {
2616 DRM_ERROR("DP training pattern 3 not supported\n");
2617 *DP |= DP_LINK_TRAIN_PAT_2;
2618 }
2619 break;
2620 }
2621 }
2622}
2623
2624static void intel_dp_enable_port(struct intel_dp *intel_dp)
2625{
2626 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002627 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002628 struct intel_crtc *crtc =
2629 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002630
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002631 /* enable with pattern 1 (as per spec) */
2632 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2633 DP_TRAINING_PATTERN_1);
2634
2635 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2636 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002637
2638 /*
2639 * Magic for VLV/CHV. We _must_ first set up the register
2640 * without actually enabling the port, and then do another
2641 * write to enable the port. Otherwise link training will
2642 * fail when the power sequencer is freshly used for this port.
2643 */
2644 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002645 if (crtc->config->has_audio)
2646 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002647
2648 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2649 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002650}
2651
Daniel Vettere8cb4552012-07-01 13:05:48 +02002652static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002653{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2655 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002656 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002657 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002658 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002659 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002661 if (WARN_ON(dp_reg & DP_PORT_EN))
2662 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002664 pps_lock(intel_dp);
2665
Wayne Boyer666a4532015-12-09 12:29:35 -08002666 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002667 vlv_init_panel_power_sequencer(intel_dp);
2668
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002669 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002670
2671 edp_panel_vdd_on(intel_dp);
2672 edp_panel_on(intel_dp);
2673 edp_panel_vdd_off(intel_dp, true);
2674
2675 pps_unlock(intel_dp);
2676
Wayne Boyer666a4532015-12-09 12:29:35 -08002677 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002678 unsigned int lane_mask = 0x0;
2679
2680 if (IS_CHERRYVIEW(dev))
2681 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2682
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002683 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2684 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002685 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002686
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002687 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2688 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002689 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002690
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002691 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002692 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002693 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002694 intel_audio_codec_enable(encoder);
2695 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002696}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002697
Jani Nikulaecff4f32013-09-06 07:38:29 +03002698static void g4x_enable_dp(struct intel_encoder *encoder)
2699{
Jani Nikula828f5c62013-09-05 16:44:45 +03002700 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2701
Jani Nikulaecff4f32013-09-06 07:38:29 +03002702 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002703 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002705
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002706static void vlv_enable_dp(struct intel_encoder *encoder)
2707{
Jani Nikula828f5c62013-09-05 16:44:45 +03002708 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2709
Daniel Vetter4be73782014-01-17 14:39:48 +01002710 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002711 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002712}
2713
Jani Nikulaecff4f32013-09-06 07:38:29 +03002714static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002715{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002716 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002717 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002718
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002719 intel_dp_prepare(encoder);
2720
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002721 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002722 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002723 ironlake_edp_pll_on(intel_dp);
2724}
2725
Ville Syrjälä83b84592014-10-16 21:29:51 +03002726static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2727{
2728 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002729 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002730 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002731 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002732
2733 edp_panel_vdd_off_sync(intel_dp);
2734
2735 /*
2736 * VLV seems to get confused when multiple power seqeuencers
2737 * have the same port selected (even if only one has power/vdd
2738 * enabled). The failure manifests as vlv_wait_port_ready() failing
2739 * CHV on the other hand doesn't seem to mind having the same port
2740 * selected in multiple power seqeuencers, but let's clear the
2741 * port select always when logically disconnecting a power sequencer
2742 * from a port.
2743 */
2744 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2745 pipe_name(pipe), port_name(intel_dig_port->port));
2746 I915_WRITE(pp_on_reg, 0);
2747 POSTING_READ(pp_on_reg);
2748
2749 intel_dp->pps_pipe = INVALID_PIPE;
2750}
2751
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002752static void vlv_steal_power_sequencer(struct drm_device *dev,
2753 enum pipe pipe)
2754{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002755 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002756 struct intel_encoder *encoder;
2757
2758 lockdep_assert_held(&dev_priv->pps_mutex);
2759
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002760 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2761 return;
2762
Jani Nikula19c80542015-12-16 12:48:16 +02002763 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002764 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002765 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002766
2767 if (encoder->type != INTEL_OUTPUT_EDP)
2768 continue;
2769
2770 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002771 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002772
2773 if (intel_dp->pps_pipe != pipe)
2774 continue;
2775
2776 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002777 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002778
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002779 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002780 "stealing pipe %c power sequencer from active eDP port %c\n",
2781 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002782
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002783 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002784 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002785 }
2786}
2787
2788static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2789{
2790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2791 struct intel_encoder *encoder = &intel_dig_port->base;
2792 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002793 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002794 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002795
2796 lockdep_assert_held(&dev_priv->pps_mutex);
2797
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002798 if (!is_edp(intel_dp))
2799 return;
2800
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002801 if (intel_dp->pps_pipe == crtc->pipe)
2802 return;
2803
2804 /*
2805 * If another power sequencer was being used on this
2806 * port previously make sure to turn off vdd there while
2807 * we still have control of it.
2808 */
2809 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002810 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002811
2812 /*
2813 * We may be stealing the power
2814 * sequencer from another port.
2815 */
2816 vlv_steal_power_sequencer(dev, crtc->pipe);
2817
2818 /* now it's all ours */
2819 intel_dp->pps_pipe = crtc->pipe;
2820
2821 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2822 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2823
2824 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002825 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2826 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002827}
2828
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002829static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2830{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002831 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002832
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002833 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002834}
2835
Jani Nikulaecff4f32013-09-06 07:38:29 +03002836static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002837{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002838 intel_dp_prepare(encoder);
2839
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002840 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002841}
2842
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002843static void chv_pre_enable_dp(struct intel_encoder *encoder)
2844{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002845 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002846
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002847 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002848
2849 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002850 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002851}
2852
Ville Syrjälä9197c882014-04-09 13:29:05 +03002853static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2854{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002855 intel_dp_prepare(encoder);
2856
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002857 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002858}
2859
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002860static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2861{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002862 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002863}
2864
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002865/*
2866 * Fetch AUX CH registers 0x202 - 0x207 which contain
2867 * link status information
2868 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002869bool
Keith Packard93f62da2011-11-01 19:45:03 -07002870intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002871{
Lyude9f085eb2016-04-13 10:58:33 -04002872 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2873 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002874}
2875
Paulo Zanoni11002442014-06-13 18:45:41 -03002876/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002877uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002878intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002879{
Paulo Zanoni30add222012-10-26 19:05:45 -02002880 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002881 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002882 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002883
Vandana Kannan93147262014-11-18 15:45:29 +05302884 if (IS_BROXTON(dev))
2885 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2886 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002887 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302888 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002889 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002890 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002892 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302893 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002894 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002896 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302897 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002898}
2899
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002900uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002901intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2902{
Paulo Zanoni30add222012-10-26 19:05:45 -02002903 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002904 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002905
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002906 if (INTEL_INFO(dev)->gen >= 9) {
2907 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2908 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2909 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2910 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2913 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2915 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002916 default:
2917 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2918 }
2919 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002920 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2922 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2923 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2924 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2926 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002928 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002930 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002931 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002932 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2934 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002940 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002942 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002943 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002944 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2946 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2949 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002950 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002952 }
2953 } else {
2954 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2956 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2958 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2960 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002962 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302963 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002964 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002965 }
2966}
2967
Daniel Vetter5829975c2015-04-16 11:36:52 +02002968static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002969{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002970 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002971 unsigned long demph_reg_value, preemph_reg_value,
2972 uniqtranscale_reg_value;
2973 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002974
2975 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002977 preemph_reg_value = 0x0004000;
2978 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 demph_reg_value = 0x2B405555;
2981 uniqtranscale_reg_value = 0x552AB83A;
2982 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 demph_reg_value = 0x2B404040;
2985 uniqtranscale_reg_value = 0x5548B83A;
2986 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 demph_reg_value = 0x2B245555;
2989 uniqtranscale_reg_value = 0x5560B83A;
2990 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 demph_reg_value = 0x2B405555;
2993 uniqtranscale_reg_value = 0x5598DA3A;
2994 break;
2995 default:
2996 return 0;
2997 }
2998 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003000 preemph_reg_value = 0x0002000;
3001 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 demph_reg_value = 0x2B404040;
3004 uniqtranscale_reg_value = 0x5552B83A;
3005 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003007 demph_reg_value = 0x2B404848;
3008 uniqtranscale_reg_value = 0x5580B83A;
3009 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003011 demph_reg_value = 0x2B404040;
3012 uniqtranscale_reg_value = 0x55ADDA3A;
3013 break;
3014 default:
3015 return 0;
3016 }
3017 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003019 preemph_reg_value = 0x0000000;
3020 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 demph_reg_value = 0x2B305555;
3023 uniqtranscale_reg_value = 0x5570B83A;
3024 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303025 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003026 demph_reg_value = 0x2B2B4040;
3027 uniqtranscale_reg_value = 0x55ADDA3A;
3028 break;
3029 default:
3030 return 0;
3031 }
3032 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303033 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003034 preemph_reg_value = 0x0006000;
3035 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 demph_reg_value = 0x1B405555;
3038 uniqtranscale_reg_value = 0x55ADDA3A;
3039 break;
3040 default:
3041 return 0;
3042 }
3043 break;
3044 default:
3045 return 0;
3046 }
3047
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003048 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3049 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050
3051 return 0;
3052}
3053
Daniel Vetter5829975c2015-04-16 11:36:52 +02003054static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003056 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3057 u32 deemph_reg_value, margin_reg_value;
3058 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003059 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003060
3061 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303062 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303064 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003065 deemph_reg_value = 128;
3066 margin_reg_value = 52;
3067 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 deemph_reg_value = 128;
3070 margin_reg_value = 77;
3071 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073 deemph_reg_value = 128;
3074 margin_reg_value = 102;
3075 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003077 deemph_reg_value = 128;
3078 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003079 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080 break;
3081 default:
3082 return 0;
3083 }
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003086 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003088 deemph_reg_value = 85;
3089 margin_reg_value = 78;
3090 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003092 deemph_reg_value = 85;
3093 margin_reg_value = 116;
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003096 deemph_reg_value = 85;
3097 margin_reg_value = 154;
3098 break;
3099 default:
3100 return 0;
3101 }
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003104 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303105 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003106 deemph_reg_value = 64;
3107 margin_reg_value = 104;
3108 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303109 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003110 deemph_reg_value = 64;
3111 margin_reg_value = 154;
3112 break;
3113 default:
3114 return 0;
3115 }
3116 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303117 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003120 deemph_reg_value = 43;
3121 margin_reg_value = 154;
3122 break;
3123 default:
3124 return 0;
3125 }
3126 break;
3127 default:
3128 return 0;
3129 }
3130
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003131 chv_set_phy_signal_level(encoder, deemph_reg_value,
3132 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133
3134 return 0;
3135}
3136
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003137static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003138gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003140 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003141
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003142 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003144 default:
3145 signal_levels |= DP_VOLTAGE_0_4;
3146 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148 signal_levels |= DP_VOLTAGE_0_6;
3149 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003151 signal_levels |= DP_VOLTAGE_0_8;
3152 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003154 signal_levels |= DP_VOLTAGE_1_2;
3155 break;
3156 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003157 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159 default:
3160 signal_levels |= DP_PRE_EMPHASIS_0;
3161 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163 signal_levels |= DP_PRE_EMPHASIS_3_5;
3164 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166 signal_levels |= DP_PRE_EMPHASIS_6;
3167 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169 signal_levels |= DP_PRE_EMPHASIS_9_5;
3170 break;
3171 }
3172 return signal_levels;
3173}
3174
Zhenyu Wange3421a12010-04-08 09:43:27 +08003175/* Gen6's DP voltage swing and pre-emphasis control */
3176static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003177gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003178{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003179 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3180 DP_TRAIN_PRE_EMPHASIS_MASK);
3181 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003184 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003186 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003189 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003192 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003195 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003196 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003197 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3198 "0x%x\n", signal_levels);
3199 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003200 }
3201}
3202
Keith Packard1a2eb462011-11-16 16:26:07 -08003203/* Gen7's DP voltage swing and pre-emphasis control */
3204static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003205gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003206{
3207 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3208 DP_TRAIN_PRE_EMPHASIS_MASK);
3209 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003211 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003213 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003215 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3216
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003218 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003220 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3221
Sonika Jindalbd600182014-08-08 16:23:41 +05303222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003223 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003225 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3226
3227 default:
3228 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3229 "0x%x\n", signal_levels);
3230 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3231 }
3232}
3233
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003234void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003235intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003236{
3237 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003238 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003239 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003240 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003241 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003242 uint8_t train_set = intel_dp->train_set[0];
3243
David Weinehallf8896f52015-06-25 11:11:03 +03003244 if (HAS_DDI(dev)) {
3245 signal_levels = ddi_signal_levels(intel_dp);
3246
3247 if (IS_BROXTON(dev))
3248 signal_levels = 0;
3249 else
3250 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003251 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003252 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003253 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003254 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003255 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003256 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003257 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003258 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003259 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003260 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3261 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003262 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003263 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3264 }
3265
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303266 if (mask)
3267 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3268
3269 DRM_DEBUG_KMS("Using vswing level %d\n",
3270 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3271 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3272 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3273 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003274
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003275 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003276
3277 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3278 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003279}
3280
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003281void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003282intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3283 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003284{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003286 struct drm_i915_private *dev_priv =
3287 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003288
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003289 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003290
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003291 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003292 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003293}
3294
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003295void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003296{
3297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3298 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003299 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003300 enum port port = intel_dig_port->port;
3301 uint32_t val;
3302
3303 if (!HAS_DDI(dev))
3304 return;
3305
3306 val = I915_READ(DP_TP_CTL(port));
3307 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3308 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3309 I915_WRITE(DP_TP_CTL(port), val);
3310
3311 /*
3312 * On PORT_A we can have only eDP in SST mode. There the only reason
3313 * we need to set idle transmission mode is to work around a HW issue
3314 * where we enable the pipe while not in idle link-training mode.
3315 * In this case there is requirement to wait for a minimum number of
3316 * idle patterns to be sent.
3317 */
3318 if (port == PORT_A)
3319 return;
3320
Chris Wilsona7670172016-06-30 15:33:10 +01003321 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3322 DP_TP_STATUS_IDLE_DONE,
3323 DP_TP_STATUS_IDLE_DONE,
3324 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003325 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3326}
3327
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003329intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003331 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003332 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003333 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003334 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003335 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003336 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003338 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003339 return;
3340
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003341 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003342 return;
3343
Zhao Yakui28c97732009-10-09 11:39:41 +08003344 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003345
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003346 if ((IS_GEN7(dev) && port == PORT_A) ||
3347 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003348 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003349 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003350 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003351 if (IS_CHERRYVIEW(dev))
3352 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3353 else
3354 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003355 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003356 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003357 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003358 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003359
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003360 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3361 I915_WRITE(intel_dp->output_reg, DP);
3362 POSTING_READ(intel_dp->output_reg);
3363
3364 /*
3365 * HW workaround for IBX, we need to move the port
3366 * to transcoder A after disabling it to allow the
3367 * matching HDMI port to be enabled on transcoder A.
3368 */
3369 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003370 /*
3371 * We get CPU/PCH FIFO underruns on the other pipe when
3372 * doing the workaround. Sweep them under the rug.
3373 */
3374 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3375 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3376
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003377 /* always enable with pattern 1 (as per spec) */
3378 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3379 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3380 I915_WRITE(intel_dp->output_reg, DP);
3381 POSTING_READ(intel_dp->output_reg);
3382
3383 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003384 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003385 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003386
Chris Wilson91c8a322016-07-05 10:40:23 +01003387 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003388 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3389 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003390 }
3391
Keith Packardf01eca22011-09-28 16:48:10 -07003392 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003393
3394 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395}
3396
Keith Packard26d61aa2011-07-25 20:01:09 -07003397static bool
3398intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003399{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003400 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3401 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003402 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivia031d702013-10-03 16:15:06 -03003403
Lyude9f085eb2016-04-13 10:58:33 -04003404 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3405 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003406 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003407
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003408 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003409
Adam Jacksonedb39242012-09-18 10:58:49 -04003410 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3411 return false; /* DPCD not present */
3412
Lyude9f085eb2016-04-13 10:58:33 -04003413 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3414 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303415 return false;
3416
3417 /*
3418 * Sink count can change between short pulse hpd hence
3419 * a member variable in intel_dp will track any changes
3420 * between short pulse interrupts.
3421 */
3422 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3423
3424 /*
3425 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3426 * a dongle is present but no display. Unless we require to know
3427 * if a dongle is present or not, we don't need to update
3428 * downstream port information. So, an early return here saves
3429 * time from performing other operations which are not required.
3430 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303431 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303432 return false;
3433
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003434 /* Check if the panel supports PSR */
3435 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003436 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003437 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3438 intel_dp->psr_dpcd,
3439 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003440 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3441 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003442 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003443 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303444
3445 if (INTEL_INFO(dev)->gen >= 9 &&
3446 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3447 uint8_t frame_sync_cap;
3448
3449 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003450 drm_dp_dpcd_read(&intel_dp->aux,
3451 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3452 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303453 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3454 /* PSR2 needs frame sync as well */
3455 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3456 DRM_DEBUG_KMS("PSR2 %s on sink",
3457 dev_priv->psr.psr2_support ? "supported" : "not supported");
3458 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003459
3460 /* Read the eDP Display control capabilities registers */
3461 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3462 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003463 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003464 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3465 sizeof(intel_dp->edp_dpcd)))
3466 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3467 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003468 }
3469
Jani Nikulabc5133d2015-09-03 11:16:07 +03003470 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003471 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003472 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003473
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303474 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003475 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003476 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003477 int i;
3478
Lyude9f085eb2016-04-13 10:58:33 -04003479 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3480 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003481
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003482 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3483 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003484
3485 if (val == 0)
3486 break;
3487
Sonika Jindalaf77b972015-05-07 13:59:28 +05303488 /* Value read is in kHz while drm clock is saved in deca-kHz */
3489 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003490 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003491 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303492 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003493
3494 intel_dp_print_rates(intel_dp);
3495
Adam Jacksonedb39242012-09-18 10:58:49 -04003496 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3497 DP_DWN_STRM_PORT_PRESENT))
3498 return true; /* native DP sink */
3499
3500 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3501 return true; /* no per-port downstream info */
3502
Lyude9f085eb2016-04-13 10:58:33 -04003503 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3504 intel_dp->downstream_ports,
3505 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003506 return false; /* downstream port status fetch failed */
3507
3508 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003509}
3510
Adam Jackson0d198322012-05-14 16:05:47 -04003511static void
3512intel_dp_probe_oui(struct intel_dp *intel_dp)
3513{
3514 u8 buf[3];
3515
3516 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3517 return;
3518
Lyude9f085eb2016-04-13 10:58:33 -04003519 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003520 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3521 buf[0], buf[1], buf[2]);
3522
Lyude9f085eb2016-04-13 10:58:33 -04003523 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003524 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3525 buf[0], buf[1], buf[2]);
3526}
3527
Dave Airlie0e32b392014-05-02 14:02:48 +10003528static bool
3529intel_dp_probe_mst(struct intel_dp *intel_dp)
3530{
3531 u8 buf[1];
3532
Nathan Schulte7cc96132016-03-15 10:14:05 -05003533 if (!i915.enable_dp_mst)
3534 return false;
3535
Dave Airlie0e32b392014-05-02 14:02:48 +10003536 if (!intel_dp->can_mst)
3537 return false;
3538
3539 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3540 return false;
3541
Lyude9f085eb2016-04-13 10:58:33 -04003542 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003543 if (buf[0] & DP_MST_CAP) {
3544 DRM_DEBUG_KMS("Sink is MST capable\n");
3545 intel_dp->is_mst = true;
3546 } else {
3547 DRM_DEBUG_KMS("Sink is not MST capable\n");
3548 intel_dp->is_mst = false;
3549 }
3550 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003551
3552 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3553 return intel_dp->is_mst;
3554}
3555
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003556static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003557{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003558 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003559 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003560 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003561 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003562 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003563 int count = 0;
3564 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003565
3566 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003567 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003568 ret = -EIO;
3569 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003570 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003571
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003572 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003573 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003574 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003575 ret = -EIO;
3576 goto out;
3577 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003578
Rodrigo Vivic6297842015-11-05 10:50:20 -08003579 do {
3580 intel_wait_for_vblank(dev, intel_crtc->pipe);
3581
3582 if (drm_dp_dpcd_readb(&intel_dp->aux,
3583 DP_TEST_SINK_MISC, &buf) < 0) {
3584 ret = -EIO;
3585 goto out;
3586 }
3587 count = buf & DP_TEST_COUNT_MASK;
3588 } while (--attempts && count);
3589
3590 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003591 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003592 ret = -ETIMEDOUT;
3593 }
3594
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003595 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003596 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003597 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003598}
3599
3600static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3601{
3602 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003603 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003604 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3605 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003606 int ret;
3607
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003608 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3609 return -EIO;
3610
3611 if (!(buf & DP_TEST_CRC_SUPPORTED))
3612 return -ENOTTY;
3613
3614 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3615 return -EIO;
3616
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003617 if (buf & DP_TEST_SINK_START) {
3618 ret = intel_dp_sink_crc_stop(intel_dp);
3619 if (ret)
3620 return ret;
3621 }
3622
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003623 hsw_disable_ips(intel_crtc);
3624
3625 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3626 buf | DP_TEST_SINK_START) < 0) {
3627 hsw_enable_ips(intel_crtc);
3628 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003629 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003630
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003631 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003632 return 0;
3633}
3634
3635int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3636{
3637 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3638 struct drm_device *dev = dig_port->base.base.dev;
3639 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3640 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003641 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003642 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003643
3644 ret = intel_dp_sink_crc_start(intel_dp);
3645 if (ret)
3646 return ret;
3647
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003648 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003649 intel_wait_for_vblank(dev, intel_crtc->pipe);
3650
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003651 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003652 DP_TEST_SINK_MISC, &buf) < 0) {
3653 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003654 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003655 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003656 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003657
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003658 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003659
3660 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003661 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3662 ret = -ETIMEDOUT;
3663 goto stop;
3664 }
3665
3666 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3667 ret = -EIO;
3668 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003669 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003670
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003671stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003672 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003673 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003674}
3675
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003676static bool
3677intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3678{
Lyude9f085eb2016-04-13 10:58:33 -04003679 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003680 DP_DEVICE_SERVICE_IRQ_VECTOR,
3681 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003682}
3683
Dave Airlie0e32b392014-05-02 14:02:48 +10003684static bool
3685intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3686{
3687 int ret;
3688
Lyude9f085eb2016-04-13 10:58:33 -04003689 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003690 DP_SINK_COUNT_ESI,
3691 sink_irq_vector, 14);
3692 if (ret != 14)
3693 return false;
3694
3695 return true;
3696}
3697
Todd Previtec5d5ab72015-04-15 08:38:38 -07003698static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003699{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003700 uint8_t test_result = DP_TEST_ACK;
3701 return test_result;
3702}
3703
3704static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3705{
3706 uint8_t test_result = DP_TEST_NAK;
3707 return test_result;
3708}
3709
3710static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3711{
3712 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003713 struct intel_connector *intel_connector = intel_dp->attached_connector;
3714 struct drm_connector *connector = &intel_connector->base;
3715
3716 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003717 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003718 intel_dp->aux.i2c_defer_count > 6) {
3719 /* Check EDID read for NACKs, DEFERs and corruption
3720 * (DP CTS 1.2 Core r1.1)
3721 * 4.2.2.4 : Failed EDID read, I2C_NAK
3722 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3723 * 4.2.2.6 : EDID corruption detected
3724 * Use failsafe mode for all cases
3725 */
3726 if (intel_dp->aux.i2c_nack_count > 0 ||
3727 intel_dp->aux.i2c_defer_count > 0)
3728 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3729 intel_dp->aux.i2c_nack_count,
3730 intel_dp->aux.i2c_defer_count);
3731 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3732 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303733 struct edid *block = intel_connector->detect_edid;
3734
3735 /* We have to write the checksum
3736 * of the last block read
3737 */
3738 block += intel_connector->detect_edid->extensions;
3739
Todd Previte559be302015-05-04 07:48:20 -07003740 if (!drm_dp_dpcd_write(&intel_dp->aux,
3741 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303742 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003743 1))
Todd Previte559be302015-05-04 07:48:20 -07003744 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3745
3746 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3747 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3748 }
3749
3750 /* Set test active flag here so userspace doesn't interrupt things */
3751 intel_dp->compliance_test_active = 1;
3752
Todd Previtec5d5ab72015-04-15 08:38:38 -07003753 return test_result;
3754}
3755
3756static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3757{
3758 uint8_t test_result = DP_TEST_NAK;
3759 return test_result;
3760}
3761
3762static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3763{
3764 uint8_t response = DP_TEST_NAK;
3765 uint8_t rxdata = 0;
3766 int status = 0;
3767
Todd Previtec5d5ab72015-04-15 08:38:38 -07003768 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3769 if (status <= 0) {
3770 DRM_DEBUG_KMS("Could not read test request from sink\n");
3771 goto update_status;
3772 }
3773
3774 switch (rxdata) {
3775 case DP_TEST_LINK_TRAINING:
3776 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3777 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3778 response = intel_dp_autotest_link_training(intel_dp);
3779 break;
3780 case DP_TEST_LINK_VIDEO_PATTERN:
3781 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3782 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3783 response = intel_dp_autotest_video_pattern(intel_dp);
3784 break;
3785 case DP_TEST_LINK_EDID_READ:
3786 DRM_DEBUG_KMS("EDID test requested\n");
3787 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3788 response = intel_dp_autotest_edid(intel_dp);
3789 break;
3790 case DP_TEST_LINK_PHY_TEST_PATTERN:
3791 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3792 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3793 response = intel_dp_autotest_phy_pattern(intel_dp);
3794 break;
3795 default:
3796 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3797 break;
3798 }
3799
3800update_status:
3801 status = drm_dp_dpcd_write(&intel_dp->aux,
3802 DP_TEST_RESPONSE,
3803 &response, 1);
3804 if (status <= 0)
3805 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003806}
3807
Dave Airlie0e32b392014-05-02 14:02:48 +10003808static int
3809intel_dp_check_mst_status(struct intel_dp *intel_dp)
3810{
3811 bool bret;
3812
3813 if (intel_dp->is_mst) {
3814 u8 esi[16] = { 0 };
3815 int ret = 0;
3816 int retry;
3817 bool handled;
3818 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3819go_again:
3820 if (bret == true) {
3821
3822 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003823 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003824 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003825 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3826 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003827 intel_dp_stop_link_train(intel_dp);
3828 }
3829
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003830 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003831 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3832
3833 if (handled) {
3834 for (retry = 0; retry < 3; retry++) {
3835 int wret;
3836 wret = drm_dp_dpcd_write(&intel_dp->aux,
3837 DP_SINK_COUNT_ESI+1,
3838 &esi[1], 3);
3839 if (wret == 3) {
3840 break;
3841 }
3842 }
3843
3844 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3845 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003846 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003847 goto go_again;
3848 }
3849 } else
3850 ret = 0;
3851
3852 return ret;
3853 } else {
3854 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3855 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3856 intel_dp->is_mst = false;
3857 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3858 /* send a hotplug event */
3859 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3860 }
3861 }
3862 return -EINVAL;
3863}
3864
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303865static void
3866intel_dp_check_link_status(struct intel_dp *intel_dp)
3867{
3868 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3869 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3870 u8 link_status[DP_LINK_STATUS_SIZE];
3871
3872 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3873
3874 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3875 DRM_ERROR("Failed to get link status\n");
3876 return;
3877 }
3878
3879 if (!intel_encoder->base.crtc)
3880 return;
3881
3882 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3883 return;
3884
3885 /* if link training is requested we should perform it always */
3886 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3887 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3888 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3889 intel_encoder->base.name);
3890 intel_dp_start_link_train(intel_dp);
3891 intel_dp_stop_link_train(intel_dp);
3892 }
3893}
3894
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003895/*
3896 * According to DP spec
3897 * 5.1.2:
3898 * 1. Read DPCD
3899 * 2. Configure link according to Receiver Capabilities
3900 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3901 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303902 *
3903 * intel_dp_short_pulse - handles short pulse interrupts
3904 * when full detection is not required.
3905 * Returns %true if short pulse is handled and full detection
3906 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003907 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303908static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303909intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003910{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003911 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003912 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303913 u8 old_sink_count = intel_dp->sink_count;
3914 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003915
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303916 /*
3917 * Clearing compliance test variables to allow capturing
3918 * of values for next automated test request.
3919 */
3920 intel_dp->compliance_test_active = 0;
3921 intel_dp->compliance_test_type = 0;
3922 intel_dp->compliance_test_data = 0;
3923
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303924 /*
3925 * Now read the DPCD to see if it's actually running
3926 * If the current value of sink count doesn't match with
3927 * the value that was stored earlier or dpcd read failed
3928 * we need to do full detection
3929 */
3930 ret = intel_dp_get_dpcd(intel_dp);
3931
3932 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3933 /* No need to proceed if we are going to do full detect */
3934 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003935 }
3936
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003937 /* Try to read the source of the interrupt */
3938 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3939 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3940 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003941 drm_dp_dpcd_writeb(&intel_dp->aux,
3942 DP_DEVICE_SERVICE_IRQ_VECTOR,
3943 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003944
3945 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003946 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003947 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3948 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3949 }
3950
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303951 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3952 intel_dp_check_link_status(intel_dp);
3953 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303954
3955 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003956}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003957
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003958/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003959static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003960intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003961{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003962 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003963 uint8_t type;
3964
3965 if (!intel_dp_get_dpcd(intel_dp))
3966 return connector_status_disconnected;
3967
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303968 if (is_edp(intel_dp))
3969 return connector_status_connected;
3970
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003971 /* if there's no downstream port, we're done */
3972 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003973 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003974
3975 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003976 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3977 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003978
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303979 return intel_dp->sink_count ?
3980 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003981 }
3982
3983 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003984 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003985 return connector_status_connected;
3986
3987 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003988 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3989 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3990 if (type == DP_DS_PORT_TYPE_VGA ||
3991 type == DP_DS_PORT_TYPE_NON_EDID)
3992 return connector_status_unknown;
3993 } else {
3994 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3995 DP_DWN_STRM_PORT_TYPE_MASK;
3996 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3997 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3998 return connector_status_unknown;
3999 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004000
4001 /* Anything else is out of spec, warn and ignore */
4002 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004003 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004004}
4005
4006static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004007edp_detect(struct intel_dp *intel_dp)
4008{
4009 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4010 enum drm_connector_status status;
4011
4012 status = intel_panel_detect(dev);
4013 if (status == connector_status_unknown)
4014 status = connector_status_connected;
4015
4016 return status;
4017}
4018
Jani Nikulab93433c2015-08-20 10:47:36 +03004019static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4020 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004021{
Jani Nikulab93433c2015-08-20 10:47:36 +03004022 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004023
Jani Nikula0df53b72015-08-20 10:47:40 +03004024 switch (port->port) {
4025 case PORT_A:
4026 return true;
4027 case PORT_B:
4028 bit = SDE_PORTB_HOTPLUG;
4029 break;
4030 case PORT_C:
4031 bit = SDE_PORTC_HOTPLUG;
4032 break;
4033 case PORT_D:
4034 bit = SDE_PORTD_HOTPLUG;
4035 break;
4036 default:
4037 MISSING_CASE(port->port);
4038 return false;
4039 }
4040
4041 return I915_READ(SDEISR) & bit;
4042}
4043
4044static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4045 struct intel_digital_port *port)
4046{
4047 u32 bit;
4048
4049 switch (port->port) {
4050 case PORT_A:
4051 return true;
4052 case PORT_B:
4053 bit = SDE_PORTB_HOTPLUG_CPT;
4054 break;
4055 case PORT_C:
4056 bit = SDE_PORTC_HOTPLUG_CPT;
4057 break;
4058 case PORT_D:
4059 bit = SDE_PORTD_HOTPLUG_CPT;
4060 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004061 case PORT_E:
4062 bit = SDE_PORTE_HOTPLUG_SPT;
4063 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004064 default:
4065 MISSING_CASE(port->port);
4066 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004067 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004068
Jani Nikulab93433c2015-08-20 10:47:36 +03004069 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004070}
4071
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004072static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004073 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004074{
Jani Nikula9642c812015-08-20 10:47:41 +03004075 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004076
Jani Nikula9642c812015-08-20 10:47:41 +03004077 switch (port->port) {
4078 case PORT_B:
4079 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4080 break;
4081 case PORT_C:
4082 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4083 break;
4084 case PORT_D:
4085 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4086 break;
4087 default:
4088 MISSING_CASE(port->port);
4089 return false;
4090 }
4091
4092 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4093}
4094
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004095static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4096 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004097{
4098 u32 bit;
4099
4100 switch (port->port) {
4101 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004102 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004103 break;
4104 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004105 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004106 break;
4107 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004108 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004109 break;
4110 default:
4111 MISSING_CASE(port->port);
4112 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004113 }
4114
Jani Nikula1d245982015-08-20 10:47:37 +03004115 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004116}
4117
Jani Nikulae464bfd2015-08-20 10:47:42 +03004118static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304119 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004120{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304121 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4122 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004123 u32 bit;
4124
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304125 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4126 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004127 case PORT_A:
4128 bit = BXT_DE_PORT_HP_DDIA;
4129 break;
4130 case PORT_B:
4131 bit = BXT_DE_PORT_HP_DDIB;
4132 break;
4133 case PORT_C:
4134 bit = BXT_DE_PORT_HP_DDIC;
4135 break;
4136 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304137 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004138 return false;
4139 }
4140
4141 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4142}
4143
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004144/*
4145 * intel_digital_port_connected - is the specified port connected?
4146 * @dev_priv: i915 private structure
4147 * @port: the port to test
4148 *
4149 * Return %true if @port is connected, %false otherwise.
4150 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304151bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004152 struct intel_digital_port *port)
4153{
Jani Nikula0df53b72015-08-20 10:47:40 +03004154 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004155 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004156 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004157 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004158 else if (IS_BROXTON(dev_priv))
4159 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004160 else if (IS_GM45(dev_priv))
4161 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004162 else
4163 return g4x_digital_port_connected(dev_priv, port);
4164}
4165
Keith Packard8c241fe2011-09-28 16:38:44 -07004166static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004167intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004168{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004169 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004170
Jani Nikula9cd300e2012-10-19 14:51:52 +03004171 /* use cached edid if we have one */
4172 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004173 /* invalid edid */
4174 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004175 return NULL;
4176
Jani Nikula55e9ede2013-10-01 10:38:54 +03004177 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004178 } else
4179 return drm_get_edid(&intel_connector->base,
4180 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004181}
4182
Chris Wilsonbeb60602014-09-02 20:04:00 +01004183static void
4184intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004185{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004186 struct intel_connector *intel_connector = intel_dp->attached_connector;
4187 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004188
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304189 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004190 edid = intel_dp_get_edid(intel_dp);
4191 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004192
Chris Wilsonbeb60602014-09-02 20:04:00 +01004193 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4194 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4195 else
4196 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4197}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004198
Chris Wilsonbeb60602014-09-02 20:04:00 +01004199static void
4200intel_dp_unset_edid(struct intel_dp *intel_dp)
4201{
4202 struct intel_connector *intel_connector = intel_dp->attached_connector;
4203
4204 kfree(intel_connector->detect_edid);
4205 intel_connector->detect_edid = NULL;
4206
4207 intel_dp->has_audio = false;
4208}
4209
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304210static void
4211intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004212{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304213 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004214 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004215 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4216 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004217 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004218 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004219 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004221 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004222
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004223 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4224 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004225
Chris Wilsond410b562014-09-02 20:03:59 +01004226 /* Can't disconnect eDP, but you can close the lid... */
4227 if (is_edp(intel_dp))
4228 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004229 else if (intel_digital_port_connected(to_i915(dev),
4230 dp_to_dig_port(intel_dp)))
4231 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004232 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004233 status = connector_status_disconnected;
4234
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304235 if (status != connector_status_connected) {
4236 intel_dp->compliance_test_active = 0;
4237 intel_dp->compliance_test_type = 0;
4238 intel_dp->compliance_test_data = 0;
4239
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004240 if (intel_dp->is_mst) {
4241 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4242 intel_dp->is_mst,
4243 intel_dp->mst_mgr.mst_state);
4244 intel_dp->is_mst = false;
4245 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4246 intel_dp->is_mst);
4247 }
4248
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004249 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304250 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004251
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304252 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004253 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304254
Adam Jackson0d198322012-05-14 16:05:47 -04004255 intel_dp_probe_oui(intel_dp);
4256
Dave Airlie0e32b392014-05-02 14:02:48 +10004257 ret = intel_dp_probe_mst(intel_dp);
4258 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304259 /*
4260 * If we are in MST mode then this connector
4261 * won't appear connected or have anything
4262 * with EDID on it
4263 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004264 status = connector_status_disconnected;
4265 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304266 } else if (connector->status == connector_status_connected) {
4267 /*
4268 * If display was connected already and is still connected
4269 * check links status, there has been known issues of
4270 * link loss triggerring long pulse!!!!
4271 */
4272 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4273 intel_dp_check_link_status(intel_dp);
4274 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4275 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004276 }
4277
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304278 /*
4279 * Clearing NACK and defer counts to get their exact values
4280 * while reading EDID which are required by Compliance tests
4281 * 4.2.2.4 and 4.2.2.5
4282 */
4283 intel_dp->aux.i2c_nack_count = 0;
4284 intel_dp->aux.i2c_defer_count = 0;
4285
Chris Wilsonbeb60602014-09-02 20:04:00 +01004286 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004287
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004288 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304289 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004290
Todd Previte09b1eb12015-04-20 15:27:34 -07004291 /* Try to read the source of the interrupt */
4292 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4293 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4294 /* Clear interrupt source */
4295 drm_dp_dpcd_writeb(&intel_dp->aux,
4296 DP_DEVICE_SERVICE_IRQ_VECTOR,
4297 sink_irq_vector);
4298
4299 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4300 intel_dp_handle_test_request(intel_dp);
4301 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4302 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4303 }
4304
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004305out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004306 if ((status != connector_status_connected) &&
4307 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304308 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304309
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004310 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304311 return;
4312}
4313
4314static enum drm_connector_status
4315intel_dp_detect(struct drm_connector *connector, bool force)
4316{
4317 struct intel_dp *intel_dp = intel_attached_dp(connector);
4318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4319 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4320 struct intel_connector *intel_connector = to_intel_connector(connector);
4321
4322 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4323 connector->base.id, connector->name);
4324
4325 if (intel_dp->is_mst) {
4326 /* MST devices are disconnected from a monitor POV */
4327 intel_dp_unset_edid(intel_dp);
4328 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004329 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304330 return connector_status_disconnected;
4331 }
4332
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304333 /* If full detect is not performed yet, do a full detect */
4334 if (!intel_dp->detect_done)
4335 intel_dp_long_pulse(intel_dp->attached_connector);
4336
4337 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304338
Ville Syrjälä1b7f2c82016-07-18 13:15:14 +03004339 if (is_edp(intel_dp) || intel_connector->detect_edid)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304340 return connector_status_connected;
4341 else
4342 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004343}
4344
Chris Wilsonbeb60602014-09-02 20:04:00 +01004345static void
4346intel_dp_force(struct drm_connector *connector)
4347{
4348 struct intel_dp *intel_dp = intel_attached_dp(connector);
4349 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004350 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004351 enum intel_display_power_domain power_domain;
4352
4353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4354 connector->base.id, connector->name);
4355 intel_dp_unset_edid(intel_dp);
4356
4357 if (connector->status != connector_status_connected)
4358 return;
4359
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004360 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4361 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004362
4363 intel_dp_set_edid(intel_dp);
4364
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004365 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004366
4367 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004368 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004369}
4370
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004371static int intel_dp_get_modes(struct drm_connector *connector)
4372{
Jani Nikuladd06f902012-10-19 14:51:50 +03004373 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004374 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004375
Chris Wilsonbeb60602014-09-02 20:04:00 +01004376 edid = intel_connector->detect_edid;
4377 if (edid) {
4378 int ret = intel_connector_update_modes(connector, edid);
4379 if (ret)
4380 return ret;
4381 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004382
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004383 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004384 if (is_edp(intel_attached_dp(connector)) &&
4385 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004386 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004387
4388 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004389 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004390 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004391 drm_mode_probed_add(connector, mode);
4392 return 1;
4393 }
4394 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004395
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004396 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004397}
4398
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004399static bool
4400intel_dp_detect_audio(struct drm_connector *connector)
4401{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004402 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004403 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004404
Chris Wilsonbeb60602014-09-02 20:04:00 +01004405 edid = to_intel_connector(connector)->detect_edid;
4406 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004407 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004408
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004409 return has_audio;
4410}
4411
Chris Wilsonf6849602010-09-19 09:29:33 +01004412static int
4413intel_dp_set_property(struct drm_connector *connector,
4414 struct drm_property *property,
4415 uint64_t val)
4416{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004417 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Yuly Novikov53b41832012-10-26 12:04:00 +03004418 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004419 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4420 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004421 int ret;
4422
Rob Clark662595d2012-10-11 20:36:04 -05004423 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004424 if (ret)
4425 return ret;
4426
Chris Wilson3f43c482011-05-12 22:17:24 +01004427 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004428 int i = val;
4429 bool has_audio;
4430
4431 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004432 return 0;
4433
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004434 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004435
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004436 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004437 has_audio = intel_dp_detect_audio(connector);
4438 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004439 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004440
4441 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004442 return 0;
4443
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004444 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004445 goto done;
4446 }
4447
Chris Wilsone953fd72011-02-21 22:23:52 +00004448 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004449 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004450 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004451
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004452 switch (val) {
4453 case INTEL_BROADCAST_RGB_AUTO:
4454 intel_dp->color_range_auto = true;
4455 break;
4456 case INTEL_BROADCAST_RGB_FULL:
4457 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004458 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004459 break;
4460 case INTEL_BROADCAST_RGB_LIMITED:
4461 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004462 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004463 break;
4464 default:
4465 return -EINVAL;
4466 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004467
4468 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004469 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004470 return 0;
4471
Chris Wilsone953fd72011-02-21 22:23:52 +00004472 goto done;
4473 }
4474
Yuly Novikov53b41832012-10-26 12:04:00 +03004475 if (is_edp(intel_dp) &&
4476 property == connector->dev->mode_config.scaling_mode_property) {
4477 if (val == DRM_MODE_SCALE_NONE) {
4478 DRM_DEBUG_KMS("no scaling not supported\n");
4479 return -EINVAL;
4480 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004481 if (HAS_GMCH_DISPLAY(dev_priv) &&
4482 val == DRM_MODE_SCALE_CENTER) {
4483 DRM_DEBUG_KMS("centering not supported\n");
4484 return -EINVAL;
4485 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004486
4487 if (intel_connector->panel.fitting_mode == val) {
4488 /* the eDP scaling property is not changed */
4489 return 0;
4490 }
4491 intel_connector->panel.fitting_mode = val;
4492
4493 goto done;
4494 }
4495
Chris Wilsonf6849602010-09-19 09:29:33 +01004496 return -EINVAL;
4497
4498done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004499 if (intel_encoder->base.crtc)
4500 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004501
4502 return 0;
4503}
4504
Chris Wilson7a418e32016-06-24 14:00:14 +01004505static int
4506intel_dp_connector_register(struct drm_connector *connector)
4507{
4508 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004509 int ret;
4510
4511 ret = intel_connector_register(connector);
4512 if (ret)
4513 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004514
4515 i915_debugfs_connector_add(connector);
4516
4517 DRM_DEBUG_KMS("registering %s bus for %s\n",
4518 intel_dp->aux.name, connector->kdev->kobj.name);
4519
4520 intel_dp->aux.dev = connector->kdev;
4521 return drm_dp_aux_register(&intel_dp->aux);
4522}
4523
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004524static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004525intel_dp_connector_unregister(struct drm_connector *connector)
4526{
4527 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4528 intel_connector_unregister(connector);
4529}
4530
4531static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004532intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004533{
Jani Nikula1d508702012-10-19 14:51:49 +03004534 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004535
Chris Wilson10e972d2014-09-04 21:43:45 +01004536 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537
Jani Nikula9cd300e2012-10-19 14:51:52 +03004538 if (!IS_ERR_OR_NULL(intel_connector->edid))
4539 kfree(intel_connector->edid);
4540
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004541 /* Can't call is_edp() since the encoder may have been destroyed
4542 * already. */
4543 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004544 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004545
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004546 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004547 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004548}
4549
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004550void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004551{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004552 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4553 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004554
Dave Airlie0e32b392014-05-02 14:02:48 +10004555 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004556 if (is_edp(intel_dp)) {
4557 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004558 /*
4559 * vdd might still be enabled do to the delayed vdd off.
4560 * Make sure vdd is actually turned off here.
4561 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004562 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004563 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004564 pps_unlock(intel_dp);
4565
Clint Taylor01527b32014-07-07 13:01:46 -07004566 if (intel_dp->edp_notifier.notifier_call) {
4567 unregister_reboot_notifier(&intel_dp->edp_notifier);
4568 intel_dp->edp_notifier.notifier_call = NULL;
4569 }
Keith Packardbd943152011-09-18 23:09:52 -07004570 }
Chris Wilson99681882016-06-20 09:29:17 +01004571
4572 intel_dp_aux_fini(intel_dp);
4573
Imre Deakc8bd0e42014-12-12 17:57:38 +02004574 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004575 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004576}
4577
Imre Deakbf93ba62016-04-18 10:04:21 +03004578void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004579{
4580 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4581
4582 if (!is_edp(intel_dp))
4583 return;
4584
Ville Syrjälä951468f2014-09-04 14:55:31 +03004585 /*
4586 * vdd might still be enabled do to the delayed vdd off.
4587 * Make sure vdd is actually turned off here.
4588 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004589 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004590 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004591 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004592 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004593}
4594
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004595static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4596{
4597 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4598 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004599 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004600 enum intel_display_power_domain power_domain;
4601
4602 lockdep_assert_held(&dev_priv->pps_mutex);
4603
4604 if (!edp_have_panel_vdd(intel_dp))
4605 return;
4606
4607 /*
4608 * The VDD bit needs a power domain reference, so if the bit is
4609 * already enabled when we boot or resume, grab this reference and
4610 * schedule a vdd off, so we don't hold on to the reference
4611 * indefinitely.
4612 */
4613 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004614 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004615 intel_display_power_get(dev_priv, power_domain);
4616
4617 edp_panel_vdd_schedule_off(intel_dp);
4618}
4619
Imre Deakbf93ba62016-04-18 10:04:21 +03004620void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004621{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004622 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4623 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4624
4625 if (!HAS_DDI(dev_priv))
4626 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004627
4628 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4629 return;
4630
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004631 pps_lock(intel_dp);
4632
4633 /*
4634 * Read out the current power sequencer assignment,
4635 * in case the BIOS did something with it.
4636 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004637 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004638 vlv_initial_power_sequencer_setup(intel_dp);
4639
4640 intel_edp_panel_vdd_sanitize(intel_dp);
4641
4642 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004643}
4644
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004645static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004646 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004647 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004648 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004649 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004650 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004651 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004652 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004653 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004654 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004655 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004656 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004657};
4658
4659static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4660 .get_modes = intel_dp_get_modes,
4661 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004662};
4663
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004664static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004665 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004666 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004667};
4668
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004669enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004670intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4671{
4672 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004673 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004674 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004675 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1c767b32014-08-18 14:42:42 +03004676 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004677 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004678
Takashi Iwai25400582015-11-19 12:09:56 +01004679 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4680 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004681 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10004682
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004683 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4684 /*
4685 * vdd off can generate a long pulse on eDP which
4686 * would require vdd on to handle it, and thus we
4687 * would end up in an endless cycle of
4688 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4689 */
4690 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4691 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004692 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004693 }
4694
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004695 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4696 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004697 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004698
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004699 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004700 intel_display_power_get(dev_priv, power_domain);
4701
Dave Airlie0e32b392014-05-02 14:02:48 +10004702 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304703 intel_dp_long_pulse(intel_dp->attached_connector);
4704 if (intel_dp->is_mst)
4705 ret = IRQ_HANDLED;
4706 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004707
Dave Airlie0e32b392014-05-02 14:02:48 +10004708 } else {
4709 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304710 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4711 /*
4712 * If we were in MST mode, and device is not
4713 * there, get out of MST mode
4714 */
4715 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4716 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4717 intel_dp->is_mst = false;
4718 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4719 intel_dp->is_mst);
4720 goto put_power;
4721 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004722 }
4723
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304724 if (!intel_dp->is_mst) {
4725 if (!intel_dp_short_pulse(intel_dp)) {
4726 intel_dp_long_pulse(intel_dp->attached_connector);
4727 goto put_power;
4728 }
4729 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004730 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004731
4732 ret = IRQ_HANDLED;
4733
Imre Deak1c767b32014-08-18 14:42:42 +03004734put_power:
4735 intel_display_power_put(dev_priv, power_domain);
4736
4737 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004738}
4739
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004740/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004741bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004742{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004743 struct drm_i915_private *dev_priv = to_i915(dev);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004744
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004745 /*
4746 * eDP not supported on g4x. so bail out early just
4747 * for a bit extra safety in case the VBT is bonkers.
4748 */
4749 if (INTEL_INFO(dev)->gen < 5)
4750 return false;
4751
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004752 if (port == PORT_A)
4753 return true;
4754
Jani Nikula951d9ef2016-03-16 12:43:31 +02004755 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004756}
4757
Dave Airlie0e32b392014-05-02 14:02:48 +10004758void
Chris Wilsonf6849602010-09-19 09:29:33 +01004759intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4760{
Yuly Novikov53b41832012-10-26 12:04:00 +03004761 struct intel_connector *intel_connector = to_intel_connector(connector);
4762
Chris Wilson3f43c482011-05-12 22:17:24 +01004763 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004764 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004765 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004766
4767 if (is_edp(intel_dp)) {
4768 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004769 drm_object_attach_property(
4770 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004771 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004772 DRM_MODE_SCALE_ASPECT);
4773 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004774 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004775}
4776
Imre Deakdada1a92014-01-29 13:25:41 +02004777static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4778{
Abhay Kumard28d4732016-01-22 17:39:04 -08004779 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004780 intel_dp->last_power_on = jiffies;
4781 intel_dp->last_backlight_off = jiffies;
4782}
4783
Daniel Vetter67a54562012-10-20 20:57:45 +02004784static void
Imre Deak54648612016-06-16 16:37:22 +03004785intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4786 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004787{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304788 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004789 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004790
Imre Deak8e8232d2016-06-16 16:37:21 +03004791 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004792
4793 /* Workaround: Need to write PP_CONTROL with the unlock key as
4794 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304795 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004796
Imre Deak8e8232d2016-06-16 16:37:21 +03004797 pp_on = I915_READ(regs.pp_on);
4798 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004799 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004800 I915_WRITE(regs.pp_ctrl, pp_ctl);
4801 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304802 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004803
4804 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004805 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4806 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004807
Imre Deak54648612016-06-16 16:37:22 +03004808 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4809 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004810
Imre Deak54648612016-06-16 16:37:22 +03004811 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4812 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004813
Imre Deak54648612016-06-16 16:37:22 +03004814 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4815 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004816
Imre Deak54648612016-06-16 16:37:22 +03004817 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304818 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4819 BXT_POWER_CYCLE_DELAY_SHIFT;
4820 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004821 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304822 else
Imre Deak54648612016-06-16 16:37:22 +03004823 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304824 } else {
Imre Deak54648612016-06-16 16:37:22 +03004825 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004826 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304827 }
Imre Deak54648612016-06-16 16:37:22 +03004828}
4829
4830static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004831intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4832{
4833 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4834 state_name,
4835 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4836}
4837
4838static void
4839intel_pps_verify_state(struct drm_i915_private *dev_priv,
4840 struct intel_dp *intel_dp)
4841{
4842 struct edp_power_seq hw;
4843 struct edp_power_seq *sw = &intel_dp->pps_delays;
4844
4845 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4846
4847 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4848 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4849 DRM_ERROR("PPS state mismatch\n");
4850 intel_pps_dump_state("sw", sw);
4851 intel_pps_dump_state("hw", &hw);
4852 }
4853}
4854
4855static void
Imre Deak54648612016-06-16 16:37:22 +03004856intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4857 struct intel_dp *intel_dp)
4858{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004859 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03004860 struct edp_power_seq cur, vbt, spec,
4861 *final = &intel_dp->pps_delays;
4862
4863 lockdep_assert_held(&dev_priv->pps_mutex);
4864
4865 /* already initialized? */
4866 if (final->t11_t12 != 0)
4867 return;
4868
4869 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004870
Imre Deakde9c1b62016-06-16 20:01:46 +03004871 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004872
Jani Nikula6aa23e62016-03-24 17:50:20 +02004873 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004874
4875 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4876 * our hw here, which are all in 100usec. */
4877 spec.t1_t3 = 210 * 10;
4878 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4879 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4880 spec.t10 = 500 * 10;
4881 /* This one is special and actually in units of 100ms, but zero
4882 * based in the hw (so we need to add 100 ms). But the sw vbt
4883 * table multiplies it with 1000 to make it in units of 100usec,
4884 * too. */
4885 spec.t11_t12 = (510 + 100) * 10;
4886
Imre Deakde9c1b62016-06-16 20:01:46 +03004887 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004888
4889 /* Use the max of the register settings and vbt. If both are
4890 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004891#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004892 spec.field : \
4893 max(cur.field, vbt.field))
4894 assign_final(t1_t3);
4895 assign_final(t8);
4896 assign_final(t9);
4897 assign_final(t10);
4898 assign_final(t11_t12);
4899#undef assign_final
4900
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004901#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004902 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4903 intel_dp->backlight_on_delay = get_delay(t8);
4904 intel_dp->backlight_off_delay = get_delay(t9);
4905 intel_dp->panel_power_down_delay = get_delay(t10);
4906 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4907#undef get_delay
4908
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004909 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4910 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4911 intel_dp->panel_power_cycle_delay);
4912
4913 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4914 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004915
4916 /*
4917 * We override the HW backlight delays to 1 because we do manual waits
4918 * on them. For T8, even BSpec recommends doing it. For T9, if we
4919 * don't do this, we'll end up waiting for the backlight off delay
4920 * twice: once when we do the manual sleep, and once when we disable
4921 * the panel and wait for the PP_STATUS bit to become zero.
4922 */
4923 final->t8 = 1;
4924 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004925}
4926
4927static void
4928intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004929 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004930{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004931 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07004932 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004933 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004934 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004935 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004936 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004937
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004938 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004939
Imre Deak8e8232d2016-06-16 16:37:21 +03004940 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004941
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004942 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004943 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4944 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004945 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004946 /* Compute the divisor for the pp clock, simply match the Bspec
4947 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304948 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004949 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304950 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4951 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4952 << BXT_POWER_CYCLE_DELAY_SHIFT);
4953 } else {
4954 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4955 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4956 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4957 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004958
4959 /* Haswell doesn't have any port selection bits for the panel
4960 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004961 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004962 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004963 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004964 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004965 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004966 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004967 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004968 }
4969
Jesse Barnes453c5422013-03-28 09:55:41 -07004970 pp_on |= port_sel;
4971
Imre Deak8e8232d2016-06-16 16:37:21 +03004972 I915_WRITE(regs.pp_on, pp_on);
4973 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304974 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03004975 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304976 else
Imre Deak8e8232d2016-06-16 16:37:21 +03004977 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004978
Daniel Vetter67a54562012-10-20 20:57:45 +02004979 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03004980 I915_READ(regs.pp_on),
4981 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304982 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03004983 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
4984 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004985}
4986
Vandana Kannanb33a2812015-02-13 15:33:03 +05304987/**
4988 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4989 * @dev: DRM device
4990 * @refresh_rate: RR to be programmed
4991 *
4992 * This function gets called when refresh rate (RR) has to be changed from
4993 * one frequency to another. Switches can be between high and low RR
4994 * supported by the panel or to any other RR based on media playback (in
4995 * this case, RR value needs to be passed from user space).
4996 *
4997 * The caller of this function needs to take a lock on dev_priv->drrs.
4998 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304999static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305000{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005001 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305002 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305003 struct intel_digital_port *dig_port = NULL;
5004 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005005 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305006 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305007 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305008
5009 if (refresh_rate <= 0) {
5010 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5011 return;
5012 }
5013
Vandana Kannan96178ee2015-01-10 02:25:56 +05305014 if (intel_dp == NULL) {
5015 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305016 return;
5017 }
5018
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005019 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005020 * FIXME: This needs proper synchronization with psr state for some
5021 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005022 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305023
Vandana Kannan96178ee2015-01-10 02:25:56 +05305024 dig_port = dp_to_dig_port(intel_dp);
5025 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005026 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305027
5028 if (!intel_crtc) {
5029 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5030 return;
5031 }
5032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005033 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305034
Vandana Kannan96178ee2015-01-10 02:25:56 +05305035 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305036 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5037 return;
5038 }
5039
Vandana Kannan96178ee2015-01-10 02:25:56 +05305040 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5041 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305042 index = DRRS_LOW_RR;
5043
Vandana Kannan96178ee2015-01-10 02:25:56 +05305044 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305045 DRM_DEBUG_KMS(
5046 "DRRS requested for previously set RR...ignoring\n");
5047 return;
5048 }
5049
5050 if (!intel_crtc->active) {
5051 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5052 return;
5053 }
5054
Durgadoss R44395bf2015-02-13 15:33:02 +05305055 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305056 switch (index) {
5057 case DRRS_HIGH_RR:
5058 intel_dp_set_m_n(intel_crtc, M1_N1);
5059 break;
5060 case DRRS_LOW_RR:
5061 intel_dp_set_m_n(intel_crtc, M2_N2);
5062 break;
5063 case DRRS_MAX_RR:
5064 default:
5065 DRM_ERROR("Unsupported refreshrate type\n");
5066 }
5067 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005068 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005069 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305070
Ville Syrjälä649636e2015-09-22 19:50:01 +03005071 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305072 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005073 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305074 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5075 else
5076 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305077 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005078 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305079 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5080 else
5081 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305082 }
5083 I915_WRITE(reg, val);
5084 }
5085
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305086 dev_priv->drrs.refresh_rate_type = index;
5087
5088 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5089}
5090
Vandana Kannanb33a2812015-02-13 15:33:03 +05305091/**
5092 * intel_edp_drrs_enable - init drrs struct if supported
5093 * @intel_dp: DP struct
5094 *
5095 * Initializes frontbuffer_bits and drrs.dp
5096 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305097void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5098{
5099 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005100 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305101 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5102 struct drm_crtc *crtc = dig_port->base.base.crtc;
5103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5104
5105 if (!intel_crtc->config->has_drrs) {
5106 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5107 return;
5108 }
5109
5110 mutex_lock(&dev_priv->drrs.mutex);
5111 if (WARN_ON(dev_priv->drrs.dp)) {
5112 DRM_ERROR("DRRS already enabled\n");
5113 goto unlock;
5114 }
5115
5116 dev_priv->drrs.busy_frontbuffer_bits = 0;
5117
5118 dev_priv->drrs.dp = intel_dp;
5119
5120unlock:
5121 mutex_unlock(&dev_priv->drrs.mutex);
5122}
5123
Vandana Kannanb33a2812015-02-13 15:33:03 +05305124/**
5125 * intel_edp_drrs_disable - Disable DRRS
5126 * @intel_dp: DP struct
5127 *
5128 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305129void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5130{
5131 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005132 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305133 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5134 struct drm_crtc *crtc = dig_port->base.base.crtc;
5135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5136
5137 if (!intel_crtc->config->has_drrs)
5138 return;
5139
5140 mutex_lock(&dev_priv->drrs.mutex);
5141 if (!dev_priv->drrs.dp) {
5142 mutex_unlock(&dev_priv->drrs.mutex);
5143 return;
5144 }
5145
5146 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005147 intel_dp_set_drrs_state(&dev_priv->drm,
5148 intel_dp->attached_connector->panel.
5149 fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305150
5151 dev_priv->drrs.dp = NULL;
5152 mutex_unlock(&dev_priv->drrs.mutex);
5153
5154 cancel_delayed_work_sync(&dev_priv->drrs.work);
5155}
5156
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305157static void intel_edp_drrs_downclock_work(struct work_struct *work)
5158{
5159 struct drm_i915_private *dev_priv =
5160 container_of(work, typeof(*dev_priv), drrs.work.work);
5161 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305162
Vandana Kannan96178ee2015-01-10 02:25:56 +05305163 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305164
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305165 intel_dp = dev_priv->drrs.dp;
5166
5167 if (!intel_dp)
5168 goto unlock;
5169
5170 /*
5171 * The delayed work can race with an invalidate hence we need to
5172 * recheck.
5173 */
5174
5175 if (dev_priv->drrs.busy_frontbuffer_bits)
5176 goto unlock;
5177
5178 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005179 intel_dp_set_drrs_state(&dev_priv->drm,
5180 intel_dp->attached_connector->panel.
5181 downclock_mode->vrefresh);
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305182
5183unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305184 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305185}
5186
Vandana Kannanb33a2812015-02-13 15:33:03 +05305187/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305188 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305189 * @dev: DRM device
5190 * @frontbuffer_bits: frontbuffer plane tracking bits
5191 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305192 * This function gets called everytime rendering on the given planes start.
5193 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305194 *
5195 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5196 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305197void intel_edp_drrs_invalidate(struct drm_device *dev,
5198 unsigned frontbuffer_bits)
5199{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005200 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana93fad02015-01-10 02:25:59 +05305201 struct drm_crtc *crtc;
5202 enum pipe pipe;
5203
Daniel Vetter9da7d692015-04-09 16:44:15 +02005204 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305205 return;
5206
Daniel Vetter88f933a2015-04-09 16:44:16 +02005207 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305208
Vandana Kannana93fad02015-01-10 02:25:59 +05305209 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005210 if (!dev_priv->drrs.dp) {
5211 mutex_unlock(&dev_priv->drrs.mutex);
5212 return;
5213 }
5214
Vandana Kannana93fad02015-01-10 02:25:59 +05305215 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5216 pipe = to_intel_crtc(crtc)->pipe;
5217
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005218 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5219 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5220
Ramalingam C0ddfd202015-06-15 20:50:05 +05305221 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005222 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005223 intel_dp_set_drrs_state(&dev_priv->drm,
5224 dev_priv->drrs.dp->attached_connector->panel.
5225 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305226
Vandana Kannana93fad02015-01-10 02:25:59 +05305227 mutex_unlock(&dev_priv->drrs.mutex);
5228}
5229
Vandana Kannanb33a2812015-02-13 15:33:03 +05305230/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305231 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305232 * @dev: DRM device
5233 * @frontbuffer_bits: frontbuffer plane tracking bits
5234 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305235 * This function gets called every time rendering on the given planes has
5236 * completed or flip on a crtc is completed. So DRRS should be upclocked
5237 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5238 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305239 *
5240 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5241 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305242void intel_edp_drrs_flush(struct drm_device *dev,
5243 unsigned frontbuffer_bits)
5244{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005245 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana93fad02015-01-10 02:25:59 +05305246 struct drm_crtc *crtc;
5247 enum pipe pipe;
5248
Daniel Vetter9da7d692015-04-09 16:44:15 +02005249 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305250 return;
5251
Daniel Vetter88f933a2015-04-09 16:44:16 +02005252 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305253
Vandana Kannana93fad02015-01-10 02:25:59 +05305254 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005255 if (!dev_priv->drrs.dp) {
5256 mutex_unlock(&dev_priv->drrs.mutex);
5257 return;
5258 }
5259
Vandana Kannana93fad02015-01-10 02:25:59 +05305260 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5261 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005262
5263 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305264 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5265
Ramalingam C0ddfd202015-06-15 20:50:05 +05305266 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005267 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005268 intel_dp_set_drrs_state(&dev_priv->drm,
5269 dev_priv->drrs.dp->attached_connector->panel.
5270 fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305271
5272 /*
5273 * flush also means no more activity hence schedule downclock, if all
5274 * other fbs are quiescent too
5275 */
5276 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305277 schedule_delayed_work(&dev_priv->drrs.work,
5278 msecs_to_jiffies(1000));
5279 mutex_unlock(&dev_priv->drrs.mutex);
5280}
5281
Vandana Kannanb33a2812015-02-13 15:33:03 +05305282/**
5283 * DOC: Display Refresh Rate Switching (DRRS)
5284 *
5285 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5286 * which enables swtching between low and high refresh rates,
5287 * dynamically, based on the usage scenario. This feature is applicable
5288 * for internal panels.
5289 *
5290 * Indication that the panel supports DRRS is given by the panel EDID, which
5291 * would list multiple refresh rates for one resolution.
5292 *
5293 * DRRS is of 2 types - static and seamless.
5294 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5295 * (may appear as a blink on screen) and is used in dock-undock scenario.
5296 * Seamless DRRS involves changing RR without any visual effect to the user
5297 * and can be used during normal system usage. This is done by programming
5298 * certain registers.
5299 *
5300 * Support for static/seamless DRRS may be indicated in the VBT based on
5301 * inputs from the panel spec.
5302 *
5303 * DRRS saves power by switching to low RR based on usage scenarios.
5304 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005305 * The implementation is based on frontbuffer tracking implementation. When
5306 * there is a disturbance on the screen triggered by user activity or a periodic
5307 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5308 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5309 * made.
5310 *
5311 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5312 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305313 *
5314 * DRRS can be further extended to support other internal panels and also
5315 * the scenario of video playback wherein RR is set based on the rate
5316 * requested by userspace.
5317 */
5318
5319/**
5320 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5321 * @intel_connector: eDP connector
5322 * @fixed_mode: preferred mode of panel
5323 *
5324 * This function is called only once at driver load to initialize basic
5325 * DRRS stuff.
5326 *
5327 * Returns:
5328 * Downclock mode if panel supports it, else return NULL.
5329 * DRRS support is determined by the presence of downclock mode (apart
5330 * from VBT setting).
5331 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305332static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305333intel_dp_drrs_init(struct intel_connector *intel_connector,
5334 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305335{
5336 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305337 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005338 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305339 struct drm_display_mode *downclock_mode = NULL;
5340
Daniel Vetter9da7d692015-04-09 16:44:15 +02005341 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5342 mutex_init(&dev_priv->drrs.mutex);
5343
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305344 if (INTEL_INFO(dev)->gen <= 6) {
5345 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5346 return NULL;
5347 }
5348
5349 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005350 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305351 return NULL;
5352 }
5353
5354 downclock_mode = intel_find_panel_downclock
5355 (dev, fixed_mode, connector);
5356
5357 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305358 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305359 return NULL;
5360 }
5361
Vandana Kannan96178ee2015-01-10 02:25:56 +05305362 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305363
Vandana Kannan96178ee2015-01-10 02:25:56 +05305364 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005365 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305366 return downclock_mode;
5367}
5368
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005369static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005370 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005371{
5372 struct drm_connector *connector = &intel_connector->base;
5373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005374 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5375 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005376 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005377 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305378 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005379 bool has_dpcd;
5380 struct drm_display_mode *scan;
5381 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005382 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005383
5384 if (!is_edp(intel_dp))
5385 return true;
5386
Imre Deak97a824e12016-06-21 11:51:47 +03005387 /*
5388 * On IBX/CPT we may get here with LVDS already registered. Since the
5389 * driver uses the only internal power sequencer available for both
5390 * eDP and LVDS bail out early in this case to prevent interfering
5391 * with an already powered-on LVDS power sequencer.
5392 */
5393 if (intel_get_lvds_encoder(dev)) {
5394 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5395 DRM_INFO("LVDS was detected, not registering eDP\n");
5396
5397 return false;
5398 }
5399
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005400 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005401
5402 intel_dp_init_panel_power_timestamps(intel_dp);
5403
5404 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5405 vlv_initial_power_sequencer_setup(intel_dp);
5406 } else {
5407 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5408 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5409 }
5410
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005411 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005412
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005413 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005414
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005415 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005416 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005417
5418 if (has_dpcd) {
5419 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5420 dev_priv->no_aux_handshake =
5421 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5422 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5423 } else {
5424 /* if this fails, presume the device is a ghost */
5425 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005426 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005427 }
5428
Daniel Vetter060c8772014-03-21 23:22:35 +01005429 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005430 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005431 if (edid) {
5432 if (drm_add_edid_modes(connector, edid)) {
5433 drm_mode_connector_update_edid_property(connector,
5434 edid);
5435 drm_edid_to_eld(connector, edid);
5436 } else {
5437 kfree(edid);
5438 edid = ERR_PTR(-EINVAL);
5439 }
5440 } else {
5441 edid = ERR_PTR(-ENOENT);
5442 }
5443 intel_connector->edid = edid;
5444
5445 /* prefer fixed mode from EDID if available */
5446 list_for_each_entry(scan, &connector->probed_modes, head) {
5447 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5448 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305449 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305450 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005451 break;
5452 }
5453 }
5454
5455 /* fallback to VBT if available for eDP */
5456 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5457 fixed_mode = drm_mode_duplicate(dev,
5458 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005459 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005460 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005461 connector->display_info.width_mm = fixed_mode->width_mm;
5462 connector->display_info.height_mm = fixed_mode->height_mm;
5463 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005464 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005465 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005466
Wayne Boyer666a4532015-12-09 12:29:35 -08005467 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005468 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5469 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005470
5471 /*
5472 * Figure out the current pipe for the initial backlight setup.
5473 * If the current pipe isn't valid, try the PPS pipe, and if that
5474 * fails just assume pipe A.
5475 */
5476 if (IS_CHERRYVIEW(dev))
5477 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5478 else
5479 pipe = PORT_TO_PIPE(intel_dp->DP);
5480
5481 if (pipe != PIPE_A && pipe != PIPE_B)
5482 pipe = intel_dp->pps_pipe;
5483
5484 if (pipe != PIPE_A && pipe != PIPE_B)
5485 pipe = PIPE_A;
5486
5487 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5488 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005489 }
5490
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305491 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005492 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005493 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005494
5495 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005496
5497out_vdd_off:
5498 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5499 /*
5500 * vdd might still be enabled do to the delayed vdd off.
5501 * Make sure vdd is actually turned off here.
5502 */
5503 pps_lock(intel_dp);
5504 edp_panel_vdd_off_sync(intel_dp);
5505 pps_unlock(intel_dp);
5506
5507 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005508}
5509
Paulo Zanoni16c25532013-06-12 17:27:25 -03005510bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005511intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5512 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005513{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005514 struct drm_connector *connector = &intel_connector->base;
5515 struct intel_dp *intel_dp = &intel_dig_port->dp;
5516 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5517 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005518 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005519 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005520 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005521
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005522 if (WARN(intel_dig_port->max_lanes < 1,
5523 "Not enough lanes (%d) for DP on port %c\n",
5524 intel_dig_port->max_lanes, port_name(port)))
5525 return false;
5526
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005527 intel_dp->pps_pipe = INVALID_PIPE;
5528
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005529 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005530 if (INTEL_INFO(dev)->gen >= 9)
5531 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005532 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5533 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5534 else if (HAS_PCH_SPLIT(dev))
5535 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5536 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005537 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005538
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005539 if (INTEL_INFO(dev)->gen >= 9)
5540 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5541 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005542 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005543
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005544 if (HAS_DDI(dev))
5545 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5546
Daniel Vetter07679352012-09-06 22:15:42 +02005547 /* Preserve the current hw state. */
5548 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005549 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005550
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005551 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305552 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005553 else
5554 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005555
Imre Deakf7d24902013-05-08 13:14:05 +03005556 /*
5557 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5558 * for DP the encoder type can be set by the caller to
5559 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5560 */
5561 if (type == DRM_MODE_CONNECTOR_eDP)
5562 intel_encoder->type = INTEL_OUTPUT_EDP;
5563
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005564 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005565 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5566 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005567 return false;
5568
Imre Deake7281ea2013-05-08 13:14:08 +03005569 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5570 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5571 port_name(port));
5572
Adam Jacksonb3295302010-07-16 14:46:28 -04005573 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005574 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5575
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005576 connector->interlace_allowed = true;
5577 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005578
Chris Wilson7a418e32016-06-24 14:00:14 +01005579 intel_dp_aux_init(intel_dp, intel_connector);
5580
Daniel Vetter66a92782012-07-12 20:08:18 +02005581 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005582 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005583
Chris Wilsondf0e9242010-09-09 16:20:55 +01005584 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005585
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005586 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005587 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5588 else
5589 intel_connector->get_hw_state = intel_connector_get_hw_state;
5590
Jani Nikula0b998362014-03-14 16:51:17 +02005591 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005592 switch (port) {
5593 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005594 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005595 break;
5596 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005597 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005598 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305599 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005600 break;
5601 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005602 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005603 break;
5604 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005605 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005606 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005607 case PORT_E:
5608 intel_encoder->hpd_pin = HPD_PORT_E;
5609 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005610 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005611 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005612 }
5613
Dave Airlie0e32b392014-05-02 14:02:48 +10005614 /* init MST on ports that can support it */
Ville Syrjäläf8e58dd2016-06-22 21:56:59 +03005615 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03005616 (port == PORT_B || port == PORT_C || port == PORT_D))
5617 intel_dp_mst_encoder_init(intel_dig_port,
5618 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005619
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005620 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005621 intel_dp_aux_fini(intel_dp);
5622 intel_dp_mst_encoder_cleanup(intel_dig_port);
5623 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005624 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005625
Chris Wilsonf6849602010-09-19 09:29:33 +01005626 intel_dp_add_properties(intel_dp, connector);
5627
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005628 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5629 * 0xd. Failure to do so will result in spurious interrupts being
5630 * generated on the port when a cable is not attached.
5631 */
5632 if (IS_G4X(dev) && !IS_GM45(dev)) {
5633 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5634 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5635 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005636
5637 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005638
5639fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005640 drm_connector_cleanup(connector);
5641
5642 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005643}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005644
Chris Wilson457c52d2016-06-01 08:27:50 +01005645bool intel_dp_init(struct drm_device *dev,
5646 i915_reg_t output_reg,
5647 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005648{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005649 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005650 struct intel_digital_port *intel_dig_port;
5651 struct intel_encoder *intel_encoder;
5652 struct drm_encoder *encoder;
5653 struct intel_connector *intel_connector;
5654
Daniel Vetterb14c5672013-09-19 12:18:32 +02005655 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005656 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005657 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005658
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005659 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305660 if (!intel_connector)
5661 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005662
5663 intel_encoder = &intel_dig_port->base;
5664 encoder = &intel_encoder->base;
5665
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305666 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005667 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305668 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005669
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005670 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005671 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005672 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005673 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005674 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005675 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005676 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005677 intel_encoder->pre_enable = chv_pre_enable_dp;
5678 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005679 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005680 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005681 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005682 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005683 intel_encoder->pre_enable = vlv_pre_enable_dp;
5684 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005685 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005686 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005687 intel_encoder->pre_enable = g4x_pre_enable_dp;
5688 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005689 if (INTEL_INFO(dev)->gen >= 5)
5690 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005691 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005692
Paulo Zanoni174edf12012-10-26 19:05:50 -02005693 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005694 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005695 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005696
Ville Syrjäläcca05022016-06-22 21:57:06 +03005697 intel_encoder->type = INTEL_OUTPUT_DP;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005698 if (IS_CHERRYVIEW(dev)) {
5699 if (port == PORT_D)
5700 intel_encoder->crtc_mask = 1 << 2;
5701 else
5702 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5703 } else {
5704 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5705 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005706 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005707
Dave Airlie13cf5502014-06-18 11:29:35 +10005708 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005709 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005710
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305711 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5712 goto err_init_connector;
5713
Chris Wilson457c52d2016-06-01 08:27:50 +01005714 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305715
5716err_init_connector:
5717 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305718err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305719 kfree(intel_connector);
5720err_connector_alloc:
5721 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005722 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005723}
Dave Airlie0e32b392014-05-02 14:02:48 +10005724
5725void intel_dp_mst_suspend(struct drm_device *dev)
5726{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005727 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005728 int i;
5729
5730 /* disable MST */
5731 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005732 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005733
5734 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005735 continue;
5736
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005737 if (intel_dig_port->dp.is_mst)
5738 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10005739 }
5740}
5741
5742void intel_dp_mst_resume(struct drm_device *dev)
5743{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005744 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005745 int i;
5746
5747 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005748 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005749 int ret;
5750
5751 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005752 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10005753
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005754 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5755 if (ret)
5756 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005757 }
5758}