blob: a923dea245ace3b255d8ae98734dd18f699c6e42 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Paulo Zanonic67a4702013-08-19 13:18:09 -030088 if (dev_priv->pc8.irqs_disabled) {
89 WARN(1, "IRQs disabled\n");
90 dev_priv->pc8.regsave.deimr &= ~mask;
91 return;
92 }
93
Chris Wilson1ec14ad2010-12-04 11:30:53 +000094 if ((dev_priv->irq_mask & mask) != 0) {
95 dev_priv->irq_mask &= ~mask;
96 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080098 }
99}
100
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300101static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500102ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800103{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200104 assert_spin_locked(&dev_priv->irq_lock);
105
Paulo Zanonic67a4702013-08-19 13:18:09 -0300106 if (dev_priv->pc8.irqs_disabled) {
107 WARN(1, "IRQs disabled\n");
108 dev_priv->pc8.regsave.deimr |= mask;
109 return;
110 }
111
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000112 if ((dev_priv->irq_mask & mask) != mask) {
113 dev_priv->irq_mask |= mask;
114 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000115 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800116 }
117}
118
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300119/**
120 * ilk_update_gt_irq - update GTIMR
121 * @dev_priv: driver private
122 * @interrupt_mask: mask of interrupt bits to update
123 * @enabled_irq_mask: mask of interrupt bits to enable
124 */
125static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
126 uint32_t interrupt_mask,
127 uint32_t enabled_irq_mask)
128{
129 assert_spin_locked(&dev_priv->irq_lock);
130
Paulo Zanonic67a4702013-08-19 13:18:09 -0300131 if (dev_priv->pc8.irqs_disabled) {
132 WARN(1, "IRQs disabled\n");
133 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
134 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
135 interrupt_mask);
136 return;
137 }
138
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300139 dev_priv->gt_irq_mask &= ~interrupt_mask;
140 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
141 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
142 POSTING_READ(GTIMR);
143}
144
145void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
146{
147 ilk_update_gt_irq(dev_priv, mask, mask);
148}
149
150void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
151{
152 ilk_update_gt_irq(dev_priv, mask, 0);
153}
154
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300155/**
156 * snb_update_pm_irq - update GEN6_PMIMR
157 * @dev_priv: driver private
158 * @interrupt_mask: mask of interrupt bits to update
159 * @enabled_irq_mask: mask of interrupt bits to enable
160 */
161static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
162 uint32_t interrupt_mask,
163 uint32_t enabled_irq_mask)
164{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300165 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300166
167 assert_spin_locked(&dev_priv->irq_lock);
168
Paulo Zanonic67a4702013-08-19 13:18:09 -0300169 if (dev_priv->pc8.irqs_disabled) {
170 WARN(1, "IRQs disabled\n");
171 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
172 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
173 interrupt_mask);
174 return;
175 }
176
Paulo Zanoni605cd252013-08-06 18:57:15 -0300177 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300178 new_val &= ~interrupt_mask;
179 new_val |= (~enabled_irq_mask & interrupt_mask);
180
Paulo Zanoni605cd252013-08-06 18:57:15 -0300181 if (new_val != dev_priv->pm_irq_mask) {
182 dev_priv->pm_irq_mask = new_val;
183 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300184 POSTING_READ(GEN6_PMIMR);
185 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300186}
187
188void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
189{
190 snb_update_pm_irq(dev_priv, mask, mask);
191}
192
193void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
194{
195 snb_update_pm_irq(dev_priv, mask, 0);
196}
197
Paulo Zanoni86642812013-04-12 17:57:57 -0300198static bool ivb_can_enable_err_int(struct drm_device *dev)
199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201 struct intel_crtc *crtc;
202 enum pipe pipe;
203
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200204 assert_spin_locked(&dev_priv->irq_lock);
205
Paulo Zanoni86642812013-04-12 17:57:57 -0300206 for_each_pipe(pipe) {
207 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
208
209 if (crtc->cpu_fifo_underrun_disabled)
210 return false;
211 }
212
213 return true;
214}
215
216static bool cpt_can_enable_serr_int(struct drm_device *dev)
217{
218 struct drm_i915_private *dev_priv = dev->dev_private;
219 enum pipe pipe;
220 struct intel_crtc *crtc;
221
Daniel Vetterfee884e2013-07-04 23:35:21 +0200222 assert_spin_locked(&dev_priv->irq_lock);
223
Paulo Zanoni86642812013-04-12 17:57:57 -0300224 for_each_pipe(pipe) {
225 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
226
227 if (crtc->pch_fifo_underrun_disabled)
228 return false;
229 }
230
231 return true;
232}
233
234static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
235 enum pipe pipe, bool enable)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
239 DE_PIPEB_FIFO_UNDERRUN;
240
241 if (enable)
242 ironlake_enable_display_irq(dev_priv, bit);
243 else
244 ironlake_disable_display_irq(dev_priv, bit);
245}
246
247static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200248 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300251 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200252 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
253
Paulo Zanoni86642812013-04-12 17:57:57 -0300254 if (!ivb_can_enable_err_int(dev))
255 return;
256
Paulo Zanoni86642812013-04-12 17:57:57 -0300257 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
258 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200259 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
260
261 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300262 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200263
264 if (!was_enabled &&
265 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
266 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
267 pipe_name(pipe));
268 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300269 }
270}
271
Daniel Vetterfee884e2013-07-04 23:35:21 +0200272/**
273 * ibx_display_interrupt_update - update SDEIMR
274 * @dev_priv: driver private
275 * @interrupt_mask: mask of interrupt bits to update
276 * @enabled_irq_mask: mask of interrupt bits to enable
277 */
278static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
279 uint32_t interrupt_mask,
280 uint32_t enabled_irq_mask)
281{
282 uint32_t sdeimr = I915_READ(SDEIMR);
283 sdeimr &= ~interrupt_mask;
284 sdeimr |= (~enabled_irq_mask & interrupt_mask);
285
286 assert_spin_locked(&dev_priv->irq_lock);
287
Paulo Zanonic67a4702013-08-19 13:18:09 -0300288 if (dev_priv->pc8.irqs_disabled &&
289 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
290 WARN(1, "IRQs disabled\n");
291 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
292 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
293 interrupt_mask);
294 return;
295 }
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 I915_WRITE(SDEIMR, sdeimr);
298 POSTING_READ(SDEIMR);
299}
300#define ibx_enable_display_interrupt(dev_priv, bits) \
301 ibx_display_interrupt_update((dev_priv), (bits), (bits))
302#define ibx_disable_display_interrupt(dev_priv, bits) \
303 ibx_display_interrupt_update((dev_priv), (bits), 0)
304
Daniel Vetterde280752013-07-04 23:35:24 +0200305static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
306 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300307 bool enable)
308{
Paulo Zanoni86642812013-04-12 17:57:57 -0300309 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200310 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
311 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300312
313 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200314 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300315 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200316 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300317}
318
319static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
320 enum transcoder pch_transcoder,
321 bool enable)
322{
323 struct drm_i915_private *dev_priv = dev->dev_private;
324
325 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200326 I915_WRITE(SERR_INT,
327 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
328
Paulo Zanoni86642812013-04-12 17:57:57 -0300329 if (!cpt_can_enable_serr_int(dev))
330 return;
331
Daniel Vetterfee884e2013-07-04 23:35:21 +0200332 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300333 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200334 uint32_t tmp = I915_READ(SERR_INT);
335 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
336
337 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200338 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200339
340 if (!was_enabled &&
341 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
342 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
343 transcoder_name(pch_transcoder));
344 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300345 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300346}
347
348/**
349 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
350 * @dev: drm device
351 * @pipe: pipe
352 * @enable: true if we want to report FIFO underrun errors, false otherwise
353 *
354 * This function makes us disable or enable CPU fifo underruns for a specific
355 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
356 * reporting for one pipe may also disable all the other CPU error interruts for
357 * the other pipes, due to the fact that there's just one interrupt mask/enable
358 * bit for all the pipes.
359 *
360 * Returns the previous state of underrun reporting.
361 */
362bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
363 enum pipe pipe, bool enable)
364{
365 struct drm_i915_private *dev_priv = dev->dev_private;
366 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
368 unsigned long flags;
369 bool ret;
370
371 spin_lock_irqsave(&dev_priv->irq_lock, flags);
372
373 ret = !intel_crtc->cpu_fifo_underrun_disabled;
374
375 if (enable == ret)
376 goto done;
377
378 intel_crtc->cpu_fifo_underrun_disabled = !enable;
379
380 if (IS_GEN5(dev) || IS_GEN6(dev))
381 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
382 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200383 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300384
385done:
386 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
387 return ret;
388}
389
390/**
391 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
392 * @dev: drm device
393 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
394 * @enable: true if we want to report FIFO underrun errors, false otherwise
395 *
396 * This function makes us disable or enable PCH fifo underruns for a specific
397 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
398 * underrun reporting for one transcoder may also disable all the other PCH
399 * error interruts for the other transcoders, due to the fact that there's just
400 * one interrupt mask/enable bit for all the transcoders.
401 *
402 * Returns the previous state of underrun reporting.
403 */
404bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
405 enum transcoder pch_transcoder,
406 bool enable)
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200409 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300411 unsigned long flags;
412 bool ret;
413
Daniel Vetterde280752013-07-04 23:35:24 +0200414 /*
415 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
416 * has only one pch transcoder A that all pipes can use. To avoid racy
417 * pch transcoder -> pipe lookups from interrupt code simply store the
418 * underrun statistics in crtc A. Since we never expose this anywhere
419 * nor use it outside of the fifo underrun code here using the "wrong"
420 * crtc on LPT won't cause issues.
421 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300422
423 spin_lock_irqsave(&dev_priv->irq_lock, flags);
424
425 ret = !intel_crtc->pch_fifo_underrun_disabled;
426
427 if (enable == ret)
428 goto done;
429
430 intel_crtc->pch_fifo_underrun_disabled = !enable;
431
432 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200433 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300434 else
435 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
436
437done:
438 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
439 return ret;
440}
441
442
Keith Packard7c463582008-11-04 02:03:27 -0800443void
444i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
445{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200446 u32 reg = PIPESTAT(pipe);
447 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800448
Daniel Vetterb79480b2013-06-27 17:52:10 +0200449 assert_spin_locked(&dev_priv->irq_lock);
450
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200451 if ((pipestat & mask) == mask)
452 return;
453
454 /* Enable the interrupt, clear any pending status */
455 pipestat |= mask | (mask >> 16);
456 I915_WRITE(reg, pipestat);
457 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800458}
459
460void
461i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
462{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200463 u32 reg = PIPESTAT(pipe);
464 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800465
Daniel Vetterb79480b2013-06-27 17:52:10 +0200466 assert_spin_locked(&dev_priv->irq_lock);
467
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200468 if ((pipestat & mask) == 0)
469 return;
470
471 pipestat &= ~mask;
472 I915_WRITE(reg, pipestat);
473 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800474}
475
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000476/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300477 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000478 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300479static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000480{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481 drm_i915_private_t *dev_priv = dev->dev_private;
482 unsigned long irqflags;
483
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300484 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
485 return;
486
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000487 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000488
Jani Nikulaf8987802013-04-29 13:02:53 +0300489 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
490 if (INTEL_INFO(dev)->gen >= 4)
491 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000492
493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000494}
495
496/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700497 * i915_pipe_enabled - check if a pipe is enabled
498 * @dev: DRM device
499 * @pipe: pipe to check
500 *
501 * Reading certain registers when the pipe is disabled can hang the chip.
502 * Use this routine to make sure the PLL is running and the pipe is active
503 * before reading such registers if unsure.
504 */
505static int
506i915_pipe_enabled(struct drm_device *dev, int pipe)
507{
508 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200509
Daniel Vettera01025a2013-05-22 00:50:23 +0200510 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
511 /* Locking is horribly broken here, but whatever. */
512 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300514
Daniel Vettera01025a2013-05-22 00:50:23 +0200515 return intel_crtc->active;
516 } else {
517 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
518 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700519}
520
Keith Packard42f52ef2008-10-18 19:39:29 -0700521/* Called from drm generic code, passed a 'crtc', which
522 * we use as a pipe index
523 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700524static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700525{
526 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
527 unsigned long high_frame;
528 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300529 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700530
531 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800532 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800533 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700534 return 0;
535 }
536
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300537 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
538 struct intel_crtc *intel_crtc =
539 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
540 const struct drm_display_mode *mode =
541 &intel_crtc->config.adjusted_mode;
542
543 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
544 } else {
545 enum transcoder cpu_transcoder =
546 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
547 u32 htotal;
548
549 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
550 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
551
552 vbl_start *= htotal;
553 }
554
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800555 high_frame = PIPEFRAME(pipe);
556 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100557
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700558 /*
559 * High & low register fields aren't synchronized, so make sure
560 * we get a low value that's stable across two reads of the high
561 * register.
562 */
563 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100564 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300565 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100566 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700567 } while (high1 != high2);
568
Chris Wilson5eddb702010-09-11 13:48:45 +0100569 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300570 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100571 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300572
573 /*
574 * The frame counter increments at beginning of active.
575 * Cook up a vblank counter by also checking the pixel
576 * counter against vblank start.
577 */
578 return ((high1 << 8) | low) + (pixel >= vbl_start);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700579}
580
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700581static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800582{
583 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800584 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800585
586 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800587 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800589 return 0;
590 }
591
592 return I915_READ(reg);
593}
594
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700595static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100596 int *vpos, int *hpos)
597{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300598 struct drm_i915_private *dev_priv = dev->dev_private;
599 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
601 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300602 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100603 int vbl_start, vbl_end, htotal, vtotal;
604 bool in_vbl = true;
605 int ret = 0;
606
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300607 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100608 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800609 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100610 return 0;
611 }
612
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300613 htotal = mode->crtc_htotal;
614 vtotal = mode->crtc_vtotal;
615 vbl_start = mode->crtc_vblank_start;
616 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100617
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300618 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
619
620 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100621 /* No obvious pixelcount register. Only query vertical
622 * scanout position from Display scan line register.
623 */
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300624 position = I915_READ(PIPEDSL(pipe)) & 0x1fff;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100625 } else {
626 /* Have access to pixelcount since start of frame.
627 * We can split this into vertical and horizontal
628 * scanout position.
629 */
630 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
631
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300632 /* convert to pixel counts */
633 vbl_start *= htotal;
634 vbl_end *= htotal;
635 vtotal *= htotal;
636 }
637
638 in_vbl = position >= vbl_start && position < vbl_end;
639
640 /*
641 * While in vblank, position will be negative
642 * counting up towards 0 at vbl_end. And outside
643 * vblank, position will be positive counting
644 * up since vbl_end.
645 */
646 if (position >= vbl_start)
647 position -= vbl_end;
648 else
649 position += vtotal - vbl_end;
650
651 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
652 *vpos = position;
653 *hpos = 0;
654 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655 *vpos = position / htotal;
656 *hpos = position - (*vpos * htotal);
657 }
658
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100659 /* In vblank? */
660 if (in_vbl)
661 ret |= DRM_SCANOUTPOS_INVBL;
662
663 return ret;
664}
665
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700666static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100667 int *max_error,
668 struct timeval *vblank_time,
669 unsigned flags)
670{
Chris Wilson4041b852011-01-22 10:07:56 +0000671 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100672
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700673 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000674 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100675 return -EINVAL;
676 }
677
678 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000679 crtc = intel_get_crtc_for_pipe(dev, pipe);
680 if (crtc == NULL) {
681 DRM_ERROR("Invalid crtc %d\n", pipe);
682 return -EINVAL;
683 }
684
685 if (!crtc->enabled) {
686 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
687 return -EBUSY;
688 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100689
690 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000691 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
692 vblank_time, flags,
693 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100694}
695
Jani Nikula67c347f2013-09-17 14:26:34 +0300696static bool intel_hpd_irq_event(struct drm_device *dev,
697 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200698{
699 enum drm_connector_status old_status;
700
701 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
702 old_status = connector->status;
703
704 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300705 if (old_status == connector->status)
706 return false;
707
708 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200709 connector->base.id,
710 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300711 drm_get_connector_status_name(old_status),
712 drm_get_connector_status_name(connector->status));
713
714 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200715}
716
Jesse Barnes5ca58282009-03-31 14:11:15 -0700717/*
718 * Handle hotplug events outside the interrupt handler proper.
719 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200720#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
721
Jesse Barnes5ca58282009-03-31 14:11:15 -0700722static void i915_hotplug_work_func(struct work_struct *work)
723{
724 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
725 hotplug_work);
726 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700727 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200728 struct intel_connector *intel_connector;
729 struct intel_encoder *intel_encoder;
730 struct drm_connector *connector;
731 unsigned long irqflags;
732 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200733 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200734 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700735
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100736 /* HPD irq before everything is fully set up. */
737 if (!dev_priv->enable_hotplug_processing)
738 return;
739
Keith Packarda65e34c2011-07-25 10:04:56 -0700740 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800741 DRM_DEBUG_KMS("running encoder hotplug functions\n");
742
Egbert Eichcd569ae2013-04-16 13:36:57 +0200743 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200744
745 hpd_event_bits = dev_priv->hpd_event_bits;
746 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200747 list_for_each_entry(connector, &mode_config->connector_list, head) {
748 intel_connector = to_intel_connector(connector);
749 intel_encoder = intel_connector->encoder;
750 if (intel_encoder->hpd_pin > HPD_NONE &&
751 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
752 connector->polled == DRM_CONNECTOR_POLL_HPD) {
753 DRM_INFO("HPD interrupt storm detected on connector %s: "
754 "switching from hotplug detection to polling\n",
755 drm_get_connector_name(connector));
756 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
757 connector->polled = DRM_CONNECTOR_POLL_CONNECT
758 | DRM_CONNECTOR_POLL_DISCONNECT;
759 hpd_disabled = true;
760 }
Egbert Eich142e2392013-04-11 15:57:57 +0200761 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
762 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
763 drm_get_connector_name(connector), intel_encoder->hpd_pin);
764 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200765 }
766 /* if there were no outputs to poll, poll was disabled,
767 * therefore make sure it's enabled when disabling HPD on
768 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200769 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200770 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200771 mod_timer(&dev_priv->hotplug_reenable_timer,
772 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
773 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200774
775 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
776
Egbert Eich321a1b32013-04-11 16:00:26 +0200777 list_for_each_entry(connector, &mode_config->connector_list, head) {
778 intel_connector = to_intel_connector(connector);
779 intel_encoder = intel_connector->encoder;
780 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
781 if (intel_encoder->hot_plug)
782 intel_encoder->hot_plug(intel_encoder);
783 if (intel_hpd_irq_event(dev, connector))
784 changed = true;
785 }
786 }
Keith Packard40ee3382011-07-28 15:31:19 -0700787 mutex_unlock(&mode_config->mutex);
788
Egbert Eich321a1b32013-04-11 16:00:26 +0200789 if (changed)
790 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700791}
792
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200793static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800794{
795 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000796 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200797 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200798
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200799 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800800
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200801 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
802
Daniel Vetter20e4d402012-08-08 23:35:39 +0200803 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200804
Jesse Barnes7648fa92010-05-20 14:28:11 -0700805 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000806 busy_up = I915_READ(RCPREVBSYTUPAVG);
807 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800808 max_avg = I915_READ(RCBMAXAVG);
809 min_avg = I915_READ(RCBMINAVG);
810
811 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000812 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200813 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
814 new_delay = dev_priv->ips.cur_delay - 1;
815 if (new_delay < dev_priv->ips.max_delay)
816 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000817 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200818 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
819 new_delay = dev_priv->ips.cur_delay + 1;
820 if (new_delay > dev_priv->ips.min_delay)
821 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800822 }
823
Jesse Barnes7648fa92010-05-20 14:28:11 -0700824 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200825 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800826
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200827 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200828
Jesse Barnesf97108d2010-01-29 11:27:07 -0800829 return;
830}
831
Chris Wilson549f7362010-10-19 11:19:32 +0100832static void notify_ring(struct drm_device *dev,
833 struct intel_ring_buffer *ring)
834{
Chris Wilson475553d2011-01-20 09:52:56 +0000835 if (ring->obj == NULL)
836 return;
837
Chris Wilson814e9b52013-09-23 17:33:19 -0300838 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000839
Chris Wilson549f7362010-10-19 11:19:32 +0100840 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300841 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100842}
843
Ben Widawsky4912d042011-04-25 11:25:20 -0700844static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800845{
Ben Widawsky4912d042011-04-25 11:25:20 -0700846 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200847 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300848 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100849 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800850
Daniel Vetter59cdb632013-07-04 23:35:28 +0200851 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200852 pm_iir = dev_priv->rps.pm_iir;
853 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -0700854 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300855 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200856 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700857
Paulo Zanoni60611c12013-08-15 11:50:01 -0300858 /* Make sure we didn't queue anything we're not going to process. */
859 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
860
Ben Widawsky48484052013-05-28 19:22:27 -0700861 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800862 return;
863
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700864 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100865
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100866 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300867 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100868 if (adj > 0)
869 adj *= 2;
870 else
871 adj = 1;
872 new_delay = dev_priv->rps.cur_delay + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300873
874 /*
875 * For better performance, jump directly
876 * to RPe if we're below it.
877 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100878 if (new_delay < dev_priv->rps.rpe_delay)
Ville Syrjälä74250342013-06-25 21:38:11 +0300879 new_delay = dev_priv->rps.rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100880 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
881 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
882 new_delay = dev_priv->rps.rpe_delay;
883 else
884 new_delay = dev_priv->rps.min_delay;
885 adj = 0;
886 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
887 if (adj < 0)
888 adj *= 2;
889 else
890 adj = -1;
891 new_delay = dev_priv->rps.cur_delay + adj;
892 } else { /* unknown event */
893 new_delay = dev_priv->rps.cur_delay;
894 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800895
Ben Widawsky79249632012-09-07 19:43:42 -0700896 /* sysfs frequency interfaces may have snuck in while servicing the
897 * interrupt
898 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100899 if (new_delay < (int)dev_priv->rps.min_delay)
900 new_delay = dev_priv->rps.min_delay;
901 if (new_delay > (int)dev_priv->rps.max_delay)
902 new_delay = dev_priv->rps.max_delay;
903 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
904
905 if (IS_VALLEYVIEW(dev_priv->dev))
906 valleyview_set_rps(dev_priv->dev, new_delay);
907 else
908 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800909
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700910 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800911}
912
Ben Widawskye3689192012-05-25 16:56:22 -0700913
914/**
915 * ivybridge_parity_work - Workqueue called when a parity error interrupt
916 * occurred.
917 * @work: workqueue struct
918 *
919 * Doesn't actually do anything except notify userspace. As a consequence of
920 * this event, userspace should try to remap the bad rows since statistically
921 * it is likely the same row is more likely to go bad again.
922 */
923static void ivybridge_parity_work(struct work_struct *work)
924{
925 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100926 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700927 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700928 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -0700929 uint32_t misccpctl;
930 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700931 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -0700932
933 /* We must turn off DOP level clock gating to access the L3 registers.
934 * In order to prevent a get/put style interface, acquire struct mutex
935 * any time we access those registers.
936 */
937 mutex_lock(&dev_priv->dev->struct_mutex);
938
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700939 /* If we've screwed up tracking, just let the interrupt fire again */
940 if (WARN_ON(!dev_priv->l3_parity.which_slice))
941 goto out;
942
Ben Widawskye3689192012-05-25 16:56:22 -0700943 misccpctl = I915_READ(GEN7_MISCCPCTL);
944 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
945 POSTING_READ(GEN7_MISCCPCTL);
946
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700947 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
948 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -0700949
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700950 slice--;
951 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
952 break;
953
954 dev_priv->l3_parity.which_slice &= ~(1<<slice);
955
956 reg = GEN7_L3CDERRST1 + (slice * 0x200);
957
958 error_status = I915_READ(reg);
959 row = GEN7_PARITY_ERROR_ROW(error_status);
960 bank = GEN7_PARITY_ERROR_BANK(error_status);
961 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
962
963 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
964 POSTING_READ(reg);
965
966 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
967 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
968 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
969 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
970 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
971 parity_event[5] = NULL;
972
973 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
974 KOBJ_CHANGE, parity_event);
975
976 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
977 slice, row, bank, subbank);
978
979 kfree(parity_event[4]);
980 kfree(parity_event[3]);
981 kfree(parity_event[2]);
982 kfree(parity_event[1]);
983 }
Ben Widawskye3689192012-05-25 16:56:22 -0700984
985 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
986
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700987out:
988 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -0700989 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700990 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -0700991 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
992
993 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -0700994}
995
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700996static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -0700997{
998 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -0700999
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001000 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001001 return;
1002
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001003 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001004 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001005 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001006
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001007 iir &= GT_PARITY_ERROR(dev);
1008 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1009 dev_priv->l3_parity.which_slice |= 1 << 1;
1010
1011 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1012 dev_priv->l3_parity.which_slice |= 1 << 0;
1013
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001014 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001015}
1016
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001017static void ilk_gt_irq_handler(struct drm_device *dev,
1018 struct drm_i915_private *dev_priv,
1019 u32 gt_iir)
1020{
1021 if (gt_iir &
1022 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1023 notify_ring(dev, &dev_priv->ring[RCS]);
1024 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1025 notify_ring(dev, &dev_priv->ring[VCS]);
1026}
1027
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001028static void snb_gt_irq_handler(struct drm_device *dev,
1029 struct drm_i915_private *dev_priv,
1030 u32 gt_iir)
1031{
1032
Ben Widawskycc609d52013-05-28 19:22:29 -07001033 if (gt_iir &
1034 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001035 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001036 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001037 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001038 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001039 notify_ring(dev, &dev_priv->ring[BCS]);
1040
Ben Widawskycc609d52013-05-28 19:22:29 -07001041 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1042 GT_BSD_CS_ERROR_INTERRUPT |
1043 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001044 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1045 i915_handle_error(dev, false);
1046 }
Ben Widawskye3689192012-05-25 16:56:22 -07001047
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001048 if (gt_iir & GT_PARITY_ERROR(dev))
1049 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001050}
1051
Egbert Eichb543fb02013-04-16 13:36:54 +02001052#define HPD_STORM_DETECT_PERIOD 1000
1053#define HPD_STORM_THRESHOLD 5
1054
Daniel Vetter10a504d2013-06-27 17:52:12 +02001055static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001056 u32 hotplug_trigger,
1057 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001058{
1059 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001060 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001061 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001062
Daniel Vetter91d131d2013-06-27 17:52:14 +02001063 if (!hotplug_trigger)
1064 return;
1065
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001066 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001067 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001068
Egbert Eichb8f102e2013-07-26 14:14:24 +02001069 WARN(((hpd[i] & hotplug_trigger) &&
1070 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1071 "Received HPD interrupt although disabled\n");
1072
Egbert Eichb543fb02013-04-16 13:36:54 +02001073 if (!(hpd[i] & hotplug_trigger) ||
1074 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1075 continue;
1076
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001077 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001078 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1079 dev_priv->hpd_stats[i].hpd_last_jiffies
1080 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1081 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1082 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001083 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001084 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1085 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001086 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001087 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001088 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001089 } else {
1090 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001091 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1092 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001093 }
1094 }
1095
Daniel Vetter10a504d2013-06-27 17:52:12 +02001096 if (storm_detected)
1097 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001098 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001099
Daniel Vetter645416f2013-09-02 16:22:25 +02001100 /*
1101 * Our hotplug handler can grab modeset locks (by calling down into the
1102 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1103 * queue for otherwise the flush_work in the pageflip code will
1104 * deadlock.
1105 */
1106 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001107}
1108
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001109static void gmbus_irq_handler(struct drm_device *dev)
1110{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001111 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1112
Daniel Vetter28c70f12012-12-01 13:53:45 +01001113 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001114}
1115
Daniel Vetterce99c252012-12-01 13:53:47 +01001116static void dp_aux_irq_handler(struct drm_device *dev)
1117{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001118 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1119
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001120 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001121}
1122
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001123/* The RPS events need forcewake, so we add them to a work queue and mask their
1124 * IMR bits until the work is done. Other interrupts can be processed without
1125 * the work queue. */
1126static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001127{
Daniel Vetter41a05a32013-07-04 23:35:26 +02001128 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001129 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +02001130 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Paulo Zanoni4d3b3d52013-08-09 17:04:36 -03001131 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001132 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001133
1134 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001135 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001136
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001137 if (HAS_VEBOX(dev_priv->dev)) {
1138 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1139 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001140
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001141 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1142 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1143 i915_handle_error(dev_priv->dev, false);
1144 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001145 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001146}
1147
Daniel Vetterff1f5252012-10-02 15:10:55 +02001148static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001149{
1150 struct drm_device *dev = (struct drm_device *) arg;
1151 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1152 u32 iir, gt_iir, pm_iir;
1153 irqreturn_t ret = IRQ_NONE;
1154 unsigned long irqflags;
1155 int pipe;
1156 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001157
1158 atomic_inc(&dev_priv->irq_received);
1159
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001160 while (true) {
1161 iir = I915_READ(VLV_IIR);
1162 gt_iir = I915_READ(GTIIR);
1163 pm_iir = I915_READ(GEN6_PMIIR);
1164
1165 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1166 goto out;
1167
1168 ret = IRQ_HANDLED;
1169
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001170 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001171
1172 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1173 for_each_pipe(pipe) {
1174 int reg = PIPESTAT(pipe);
1175 pipe_stats[pipe] = I915_READ(reg);
1176
1177 /*
1178 * Clear the PIPE*STAT regs before the IIR
1179 */
1180 if (pipe_stats[pipe] & 0x8000ffff) {
1181 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1182 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1183 pipe_name(pipe));
1184 I915_WRITE(reg, pipe_stats[pipe]);
1185 }
1186 }
1187 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1188
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001189 for_each_pipe(pipe) {
1190 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1191 drm_handle_vblank(dev, pipe);
1192
1193 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1194 intel_prepare_page_flip(dev, pipe);
1195 intel_finish_page_flip(dev, pipe);
1196 }
1197 }
1198
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001199 /* Consume port. Then clear IIR or we'll miss events */
1200 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1201 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001202 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001203
1204 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1205 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001206
1207 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1208
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001209 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1210 I915_READ(PORT_HOTPLUG_STAT);
1211 }
1212
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001213 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1214 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001215
Paulo Zanoni60611c12013-08-15 11:50:01 -03001216 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001217 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001218
1219 I915_WRITE(GTIIR, gt_iir);
1220 I915_WRITE(GEN6_PMIIR, pm_iir);
1221 I915_WRITE(VLV_IIR, iir);
1222 }
1223
1224out:
1225 return ret;
1226}
1227
Adam Jackson23e81d62012-06-06 15:45:44 -04001228static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001229{
1230 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001231 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001232 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001233
Daniel Vetter91d131d2013-06-27 17:52:14 +02001234 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1235
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001236 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1237 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1238 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001239 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001240 port_name(port));
1241 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001242
Daniel Vetterce99c252012-12-01 13:53:47 +01001243 if (pch_iir & SDE_AUX_MASK)
1244 dp_aux_irq_handler(dev);
1245
Jesse Barnes776ad802011-01-04 15:09:39 -08001246 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001247 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001248
1249 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1250 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1251
1252 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1253 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1254
1255 if (pch_iir & SDE_POISON)
1256 DRM_ERROR("PCH poison interrupt\n");
1257
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001258 if (pch_iir & SDE_FDI_MASK)
1259 for_each_pipe(pipe)
1260 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1261 pipe_name(pipe),
1262 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001263
1264 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1265 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1266
1267 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1268 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1269
Jesse Barnes776ad802011-01-04 15:09:39 -08001270 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001271 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1272 false))
1273 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1274
1275 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1276 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1277 false))
1278 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1279}
1280
1281static void ivb_err_int_handler(struct drm_device *dev)
1282{
1283 struct drm_i915_private *dev_priv = dev->dev_private;
1284 u32 err_int = I915_READ(GEN7_ERR_INT);
1285
Paulo Zanonide032bf2013-04-12 17:57:58 -03001286 if (err_int & ERR_INT_POISON)
1287 DRM_ERROR("Poison interrupt\n");
1288
Paulo Zanoni86642812013-04-12 17:57:57 -03001289 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1290 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1291 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1292
1293 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1294 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1295 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1296
1297 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1298 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1299 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1300
1301 I915_WRITE(GEN7_ERR_INT, err_int);
1302}
1303
1304static void cpt_serr_int_handler(struct drm_device *dev)
1305{
1306 struct drm_i915_private *dev_priv = dev->dev_private;
1307 u32 serr_int = I915_READ(SERR_INT);
1308
Paulo Zanonide032bf2013-04-12 17:57:58 -03001309 if (serr_int & SERR_INT_POISON)
1310 DRM_ERROR("PCH poison interrupt\n");
1311
Paulo Zanoni86642812013-04-12 17:57:57 -03001312 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1313 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1314 false))
1315 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1316
1317 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1318 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1319 false))
1320 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1321
1322 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1323 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1324 false))
1325 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1326
1327 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001328}
1329
Adam Jackson23e81d62012-06-06 15:45:44 -04001330static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1331{
1332 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1333 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001334 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001335
Daniel Vetter91d131d2013-06-27 17:52:14 +02001336 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1337
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001338 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1339 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1340 SDE_AUDIO_POWER_SHIFT_CPT);
1341 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1342 port_name(port));
1343 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001344
1345 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001346 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001347
1348 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001349 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001350
1351 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1352 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1353
1354 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1355 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1356
1357 if (pch_iir & SDE_FDI_MASK_CPT)
1358 for_each_pipe(pipe)
1359 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1360 pipe_name(pipe),
1361 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001362
1363 if (pch_iir & SDE_ERROR_CPT)
1364 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001365}
1366
Paulo Zanonic008bc62013-07-12 16:35:10 -03001367static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1368{
1369 struct drm_i915_private *dev_priv = dev->dev_private;
1370
1371 if (de_iir & DE_AUX_CHANNEL_A)
1372 dp_aux_irq_handler(dev);
1373
1374 if (de_iir & DE_GSE)
1375 intel_opregion_asle_intr(dev);
1376
1377 if (de_iir & DE_PIPEA_VBLANK)
1378 drm_handle_vblank(dev, 0);
1379
1380 if (de_iir & DE_PIPEB_VBLANK)
1381 drm_handle_vblank(dev, 1);
1382
1383 if (de_iir & DE_POISON)
1384 DRM_ERROR("Poison interrupt\n");
1385
1386 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1387 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1388 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1389
1390 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1391 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1392 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1393
1394 if (de_iir & DE_PLANEA_FLIP_DONE) {
1395 intel_prepare_page_flip(dev, 0);
1396 intel_finish_page_flip_plane(dev, 0);
1397 }
1398
1399 if (de_iir & DE_PLANEB_FLIP_DONE) {
1400 intel_prepare_page_flip(dev, 1);
1401 intel_finish_page_flip_plane(dev, 1);
1402 }
1403
1404 /* check event from PCH */
1405 if (de_iir & DE_PCH_EVENT) {
1406 u32 pch_iir = I915_READ(SDEIIR);
1407
1408 if (HAS_PCH_CPT(dev))
1409 cpt_irq_handler(dev, pch_iir);
1410 else
1411 ibx_irq_handler(dev, pch_iir);
1412
1413 /* should clear PCH hotplug event before clear CPU irq */
1414 I915_WRITE(SDEIIR, pch_iir);
1415 }
1416
1417 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1418 ironlake_rps_change_irq_handler(dev);
1419}
1420
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001421static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1422{
1423 struct drm_i915_private *dev_priv = dev->dev_private;
1424 int i;
1425
1426 if (de_iir & DE_ERR_INT_IVB)
1427 ivb_err_int_handler(dev);
1428
1429 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1430 dp_aux_irq_handler(dev);
1431
1432 if (de_iir & DE_GSE_IVB)
1433 intel_opregion_asle_intr(dev);
1434
1435 for (i = 0; i < 3; i++) {
1436 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1437 drm_handle_vblank(dev, i);
1438 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1439 intel_prepare_page_flip(dev, i);
1440 intel_finish_page_flip_plane(dev, i);
1441 }
1442 }
1443
1444 /* check event from PCH */
1445 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1446 u32 pch_iir = I915_READ(SDEIIR);
1447
1448 cpt_irq_handler(dev, pch_iir);
1449
1450 /* clear PCH hotplug event before clear CPU irq */
1451 I915_WRITE(SDEIIR, pch_iir);
1452 }
1453}
1454
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001455static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001456{
1457 struct drm_device *dev = (struct drm_device *) arg;
1458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001459 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001460 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001461
1462 atomic_inc(&dev_priv->irq_received);
1463
Paulo Zanoni86642812013-04-12 17:57:57 -03001464 /* We get interrupts on unclaimed registers, so check for this before we
1465 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001466 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001467
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001468 /* disable master interrupt before clearing iir */
1469 de_ier = I915_READ(DEIER);
1470 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001471 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001472
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001473 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1474 * interrupts will will be stored on its back queue, and then we'll be
1475 * able to process them after we restore SDEIER (as soon as we restore
1476 * it, we'll get an interrupt if SDEIIR still has something to process
1477 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001478 if (!HAS_PCH_NOP(dev)) {
1479 sde_ier = I915_READ(SDEIER);
1480 I915_WRITE(SDEIER, 0);
1481 POSTING_READ(SDEIER);
1482 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001483
Chris Wilson0e434062012-05-09 21:45:44 +01001484 gt_iir = I915_READ(GTIIR);
1485 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001486 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001487 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001488 else
1489 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001490 I915_WRITE(GTIIR, gt_iir);
1491 ret = IRQ_HANDLED;
1492 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001493
1494 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001495 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001496 if (INTEL_INFO(dev)->gen >= 7)
1497 ivb_display_irq_handler(dev, de_iir);
1498 else
1499 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001500 I915_WRITE(DEIIR, de_iir);
1501 ret = IRQ_HANDLED;
1502 }
1503
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001504 if (INTEL_INFO(dev)->gen >= 6) {
1505 u32 pm_iir = I915_READ(GEN6_PMIIR);
1506 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001507 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001508 I915_WRITE(GEN6_PMIIR, pm_iir);
1509 ret = IRQ_HANDLED;
1510 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001511 }
1512
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001513 I915_WRITE(DEIER, de_ier);
1514 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001515 if (!HAS_PCH_NOP(dev)) {
1516 I915_WRITE(SDEIER, sde_ier);
1517 POSTING_READ(SDEIER);
1518 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001519
1520 return ret;
1521}
1522
Daniel Vetter17e1df02013-09-08 21:57:13 +02001523static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1524 bool reset_completed)
1525{
1526 struct intel_ring_buffer *ring;
1527 int i;
1528
1529 /*
1530 * Notify all waiters for GPU completion events that reset state has
1531 * been changed, and that they need to restart their wait after
1532 * checking for potential errors (and bail out to drop locks if there is
1533 * a gpu reset pending so that i915_error_work_func can acquire them).
1534 */
1535
1536 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1537 for_each_ring(ring, dev_priv, i)
1538 wake_up_all(&ring->irq_queue);
1539
1540 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1541 wake_up_all(&dev_priv->pending_flip_queue);
1542
1543 /*
1544 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1545 * reset state is cleared.
1546 */
1547 if (reset_completed)
1548 wake_up_all(&dev_priv->gpu_error.reset_queue);
1549}
1550
Jesse Barnes8a905232009-07-11 16:48:03 -04001551/**
1552 * i915_error_work_func - do process context error handling work
1553 * @work: work struct
1554 *
1555 * Fire an error uevent so userspace can see that a hang or error
1556 * was detected.
1557 */
1558static void i915_error_work_func(struct work_struct *work)
1559{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001560 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1561 work);
1562 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1563 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001564 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07001565 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1566 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1567 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02001568 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001569
Ben Gamarif316a422009-09-14 17:48:46 -04001570 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001571
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001572 /*
1573 * Note that there's only one work item which does gpu resets, so we
1574 * need not worry about concurrent gpu resets potentially incrementing
1575 * error->reset_counter twice. We only need to take care of another
1576 * racing irq/hangcheck declaring the gpu dead for a second time. A
1577 * quick check for that is good enough: schedule_work ensures the
1578 * correct ordering between hang detection and this work item, and since
1579 * the reset in-progress bit is only ever set by code outside of this
1580 * work we don't need to worry about any other races.
1581 */
1582 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001583 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001584 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1585 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001586
Daniel Vetter17e1df02013-09-08 21:57:13 +02001587 /*
1588 * All state reset _must_ be completed before we update the
1589 * reset counter, for otherwise waiters might miss the reset
1590 * pending state and not properly drop locks, resulting in
1591 * deadlocks with the reset work.
1592 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01001593 ret = i915_reset(dev);
1594
Daniel Vetter17e1df02013-09-08 21:57:13 +02001595 intel_display_handle_reset(dev);
1596
Daniel Vetterf69061b2012-12-06 09:01:42 +01001597 if (ret == 0) {
1598 /*
1599 * After all the gem state is reset, increment the reset
1600 * counter and wake up everyone waiting for the reset to
1601 * complete.
1602 *
1603 * Since unlock operations are a one-sided barrier only,
1604 * we need to insert a barrier here to order any seqno
1605 * updates before
1606 * the counter increment.
1607 */
1608 smp_mb__before_atomic_inc();
1609 atomic_inc(&dev_priv->gpu_error.reset_counter);
1610
1611 kobject_uevent_env(&dev->primary->kdev.kobj,
1612 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001613 } else {
1614 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001615 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001616
Daniel Vetter17e1df02013-09-08 21:57:13 +02001617 /*
1618 * Note: The wake_up also serves as a memory barrier so that
1619 * waiters see the update value of the reset counter atomic_t.
1620 */
1621 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04001622 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001623}
1624
Chris Wilson35aed2e2010-05-27 13:18:12 +01001625static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001628 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001629 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001630 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001631
Chris Wilson35aed2e2010-05-27 13:18:12 +01001632 if (!eir)
1633 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001634
Joe Perchesa70491c2012-03-18 13:00:11 -07001635 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001636
Ben Widawskybd9854f2012-08-23 15:18:09 -07001637 i915_get_extra_instdone(dev, instdone);
1638
Jesse Barnes8a905232009-07-11 16:48:03 -04001639 if (IS_G4X(dev)) {
1640 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1641 u32 ipeir = I915_READ(IPEIR_I965);
1642
Joe Perchesa70491c2012-03-18 13:00:11 -07001643 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1644 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001645 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1646 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001647 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001648 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001649 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001650 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001651 }
1652 if (eir & GM45_ERROR_PAGE_TABLE) {
1653 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001654 pr_err("page table error\n");
1655 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001656 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001657 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001658 }
1659 }
1660
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001661 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001662 if (eir & I915_ERROR_PAGE_TABLE) {
1663 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001664 pr_err("page table error\n");
1665 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001666 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001667 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001668 }
1669 }
1670
1671 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001672 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001673 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001674 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001675 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001676 /* pipestat has already been acked */
1677 }
1678 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001679 pr_err("instruction error\n");
1680 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001681 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1682 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001683 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001684 u32 ipeir = I915_READ(IPEIR);
1685
Joe Perchesa70491c2012-03-18 13:00:11 -07001686 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1687 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001688 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001689 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001690 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001691 } else {
1692 u32 ipeir = I915_READ(IPEIR_I965);
1693
Joe Perchesa70491c2012-03-18 13:00:11 -07001694 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1695 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001696 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001697 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001698 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001699 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001700 }
1701 }
1702
1703 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001704 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001705 eir = I915_READ(EIR);
1706 if (eir) {
1707 /*
1708 * some errors might have become stuck,
1709 * mask them.
1710 */
1711 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1712 I915_WRITE(EMR, I915_READ(EMR) | eir);
1713 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1714 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001715}
1716
1717/**
1718 * i915_handle_error - handle an error interrupt
1719 * @dev: drm device
1720 *
1721 * Do some basic checking of regsiter state at error interrupt time and
1722 * dump it to the syslog. Also call i915_capture_error_state() to make
1723 * sure we get a record and make it available in debugfs. Fire a uevent
1724 * so userspace knows something bad happened (should trigger collection
1725 * of a ring dump etc.).
1726 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001727void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001728{
1729 struct drm_i915_private *dev_priv = dev->dev_private;
1730
1731 i915_capture_error_state(dev);
1732 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001733
Ben Gamariba1234d2009-09-14 17:48:47 -04001734 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001735 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1736 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001737
Ben Gamari11ed50e2009-09-14 17:48:45 -04001738 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02001739 * Wakeup waiting processes so that the reset work function
1740 * i915_error_work_func doesn't deadlock trying to grab various
1741 * locks. By bumping the reset counter first, the woken
1742 * processes will see a reset in progress and back off,
1743 * releasing their locks and then wait for the reset completion.
1744 * We must do this for _all_ gpu waiters that might hold locks
1745 * that the reset work needs to acquire.
1746 *
1747 * Note: The wake_up serves as the required memory barrier to
1748 * ensure that the waiters see the updated value of the reset
1749 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001750 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02001751 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001752 }
1753
Daniel Vetter122f46b2013-09-04 17:36:14 +02001754 /*
1755 * Our reset work can grab modeset locks (since it needs to reset the
1756 * state of outstanding pagelips). Hence it must not be run on our own
1757 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1758 * code will deadlock.
1759 */
1760 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001761}
1762
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001763static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001764{
1765 drm_i915_private_t *dev_priv = dev->dev_private;
1766 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001768 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001769 struct intel_unpin_work *work;
1770 unsigned long flags;
1771 bool stall_detected;
1772
1773 /* Ignore early vblank irqs */
1774 if (intel_crtc == NULL)
1775 return;
1776
1777 spin_lock_irqsave(&dev->event_lock, flags);
1778 work = intel_crtc->unpin_work;
1779
Chris Wilsone7d841c2012-12-03 11:36:30 +00001780 if (work == NULL ||
1781 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1782 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001783 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1784 spin_unlock_irqrestore(&dev->event_lock, flags);
1785 return;
1786 }
1787
1788 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001789 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001790 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001791 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001792 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001793 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001794 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001795 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001796 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001797 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001798 crtc->x * crtc->fb->bits_per_pixel/8);
1799 }
1800
1801 spin_unlock_irqrestore(&dev->event_lock, flags);
1802
1803 if (stall_detected) {
1804 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1805 intel_prepare_page_flip(dev, intel_crtc->plane);
1806 }
1807}
1808
Keith Packard42f52ef2008-10-18 19:39:29 -07001809/* Called from drm generic code, passed 'crtc' which
1810 * we use as a pipe index
1811 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001812static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001813{
1814 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001815 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001816
Chris Wilson5eddb702010-09-11 13:48:45 +01001817 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001818 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001819
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001820 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001821 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001822 i915_enable_pipestat(dev_priv, pipe,
1823 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001824 else
Keith Packard7c463582008-11-04 02:03:27 -08001825 i915_enable_pipestat(dev_priv, pipe,
1826 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001827
1828 /* maintain vblank delivery even in deep C-states */
1829 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001830 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001831 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001832
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001833 return 0;
1834}
1835
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001836static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001837{
1838 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1839 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001840 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1841 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001842
1843 if (!i915_pipe_enabled(dev, pipe))
1844 return -EINVAL;
1845
1846 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001847 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001848 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1849
1850 return 0;
1851}
1852
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001853static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1854{
1855 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1856 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001857 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001858
1859 if (!i915_pipe_enabled(dev, pipe))
1860 return -EINVAL;
1861
1862 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001863 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001864 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001866 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001867 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001868 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001869 i915_enable_pipestat(dev_priv, pipe,
1870 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1872
1873 return 0;
1874}
1875
Keith Packard42f52ef2008-10-18 19:39:29 -07001876/* Called from drm generic code, passed 'crtc' which
1877 * we use as a pipe index
1878 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001879static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001880{
1881 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001882 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001883
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001884 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001885 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001886 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001887
Jesse Barnesf796cf82011-04-07 13:58:17 -07001888 i915_disable_pipestat(dev_priv, pipe,
1889 PIPE_VBLANK_INTERRUPT_ENABLE |
1890 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1891 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1892}
1893
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001894static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001895{
1896 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1897 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001898 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1899 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001900
1901 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001902 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001903 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1904}
1905
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001906static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1907{
1908 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1909 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001910 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001911
1912 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001913 i915_disable_pipestat(dev_priv, pipe,
1914 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001915 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001916 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001917 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001918 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001919 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001920 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001921 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1922}
1923
Chris Wilson893eead2010-10-27 14:44:35 +01001924static u32
1925ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001926{
Chris Wilson893eead2010-10-27 14:44:35 +01001927 return list_entry(ring->request_list.prev,
1928 struct drm_i915_gem_request, list)->seqno;
1929}
1930
Chris Wilson9107e9d2013-06-10 11:20:20 +01001931static bool
1932ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01001933{
Chris Wilson9107e9d2013-06-10 11:20:20 +01001934 return (list_empty(&ring->request_list) ||
1935 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04001936}
1937
Chris Wilson6274f212013-06-10 11:20:21 +01001938static struct intel_ring_buffer *
1939semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02001940{
1941 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01001942 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001943
1944 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1945 if ((ipehr & ~(0x3 << 16)) !=
1946 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01001947 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001948
1949 /* ACTHD is likely pointing to the dword after the actual command,
1950 * so scan backwards until we find the MBOX.
1951 */
Chris Wilson6274f212013-06-10 11:20:21 +01001952 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001953 acthd_min = max((int)acthd - 3 * 4, 0);
1954 do {
1955 cmd = ioread32(ring->virtual_start + acthd);
1956 if (cmd == ipehr)
1957 break;
1958
1959 acthd -= 4;
1960 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01001961 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001962 } while (1);
1963
Chris Wilson6274f212013-06-10 11:20:21 +01001964 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
1965 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02001966}
1967
Chris Wilson6274f212013-06-10 11:20:21 +01001968static int semaphore_passed(struct intel_ring_buffer *ring)
1969{
1970 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1971 struct intel_ring_buffer *signaller;
1972 u32 seqno, ctl;
1973
1974 ring->hangcheck.deadlock = true;
1975
1976 signaller = semaphore_waits_for(ring, &seqno);
1977 if (signaller == NULL || signaller->hangcheck.deadlock)
1978 return -1;
1979
1980 /* cursory check for an unkickable deadlock */
1981 ctl = I915_READ_CTL(signaller);
1982 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
1983 return -1;
1984
1985 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
1986}
1987
1988static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
1989{
1990 struct intel_ring_buffer *ring;
1991 int i;
1992
1993 for_each_ring(ring, dev_priv, i)
1994 ring->hangcheck.deadlock = false;
1995}
1996
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001997static enum intel_ring_hangcheck_action
1998ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001999{
2000 struct drm_device *dev = ring->dev;
2001 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002002 u32 tmp;
2003
Chris Wilson6274f212013-06-10 11:20:21 +01002004 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002005 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002006
Chris Wilson9107e9d2013-06-10 11:20:20 +01002007 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002008 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002009
2010 /* Is the chip hanging on a WAIT_FOR_EVENT?
2011 * If so we can simply poke the RB_WAIT bit
2012 * and break the hang. This should work on
2013 * all but the second generation chipsets.
2014 */
2015 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002016 if (tmp & RING_WAIT) {
2017 DRM_ERROR("Kicking stuck wait on %s\n",
2018 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002019 i915_handle_error(dev, false);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002020 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002021 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002022 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002023
Chris Wilson6274f212013-06-10 11:20:21 +01002024 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2025 switch (semaphore_passed(ring)) {
2026 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002027 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002028 case 1:
2029 DRM_ERROR("Kicking stuck semaphore on %s\n",
2030 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002031 i915_handle_error(dev, false);
Chris Wilson6274f212013-06-10 11:20:21 +01002032 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002033 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002034 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002035 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002036 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002037 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002038
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002039 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002040}
2041
Ben Gamarif65d9422009-09-14 17:48:44 -04002042/**
2043 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002044 * batchbuffers in a long time. We keep track per ring seqno progress and
2045 * if there are no progress, hangcheck score for that ring is increased.
2046 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2047 * we kick the ring. If we see no progress on three subsequent calls
2048 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002049 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002050static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002051{
2052 struct drm_device *dev = (struct drm_device *)data;
2053 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002054 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002055 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002056 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002057 bool stuck[I915_NUM_RINGS] = { 0 };
2058#define BUSY 1
2059#define KICK 5
2060#define HUNG 20
2061#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002062
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002063 if (!i915_enable_hangcheck)
2064 return;
2065
Chris Wilsonb4519512012-05-11 14:29:30 +01002066 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002067 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002068 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002069
Chris Wilson6274f212013-06-10 11:20:21 +01002070 semaphore_clear_deadlocks(dev_priv);
2071
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002072 seqno = ring->get_seqno(ring, false);
2073 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002074
Chris Wilson9107e9d2013-06-10 11:20:20 +01002075 if (ring->hangcheck.seqno == seqno) {
2076 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002077 ring->hangcheck.action = HANGCHECK_IDLE;
2078
Chris Wilson9107e9d2013-06-10 11:20:20 +01002079 if (waitqueue_active(&ring->irq_queue)) {
2080 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002081 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2082 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2083 ring->name);
2084 wake_up_all(&ring->irq_queue);
2085 }
2086 /* Safeguard against driver failure */
2087 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002088 } else
2089 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002090 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002091 /* We always increment the hangcheck score
2092 * if the ring is busy and still processing
2093 * the same request, so that no single request
2094 * can run indefinitely (such as a chain of
2095 * batches). The only time we do not increment
2096 * the hangcheck score on this ring, if this
2097 * ring is in a legitimate wait for another
2098 * ring. In that case the waiting ring is a
2099 * victim and we want to be sure we catch the
2100 * right culprit. Then every time we do kick
2101 * the ring, add a small increment to the
2102 * score so that we can catch a batch that is
2103 * being repeatedly kicked and so responsible
2104 * for stalling the machine.
2105 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002106 ring->hangcheck.action = ring_stuck(ring,
2107 acthd);
2108
2109 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002110 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002111 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002112 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002113 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002114 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002115 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002116 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002117 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002118 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002119 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002120 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002121 stuck[i] = true;
2122 break;
2123 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002124 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002125 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002126 ring->hangcheck.action = HANGCHECK_ACTIVE;
2127
Chris Wilson9107e9d2013-06-10 11:20:20 +01002128 /* Gradually reduce the count so that we catch DoS
2129 * attempts across multiple batches.
2130 */
2131 if (ring->hangcheck.score > 0)
2132 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002133 }
2134
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002135 ring->hangcheck.seqno = seqno;
2136 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002137 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002138 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002139
Mika Kuoppala92cab732013-05-24 17:16:07 +03002140 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002141 if (ring->hangcheck.score > FIRE) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002142 DRM_INFO("%s on %s\n",
2143 stuck[i] ? "stuck" : "no progress",
2144 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002145 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002146 }
2147 }
2148
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002149 if (rings_hung)
2150 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002151
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002152 if (busy_count)
2153 /* Reset timer case chip hangs without another request
2154 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002155 i915_queue_hangcheck(dev);
2156}
2157
2158void i915_queue_hangcheck(struct drm_device *dev)
2159{
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 if (!i915_enable_hangcheck)
2162 return;
2163
2164 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2165 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002166}
2167
Paulo Zanoni91738a92013-06-05 14:21:51 -03002168static void ibx_irq_preinstall(struct drm_device *dev)
2169{
2170 struct drm_i915_private *dev_priv = dev->dev_private;
2171
2172 if (HAS_PCH_NOP(dev))
2173 return;
2174
2175 /* south display irq */
2176 I915_WRITE(SDEIMR, 0xffffffff);
2177 /*
2178 * SDEIER is also touched by the interrupt handler to work around missed
2179 * PCH interrupts. Hence we can't update it after the interrupt handler
2180 * is enabled - instead we unconditionally enable all PCH interrupt
2181 * sources here, but then only unmask them as needed with SDEIMR.
2182 */
2183 I915_WRITE(SDEIER, 0xffffffff);
2184 POSTING_READ(SDEIER);
2185}
2186
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002187static void gen5_gt_irq_preinstall(struct drm_device *dev)
2188{
2189 struct drm_i915_private *dev_priv = dev->dev_private;
2190
2191 /* and GT */
2192 I915_WRITE(GTIMR, 0xffffffff);
2193 I915_WRITE(GTIER, 0x0);
2194 POSTING_READ(GTIER);
2195
2196 if (INTEL_INFO(dev)->gen >= 6) {
2197 /* and PM */
2198 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2199 I915_WRITE(GEN6_PMIER, 0x0);
2200 POSTING_READ(GEN6_PMIER);
2201 }
2202}
2203
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204/* drm_dma.h hooks
2205*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002206static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002207{
2208 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2209
Jesse Barnes46979952011-04-07 13:53:55 -07002210 atomic_set(&dev_priv->irq_received, 0);
2211
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002212 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002213
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002214 I915_WRITE(DEIMR, 0xffffffff);
2215 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002216 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002217
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002218 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002219
Paulo Zanoni91738a92013-06-05 14:21:51 -03002220 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002221}
2222
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002223static void valleyview_irq_preinstall(struct drm_device *dev)
2224{
2225 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2226 int pipe;
2227
2228 atomic_set(&dev_priv->irq_received, 0);
2229
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002230 /* VLV magic */
2231 I915_WRITE(VLV_IMR, 0);
2232 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2233 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2234 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2235
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002236 /* and GT */
2237 I915_WRITE(GTIIR, I915_READ(GTIIR));
2238 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002239
2240 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002241
2242 I915_WRITE(DPINVGTT, 0xff);
2243
2244 I915_WRITE(PORT_HOTPLUG_EN, 0);
2245 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2246 for_each_pipe(pipe)
2247 I915_WRITE(PIPESTAT(pipe), 0xffff);
2248 I915_WRITE(VLV_IIR, 0xffffffff);
2249 I915_WRITE(VLV_IMR, 0xffffffff);
2250 I915_WRITE(VLV_IER, 0x0);
2251 POSTING_READ(VLV_IER);
2252}
2253
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002254static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002255{
2256 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002257 struct drm_mode_config *mode_config = &dev->mode_config;
2258 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002259 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002260
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002261 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002262 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002263 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002264 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002265 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002266 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002267 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002268 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002269 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002270 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002271 }
2272
Daniel Vetterfee884e2013-07-04 23:35:21 +02002273 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002274
2275 /*
2276 * Enable digital hotplug on the PCH, and configure the DP short pulse
2277 * duration to 2ms (which is the minimum in the Display Port spec)
2278 *
2279 * This register is the same on all known PCH chips.
2280 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002281 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2282 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2283 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2284 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2285 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2286 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2287}
2288
Paulo Zanonid46da432013-02-08 17:35:15 -02002289static void ibx_irq_postinstall(struct drm_device *dev)
2290{
2291 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002292 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002293
Daniel Vetter692a04c2013-05-29 21:43:05 +02002294 if (HAS_PCH_NOP(dev))
2295 return;
2296
Paulo Zanoni86642812013-04-12 17:57:57 -03002297 if (HAS_PCH_IBX(dev)) {
2298 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002299 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002300 } else {
2301 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2302
2303 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2304 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002305
Paulo Zanonid46da432013-02-08 17:35:15 -02002306 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2307 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002308}
2309
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002310static void gen5_gt_irq_postinstall(struct drm_device *dev)
2311{
2312 struct drm_i915_private *dev_priv = dev->dev_private;
2313 u32 pm_irqs, gt_irqs;
2314
2315 pm_irqs = gt_irqs = 0;
2316
2317 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002318 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002319 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002320 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2321 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002322 }
2323
2324 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2325 if (IS_GEN5(dev)) {
2326 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2327 ILK_BSD_USER_INTERRUPT;
2328 } else {
2329 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2330 }
2331
2332 I915_WRITE(GTIIR, I915_READ(GTIIR));
2333 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2334 I915_WRITE(GTIER, gt_irqs);
2335 POSTING_READ(GTIER);
2336
2337 if (INTEL_INFO(dev)->gen >= 6) {
2338 pm_irqs |= GEN6_PM_RPS_EVENTS;
2339
2340 if (HAS_VEBOX(dev))
2341 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2342
Paulo Zanoni605cd252013-08-06 18:57:15 -03002343 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002344 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002345 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002346 I915_WRITE(GEN6_PMIER, pm_irqs);
2347 POSTING_READ(GEN6_PMIER);
2348 }
2349}
2350
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002351static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002352{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002353 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002354 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002355 u32 display_mask, extra_mask;
2356
2357 if (INTEL_INFO(dev)->gen >= 7) {
2358 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2359 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2360 DE_PLANEB_FLIP_DONE_IVB |
2361 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2362 DE_ERR_INT_IVB);
2363 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2364 DE_PIPEA_VBLANK_IVB);
2365
2366 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2367 } else {
2368 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2369 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2370 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2371 DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
2372 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2373 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002374
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002375 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002376
2377 /* should always can generate irq */
2378 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002379 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002380 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002381 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002382
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002383 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002384
Paulo Zanonid46da432013-02-08 17:35:15 -02002385 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002386
Jesse Barnesf97108d2010-01-29 11:27:07 -08002387 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002388 /* Enable PCU event interrupts
2389 *
2390 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002391 * setup is guaranteed to run in single-threaded context. But we
2392 * need it to make the assert_spin_locked happy. */
2393 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002394 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002395 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002396 }
2397
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002398 return 0;
2399}
2400
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002401static int valleyview_irq_postinstall(struct drm_device *dev)
2402{
2403 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002404 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002405 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002406 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002407
2408 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002409 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2410 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2411 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002412 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2413
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002414 /*
2415 *Leave vblank interrupts masked initially. enable/disable will
2416 * toggle them based on usage.
2417 */
2418 dev_priv->irq_mask = (~enable_mask) |
2419 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2420 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002421
Daniel Vetter20afbda2012-12-11 14:05:07 +01002422 I915_WRITE(PORT_HOTPLUG_EN, 0);
2423 POSTING_READ(PORT_HOTPLUG_EN);
2424
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002425 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2426 I915_WRITE(VLV_IER, enable_mask);
2427 I915_WRITE(VLV_IIR, 0xffffffff);
2428 I915_WRITE(PIPESTAT(0), 0xffff);
2429 I915_WRITE(PIPESTAT(1), 0xffff);
2430 POSTING_READ(VLV_IER);
2431
Daniel Vetterb79480b2013-06-27 17:52:10 +02002432 /* Interrupt setup is already guaranteed to be single-threaded, this is
2433 * just to make the assert_spin_locked check happy. */
2434 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002435 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002436 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002437 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002438 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002439
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002440 I915_WRITE(VLV_IIR, 0xffffffff);
2441 I915_WRITE(VLV_IIR, 0xffffffff);
2442
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002443 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002444
2445 /* ack & enable invalid PTE error interrupts */
2446#if 0 /* FIXME: add support to irq handler for checking these bits */
2447 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2448 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2449#endif
2450
2451 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002452
2453 return 0;
2454}
2455
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002456static void valleyview_irq_uninstall(struct drm_device *dev)
2457{
2458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2459 int pipe;
2460
2461 if (!dev_priv)
2462 return;
2463
Egbert Eichac4c16c2013-04-16 13:36:58 +02002464 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2465
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002466 for_each_pipe(pipe)
2467 I915_WRITE(PIPESTAT(pipe), 0xffff);
2468
2469 I915_WRITE(HWSTAM, 0xffffffff);
2470 I915_WRITE(PORT_HOTPLUG_EN, 0);
2471 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2472 for_each_pipe(pipe)
2473 I915_WRITE(PIPESTAT(pipe), 0xffff);
2474 I915_WRITE(VLV_IIR, 0xffffffff);
2475 I915_WRITE(VLV_IMR, 0xffffffff);
2476 I915_WRITE(VLV_IER, 0x0);
2477 POSTING_READ(VLV_IER);
2478}
2479
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002480static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002481{
2482 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002483
2484 if (!dev_priv)
2485 return;
2486
Egbert Eichac4c16c2013-04-16 13:36:58 +02002487 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2488
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002489 I915_WRITE(HWSTAM, 0xffffffff);
2490
2491 I915_WRITE(DEIMR, 0xffffffff);
2492 I915_WRITE(DEIER, 0x0);
2493 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002494 if (IS_GEN7(dev))
2495 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002496
2497 I915_WRITE(GTIMR, 0xffffffff);
2498 I915_WRITE(GTIER, 0x0);
2499 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002500
Ben Widawskyab5c6082013-04-05 13:12:41 -07002501 if (HAS_PCH_NOP(dev))
2502 return;
2503
Keith Packard192aac1f2011-09-20 10:12:44 -07002504 I915_WRITE(SDEIMR, 0xffffffff);
2505 I915_WRITE(SDEIER, 0x0);
2506 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002507 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2508 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002509}
2510
Chris Wilsonc2798b12012-04-22 21:13:57 +01002511static void i8xx_irq_preinstall(struct drm_device * dev)
2512{
2513 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2514 int pipe;
2515
2516 atomic_set(&dev_priv->irq_received, 0);
2517
2518 for_each_pipe(pipe)
2519 I915_WRITE(PIPESTAT(pipe), 0);
2520 I915_WRITE16(IMR, 0xffff);
2521 I915_WRITE16(IER, 0x0);
2522 POSTING_READ16(IER);
2523}
2524
2525static int i8xx_irq_postinstall(struct drm_device *dev)
2526{
2527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2528
Chris Wilsonc2798b12012-04-22 21:13:57 +01002529 I915_WRITE16(EMR,
2530 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2531
2532 /* Unmask the interrupts that we always want on. */
2533 dev_priv->irq_mask =
2534 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2535 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2536 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2537 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2538 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2539 I915_WRITE16(IMR, dev_priv->irq_mask);
2540
2541 I915_WRITE16(IER,
2542 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2543 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2544 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2545 I915_USER_INTERRUPT);
2546 POSTING_READ16(IER);
2547
2548 return 0;
2549}
2550
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002551/*
2552 * Returns true when a page flip has completed.
2553 */
2554static bool i8xx_handle_vblank(struct drm_device *dev,
2555 int pipe, u16 iir)
2556{
2557 drm_i915_private_t *dev_priv = dev->dev_private;
2558 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2559
2560 if (!drm_handle_vblank(dev, pipe))
2561 return false;
2562
2563 if ((iir & flip_pending) == 0)
2564 return false;
2565
2566 intel_prepare_page_flip(dev, pipe);
2567
2568 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2569 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2570 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2571 * the flip is completed (no longer pending). Since this doesn't raise
2572 * an interrupt per se, we watch for the change at vblank.
2573 */
2574 if (I915_READ16(ISR) & flip_pending)
2575 return false;
2576
2577 intel_finish_page_flip(dev, pipe);
2578
2579 return true;
2580}
2581
Daniel Vetterff1f5252012-10-02 15:10:55 +02002582static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002583{
2584 struct drm_device *dev = (struct drm_device *) arg;
2585 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002586 u16 iir, new_iir;
2587 u32 pipe_stats[2];
2588 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002589 int pipe;
2590 u16 flip_mask =
2591 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2592 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2593
2594 atomic_inc(&dev_priv->irq_received);
2595
2596 iir = I915_READ16(IIR);
2597 if (iir == 0)
2598 return IRQ_NONE;
2599
2600 while (iir & ~flip_mask) {
2601 /* Can't rely on pipestat interrupt bit in iir as it might
2602 * have been cleared after the pipestat interrupt was received.
2603 * It doesn't set the bit in iir again, but it still produces
2604 * interrupts (for non-MSI).
2605 */
2606 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2607 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2608 i915_handle_error(dev, false);
2609
2610 for_each_pipe(pipe) {
2611 int reg = PIPESTAT(pipe);
2612 pipe_stats[pipe] = I915_READ(reg);
2613
2614 /*
2615 * Clear the PIPE*STAT regs before the IIR
2616 */
2617 if (pipe_stats[pipe] & 0x8000ffff) {
2618 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2619 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2620 pipe_name(pipe));
2621 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002622 }
2623 }
2624 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2625
2626 I915_WRITE16(IIR, iir & ~flip_mask);
2627 new_iir = I915_READ16(IIR); /* Flush posted writes */
2628
Daniel Vetterd05c6172012-04-26 23:28:09 +02002629 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002630
2631 if (iir & I915_USER_INTERRUPT)
2632 notify_ring(dev, &dev_priv->ring[RCS]);
2633
2634 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002635 i8xx_handle_vblank(dev, 0, iir))
2636 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002637
2638 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002639 i8xx_handle_vblank(dev, 1, iir))
2640 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002641
2642 iir = new_iir;
2643 }
2644
2645 return IRQ_HANDLED;
2646}
2647
2648static void i8xx_irq_uninstall(struct drm_device * dev)
2649{
2650 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2651 int pipe;
2652
Chris Wilsonc2798b12012-04-22 21:13:57 +01002653 for_each_pipe(pipe) {
2654 /* Clear enable bits; then clear status bits */
2655 I915_WRITE(PIPESTAT(pipe), 0);
2656 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2657 }
2658 I915_WRITE16(IMR, 0xffff);
2659 I915_WRITE16(IER, 0x0);
2660 I915_WRITE16(IIR, I915_READ16(IIR));
2661}
2662
Chris Wilsona266c7d2012-04-24 22:59:44 +01002663static void i915_irq_preinstall(struct drm_device * dev)
2664{
2665 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2666 int pipe;
2667
2668 atomic_set(&dev_priv->irq_received, 0);
2669
2670 if (I915_HAS_HOTPLUG(dev)) {
2671 I915_WRITE(PORT_HOTPLUG_EN, 0);
2672 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2673 }
2674
Chris Wilson00d98eb2012-04-24 22:59:48 +01002675 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002676 for_each_pipe(pipe)
2677 I915_WRITE(PIPESTAT(pipe), 0);
2678 I915_WRITE(IMR, 0xffffffff);
2679 I915_WRITE(IER, 0x0);
2680 POSTING_READ(IER);
2681}
2682
2683static int i915_irq_postinstall(struct drm_device *dev)
2684{
2685 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002686 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002687
Chris Wilson38bde182012-04-24 22:59:50 +01002688 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2689
2690 /* Unmask the interrupts that we always want on. */
2691 dev_priv->irq_mask =
2692 ~(I915_ASLE_INTERRUPT |
2693 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2694 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2695 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2696 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2697 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2698
2699 enable_mask =
2700 I915_ASLE_INTERRUPT |
2701 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2702 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2703 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2704 I915_USER_INTERRUPT;
2705
Chris Wilsona266c7d2012-04-24 22:59:44 +01002706 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002707 I915_WRITE(PORT_HOTPLUG_EN, 0);
2708 POSTING_READ(PORT_HOTPLUG_EN);
2709
Chris Wilsona266c7d2012-04-24 22:59:44 +01002710 /* Enable in IER... */
2711 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2712 /* and unmask in IMR */
2713 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2714 }
2715
Chris Wilsona266c7d2012-04-24 22:59:44 +01002716 I915_WRITE(IMR, dev_priv->irq_mask);
2717 I915_WRITE(IER, enable_mask);
2718 POSTING_READ(IER);
2719
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002720 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002721
2722 return 0;
2723}
2724
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002725/*
2726 * Returns true when a page flip has completed.
2727 */
2728static bool i915_handle_vblank(struct drm_device *dev,
2729 int plane, int pipe, u32 iir)
2730{
2731 drm_i915_private_t *dev_priv = dev->dev_private;
2732 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2733
2734 if (!drm_handle_vblank(dev, pipe))
2735 return false;
2736
2737 if ((iir & flip_pending) == 0)
2738 return false;
2739
2740 intel_prepare_page_flip(dev, plane);
2741
2742 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2743 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2744 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2745 * the flip is completed (no longer pending). Since this doesn't raise
2746 * an interrupt per se, we watch for the change at vblank.
2747 */
2748 if (I915_READ(ISR) & flip_pending)
2749 return false;
2750
2751 intel_finish_page_flip(dev, pipe);
2752
2753 return true;
2754}
2755
Daniel Vetterff1f5252012-10-02 15:10:55 +02002756static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002757{
2758 struct drm_device *dev = (struct drm_device *) arg;
2759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002760 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002761 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002762 u32 flip_mask =
2763 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2764 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002765 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002766
2767 atomic_inc(&dev_priv->irq_received);
2768
2769 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002770 do {
2771 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002772 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002773
2774 /* Can't rely on pipestat interrupt bit in iir as it might
2775 * have been cleared after the pipestat interrupt was received.
2776 * It doesn't set the bit in iir again, but it still produces
2777 * interrupts (for non-MSI).
2778 */
2779 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2780 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2781 i915_handle_error(dev, false);
2782
2783 for_each_pipe(pipe) {
2784 int reg = PIPESTAT(pipe);
2785 pipe_stats[pipe] = I915_READ(reg);
2786
Chris Wilson38bde182012-04-24 22:59:50 +01002787 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002788 if (pipe_stats[pipe] & 0x8000ffff) {
2789 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2790 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2791 pipe_name(pipe));
2792 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002793 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002794 }
2795 }
2796 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2797
2798 if (!irq_received)
2799 break;
2800
Chris Wilsona266c7d2012-04-24 22:59:44 +01002801 /* Consume port. Then clear IIR or we'll miss events */
2802 if ((I915_HAS_HOTPLUG(dev)) &&
2803 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2804 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002805 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002806
2807 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2808 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002809
2810 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2811
Chris Wilsona266c7d2012-04-24 22:59:44 +01002812 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002813 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002814 }
2815
Chris Wilson38bde182012-04-24 22:59:50 +01002816 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002817 new_iir = I915_READ(IIR); /* Flush posted writes */
2818
Chris Wilsona266c7d2012-04-24 22:59:44 +01002819 if (iir & I915_USER_INTERRUPT)
2820 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002821
Chris Wilsona266c7d2012-04-24 22:59:44 +01002822 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002823 int plane = pipe;
2824 if (IS_MOBILE(dev))
2825 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002826
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002827 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2828 i915_handle_vblank(dev, plane, pipe, iir))
2829 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002830
2831 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2832 blc_event = true;
2833 }
2834
Chris Wilsona266c7d2012-04-24 22:59:44 +01002835 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2836 intel_opregion_asle_intr(dev);
2837
2838 /* With MSI, interrupts are only generated when iir
2839 * transitions from zero to nonzero. If another bit got
2840 * set while we were handling the existing iir bits, then
2841 * we would never get another interrupt.
2842 *
2843 * This is fine on non-MSI as well, as if we hit this path
2844 * we avoid exiting the interrupt handler only to generate
2845 * another one.
2846 *
2847 * Note that for MSI this could cause a stray interrupt report
2848 * if an interrupt landed in the time between writing IIR and
2849 * the posting read. This should be rare enough to never
2850 * trigger the 99% of 100,000 interrupts test for disabling
2851 * stray interrupts.
2852 */
Chris Wilson38bde182012-04-24 22:59:50 +01002853 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002854 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002855 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002856
Daniel Vetterd05c6172012-04-26 23:28:09 +02002857 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002858
Chris Wilsona266c7d2012-04-24 22:59:44 +01002859 return ret;
2860}
2861
2862static void i915_irq_uninstall(struct drm_device * dev)
2863{
2864 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2865 int pipe;
2866
Egbert Eichac4c16c2013-04-16 13:36:58 +02002867 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2868
Chris Wilsona266c7d2012-04-24 22:59:44 +01002869 if (I915_HAS_HOTPLUG(dev)) {
2870 I915_WRITE(PORT_HOTPLUG_EN, 0);
2871 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2872 }
2873
Chris Wilson00d98eb2012-04-24 22:59:48 +01002874 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002875 for_each_pipe(pipe) {
2876 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002877 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002878 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2879 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002880 I915_WRITE(IMR, 0xffffffff);
2881 I915_WRITE(IER, 0x0);
2882
Chris Wilsona266c7d2012-04-24 22:59:44 +01002883 I915_WRITE(IIR, I915_READ(IIR));
2884}
2885
2886static void i965_irq_preinstall(struct drm_device * dev)
2887{
2888 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2889 int pipe;
2890
2891 atomic_set(&dev_priv->irq_received, 0);
2892
Chris Wilsonadca4732012-05-11 18:01:31 +01002893 I915_WRITE(PORT_HOTPLUG_EN, 0);
2894 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002895
2896 I915_WRITE(HWSTAM, 0xeffe);
2897 for_each_pipe(pipe)
2898 I915_WRITE(PIPESTAT(pipe), 0);
2899 I915_WRITE(IMR, 0xffffffff);
2900 I915_WRITE(IER, 0x0);
2901 POSTING_READ(IER);
2902}
2903
2904static int i965_irq_postinstall(struct drm_device *dev)
2905{
2906 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002907 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002908 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002909 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002910
Chris Wilsona266c7d2012-04-24 22:59:44 +01002911 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002912 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002913 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002914 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2915 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2916 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2917 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2918 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2919
2920 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002921 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2922 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002923 enable_mask |= I915_USER_INTERRUPT;
2924
2925 if (IS_G4X(dev))
2926 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002927
Daniel Vetterb79480b2013-06-27 17:52:10 +02002928 /* Interrupt setup is already guaranteed to be single-threaded, this is
2929 * just to make the assert_spin_locked check happy. */
2930 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002931 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002932 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002933
Chris Wilsona266c7d2012-04-24 22:59:44 +01002934 /*
2935 * Enable some error detection, note the instruction error mask
2936 * bit is reserved, so we leave it masked.
2937 */
2938 if (IS_G4X(dev)) {
2939 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2940 GM45_ERROR_MEM_PRIV |
2941 GM45_ERROR_CP_PRIV |
2942 I915_ERROR_MEMORY_REFRESH);
2943 } else {
2944 error_mask = ~(I915_ERROR_PAGE_TABLE |
2945 I915_ERROR_MEMORY_REFRESH);
2946 }
2947 I915_WRITE(EMR, error_mask);
2948
2949 I915_WRITE(IMR, dev_priv->irq_mask);
2950 I915_WRITE(IER, enable_mask);
2951 POSTING_READ(IER);
2952
Daniel Vetter20afbda2012-12-11 14:05:07 +01002953 I915_WRITE(PORT_HOTPLUG_EN, 0);
2954 POSTING_READ(PORT_HOTPLUG_EN);
2955
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002956 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002957
2958 return 0;
2959}
2960
Egbert Eichbac56d52013-02-25 12:06:51 -05002961static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002962{
2963 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002964 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002965 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002966 u32 hotplug_en;
2967
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02002968 assert_spin_locked(&dev_priv->irq_lock);
2969
Egbert Eichbac56d52013-02-25 12:06:51 -05002970 if (I915_HAS_HOTPLUG(dev)) {
2971 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2972 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2973 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002974 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002975 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2976 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2977 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002978 /* Programming the CRT detection parameters tends
2979 to generate a spurious hotplug event about three
2980 seconds later. So just do it once.
2981 */
2982 if (IS_G4X(dev))
2983 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002984 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002985 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002986
Egbert Eichbac56d52013-02-25 12:06:51 -05002987 /* Ignore TV since it's buggy */
2988 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2989 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002990}
2991
Daniel Vetterff1f5252012-10-02 15:10:55 +02002992static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002993{
2994 struct drm_device *dev = (struct drm_device *) arg;
2995 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002996 u32 iir, new_iir;
2997 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002998 unsigned long irqflags;
2999 int irq_received;
3000 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003001 u32 flip_mask =
3002 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3003 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003004
3005 atomic_inc(&dev_priv->irq_received);
3006
3007 iir = I915_READ(IIR);
3008
Chris Wilsona266c7d2012-04-24 22:59:44 +01003009 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003010 bool blc_event = false;
3011
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003012 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003013
3014 /* Can't rely on pipestat interrupt bit in iir as it might
3015 * have been cleared after the pipestat interrupt was received.
3016 * It doesn't set the bit in iir again, but it still produces
3017 * interrupts (for non-MSI).
3018 */
3019 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3020 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3021 i915_handle_error(dev, false);
3022
3023 for_each_pipe(pipe) {
3024 int reg = PIPESTAT(pipe);
3025 pipe_stats[pipe] = I915_READ(reg);
3026
3027 /*
3028 * Clear the PIPE*STAT regs before the IIR
3029 */
3030 if (pipe_stats[pipe] & 0x8000ffff) {
3031 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3032 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3033 pipe_name(pipe));
3034 I915_WRITE(reg, pipe_stats[pipe]);
3035 irq_received = 1;
3036 }
3037 }
3038 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3039
3040 if (!irq_received)
3041 break;
3042
3043 ret = IRQ_HANDLED;
3044
3045 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003046 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003047 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003048 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3049 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003050 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003051
3052 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3053 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003054
3055 intel_hpd_irq_handler(dev, hotplug_trigger,
3056 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3057
Chris Wilsona266c7d2012-04-24 22:59:44 +01003058 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3059 I915_READ(PORT_HOTPLUG_STAT);
3060 }
3061
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003062 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003063 new_iir = I915_READ(IIR); /* Flush posted writes */
3064
Chris Wilsona266c7d2012-04-24 22:59:44 +01003065 if (iir & I915_USER_INTERRUPT)
3066 notify_ring(dev, &dev_priv->ring[RCS]);
3067 if (iir & I915_BSD_USER_INTERRUPT)
3068 notify_ring(dev, &dev_priv->ring[VCS]);
3069
Chris Wilsona266c7d2012-04-24 22:59:44 +01003070 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003071 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003072 i915_handle_vblank(dev, pipe, pipe, iir))
3073 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003074
3075 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3076 blc_event = true;
3077 }
3078
3079
3080 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3081 intel_opregion_asle_intr(dev);
3082
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003083 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3084 gmbus_irq_handler(dev);
3085
Chris Wilsona266c7d2012-04-24 22:59:44 +01003086 /* With MSI, interrupts are only generated when iir
3087 * transitions from zero to nonzero. If another bit got
3088 * set while we were handling the existing iir bits, then
3089 * we would never get another interrupt.
3090 *
3091 * This is fine on non-MSI as well, as if we hit this path
3092 * we avoid exiting the interrupt handler only to generate
3093 * another one.
3094 *
3095 * Note that for MSI this could cause a stray interrupt report
3096 * if an interrupt landed in the time between writing IIR and
3097 * the posting read. This should be rare enough to never
3098 * trigger the 99% of 100,000 interrupts test for disabling
3099 * stray interrupts.
3100 */
3101 iir = new_iir;
3102 }
3103
Daniel Vetterd05c6172012-04-26 23:28:09 +02003104 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003105
Chris Wilsona266c7d2012-04-24 22:59:44 +01003106 return ret;
3107}
3108
3109static void i965_irq_uninstall(struct drm_device * dev)
3110{
3111 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3112 int pipe;
3113
3114 if (!dev_priv)
3115 return;
3116
Egbert Eichac4c16c2013-04-16 13:36:58 +02003117 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3118
Chris Wilsonadca4732012-05-11 18:01:31 +01003119 I915_WRITE(PORT_HOTPLUG_EN, 0);
3120 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003121
3122 I915_WRITE(HWSTAM, 0xffffffff);
3123 for_each_pipe(pipe)
3124 I915_WRITE(PIPESTAT(pipe), 0);
3125 I915_WRITE(IMR, 0xffffffff);
3126 I915_WRITE(IER, 0x0);
3127
3128 for_each_pipe(pipe)
3129 I915_WRITE(PIPESTAT(pipe),
3130 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3131 I915_WRITE(IIR, I915_READ(IIR));
3132}
3133
Egbert Eichac4c16c2013-04-16 13:36:58 +02003134static void i915_reenable_hotplug_timer_func(unsigned long data)
3135{
3136 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3137 struct drm_device *dev = dev_priv->dev;
3138 struct drm_mode_config *mode_config = &dev->mode_config;
3139 unsigned long irqflags;
3140 int i;
3141
3142 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3143 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3144 struct drm_connector *connector;
3145
3146 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3147 continue;
3148
3149 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3150
3151 list_for_each_entry(connector, &mode_config->connector_list, head) {
3152 struct intel_connector *intel_connector = to_intel_connector(connector);
3153
3154 if (intel_connector->encoder->hpd_pin == i) {
3155 if (connector->polled != intel_connector->polled)
3156 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3157 drm_get_connector_name(connector));
3158 connector->polled = intel_connector->polled;
3159 if (!connector->polled)
3160 connector->polled = DRM_CONNECTOR_POLL_HPD;
3161 }
3162 }
3163 }
3164 if (dev_priv->display.hpd_irq_setup)
3165 dev_priv->display.hpd_irq_setup(dev);
3166 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3167}
3168
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003169void intel_irq_init(struct drm_device *dev)
3170{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003171 struct drm_i915_private *dev_priv = dev->dev_private;
3172
3173 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003174 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003175 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003176 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003177
Daniel Vetter99584db2012-11-14 17:14:04 +01003178 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3179 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003180 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003181 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3182 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003183
Tomas Janousek97a19a22012-12-08 13:48:13 +01003184 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003185
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003186 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003187 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3188 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03003189 } else {
3190 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3191 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003192 }
3193
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003194 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07003195 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003196 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3197 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003198
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003199 if (IS_VALLEYVIEW(dev)) {
3200 dev->driver->irq_handler = valleyview_irq_handler;
3201 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3202 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3203 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3204 dev->driver->enable_vblank = valleyview_enable_vblank;
3205 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003206 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003207 } else if (HAS_PCH_SPLIT(dev)) {
3208 dev->driver->irq_handler = ironlake_irq_handler;
3209 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3210 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3211 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3212 dev->driver->enable_vblank = ironlake_enable_vblank;
3213 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003214 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003215 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003216 if (INTEL_INFO(dev)->gen == 2) {
3217 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3218 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3219 dev->driver->irq_handler = i8xx_irq_handler;
3220 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003221 } else if (INTEL_INFO(dev)->gen == 3) {
3222 dev->driver->irq_preinstall = i915_irq_preinstall;
3223 dev->driver->irq_postinstall = i915_irq_postinstall;
3224 dev->driver->irq_uninstall = i915_irq_uninstall;
3225 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003226 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003227 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003228 dev->driver->irq_preinstall = i965_irq_preinstall;
3229 dev->driver->irq_postinstall = i965_irq_postinstall;
3230 dev->driver->irq_uninstall = i965_irq_uninstall;
3231 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003232 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003233 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003234 dev->driver->enable_vblank = i915_enable_vblank;
3235 dev->driver->disable_vblank = i915_disable_vblank;
3236 }
3237}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003238
3239void intel_hpd_init(struct drm_device *dev)
3240{
3241 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003242 struct drm_mode_config *mode_config = &dev->mode_config;
3243 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003244 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003245 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003246
Egbert Eich821450c2013-04-16 13:36:55 +02003247 for (i = 1; i < HPD_NUM_PINS; i++) {
3248 dev_priv->hpd_stats[i].hpd_cnt = 0;
3249 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3250 }
3251 list_for_each_entry(connector, &mode_config->connector_list, head) {
3252 struct intel_connector *intel_connector = to_intel_connector(connector);
3253 connector->polled = intel_connector->polled;
3254 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3255 connector->polled = DRM_CONNECTOR_POLL_HPD;
3256 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003257
3258 /* Interrupt setup is already guaranteed to be single-threaded, this is
3259 * just to make the assert_spin_locked checks happy. */
3260 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003261 if (dev_priv->display.hpd_irq_setup)
3262 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003263 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003264}
Paulo Zanonic67a4702013-08-19 13:18:09 -03003265
3266/* Disable interrupts so we can allow Package C8+. */
3267void hsw_pc8_disable_interrupts(struct drm_device *dev)
3268{
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 unsigned long irqflags;
3271
3272 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3273
3274 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3275 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3276 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3277 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3278 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3279
3280 ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3281 ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3282 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3283 snb_disable_pm_irq(dev_priv, 0xffffffff);
3284
3285 dev_priv->pc8.irqs_disabled = true;
3286
3287 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3288}
3289
3290/* Restore interrupts so we can recover from Package C8+. */
3291void hsw_pc8_restore_interrupts(struct drm_device *dev)
3292{
3293 struct drm_i915_private *dev_priv = dev->dev_private;
3294 unsigned long irqflags;
3295 uint32_t val, expected;
3296
3297 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3298
3299 val = I915_READ(DEIMR);
3300 expected = ~DE_PCH_EVENT_IVB;
3301 WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3302
3303 val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3304 expected = ~SDE_HOTPLUG_MASK_CPT;
3305 WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3306 val, expected);
3307
3308 val = I915_READ(GTIMR);
3309 expected = 0xffffffff;
3310 WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3311
3312 val = I915_READ(GEN6_PMIMR);
3313 expected = 0xffffffff;
3314 WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3315 expected);
3316
3317 dev_priv->pc8.irqs_disabled = false;
3318
3319 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3320 ibx_enable_display_interrupt(dev_priv,
3321 ~dev_priv->pc8.regsave.sdeimr &
3322 ~SDE_HOTPLUG_MASK_CPT);
3323 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3324 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3325 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3326
3327 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3328}