blob: 45e1f447bc794c677a8e83830fd318585c2d7f7e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000101extern int radeon_runtime_pm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102
103/*
104 * Copy from radeon_drv.h so we don't have to include both and have conflicting
105 * symbol;
106 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
108#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100109/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200110#define RADEON_IB_POOL_SIZE 16
111#define RADEON_DEBUGFS_MAX_COMPONENTS 32
112#define RADEONFB_CONN_LIMIT 4
113#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114
Alex Deucher1b370782011-11-17 20:13:28 -0500115/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200116#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200117
118/* fence seq are set to this number when signaled */
119#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* internal ring indices */
122/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500124
125/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200126#define CAYMAN_RING_TYPE_CP1_INDEX 1
127#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500128
Alex Deucher4d756582012-09-27 15:08:35 -0400129/* R600+ has an async dma ring */
130#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500131/* cayman add a second async dma ring */
132#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400133
Christian Königf2ba57b2013-04-08 12:41:29 +0200134/* R600+ */
135#define R600_RING_TYPE_UVD_INDEX 5
136
Jerome Glisse721604a2012-01-05 22:11:05 -0500137/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200138#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200139#define RADEON_VA_RESERVED_SIZE (8 << 20)
140#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500141
Alex Deucherec46c762013-01-03 12:07:30 -0500142/* reset flags */
143#define RADEON_RESET_GFX (1 << 0)
144#define RADEON_RESET_COMPUTE (1 << 1)
145#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500146#define RADEON_RESET_CP (1 << 3)
147#define RADEON_RESET_GRBM (1 << 4)
148#define RADEON_RESET_DMA1 (1 << 5)
149#define RADEON_RESET_RLC (1 << 6)
150#define RADEON_RESET_SEM (1 << 7)
151#define RADEON_RESET_IH (1 << 8)
152#define RADEON_RESET_VMC (1 << 9)
153#define RADEON_RESET_MC (1 << 10)
154#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500155
Alex Deucher22c775c2013-07-23 09:41:05 -0400156/* CG block flags */
157#define RADEON_CG_BLOCK_GFX (1 << 0)
158#define RADEON_CG_BLOCK_MC (1 << 1)
159#define RADEON_CG_BLOCK_SDMA (1 << 2)
160#define RADEON_CG_BLOCK_UVD (1 << 3)
161#define RADEON_CG_BLOCK_VCE (1 << 4)
162#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400163#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400164
Alex Deucher64d8a722013-08-08 16:31:25 -0400165/* CG flags */
166#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
167#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
168#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
169#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
170#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
171#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
172#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
173#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
174#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
175#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
176#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
177#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
178#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
179#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
180#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
181#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
182#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
183
184/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400185#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400186#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
187#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
188#define RADEON_PG_SUPPORT_UVD (1 << 3)
189#define RADEON_PG_SUPPORT_VCE (1 << 4)
190#define RADEON_PG_SUPPORT_CP (1 << 5)
191#define RADEON_PG_SUPPORT_GDS (1 << 6)
192#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
193#define RADEON_PG_SUPPORT_SDMA (1 << 8)
194#define RADEON_PG_SUPPORT_ACP (1 << 9)
195#define RADEON_PG_SUPPORT_SAMU (1 << 10)
196
Alex Deucher9e05fa12013-01-24 10:06:33 -0500197/* max cursor sizes (in pixels) */
198#define CURSOR_WIDTH 64
199#define CURSOR_HEIGHT 64
200
201#define CIK_CURSOR_WIDTH 128
202#define CIK_CURSOR_HEIGHT 128
203
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204/*
205 * Errata workarounds.
206 */
207enum radeon_pll_errata {
208 CHIP_ERRATA_R300_CG = 0x00000001,
209 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
210 CHIP_ERRATA_PLL_DELAY = 0x00000004
211};
212
213
214struct radeon_device;
215
216
217/*
218 * BIOS.
219 */
220bool radeon_get_bios(struct radeon_device *rdev);
221
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500222/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000223 * Dummy page
224 */
225struct radeon_dummy_page {
226 struct page *page;
227 dma_addr_t addr;
228};
229int radeon_dummy_page_init(struct radeon_device *rdev);
230void radeon_dummy_page_fini(struct radeon_device *rdev);
231
232
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233/*
234 * Clocks
235 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236struct radeon_clock {
237 struct radeon_pll p1pll;
238 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500239 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 struct radeon_pll spll;
241 struct radeon_pll mpll;
242 /* 10 Khz units */
243 uint32_t default_mclk;
244 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500245 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400246 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500247 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400248 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249};
250
Rafał Miłecki74338742009-11-03 00:53:02 +0100251/*
252 * Power management
253 */
254int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500255void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100256void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400257void radeon_pm_suspend(struct radeon_device *rdev);
258void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500259void radeon_combios_get_power_modes(struct radeon_device *rdev);
260void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200261int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
262 u8 clock_type,
263 u32 clock,
264 bool strobe_mode,
265 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500266int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
267 u32 clock,
268 bool strobe_mode,
269 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400270void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400271int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
272 u16 voltage_level, u8 voltage_type,
273 u32 *gpio_value, u32 *gpio_mask);
274void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
275 u32 eng_clock, u32 mem_clock);
276int radeon_atom_get_voltage_step(struct radeon_device *rdev,
277 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400278int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
279 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500280int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
281 u16 *voltage,
282 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400283int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
284 u16 *leakage_id);
285int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
286 u16 *vddc, u16 *vddci,
287 u16 virtual_voltage_id,
288 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400289int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
290 u8 voltage_type,
291 u16 nominal_voltage,
292 u16 *true_voltage);
293int radeon_atom_get_min_voltage(struct radeon_device *rdev,
294 u8 voltage_type, u16 *min_voltage);
295int radeon_atom_get_max_voltage(struct radeon_device *rdev,
296 u8 voltage_type, u16 *max_voltage);
297int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500298 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400299 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500300bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
301 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400302void radeon_atom_update_memory_dll(struct radeon_device *rdev,
303 u32 mem_clock);
304void radeon_atom_set_ac_timing(struct radeon_device *rdev,
305 u32 mem_clock);
306int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
307 u8 module_index,
308 struct atom_mc_reg_table *reg_table);
309int radeon_atom_get_memory_info(struct radeon_device *rdev,
310 u8 module_index, struct atom_memory_info *mem_info);
311int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
312 bool gddr5, u8 module_index,
313 struct atom_memory_clock_range_table *mclk_range_table);
314int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
315 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400316void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500317extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
318 unsigned *bankh, unsigned *mtaspect,
319 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000320
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321/*
322 * Fences.
323 */
324struct radeon_fence_driver {
325 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000326 uint64_t gpu_addr;
327 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200328 /* sync_seq is protected by ring emission lock */
329 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200330 atomic64_t last_seq;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100331 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332};
333
334struct radeon_fence {
335 struct radeon_device *rdev;
336 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200338 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400339 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200340 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341};
342
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000343int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
344int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500346void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200347int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400348void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349bool radeon_fence_signaled(struct radeon_fence *fence);
350int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König1654b812013-11-12 12:58:05 +0100351int radeon_fence_wait_locked(struct radeon_fence *fence);
Christian König8a47cc92012-05-09 15:34:48 +0200352int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500353int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200354int radeon_fence_wait_any(struct radeon_device *rdev,
355 struct radeon_fence **fences,
356 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
358void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200359unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200360bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
361void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
362static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
363 struct radeon_fence *b)
364{
365 if (!a) {
366 return b;
367 }
368
369 if (!b) {
370 return a;
371 }
372
373 BUG_ON(a->ring != b->ring);
374
375 if (a->seq > b->seq) {
376 return a;
377 } else {
378 return b;
379 }
380}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381
Christian Königee60e292012-08-09 16:21:08 +0200382static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
383 struct radeon_fence *b)
384{
385 if (!a) {
386 return false;
387 }
388
389 if (!b) {
390 return true;
391 }
392
393 BUG_ON(a->ring != b->ring);
394
395 return a->seq < b->seq;
396}
397
Dave Airliee024e112009-06-24 09:48:08 +1000398/*
399 * Tiling registers
400 */
401struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100402 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000403};
404
405#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406
407/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100410struct radeon_mman {
411 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000412 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100414 bool mem_global_referenced;
415 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100416};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417
Jerome Glisse721604a2012-01-05 22:11:05 -0500418/* bo virtual address in a specific vm */
419struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200420 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500421 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500422 uint64_t soffset;
423 uint64_t eoffset;
424 uint32_t flags;
425 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200426 unsigned ref_count;
427
428 /* protected by vm mutex */
429 struct list_head vm_list;
430
431 /* constant after initialization */
432 struct radeon_vm *vm;
433 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500434};
435
Jerome Glisse4c788672009-11-20 14:29:23 +0100436struct radeon_bo {
437 /* Protected by gem.mutex */
438 struct list_head list;
439 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100440 u32 placements[3];
441 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100442 struct ttm_buffer_object tbo;
443 struct ttm_bo_kmap_obj kmap;
444 unsigned pin_count;
445 void *kptr;
446 u32 tiling_flags;
447 u32 pitch;
448 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500449 /* list of all virtual address to which this bo
450 * is associated to
451 */
452 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100453 /* Constant after initialization */
454 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100455 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100456
Jerome Glisse409851f2013-04-25 22:29:27 -0400457 struct ttm_bo_kmap_obj dma_buf_vmap;
458 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100459};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100460#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100461
462struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000463 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200466 bool written;
467 unsigned domain;
468 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100469 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470};
471
Jerome Glisse409851f2013-04-25 22:29:27 -0400472int radeon_gem_debugfs_init(struct radeon_device *rdev);
473
Jerome Glisseb15ba512011-11-15 11:48:34 -0500474/* sub-allocation manager, it has to be protected by another lock.
475 * By conception this is an helper for other part of the driver
476 * like the indirect buffer or semaphore, which both have their
477 * locking.
478 *
479 * Principe is simple, we keep a list of sub allocation in offset
480 * order (first entry has offset == 0, last entry has the highest
481 * offset).
482 *
483 * When allocating new object we first check if there is room at
484 * the end total_size - (last_object_offset + last_object_size) >=
485 * alloc_size. If so we allocate new object there.
486 *
487 * When there is not enough room at the end, we start waiting for
488 * each sub object until we reach object_offset+object_size >=
489 * alloc_size, this object then become the sub object we return.
490 *
491 * Alignment can't be bigger than page size.
492 *
493 * Hole are not considered for allocation to keep things simple.
494 * Assumption is that there won't be hole (all object on same
495 * alignment).
496 */
497struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200498 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500499 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200500 struct list_head *hole;
501 struct list_head flist[RADEON_NUM_RINGS];
502 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500503 unsigned size;
504 uint64_t gpu_addr;
505 void *cpu_ptr;
506 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400507 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500508};
509
510struct radeon_sa_bo;
511
512/* sub-allocation buffer */
513struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200514 struct list_head olist;
515 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500516 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200517 unsigned soffset;
518 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200519 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500520};
521
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522/*
523 * GEM objects.
524 */
525struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100526 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527 struct list_head objects;
528};
529
530int radeon_gem_init(struct radeon_device *rdev);
531void radeon_gem_fini(struct radeon_device *rdev);
532int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100533 int alignment, int initial_domain,
534 bool discardable, bool kernel,
535 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536
Dave Airlieff72145b2011-02-07 12:16:14 +1000537int radeon_mode_dumb_create(struct drm_file *file_priv,
538 struct drm_device *dev,
539 struct drm_mode_create_dumb *args);
540int radeon_mode_dumb_mmap(struct drm_file *filp,
541 struct drm_device *dev,
542 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543
544/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500545 * Semaphores.
546 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500547/* everything here is constant */
548struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200549 struct radeon_sa_bo *sa_bo;
550 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500551 uint64_t gpu_addr;
Christian König1654b812013-11-12 12:58:05 +0100552 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glissec1341e52011-12-21 12:13:47 -0500553};
554
Jerome Glissec1341e52011-12-21 12:13:47 -0500555int radeon_semaphore_create(struct radeon_device *rdev,
556 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100557bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500558 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100559bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500560 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100561void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
562 struct radeon_fence *fence);
Christian König8f676c42012-05-02 15:11:18 +0200563int radeon_semaphore_sync_rings(struct radeon_device *rdev,
564 struct radeon_semaphore *semaphore,
Christian König1654b812013-11-12 12:58:05 +0100565 int waiting_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500566void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200567 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200568 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500569
570/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571 * GART structures, functions & helpers
572 */
573struct radeon_mc;
574
Matt Turnera77f1712009-10-14 00:34:41 -0400575#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000576#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400577#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500578#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400579
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580struct radeon_gart {
581 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400582 struct radeon_bo *robj;
583 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584 unsigned num_gpu_pages;
585 unsigned num_cpu_pages;
586 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587 struct page **pages;
588 dma_addr_t *pages_addr;
589 bool ready;
590};
591
592int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
593void radeon_gart_table_ram_free(struct radeon_device *rdev);
594int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
595void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400596int radeon_gart_table_vram_pin(struct radeon_device *rdev);
597void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598int radeon_gart_init(struct radeon_device *rdev);
599void radeon_gart_fini(struct radeon_device *rdev);
600void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
601 int pages);
602int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500603 int pages, struct page **pagelist,
604 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400605void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606
607
608/*
609 * GPU MC structures, functions & helpers
610 */
611struct radeon_mc {
612 resource_size_t aper_size;
613 resource_size_t aper_base;
614 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000615 /* for some chips with <= 32MB we need to lie
616 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000617 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000618 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000619 u64 gtt_size;
620 u64 gtt_start;
621 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000622 u64 vram_start;
623 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000625 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 int vram_mtrr;
627 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000628 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400629 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400630 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631};
632
Alex Deucher06b64762010-01-05 11:27:29 -0500633bool radeon_combios_sideport_present(struct radeon_device *rdev);
634bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635
636/*
637 * GPU scratch registers structures, functions & helpers
638 */
639struct radeon_scratch {
640 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400641 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642 bool free[32];
643 uint32_t reg[32];
644};
645
646int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
647void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
648
Alex Deucher75efdee2013-03-04 12:47:46 -0500649/*
650 * GPU doorbell structures, functions & helpers
651 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500652#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
653
Alex Deucher75efdee2013-03-04 12:47:46 -0500654struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500655 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500656 resource_size_t base;
657 resource_size_t size;
658 u32 __iomem *ptr;
659 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
660 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500661};
662
663int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
664void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665
666/*
667 * IRQS.
668 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500669
670struct radeon_unpin_work {
671 struct work_struct work;
672 struct radeon_device *rdev;
673 int crtc_id;
674 struct radeon_fence *fence;
675 struct drm_pending_vblank_event *event;
676 struct radeon_bo *old_rbo;
677 u64 new_crtc_base;
678};
679
680struct r500_irq_stat_regs {
681 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400682 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500683};
684
685struct r600_irq_stat_regs {
686 u32 disp_int;
687 u32 disp_int_cont;
688 u32 disp_int_cont2;
689 u32 d1grph_int;
690 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400691 u32 hdmi0_status;
692 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500693};
694
695struct evergreen_irq_stat_regs {
696 u32 disp_int;
697 u32 disp_int_cont;
698 u32 disp_int_cont2;
699 u32 disp_int_cont3;
700 u32 disp_int_cont4;
701 u32 disp_int_cont5;
702 u32 d1grph_int;
703 u32 d2grph_int;
704 u32 d3grph_int;
705 u32 d4grph_int;
706 u32 d5grph_int;
707 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400708 u32 afmt_status1;
709 u32 afmt_status2;
710 u32 afmt_status3;
711 u32 afmt_status4;
712 u32 afmt_status5;
713 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500714};
715
Alex Deuchera59781b2012-11-09 10:45:57 -0500716struct cik_irq_stat_regs {
717 u32 disp_int;
718 u32 disp_int_cont;
719 u32 disp_int_cont2;
720 u32 disp_int_cont3;
721 u32 disp_int_cont4;
722 u32 disp_int_cont5;
723 u32 disp_int_cont6;
724};
725
Alex Deucher6f34be52010-11-21 10:59:01 -0500726union radeon_irq_stat_regs {
727 struct r500_irq_stat_regs r500;
728 struct r600_irq_stat_regs r600;
729 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500730 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500731};
732
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400733#define RADEON_MAX_HPD_PINS 6
734#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400735#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400736
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200738 bool installed;
739 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200740 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200741 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200742 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200743 wait_queue_head_t vblank_queue;
744 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200745 bool afmt[RADEON_MAX_AFMT_BLOCKS];
746 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400747 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748};
749
750int radeon_irq_kms_init(struct radeon_device *rdev);
751void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500752void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
753void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500754void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
755void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200756void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
757void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
758void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
759void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200760
761/*
Christian Könige32eb502011-10-23 12:56:27 +0200762 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 */
Alex Deucher74652802011-08-25 13:39:48 -0400764
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200766 struct radeon_sa_bo *sa_bo;
767 uint32_t length_dw;
768 uint64_t gpu_addr;
769 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200770 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200771 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200772 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200773 bool is_const_ib;
774 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775};
776
Christian Könige32eb502011-10-23 12:56:27 +0200777struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100778 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 volatile uint32_t *ring;
780 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200781 unsigned rptr_offs;
782 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200783 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400784 u64 next_rptr_gpu_addr;
785 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786 unsigned wptr;
787 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200788 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789 unsigned ring_size;
790 unsigned ring_free_dw;
791 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200792 unsigned long last_activity;
793 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 uint64_t gpu_addr;
795 uint32_t align_mask;
796 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500798 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400799 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500800 u64 last_semaphore_signal_addr;
801 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400802 /* for CIK queues */
803 u32 me;
804 u32 pipe;
805 u32 queue;
806 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500807 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400808 unsigned wptr_offs;
809};
810
811struct radeon_mec {
812 struct radeon_bo *hpd_eop_obj;
813 u64 hpd_eop_gpu_addr;
814 u32 num_pipe;
815 u32 num_mec;
816 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817};
818
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500819/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500820 * VM
821 */
Christian Königee60e292012-08-09 16:21:08 +0200822
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200823/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200824#define RADEON_NUM_VM 16
825
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200826/* defines number of bits in page table versus page directory,
827 * a page is 4KB so we have 12 bits offset, 9 bits in the page
828 * table and the remaining 19 bits are in the page directory */
829#define RADEON_VM_BLOCK_SIZE 9
830
831/* number of entries in page table */
832#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
833
Alex Deucher1c011032013-07-12 15:56:02 -0400834/* PTBs (Page Table Blocks) need to be aligned to 32K */
835#define RADEON_VM_PTB_ALIGN_SIZE 32768
836#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
837#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
838
Christian König24c16432013-10-30 11:51:09 -0400839#define R600_PTE_VALID (1 << 0)
840#define R600_PTE_SYSTEM (1 << 1)
841#define R600_PTE_SNOOPED (1 << 2)
842#define R600_PTE_READABLE (1 << 5)
843#define R600_PTE_WRITEABLE (1 << 6)
844
Jerome Glisse721604a2012-01-05 22:11:05 -0500845struct radeon_vm {
846 struct list_head list;
847 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200848 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200849
850 /* contains the page directory */
851 struct radeon_sa_bo *page_directory;
852 uint64_t pd_gpu_addr;
853
854 /* array of page tables, one for each page directory entry */
855 struct radeon_sa_bo **page_tables;
856
Jerome Glisse721604a2012-01-05 22:11:05 -0500857 struct mutex mutex;
858 /* last fence for cs using this vm */
859 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200860 /* last flush or NULL if we still need to flush */
861 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500862};
863
Jerome Glisse721604a2012-01-05 22:11:05 -0500864struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200865 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500866 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200867 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500868 struct radeon_sa_manager sa_manager;
869 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500870 /* number of VMIDs */
871 unsigned nvm;
872 /* vram base address for page table entry */
873 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500874 /* is vm enabled? */
875 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500876};
877
878/*
879 * file private structure
880 */
881struct radeon_fpriv {
882 struct radeon_vm vm;
883};
884
885/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500886 * R6xx+ IH ring
887 */
888struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100889 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500890 volatile uint32_t *ring;
891 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500892 unsigned ring_size;
893 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500894 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200895 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500896 bool enabled;
897};
898
Alex Deucher347e7592012-03-20 17:18:21 -0400899/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400900 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400901 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400902#include "clearstate_defs.h"
903
904struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400905 /* for power gating */
906 struct radeon_bo *save_restore_obj;
907 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400908 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400909 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400910 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400911 /* for clear state */
912 struct radeon_bo *clear_state_obj;
913 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400914 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400915 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400916 u32 clear_state_size;
917 /* for cp tables */
918 struct radeon_bo *cp_table_obj;
919 uint64_t cp_table_gpu_addr;
920 volatile uint32_t *cp_table_ptr;
921 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400922};
923
Jerome Glisse69e130a2011-12-21 12:13:46 -0500924int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200925 struct radeon_ib *ib, struct radeon_vm *vm,
926 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200927void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200928int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
929 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930int radeon_ib_pool_init(struct radeon_device *rdev);
931void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200932int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400934bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
935 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200936void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
937int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
938int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
939void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
940void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200941void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200942void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
943int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200944void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200945void radeon_ring_lockup_update(struct radeon_ring *ring);
946bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200947unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
948 uint32_t **data);
949int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
950 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200951int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Christian König2e1e6da2013-08-13 11:56:52 +0200952 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200953void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200954
955
Alex Deucher4d756582012-09-27 15:08:35 -0400956/* r600 async dma */
957void r600_dma_stop(struct radeon_device *rdev);
958int r600_dma_resume(struct radeon_device *rdev);
959void r600_dma_fini(struct radeon_device *rdev);
960
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500961void cayman_dma_stop(struct radeon_device *rdev);
962int cayman_dma_resume(struct radeon_device *rdev);
963void cayman_dma_fini(struct radeon_device *rdev);
964
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200965/*
966 * CS.
967 */
968struct radeon_cs_reloc {
969 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100970 struct radeon_bo *robj;
971 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972 uint32_t handle;
973 uint32_t flags;
974};
975
976struct radeon_cs_chunk {
977 uint32_t chunk_id;
978 uint32_t length_dw;
979 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500980 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981};
982
983struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100984 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985 struct radeon_device *rdev;
986 struct drm_file *filp;
987 /* chunks */
988 unsigned nchunks;
989 struct radeon_cs_chunk *chunks;
990 uint64_t *chunks_array;
991 /* IB */
992 unsigned idx;
993 /* relocations */
994 unsigned nrelocs;
995 struct radeon_cs_reloc *relocs;
996 struct radeon_cs_reloc **relocs_ptr;
997 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500998 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999 /* indices of various chunks */
1000 int chunk_ib_idx;
1001 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001002 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001003 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001004 struct radeon_ib ib;
1005 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001007 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001008 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001009 u32 cs_flags;
1010 u32 ring;
1011 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001012 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013};
1014
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001015static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1016{
1017 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1018
1019 if (ibc->kdata)
1020 return ibc->kdata[idx];
1021 return p->ib.ptr[idx];
1022}
1023
Dave Airlie513bcb42009-09-23 16:56:27 +10001024
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025struct radeon_cs_packet {
1026 unsigned idx;
1027 unsigned type;
1028 unsigned reg;
1029 unsigned opcode;
1030 int count;
1031 unsigned one_reg_wr;
1032};
1033
1034typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1035 struct radeon_cs_packet *pkt,
1036 unsigned idx, unsigned reg);
1037typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1038 struct radeon_cs_packet *pkt);
1039
1040
1041/*
1042 * AGP
1043 */
1044int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001045void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001046void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047void radeon_agp_fini(struct radeon_device *rdev);
1048
1049
1050/*
1051 * Writeback
1052 */
1053struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001054 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001055 volatile uint32_t *wb;
1056 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001057 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001058 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059};
1060
Alex Deucher724c80e2010-08-27 18:25:25 -04001061#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001062#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001063#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001064#define RADEON_WB_CP1_RPTR_OFFSET 1280
1065#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001066#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001067#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001068#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001069#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001070#define CIK_WB_CP1_WPTR_OFFSET 3328
1071#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001072
Jerome Glissec93bb852009-07-13 21:04:08 +02001073/**
1074 * struct radeon_pm - power management datas
1075 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1076 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1077 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1078 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1079 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1080 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1081 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1082 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1083 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001084 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001085 * @needed_bandwidth: current bandwidth needs
1086 *
1087 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001088 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001089 * Equation between gpu/memory clock and available bandwidth is hw dependent
1090 * (type of memory, bus size, efficiency, ...)
1091 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001092
1093enum radeon_pm_method {
1094 PM_METHOD_PROFILE,
1095 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001096 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001097};
Alex Deucherce8f5372010-05-07 15:10:16 -04001098
1099enum radeon_dynpm_state {
1100 DYNPM_STATE_DISABLED,
1101 DYNPM_STATE_MINIMUM,
1102 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001103 DYNPM_STATE_ACTIVE,
1104 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001105};
1106enum radeon_dynpm_action {
1107 DYNPM_ACTION_NONE,
1108 DYNPM_ACTION_MINIMUM,
1109 DYNPM_ACTION_DOWNCLOCK,
1110 DYNPM_ACTION_UPCLOCK,
1111 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001112};
Alex Deucher56278a82009-12-28 13:58:44 -05001113
1114enum radeon_voltage_type {
1115 VOLTAGE_NONE = 0,
1116 VOLTAGE_GPIO,
1117 VOLTAGE_VDDC,
1118 VOLTAGE_SW
1119};
1120
Alex Deucher0ec0e742009-12-23 13:21:58 -05001121enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001122 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001123 POWER_STATE_TYPE_DEFAULT,
1124 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001125 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001126 POWER_STATE_TYPE_BATTERY,
1127 POWER_STATE_TYPE_BALANCED,
1128 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001129 /* internal states */
1130 POWER_STATE_TYPE_INTERNAL_UVD,
1131 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1132 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1133 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1134 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1135 POWER_STATE_TYPE_INTERNAL_BOOT,
1136 POWER_STATE_TYPE_INTERNAL_THERMAL,
1137 POWER_STATE_TYPE_INTERNAL_ACPI,
1138 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001139 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001140};
1141
Alex Deucherce8f5372010-05-07 15:10:16 -04001142enum radeon_pm_profile_type {
1143 PM_PROFILE_DEFAULT,
1144 PM_PROFILE_AUTO,
1145 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001146 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001147 PM_PROFILE_HIGH,
1148};
1149
1150#define PM_PROFILE_DEFAULT_IDX 0
1151#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001152#define PM_PROFILE_MID_SH_IDX 2
1153#define PM_PROFILE_HIGH_SH_IDX 3
1154#define PM_PROFILE_LOW_MH_IDX 4
1155#define PM_PROFILE_MID_MH_IDX 5
1156#define PM_PROFILE_HIGH_MH_IDX 6
1157#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001158
1159struct radeon_pm_profile {
1160 int dpms_off_ps_idx;
1161 int dpms_on_ps_idx;
1162 int dpms_off_cm_idx;
1163 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001164};
1165
Alex Deucher21a81222010-07-02 12:58:16 -04001166enum radeon_int_thermal_type {
1167 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001168 THERMAL_TYPE_EXTERNAL,
1169 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001170 THERMAL_TYPE_RV6XX,
1171 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001172 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001173 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001174 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001175 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001176 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001177 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001178 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001179 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001180};
1181
Alex Deucher56278a82009-12-28 13:58:44 -05001182struct radeon_voltage {
1183 enum radeon_voltage_type type;
1184 /* gpio voltage */
1185 struct radeon_gpio_rec gpio;
1186 u32 delay; /* delay in usec from voltage drop to sclk change */
1187 bool active_high; /* voltage drop is active when bit is high */
1188 /* VDDC voltage */
1189 u8 vddc_id; /* index into vddc voltage table */
1190 u8 vddci_id; /* index into vddci voltage table */
1191 bool vddci_enabled;
1192 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001193 u16 voltage;
1194 /* evergreen+ vddci */
1195 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001196};
1197
Alex Deucherd7311172010-05-03 01:13:14 -04001198/* clock mode flags */
1199#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1200
Alex Deucher56278a82009-12-28 13:58:44 -05001201struct radeon_pm_clock_info {
1202 /* memory clock */
1203 u32 mclk;
1204 /* engine clock */
1205 u32 sclk;
1206 /* voltage info */
1207 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001208 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001209 u32 flags;
1210};
1211
Alex Deuchera48b9b42010-04-22 14:03:55 -04001212/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001213#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001214
Alex Deucher56278a82009-12-28 13:58:44 -05001215struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001216 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001217 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001218 /* number of valid clock modes in this power state */
1219 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001220 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001221 /* standardized state flags */
1222 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001223 u32 misc; /* vbios specific flags */
1224 u32 misc2; /* vbios specific flags */
1225 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001226};
1227
Rafał Miłecki27459322010-02-11 22:16:36 +00001228/*
1229 * Some modes are overclocked by very low value, accept them
1230 */
1231#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1232
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001233enum radeon_dpm_auto_throttle_src {
1234 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1235 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1236};
1237
1238enum radeon_dpm_event_src {
1239 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1240 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1241 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1242 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1243 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1244};
1245
Alex Deucherda321c82013-04-12 13:55:22 -04001246struct radeon_ps {
1247 u32 caps; /* vbios flags */
1248 u32 class; /* vbios flags */
1249 u32 class2; /* vbios flags */
1250 /* UVD clocks */
1251 u32 vclk;
1252 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001253 /* VCE clocks */
1254 u32 evclk;
1255 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001256 /* asic priv */
1257 void *ps_priv;
1258};
1259
1260struct radeon_dpm_thermal {
1261 /* thermal interrupt work */
1262 struct work_struct work;
1263 /* low temperature threshold */
1264 int min_temp;
1265 /* high temperature threshold */
1266 int max_temp;
1267 /* was interrupt low to high or high to low */
1268 bool high_to_low;
1269};
1270
Alex Deucherd22b7e42012-11-29 19:27:56 -05001271enum radeon_clk_action
1272{
1273 RADEON_SCLK_UP = 1,
1274 RADEON_SCLK_DOWN
1275};
1276
1277struct radeon_blacklist_clocks
1278{
1279 u32 sclk;
1280 u32 mclk;
1281 enum radeon_clk_action action;
1282};
1283
Alex Deucher61b7d602012-11-14 19:57:42 -05001284struct radeon_clock_and_voltage_limits {
1285 u32 sclk;
1286 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001287 u16 vddc;
1288 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001289};
1290
1291struct radeon_clock_array {
1292 u32 count;
1293 u32 *values;
1294};
1295
1296struct radeon_clock_voltage_dependency_entry {
1297 u32 clk;
1298 u16 v;
1299};
1300
1301struct radeon_clock_voltage_dependency_table {
1302 u32 count;
1303 struct radeon_clock_voltage_dependency_entry *entries;
1304};
1305
Alex Deucheref976ec2013-05-06 11:31:04 -04001306union radeon_cac_leakage_entry {
1307 struct {
1308 u16 vddc;
1309 u32 leakage;
1310 };
1311 struct {
1312 u16 vddc1;
1313 u16 vddc2;
1314 u16 vddc3;
1315 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001316};
1317
1318struct radeon_cac_leakage_table {
1319 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001320 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001321};
1322
Alex Deucher929ee7a2013-03-20 12:30:25 -04001323struct radeon_phase_shedding_limits_entry {
1324 u16 voltage;
1325 u32 sclk;
1326 u32 mclk;
1327};
1328
1329struct radeon_phase_shedding_limits_table {
1330 u32 count;
1331 struct radeon_phase_shedding_limits_entry *entries;
1332};
1333
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001334struct radeon_uvd_clock_voltage_dependency_entry {
1335 u32 vclk;
1336 u32 dclk;
1337 u16 v;
1338};
1339
1340struct radeon_uvd_clock_voltage_dependency_table {
1341 u8 count;
1342 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1343};
1344
Alex Deucherd29f0132013-05-09 16:37:28 -04001345struct radeon_vce_clock_voltage_dependency_entry {
1346 u32 ecclk;
1347 u32 evclk;
1348 u16 v;
1349};
1350
1351struct radeon_vce_clock_voltage_dependency_table {
1352 u8 count;
1353 struct radeon_vce_clock_voltage_dependency_entry *entries;
1354};
1355
Alex Deuchera5cb3182013-03-20 13:00:18 -04001356struct radeon_ppm_table {
1357 u8 ppm_design;
1358 u16 cpu_core_number;
1359 u32 platform_tdp;
1360 u32 small_ac_platform_tdp;
1361 u32 platform_tdc;
1362 u32 small_ac_platform_tdc;
1363 u32 apu_tdp;
1364 u32 dgpu_tdp;
1365 u32 dgpu_ulv_power;
1366 u32 tj_max;
1367};
1368
Alex Deucher58cb7632013-05-06 12:15:33 -04001369struct radeon_cac_tdp_table {
1370 u16 tdp;
1371 u16 configurable_tdp;
1372 u16 tdc;
1373 u16 battery_power_limit;
1374 u16 small_power_limit;
1375 u16 low_cac_leakage;
1376 u16 high_cac_leakage;
1377 u16 maximum_power_delivery_limit;
1378};
1379
Alex Deucher61b7d602012-11-14 19:57:42 -05001380struct radeon_dpm_dynamic_state {
1381 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1382 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1383 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001384 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001385 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001386 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001387 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001388 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1389 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001390 struct radeon_clock_array valid_sclk_values;
1391 struct radeon_clock_array valid_mclk_values;
1392 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1393 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1394 u32 mclk_sclk_ratio;
1395 u32 sclk_mclk_delta;
1396 u16 vddc_vddci_delta;
1397 u16 min_vddc_for_pcie_gen2;
1398 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001399 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001400 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001401 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001402};
1403
1404struct radeon_dpm_fan {
1405 u16 t_min;
1406 u16 t_med;
1407 u16 t_high;
1408 u16 pwm_min;
1409 u16 pwm_med;
1410 u16 pwm_high;
1411 u8 t_hyst;
1412 u32 cycle_delay;
1413 u16 t_max;
1414 bool ucode_fan_control;
1415};
1416
Alex Deucher32ce4652013-03-18 17:03:01 -04001417enum radeon_pcie_gen {
1418 RADEON_PCIE_GEN1 = 0,
1419 RADEON_PCIE_GEN2 = 1,
1420 RADEON_PCIE_GEN3 = 2,
1421 RADEON_PCIE_GEN_INVALID = 0xffff
1422};
1423
Alex Deucher70d01a52013-07-02 18:38:02 -04001424enum radeon_dpm_forced_level {
1425 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1426 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1427 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1428};
1429
Alex Deucherda321c82013-04-12 13:55:22 -04001430struct radeon_dpm {
1431 struct radeon_ps *ps;
1432 /* number of valid power states */
1433 int num_ps;
1434 /* current power state that is active */
1435 struct radeon_ps *current_ps;
1436 /* requested power state */
1437 struct radeon_ps *requested_ps;
1438 /* boot up power state */
1439 struct radeon_ps *boot_ps;
1440 /* default uvd power state */
1441 struct radeon_ps *uvd_ps;
1442 enum radeon_pm_state_type state;
1443 enum radeon_pm_state_type user_state;
1444 u32 platform_caps;
1445 u32 voltage_response_time;
1446 u32 backbias_response_time;
1447 void *priv;
1448 u32 new_active_crtcs;
1449 int new_active_crtc_count;
1450 u32 current_active_crtcs;
1451 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001452 struct radeon_dpm_dynamic_state dyn_state;
1453 struct radeon_dpm_fan fan;
1454 u32 tdp_limit;
1455 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001456 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001457 u32 sq_ramping_threshold;
1458 u32 cac_leakage;
1459 u16 tdp_od_limit;
1460 u32 tdp_adjustment;
1461 u16 load_line_slope;
1462 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001463 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001464 /* special states active */
1465 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001466 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001467 /* thermal handling */
1468 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001469 /* forced levels */
1470 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001471 /* track UVD streams */
1472 unsigned sd;
1473 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001474};
1475
Alex Deucherce3537d2013-07-24 12:12:49 -04001476void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001477
Jerome Glissec93bb852009-07-13 21:04:08 +02001478struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001479 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001480 /* write locked while reprogramming mclk */
1481 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001482 u32 active_crtcs;
1483 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001484 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001485 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001486 fixed20_12 max_bandwidth;
1487 fixed20_12 igp_sideport_mclk;
1488 fixed20_12 igp_system_mclk;
1489 fixed20_12 igp_ht_link_clk;
1490 fixed20_12 igp_ht_link_width;
1491 fixed20_12 k8_bandwidth;
1492 fixed20_12 sideport_bandwidth;
1493 fixed20_12 ht_bandwidth;
1494 fixed20_12 core_bandwidth;
1495 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001496 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001497 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001498 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001499 /* number of valid power states */
1500 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001501 int current_power_state_index;
1502 int current_clock_mode_index;
1503 int requested_power_state_index;
1504 int requested_clock_mode_index;
1505 int default_power_state_index;
1506 u32 current_sclk;
1507 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001508 u16 current_vddc;
1509 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001510 u32 default_sclk;
1511 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001512 u16 default_vddc;
1513 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001514 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001515 /* selected pm method */
1516 enum radeon_pm_method pm_method;
1517 /* dynpm power management */
1518 struct delayed_work dynpm_idle_work;
1519 enum radeon_dynpm_state dynpm_state;
1520 enum radeon_dynpm_action dynpm_planned_action;
1521 unsigned long dynpm_action_timeout;
1522 bool dynpm_can_upclock;
1523 bool dynpm_can_downclock;
1524 /* profile-based power management */
1525 enum radeon_pm_profile_type profile;
1526 int profile_index;
1527 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001528 /* internal thermal controller on rv6xx+ */
1529 enum radeon_int_thermal_type int_thermal_type;
1530 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001531 /* dpm */
1532 bool dpm_enabled;
1533 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001534};
1535
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001536int radeon_pm_get_type_index(struct radeon_device *rdev,
1537 enum radeon_pm_state_type ps_type,
1538 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001539/*
1540 * UVD
1541 */
1542#define RADEON_MAX_UVD_HANDLES 10
1543#define RADEON_UVD_STACK_SIZE (1024*1024)
1544#define RADEON_UVD_HEAP_SIZE (1024*1024)
1545
1546struct radeon_uvd {
1547 struct radeon_bo *vcpu_bo;
1548 void *cpu_addr;
1549 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001550 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001551 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1552 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001553 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001554 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001555};
1556
1557int radeon_uvd_init(struct radeon_device *rdev);
1558void radeon_uvd_fini(struct radeon_device *rdev);
1559int radeon_uvd_suspend(struct radeon_device *rdev);
1560int radeon_uvd_resume(struct radeon_device *rdev);
1561int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1562 uint32_t handle, struct radeon_fence **fence);
1563int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1564 uint32_t handle, struct radeon_fence **fence);
1565void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1566void radeon_uvd_free_handles(struct radeon_device *rdev,
1567 struct drm_file *filp);
1568int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001569void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001570int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1571 unsigned vclk, unsigned dclk,
1572 unsigned vco_min, unsigned vco_max,
1573 unsigned fb_factor, unsigned fb_mask,
1574 unsigned pd_min, unsigned pd_max,
1575 unsigned pd_even,
1576 unsigned *optimal_fb_div,
1577 unsigned *optimal_vclk_div,
1578 unsigned *optimal_dclk_div);
1579int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1580 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001581
Alex Deucherb5306022013-07-31 16:51:33 -04001582struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001583 int channels;
1584 int rate;
1585 int bits_per_sample;
1586 u8 status_bits;
1587 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001588 u32 offset;
1589 bool connected;
1590 u32 id;
1591};
1592
1593struct r600_audio {
1594 bool enabled;
1595 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1596 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001597};
1598
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001599/*
1600 * Benchmarking
1601 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001602void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001603
1604
1605/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001606 * Testing
1607 */
1608void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001609void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001610 struct radeon_ring *cpA,
1611 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001612void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001613
1614
1615/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001616 * Debugfs
1617 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001618struct radeon_debugfs {
1619 struct drm_info_list *files;
1620 unsigned num_files;
1621};
1622
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001623int radeon_debugfs_add_files(struct radeon_device *rdev,
1624 struct drm_info_list *files,
1625 unsigned nfiles);
1626int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627
Christian König76a0df82013-08-13 11:56:50 +02001628/*
1629 * ASIC ring specific functions.
1630 */
1631struct radeon_asic_ring {
1632 /* ring read/write ptr handling */
1633 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1634 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1635 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1636
1637 /* validating and patching of IBs */
1638 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1639 int (*cs_parse)(struct radeon_cs_parser *p);
1640
1641 /* command emmit functions */
1642 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1643 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +01001644 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001645 struct radeon_semaphore *semaphore, bool emit_wait);
1646 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1647
1648 /* testing functions */
1649 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1650 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1651 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1652
1653 /* deprecated */
1654 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1655};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001656
1657/*
1658 * ASIC specific functions.
1659 */
1660struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001661 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001662 void (*fini)(struct radeon_device *rdev);
1663 int (*resume)(struct radeon_device *rdev);
1664 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001665 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001666 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001667 /* ioctl hw specific callback. Some hw might want to perform special
1668 * operation on specific ioctl. For instance on wait idle some hw
1669 * might want to perform and HDP flush through MMIO as it seems that
1670 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1671 * through ring.
1672 */
1673 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1674 /* check if 3D engine is idle */
1675 bool (*gui_idle)(struct radeon_device *rdev);
1676 /* wait for mc_idle */
1677 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001678 /* get the reference clock */
1679 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001680 /* get the gpu clock counter */
1681 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001682 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001683 struct {
1684 void (*tlb_flush)(struct radeon_device *rdev);
1685 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1686 } gart;
Christian König05b07142012-08-06 20:21:10 +02001687 struct {
1688 int (*init)(struct radeon_device *rdev);
1689 void (*fini)(struct radeon_device *rdev);
Alex Deucher43f12142013-02-01 17:32:42 +01001690 void (*set_page)(struct radeon_device *rdev,
1691 struct radeon_ib *ib,
1692 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001693 uint64_t addr, unsigned count,
1694 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001695 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001696 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001697 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001698 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001699 struct {
1700 int (*set)(struct radeon_device *rdev);
1701 int (*process)(struct radeon_device *rdev);
1702 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001703 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001704 struct {
1705 /* display watermarks */
1706 void (*bandwidth_update)(struct radeon_device *rdev);
1707 /* get frame count */
1708 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1709 /* wait for vblank */
1710 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001711 /* set backlight level */
1712 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001713 /* get backlight level */
1714 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001715 /* audio callbacks */
1716 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1717 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001718 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001719 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001720 struct {
1721 int (*blit)(struct radeon_device *rdev,
1722 uint64_t src_offset,
1723 uint64_t dst_offset,
1724 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001725 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001726 u32 blit_ring_index;
1727 int (*dma)(struct radeon_device *rdev,
1728 uint64_t src_offset,
1729 uint64_t dst_offset,
1730 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001731 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001732 u32 dma_ring_index;
1733 /* method used for bo copy */
1734 int (*copy)(struct radeon_device *rdev,
1735 uint64_t src_offset,
1736 uint64_t dst_offset,
1737 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001738 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001739 /* ring used for bo copies */
1740 u32 copy_ring_index;
1741 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001742 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001743 struct {
1744 int (*set_reg)(struct radeon_device *rdev, int reg,
1745 uint32_t tiling_flags, uint32_t pitch,
1746 uint32_t offset, uint32_t obj_size);
1747 void (*clear_reg)(struct radeon_device *rdev, int reg);
1748 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001749 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001750 struct {
1751 void (*init)(struct radeon_device *rdev);
1752 void (*fini)(struct radeon_device *rdev);
1753 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1754 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1755 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001756 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001757 struct {
1758 void (*misc)(struct radeon_device *rdev);
1759 void (*prepare)(struct radeon_device *rdev);
1760 void (*finish)(struct radeon_device *rdev);
1761 void (*init_profile)(struct radeon_device *rdev);
1762 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001763 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1764 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1765 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1766 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1767 int (*get_pcie_lanes)(struct radeon_device *rdev);
1768 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1769 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001770 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001771 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001772 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001773 /* dynamic power management */
1774 struct {
1775 int (*init)(struct radeon_device *rdev);
1776 void (*setup_asic)(struct radeon_device *rdev);
1777 int (*enable)(struct radeon_device *rdev);
1778 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001779 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001780 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001781 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001782 void (*display_configuration_changed)(struct radeon_device *rdev);
1783 void (*fini)(struct radeon_device *rdev);
1784 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1785 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1786 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001787 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001788 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001789 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001790 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001791 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001792 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001793 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001794 struct {
1795 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1796 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1797 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1798 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001799};
1800
Jerome Glisse21f9a432009-09-11 15:55:33 +02001801/*
1802 * Asic structures
1803 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001804struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001805 const unsigned *reg_safe_bm;
1806 unsigned reg_safe_bm_size;
1807 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001808};
1809
Jerome Glisse21f9a432009-09-11 15:55:33 +02001810struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001811 const unsigned *reg_safe_bm;
1812 unsigned reg_safe_bm_size;
1813 u32 resync_scratch;
1814 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001815};
1816
1817struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001818 unsigned max_pipes;
1819 unsigned max_tile_pipes;
1820 unsigned max_simds;
1821 unsigned max_backends;
1822 unsigned max_gprs;
1823 unsigned max_threads;
1824 unsigned max_stack_entries;
1825 unsigned max_hw_contexts;
1826 unsigned max_gs_threads;
1827 unsigned sx_max_export_size;
1828 unsigned sx_max_export_pos_size;
1829 unsigned sx_max_export_smx_size;
1830 unsigned sq_num_cf_insts;
1831 unsigned tiling_nbanks;
1832 unsigned tiling_npipes;
1833 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001834 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001835 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001836};
1837
1838struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001839 unsigned max_pipes;
1840 unsigned max_tile_pipes;
1841 unsigned max_simds;
1842 unsigned max_backends;
1843 unsigned max_gprs;
1844 unsigned max_threads;
1845 unsigned max_stack_entries;
1846 unsigned max_hw_contexts;
1847 unsigned max_gs_threads;
1848 unsigned sx_max_export_size;
1849 unsigned sx_max_export_pos_size;
1850 unsigned sx_max_export_smx_size;
1851 unsigned sq_num_cf_insts;
1852 unsigned sx_num_of_sets;
1853 unsigned sc_prim_fifo_size;
1854 unsigned sc_hiz_tile_fifo_size;
1855 unsigned sc_earlyz_tile_fifo_fize;
1856 unsigned tiling_nbanks;
1857 unsigned tiling_npipes;
1858 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001859 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001860 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001861};
1862
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001863struct evergreen_asic {
1864 unsigned num_ses;
1865 unsigned max_pipes;
1866 unsigned max_tile_pipes;
1867 unsigned max_simds;
1868 unsigned max_backends;
1869 unsigned max_gprs;
1870 unsigned max_threads;
1871 unsigned max_stack_entries;
1872 unsigned max_hw_contexts;
1873 unsigned max_gs_threads;
1874 unsigned sx_max_export_size;
1875 unsigned sx_max_export_pos_size;
1876 unsigned sx_max_export_smx_size;
1877 unsigned sq_num_cf_insts;
1878 unsigned sx_num_of_sets;
1879 unsigned sc_prim_fifo_size;
1880 unsigned sc_hiz_tile_fifo_size;
1881 unsigned sc_earlyz_tile_fifo_size;
1882 unsigned tiling_nbanks;
1883 unsigned tiling_npipes;
1884 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001885 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001886 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001887};
1888
Alex Deucherfecf1d02011-03-02 20:07:29 -05001889struct cayman_asic {
1890 unsigned max_shader_engines;
1891 unsigned max_pipes_per_simd;
1892 unsigned max_tile_pipes;
1893 unsigned max_simds_per_se;
1894 unsigned max_backends_per_se;
1895 unsigned max_texture_channel_caches;
1896 unsigned max_gprs;
1897 unsigned max_threads;
1898 unsigned max_gs_threads;
1899 unsigned max_stack_entries;
1900 unsigned sx_num_of_sets;
1901 unsigned sx_max_export_size;
1902 unsigned sx_max_export_pos_size;
1903 unsigned sx_max_export_smx_size;
1904 unsigned max_hw_contexts;
1905 unsigned sq_num_cf_insts;
1906 unsigned sc_prim_fifo_size;
1907 unsigned sc_hiz_tile_fifo_size;
1908 unsigned sc_earlyz_tile_fifo_size;
1909
1910 unsigned num_shader_engines;
1911 unsigned num_shader_pipes_per_simd;
1912 unsigned num_tile_pipes;
1913 unsigned num_simds_per_se;
1914 unsigned num_backends_per_se;
1915 unsigned backend_disable_mask_per_asic;
1916 unsigned backend_map;
1917 unsigned num_texture_channel_caches;
1918 unsigned mem_max_burst_length_bytes;
1919 unsigned mem_row_size_in_kb;
1920 unsigned shader_engine_tile_size;
1921 unsigned num_gpus;
1922 unsigned multi_gpu_tile_size;
1923
1924 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001925};
1926
Alex Deucher0a96d722012-03-20 17:18:11 -04001927struct si_asic {
1928 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001929 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001930 unsigned max_cu_per_sh;
1931 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001932 unsigned max_backends_per_se;
1933 unsigned max_texture_channel_caches;
1934 unsigned max_gprs;
1935 unsigned max_gs_threads;
1936 unsigned max_hw_contexts;
1937 unsigned sc_prim_fifo_size_frontend;
1938 unsigned sc_prim_fifo_size_backend;
1939 unsigned sc_hiz_tile_fifo_size;
1940 unsigned sc_earlyz_tile_fifo_size;
1941
Alex Deucher0a96d722012-03-20 17:18:11 -04001942 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01001943 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04001944 unsigned backend_disable_mask_per_asic;
1945 unsigned backend_map;
1946 unsigned num_texture_channel_caches;
1947 unsigned mem_max_burst_length_bytes;
1948 unsigned mem_row_size_in_kb;
1949 unsigned shader_engine_tile_size;
1950 unsigned num_gpus;
1951 unsigned multi_gpu_tile_size;
1952
1953 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001954 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001955};
1956
Alex Deucher8cc1a532013-04-09 12:41:24 -04001957struct cik_asic {
1958 unsigned max_shader_engines;
1959 unsigned max_tile_pipes;
1960 unsigned max_cu_per_sh;
1961 unsigned max_sh_per_se;
1962 unsigned max_backends_per_se;
1963 unsigned max_texture_channel_caches;
1964 unsigned max_gprs;
1965 unsigned max_gs_threads;
1966 unsigned max_hw_contexts;
1967 unsigned sc_prim_fifo_size_frontend;
1968 unsigned sc_prim_fifo_size_backend;
1969 unsigned sc_hiz_tile_fifo_size;
1970 unsigned sc_earlyz_tile_fifo_size;
1971
1972 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01001973 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001974 unsigned backend_disable_mask_per_asic;
1975 unsigned backend_map;
1976 unsigned num_texture_channel_caches;
1977 unsigned mem_max_burst_length_bytes;
1978 unsigned mem_row_size_in_kb;
1979 unsigned shader_engine_tile_size;
1980 unsigned num_gpus;
1981 unsigned multi_gpu_tile_size;
1982
1983 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001984 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09001985 uint32_t macrotile_mode_array[16];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001986};
1987
Jerome Glisse068a1172009-06-17 13:28:30 +02001988union radeon_asic_config {
1989 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001990 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001991 struct r600_asic r600;
1992 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001993 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001994 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001995 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001996 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001997};
1998
Daniel Vetter0a10c852010-03-11 21:19:14 +00001999/*
2000 * asic initizalization from radeon_asic.c
2001 */
2002void radeon_agp_disable(struct radeon_device *rdev);
2003int radeon_asic_init(struct radeon_device *rdev);
2004
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002005
2006/*
2007 * IOCTL.
2008 */
2009int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2010 struct drm_file *filp);
2011int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2012 struct drm_file *filp);
2013int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2014 struct drm_file *file_priv);
2015int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *file_priv);
2017int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *file_priv);
2019int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2020 struct drm_file *file_priv);
2021int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2022 struct drm_file *filp);
2023int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *filp);
2025int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *filp);
2027int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002029int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2030 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002031int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002032int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2033 struct drm_file *filp);
2034int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2035 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002036
Alex Deucher16cdf042011-10-28 10:30:02 -04002037/* VRAM scratch page for HDP bug, default vram page */
2038struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002039 struct radeon_bo *robj;
2040 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002041 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002042};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002043
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002044/*
2045 * ACPI
2046 */
2047struct radeon_atif_notification_cfg {
2048 bool enabled;
2049 int command_code;
2050};
2051
2052struct radeon_atif_notifications {
2053 bool display_switch;
2054 bool expansion_mode_change;
2055 bool thermal_state;
2056 bool forced_power_state;
2057 bool system_power_state;
2058 bool display_conf_change;
2059 bool px_gfx_switch;
2060 bool brightness_change;
2061 bool dgpu_display_event;
2062};
2063
2064struct radeon_atif_functions {
2065 bool system_params;
2066 bool sbios_requests;
2067 bool select_active_disp;
2068 bool lid_state;
2069 bool get_tv_standard;
2070 bool set_tv_standard;
2071 bool get_panel_expansion_mode;
2072 bool set_panel_expansion_mode;
2073 bool temperature_change;
2074 bool graphics_device_types;
2075};
2076
2077struct radeon_atif {
2078 struct radeon_atif_notifications notifications;
2079 struct radeon_atif_functions functions;
2080 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002081 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002082};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002083
Alex Deuchere3a15922012-08-16 11:13:43 -04002084struct radeon_atcs_functions {
2085 bool get_ext_state;
2086 bool pcie_perf_req;
2087 bool pcie_dev_rdy;
2088 bool pcie_bus_width;
2089};
2090
2091struct radeon_atcs {
2092 struct radeon_atcs_functions functions;
2093};
2094
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002095/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002096 * Core structure, functions and helpers.
2097 */
2098typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2099typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2100
2101struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002102 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002103 struct drm_device *ddev;
2104 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002105 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002106 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002107 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002108 enum radeon_family family;
2109 unsigned long flags;
2110 int usec_timeout;
2111 enum radeon_pll_errata pll_errata;
2112 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002113 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002114 int disp_priority;
2115 /* BIOS */
2116 uint8_t *bios;
2117 bool is_atom_bios;
2118 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002119 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002120 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002121 resource_size_t rmmio_base;
2122 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002123 /* protects concurrent MM_INDEX/DATA based register access */
2124 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002125 /* protects concurrent SMC based register access */
2126 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002127 /* protects concurrent PLL register access */
2128 spinlock_t pll_idx_lock;
2129 /* protects concurrent MC register access */
2130 spinlock_t mc_idx_lock;
2131 /* protects concurrent PCIE register access */
2132 spinlock_t pcie_idx_lock;
2133 /* protects concurrent PCIE_PORT register access */
2134 spinlock_t pciep_idx_lock;
2135 /* protects concurrent PIF register access */
2136 spinlock_t pif_idx_lock;
2137 /* protects concurrent CG register access */
2138 spinlock_t cg_idx_lock;
2139 /* protects concurrent UVD register access */
2140 spinlock_t uvd_idx_lock;
2141 /* protects concurrent RCU register access */
2142 spinlock_t rcu_idx_lock;
2143 /* protects concurrent DIDT register access */
2144 spinlock_t didt_idx_lock;
2145 /* protects concurrent ENDPOINT (audio) register access */
2146 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002147 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002148 radeon_rreg_t mc_rreg;
2149 radeon_wreg_t mc_wreg;
2150 radeon_rreg_t pll_rreg;
2151 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002152 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002153 radeon_rreg_t pciep_rreg;
2154 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002155 /* io port */
2156 void __iomem *rio_mem;
2157 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002158 struct radeon_clock clock;
2159 struct radeon_mc mc;
2160 struct radeon_gart gart;
2161 struct radeon_mode_info mode_info;
2162 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002163 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002164 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002165 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002166 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002167 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002168 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002169 bool ib_pool_ready;
2170 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002171 struct radeon_irq irq;
2172 struct radeon_asic *asic;
2173 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002174 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002175 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002176 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002177 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002178 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002179 bool shutdown;
2180 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002181 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002182 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002183 bool fastfb_working; /* IGP feature*/
Christian Königf9eaf9a2013-10-29 20:14:47 +01002184 bool needs_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002185 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002186 const struct firmware *me_fw; /* all family ME firmware */
2187 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002188 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002189 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002190 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002191 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002192 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002193 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002194 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002195 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002196 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002197 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002198 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002199 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002200 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002201 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002202 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002203 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002204 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002205 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002206 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002207 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002208 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002209 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002210 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002211 /* i2c buses */
2212 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002213 /* debugfs */
2214 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2215 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002216 /* virtual memory */
2217 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002218 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002219 /* ACPI interface */
2220 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002221 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002222 /* srbm instance registers */
2223 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002224 /* clock, powergating flags */
2225 u32 cg_flags;
2226 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002227
2228 struct dev_pm_domain vga_pm_domain;
2229 bool have_disp_power_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002230};
2231
2232int radeon_device_init(struct radeon_device *rdev,
2233 struct drm_device *ddev,
2234 struct pci_dev *pdev,
2235 uint32_t flags);
2236void radeon_device_fini(struct radeon_device *rdev);
2237int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2238
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002239uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2240 bool always_indirect);
2241void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2242 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002243u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2244void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002245
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002246u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2247void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002248
Jerome Glisse4c788672009-11-20 14:29:23 +01002249/*
2250 * Cast helper
2251 */
2252#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002253
2254/*
2255 * Registers read & write functions.
2256 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002257#define RREG8(reg) readb((rdev->rmmio) + (reg))
2258#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2259#define RREG16(reg) readw((rdev->rmmio) + (reg))
2260#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002261#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2262#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2263#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2264#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2265#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002266#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2267#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2268#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2269#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2270#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2271#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002272#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2273#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002274#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2275#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002276#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2277#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002278#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2279#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002280#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2281#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002282#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2283#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2284#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2285#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002286#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2287#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002288#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2289#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002290#define WREG32_P(reg, val, mask) \
2291 do { \
2292 uint32_t tmp_ = RREG32(reg); \
2293 tmp_ &= (mask); \
2294 tmp_ |= ((val) & ~(mask)); \
2295 WREG32(reg, tmp_); \
2296 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002297#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002298#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002299#define WREG32_PLL_P(reg, val, mask) \
2300 do { \
2301 uint32_t tmp_ = RREG32_PLL(reg); \
2302 tmp_ &= (mask); \
2303 tmp_ |= ((val) & ~(mask)); \
2304 WREG32_PLL(reg, tmp_); \
2305 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002306#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002307#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2308#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002309
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002310#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2311#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002312
Dave Airliede1b2892009-08-12 18:43:14 +10002313/*
2314 * Indirect registers accessor
2315 */
2316static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2317{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002318 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002319 uint32_t r;
2320
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002321 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002322 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2323 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002324 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002325 return r;
2326}
2327
2328static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2329{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002330 unsigned long flags;
2331
2332 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002333 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2334 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002335 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002336}
2337
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002338static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2339{
Alex Deucherfe781182013-09-03 18:19:42 -04002340 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002341 u32 r;
2342
Alex Deucherfe781182013-09-03 18:19:42 -04002343 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002344 WREG32(TN_SMC_IND_INDEX_0, (reg));
2345 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002346 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002347 return r;
2348}
2349
2350static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2351{
Alex Deucherfe781182013-09-03 18:19:42 -04002352 unsigned long flags;
2353
2354 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002355 WREG32(TN_SMC_IND_INDEX_0, (reg));
2356 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002357 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002358}
2359
Alex Deucherff82bbc2013-04-12 11:27:20 -04002360static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2361{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002362 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002363 u32 r;
2364
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002365 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002366 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2367 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002368 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002369 return r;
2370}
2371
2372static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2373{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002374 unsigned long flags;
2375
2376 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002377 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2378 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002379 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002380}
2381
Alex Deucher46f95642013-04-12 11:49:51 -04002382static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2383{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002384 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002385 u32 r;
2386
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002387 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002388 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2389 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002390 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002391 return r;
2392}
2393
2394static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2395{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002396 unsigned long flags;
2397
2398 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002399 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2400 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002401 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002402}
2403
Alex Deucher792edd62013-02-14 18:18:12 -05002404static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2405{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002406 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002407 u32 r;
2408
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002409 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002410 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2411 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002412 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002413 return r;
2414}
2415
2416static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2417{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002418 unsigned long flags;
2419
2420 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002421 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2422 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002423 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002424}
2425
2426static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2427{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002428 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002429 u32 r;
2430
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002431 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002432 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2433 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002434 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002435 return r;
2436}
2437
2438static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2439{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002440 unsigned long flags;
2441
2442 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002443 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2444 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002445 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002446}
2447
Alex Deucher93656cd2013-02-25 15:18:39 -05002448static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2449{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002450 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002451 u32 r;
2452
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002453 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002454 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2455 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002456 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002457 return r;
2458}
2459
2460static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2461{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002462 unsigned long flags;
2463
2464 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002465 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2466 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002467 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002468}
2469
Alex Deucher1d582342013-04-19 13:03:37 -04002470
2471static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2472{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002473 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002474 u32 r;
2475
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002476 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002477 WREG32(CIK_DIDT_IND_INDEX, (reg));
2478 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002479 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002480 return r;
2481}
2482
2483static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2484{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002485 unsigned long flags;
2486
2487 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002488 WREG32(CIK_DIDT_IND_INDEX, (reg));
2489 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002490 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002491}
2492
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002493void r100_pll_errata_after_index(struct radeon_device *rdev);
2494
2495
2496/*
2497 * ASICs helpers.
2498 */
Dave Airlieb995e432009-07-14 02:02:32 +10002499#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2500 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002501#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2502 (rdev->family == CHIP_RV200) || \
2503 (rdev->family == CHIP_RS100) || \
2504 (rdev->family == CHIP_RS200) || \
2505 (rdev->family == CHIP_RV250) || \
2506 (rdev->family == CHIP_RV280) || \
2507 (rdev->family == CHIP_RS300))
2508#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2509 (rdev->family == CHIP_RV350) || \
2510 (rdev->family == CHIP_R350) || \
2511 (rdev->family == CHIP_RV380) || \
2512 (rdev->family == CHIP_R420) || \
2513 (rdev->family == CHIP_R423) || \
2514 (rdev->family == CHIP_RV410) || \
2515 (rdev->family == CHIP_RS400) || \
2516 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002517#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2518 (rdev->ddev->pdev->device == 0x9443) || \
2519 (rdev->ddev->pdev->device == 0x944B) || \
2520 (rdev->ddev->pdev->device == 0x9506) || \
2521 (rdev->ddev->pdev->device == 0x9509) || \
2522 (rdev->ddev->pdev->device == 0x950F) || \
2523 (rdev->ddev->pdev->device == 0x689C) || \
2524 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002525#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002526#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2527 (rdev->family == CHIP_RS690) || \
2528 (rdev->family == CHIP_RS740) || \
2529 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002530#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2531#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002532#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002533#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2534 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002535#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002536#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2537#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2538 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002539#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002540#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002541#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002542
Alex Deucherdc50ba72013-06-26 00:33:35 -04002543#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2544 (rdev->ddev->pdev->device == 0x6850) || \
2545 (rdev->ddev->pdev->device == 0x6858) || \
2546 (rdev->ddev->pdev->device == 0x6859) || \
2547 (rdev->ddev->pdev->device == 0x6840) || \
2548 (rdev->ddev->pdev->device == 0x6841) || \
2549 (rdev->ddev->pdev->device == 0x6842) || \
2550 (rdev->ddev->pdev->device == 0x6843))
2551
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002552/*
2553 * BIOS helpers.
2554 */
2555#define RBIOS8(i) (rdev->bios[i])
2556#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2557#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2558
2559int radeon_combios_init(struct radeon_device *rdev);
2560void radeon_combios_fini(struct radeon_device *rdev);
2561int radeon_atombios_init(struct radeon_device *rdev);
2562void radeon_atombios_fini(struct radeon_device *rdev);
2563
2564
2565/*
2566 * RING helpers.
2567 */
Andi Kleence580fa2011-10-13 16:08:47 -07002568#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002569static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002570{
Christian Könige32eb502011-10-23 12:56:27 +02002571 ring->ring[ring->wptr++] = v;
2572 ring->wptr &= ring->ptr_mask;
2573 ring->count_dw--;
2574 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002575}
Andi Kleence580fa2011-10-13 16:08:47 -07002576#else
2577/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002578void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002579#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002580
2581/*
2582 * ASICs macro.
2583 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002584#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002585#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2586#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2587#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002588#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002589#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002590#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002591#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2592#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002593#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2594#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002595#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002596#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2597#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2598#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2599#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2600#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2601#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2602#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2603#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2604#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2605#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002606#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2607#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002608#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002609#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002610#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002611#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2612#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002613#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2614#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002615#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2616#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2617#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2618#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2619#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2620#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002621#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2622#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2623#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2624#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2625#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2626#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2627#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002628#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002629#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002630#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2631#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002632#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002633#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2634#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2635#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2636#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002637#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002638#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2639#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2640#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2641#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2642#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002643#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2644#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2645#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2646#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2647#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002648#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002649#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002650#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2651#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2652#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2653#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002654#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002655#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002656#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002657#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2658#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2659#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2660#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2661#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002662#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002663#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002664#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002665#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002666#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002667
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002668/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002669/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002670extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002671extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002672extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002673extern int radeon_modeset_init(struct radeon_device *rdev);
2674extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002675extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002676extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002677extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002678extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002679extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002680extern void radeon_wb_fini(struct radeon_device *rdev);
2681extern int radeon_wb_init(struct radeon_device *rdev);
2682extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002683extern void radeon_surface_init(struct radeon_device *rdev);
2684extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002685extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002686extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002687extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002688extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002689extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2690extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002691extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2692extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002693extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002694extern void radeon_program_register_sequence(struct radeon_device *rdev,
2695 const u32 *registers,
2696 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002697
Daniel Vetter3574dda2011-02-18 17:59:19 +01002698/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002699 * vm
2700 */
2701int radeon_vm_manager_init(struct radeon_device *rdev);
2702void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002703void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002704void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002705int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002706void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002707struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2708 struct radeon_vm *vm, int ring);
2709void radeon_vm_fence(struct radeon_device *rdev,
2710 struct radeon_vm *vm,
2711 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002712uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König9c57a6b2013-11-25 15:42:11 +01002713int radeon_vm_bo_update(struct radeon_device *rdev,
2714 struct radeon_vm *vm,
2715 struct radeon_bo *bo,
2716 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002717void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2718 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002719struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2720 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002721struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2722 struct radeon_vm *vm,
2723 struct radeon_bo *bo);
2724int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2725 struct radeon_bo_va *bo_va,
2726 uint64_t offset,
2727 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002728int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002729 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002730
Alex Deucherf122c612012-03-30 08:59:57 -04002731/* audio */
2732void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002733struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2734struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002735
2736/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002737 * R600 vram scratch functions
2738 */
2739int r600_vram_scratch_init(struct radeon_device *rdev);
2740void r600_vram_scratch_fini(struct radeon_device *rdev);
2741
2742/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002743 * r600 cs checking helper
2744 */
2745unsigned r600_mip_minify(unsigned size, unsigned level);
2746bool r600_fmt_is_valid_color(u32 format);
2747bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2748int r600_fmt_get_blocksize(u32 format);
2749int r600_fmt_get_nblocksx(u32 format, u32 w);
2750int r600_fmt_get_nblocksy(u32 format, u32 h);
2751
2752/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002753 * r600 functions used by radeon_encoder.c
2754 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002755struct radeon_hdmi_acr {
2756 u32 clock;
2757
2758 int n_32khz;
2759 int cts_32khz;
2760
2761 int n_44_1khz;
2762 int cts_44_1khz;
2763
2764 int n_48khz;
2765 int cts_48khz;
2766
2767};
2768
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002769extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2770
Alex Deucher416a2bd2012-05-31 19:00:25 -04002771extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2772 u32 tiling_pipe_num,
2773 u32 max_rb_num,
2774 u32 total_max_rb_num,
2775 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002776
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002777/*
2778 * evergreen functions used by radeon_encoder.c
2779 */
2780
Alex Deucher0af62b02011-01-06 21:19:31 -05002781extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002782extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002783
Alex Deucherc4917072012-07-31 17:14:35 -04002784/* radeon_acpi.c */
2785#if defined(CONFIG_ACPI)
2786extern int radeon_acpi_init(struct radeon_device *rdev);
2787extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002788extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2789extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002790 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002791extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002792#else
2793static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2794static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2795#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002796
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002797int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2798 struct radeon_cs_packet *pkt,
2799 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002800bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002801void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2802 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002803int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2804 struct radeon_cs_reloc **cs_reloc,
2805 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002806int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2807 uint32_t *vline_start_end,
2808 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002809
Jerome Glisse4c788672009-11-20 14:29:23 +01002810#include "radeon_object.h"
2811
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002812#endif