blob: 979f6e6f8e2eb1f87fc70cc180c705d7c40f458a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070056#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300132 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300133
134 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300143
Egbert Eich1d843f92013-02-25 12:06:49 -0500144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
Chris Wilson2a2d5482012-12-03 11:49:06 +0000157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700163
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800166
Damien Lespiaud79b8142014-05-13 23:32:23 +0100167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
Damien Lespiaud063ae42014-05-13 23:32:21 +0100170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
Daniel Vettere7b903d2013-06-05 13:34:14 +0200181struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100182struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200183
Daniel Vettere2b78262013-06-07 23:10:03 +0200184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100190#define I915_NUM_PLLS 2
191
Daniel Vetter53589012013-06-05 13:34:16 +0200192struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200193 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200194 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200195 uint32_t fp0;
196 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200197};
198
Daniel Vetter46edb022013-06-05 13:34:12 +0200199struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200206 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Dave Airlie71acb5e2008-12-30 20:31:46 +1000254#define I915_GEM_PHYS_CURSOR_0 1
255#define I915_GEM_PHYS_CURSOR_1 2
256#define I915_GEM_PHYS_OVERLAY_REGS 3
257#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
258
259struct drm_i915_gem_phys_object {
260 int id;
261 struct page **page_list;
262 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000263 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000264};
265
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700266struct opregion_header;
267struct opregion_acpi;
268struct opregion_swsci;
269struct opregion_asle;
270
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700272 struct opregion_header __iomem *header;
273 struct opregion_acpi __iomem *acpi;
274 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300275 u32 swsci_gbda_sub_functions;
276 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700277 struct opregion_asle __iomem *asle;
278 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000279 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200280 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100281};
Chris Wilson44834a62010-08-19 16:09:23 +0100282#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100283
Chris Wilson6ef3d422010-08-04 20:26:07 +0100284struct intel_overlay;
285struct intel_overlay_error_state;
286
Dave Airlie7c1c2872008-11-28 14:22:24 +1000287struct drm_i915_master_private {
288 drm_local_map_t *sarea;
289 struct _drm_i915_sarea *sarea_priv;
290};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800291#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300292#define I915_MAX_NUM_FENCES 32
293/* 32 fences + sign bit for FENCE_REG_NONE */
294#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800295
296struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200297 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000298 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100299 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800300};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000301
yakui_zhao9b9d1722009-05-31 17:17:17 +0800302struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100303 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800304 u8 dvo_port;
305 u8 slave_addr;
306 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100307 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400308 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800309};
310
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000311struct intel_display_error_state;
312
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700313struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200314 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800315 struct timeval time;
316
Mika Kuoppalacb383002014-02-25 17:11:25 +0200317 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200318 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200319 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200320
Ben Widawsky585b0282014-01-30 00:19:37 -0800321 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700322 u32 eir;
323 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700324 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700325 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000326 u32 derrmr;
327 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800328 u32 error; /* gen6+ */
329 u32 err_int; /* gen7 */
330 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800331 u32 gac_eco;
332 u32 gam_ecochk;
333 u32 gab_ctl;
334 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800335 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800336 u64 fence[I915_MAX_NUM_FENCES];
337 struct intel_overlay_error_state *overlay;
338 struct intel_display_error_state *display;
339
Chris Wilson52d39a22012-02-15 11:25:37 +0000340 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000341 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800342 /* Software tracked state */
343 bool waiting;
344 int hangcheck_score;
345 enum intel_ring_hangcheck_action hangcheck_action;
346 int num_requests;
347
348 /* our own tracking of ring head and tail */
349 u32 cpu_ring_head;
350 u32 cpu_ring_tail;
351
352 u32 semaphore_seqno[I915_NUM_RINGS - 1];
353
354 /* Register state */
355 u32 tail;
356 u32 head;
357 u32 ctl;
358 u32 hws;
359 u32 ipeir;
360 u32 ipehr;
361 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800362 u32 bbstate;
363 u32 instpm;
364 u32 instps;
365 u32 seqno;
366 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000367 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800368 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700369 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800370 u32 rc_psmi; /* sleep state */
371 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
372
Chris Wilson52d39a22012-02-15 11:25:37 +0000373 struct drm_i915_error_object {
374 int page_count;
375 u32 gtt_offset;
376 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200377 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800378
Chris Wilson52d39a22012-02-15 11:25:37 +0000379 struct drm_i915_error_request {
380 long jiffies;
381 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000382 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000383 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800384
385 struct {
386 u32 gfx_mode;
387 union {
388 u64 pdp[4];
389 u32 pp_dir_base;
390 };
391 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200392
393 pid_t pid;
394 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000395 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000396 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000397 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000398 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100399 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000400 u32 gtt_offset;
401 u32 read_domains;
402 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200403 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000404 s32 pinned:2;
405 u32 tiling:2;
406 u32 dirty:1;
407 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100408 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100409 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100410 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700411 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800412
Ben Widawsky95f53012013-07-31 17:00:15 -0700413 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700414};
415
Jani Nikula7bd688c2013-11-08 16:48:56 +0200416struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100417struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800418struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100419struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200420struct intel_limit;
421struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100422
Jesse Barnese70236a2009-09-21 10:42:27 -0700423struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400424 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200425 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700426 void (*disable_fbc)(struct drm_device *dev);
427 int (*get_display_clock_speed)(struct drm_device *dev);
428 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200429 /**
430 * find_dpll() - Find the best values for the PLL
431 * @limit: limits for the PLL
432 * @crtc: current CRTC
433 * @target: target frequency in kHz
434 * @refclk: reference clock frequency in kHz
435 * @match_clock: if provided, @best_clock P divider must
436 * match the P divider from @match_clock
437 * used for LVDS downclocking
438 * @best_clock: best PLL values found
439 *
440 * Returns true on success, false on failure.
441 */
442 bool (*find_dpll)(const struct intel_limit *limit,
443 struct drm_crtc *crtc,
444 int target, int refclk,
445 struct dpll *match_clock,
446 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300447 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300448 void (*update_sprite_wm)(struct drm_plane *plane,
449 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300450 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300451 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200452 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100453 /* Returns the active state of the crtc, and if the crtc is active,
454 * fills out the pipe-config with the hw state. */
455 bool (*get_pipe_config)(struct intel_crtc *,
456 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800457 void (*get_plane_config)(struct intel_crtc *,
458 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700459 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700460 int x, int y,
461 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200462 void (*crtc_enable)(struct drm_crtc *crtc);
463 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100464 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800465 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300466 struct drm_crtc *crtc,
467 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700468 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700469 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700470 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
471 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700472 struct drm_i915_gem_object *obj,
473 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200474 void (*update_primary_plane)(struct drm_crtc *crtc,
475 struct drm_framebuffer *fb,
476 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100477 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700478 /* clock updates for mode set */
479 /* cursor updates */
480 /* render clock increase/decrease */
481 /* display clock increase/decrease */
482 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200483
484 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200485 uint32_t (*get_backlight)(struct intel_connector *connector);
486 void (*set_backlight)(struct intel_connector *connector,
487 uint32_t level);
488 void (*disable_backlight)(struct intel_connector *connector);
489 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700490};
491
Chris Wilson907b28c2013-07-19 20:36:52 +0100492struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530493 void (*force_wake_get)(struct drm_i915_private *dev_priv,
494 int fw_engine);
495 void (*force_wake_put)(struct drm_i915_private *dev_priv,
496 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700497
498 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
499 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
500 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
501 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
502
503 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
504 uint8_t val, bool trace);
505 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
506 uint16_t val, bool trace);
507 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
508 uint32_t val, bool trace);
509 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
510 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300511};
512
Chris Wilson907b28c2013-07-19 20:36:52 +0100513struct intel_uncore {
514 spinlock_t lock; /** lock is also taken in irq contexts. */
515
516 struct intel_uncore_funcs funcs;
517
518 unsigned fifo_count;
519 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100520
Deepak S940aece2013-11-23 14:55:43 +0530521 unsigned fw_rendercount;
522 unsigned fw_mediacount;
523
Chris Wilson82326442014-03-05 12:00:39 +0000524 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100525};
526
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100527#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
528 func(is_mobile) sep \
529 func(is_i85x) sep \
530 func(is_i915g) sep \
531 func(is_i945gm) sep \
532 func(is_g33) sep \
533 func(need_gfx_hws) sep \
534 func(is_g4x) sep \
535 func(is_pineview) sep \
536 func(is_broadwater) sep \
537 func(is_crestline) sep \
538 func(is_ivybridge) sep \
539 func(is_valleyview) sep \
540 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700541 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100542 func(has_fbc) sep \
543 func(has_pipe_cxsr) sep \
544 func(has_hotplug) sep \
545 func(cursor_needs_physical) sep \
546 func(has_overlay) sep \
547 func(overlay_needs_physical) sep \
548 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100549 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100550 func(has_ddi) sep \
551 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200552
Damien Lespiaua587f772013-04-22 18:40:38 +0100553#define DEFINE_FLAG(name) u8 name:1
554#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200555
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500556struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200557 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700558 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000559 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000560 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700561 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100562 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200563 /* Register offsets for the various display pipes and transcoders */
564 int pipe_offsets[I915_MAX_TRANSCODERS];
565 int trans_offsets[I915_MAX_TRANSCODERS];
566 int dpll_offsets[I915_MAX_PIPES];
567 int dpll_md_offsets[I915_MAX_PIPES];
568 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300569 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500570};
571
Damien Lespiaua587f772013-04-22 18:40:38 +0100572#undef DEFINE_FLAG
573#undef SEP_SEMICOLON
574
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800575enum i915_cache_level {
576 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100577 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
578 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
579 caches, eg sampler/render caches, and the
580 large Last-Level-Cache. LLC is coherent with
581 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100582 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800583};
584
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300585struct i915_ctx_hang_stats {
586 /* This context had batch pending when hang was declared */
587 unsigned batch_pending;
588
589 /* This context had batch active when hang was declared */
590 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300591
592 /* Time when this context was last blamed for a GPU reset */
593 unsigned long guilty_ts;
594
595 /* This context is banned to submit more work */
596 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300597};
Ben Widawsky40521052012-06-04 14:42:43 -0700598
599/* This must match up with the value previously used for execbuf2.rsvd1. */
600#define DEFAULT_CONTEXT_ID 0
601struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300602 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700603 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700604 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700605 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700606 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800607 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700608 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300609 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800610 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700611
612 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700613};
614
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700615struct i915_fbc {
616 unsigned long size;
617 unsigned int fb_id;
618 enum plane plane;
619 int y;
620
621 struct drm_mm_node *compressed_fb;
622 struct drm_mm_node *compressed_llb;
623
624 struct intel_fbc_work {
625 struct delayed_work work;
626 struct drm_crtc *crtc;
627 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700628 } *fbc_work;
629
Chris Wilson29ebf902013-07-27 17:23:55 +0100630 enum no_fbc_reason {
631 FBC_OK, /* FBC is enabled */
632 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700633 FBC_NO_OUTPUT, /* no outputs enabled to compress */
634 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
635 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
636 FBC_MODE_TOO_LARGE, /* mode too large for compression */
637 FBC_BAD_PLANE, /* fbc not supported on plane */
638 FBC_NOT_TILED, /* buffer not tiled */
639 FBC_MULTIPLE_PIPES, /* more than one pipe active */
640 FBC_MODULE_PARAM,
641 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
642 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800643};
644
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530645struct i915_drrs {
646 struct intel_connector *connector;
647};
648
Rodrigo Vivia031d702013-10-03 16:15:06 -0300649struct i915_psr {
650 bool sink_support;
651 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300652};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700653
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800654enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300655 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800656 PCH_IBX, /* Ibexpeak PCH */
657 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300658 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700659 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800660};
661
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200662enum intel_sbi_destination {
663 SBI_ICLK,
664 SBI_MPHY,
665};
666
Jesse Barnesb690e962010-07-19 13:53:12 -0700667#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700668#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100669#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700670
Dave Airlie8be48d92010-03-30 05:34:14 +0000671struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100672struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000673
Daniel Vetterc2b91522012-02-14 22:37:19 +0100674struct intel_gmbus {
675 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000676 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100677 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100678 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100679 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100680 struct drm_i915_private *dev_priv;
681};
682
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100683struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000684 u8 saveLBB;
685 u32 saveDSPACNTR;
686 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000687 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000688 u32 savePIPEACONF;
689 u32 savePIPEBCONF;
690 u32 savePIPEASRC;
691 u32 savePIPEBSRC;
692 u32 saveFPA0;
693 u32 saveFPA1;
694 u32 saveDPLL_A;
695 u32 saveDPLL_A_MD;
696 u32 saveHTOTAL_A;
697 u32 saveHBLANK_A;
698 u32 saveHSYNC_A;
699 u32 saveVTOTAL_A;
700 u32 saveVBLANK_A;
701 u32 saveVSYNC_A;
702 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000703 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800704 u32 saveTRANS_HTOTAL_A;
705 u32 saveTRANS_HBLANK_A;
706 u32 saveTRANS_HSYNC_A;
707 u32 saveTRANS_VTOTAL_A;
708 u32 saveTRANS_VBLANK_A;
709 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000710 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000711 u32 saveDSPASTRIDE;
712 u32 saveDSPASIZE;
713 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700714 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000715 u32 saveDSPASURF;
716 u32 saveDSPATILEOFF;
717 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700718 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000719 u32 saveBLC_PWM_CTL;
720 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200721 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800722 u32 saveBLC_CPU_PWM_CTL;
723 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000724 u32 saveFPB0;
725 u32 saveFPB1;
726 u32 saveDPLL_B;
727 u32 saveDPLL_B_MD;
728 u32 saveHTOTAL_B;
729 u32 saveHBLANK_B;
730 u32 saveHSYNC_B;
731 u32 saveVTOTAL_B;
732 u32 saveVBLANK_B;
733 u32 saveVSYNC_B;
734 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000735 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800736 u32 saveTRANS_HTOTAL_B;
737 u32 saveTRANS_HBLANK_B;
738 u32 saveTRANS_HSYNC_B;
739 u32 saveTRANS_VTOTAL_B;
740 u32 saveTRANS_VBLANK_B;
741 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000742 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000743 u32 saveDSPBSTRIDE;
744 u32 saveDSPBSIZE;
745 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700746 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveDSPBSURF;
748 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700749 u32 saveVGA0;
750 u32 saveVGA1;
751 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000752 u32 saveVGACNTRL;
753 u32 saveADPA;
754 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700755 u32 savePP_ON_DELAYS;
756 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveDVOA;
758 u32 saveDVOB;
759 u32 saveDVOC;
760 u32 savePP_ON;
761 u32 savePP_OFF;
762 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700763 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000764 u32 savePFIT_CONTROL;
765 u32 save_palette_a[256];
766 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000767 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000768 u32 saveIER;
769 u32 saveIIR;
770 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800771 u32 saveDEIER;
772 u32 saveDEIMR;
773 u32 saveGTIER;
774 u32 saveGTIMR;
775 u32 saveFDI_RXA_IMR;
776 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800777 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800778 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000779 u32 saveSWF0[16];
780 u32 saveSWF1[16];
781 u32 saveSWF2[3];
782 u8 saveMSR;
783 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800784 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000785 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000786 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000787 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000788 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200789 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000790 u32 saveCURACNTR;
791 u32 saveCURAPOS;
792 u32 saveCURABASE;
793 u32 saveCURBCNTR;
794 u32 saveCURBPOS;
795 u32 saveCURBBASE;
796 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797 u32 saveDP_B;
798 u32 saveDP_C;
799 u32 saveDP_D;
800 u32 savePIPEA_GMCH_DATA_M;
801 u32 savePIPEB_GMCH_DATA_M;
802 u32 savePIPEA_GMCH_DATA_N;
803 u32 savePIPEB_GMCH_DATA_N;
804 u32 savePIPEA_DP_LINK_M;
805 u32 savePIPEB_DP_LINK_M;
806 u32 savePIPEA_DP_LINK_N;
807 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800808 u32 saveFDI_RXA_CTL;
809 u32 saveFDI_TXA_CTL;
810 u32 saveFDI_RXB_CTL;
811 u32 saveFDI_TXB_CTL;
812 u32 savePFA_CTL_1;
813 u32 savePFB_CTL_1;
814 u32 savePFA_WIN_SZ;
815 u32 savePFB_WIN_SZ;
816 u32 savePFA_WIN_POS;
817 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000818 u32 savePCH_DREF_CONTROL;
819 u32 saveDISP_ARB_CTL;
820 u32 savePIPEA_DATA_M1;
821 u32 savePIPEA_DATA_N1;
822 u32 savePIPEA_LINK_M1;
823 u32 savePIPEA_LINK_N1;
824 u32 savePIPEB_DATA_M1;
825 u32 savePIPEB_DATA_N1;
826 u32 savePIPEB_LINK_M1;
827 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000828 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400829 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100830};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100831
Imre Deakddeea5b2014-05-05 15:19:56 +0300832struct vlv_s0ix_state {
833 /* GAM */
834 u32 wr_watermark;
835 u32 gfx_prio_ctrl;
836 u32 arb_mode;
837 u32 gfx_pend_tlb0;
838 u32 gfx_pend_tlb1;
839 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
840 u32 media_max_req_count;
841 u32 gfx_max_req_count;
842 u32 render_hwsp;
843 u32 ecochk;
844 u32 bsd_hwsp;
845 u32 blt_hwsp;
846 u32 tlb_rd_addr;
847
848 /* MBC */
849 u32 g3dctl;
850 u32 gsckgctl;
851 u32 mbctl;
852
853 /* GCP */
854 u32 ucgctl1;
855 u32 ucgctl3;
856 u32 rcgctl1;
857 u32 rcgctl2;
858 u32 rstctl;
859 u32 misccpctl;
860
861 /* GPM */
862 u32 gfxpause;
863 u32 rpdeuhwtc;
864 u32 rpdeuc;
865 u32 ecobus;
866 u32 pwrdwnupctl;
867 u32 rp_down_timeout;
868 u32 rp_deucsw;
869 u32 rcubmabdtmr;
870 u32 rcedata;
871 u32 spare2gh;
872
873 /* Display 1 CZ domain */
874 u32 gt_imr;
875 u32 gt_ier;
876 u32 pm_imr;
877 u32 pm_ier;
878 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
879
880 /* GT SA CZ domain */
881 u32 tilectl;
882 u32 gt_fifoctl;
883 u32 gtlc_wake_ctrl;
884 u32 gtlc_survive;
885 u32 pmwgicz;
886
887 /* Display 2 CZ domain */
888 u32 gu_ctl0;
889 u32 gu_ctl1;
890 u32 clock_gate_dis2;
891};
892
Daniel Vetterc85aa882012-11-02 19:55:03 +0100893struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200894 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100895 struct work_struct work;
896 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200897
Ben Widawskyb39fb292014-03-19 18:31:11 -0700898 /* Frequencies are stored in potentially platform dependent multiples.
899 * In other words, *_freq needs to be multiplied by X to be interesting.
900 * Soft limits are those which are used for the dynamic reclocking done
901 * by the driver (raise frequencies under heavy loads, and lower for
902 * lighter loads). Hard limits are those imposed by the hardware.
903 *
904 * A distinction is made for overclocking, which is never enabled by
905 * default, and is considered to be above the hard limit if it's
906 * possible at all.
907 */
908 u8 cur_freq; /* Current frequency (cached, may not == HW) */
909 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
910 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
911 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
912 u8 min_freq; /* AKA RPn. Minimum frequency */
913 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
914 u8 rp1_freq; /* "less than" RP0 power/freqency */
915 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700916
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100917 int last_adj;
918 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
919
Chris Wilsonc0951f02013-10-10 21:58:50 +0100920 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700921 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700922
923 /*
924 * Protects RPS/RC6 register access and PCU communication.
925 * Must be taken after struct_mutex if nested.
926 */
927 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100928};
929
Daniel Vetter1a240d42012-11-29 22:18:51 +0100930/* defined intel_pm.c */
931extern spinlock_t mchdev_lock;
932
Daniel Vetterc85aa882012-11-02 19:55:03 +0100933struct intel_ilk_power_mgmt {
934 u8 cur_delay;
935 u8 min_delay;
936 u8 max_delay;
937 u8 fmax;
938 u8 fstart;
939
940 u64 last_count1;
941 unsigned long last_time1;
942 unsigned long chipset_power;
943 u64 last_count2;
944 struct timespec last_time2;
945 unsigned long gfx_power;
946 u8 corr;
947
948 int c_m;
949 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100950
951 struct drm_i915_gem_object *pwrctx;
952 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100953};
954
Imre Deakc6cb5822014-03-04 19:22:55 +0200955struct drm_i915_private;
956struct i915_power_well;
957
958struct i915_power_well_ops {
959 /*
960 * Synchronize the well's hw state to match the current sw state, for
961 * example enable/disable it based on the current refcount. Called
962 * during driver init and resume time, possibly after first calling
963 * the enable/disable handlers.
964 */
965 void (*sync_hw)(struct drm_i915_private *dev_priv,
966 struct i915_power_well *power_well);
967 /*
968 * Enable the well and resources that depend on it (for example
969 * interrupts located on the well). Called after the 0->1 refcount
970 * transition.
971 */
972 void (*enable)(struct drm_i915_private *dev_priv,
973 struct i915_power_well *power_well);
974 /*
975 * Disable the well and resources that depend on it. Called after
976 * the 1->0 refcount transition.
977 */
978 void (*disable)(struct drm_i915_private *dev_priv,
979 struct i915_power_well *power_well);
980 /* Returns the hw enabled state. */
981 bool (*is_enabled)(struct drm_i915_private *dev_priv,
982 struct i915_power_well *power_well);
983};
984
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800985/* Power well structure for haswell */
986struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200987 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200988 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800989 /* power well enable/disable usage count */
990 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200991 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +0200992 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +0200993 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800994};
995
Imre Deak83c00f552013-10-25 17:36:47 +0300996struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300997 /*
998 * Power wells needed for initialization at driver init and suspend
999 * time are on. They are kept on until after the first modeset.
1000 */
1001 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001002 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001003 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001004
Imre Deak83c00f552013-10-25 17:36:47 +03001005 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001006 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001007 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001008};
1009
Daniel Vetter231f42a2012-11-02 19:55:05 +01001010struct i915_dri1_state {
1011 unsigned allow_batchbuffer : 1;
1012 u32 __iomem *gfx_hws_cpu_addr;
1013
1014 unsigned int cpp;
1015 int back_offset;
1016 int front_offset;
1017 int current_page;
1018 int page_flipping;
1019
1020 uint32_t counter;
1021};
1022
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001023struct i915_ums_state {
1024 /**
1025 * Flag if the X Server, and thus DRM, is not currently in
1026 * control of the device.
1027 *
1028 * This is set between LeaveVT and EnterVT. It needs to be
1029 * replaced with a semaphore. It also needs to be
1030 * transitioned away from for kernel modesetting.
1031 */
1032 int mm_suspended;
1033};
1034
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001035#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001036struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001037 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001038 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001039 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001040};
1041
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001042struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001043 /** Memory allocator for GTT stolen memory */
1044 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001045 /** List of all objects in gtt_space. Used to restore gtt
1046 * mappings on resume */
1047 struct list_head bound_list;
1048 /**
1049 * List of objects which are not bound to the GTT (thus
1050 * are idle and not used by the GPU) but still have
1051 * (presumably uncached) pages still attached.
1052 */
1053 struct list_head unbound_list;
1054
1055 /** Usable portion of the GTT for GEM */
1056 unsigned long stolen_base; /* limited to low memory (32-bit) */
1057
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001058 /** PPGTT used for aliasing the PPGTT with the GTT */
1059 struct i915_hw_ppgtt *aliasing_ppgtt;
1060
Chris Wilson2cfcd322014-05-20 08:28:43 +01001061 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001062 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001063 bool shrinker_no_lock_stealing;
1064
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001065 /** LRU list of objects with fence regs on them. */
1066 struct list_head fence_list;
1067
1068 /**
1069 * We leave the user IRQ off as much as possible,
1070 * but this means that requests will finish and never
1071 * be retired once the system goes idle. Set a timer to
1072 * fire periodically while the ring is running. When it
1073 * fires, go retire requests.
1074 */
1075 struct delayed_work retire_work;
1076
1077 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001078 * When we detect an idle GPU, we want to turn on
1079 * powersaving features. So once we see that there
1080 * are no more requests outstanding and no more
1081 * arrive within a small period of time, we fire
1082 * off the idle_work.
1083 */
1084 struct delayed_work idle_work;
1085
1086 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001087 * Are we in a non-interruptible section of code like
1088 * modesetting?
1089 */
1090 bool interruptible;
1091
Chris Wilsonf62a0072014-02-21 17:55:39 +00001092 /**
1093 * Is the GPU currently considered idle, or busy executing userspace
1094 * requests? Whilst idle, we attempt to power down the hardware and
1095 * display clocks. In order to reduce the effect on performance, there
1096 * is a slight delay before we do so.
1097 */
1098 bool busy;
1099
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001100 /** Bit 6 swizzling required for X tiling */
1101 uint32_t bit_6_swizzle_x;
1102 /** Bit 6 swizzling required for Y tiling */
1103 uint32_t bit_6_swizzle_y;
1104
1105 /* storage for physical objects */
1106 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1107
1108 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001109 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001110 size_t object_memory;
1111 u32 object_count;
1112};
1113
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001114struct drm_i915_error_state_buf {
1115 unsigned bytes;
1116 unsigned size;
1117 int err;
1118 u8 *buf;
1119 loff_t start;
1120 loff_t pos;
1121};
1122
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001123struct i915_error_state_file_priv {
1124 struct drm_device *dev;
1125 struct drm_i915_error_state *error;
1126};
1127
Daniel Vetter99584db2012-11-14 17:14:04 +01001128struct i915_gpu_error {
1129 /* For hangcheck timer */
1130#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1131#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001132 /* Hang gpu twice in this window and your context gets banned */
1133#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1134
Daniel Vetter99584db2012-11-14 17:14:04 +01001135 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001136
1137 /* For reset and error_state handling. */
1138 spinlock_t lock;
1139 /* Protected by the above dev->gpu_error.lock. */
1140 struct drm_i915_error_state *first_error;
1141 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001142
Chris Wilson094f9a52013-09-25 17:34:55 +01001143
1144 unsigned long missed_irq_rings;
1145
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001146 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001147 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001148 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001149 * This is a counter which gets incremented when reset is triggered,
1150 * and again when reset has been handled. So odd values (lowest bit set)
1151 * means that reset is in progress and even values that
1152 * (reset_counter >> 1):th reset was successfully completed.
1153 *
1154 * If reset is not completed succesfully, the I915_WEDGE bit is
1155 * set meaning that hardware is terminally sour and there is no
1156 * recovery. All waiters on the reset_queue will be woken when
1157 * that happens.
1158 *
1159 * This counter is used by the wait_seqno code to notice that reset
1160 * event happened and it needs to restart the entire ioctl (since most
1161 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001162 *
1163 * This is important for lock-free wait paths, where no contended lock
1164 * naturally enforces the correct ordering between the bail-out of the
1165 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001166 */
1167 atomic_t reset_counter;
1168
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001169#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001170#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001171
1172 /**
1173 * Waitqueue to signal when the reset has completed. Used by clients
1174 * that wait for dev_priv->mm.wedged to settle.
1175 */
1176 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001177
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001178 /* Userspace knobs for gpu hang simulation;
1179 * combines both a ring mask, and extra flags
1180 */
1181 u32 stop_rings;
1182#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1183#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001184
1185 /* For missed irq/seqno simulation. */
1186 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001187};
1188
Zhang Ruib8efb172013-02-05 15:41:53 +08001189enum modeset_restore {
1190 MODESET_ON_LID_OPEN,
1191 MODESET_DONE,
1192 MODESET_SUSPENDED,
1193};
1194
Paulo Zanoni6acab152013-09-12 17:06:24 -03001195struct ddi_vbt_port_info {
1196 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001197
1198 uint8_t supports_dvi:1;
1199 uint8_t supports_hdmi:1;
1200 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001201};
1202
Pradeep Bhat83a72802014-03-28 10:14:57 +05301203enum drrs_support_type {
1204 DRRS_NOT_SUPPORTED = 0,
1205 STATIC_DRRS_SUPPORT = 1,
1206 SEAMLESS_DRRS_SUPPORT = 2
1207};
1208
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001209struct intel_vbt_data {
1210 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1211 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1212
1213 /* Feature bits */
1214 unsigned int int_tv_support:1;
1215 unsigned int lvds_dither:1;
1216 unsigned int lvds_vbt:1;
1217 unsigned int int_crt_support:1;
1218 unsigned int lvds_use_ssc:1;
1219 unsigned int display_clock_mode:1;
1220 unsigned int fdi_rx_polarity_inverted:1;
1221 int lvds_ssc_freq;
1222 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1223
Pradeep Bhat83a72802014-03-28 10:14:57 +05301224 enum drrs_support_type drrs_type;
1225
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001226 /* eDP */
1227 int edp_rate;
1228 int edp_lanes;
1229 int edp_preemphasis;
1230 int edp_vswing;
1231 bool edp_initialized;
1232 bool edp_support;
1233 int edp_bpp;
1234 struct edp_power_seq edp_pps;
1235
Jani Nikulaf00076d2013-12-14 20:38:29 -02001236 struct {
1237 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001238 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001239 bool active_low_pwm;
1240 } backlight;
1241
Shobhit Kumard17c5442013-08-27 15:12:25 +03001242 /* MIPI DSI */
1243 struct {
1244 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301245 struct mipi_config *config;
1246 struct mipi_pps_data *pps;
1247 u8 seq_version;
1248 u32 size;
1249 u8 *data;
1250 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001251 } dsi;
1252
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001253 int crt_ddc_pin;
1254
1255 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001256 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001257
1258 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001259};
1260
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001261enum intel_ddb_partitioning {
1262 INTEL_DDB_PART_1_2,
1263 INTEL_DDB_PART_5_6, /* IVB+ */
1264};
1265
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001266struct intel_wm_level {
1267 bool enable;
1268 uint32_t pri_val;
1269 uint32_t spr_val;
1270 uint32_t cur_val;
1271 uint32_t fbc_val;
1272};
1273
Imre Deak820c1982013-12-17 14:46:36 +02001274struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001275 uint32_t wm_pipe[3];
1276 uint32_t wm_lp[3];
1277 uint32_t wm_lp_spr[3];
1278 uint32_t wm_linetime[3];
1279 bool enable_fbc_wm;
1280 enum intel_ddb_partitioning partitioning;
1281};
1282
Paulo Zanonic67a4702013-08-19 13:18:09 -03001283/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001284 * This struct helps tracking the state needed for runtime PM, which puts the
1285 * device in PCI D3 state. Notice that when this happens, nothing on the
1286 * graphics device works, even register access, so we don't get interrupts nor
1287 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001288 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001289 * Every piece of our code that needs to actually touch the hardware needs to
1290 * either call intel_runtime_pm_get or call intel_display_power_get with the
1291 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001292 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001293 * Our driver uses the autosuspend delay feature, which means we'll only really
1294 * suspend if we stay with zero refcount for a certain amount of time. The
1295 * default value is currently very conservative (see intel_init_runtime_pm), but
1296 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001297 *
1298 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1299 * goes back to false exactly before we reenable the IRQs. We use this variable
1300 * to check if someone is trying to enable/disable IRQs while they're supposed
1301 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001302 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001303 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001304 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001305 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001306struct i915_runtime_pm {
1307 bool suspended;
1308 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001309};
1310
Daniel Vetter926321d2013-10-16 13:30:34 +02001311enum intel_pipe_crc_source {
1312 INTEL_PIPE_CRC_SOURCE_NONE,
1313 INTEL_PIPE_CRC_SOURCE_PLANE1,
1314 INTEL_PIPE_CRC_SOURCE_PLANE2,
1315 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001316 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001317 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1318 INTEL_PIPE_CRC_SOURCE_TV,
1319 INTEL_PIPE_CRC_SOURCE_DP_B,
1320 INTEL_PIPE_CRC_SOURCE_DP_C,
1321 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001322 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001323 INTEL_PIPE_CRC_SOURCE_MAX,
1324};
1325
Shuang He8bf1e9f2013-10-15 18:55:27 +01001326struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001327 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001328 uint32_t crc[5];
1329};
1330
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001331#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001332struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001333 spinlock_t lock;
1334 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001335 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001336 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001337 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001338 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001339};
1340
Jani Nikula77fec552014-03-31 14:27:22 +03001341struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001342 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001343 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001344
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001345 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001346
1347 int relative_constants_mode;
1348
1349 void __iomem *regs;
1350
Chris Wilson907b28c2013-07-19 20:36:52 +01001351 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001352
1353 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1354
Daniel Vetter28c70f12012-12-01 13:53:45 +01001355
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001356 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1357 * controller on different i2c buses. */
1358 struct mutex gmbus_mutex;
1359
1360 /**
1361 * Base address of the gmbus and gpio block.
1362 */
1363 uint32_t gpio_mmio_base;
1364
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301365 /* MMIO base address for MIPI regs */
1366 uint32_t mipi_mmio_base;
1367
Daniel Vetter28c70f12012-12-01 13:53:45 +01001368 wait_queue_head_t gmbus_wait_queue;
1369
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001370 struct pci_dev *bridge_dev;
1371 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001372 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001373
1374 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001375 struct resource mch_res;
1376
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001377 /* protects the irq masks */
1378 spinlock_t irq_lock;
1379
Imre Deakf8b79e52014-03-04 19:23:07 +02001380 bool display_irqs_enabled;
1381
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001382 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1383 struct pm_qos_request pm_qos;
1384
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001385 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001386 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001387
1388 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001389 union {
1390 u32 irq_mask;
1391 u32 de_irq_mask[I915_MAX_PIPES];
1392 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001393 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001394 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301395 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001396 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001397
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001398 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001399 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001400 struct {
1401 unsigned long hpd_last_jiffies;
1402 int hpd_cnt;
1403 enum {
1404 HPD_ENABLED = 0,
1405 HPD_DISABLED = 1,
1406 HPD_MARK_DISABLED = 2
1407 } hpd_mark;
1408 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001409 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001410 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001412 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301413 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001414 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001415 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001416
1417 /* overlay */
1418 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001419
Jani Nikula58c68772013-11-08 16:48:54 +02001420 /* backlight registers and fields in struct intel_panel */
1421 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001422
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001423 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424 bool no_aux_handshake;
1425
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1427 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1428 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1429
1430 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001431 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001432
Daniel Vetter645416f2013-09-02 16:22:25 +02001433 /**
1434 * wq - Driver workqueue for GEM.
1435 *
1436 * NOTE: Work items scheduled here are not allowed to grab any modeset
1437 * locks, for otherwise the flushing done in the pageflip code will
1438 * result in deadlocks.
1439 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001440 struct workqueue_struct *wq;
1441
1442 /* Display functions */
1443 struct drm_i915_display_funcs display;
1444
1445 /* PCH chipset type */
1446 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001447 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448
1449 unsigned long quirks;
1450
Zhang Ruib8efb172013-02-05 15:41:53 +08001451 enum modeset_restore modeset_restore;
1452 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001453
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001454 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001455 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001456
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001457 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001458#if defined(CONFIG_MMU_NOTIFIER)
1459 DECLARE_HASHTABLE(mmu_notifiers, 7);
1460#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001461
Daniel Vetter87813422012-05-02 11:49:32 +02001462 /* Kernel Modesetting */
1463
yakui_zhao9b9d1722009-05-31 17:17:17 +08001464 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001465
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001466 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1467 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001468 wait_queue_head_t pending_flip_queue;
1469
Daniel Vetterc4597872013-10-21 21:04:07 +02001470#ifdef CONFIG_DEBUG_FS
1471 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1472#endif
1473
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001474 int num_shared_dpll;
1475 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001476 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001477 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001478
Jesse Barnes652c3932009-08-17 13:31:43 -07001479 /* Reclocking support */
1480 bool render_reclock_avail;
1481 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001482 /* indicates the reduced downclock for LVDS*/
1483 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001484 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001485
Zhenyu Wangc48044112009-12-17 14:48:43 +08001486 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001487
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001488 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001489
Ben Widawsky59124502013-07-04 11:02:05 -07001490 /* Cannot be determined by PCIID. You must always read a register. */
1491 size_t ellc_size;
1492
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001493 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001494 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001495
Daniel Vetter20e4d402012-08-08 23:35:39 +02001496 /* ilk-only ips/rps state. Everything in here is protected by the global
1497 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001498 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001499
Imre Deak83c00f552013-10-25 17:36:47 +03001500 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001501
Rodrigo Vivia031d702013-10-03 16:15:06 -03001502 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001503
Daniel Vetter99584db2012-11-14 17:14:04 +01001504 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001505
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001506 struct drm_i915_gem_object *vlv_pctx;
1507
Daniel Vetter4520f532013-10-09 09:18:51 +02001508#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001509 /* list of fbdev register on this device */
1510 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001511#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001512
Jesse Barnes073f34d2012-11-02 11:13:59 -07001513 /*
1514 * The console may be contended at resume, but we don't
1515 * want it to block on it.
1516 */
1517 struct work_struct console_resume_work;
1518
Chris Wilsone953fd72011-02-21 22:23:52 +00001519 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001520 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001521
Ben Widawsky254f9652012-06-04 14:42:42 -07001522 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001523 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001524
Damien Lespiau3e683202012-12-11 18:48:29 +00001525 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001526
Daniel Vetter842f1c82014-03-10 10:01:44 +01001527 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001528 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001529 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001530
Ville Syrjälä53615a52013-08-01 16:18:50 +03001531 struct {
1532 /*
1533 * Raw watermark latency values:
1534 * in 0.1us units for WM0,
1535 * in 0.5us units for WM1+.
1536 */
1537 /* primary */
1538 uint16_t pri_latency[5];
1539 /* sprite */
1540 uint16_t spr_latency[5];
1541 /* cursor */
1542 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001543
1544 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001545 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001546 } wm;
1547
Paulo Zanoni8a187452013-12-06 20:32:13 -02001548 struct i915_runtime_pm pm;
1549
Daniel Vetter231f42a2012-11-02 19:55:05 +01001550 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1551 * here! */
1552 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001553 /* Old ums support infrastructure, same warning applies. */
1554 struct i915_ums_state ums;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001555 /* the indicator for dispatch video commands on two BSD rings */
1556 int ring_index;
Jani Nikula77fec552014-03-31 14:27:22 +03001557};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
Chris Wilson2c1792a2013-08-01 18:39:55 +01001559static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1560{
1561 return dev->dev_private;
1562}
1563
Chris Wilsonb4519512012-05-11 14:29:30 +01001564/* Iterate over initialised rings */
1565#define for_each_ring(ring__, dev_priv__, i__) \
1566 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1567 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1568
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001569enum hdmi_force_audio {
1570 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1571 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1572 HDMI_AUDIO_AUTO, /* trust EDID */
1573 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1574};
1575
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001576#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001577
Chris Wilson37e680a2012-06-07 15:38:42 +01001578struct drm_i915_gem_object_ops {
1579 /* Interface between the GEM object and its backing storage.
1580 * get_pages() is called once prior to the use of the associated set
1581 * of pages before to binding them into the GTT, and put_pages() is
1582 * called after we no longer need them. As we expect there to be
1583 * associated cost with migrating pages between the backing storage
1584 * and making them available for the GPU (e.g. clflush), we may hold
1585 * onto the pages after they are no longer referenced by the GPU
1586 * in case they may be used again shortly (for example migrating the
1587 * pages to a different memory domain within the GTT). put_pages()
1588 * will therefore most likely be called when the object itself is
1589 * being released or under memory pressure (where we attempt to
1590 * reap pages for the shrinker).
1591 */
1592 int (*get_pages)(struct drm_i915_gem_object *);
1593 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001594 int (*dmabuf_export)(struct drm_i915_gem_object *);
1595 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001596};
1597
Eric Anholt673a3942008-07-30 12:06:12 -07001598struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001599 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001600
Chris Wilson37e680a2012-06-07 15:38:42 +01001601 const struct drm_i915_gem_object_ops *ops;
1602
Ben Widawsky2f633152013-07-17 12:19:03 -07001603 /** List of VMAs backed by this object */
1604 struct list_head vma_list;
1605
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001606 /** Stolen memory for this object, instead of being backed by shmem. */
1607 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001608 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001609
Chris Wilson69dc4982010-10-19 10:36:51 +01001610 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001611 /** Used in execbuf to temporarily hold a ref */
1612 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001613
1614 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001615 * This is set if the object is on the active lists (has pending
1616 * rendering and so a non-zero seqno), and is not set if it i s on
1617 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001618 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001619 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001620
1621 /**
1622 * This is set if the object has been written to since last bound
1623 * to the GTT
1624 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001625 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001626
1627 /**
1628 * Fence register bits (if any) for this object. Will be set
1629 * as needed when mapped into the GTT.
1630 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001631 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001632 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001633
1634 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001635 * Advice: are the backing pages purgeable?
1636 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001637 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001638
1639 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001640 * Current tiling mode for the object.
1641 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001642 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001643 /**
1644 * Whether the tiling parameters for the currently associated fence
1645 * register have changed. Note that for the purposes of tracking
1646 * tiling changes we also treat the unfenced register, the register
1647 * slot that the object occupies whilst it executes a fenced
1648 * command (such as BLT on gen2/3), as a "fence".
1649 */
1650 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001651
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001652 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001653 * Is the object at the current location in the gtt mappable and
1654 * fenceable? Used to avoid costly recalculations.
1655 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001656 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001657
1658 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001659 * Whether the current gtt mapping needs to be mappable (and isn't just
1660 * mappable by accident). Track pin and fault separate for a more
1661 * accurate mappable working set.
1662 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001663 unsigned int fault_mappable:1;
1664 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001665 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001666
Chris Wilsoncaea7472010-11-12 13:53:37 +00001667 /*
1668 * Is the GPU currently using a fence to access this buffer,
1669 */
1670 unsigned int pending_fenced_gpu_access:1;
1671 unsigned int fenced_gpu_access:1;
1672
Chris Wilson651d7942013-08-08 14:41:10 +01001673 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001674
Daniel Vetter7bddb012012-02-09 17:15:47 +01001675 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001676 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001677 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001678
Chris Wilson9da3da62012-06-01 15:20:22 +01001679 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001680 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Daniel Vetter1286ff72012-05-10 15:25:09 +02001682 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001683 void *dma_buf_vmapping;
1684 int vmapping_count;
1685
Chris Wilsoncaea7472010-11-12 13:53:37 +00001686 struct intel_ring_buffer *ring;
1687
Chris Wilson1c293ea2012-04-17 15:31:27 +01001688 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001689 uint32_t last_read_seqno;
1690 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001691 /** Breadcrumb of last fenced GPU access to the buffer. */
1692 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001693
Daniel Vetter778c3542010-05-13 11:49:44 +02001694 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001695 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001696
Daniel Vetter80075d42013-10-09 21:23:52 +02001697 /** References from framebuffers, locks out tiling changes. */
1698 unsigned long framebuffer_references;
1699
Eric Anholt280b7132009-03-12 16:56:27 -07001700 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001701 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001702
Jesse Barnes79e53942008-11-07 14:24:08 -08001703 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001704 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001705 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001706
1707 /** for phy allocated objects */
1708 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001709
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001710 union {
1711 struct i915_gem_userptr {
1712 uintptr_t ptr;
1713 unsigned read_only :1;
1714 unsigned workers :4;
1715#define I915_GEM_USERPTR_MAX_WORKERS 15
1716
1717 struct mm_struct *mm;
1718 struct i915_mmu_object *mn;
1719 struct work_struct *work;
1720 } userptr;
1721 };
1722};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001723#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001724
Eric Anholt673a3942008-07-30 12:06:12 -07001725/**
1726 * Request queue structure.
1727 *
1728 * The request queue allows us to note sequence numbers that have been emitted
1729 * and may be associated with active buffers to be retired.
1730 *
1731 * By keeping this list, we can avoid having to do questionable
1732 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1733 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1734 */
1735struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001736 /** On Which ring this request was generated */
1737 struct intel_ring_buffer *ring;
1738
Eric Anholt673a3942008-07-30 12:06:12 -07001739 /** GEM sequence number associated with this request. */
1740 uint32_t seqno;
1741
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001742 /** Position in the ringbuffer of the start of the request */
1743 u32 head;
1744
1745 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001746 u32 tail;
1747
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001748 /** Context related to this request */
1749 struct i915_hw_context *ctx;
1750
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001751 /** Batch buffer related to this request if any */
1752 struct drm_i915_gem_object *batch_obj;
1753
Eric Anholt673a3942008-07-30 12:06:12 -07001754 /** Time at which this request was emitted, in jiffies. */
1755 unsigned long emitted_jiffies;
1756
Eric Anholtb9624422009-06-03 07:27:35 +00001757 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001758 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001759
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001760 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001761 /** file_priv list entry for this request */
1762 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001763};
1764
1765struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001766 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001767 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001768
Eric Anholt673a3942008-07-30 12:06:12 -07001769 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001770 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001771 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001772 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001773 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001774 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001775
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001776 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001777 atomic_t rps_wait_boost;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001778 struct intel_ring_buffer *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001779};
1780
Brad Volkin351e3db2014-02-18 10:15:46 -08001781/*
1782 * A command that requires special handling by the command parser.
1783 */
1784struct drm_i915_cmd_descriptor {
1785 /*
1786 * Flags describing how the command parser processes the command.
1787 *
1788 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1789 * a length mask if not set
1790 * CMD_DESC_SKIP: The command is allowed but does not follow the
1791 * standard length encoding for the opcode range in
1792 * which it falls
1793 * CMD_DESC_REJECT: The command is never allowed
1794 * CMD_DESC_REGISTER: The command should be checked against the
1795 * register whitelist for the appropriate ring
1796 * CMD_DESC_MASTER: The command is allowed if the submitting process
1797 * is the DRM master
1798 */
1799 u32 flags;
1800#define CMD_DESC_FIXED (1<<0)
1801#define CMD_DESC_SKIP (1<<1)
1802#define CMD_DESC_REJECT (1<<2)
1803#define CMD_DESC_REGISTER (1<<3)
1804#define CMD_DESC_BITMASK (1<<4)
1805#define CMD_DESC_MASTER (1<<5)
1806
1807 /*
1808 * The command's unique identification bits and the bitmask to get them.
1809 * This isn't strictly the opcode field as defined in the spec and may
1810 * also include type, subtype, and/or subop fields.
1811 */
1812 struct {
1813 u32 value;
1814 u32 mask;
1815 } cmd;
1816
1817 /*
1818 * The command's length. The command is either fixed length (i.e. does
1819 * not include a length field) or has a length field mask. The flag
1820 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1821 * a length mask. All command entries in a command table must include
1822 * length information.
1823 */
1824 union {
1825 u32 fixed;
1826 u32 mask;
1827 } length;
1828
1829 /*
1830 * Describes where to find a register address in the command to check
1831 * against the ring's register whitelist. Only valid if flags has the
1832 * CMD_DESC_REGISTER bit set.
1833 */
1834 struct {
1835 u32 offset;
1836 u32 mask;
1837 } reg;
1838
1839#define MAX_CMD_DESC_BITMASKS 3
1840 /*
1841 * Describes command checks where a particular dword is masked and
1842 * compared against an expected value. If the command does not match
1843 * the expected value, the parser rejects it. Only valid if flags has
1844 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1845 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001846 *
1847 * If the check specifies a non-zero condition_mask then the parser
1848 * only performs the check when the bits specified by condition_mask
1849 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001850 */
1851 struct {
1852 u32 offset;
1853 u32 mask;
1854 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001855 u32 condition_offset;
1856 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001857 } bits[MAX_CMD_DESC_BITMASKS];
1858};
1859
1860/*
1861 * A table of commands requiring special handling by the command parser.
1862 *
1863 * Each ring has an array of tables. Each table consists of an array of command
1864 * descriptors, which must be sorted with command opcodes in ascending order.
1865 */
1866struct drm_i915_cmd_table {
1867 const struct drm_i915_cmd_descriptor *table;
1868 int count;
1869};
1870
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001871#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001872
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001873#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1874#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001875#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001876#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001877#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001878#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1879#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001880#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1881#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1882#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001883#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001884#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001885#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1886#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001887#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1888#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001889#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001890#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001891#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1892 (dev)->pdev->device == 0x0152 || \
1893 (dev)->pdev->device == 0x015a)
1894#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1895 (dev)->pdev->device == 0x0106 || \
1896 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001897#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001898#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001899#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001900#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001901#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001902#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001903 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001904#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1905 (((dev)->pdev->device & 0xf) == 0x2 || \
1906 ((dev)->pdev->device & 0xf) == 0x6 || \
1907 ((dev)->pdev->device & 0xf) == 0xe))
1908#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001909 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001910#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001911#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001912 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001913#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001914
Jesse Barnes85436692011-04-06 12:11:14 -07001915/*
1916 * The genX designation typically refers to the render engine, so render
1917 * capability related checks should use IS_GEN, while display and other checks
1918 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1919 * chips, etc.).
1920 */
Zou Nan haicae58522010-11-09 17:17:32 +08001921#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1922#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1923#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1924#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1925#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001926#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001927#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001928
Ben Widawsky73ae4782013-10-15 10:02:57 -07001929#define RENDER_RING (1<<RCS)
1930#define BSD_RING (1<<VCS)
1931#define BLT_RING (1<<BCS)
1932#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001933#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001934#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001935#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001936#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1937#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1938#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1939#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1940 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001941#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1942
Ben Widawsky254f9652012-06-04 14:42:42 -07001943#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ville Syrjälä3f1d8962014-04-09 13:28:03 +03001944#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && \
1945 (!IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
1946#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 \
1947 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001948#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001949#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001950
Chris Wilson05394f32010-11-08 19:18:58 +00001951#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001952#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1953
Daniel Vetterb45305f2012-12-17 16:21:27 +01001954/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1955#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01001956/*
1957 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1958 * even when in MSI mode. This results in spurious interrupt warnings if the
1959 * legacy irq no. is shared with another device. The kernel then disables that
1960 * interrupt source and so prevents the other device from working properly.
1961 */
1962#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1963#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01001964
Zou Nan haicae58522010-11-09 17:17:32 +08001965/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1966 * rows, which changed the alignment requirements and fence programming.
1967 */
1968#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1969 IS_I915GM(dev)))
1970#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1971#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1972#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001973#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1974#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001975
1976#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1977#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001978#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001979
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001980#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001981
Damien Lespiaudd93be52013-04-22 18:40:39 +01001982#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001983#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001984#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001985#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03001986 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001987
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001988#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1989#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1990#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1991#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1992#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1993#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1994
Chris Wilson2c1792a2013-08-01 18:39:55 +01001995#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001996#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001997#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1998#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001999#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002000#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002001
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002002/* DPF == dynamic parity feature */
2003#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2004#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002005
Ben Widawskyc8735b02012-09-07 19:43:39 -07002006#define GT_FREQUENCY_MULTIPLIER 50
2007
Chris Wilson05394f32010-11-08 19:18:58 +00002008#include "i915_trace.h"
2009
Rob Clarkbaa70942013-08-02 13:27:49 -04002010extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002011extern int i915_max_ioctl;
2012
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002013extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2014extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002015extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2016extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2017
Jani Nikulad330a952014-01-21 11:24:25 +02002018/* i915_params.c */
2019struct i915_params {
2020 int modeset;
2021 int panel_ignore_lid;
2022 unsigned int powersave;
2023 int semaphores;
2024 unsigned int lvds_downclock;
2025 int lvds_channel_mode;
2026 int panel_use_ssc;
2027 int vbt_sdvo_panel_type;
2028 int enable_rc6;
2029 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002030 int enable_ppgtt;
2031 int enable_psr;
2032 unsigned int preliminary_hw_support;
2033 int disable_power_well;
2034 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002035 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002036 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002037 /* leave bools at the end to not create holes */
2038 bool enable_hangcheck;
2039 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002040 bool prefault_disable;
2041 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002042 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002043 bool disable_vtd_wa;
Jani Nikulad330a952014-01-21 11:24:25 +02002044};
2045extern struct i915_params i915 __read_mostly;
2046
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002048void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002049extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002050extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002051extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07002052extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002053extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002054extern void i915_driver_preclose(struct drm_device *dev,
2055 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002056extern void i915_driver_postclose(struct drm_device *dev,
2057 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002058extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002059#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002060extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2061 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002062#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002063extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002064 struct drm_clip_rect *box,
2065 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002066extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002067extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002068extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2069extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2070extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2071extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002072int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002073
Jesse Barnes073f34d2012-11-02 11:13:59 -07002074extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002075
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002077void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002078__printf(3, 4)
2079void i915_handle_error(struct drm_device *dev, bool wedged,
2080 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081
Deepak S76c3552f2014-01-30 23:08:16 +05302082void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2083 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002084extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002085extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002086
2087extern void intel_uncore_sanitize(struct drm_device *dev);
2088extern void intel_uncore_early_sanitize(struct drm_device *dev);
2089extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002090extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002091extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002092
Keith Packard7c463582008-11-04 02:03:27 -08002093void
Jani Nikula50227e12014-03-31 14:27:21 +03002094i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002095 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002096
2097void
Jani Nikula50227e12014-03-31 14:27:21 +03002098i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002099 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002100
Imre Deakf8b79e52014-03-04 19:23:07 +02002101void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2102void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2103
Eric Anholt673a3942008-07-30 12:06:12 -07002104/* i915_gem.c */
2105int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2106 struct drm_file *file_priv);
2107int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2108 struct drm_file *file_priv);
2109int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2110 struct drm_file *file_priv);
2111int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2112 struct drm_file *file_priv);
2113int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2114 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002115int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2116 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002117int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2118 struct drm_file *file_priv);
2119int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2120 struct drm_file *file_priv);
2121int i915_gem_execbuffer(struct drm_device *dev, void *data,
2122 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002123int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2124 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002125int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2126 struct drm_file *file_priv);
2127int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2128 struct drm_file *file_priv);
2129int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2130 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002131int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2132 struct drm_file *file);
2133int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2134 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002135int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2136 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002137int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2138 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002139int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2140 struct drm_file *file_priv);
2141int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2142 struct drm_file *file_priv);
2143int i915_gem_set_tiling(struct drm_device *dev, void *data,
2144 struct drm_file *file_priv);
2145int i915_gem_get_tiling(struct drm_device *dev, void *data,
2146 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002147int i915_gem_init_userptr(struct drm_device *dev);
2148int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2149 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002150int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2151 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002152int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2153 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002154void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002155void *i915_gem_object_alloc(struct drm_device *dev);
2156void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002157void i915_gem_object_init(struct drm_i915_gem_object *obj,
2158 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002159struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2160 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002161void i915_init_vm(struct drm_i915_private *dev_priv,
2162 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002163void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002164void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002165
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002166#define PIN_MAPPABLE 0x1
2167#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002168#define PIN_GLOBAL 0x4
Chris Wilson20217462010-11-23 15:26:33 +00002169int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002170 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002171 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002172 unsigned flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002173int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002174int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002175void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002176void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002177void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002178
Brad Volkin4c914c02014-02-18 10:15:45 -08002179int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2180 int *needs_clflush);
2181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002183static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2184{
Imre Deak67d5a502013-02-18 19:28:02 +02002185 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002186
Imre Deak67d5a502013-02-18 19:28:02 +02002187 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002188 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002189
2190 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002191}
Chris Wilsona5570172012-09-04 21:02:54 +01002192static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2193{
2194 BUG_ON(obj->pages == NULL);
2195 obj->pages_pin_count++;
2196}
2197static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2198{
2199 BUG_ON(obj->pages_pin_count == 0);
2200 obj->pages_pin_count--;
2201}
2202
Chris Wilson54cf91d2010-11-25 18:00:26 +00002203int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002204int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2205 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002206void i915_vma_move_to_active(struct i915_vma *vma,
2207 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002208int i915_gem_dumb_create(struct drm_file *file_priv,
2209 struct drm_device *dev,
2210 struct drm_mode_create_dumb *args);
2211int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2212 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002213/**
2214 * Returns true if seq1 is later than seq2.
2215 */
2216static inline bool
2217i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2218{
2219 return (int32_t)(seq1 - seq2) >= 0;
2220}
2221
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002222int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2223int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002224int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002225int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002226
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002227bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2228void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002229
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002230struct drm_i915_gem_request *
2231i915_gem_find_active_request(struct intel_ring_buffer *ring);
2232
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002233bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002234void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002235int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002236 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002237static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2238{
2239 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002240 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002241}
2242
2243static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2244{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002245 return atomic_read(&error->reset_counter) & I915_WEDGED;
2246}
2247
2248static inline u32 i915_reset_count(struct i915_gpu_error *error)
2249{
2250 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002251}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002252
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002253static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2254{
2255 return dev_priv->gpu_error.stop_rings == 0 ||
2256 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2257}
2258
2259static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2260{
2261 return dev_priv->gpu_error.stop_rings == 0 ||
2262 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2263}
2264
Chris Wilson069efc12010-09-30 16:53:18 +01002265void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002266bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002267int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002268int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002269int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002270int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002271void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002272void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002273int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002274int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002275int __i915_add_request(struct intel_ring_buffer *ring,
2276 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002277 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002278 u32 *seqno);
2279#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002280 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002281int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2282 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002283int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002284int __must_check
2285i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2286 bool write);
2287int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002288i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2289int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002290i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2291 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002292 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002293void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002294int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002295 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002296 int id,
2297 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002298void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002299 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002300void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002301int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002302void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002303
Chris Wilson467cffb2011-03-07 10:42:03 +00002304uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002305i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2306uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002307i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2308 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002309
Chris Wilsone4ffd172011-04-04 09:44:39 +01002310int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2311 enum i915_cache_level cache_level);
2312
Daniel Vetter1286ff72012-05-10 15:25:09 +02002313struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2314 struct dma_buf *dma_buf);
2315
2316struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2317 struct drm_gem_object *gem_obj, int flags);
2318
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002319void i915_gem_restore_fences(struct drm_device *dev);
2320
Ben Widawskya70a3142013-07-31 16:59:56 -07002321unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2322 struct i915_address_space *vm);
2323bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2324bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2325 struct i915_address_space *vm);
2326unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2327 struct i915_address_space *vm);
2328struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2329 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002330struct i915_vma *
2331i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2332 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002333
2334struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002335static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2336 struct i915_vma *vma;
2337 list_for_each_entry(vma, &obj->vma_list, vma_link)
2338 if (vma->pin_count > 0)
2339 return true;
2340 return false;
2341}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002342
Ben Widawskya70a3142013-07-31 16:59:56 -07002343/* Some GGTT VM helpers */
2344#define obj_to_ggtt(obj) \
2345 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2346static inline bool i915_is_ggtt(struct i915_address_space *vm)
2347{
2348 struct i915_address_space *ggtt =
2349 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2350 return vm == ggtt;
2351}
2352
2353static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2354{
2355 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2356}
2357
2358static inline unsigned long
2359i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2360{
2361 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2362}
2363
2364static inline unsigned long
2365i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2366{
2367 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2368}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002369
2370static inline int __must_check
2371i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2372 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002373 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002374{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002375 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002376}
Ben Widawskya70a3142013-07-31 16:59:56 -07002377
Daniel Vetterb2871102014-02-14 14:01:19 +01002378static inline int
2379i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2380{
2381 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2382}
2383
2384void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2385
Ben Widawsky254f9652012-06-04 14:42:42 -07002386/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002387#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002388int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002389void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002390void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002391int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002392int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002393void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002394int i915_switch_context(struct intel_ring_buffer *ring,
Chris Wilson691e6412014-04-09 09:07:36 +01002395 struct i915_hw_context *to);
Ben Widawsky41bde552013-12-06 14:11:21 -08002396struct i915_hw_context *
2397i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002398void i915_gem_context_free(struct kref *ctx_ref);
2399static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2400{
Chris Wilson691e6412014-04-09 09:07:36 +01002401 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002402}
2403
2404static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2405{
Chris Wilson691e6412014-04-09 09:07:36 +01002406 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002407}
2408
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002409static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2410{
2411 return c->id == DEFAULT_CONTEXT_ID;
2412}
2413
Ben Widawsky84624812012-06-04 14:42:54 -07002414int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2415 struct drm_file *file);
2416int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2417 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002418
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002419/* i915_gem_render_state.c */
2420int i915_gem_render_state_init(struct intel_ring_buffer *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002421/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002422int __must_check i915_gem_evict_something(struct drm_device *dev,
2423 struct i915_address_space *vm,
2424 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002425 unsigned alignment,
2426 unsigned cache_level,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002427 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002428int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002429int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002430
Ben Widawsky0260c422014-03-22 22:47:21 -07002431/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002432static inline void i915_gem_chipset_flush(struct drm_device *dev)
2433{
Chris Wilson05394f32010-11-08 19:18:58 +00002434 if (INTEL_INFO(dev)->gen < 6)
2435 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002436}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002437
Chris Wilson9797fbf2012-04-24 15:47:39 +01002438/* i915_gem_stolen.c */
2439int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002440int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2441void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002442void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002443struct drm_i915_gem_object *
2444i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002445struct drm_i915_gem_object *
2446i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2447 u32 stolen_offset,
2448 u32 gtt_offset,
2449 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002450void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002451
Eric Anholt673a3942008-07-30 12:06:12 -07002452/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002453static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002454{
Jani Nikula50227e12014-03-31 14:27:21 +03002455 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002456
2457 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2458 obj->tiling_mode != I915_TILING_NONE;
2459}
2460
Eric Anholt673a3942008-07-30 12:06:12 -07002461void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002462void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2463void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002464
2465/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002466#if WATCH_LISTS
2467int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002468#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002469#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002470#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471
Ben Gamari20172632009-02-17 20:08:50 -05002472/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002473int i915_debugfs_init(struct drm_minor *minor);
2474void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002475#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002476void intel_display_crc_init(struct drm_device *dev);
2477#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002478static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002479#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002480
2481/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002482__printf(2, 3)
2483void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002484int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2485 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002486int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2487 size_t count, loff_t pos);
2488static inline void i915_error_state_buf_release(
2489 struct drm_i915_error_state_buf *eb)
2490{
2491 kfree(eb->buf);
2492}
Mika Kuoppala58174462014-02-25 17:11:26 +02002493void i915_capture_error_state(struct drm_device *dev, bool wedge,
2494 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002495void i915_error_state_get(struct drm_device *dev,
2496 struct i915_error_state_file_priv *error_priv);
2497void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2498void i915_destroy_error_state(struct drm_device *dev);
2499
2500void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2501const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002502
Brad Volkin351e3db2014-02-18 10:15:46 -08002503/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002504int i915_cmd_parser_get_version(void);
Brad Volkin44e895a2014-05-10 14:10:43 -07002505int i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2506void i915_cmd_parser_fini_ring(struct intel_ring_buffer *ring);
Brad Volkin351e3db2014-02-18 10:15:46 -08002507bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2508int i915_parse_cmds(struct intel_ring_buffer *ring,
2509 struct drm_i915_gem_object *batch_obj,
2510 u32 batch_start_offset,
2511 bool is_master);
2512
Jesse Barnes317c35d2008-08-25 15:11:06 -07002513/* i915_suspend.c */
2514extern int i915_save_state(struct drm_device *dev);
2515extern int i915_restore_state(struct drm_device *dev);
2516
Daniel Vetterd8157a32013-01-25 17:53:20 +01002517/* i915_ums.c */
2518void i915_save_display_reg(struct drm_device *dev);
2519void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002520
Ben Widawsky0136db582012-04-10 21:17:01 -07002521/* i915_sysfs.c */
2522void i915_setup_sysfs(struct drm_device *dev_priv);
2523void i915_teardown_sysfs(struct drm_device *dev_priv);
2524
Chris Wilsonf899fc62010-07-20 15:44:45 -07002525/* intel_i2c.c */
2526extern int intel_setup_gmbus(struct drm_device *dev);
2527extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002528static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002529{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002530 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002531}
2532
2533extern struct i2c_adapter *intel_gmbus_get_adapter(
2534 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002535extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2536extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002537static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002538{
2539 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2540}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002541extern void intel_i2c_reset(struct drm_device *dev);
2542
Chris Wilson3b617962010-08-24 09:02:58 +01002543/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002544struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002545#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002546extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002547extern void intel_opregion_init(struct drm_device *dev);
2548extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002549extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002550extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2551 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002552extern int intel_opregion_notify_adapter(struct drm_device *dev,
2553 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002554#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002555static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002556static inline void intel_opregion_init(struct drm_device *dev) { return; }
2557static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002558static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002559static inline int
2560intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2561{
2562 return 0;
2563}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002564static inline int
2565intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2566{
2567 return 0;
2568}
Len Brown65e082c2008-10-24 17:18:10 -04002569#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002570
Jesse Barnes723bfd72010-10-07 16:01:13 -07002571/* intel_acpi.c */
2572#ifdef CONFIG_ACPI
2573extern void intel_register_dsm_handler(void);
2574extern void intel_unregister_dsm_handler(void);
2575#else
2576static inline void intel_register_dsm_handler(void) { return; }
2577static inline void intel_unregister_dsm_handler(void) { return; }
2578#endif /* CONFIG_ACPI */
2579
Jesse Barnes79e53942008-11-07 14:24:08 -08002580/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002581extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002582extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002583extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002584extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002585extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002586extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002587extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002588extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2589 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002590extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002591extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002592extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002593extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002594extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002595extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002596extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002597extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2598extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2599extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002600extern void intel_detect_pch(struct drm_device *dev);
2601extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002602extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002603
Ben Widawsky2911a352012-04-05 14:47:36 -07002604extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002605int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2606 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002607int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2608 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002609
Chris Wilson6ef3d422010-08-04 20:26:07 +01002610/* overlay */
2611extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002612extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2613 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002614
2615extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002616extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002617 struct drm_device *dev,
2618 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002619
Ben Widawskyb7287d82011-04-25 11:22:22 -07002620/* On SNB platform, before reading ring registers forcewake bit
2621 * must be set to prevent GT core from power down and stale values being
2622 * returned.
2623 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302624void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2625void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002626void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002627
Ben Widawsky42c05262012-09-26 10:34:00 -07002628int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2629int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002630
2631/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002632u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2633void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2634u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002635u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2636void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2637u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2638void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2639u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2640void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002641u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2642void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002643u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2644void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002645u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2646void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002647u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2648 enum intel_sbi_destination destination);
2649void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2650 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302651u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2652void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002653
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002654int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2655int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002656
Deepak Sc8d9a592013-11-23 14:55:42 +05302657#define FORCEWAKE_RENDER (1 << 0)
2658#define FORCEWAKE_MEDIA (1 << 1)
2659#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2660
2661
Ben Widawsky0b274482013-10-04 21:22:51 -07002662#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2663#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002664
Ben Widawsky0b274482013-10-04 21:22:51 -07002665#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2666#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2667#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2668#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002669
Ben Widawsky0b274482013-10-04 21:22:51 -07002670#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2671#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2672#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2673#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002674
Chris Wilson698b3132014-03-21 13:16:43 +00002675/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2676 * will be implemented using 2 32-bit writes in an arbitrary order with
2677 * an arbitrary delay between them. This can cause the hardware to
2678 * act upon the intermediate value, possibly leading to corruption and
2679 * machine death. You have been warned.
2680 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002681#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2682#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002683
Chris Wilson50877442014-03-21 12:41:53 +00002684#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2685 u32 upper = I915_READ(upper_reg); \
2686 u32 lower = I915_READ(lower_reg); \
2687 u32 tmp = I915_READ(upper_reg); \
2688 if (upper != tmp) { \
2689 upper = tmp; \
2690 lower = I915_READ(lower_reg); \
2691 WARN_ON(I915_READ(upper_reg) != upper); \
2692 } \
2693 (u64)upper << 32 | lower; })
2694
Zou Nan haicae58522010-11-09 17:17:32 +08002695#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2696#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2697
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002698/* "Broadcast RGB" property */
2699#define INTEL_BROADCAST_RGB_AUTO 0
2700#define INTEL_BROADCAST_RGB_FULL 1
2701#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002702
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002703static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2704{
2705 if (HAS_PCH_SPLIT(dev))
2706 return CPU_VGACNTRL;
2707 else if (IS_VALLEYVIEW(dev))
2708 return VLV_VGACNTRL;
2709 else
2710 return VGACNTRL;
2711}
2712
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002713static inline void __user *to_user_ptr(u64 address)
2714{
2715 return (void __user *)(uintptr_t)address;
2716}
2717
Imre Deakdf977292013-05-21 20:03:17 +03002718static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2719{
2720 unsigned long j = msecs_to_jiffies(m);
2721
2722 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2723}
2724
2725static inline unsigned long
2726timespec_to_jiffies_timeout(const struct timespec *value)
2727{
2728 unsigned long j = timespec_to_jiffies(value);
2729
2730 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2731}
2732
Paulo Zanonidce56b32013-12-19 14:29:40 -02002733/*
2734 * If you need to wait X milliseconds between events A and B, but event B
2735 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2736 * when event A happened, then just before event B you call this function and
2737 * pass the timestamp as the first argument, and X as the second argument.
2738 */
2739static inline void
2740wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2741{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002742 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002743
2744 /*
2745 * Don't re-read the value of "jiffies" every time since it may change
2746 * behind our back and break the math.
2747 */
2748 tmp_jiffies = jiffies;
2749 target_jiffies = timestamp_jiffies +
2750 msecs_to_jiffies_timeout(to_wait_ms);
2751
2752 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002753 remaining_jiffies = target_jiffies - tmp_jiffies;
2754 while (remaining_jiffies)
2755 remaining_jiffies =
2756 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002757 }
2758}
2759
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760#endif