blob: 108e1ec2fa4b491b7d34d3a977e0c3b427a975ab [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020061 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070063};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070065
Paulo Zanonia5c961d2012-10-24 15:59:34 -020066enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020072};
73#define transcoder_name(t) ((t) + 'A')
74
Jesse Barnes80824002009-09-10 15:28:06 -070075enum plane {
76 PLANE_A = 0,
77 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070079};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080081
Damien Lespiaud615a162014-03-03 17:31:48 +000082#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030083
Eugeni Dodonov2b139522012-03-29 12:32:22 -030084enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
Chon Ming Leee4607fc2013-11-06 14:36:35 +080094#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
Paulo Zanonib97186f2013-05-03 12:15:36 -0300106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300116 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200117 POWER_DOMAIN_PORT_DDI_A_2_LANES,
118 POWER_DOMAIN_PORT_DDI_A_4_LANES,
119 POWER_DOMAIN_PORT_DDI_B_2_LANES,
120 POWER_DOMAIN_PORT_DDI_B_4_LANES,
121 POWER_DOMAIN_PORT_DDI_C_2_LANES,
122 POWER_DOMAIN_PORT_DDI_C_4_LANES,
123 POWER_DOMAIN_PORT_DDI_D_2_LANES,
124 POWER_DOMAIN_PORT_DDI_D_4_LANES,
125 POWER_DOMAIN_PORT_DSI,
126 POWER_DOMAIN_PORT_CRT,
127 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300128 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200129 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300130 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300131
132 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300133};
134
135#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
136#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
137 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300138#define POWER_DOMAIN_TRANSCODER(tran) \
139 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
140 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300141
Egbert Eich1d843f92013-02-25 12:06:49 -0500142enum hpd_pin {
143 HPD_NONE = 0,
144 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
145 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
146 HPD_CRT,
147 HPD_SDVO_B,
148 HPD_SDVO_C,
149 HPD_PORT_B,
150 HPD_PORT_C,
151 HPD_PORT_D,
152 HPD_NUM_PINS
153};
154
Chris Wilson2a2d5482012-12-03 11:49:06 +0000155#define I915_GEM_GPU_DOMAINS \
156 (I915_GEM_DOMAIN_RENDER | \
157 I915_GEM_DOMAIN_SAMPLER | \
158 I915_GEM_DOMAIN_COMMAND | \
159 I915_GEM_DOMAIN_INSTRUCTION | \
160 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700161
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700162#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000163#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200165#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
166 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
167 if ((intel_encoder)->base.crtc == (__crtc))
168
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800169#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
170 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
171 if ((intel_connector)->base.encoder == (__encoder))
172
Daniel Vettere7b903d2013-06-05 13:34:14 +0200173struct drm_i915_private;
174
Daniel Vettere2b78262013-06-07 23:10:03 +0200175enum intel_dpll_id {
176 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
177 /* real shared dpll ids must be >= 0 */
178 DPLL_ID_PCH_PLL_A,
179 DPLL_ID_PCH_PLL_B,
180};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100181#define I915_NUM_PLLS 2
182
Daniel Vetter53589012013-06-05 13:34:16 +0200183struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200184 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200185 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200186 uint32_t fp0;
187 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200188};
189
Daniel Vetter46edb022013-06-05 13:34:12 +0200190struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 int refcount; /* count of number of CRTCs sharing this PLL */
192 int active; /* count of number of active CRTCs (i.e. DPMS on) */
193 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200194 const char *name;
195 /* should match the index in the dev_priv->shared_dplls array */
196 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200197 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200198 void (*mode_set)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200200 void (*enable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
202 void (*disable)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200204 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll,
206 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100209/* Used by dp and fdi links */
210struct intel_link_m_n {
211 uint32_t tu;
212 uint32_t gmch_m;
213 uint32_t gmch_n;
214 uint32_t link_m;
215 uint32_t link_n;
216};
217
218void intel_link_compute_m_n(int bpp, int nlanes,
219 int pixel_clock, int link_clock,
220 struct intel_link_m_n *m_n);
221
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300222struct intel_ddi_plls {
223 int spll_refcount;
224 int wrpll1_refcount;
225 int wrpll2_refcount;
226};
227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228/* Interface history:
229 *
230 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100231 * 1.2: Add Power Management
232 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100233 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000234 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000235 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
236 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 */
238#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000239#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define DRIVER_PATCHLEVEL 0
241
Chris Wilson23bc5982010-09-29 16:10:57 +0100242#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100243#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700244
Dave Airlie71acb5e2008-12-30 20:31:46 +1000245#define I915_GEM_PHYS_CURSOR_0 1
246#define I915_GEM_PHYS_CURSOR_1 2
247#define I915_GEM_PHYS_OVERLAY_REGS 3
248#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
249
250struct drm_i915_gem_phys_object {
251 int id;
252 struct page **page_list;
253 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000254 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000255};
256
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700257struct opregion_header;
258struct opregion_acpi;
259struct opregion_swsci;
260struct opregion_asle;
261
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100262struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700263 struct opregion_header __iomem *header;
264 struct opregion_acpi __iomem *acpi;
265 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300266 u32 swsci_gbda_sub_functions;
267 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700268 struct opregion_asle __iomem *asle;
269 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000270 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200271 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100272};
Chris Wilson44834a62010-08-19 16:09:23 +0100273#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100274
Chris Wilson6ef3d422010-08-04 20:26:07 +0100275struct intel_overlay;
276struct intel_overlay_error_state;
277
Dave Airlie7c1c2872008-11-28 14:22:24 +1000278struct drm_i915_master_private {
279 drm_local_map_t *sarea;
280 struct _drm_i915_sarea *sarea_priv;
281};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800282#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300283#define I915_MAX_NUM_FENCES 32
284/* 32 fences + sign bit for FENCE_REG_NONE */
285#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800286
287struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200288 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000289 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100290 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800291};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000292
yakui_zhao9b9d1722009-05-31 17:17:17 +0800293struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100294 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800295 u8 dvo_port;
296 u8 slave_addr;
297 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100298 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400299 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800300};
301
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000302struct intel_display_error_state;
303
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700304struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200305 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800306 struct timeval time;
307
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200309 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200310 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200311
Ben Widawsky585b0282014-01-30 00:19:37 -0800312 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700313 u32 eir;
314 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700315 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700316 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000317 u32 derrmr;
318 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800322 u32 gac_eco;
323 u32 gam_ecochk;
324 u32 gab_ctl;
325 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800326 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800327 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
Chris Wilson52d39a22012-02-15 11:25:37 +0000332 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000333 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800354 u32 bbstate;
355 u32 instpm;
356 u32 instps;
357 u32 seqno;
358 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000359 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800360 u32 fault_reg;
361 u32 faddr;
362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
Chris Wilson52d39a22012-02-15 11:25:37 +0000365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800370
Chris Wilson52d39a22012-02-15 11:25:37 +0000371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000374 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000375 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000387 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000388 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000389 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000390 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100391 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100400 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100401 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700402 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800403
Ben Widawsky95f53012013-07-31 17:00:15 -0700404 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700405};
406
Jani Nikula7bd688c2013-11-08 16:48:56 +0200407struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100408struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800409struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100410struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200411struct intel_limit;
412struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100413
Jesse Barnese70236a2009-09-21 10:42:27 -0700414struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400415 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200416 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700417 void (*disable_fbc)(struct drm_device *dev);
418 int (*get_display_clock_speed)(struct drm_device *dev);
419 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200420 /**
421 * find_dpll() - Find the best values for the PLL
422 * @limit: limits for the PLL
423 * @crtc: current CRTC
424 * @target: target frequency in kHz
425 * @refclk: reference clock frequency in kHz
426 * @match_clock: if provided, @best_clock P divider must
427 * match the P divider from @match_clock
428 * used for LVDS downclocking
429 * @best_clock: best PLL values found
430 *
431 * Returns true on success, false on failure.
432 */
433 bool (*find_dpll)(const struct intel_limit *limit,
434 struct drm_crtc *crtc,
435 int target, int refclk,
436 struct dpll *match_clock,
437 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300438 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300439 void (*update_sprite_wm)(struct drm_plane *plane,
440 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300441 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300442 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200443 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100444 /* Returns the active state of the crtc, and if the crtc is active,
445 * fills out the pipe-config with the hw state. */
446 bool (*get_pipe_config)(struct intel_crtc *,
447 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800448 void (*get_plane_config)(struct intel_crtc *,
449 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700450 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700451 int x, int y,
452 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200453 void (*crtc_enable)(struct drm_crtc *crtc);
454 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100455 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800456 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300457 struct drm_crtc *crtc,
458 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700459 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700460 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700461 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
462 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700463 struct drm_i915_gem_object *obj,
464 uint32_t flags);
Matt Roper262ca2b2014-03-18 17:22:55 -0700465 int (*update_primary_plane)(struct drm_crtc *crtc,
466 struct drm_framebuffer *fb,
467 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100468 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700469 /* clock updates for mode set */
470 /* cursor updates */
471 /* render clock increase/decrease */
472 /* display clock increase/decrease */
473 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200474
475 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200476 uint32_t (*get_backlight)(struct intel_connector *connector);
477 void (*set_backlight)(struct intel_connector *connector,
478 uint32_t level);
479 void (*disable_backlight)(struct intel_connector *connector);
480 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700481};
482
Chris Wilson907b28c2013-07-19 20:36:52 +0100483struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530484 void (*force_wake_get)(struct drm_i915_private *dev_priv,
485 int fw_engine);
486 void (*force_wake_put)(struct drm_i915_private *dev_priv,
487 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700488
489 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493
494 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
495 uint8_t val, bool trace);
496 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
497 uint16_t val, bool trace);
498 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
499 uint32_t val, bool trace);
500 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
501 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300502};
503
Chris Wilson907b28c2013-07-19 20:36:52 +0100504struct intel_uncore {
505 spinlock_t lock; /** lock is also taken in irq contexts. */
506
507 struct intel_uncore_funcs funcs;
508
509 unsigned fifo_count;
510 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100511
Deepak S940aece2013-11-23 14:55:43 +0530512 unsigned fw_rendercount;
513 unsigned fw_mediacount;
514
Chris Wilson82326442014-03-05 12:00:39 +0000515 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100516};
517
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100518#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
519 func(is_mobile) sep \
520 func(is_i85x) sep \
521 func(is_i915g) sep \
522 func(is_i945gm) sep \
523 func(is_g33) sep \
524 func(need_gfx_hws) sep \
525 func(is_g4x) sep \
526 func(is_pineview) sep \
527 func(is_broadwater) sep \
528 func(is_crestline) sep \
529 func(is_ivybridge) sep \
530 func(is_valleyview) sep \
531 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700532 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100533 func(has_fbc) sep \
534 func(has_pipe_cxsr) sep \
535 func(has_hotplug) sep \
536 func(cursor_needs_physical) sep \
537 func(has_overlay) sep \
538 func(overlay_needs_physical) sep \
539 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100540 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100541 func(has_ddi) sep \
542 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200543
Damien Lespiaua587f772013-04-22 18:40:38 +0100544#define DEFINE_FLAG(name) u8 name:1
545#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200546
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500547struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200548 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700549 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000550 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000551 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700552 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100553 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200554 /* Register offsets for the various display pipes and transcoders */
555 int pipe_offsets[I915_MAX_TRANSCODERS];
556 int trans_offsets[I915_MAX_TRANSCODERS];
557 int dpll_offsets[I915_MAX_PIPES];
558 int dpll_md_offsets[I915_MAX_PIPES];
559 int palette_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500560};
561
Damien Lespiaua587f772013-04-22 18:40:38 +0100562#undef DEFINE_FLAG
563#undef SEP_SEMICOLON
564
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800565enum i915_cache_level {
566 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100567 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
568 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
569 caches, eg sampler/render caches, and the
570 large Last-Level-Cache. LLC is coherent with
571 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100572 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800573};
574
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700575typedef uint32_t gen6_gtt_pte_t;
576
Ben Widawsky6f65e292013-12-06 14:10:56 -0800577/**
578 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
579 * VMA's presence cannot be guaranteed before binding, or after unbinding the
580 * object into/from the address space.
581 *
582 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
583 * will always be <= an objects lifetime. So object refcounting should cover us.
584 */
585struct i915_vma {
586 struct drm_mm_node node;
587 struct drm_i915_gem_object *obj;
588 struct i915_address_space *vm;
589
590 /** This object's place on the active/inactive lists */
591 struct list_head mm_list;
592
593 struct list_head vma_link; /* Link in the object's VMA list */
594
595 /** This vma's place in the batchbuffer or on the eviction list */
596 struct list_head exec_list;
597
598 /**
599 * Used for performing relocations during execbuffer insertion.
600 */
601 struct hlist_node exec_node;
602 unsigned long exec_handle;
603 struct drm_i915_gem_exec_object2 *exec_entry;
604
605 /**
606 * How many users have pinned this object in GTT space. The following
607 * users can each hold at most one reference: pwrite/pread, pin_ioctl
608 * (via user_pin_count), execbuffer (objects are not allowed multiple
609 * times for the same batchbuffer), and the framebuffer code. When
610 * switching/pageflipping, the framebuffer code has at most two buffers
611 * pinned per crtc.
612 *
613 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
614 * bits with absolutely no headroom. So use 4 bits. */
615 unsigned int pin_count:4;
616#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
617
618 /** Unmap an object from an address space. This usually consists of
619 * setting the valid PTE entries to a reserved scratch page. */
620 void (*unbind_vma)(struct i915_vma *vma);
621 /* Map an object into an address space with the given cache flags. */
622#define GLOBAL_BIND (1<<0)
623 void (*bind_vma)(struct i915_vma *vma,
624 enum i915_cache_level cache_level,
625 u32 flags);
626};
627
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700628struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700629 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700630 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700631 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700632 unsigned long start; /* Start offset always 0 for dri2 */
633 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
634
635 struct {
636 dma_addr_t addr;
637 struct page *page;
638 } scratch;
639
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700640 /**
641 * List of objects currently involved in rendering.
642 *
643 * Includes buffers having the contents of their GPU caches
644 * flushed, not necessarily primitives. last_rendering_seqno
645 * represents when the rendering involved will be completed.
646 *
647 * A reference is held on the buffer while on this list.
648 */
649 struct list_head active_list;
650
651 /**
652 * LRU list of objects which are not in the ringbuffer and
653 * are ready to unbind, but are still in the GTT.
654 *
655 * last_rendering_seqno is 0 while an object is in this list.
656 *
657 * A reference is not held on the buffer while on this list,
658 * as merely being GTT-bound shouldn't prevent its being
659 * freed, and we'll pull it off the list in the free path.
660 */
661 struct list_head inactive_list;
662
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700663 /* FIXME: Need a more generic return type */
664 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700665 enum i915_cache_level level,
666 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700667 void (*clear_range)(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800668 uint64_t start,
669 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700670 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700671 void (*insert_entries)(struct i915_address_space *vm,
672 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -0800673 uint64_t start,
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700674 enum i915_cache_level cache_level);
675 void (*cleanup)(struct i915_address_space *vm);
676};
677
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800678/* The Graphics Translation Table is the way in which GEN hardware translates a
679 * Graphics Virtual Address into a Physical Address. In addition to the normal
680 * collateral associated with any va->pa translations GEN hardware also has a
681 * portion of the GTT which can be mapped by the CPU and remain both coherent
682 * and correct (in cases like swizzling). That region is referred to as GMADR in
683 * the spec.
684 */
685struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700686 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800687 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800688
689 unsigned long mappable_end; /* End offset that we can CPU map */
690 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
691 phys_addr_t mappable_base; /* PA of our GMADR */
692
693 /** "Graphics Stolen Memory" holds the global PTEs */
694 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800695
696 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800697
Ben Widawsky911bdf02013-06-27 16:30:23 -0700698 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800699
700 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800701 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800702 size_t *stolen, phys_addr_t *mappable_base,
703 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800704};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700705#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800706
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800707#define GEN8_LEGACY_PDPS 4
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100708struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700709 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800710 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800711 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100712 unsigned num_pd_entries;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800713 unsigned num_pd_pages; /* gen8+ */
Ben Widawsky37aca442013-11-04 20:47:32 -0800714 union {
715 struct page **pt_pages;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800716 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky37aca442013-11-04 20:47:32 -0800717 };
718 struct page *pd_pages;
Ben Widawsky37aca442013-11-04 20:47:32 -0800719 union {
720 uint32_t pd_offset;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800721 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
Ben Widawsky37aca442013-11-04 20:47:32 -0800722 };
723 union {
724 dma_addr_t *pt_dma_addr;
725 dma_addr_t *gen8_pt_dma_addr[4];
726 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100727
Chris Wilson6313c202014-03-19 13:45:45 +0000728 struct i915_hw_context *ctx;
729
Ben Widawskya3d67d22013-12-06 14:11:06 -0800730 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800731 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
732 struct intel_ring_buffer *ring,
733 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800734 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200735};
736
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300737struct i915_ctx_hang_stats {
738 /* This context had batch pending when hang was declared */
739 unsigned batch_pending;
740
741 /* This context had batch active when hang was declared */
742 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300743
744 /* Time when this context was last blamed for a GPU reset */
745 unsigned long guilty_ts;
746
747 /* This context is banned to submit more work */
748 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300749};
Ben Widawsky40521052012-06-04 14:42:43 -0700750
751/* This must match up with the value previously used for execbuf2.rsvd1. */
752#define DEFAULT_CONTEXT_ID 0
753struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300754 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700755 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700756 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700757 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700758 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800759 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700760 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300761 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800762 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700763
764 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700765};
766
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700767struct i915_fbc {
768 unsigned long size;
769 unsigned int fb_id;
770 enum plane plane;
771 int y;
772
773 struct drm_mm_node *compressed_fb;
774 struct drm_mm_node *compressed_llb;
775
776 struct intel_fbc_work {
777 struct delayed_work work;
778 struct drm_crtc *crtc;
779 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700780 } *fbc_work;
781
Chris Wilson29ebf902013-07-27 17:23:55 +0100782 enum no_fbc_reason {
783 FBC_OK, /* FBC is enabled */
784 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700785 FBC_NO_OUTPUT, /* no outputs enabled to compress */
786 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
787 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
788 FBC_MODE_TOO_LARGE, /* mode too large for compression */
789 FBC_BAD_PLANE, /* fbc not supported on plane */
790 FBC_NOT_TILED, /* buffer not tiled */
791 FBC_MULTIPLE_PIPES, /* more than one pipe active */
792 FBC_MODULE_PARAM,
793 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
794 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800795};
796
Rodrigo Vivia031d702013-10-03 16:15:06 -0300797struct i915_psr {
798 bool sink_support;
799 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300800};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700801
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800802enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300803 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800804 PCH_IBX, /* Ibexpeak PCH */
805 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300806 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700807 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800808};
809
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200810enum intel_sbi_destination {
811 SBI_ICLK,
812 SBI_MPHY,
813};
814
Jesse Barnesb690e962010-07-19 13:53:12 -0700815#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700816#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100817#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700818
Dave Airlie8be48d92010-03-30 05:34:14 +0000819struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100820struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000821
Daniel Vetterc2b91522012-02-14 22:37:19 +0100822struct intel_gmbus {
823 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000824 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100825 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100826 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100827 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100828 struct drm_i915_private *dev_priv;
829};
830
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100831struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000832 u8 saveLBB;
833 u32 saveDSPACNTR;
834 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000835 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000836 u32 savePIPEACONF;
837 u32 savePIPEBCONF;
838 u32 savePIPEASRC;
839 u32 savePIPEBSRC;
840 u32 saveFPA0;
841 u32 saveFPA1;
842 u32 saveDPLL_A;
843 u32 saveDPLL_A_MD;
844 u32 saveHTOTAL_A;
845 u32 saveHBLANK_A;
846 u32 saveHSYNC_A;
847 u32 saveVTOTAL_A;
848 u32 saveVBLANK_A;
849 u32 saveVSYNC_A;
850 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000851 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800852 u32 saveTRANS_HTOTAL_A;
853 u32 saveTRANS_HBLANK_A;
854 u32 saveTRANS_HSYNC_A;
855 u32 saveTRANS_VTOTAL_A;
856 u32 saveTRANS_VBLANK_A;
857 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000858 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000859 u32 saveDSPASTRIDE;
860 u32 saveDSPASIZE;
861 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700862 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000863 u32 saveDSPASURF;
864 u32 saveDSPATILEOFF;
865 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700866 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000867 u32 saveBLC_PWM_CTL;
868 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200869 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800870 u32 saveBLC_CPU_PWM_CTL;
871 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000872 u32 saveFPB0;
873 u32 saveFPB1;
874 u32 saveDPLL_B;
875 u32 saveDPLL_B_MD;
876 u32 saveHTOTAL_B;
877 u32 saveHBLANK_B;
878 u32 saveHSYNC_B;
879 u32 saveVTOTAL_B;
880 u32 saveVBLANK_B;
881 u32 saveVSYNC_B;
882 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000883 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800884 u32 saveTRANS_HTOTAL_B;
885 u32 saveTRANS_HBLANK_B;
886 u32 saveTRANS_HSYNC_B;
887 u32 saveTRANS_VTOTAL_B;
888 u32 saveTRANS_VBLANK_B;
889 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000890 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000891 u32 saveDSPBSTRIDE;
892 u32 saveDSPBSIZE;
893 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700894 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000895 u32 saveDSPBSURF;
896 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700897 u32 saveVGA0;
898 u32 saveVGA1;
899 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000900 u32 saveVGACNTRL;
901 u32 saveADPA;
902 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700903 u32 savePP_ON_DELAYS;
904 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000905 u32 saveDVOA;
906 u32 saveDVOB;
907 u32 saveDVOC;
908 u32 savePP_ON;
909 u32 savePP_OFF;
910 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700911 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000912 u32 savePFIT_CONTROL;
913 u32 save_palette_a[256];
914 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000915 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000916 u32 saveIER;
917 u32 saveIIR;
918 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800919 u32 saveDEIER;
920 u32 saveDEIMR;
921 u32 saveGTIER;
922 u32 saveGTIMR;
923 u32 saveFDI_RXA_IMR;
924 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800925 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800926 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000927 u32 saveSWF0[16];
928 u32 saveSWF1[16];
929 u32 saveSWF2[3];
930 u8 saveMSR;
931 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800932 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000933 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000934 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000935 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000936 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200937 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000938 u32 saveCURACNTR;
939 u32 saveCURAPOS;
940 u32 saveCURABASE;
941 u32 saveCURBCNTR;
942 u32 saveCURBPOS;
943 u32 saveCURBBASE;
944 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945 u32 saveDP_B;
946 u32 saveDP_C;
947 u32 saveDP_D;
948 u32 savePIPEA_GMCH_DATA_M;
949 u32 savePIPEB_GMCH_DATA_M;
950 u32 savePIPEA_GMCH_DATA_N;
951 u32 savePIPEB_GMCH_DATA_N;
952 u32 savePIPEA_DP_LINK_M;
953 u32 savePIPEB_DP_LINK_M;
954 u32 savePIPEA_DP_LINK_N;
955 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800956 u32 saveFDI_RXA_CTL;
957 u32 saveFDI_TXA_CTL;
958 u32 saveFDI_RXB_CTL;
959 u32 saveFDI_TXB_CTL;
960 u32 savePFA_CTL_1;
961 u32 savePFB_CTL_1;
962 u32 savePFA_WIN_SZ;
963 u32 savePFB_WIN_SZ;
964 u32 savePFA_WIN_POS;
965 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000966 u32 savePCH_DREF_CONTROL;
967 u32 saveDISP_ARB_CTL;
968 u32 savePIPEA_DATA_M1;
969 u32 savePIPEA_DATA_N1;
970 u32 savePIPEA_LINK_M1;
971 u32 savePIPEA_LINK_N1;
972 u32 savePIPEB_DATA_M1;
973 u32 savePIPEB_DATA_N1;
974 u32 savePIPEB_LINK_M1;
975 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000976 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400977 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100978};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100979
980struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200981 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100982 struct work_struct work;
983 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200984
Ben Widawskyb39fb292014-03-19 18:31:11 -0700985 /* Frequencies are stored in potentially platform dependent multiples.
986 * In other words, *_freq needs to be multiplied by X to be interesting.
987 * Soft limits are those which are used for the dynamic reclocking done
988 * by the driver (raise frequencies under heavy loads, and lower for
989 * lighter loads). Hard limits are those imposed by the hardware.
990 *
991 * A distinction is made for overclocking, which is never enabled by
992 * default, and is considered to be above the hard limit if it's
993 * possible at all.
994 */
995 u8 cur_freq; /* Current frequency (cached, may not == HW) */
996 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
997 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
998 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
999 u8 min_freq; /* AKA RPn. Minimum frequency */
1000 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1001 u8 rp1_freq; /* "less than" RP0 power/freqency */
1002 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001003
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001004 int last_adj;
1005 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1006
Chris Wilsonc0951f02013-10-10 21:58:50 +01001007 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001008 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001009
1010 /*
1011 * Protects RPS/RC6 register access and PCU communication.
1012 * Must be taken after struct_mutex if nested.
1013 */
1014 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001015};
1016
Daniel Vetter1a240d42012-11-29 22:18:51 +01001017/* defined intel_pm.c */
1018extern spinlock_t mchdev_lock;
1019
Daniel Vetterc85aa882012-11-02 19:55:03 +01001020struct intel_ilk_power_mgmt {
1021 u8 cur_delay;
1022 u8 min_delay;
1023 u8 max_delay;
1024 u8 fmax;
1025 u8 fstart;
1026
1027 u64 last_count1;
1028 unsigned long last_time1;
1029 unsigned long chipset_power;
1030 u64 last_count2;
1031 struct timespec last_time2;
1032 unsigned long gfx_power;
1033 u8 corr;
1034
1035 int c_m;
1036 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001037
1038 struct drm_i915_gem_object *pwrctx;
1039 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001040};
1041
Imre Deakc6cb5822014-03-04 19:22:55 +02001042struct drm_i915_private;
1043struct i915_power_well;
1044
1045struct i915_power_well_ops {
1046 /*
1047 * Synchronize the well's hw state to match the current sw state, for
1048 * example enable/disable it based on the current refcount. Called
1049 * during driver init and resume time, possibly after first calling
1050 * the enable/disable handlers.
1051 */
1052 void (*sync_hw)(struct drm_i915_private *dev_priv,
1053 struct i915_power_well *power_well);
1054 /*
1055 * Enable the well and resources that depend on it (for example
1056 * interrupts located on the well). Called after the 0->1 refcount
1057 * transition.
1058 */
1059 void (*enable)(struct drm_i915_private *dev_priv,
1060 struct i915_power_well *power_well);
1061 /*
1062 * Disable the well and resources that depend on it. Called after
1063 * the 1->0 refcount transition.
1064 */
1065 void (*disable)(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well);
1067 /* Returns the hw enabled state. */
1068 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1069 struct i915_power_well *power_well);
1070};
1071
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001072/* Power well structure for haswell */
1073struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001074 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001075 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001076 /* power well enable/disable usage count */
1077 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +02001078 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001079 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001080 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001081};
1082
Imre Deak83c00f552013-10-25 17:36:47 +03001083struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001084 /*
1085 * Power wells needed for initialization at driver init and suspend
1086 * time are on. They are kept on until after the first modeset.
1087 */
1088 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001089 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001090
Imre Deak83c00f552013-10-25 17:36:47 +03001091 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001092 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001093 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001094};
1095
Daniel Vetter231f42a2012-11-02 19:55:05 +01001096struct i915_dri1_state {
1097 unsigned allow_batchbuffer : 1;
1098 u32 __iomem *gfx_hws_cpu_addr;
1099
1100 unsigned int cpp;
1101 int back_offset;
1102 int front_offset;
1103 int current_page;
1104 int page_flipping;
1105
1106 uint32_t counter;
1107};
1108
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001109struct i915_ums_state {
1110 /**
1111 * Flag if the X Server, and thus DRM, is not currently in
1112 * control of the device.
1113 *
1114 * This is set between LeaveVT and EnterVT. It needs to be
1115 * replaced with a semaphore. It also needs to be
1116 * transitioned away from for kernel modesetting.
1117 */
1118 int mm_suspended;
1119};
1120
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001121#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001122struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001123 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001124 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001125 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001126};
1127
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001128struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001129 /** Memory allocator for GTT stolen memory */
1130 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001131 /** List of all objects in gtt_space. Used to restore gtt
1132 * mappings on resume */
1133 struct list_head bound_list;
1134 /**
1135 * List of objects which are not bound to the GTT (thus
1136 * are idle and not used by the GPU) but still have
1137 * (presumably uncached) pages still attached.
1138 */
1139 struct list_head unbound_list;
1140
1141 /** Usable portion of the GTT for GEM */
1142 unsigned long stolen_base; /* limited to low memory (32-bit) */
1143
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001144 /** PPGTT used for aliasing the PPGTT with the GTT */
1145 struct i915_hw_ppgtt *aliasing_ppgtt;
1146
1147 struct shrinker inactive_shrinker;
1148 bool shrinker_no_lock_stealing;
1149
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001150 /** LRU list of objects with fence regs on them. */
1151 struct list_head fence_list;
1152
1153 /**
1154 * We leave the user IRQ off as much as possible,
1155 * but this means that requests will finish and never
1156 * be retired once the system goes idle. Set a timer to
1157 * fire periodically while the ring is running. When it
1158 * fires, go retire requests.
1159 */
1160 struct delayed_work retire_work;
1161
1162 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001163 * When we detect an idle GPU, we want to turn on
1164 * powersaving features. So once we see that there
1165 * are no more requests outstanding and no more
1166 * arrive within a small period of time, we fire
1167 * off the idle_work.
1168 */
1169 struct delayed_work idle_work;
1170
1171 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001172 * Are we in a non-interruptible section of code like
1173 * modesetting?
1174 */
1175 bool interruptible;
1176
Chris Wilsonf62a0072014-02-21 17:55:39 +00001177 /**
1178 * Is the GPU currently considered idle, or busy executing userspace
1179 * requests? Whilst idle, we attempt to power down the hardware and
1180 * display clocks. In order to reduce the effect on performance, there
1181 * is a slight delay before we do so.
1182 */
1183 bool busy;
1184
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001185 /** Bit 6 swizzling required for X tiling */
1186 uint32_t bit_6_swizzle_x;
1187 /** Bit 6 swizzling required for Y tiling */
1188 uint32_t bit_6_swizzle_y;
1189
1190 /* storage for physical objects */
1191 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1192
1193 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001194 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001195 size_t object_memory;
1196 u32 object_count;
1197};
1198
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001199struct drm_i915_error_state_buf {
1200 unsigned bytes;
1201 unsigned size;
1202 int err;
1203 u8 *buf;
1204 loff_t start;
1205 loff_t pos;
1206};
1207
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001208struct i915_error_state_file_priv {
1209 struct drm_device *dev;
1210 struct drm_i915_error_state *error;
1211};
1212
Daniel Vetter99584db2012-11-14 17:14:04 +01001213struct i915_gpu_error {
1214 /* For hangcheck timer */
1215#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1216#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001217 /* Hang gpu twice in this window and your context gets banned */
1218#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1219
Daniel Vetter99584db2012-11-14 17:14:04 +01001220 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001221
1222 /* For reset and error_state handling. */
1223 spinlock_t lock;
1224 /* Protected by the above dev->gpu_error.lock. */
1225 struct drm_i915_error_state *first_error;
1226 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228
1229 unsigned long missed_irq_rings;
1230
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001231 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001232 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001233 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001234 * This is a counter which gets incremented when reset is triggered,
1235 * and again when reset has been handled. So odd values (lowest bit set)
1236 * means that reset is in progress and even values that
1237 * (reset_counter >> 1):th reset was successfully completed.
1238 *
1239 * If reset is not completed succesfully, the I915_WEDGE bit is
1240 * set meaning that hardware is terminally sour and there is no
1241 * recovery. All waiters on the reset_queue will be woken when
1242 * that happens.
1243 *
1244 * This counter is used by the wait_seqno code to notice that reset
1245 * event happened and it needs to restart the entire ioctl (since most
1246 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001247 *
1248 * This is important for lock-free wait paths, where no contended lock
1249 * naturally enforces the correct ordering between the bail-out of the
1250 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001251 */
1252 atomic_t reset_counter;
1253
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001254#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001255#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001256
1257 /**
1258 * Waitqueue to signal when the reset has completed. Used by clients
1259 * that wait for dev_priv->mm.wedged to settle.
1260 */
1261 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001262
Daniel Vetter99584db2012-11-14 17:14:04 +01001263 /* For gpu hang simulation. */
1264 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001265
1266 /* For missed irq/seqno simulation. */
1267 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001268};
1269
Zhang Ruib8efb172013-02-05 15:41:53 +08001270enum modeset_restore {
1271 MODESET_ON_LID_OPEN,
1272 MODESET_DONE,
1273 MODESET_SUSPENDED,
1274};
1275
Paulo Zanoni6acab152013-09-12 17:06:24 -03001276struct ddi_vbt_port_info {
1277 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001278
1279 uint8_t supports_dvi:1;
1280 uint8_t supports_hdmi:1;
1281 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001282};
1283
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001284struct intel_vbt_data {
1285 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1286 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1287
1288 /* Feature bits */
1289 unsigned int int_tv_support:1;
1290 unsigned int lvds_dither:1;
1291 unsigned int lvds_vbt:1;
1292 unsigned int int_crt_support:1;
1293 unsigned int lvds_use_ssc:1;
1294 unsigned int display_clock_mode:1;
1295 unsigned int fdi_rx_polarity_inverted:1;
1296 int lvds_ssc_freq;
1297 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1298
1299 /* eDP */
1300 int edp_rate;
1301 int edp_lanes;
1302 int edp_preemphasis;
1303 int edp_vswing;
1304 bool edp_initialized;
1305 bool edp_support;
1306 int edp_bpp;
1307 struct edp_power_seq edp_pps;
1308
Jani Nikulaf00076d2013-12-14 20:38:29 -02001309 struct {
1310 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001311 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001312 bool active_low_pwm;
1313 } backlight;
1314
Shobhit Kumard17c5442013-08-27 15:12:25 +03001315 /* MIPI DSI */
1316 struct {
1317 u16 panel_id;
1318 } dsi;
1319
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001320 int crt_ddc_pin;
1321
1322 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001323 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001324
1325 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001326};
1327
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001328enum intel_ddb_partitioning {
1329 INTEL_DDB_PART_1_2,
1330 INTEL_DDB_PART_5_6, /* IVB+ */
1331};
1332
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001333struct intel_wm_level {
1334 bool enable;
1335 uint32_t pri_val;
1336 uint32_t spr_val;
1337 uint32_t cur_val;
1338 uint32_t fbc_val;
1339};
1340
Imre Deak820c1982013-12-17 14:46:36 +02001341struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001342 uint32_t wm_pipe[3];
1343 uint32_t wm_lp[3];
1344 uint32_t wm_lp_spr[3];
1345 uint32_t wm_linetime[3];
1346 bool enable_fbc_wm;
1347 enum intel_ddb_partitioning partitioning;
1348};
1349
Paulo Zanonic67a4702013-08-19 13:18:09 -03001350/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001351 * This struct helps tracking the state needed for runtime PM, which puts the
1352 * device in PCI D3 state. Notice that when this happens, nothing on the
1353 * graphics device works, even register access, so we don't get interrupts nor
1354 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001355 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001356 * Every piece of our code that needs to actually touch the hardware needs to
1357 * either call intel_runtime_pm_get or call intel_display_power_get with the
1358 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001359 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001360 * Our driver uses the autosuspend delay feature, which means we'll only really
1361 * suspend if we stay with zero refcount for a certain amount of time. The
1362 * default value is currently very conservative (see intel_init_runtime_pm), but
1363 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001364 *
1365 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1366 * goes back to false exactly before we reenable the IRQs. We use this variable
1367 * to check if someone is trying to enable/disable IRQs while they're supposed
1368 * to be disabled. This shouldn't happen and we'll print some error messages in
1369 * case it happens, but if it actually happens we'll also update the variables
1370 * inside struct regsave so when we restore the IRQs they will contain the
1371 * latest expected values.
1372 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001373 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001374 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001375struct i915_runtime_pm {
1376 bool suspended;
1377 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001378
1379 struct {
1380 uint32_t deimr;
1381 uint32_t sdeimr;
1382 uint32_t gtimr;
1383 uint32_t gtier;
1384 uint32_t gen6_pmimr;
1385 } regsave;
1386};
1387
Daniel Vetter926321d2013-10-16 13:30:34 +02001388enum intel_pipe_crc_source {
1389 INTEL_PIPE_CRC_SOURCE_NONE,
1390 INTEL_PIPE_CRC_SOURCE_PLANE1,
1391 INTEL_PIPE_CRC_SOURCE_PLANE2,
1392 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001393 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001394 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1395 INTEL_PIPE_CRC_SOURCE_TV,
1396 INTEL_PIPE_CRC_SOURCE_DP_B,
1397 INTEL_PIPE_CRC_SOURCE_DP_C,
1398 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001399 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001400 INTEL_PIPE_CRC_SOURCE_MAX,
1401};
1402
Shuang He8bf1e9f2013-10-15 18:55:27 +01001403struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001404 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001405 uint32_t crc[5];
1406};
1407
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001408#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001409struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001410 spinlock_t lock;
1411 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001412 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001413 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001414 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001415 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001416};
1417
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001418typedef struct drm_i915_private {
1419 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001420 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001421
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001422 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001423
1424 int relative_constants_mode;
1425
1426 void __iomem *regs;
1427
Chris Wilson907b28c2013-07-19 20:36:52 +01001428 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429
1430 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1431
Daniel Vetter28c70f12012-12-01 13:53:45 +01001432
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001433 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1434 * controller on different i2c buses. */
1435 struct mutex gmbus_mutex;
1436
1437 /**
1438 * Base address of the gmbus and gpio block.
1439 */
1440 uint32_t gpio_mmio_base;
1441
Daniel Vetter28c70f12012-12-01 13:53:45 +01001442 wait_queue_head_t gmbus_wait_queue;
1443
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001444 struct pci_dev *bridge_dev;
1445 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001446 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001447
1448 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001449 struct resource mch_res;
1450
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001451 /* protects the irq masks */
1452 spinlock_t irq_lock;
1453
Imre Deakf8b79e52014-03-04 19:23:07 +02001454 bool display_irqs_enabled;
1455
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001456 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1457 struct pm_qos_request pm_qos;
1458
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001459 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001460 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001461
1462 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001463 union {
1464 u32 irq_mask;
1465 u32 de_irq_mask[I915_MAX_PIPES];
1466 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001467 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001468 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301469 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001470 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001471
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001472 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001473 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001474 struct {
1475 unsigned long hpd_last_jiffies;
1476 int hpd_cnt;
1477 enum {
1478 HPD_ENABLED = 0,
1479 HPD_DISABLED = 1,
1480 HPD_MARK_DISABLED = 2
1481 } hpd_mark;
1482 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001483 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001484 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001485
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001486 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001487 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001488 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001489
1490 /* overlay */
1491 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001492
Jani Nikula58c68772013-11-08 16:48:54 +02001493 /* backlight registers and fields in struct intel_panel */
1494 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001495
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001496 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001497 bool no_aux_handshake;
1498
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1500 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1501 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1502
1503 unsigned int fsb_freq, mem_freq, is_ddr3;
1504
Daniel Vetter645416f2013-09-02 16:22:25 +02001505 /**
1506 * wq - Driver workqueue for GEM.
1507 *
1508 * NOTE: Work items scheduled here are not allowed to grab any modeset
1509 * locks, for otherwise the flushing done in the pageflip code will
1510 * result in deadlocks.
1511 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001512 struct workqueue_struct *wq;
1513
1514 /* Display functions */
1515 struct drm_i915_display_funcs display;
1516
1517 /* PCH chipset type */
1518 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001519 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001520
1521 unsigned long quirks;
1522
Zhang Ruib8efb172013-02-05 15:41:53 +08001523 enum modeset_restore modeset_restore;
1524 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001525
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001526 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001527 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001528
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001529 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001530
Daniel Vetter87813422012-05-02 11:49:32 +02001531 /* Kernel Modesetting */
1532
yakui_zhao9b9d1722009-05-31 17:17:17 +08001533 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001534
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001535 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1536 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001537 wait_queue_head_t pending_flip_queue;
1538
Daniel Vetterc4597872013-10-21 21:04:07 +02001539#ifdef CONFIG_DEBUG_FS
1540 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1541#endif
1542
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 int num_shared_dpll;
1544 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001545 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001546 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001547
Jesse Barnes652c3932009-08-17 13:31:43 -07001548 /* Reclocking support */
1549 bool render_reclock_avail;
1550 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001551 /* indicates the reduced downclock for LVDS*/
1552 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001553 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001554
Zhenyu Wangc48044112009-12-17 14:48:43 +08001555 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001556
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001557 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001558
Ben Widawsky59124502013-07-04 11:02:05 -07001559 /* Cannot be determined by PCIID. You must always read a register. */
1560 size_t ellc_size;
1561
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001562 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001563 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001564
Daniel Vetter20e4d402012-08-08 23:35:39 +02001565 /* ilk-only ips/rps state. Everything in here is protected by the global
1566 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001567 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001568
Imre Deak83c00f552013-10-25 17:36:47 +03001569 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001570
Rodrigo Vivia031d702013-10-03 16:15:06 -03001571 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001572
Daniel Vetter99584db2012-11-14 17:14:04 +01001573 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001574
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001575 struct drm_i915_gem_object *vlv_pctx;
1576
Daniel Vetter4520f532013-10-09 09:18:51 +02001577#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001578 /* list of fbdev register on this device */
1579 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001580#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001581
Jesse Barnes073f34d2012-11-02 11:13:59 -07001582 /*
1583 * The console may be contended at resume, but we don't
1584 * want it to block on it.
1585 */
1586 struct work_struct console_resume_work;
1587
Chris Wilsone953fd72011-02-21 22:23:52 +00001588 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001589 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001590
Ben Widawsky254f9652012-06-04 14:42:42 -07001591 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001592 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001593
Damien Lespiau3e683202012-12-11 18:48:29 +00001594 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001595
Daniel Vetter842f1c82014-03-10 10:01:44 +01001596 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001598
Ville Syrjälä53615a52013-08-01 16:18:50 +03001599 struct {
1600 /*
1601 * Raw watermark latency values:
1602 * in 0.1us units for WM0,
1603 * in 0.5us units for WM1+.
1604 */
1605 /* primary */
1606 uint16_t pri_latency[5];
1607 /* sprite */
1608 uint16_t spr_latency[5];
1609 /* cursor */
1610 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001611
1612 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001613 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001614 } wm;
1615
Paulo Zanoni8a187452013-12-06 20:32:13 -02001616 struct i915_runtime_pm pm;
1617
Daniel Vetter231f42a2012-11-02 19:55:05 +01001618 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1619 * here! */
1620 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001621 /* Old ums support infrastructure, same warning applies. */
1622 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623} drm_i915_private_t;
1624
Chris Wilson2c1792a2013-08-01 18:39:55 +01001625static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1626{
1627 return dev->dev_private;
1628}
1629
Chris Wilsonb4519512012-05-11 14:29:30 +01001630/* Iterate over initialised rings */
1631#define for_each_ring(ring__, dev_priv__, i__) \
1632 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1633 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1634
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001635enum hdmi_force_audio {
1636 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1637 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1638 HDMI_AUDIO_AUTO, /* trust EDID */
1639 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1640};
1641
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001642#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001643
Chris Wilson37e680a2012-06-07 15:38:42 +01001644struct drm_i915_gem_object_ops {
1645 /* Interface between the GEM object and its backing storage.
1646 * get_pages() is called once prior to the use of the associated set
1647 * of pages before to binding them into the GTT, and put_pages() is
1648 * called after we no longer need them. As we expect there to be
1649 * associated cost with migrating pages between the backing storage
1650 * and making them available for the GPU (e.g. clflush), we may hold
1651 * onto the pages after they are no longer referenced by the GPU
1652 * in case they may be used again shortly (for example migrating the
1653 * pages to a different memory domain within the GTT). put_pages()
1654 * will therefore most likely be called when the object itself is
1655 * being released or under memory pressure (where we attempt to
1656 * reap pages for the shrinker).
1657 */
1658 int (*get_pages)(struct drm_i915_gem_object *);
1659 void (*put_pages)(struct drm_i915_gem_object *);
1660};
1661
Eric Anholt673a3942008-07-30 12:06:12 -07001662struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001663 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001664
Chris Wilson37e680a2012-06-07 15:38:42 +01001665 const struct drm_i915_gem_object_ops *ops;
1666
Ben Widawsky2f633152013-07-17 12:19:03 -07001667 /** List of VMAs backed by this object */
1668 struct list_head vma_list;
1669
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001670 /** Stolen memory for this object, instead of being backed by shmem. */
1671 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001672 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001673
Chris Wilson69dc4982010-10-19 10:36:51 +01001674 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001675 /** Used in execbuf to temporarily hold a ref */
1676 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001677
1678 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001679 * This is set if the object is on the active lists (has pending
1680 * rendering and so a non-zero seqno), and is not set if it i s on
1681 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001682 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001683 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001684
1685 /**
1686 * This is set if the object has been written to since last bound
1687 * to the GTT
1688 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001689 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001690
1691 /**
1692 * Fence register bits (if any) for this object. Will be set
1693 * as needed when mapped into the GTT.
1694 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001695 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001696 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001697
1698 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001699 * Advice: are the backing pages purgeable?
1700 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001701 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001702
1703 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001704 * Current tiling mode for the object.
1705 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001706 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001707 /**
1708 * Whether the tiling parameters for the currently associated fence
1709 * register have changed. Note that for the purposes of tracking
1710 * tiling changes we also treat the unfenced register, the register
1711 * slot that the object occupies whilst it executes a fenced
1712 * command (such as BLT on gen2/3), as a "fence".
1713 */
1714 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001715
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001716 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001717 * Is the object at the current location in the gtt mappable and
1718 * fenceable? Used to avoid costly recalculations.
1719 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001720 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001721
1722 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001723 * Whether the current gtt mapping needs to be mappable (and isn't just
1724 * mappable by accident). Track pin and fault separate for a more
1725 * accurate mappable working set.
1726 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001727 unsigned int fault_mappable:1;
1728 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001729 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001730
Chris Wilsoncaea7472010-11-12 13:53:37 +00001731 /*
1732 * Is the GPU currently using a fence to access this buffer,
1733 */
1734 unsigned int pending_fenced_gpu_access:1;
1735 unsigned int fenced_gpu_access:1;
1736
Chris Wilson651d7942013-08-08 14:41:10 +01001737 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001738
Daniel Vetter7bddb012012-02-09 17:15:47 +01001739 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001740 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001741 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001742
Chris Wilson9da3da62012-06-01 15:20:22 +01001743 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001744 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001745
Daniel Vetter1286ff72012-05-10 15:25:09 +02001746 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001747 void *dma_buf_vmapping;
1748 int vmapping_count;
1749
Chris Wilsoncaea7472010-11-12 13:53:37 +00001750 struct intel_ring_buffer *ring;
1751
Chris Wilson1c293ea2012-04-17 15:31:27 +01001752 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001753 uint32_t last_read_seqno;
1754 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001755 /** Breadcrumb of last fenced GPU access to the buffer. */
1756 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Daniel Vetter778c3542010-05-13 11:49:44 +02001758 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001760
Daniel Vetter80075d42013-10-09 21:23:52 +02001761 /** References from framebuffers, locks out tiling changes. */
1762 unsigned long framebuffer_references;
1763
Eric Anholt280b7132009-03-12 16:56:27 -07001764 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001765 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001766
Jesse Barnes79e53942008-11-07 14:24:08 -08001767 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001768 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001769 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001770
1771 /** for phy allocated objects */
1772 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001773};
1774
Daniel Vetter62b8b212010-04-09 19:05:08 +00001775#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001776
Eric Anholt673a3942008-07-30 12:06:12 -07001777/**
1778 * Request queue structure.
1779 *
1780 * The request queue allows us to note sequence numbers that have been emitted
1781 * and may be associated with active buffers to be retired.
1782 *
1783 * By keeping this list, we can avoid having to do questionable
1784 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1785 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1786 */
1787struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001788 /** On Which ring this request was generated */
1789 struct intel_ring_buffer *ring;
1790
Eric Anholt673a3942008-07-30 12:06:12 -07001791 /** GEM sequence number associated with this request. */
1792 uint32_t seqno;
1793
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001794 /** Position in the ringbuffer of the start of the request */
1795 u32 head;
1796
1797 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001798 u32 tail;
1799
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001800 /** Context related to this request */
1801 struct i915_hw_context *ctx;
1802
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001803 /** Batch buffer related to this request if any */
1804 struct drm_i915_gem_object *batch_obj;
1805
Eric Anholt673a3942008-07-30 12:06:12 -07001806 /** Time at which this request was emitted, in jiffies. */
1807 unsigned long emitted_jiffies;
1808
Eric Anholtb9624422009-06-03 07:27:35 +00001809 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001810 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001811
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001812 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001813 /** file_priv list entry for this request */
1814 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001815};
1816
1817struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001818 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001819 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001820
Eric Anholt673a3942008-07-30 12:06:12 -07001821 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001822 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001823 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001824 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001825 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001826 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001827
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001828 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001829 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001830};
1831
Brad Volkin351e3db2014-02-18 10:15:46 -08001832/*
1833 * A command that requires special handling by the command parser.
1834 */
1835struct drm_i915_cmd_descriptor {
1836 /*
1837 * Flags describing how the command parser processes the command.
1838 *
1839 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1840 * a length mask if not set
1841 * CMD_DESC_SKIP: The command is allowed but does not follow the
1842 * standard length encoding for the opcode range in
1843 * which it falls
1844 * CMD_DESC_REJECT: The command is never allowed
1845 * CMD_DESC_REGISTER: The command should be checked against the
1846 * register whitelist for the appropriate ring
1847 * CMD_DESC_MASTER: The command is allowed if the submitting process
1848 * is the DRM master
1849 */
1850 u32 flags;
1851#define CMD_DESC_FIXED (1<<0)
1852#define CMD_DESC_SKIP (1<<1)
1853#define CMD_DESC_REJECT (1<<2)
1854#define CMD_DESC_REGISTER (1<<3)
1855#define CMD_DESC_BITMASK (1<<4)
1856#define CMD_DESC_MASTER (1<<5)
1857
1858 /*
1859 * The command's unique identification bits and the bitmask to get them.
1860 * This isn't strictly the opcode field as defined in the spec and may
1861 * also include type, subtype, and/or subop fields.
1862 */
1863 struct {
1864 u32 value;
1865 u32 mask;
1866 } cmd;
1867
1868 /*
1869 * The command's length. The command is either fixed length (i.e. does
1870 * not include a length field) or has a length field mask. The flag
1871 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1872 * a length mask. All command entries in a command table must include
1873 * length information.
1874 */
1875 union {
1876 u32 fixed;
1877 u32 mask;
1878 } length;
1879
1880 /*
1881 * Describes where to find a register address in the command to check
1882 * against the ring's register whitelist. Only valid if flags has the
1883 * CMD_DESC_REGISTER bit set.
1884 */
1885 struct {
1886 u32 offset;
1887 u32 mask;
1888 } reg;
1889
1890#define MAX_CMD_DESC_BITMASKS 3
1891 /*
1892 * Describes command checks where a particular dword is masked and
1893 * compared against an expected value. If the command does not match
1894 * the expected value, the parser rejects it. Only valid if flags has
1895 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1896 * are valid.
1897 */
1898 struct {
1899 u32 offset;
1900 u32 mask;
1901 u32 expected;
1902 } bits[MAX_CMD_DESC_BITMASKS];
1903};
1904
1905/*
1906 * A table of commands requiring special handling by the command parser.
1907 *
1908 * Each ring has an array of tables. Each table consists of an array of command
1909 * descriptors, which must be sorted with command opcodes in ascending order.
1910 */
1911struct drm_i915_cmd_table {
1912 const struct drm_i915_cmd_descriptor *table;
1913 int count;
1914};
1915
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001916#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001917
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001918#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1919#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001920#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001921#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001922#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001923#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1924#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001925#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1926#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1927#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001928#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001929#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001930#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1931#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001932#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1933#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001934#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001935#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001936#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1937 (dev)->pdev->device == 0x0152 || \
1938 (dev)->pdev->device == 0x015a)
1939#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1940 (dev)->pdev->device == 0x0106 || \
1941 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001942#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001943#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001944#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001945#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001946#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001947 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001948#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1949 (((dev)->pdev->device & 0xf) == 0x2 || \
1950 ((dev)->pdev->device & 0xf) == 0x6 || \
1951 ((dev)->pdev->device & 0xf) == 0xe))
1952#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001953 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001954#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001955#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001956 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03001957/* ULX machines are also considered ULT. */
1958#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1959 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07001960#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001961
Jesse Barnes85436692011-04-06 12:11:14 -07001962/*
1963 * The genX designation typically refers to the render engine, so render
1964 * capability related checks should use IS_GEN, while display and other checks
1965 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1966 * chips, etc.).
1967 */
Zou Nan haicae58522010-11-09 17:17:32 +08001968#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1969#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1970#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1971#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1972#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001973#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001974#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001975
Ben Widawsky73ae4782013-10-15 10:02:57 -07001976#define RENDER_RING (1<<RCS)
1977#define BSD_RING (1<<VCS)
1978#define BLT_RING (1<<BCS)
1979#define VEBOX_RING (1<<VECS)
1980#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1981#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1982#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001983#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001984#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001985#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1986
Ben Widawsky254f9652012-06-04 14:42:42 -07001987#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001988#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001989#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1990 && !IS_BROADWELL(dev))
1991#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001992#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001993
Chris Wilson05394f32010-11-08 19:18:58 +00001994#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001995#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1996
Daniel Vetterb45305f2012-12-17 16:21:27 +01001997/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1998#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01001999/*
2000 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2001 * even when in MSI mode. This results in spurious interrupt warnings if the
2002 * legacy irq no. is shared with another device. The kernel then disables that
2003 * interrupt source and so prevents the other device from working properly.
2004 */
2005#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2006#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002007
Zou Nan haicae58522010-11-09 17:17:32 +08002008/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2009 * rows, which changed the alignment requirements and fence programming.
2010 */
2011#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2012 IS_I915GM(dev)))
2013#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2014#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2015#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002016#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2017#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002018
2019#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2020#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002021#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002022
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002023#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002024
Damien Lespiaudd93be52013-04-22 18:40:39 +01002025#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002026#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002027#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08002028#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02002029#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002030
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002031#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2032#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2033#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2034#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2035#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2036#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2037
Chris Wilson2c1792a2013-08-01 18:39:55 +01002038#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002039#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002040#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2041#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002042#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002043#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002044
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002045/* DPF == dynamic parity feature */
2046#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2047#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002048
Ben Widawskyc8735b02012-09-07 19:43:39 -07002049#define GT_FREQUENCY_MULTIPLIER 50
2050
Chris Wilson05394f32010-11-08 19:18:58 +00002051#include "i915_trace.h"
2052
Rob Clarkbaa70942013-08-02 13:27:49 -04002053extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002054extern int i915_max_ioctl;
2055
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002056extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2057extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002058extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2059extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2060
Jani Nikulad330a952014-01-21 11:24:25 +02002061/* i915_params.c */
2062struct i915_params {
2063 int modeset;
2064 int panel_ignore_lid;
2065 unsigned int powersave;
2066 int semaphores;
2067 unsigned int lvds_downclock;
2068 int lvds_channel_mode;
2069 int panel_use_ssc;
2070 int vbt_sdvo_panel_type;
2071 int enable_rc6;
2072 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002073 int enable_ppgtt;
2074 int enable_psr;
2075 unsigned int preliminary_hw_support;
2076 int disable_power_well;
2077 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002078 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002079 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002080 /* leave bools at the end to not create holes */
2081 bool enable_hangcheck;
2082 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002083 bool prefault_disable;
2084 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002085 bool disable_display;
Jani Nikulad330a952014-01-21 11:24:25 +02002086};
2087extern struct i915_params i915 __read_mostly;
2088
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002090void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002091extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002092extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002093extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07002094extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002095extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002096extern void i915_driver_preclose(struct drm_device *dev,
2097 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002098extern void i915_driver_postclose(struct drm_device *dev,
2099 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002100extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002101#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002102extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2103 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002104#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002105extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002106 struct drm_clip_rect *box,
2107 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002108extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002109extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002110extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2111extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2112extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2113extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2114
Jesse Barnes073f34d2012-11-02 11:13:59 -07002115extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002116
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002118void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002119__printf(3, 4)
2120void i915_handle_error(struct drm_device *dev, bool wedged,
2121 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Deepak S76c3552f2014-01-30 23:08:16 +05302123void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2124 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002125extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002126extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002127
2128extern void intel_uncore_sanitize(struct drm_device *dev);
2129extern void intel_uncore_early_sanitize(struct drm_device *dev);
2130extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002131extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002132extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002133
Keith Packard7c463582008-11-04 02:03:27 -08002134void
Jani Nikula50227e12014-03-31 14:27:21 +03002135i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002136 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002137
2138void
Jani Nikula50227e12014-03-31 14:27:21 +03002139i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002140 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002141
Imre Deakf8b79e52014-03-04 19:23:07 +02002142void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2143void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2144
Eric Anholt673a3942008-07-30 12:06:12 -07002145/* i915_gem.c */
2146int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2147 struct drm_file *file_priv);
2148int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2149 struct drm_file *file_priv);
2150int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2151 struct drm_file *file_priv);
2152int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2153 struct drm_file *file_priv);
2154int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2155 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002156int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2157 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002158int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2159 struct drm_file *file_priv);
2160int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2161 struct drm_file *file_priv);
2162int i915_gem_execbuffer(struct drm_device *dev, void *data,
2163 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002164int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2165 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002166int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2167 struct drm_file *file_priv);
2168int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2169 struct drm_file *file_priv);
2170int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2171 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002172int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2173 struct drm_file *file);
2174int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2175 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002176int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2177 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002178int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2179 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002180int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2181 struct drm_file *file_priv);
2182int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2183 struct drm_file *file_priv);
2184int i915_gem_set_tiling(struct drm_device *dev, void *data,
2185 struct drm_file *file_priv);
2186int i915_gem_get_tiling(struct drm_device *dev, void *data,
2187 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002188int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2189 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002190int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2191 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002192void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002193void *i915_gem_object_alloc(struct drm_device *dev);
2194void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002195void i915_gem_object_init(struct drm_i915_gem_object *obj,
2196 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002197struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2198 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002199void i915_init_vm(struct drm_i915_private *dev_priv,
2200 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002201void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002202void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002203
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002204#define PIN_MAPPABLE 0x1
2205#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002206#define PIN_GLOBAL 0x4
Chris Wilson20217462010-11-23 15:26:33 +00002207int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002208 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002209 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002210 unsigned flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002211int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002212int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002213void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002214void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002215void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002216
Brad Volkin4c914c02014-02-18 10:15:45 -08002217int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2218 int *needs_clflush);
2219
Chris Wilson37e680a2012-06-07 15:38:42 +01002220int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002221static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2222{
Imre Deak67d5a502013-02-18 19:28:02 +02002223 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002224
Imre Deak67d5a502013-02-18 19:28:02 +02002225 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002226 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002227
2228 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002229}
Chris Wilsona5570172012-09-04 21:02:54 +01002230static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2231{
2232 BUG_ON(obj->pages == NULL);
2233 obj->pages_pin_count++;
2234}
2235static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2236{
2237 BUG_ON(obj->pages_pin_count == 0);
2238 obj->pages_pin_count--;
2239}
2240
Chris Wilson54cf91d2010-11-25 18:00:26 +00002241int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002242int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2243 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002244void i915_vma_move_to_active(struct i915_vma *vma,
2245 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002246int i915_gem_dumb_create(struct drm_file *file_priv,
2247 struct drm_device *dev,
2248 struct drm_mode_create_dumb *args);
2249int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2250 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002251/**
2252 * Returns true if seq1 is later than seq2.
2253 */
2254static inline bool
2255i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2256{
2257 return (int32_t)(seq1 - seq2) >= 0;
2258}
2259
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002260int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2261int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002262int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002263int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002264
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002265static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002266i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2267{
2268 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2269 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2270 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002271 return true;
2272 } else
2273 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002274}
2275
2276static inline void
2277i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2278{
2279 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2280 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002281 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002282 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2283 }
2284}
2285
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002286struct drm_i915_gem_request *
2287i915_gem_find_active_request(struct intel_ring_buffer *ring);
2288
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002289bool i915_gem_retire_requests(struct drm_device *dev);
Daniel Vetter33196de2012-11-14 17:14:05 +01002290int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002291 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002292static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2293{
2294 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002295 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002296}
2297
2298static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2299{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002300 return atomic_read(&error->reset_counter) & I915_WEDGED;
2301}
2302
2303static inline u32 i915_reset_count(struct i915_gpu_error *error)
2304{
2305 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002306}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002307
Chris Wilson069efc12010-09-30 16:53:18 +01002308void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002309bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002310int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002311int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002312int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002313int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002314void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002315void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002316int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002317int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002318int __i915_add_request(struct intel_ring_buffer *ring,
2319 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002320 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002321 u32 *seqno);
2322#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002323 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002324int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2325 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002326int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002327int __must_check
2328i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2329 bool write);
2330int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002331i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2332int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002333i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2334 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002335 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002336void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002337int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002338 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002339 int id,
2340 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002341void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002342 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002343void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002344int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002345void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002346
Chris Wilson467cffb2011-03-07 10:42:03 +00002347uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002348i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2349uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002350i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2351 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002352
Chris Wilsone4ffd172011-04-04 09:44:39 +01002353int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2354 enum i915_cache_level cache_level);
2355
Daniel Vetter1286ff72012-05-10 15:25:09 +02002356struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2357 struct dma_buf *dma_buf);
2358
2359struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2360 struct drm_gem_object *gem_obj, int flags);
2361
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002362void i915_gem_restore_fences(struct drm_device *dev);
2363
Ben Widawskya70a3142013-07-31 16:59:56 -07002364unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2365 struct i915_address_space *vm);
2366bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2367bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2368 struct i915_address_space *vm);
2369unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2370 struct i915_address_space *vm);
2371struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2372 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002373struct i915_vma *
2374i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2375 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002376
2377struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002378static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2379 struct i915_vma *vma;
2380 list_for_each_entry(vma, &obj->vma_list, vma_link)
2381 if (vma->pin_count > 0)
2382 return true;
2383 return false;
2384}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002385
Ben Widawskya70a3142013-07-31 16:59:56 -07002386/* Some GGTT VM helpers */
2387#define obj_to_ggtt(obj) \
2388 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2389static inline bool i915_is_ggtt(struct i915_address_space *vm)
2390{
2391 struct i915_address_space *ggtt =
2392 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2393 return vm == ggtt;
2394}
2395
2396static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2397{
2398 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2399}
2400
2401static inline unsigned long
2402i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2403{
2404 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2405}
2406
2407static inline unsigned long
2408i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2409{
2410 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2411}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002412
2413static inline int __must_check
2414i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2415 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002416 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002417{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002418 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002419}
Ben Widawskya70a3142013-07-31 16:59:56 -07002420
Daniel Vetterb2871102014-02-14 14:01:19 +01002421static inline int
2422i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2423{
2424 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2425}
2426
2427void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2428
Ben Widawsky254f9652012-06-04 14:42:42 -07002429/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002430#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002431int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002432void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002433void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002434int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002435int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002436void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002437int i915_switch_context(struct intel_ring_buffer *ring,
Chris Wilson691e6412014-04-09 09:07:36 +01002438 struct i915_hw_context *to);
Ben Widawsky41bde552013-12-06 14:11:21 -08002439struct i915_hw_context *
2440i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002441void i915_gem_context_free(struct kref *ctx_ref);
2442static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2443{
Chris Wilson691e6412014-04-09 09:07:36 +01002444 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002445}
2446
2447static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2448{
Chris Wilson691e6412014-04-09 09:07:36 +01002449 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002450}
2451
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002452static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2453{
2454 return c->id == DEFAULT_CONTEXT_ID;
2455}
2456
Ben Widawsky84624812012-06-04 14:42:54 -07002457int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2458 struct drm_file *file);
2459int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2460 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002461
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002462/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002463int __must_check i915_gem_evict_something(struct drm_device *dev,
2464 struct i915_address_space *vm,
2465 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002466 unsigned alignment,
2467 unsigned cache_level,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002468 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002469int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002470int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002471
Chris Wilson05394f32010-11-08 19:18:58 +00002472/* i915_gem_gtt.c */
2473void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002474void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2475void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002476int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002477void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2478void i915_gem_init_global_gtt(struct drm_device *dev);
2479void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2480 unsigned long mappable_end, unsigned long end);
2481int i915_gem_gtt_init(struct drm_device *dev);
2482static inline void i915_gem_chipset_flush(struct drm_device *dev)
2483{
2484 if (INTEL_INFO(dev)->gen < 6)
2485 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002486}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002487int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
Daniel Vetter93a25a92014-03-06 09:40:43 +01002488bool intel_enable_ppgtt(struct drm_device *dev, bool full);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002489
Chris Wilson9797fbf2012-04-24 15:47:39 +01002490/* i915_gem_stolen.c */
2491int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002492int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2493void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002494void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002495struct drm_i915_gem_object *
2496i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002497struct drm_i915_gem_object *
2498i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2499 u32 stolen_offset,
2500 u32 gtt_offset,
2501 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002502void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002503
Eric Anholt673a3942008-07-30 12:06:12 -07002504/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002505static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002506{
Jani Nikula50227e12014-03-31 14:27:21 +03002507 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002508
2509 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2510 obj->tiling_mode != I915_TILING_NONE;
2511}
2512
Eric Anholt673a3942008-07-30 12:06:12 -07002513void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2514void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2515void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2516
2517/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002518#if WATCH_LISTS
2519int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002520#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002521#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002522#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523
Ben Gamari20172632009-02-17 20:08:50 -05002524/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002525int i915_debugfs_init(struct drm_minor *minor);
2526void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002527#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002528void intel_display_crc_init(struct drm_device *dev);
2529#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002530static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002531#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002532
2533/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002534__printf(2, 3)
2535void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002536int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2537 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002538int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2539 size_t count, loff_t pos);
2540static inline void i915_error_state_buf_release(
2541 struct drm_i915_error_state_buf *eb)
2542{
2543 kfree(eb->buf);
2544}
Mika Kuoppala58174462014-02-25 17:11:26 +02002545void i915_capture_error_state(struct drm_device *dev, bool wedge,
2546 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002547void i915_error_state_get(struct drm_device *dev,
2548 struct i915_error_state_file_priv *error_priv);
2549void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2550void i915_destroy_error_state(struct drm_device *dev);
2551
2552void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2553const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002554
Brad Volkin351e3db2014-02-18 10:15:46 -08002555/* i915_cmd_parser.c */
2556void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2557bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2558int i915_parse_cmds(struct intel_ring_buffer *ring,
2559 struct drm_i915_gem_object *batch_obj,
2560 u32 batch_start_offset,
2561 bool is_master);
2562
Jesse Barnes317c35d2008-08-25 15:11:06 -07002563/* i915_suspend.c */
2564extern int i915_save_state(struct drm_device *dev);
2565extern int i915_restore_state(struct drm_device *dev);
2566
Daniel Vetterd8157a32013-01-25 17:53:20 +01002567/* i915_ums.c */
2568void i915_save_display_reg(struct drm_device *dev);
2569void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002570
Ben Widawsky0136db582012-04-10 21:17:01 -07002571/* i915_sysfs.c */
2572void i915_setup_sysfs(struct drm_device *dev_priv);
2573void i915_teardown_sysfs(struct drm_device *dev_priv);
2574
Chris Wilsonf899fc62010-07-20 15:44:45 -07002575/* intel_i2c.c */
2576extern int intel_setup_gmbus(struct drm_device *dev);
2577extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002578static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002579{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002580 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002581}
2582
2583extern struct i2c_adapter *intel_gmbus_get_adapter(
2584 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002585extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2586extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002587static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002588{
2589 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2590}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002591extern void intel_i2c_reset(struct drm_device *dev);
2592
Chris Wilson3b617962010-08-24 09:02:58 +01002593/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002594struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002595#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002596extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002597extern void intel_opregion_init(struct drm_device *dev);
2598extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002599extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002600extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2601 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002602extern int intel_opregion_notify_adapter(struct drm_device *dev,
2603 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002604#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002605static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002606static inline void intel_opregion_init(struct drm_device *dev) { return; }
2607static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002608static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002609static inline int
2610intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2611{
2612 return 0;
2613}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002614static inline int
2615intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2616{
2617 return 0;
2618}
Len Brown65e082c2008-10-24 17:18:10 -04002619#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002620
Jesse Barnes723bfd72010-10-07 16:01:13 -07002621/* intel_acpi.c */
2622#ifdef CONFIG_ACPI
2623extern void intel_register_dsm_handler(void);
2624extern void intel_unregister_dsm_handler(void);
2625#else
2626static inline void intel_register_dsm_handler(void) { return; }
2627static inline void intel_unregister_dsm_handler(void) { return; }
2628#endif /* CONFIG_ACPI */
2629
Jesse Barnes79e53942008-11-07 14:24:08 -08002630/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002631extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002632extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002633extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002634extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002635extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002636extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002637extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002638extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2639 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002640extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002641extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002642extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002643extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002644extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002645extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002646extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002647extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2648extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2649extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002650extern void intel_detect_pch(struct drm_device *dev);
2651extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002652extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002653
Ben Widawsky2911a352012-04-05 14:47:36 -07002654extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002655int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2656 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002657int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2658 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002659
Chris Wilson6ef3d422010-08-04 20:26:07 +01002660/* overlay */
2661extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002662extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2663 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002664
2665extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002666extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002667 struct drm_device *dev,
2668 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002669
Ben Widawskyb7287d82011-04-25 11:22:22 -07002670/* On SNB platform, before reading ring registers forcewake bit
2671 * must be set to prevent GT core from power down and stale values being
2672 * returned.
2673 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302674void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2675void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002676void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002677
Ben Widawsky42c05262012-09-26 10:34:00 -07002678int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2679int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002680
2681/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002682u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2683void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2684u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002685u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2686void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2687u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2688void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2689u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2690void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002691u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2692void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002693u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2694void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002695u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2696void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002697u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2698 enum intel_sbi_destination destination);
2699void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2700 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302701u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2702void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002703
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002704int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2705int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002706
Deepak S940aece2013-11-23 14:55:43 +05302707void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2708void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2709
2710#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2711 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2712 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2713 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2714 ((reg) >= 0x2E000 && (reg) < 0x30000))
2715
2716#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2717 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2718 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2719 ((reg) >= 0x30000 && (reg) < 0x40000))
2720
Deepak Sc8d9a592013-11-23 14:55:42 +05302721#define FORCEWAKE_RENDER (1 << 0)
2722#define FORCEWAKE_MEDIA (1 << 1)
2723#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2724
2725
Ben Widawsky0b274482013-10-04 21:22:51 -07002726#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2727#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002728
Ben Widawsky0b274482013-10-04 21:22:51 -07002729#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2730#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2731#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2732#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002733
Ben Widawsky0b274482013-10-04 21:22:51 -07002734#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2735#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2736#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2737#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002738
Chris Wilson698b3132014-03-21 13:16:43 +00002739/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2740 * will be implemented using 2 32-bit writes in an arbitrary order with
2741 * an arbitrary delay between them. This can cause the hardware to
2742 * act upon the intermediate value, possibly leading to corruption and
2743 * machine death. You have been warned.
2744 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002745#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2746#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002747
Chris Wilson50877442014-03-21 12:41:53 +00002748#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2749 u32 upper = I915_READ(upper_reg); \
2750 u32 lower = I915_READ(lower_reg); \
2751 u32 tmp = I915_READ(upper_reg); \
2752 if (upper != tmp) { \
2753 upper = tmp; \
2754 lower = I915_READ(lower_reg); \
2755 WARN_ON(I915_READ(upper_reg) != upper); \
2756 } \
2757 (u64)upper << 32 | lower; })
2758
Zou Nan haicae58522010-11-09 17:17:32 +08002759#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2760#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2761
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002762/* "Broadcast RGB" property */
2763#define INTEL_BROADCAST_RGB_AUTO 0
2764#define INTEL_BROADCAST_RGB_FULL 1
2765#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002766
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002767static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2768{
2769 if (HAS_PCH_SPLIT(dev))
2770 return CPU_VGACNTRL;
2771 else if (IS_VALLEYVIEW(dev))
2772 return VLV_VGACNTRL;
2773 else
2774 return VGACNTRL;
2775}
2776
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002777static inline void __user *to_user_ptr(u64 address)
2778{
2779 return (void __user *)(uintptr_t)address;
2780}
2781
Imre Deakdf977292013-05-21 20:03:17 +03002782static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2783{
2784 unsigned long j = msecs_to_jiffies(m);
2785
2786 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2787}
2788
2789static inline unsigned long
2790timespec_to_jiffies_timeout(const struct timespec *value)
2791{
2792 unsigned long j = timespec_to_jiffies(value);
2793
2794 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2795}
2796
Paulo Zanonidce56b32013-12-19 14:29:40 -02002797/*
2798 * If you need to wait X milliseconds between events A and B, but event B
2799 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2800 * when event A happened, then just before event B you call this function and
2801 * pass the timestamp as the first argument, and X as the second argument.
2802 */
2803static inline void
2804wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2805{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002806 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002807
2808 /*
2809 * Don't re-read the value of "jiffies" every time since it may change
2810 * behind our back and break the math.
2811 */
2812 tmp_jiffies = jiffies;
2813 target_jiffies = timestamp_jiffies +
2814 msecs_to_jiffies_timeout(to_wait_ms);
2815
2816 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002817 remaining_jiffies = target_jiffies - tmp_jiffies;
2818 while (remaining_jiffies)
2819 remaining_jiffies =
2820 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002821 }
2822}
2823
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824#endif