blob: 1a10358d4c48bd80be29aab7e544418139fbc2f8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000783#define WA_REG(addr, mask, val) { \
784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
787 }
788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
803static int bdw_init_workarounds(struct intel_engine_cs *ring)
804{
805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
809
Ville Syrjälä2441f872015-06-02 15:37:37 +0300810 /* WaDisableAsyncFlipPerfMode:bdw */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluvery86d7f232014-08-26 14:44:50 +0100813 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700814 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300815 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
816 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
817 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100818
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700819 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
821 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100822
Mika Kuoppala72253422014-10-07 17:21:26 +0300823 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
824 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825
826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300830 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000831 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300832 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000833 /* WaForceContextSaveRestoreNonCoherent:bdw */
834 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
835 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000836 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000837 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300838 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100839
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800840 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
841 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
842 * polygons in the same 8x4 pixel/sample area to be processed without
843 * stalling waiting for the earlier ones to write to Hierarchical Z
844 * buffer."
845 *
846 * This optimization is off by default for Broadwell; turn it on.
847 */
848 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
849
Arun Siluvery86d7f232014-08-26 14:44:50 +0100850 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300851 WA_SET_BIT_MASKED(CACHE_MODE_1,
852 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100853
854 /*
855 * BSpec recommends 8x4 when MSAA is used,
856 * however in practice 16x4 seems fastest.
857 *
858 * Note that PS/WM thread counts depend on the WIZ hashing
859 * disable bit, which we don't touch here, but it's good
860 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
861 */
Damien Lespiau98533252014-12-08 17:33:51 +0000862 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
863 GEN6_WIZ_HASHING_MASK,
864 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100865
Arun Siluvery86d7f232014-08-26 14:44:50 +0100866 return 0;
867}
868
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869static int chv_init_workarounds(struct intel_engine_cs *ring)
870{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300871 struct drm_device *dev = ring->dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300874 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
875
Ville Syrjälä2441f872015-06-02 15:37:37 +0300876 /* WaDisableAsyncFlipPerfMode:chv */
877 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
878
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300879 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300880 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000882 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
883 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300884
Arun Siluvery952890092014-10-28 18:33:14 +0000885 /* Use Force Non-Coherent whenever executing a 3D context. This is a
886 * workaround for a possible hang in the unlikely event a TLB
887 * invalidation occurs during a PSD flush.
888 */
889 /* WaForceEnableNonCoherent:chv */
890 /* WaHdcDisableFetchWhenMasked:chv */
891 WA_SET_BIT_MASKED(HDC_CHICKEN0,
892 HDC_FORCE_NON_COHERENT |
893 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
894
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800895 /* According to the CACHE_MODE_0 default value documentation, some
896 * CHV platforms disable this optimization by default. Turn it on.
897 */
898 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
899
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200900 /* Wa4x4STCOptimizationDisable:chv */
901 WA_SET_BIT_MASKED(CACHE_MODE_1,
902 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
903
Kenneth Graunked60de812015-01-10 18:02:22 -0800904 /* Improve HiZ throughput on CHV. */
905 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
906
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200907 /*
908 * BSpec recommends 8x4 when MSAA is used,
909 * however in practice 16x4 seems fastest.
910 *
911 * Note that PS/WM thread counts depend on the WIZ hashing
912 * disable bit, which we don't touch here, but it's good
913 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
914 */
915 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
916 GEN6_WIZ_HASHING_MASK,
917 GEN6_WIZ_HASHING_16x4);
918
Mika Kuoppala72253422014-10-07 17:21:26 +0300919 return 0;
920}
921
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000922static int gen9_init_workarounds(struct intel_engine_cs *ring)
923{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 struct drm_device *dev = ring->dev;
925 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300926 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000927
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100928 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000929 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Nick Hoatha119a6e2015-05-07 14:15:30 +0100932 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Nick Hoathd2a31db2015-05-07 14:15:31 +0100936 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
937 INTEL_REVID(dev) == SKL_REVID_B0)) ||
938 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
939 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000940 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
941 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000942 }
943
Nick Hoatha13d2152015-05-07 14:15:32 +0100944 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
945 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
946 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
948 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100949 /*
950 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
951 * but we do that in per ctx batchbuffer as there is an issue
952 * with this register not getting restored on ctx restore
953 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000954 }
955
Nick Hoath27a1b682015-05-07 14:15:33 +0100956 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
957 IS_BROXTON(dev)) {
958 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000959 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
960 GEN9_ENABLE_YV12_BUGFIX);
961 }
962
Nick Hoath50683682015-05-07 14:15:35 +0100963 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000964 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
965
Nick Hoath27160c92015-05-07 14:15:36 +0100966 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000967 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
968
Nick Hoath16be17a2015-05-07 14:15:37 +0100969 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000970 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
971 GEN9_CCS_TLB_PREFETCH_ENABLE);
972
Imre Deak5a2ae952015-05-19 15:04:59 +0300973 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
974 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
975 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200976 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
977 PIXEL_MASK_CAMMING_DISABLE);
978
Imre Deak8ea6f892015-05-19 17:05:42 +0300979 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
980 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
981 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
982 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
983 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
984 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
985
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000986 return 0;
987}
988
Damien Lespiaub7668792015-02-14 18:30:29 +0000989static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000990{
Damien Lespiaub7668792015-02-14 18:30:29 +0000991 struct drm_device *dev = ring->dev;
992 struct drm_i915_private *dev_priv = dev->dev_private;
993 u8 vals[3] = { 0, 0, 0 };
994 unsigned int i;
995
996 for (i = 0; i < 3; i++) {
997 u8 ss;
998
999 /*
1000 * Only consider slices where one, and only one, subslice has 7
1001 * EUs
1002 */
1003 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1004 continue;
1005
1006 /*
1007 * subslice_7eu[i] != 0 (because of the check above) and
1008 * ss_max == 4 (maximum number of subslices possible per slice)
1009 *
1010 * -> 0 <= ss <= 3;
1011 */
1012 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1013 vals[i] = 3 - ss;
1014 }
1015
1016 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1017 return 0;
1018
1019 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1020 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1021 GEN9_IZ_HASHING_MASK(2) |
1022 GEN9_IZ_HASHING_MASK(1) |
1023 GEN9_IZ_HASHING_MASK(0),
1024 GEN9_IZ_HASHING(2, vals[2]) |
1025 GEN9_IZ_HASHING(1, vals[1]) |
1026 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001027
Mika Kuoppala72253422014-10-07 17:21:26 +03001028 return 0;
1029}
1030
Damien Lespiaub7668792015-02-14 18:30:29 +00001031
Damien Lespiau8d205492015-02-09 19:33:15 +00001032static int skl_init_workarounds(struct intel_engine_cs *ring)
1033{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001034 struct drm_device *dev = ring->dev;
1035 struct drm_i915_private *dev_priv = dev->dev_private;
1036
Damien Lespiau8d205492015-02-09 19:33:15 +00001037 gen9_init_workarounds(ring);
1038
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001039 /* WaDisablePowerCompilerClockGating:skl */
1040 if (INTEL_REVID(dev) == SKL_REVID_B0)
1041 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1042 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1043
Nick Hoathb62adbd2015-05-07 14:15:34 +01001044 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1045 /*
1046 *Use Force Non-Coherent whenever executing a 3D context. This
1047 * is a workaround for a possible hang in the unlikely event
1048 * a TLB invalidation occurs during a PSD flush.
1049 */
1050 /* WaForceEnableNonCoherent:skl */
1051 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1052 HDC_FORCE_NON_COHERENT);
1053 }
1054
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001055 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1056 INTEL_REVID(dev) == SKL_REVID_D0)
1057 /* WaBarrierPerformanceFixDisable:skl */
1058 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1059 HDC_FENCE_DEST_SLM_DISABLE |
1060 HDC_BARRIER_PERFORMANCE_DISABLE);
1061
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001062 /* WaDisableSbeCacheDispatchPortSharing:skl */
1063 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1064 WA_SET_BIT_MASKED(
1065 GEN7_HALF_SLICE_CHICKEN1,
1066 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1067 }
1068
Damien Lespiaub7668792015-02-14 18:30:29 +00001069 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001070}
1071
Nick Hoathcae04372015-03-17 11:39:38 +02001072static int bxt_init_workarounds(struct intel_engine_cs *ring)
1073{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001074 struct drm_device *dev = ring->dev;
1075 struct drm_i915_private *dev_priv = dev->dev_private;
1076
Nick Hoathcae04372015-03-17 11:39:38 +02001077 gen9_init_workarounds(ring);
1078
Nick Hoathdfb601e2015-04-10 13:12:24 +01001079 /* WaDisableThreadStallDopClockGating:bxt */
1080 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1081 STALL_DOP_GATING_DISABLE);
1082
Nick Hoath983b4b92015-04-10 13:12:25 +01001083 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1084 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1085 WA_SET_BIT_MASKED(
1086 GEN7_HALF_SLICE_CHICKEN1,
1087 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1088 }
1089
Nick Hoathcae04372015-03-17 11:39:38 +02001090 return 0;
1091}
1092
Michel Thierry771b9a52014-11-11 16:47:33 +00001093int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001094{
1095 struct drm_device *dev = ring->dev;
1096 struct drm_i915_private *dev_priv = dev->dev_private;
1097
1098 WARN_ON(ring->id != RCS);
1099
1100 dev_priv->workarounds.count = 0;
1101
1102 if (IS_BROADWELL(dev))
1103 return bdw_init_workarounds(ring);
1104
1105 if (IS_CHERRYVIEW(dev))
1106 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001107
Damien Lespiau8d205492015-02-09 19:33:15 +00001108 if (IS_SKYLAKE(dev))
1109 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001110
1111 if (IS_BROXTON(dev))
1112 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001113
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001114 return 0;
1115}
1116
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001117static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001118{
Chris Wilson78501ea2010-10-27 12:18:21 +01001119 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001121 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001122 if (ret)
1123 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001124
Akash Goel61a563a2014-03-25 18:01:50 +05301125 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1126 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001127 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001128
1129 /* We need to disable the AsyncFlip performance optimisations in order
1130 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1131 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001132 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001133 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001134 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001135 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001136 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1137
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001138 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301139 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001140 if (INTEL_INFO(dev)->gen == 6)
1141 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001142 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001143
Akash Goel01fa0302014-03-24 23:00:04 +05301144 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001145 if (IS_GEN7(dev))
1146 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301147 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001148 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001149
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001150 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001151 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1152 * "If this bit is set, STCunit will have LRA as replacement
1153 * policy. [...] This bit must be reset. LRA replacement
1154 * policy is not supported."
1155 */
1156 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001157 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001158 }
1159
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001160 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001161 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001162
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001163 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001164 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001165
Mika Kuoppala72253422014-10-07 17:21:26 +03001166 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001167}
1168
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001169static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001170{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001171 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001172 struct drm_i915_private *dev_priv = dev->dev_private;
1173
1174 if (dev_priv->semaphore_obj) {
1175 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1176 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1177 dev_priv->semaphore_obj = NULL;
1178 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001179
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001180 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001181}
1182
John Harrisonf7169682015-05-29 17:44:05 +01001183static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001184 unsigned int num_dwords)
1185{
1186#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001187 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001188 struct drm_device *dev = signaller->dev;
1189 struct drm_i915_private *dev_priv = dev->dev_private;
1190 struct intel_engine_cs *waiter;
1191 int i, ret, num_rings;
1192
1193 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1194 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1195#undef MBOX_UPDATE_DWORDS
1196
John Harrison5fb9de12015-05-29 17:44:07 +01001197 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001198 if (ret)
1199 return ret;
1200
1201 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001202 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001203 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1204 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1205 continue;
1206
John Harrisonf7169682015-05-29 17:44:05 +01001207 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001208 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1209 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1210 PIPE_CONTROL_QW_WRITE |
1211 PIPE_CONTROL_FLUSH_ENABLE);
1212 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1213 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001214 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001215 intel_ring_emit(signaller, 0);
1216 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1217 MI_SEMAPHORE_TARGET(waiter->id));
1218 intel_ring_emit(signaller, 0);
1219 }
1220
1221 return 0;
1222}
1223
John Harrisonf7169682015-05-29 17:44:05 +01001224static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001225 unsigned int num_dwords)
1226{
1227#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001228 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001229 struct drm_device *dev = signaller->dev;
1230 struct drm_i915_private *dev_priv = dev->dev_private;
1231 struct intel_engine_cs *waiter;
1232 int i, ret, num_rings;
1233
1234 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1235 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1236#undef MBOX_UPDATE_DWORDS
1237
John Harrison5fb9de12015-05-29 17:44:07 +01001238 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001239 if (ret)
1240 return ret;
1241
1242 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001243 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001244 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1245 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1246 continue;
1247
John Harrisonf7169682015-05-29 17:44:05 +01001248 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001249 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1250 MI_FLUSH_DW_OP_STOREDW);
1251 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1252 MI_FLUSH_DW_USE_GTT);
1253 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001254 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001255 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1256 MI_SEMAPHORE_TARGET(waiter->id));
1257 intel_ring_emit(signaller, 0);
1258 }
1259
1260 return 0;
1261}
1262
John Harrisonf7169682015-05-29 17:44:05 +01001263static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001264 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001265{
John Harrisonf7169682015-05-29 17:44:05 +01001266 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001267 struct drm_device *dev = signaller->dev;
1268 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001269 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001270 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001271
Ben Widawskya1444b72014-06-30 09:53:35 -07001272#define MBOX_UPDATE_DWORDS 3
1273 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1274 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1275#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001276
John Harrison5fb9de12015-05-29 17:44:07 +01001277 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001278 if (ret)
1279 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001280
Ben Widawsky78325f22014-04-29 14:52:29 -07001281 for_each_ring(useless, dev_priv, i) {
1282 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1283 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001284 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001285 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1286 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001287 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001288 }
1289 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001290
Ben Widawskya1444b72014-06-30 09:53:35 -07001291 /* If num_dwords was rounded, make sure the tail pointer is correct */
1292 if (num_rings % 2 == 0)
1293 intel_ring_emit(signaller, MI_NOOP);
1294
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296}
1297
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001298/**
1299 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001300 *
1301 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001302 *
1303 * Update the mailbox registers in the *other* rings with the current seqno.
1304 * This acts like a signal in the canonical semaphore.
1305 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001306static int
John Harrisonee044a82015-05-29 17:44:00 +01001307gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001308{
John Harrisonee044a82015-05-29 17:44:00 +01001309 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001310 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001311
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001312 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001313 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001314 else
John Harrison5fb9de12015-05-29 17:44:07 +01001315 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001316
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001317 if (ret)
1318 return ret;
1319
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001320 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1321 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001322 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001323 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001324 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001325
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001326 return 0;
1327}
1328
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001329static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1330 u32 seqno)
1331{
1332 struct drm_i915_private *dev_priv = dev->dev_private;
1333 return dev_priv->last_seqno < seqno;
1334}
1335
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001336/**
1337 * intel_ring_sync - sync the waiter to the signaller on seqno
1338 *
1339 * @waiter - ring that is waiting
1340 * @signaller - ring which has, or will signal
1341 * @seqno - seqno which the waiter will block on
1342 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001343
1344static int
John Harrison599d9242015-05-29 17:44:04 +01001345gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001346 struct intel_engine_cs *signaller,
1347 u32 seqno)
1348{
John Harrison599d9242015-05-29 17:44:04 +01001349 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001350 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1351 int ret;
1352
John Harrison5fb9de12015-05-29 17:44:07 +01001353 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001354 if (ret)
1355 return ret;
1356
1357 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1358 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001359 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001360 MI_SEMAPHORE_SAD_GTE_SDD);
1361 intel_ring_emit(waiter, seqno);
1362 intel_ring_emit(waiter,
1363 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1364 intel_ring_emit(waiter,
1365 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1366 intel_ring_advance(waiter);
1367 return 0;
1368}
1369
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001370static int
John Harrison599d9242015-05-29 17:44:04 +01001371gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001372 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001373 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001374{
John Harrison599d9242015-05-29 17:44:04 +01001375 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001376 u32 dw1 = MI_SEMAPHORE_MBOX |
1377 MI_SEMAPHORE_COMPARE |
1378 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001379 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1380 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001382 /* Throughout all of the GEM code, seqno passed implies our current
1383 * seqno is >= the last seqno executed. However for hardware the
1384 * comparison is strictly greater than.
1385 */
1386 seqno -= 1;
1387
Ben Widawskyebc348b2014-04-29 14:52:28 -07001388 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001389
John Harrison5fb9de12015-05-29 17:44:07 +01001390 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001391 if (ret)
1392 return ret;
1393
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001394 /* If seqno wrap happened, omit the wait with no-ops */
1395 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001396 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001397 intel_ring_emit(waiter, seqno);
1398 intel_ring_emit(waiter, 0);
1399 intel_ring_emit(waiter, MI_NOOP);
1400 } else {
1401 intel_ring_emit(waiter, MI_NOOP);
1402 intel_ring_emit(waiter, MI_NOOP);
1403 intel_ring_emit(waiter, MI_NOOP);
1404 intel_ring_emit(waiter, MI_NOOP);
1405 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001406 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001407
1408 return 0;
1409}
1410
Chris Wilsonc6df5412010-12-15 09:56:50 +00001411#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1412do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001413 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1414 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001415 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1416 intel_ring_emit(ring__, 0); \
1417 intel_ring_emit(ring__, 0); \
1418} while (0)
1419
1420static int
John Harrisonee044a82015-05-29 17:44:00 +01001421pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001422{
John Harrisonee044a82015-05-29 17:44:00 +01001423 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001424 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001425 int ret;
1426
1427 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1428 * incoherent with writes to memory, i.e. completely fubar,
1429 * so we need to use PIPE_NOTIFY instead.
1430 *
1431 * However, we also need to workaround the qword write
1432 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1433 * memory before requesting an interrupt.
1434 */
John Harrison5fb9de12015-05-29 17:44:07 +01001435 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001436 if (ret)
1437 return ret;
1438
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001439 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001440 PIPE_CONTROL_WRITE_FLUSH |
1441 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001442 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001443 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001444 intel_ring_emit(ring, 0);
1445 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001446 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001447 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001448 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001449 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001450 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001451 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001452 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001453 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001454 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001456
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001457 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001458 PIPE_CONTROL_WRITE_FLUSH |
1459 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001460 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001461 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001462 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001463 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001464 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001465
Chris Wilsonc6df5412010-12-15 09:56:50 +00001466 return 0;
1467}
1468
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001469static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001470gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001471{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001472 /* Workaround to force correct ordering between irq and seqno writes on
1473 * ivb (and maybe also on snb) by reading from a CS register (like
1474 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001475 if (!lazy_coherency) {
1476 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1477 POSTING_READ(RING_ACTHD(ring->mmio_base));
1478 }
1479
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001480 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1481}
1482
1483static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001484ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001485{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001486 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1487}
1488
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001489static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001490ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001491{
1492 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1493}
1494
Chris Wilsonc6df5412010-12-15 09:56:50 +00001495static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001496pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001497{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001498 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001499}
1500
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001501static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001502pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001503{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001504 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001505}
1506
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001507static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001508gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001509{
1510 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001511 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001512 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001513
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001514 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001515 return false;
1516
Chris Wilson7338aef2012-04-24 21:48:47 +01001517 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001518 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001519 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001521
1522 return true;
1523}
1524
1525static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001526gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001527{
1528 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001529 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001530 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001531
Chris Wilson7338aef2012-04-24 21:48:47 +01001532 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001533 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001534 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001535 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001536}
1537
1538static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001539i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001540{
Chris Wilson78501ea2010-10-27 12:18:21 +01001541 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001542 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001543 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001544
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001545 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001546 return false;
1547
Chris Wilson7338aef2012-04-24 21:48:47 +01001548 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001549 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001550 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1551 I915_WRITE(IMR, dev_priv->irq_mask);
1552 POSTING_READ(IMR);
1553 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001554 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001555
1556 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001557}
1558
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001559static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001560i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001561{
Chris Wilson78501ea2010-10-27 12:18:21 +01001562 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001564 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001565
Chris Wilson7338aef2012-04-24 21:48:47 +01001566 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001567 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001568 dev_priv->irq_mask |= ring->irq_enable_mask;
1569 I915_WRITE(IMR, dev_priv->irq_mask);
1570 POSTING_READ(IMR);
1571 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001572 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001573}
1574
Chris Wilsonc2798b12012-04-22 21:13:57 +01001575static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001576i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001577{
1578 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001579 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001580 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001581
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001582 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001583 return false;
1584
Chris Wilson7338aef2012-04-24 21:48:47 +01001585 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001586 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001587 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1588 I915_WRITE16(IMR, dev_priv->irq_mask);
1589 POSTING_READ16(IMR);
1590 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001591 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001592
1593 return true;
1594}
1595
1596static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001597i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001598{
1599 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001601 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001602
Chris Wilson7338aef2012-04-24 21:48:47 +01001603 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001604 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001605 dev_priv->irq_mask |= ring->irq_enable_mask;
1606 I915_WRITE16(IMR, dev_priv->irq_mask);
1607 POSTING_READ16(IMR);
1608 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001609 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001610}
1611
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001612static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001613bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001614 u32 invalidate_domains,
1615 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001616{
John Harrisona84c3ae2015-05-29 17:43:57 +01001617 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001618 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001619
John Harrison5fb9de12015-05-29 17:44:07 +01001620 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001621 if (ret)
1622 return ret;
1623
1624 intel_ring_emit(ring, MI_FLUSH);
1625 intel_ring_emit(ring, MI_NOOP);
1626 intel_ring_advance(ring);
1627 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001628}
1629
Chris Wilson3cce4692010-10-27 16:11:02 +01001630static int
John Harrisonee044a82015-05-29 17:44:00 +01001631i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001632{
John Harrisonee044a82015-05-29 17:44:00 +01001633 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001634 int ret;
1635
John Harrison5fb9de12015-05-29 17:44:07 +01001636 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001637 if (ret)
1638 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001639
Chris Wilson3cce4692010-10-27 16:11:02 +01001640 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1641 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001642 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001643 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001644 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001645
Chris Wilson3cce4692010-10-27 16:11:02 +01001646 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001647}
1648
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001649static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001650gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001651{
1652 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001653 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001654 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001655
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001656 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1657 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001658
Chris Wilson7338aef2012-04-24 21:48:47 +01001659 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001660 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001661 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001662 I915_WRITE_IMR(ring,
1663 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001664 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001665 else
1666 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001667 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001668 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001669 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001670
1671 return true;
1672}
1673
1674static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001675gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001676{
1677 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001678 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001679 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001680
Chris Wilson7338aef2012-04-24 21:48:47 +01001681 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001682 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001683 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001684 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001685 else
1686 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001687 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001688 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001689 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001690}
1691
Ben Widawskya19d2932013-05-28 19:22:30 -07001692static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001693hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001694{
1695 struct drm_device *dev = ring->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 unsigned long flags;
1698
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001699 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001700 return false;
1701
Daniel Vetter59cdb632013-07-04 23:35:28 +02001702 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001703 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001704 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001705 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001706 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001707 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001708
1709 return true;
1710}
1711
1712static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001713hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001714{
1715 struct drm_device *dev = ring->dev;
1716 struct drm_i915_private *dev_priv = dev->dev_private;
1717 unsigned long flags;
1718
Daniel Vetter59cdb632013-07-04 23:35:28 +02001719 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001720 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001721 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001722 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001723 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001724 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001725}
1726
Ben Widawskyabd58f02013-11-02 21:07:09 -07001727static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001728gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001729{
1730 struct drm_device *dev = ring->dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 unsigned long flags;
1733
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001734 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001735 return false;
1736
1737 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1738 if (ring->irq_refcount++ == 0) {
1739 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1740 I915_WRITE_IMR(ring,
1741 ~(ring->irq_enable_mask |
1742 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1743 } else {
1744 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1745 }
1746 POSTING_READ(RING_IMR(ring->mmio_base));
1747 }
1748 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1749
1750 return true;
1751}
1752
1753static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001754gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001755{
1756 struct drm_device *dev = ring->dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 unsigned long flags;
1759
1760 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1761 if (--ring->irq_refcount == 0) {
1762 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1763 I915_WRITE_IMR(ring,
1764 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1765 } else {
1766 I915_WRITE_IMR(ring, ~0);
1767 }
1768 POSTING_READ(RING_IMR(ring->mmio_base));
1769 }
1770 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1771}
1772
Zou Nan haid1b851f2010-05-21 09:08:57 +08001773static int
John Harrison53fddaf2015-05-29 17:44:02 +01001774i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001775 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001776 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001777{
John Harrison53fddaf2015-05-29 17:44:02 +01001778 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001779 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001780
John Harrison5fb9de12015-05-29 17:44:07 +01001781 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001782 if (ret)
1783 return ret;
1784
Chris Wilson78501ea2010-10-27 12:18:21 +01001785 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001786 MI_BATCH_BUFFER_START |
1787 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001788 (dispatch_flags & I915_DISPATCH_SECURE ?
1789 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001790 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001791 intel_ring_advance(ring);
1792
Zou Nan haid1b851f2010-05-21 09:08:57 +08001793 return 0;
1794}
1795
Daniel Vetterb45305f2012-12-17 16:21:27 +01001796/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1797#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001798#define I830_TLB_ENTRIES (2)
1799#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001800static int
John Harrison53fddaf2015-05-29 17:44:02 +01001801i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001802 u64 offset, u32 len,
1803 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001804{
John Harrison53fddaf2015-05-29 17:44:02 +01001805 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001806 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001807 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001808
John Harrison5fb9de12015-05-29 17:44:07 +01001809 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001810 if (ret)
1811 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001812
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001813 /* Evict the invalid PTE TLBs */
1814 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1815 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1816 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1817 intel_ring_emit(ring, cs_offset);
1818 intel_ring_emit(ring, 0xdeadbeef);
1819 intel_ring_emit(ring, MI_NOOP);
1820 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001821
John Harrison8e004ef2015-02-13 11:48:10 +00001822 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001823 if (len > I830_BATCH_LIMIT)
1824 return -ENOSPC;
1825
John Harrison5fb9de12015-05-29 17:44:07 +01001826 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001827 if (ret)
1828 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001829
1830 /* Blit the batch (which has now all relocs applied) to the
1831 * stable batch scratch bo area (so that the CS never
1832 * stumbles over its tlb invalidation bug) ...
1833 */
1834 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1835 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001836 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001837 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001838 intel_ring_emit(ring, 4096);
1839 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001840
Daniel Vetterb45305f2012-12-17 16:21:27 +01001841 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001842 intel_ring_emit(ring, MI_NOOP);
1843 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001844
1845 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001846 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001847 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001848
John Harrison5fb9de12015-05-29 17:44:07 +01001849 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001850 if (ret)
1851 return ret;
1852
1853 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001854 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1855 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001856 intel_ring_emit(ring, offset + len - 8);
1857 intel_ring_emit(ring, MI_NOOP);
1858 intel_ring_advance(ring);
1859
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001860 return 0;
1861}
1862
1863static int
John Harrison53fddaf2015-05-29 17:44:02 +01001864i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001865 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001866 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001867{
John Harrison53fddaf2015-05-29 17:44:02 +01001868 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001869 int ret;
1870
John Harrison5fb9de12015-05-29 17:44:07 +01001871 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001872 if (ret)
1873 return ret;
1874
Chris Wilson65f56872012-04-17 16:38:12 +01001875 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001876 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1877 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001878 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001879
Eric Anholt62fdfea2010-05-21 13:26:39 -07001880 return 0;
1881}
1882
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001883static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001884{
Chris Wilson05394f32010-11-08 19:18:58 +00001885 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001886
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001887 obj = ring->status_page.obj;
1888 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001889 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001890
Chris Wilson9da3da62012-06-01 15:20:22 +01001891 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001892 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001893 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001894 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001895}
1896
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001897static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001898{
Chris Wilson05394f32010-11-08 19:18:58 +00001899 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001900
Chris Wilsone3efda42014-04-09 09:19:41 +01001901 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001902 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001903 int ret;
1904
1905 obj = i915_gem_alloc_object(ring->dev, 4096);
1906 if (obj == NULL) {
1907 DRM_ERROR("Failed to allocate status page\n");
1908 return -ENOMEM;
1909 }
1910
1911 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1912 if (ret)
1913 goto err_unref;
1914
Chris Wilson1f767e02014-07-03 17:33:03 -04001915 flags = 0;
1916 if (!HAS_LLC(ring->dev))
1917 /* On g33, we cannot place HWS above 256MiB, so
1918 * restrict its pinning to the low mappable arena.
1919 * Though this restriction is not documented for
1920 * gen4, gen5, or byt, they also behave similarly
1921 * and hang if the HWS is placed at the top of the
1922 * GTT. To generalise, it appears that all !llc
1923 * platforms have issues with us placing the HWS
1924 * above the mappable region (even though we never
1925 * actualy map it).
1926 */
1927 flags |= PIN_MAPPABLE;
1928 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001929 if (ret) {
1930err_unref:
1931 drm_gem_object_unreference(&obj->base);
1932 return ret;
1933 }
1934
1935 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001936 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001937
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001938 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001939 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001940 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001941
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001942 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1943 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001944
1945 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001946}
1947
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001948static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001949{
1950 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001951
1952 if (!dev_priv->status_page_dmah) {
1953 dev_priv->status_page_dmah =
1954 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1955 if (!dev_priv->status_page_dmah)
1956 return -ENOMEM;
1957 }
1958
Chris Wilson6b8294a2012-11-16 11:43:20 +00001959 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1960 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1961
1962 return 0;
1963}
1964
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001965void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1966{
1967 iounmap(ringbuf->virtual_start);
1968 ringbuf->virtual_start = NULL;
1969 i915_gem_object_ggtt_unpin(ringbuf->obj);
1970}
1971
1972int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1973 struct intel_ringbuffer *ringbuf)
1974{
1975 struct drm_i915_private *dev_priv = to_i915(dev);
1976 struct drm_i915_gem_object *obj = ringbuf->obj;
1977 int ret;
1978
1979 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1980 if (ret)
1981 return ret;
1982
1983 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1984 if (ret) {
1985 i915_gem_object_ggtt_unpin(obj);
1986 return ret;
1987 }
1988
1989 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1990 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1991 if (ringbuf->virtual_start == NULL) {
1992 i915_gem_object_ggtt_unpin(obj);
1993 return -EINVAL;
1994 }
1995
1996 return 0;
1997}
1998
Oscar Mateo84c23772014-07-24 17:04:15 +01001999void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002000{
Oscar Mateo2919d292014-07-03 16:28:02 +01002001 drm_gem_object_unreference(&ringbuf->obj->base);
2002 ringbuf->obj = NULL;
2003}
2004
Oscar Mateo84c23772014-07-24 17:04:15 +01002005int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2006 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002007{
Chris Wilsone3efda42014-04-09 09:19:41 +01002008 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002009
2010 obj = NULL;
2011 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002012 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002013 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002014 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002015 if (obj == NULL)
2016 return -ENOMEM;
2017
Akash Goel24f3a8c2014-06-17 10:59:42 +05302018 /* mark ring buffers as read-only from GPU side by default */
2019 obj->gt_ro = 1;
2020
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002021 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002022
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002023 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002024}
2025
Ben Widawskyc43b5632012-04-16 14:07:40 -07002026static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002027 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002028{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002029 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002030 int ret;
2031
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002032 WARN_ON(ring->buffer);
2033
2034 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2035 if (!ringbuf)
2036 return -ENOMEM;
2037 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002038
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002039 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002040 INIT_LIST_HEAD(&ring->active_list);
2041 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002042 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002043 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002044 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002045 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002046 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002047
Chris Wilsonb259f672011-03-29 13:19:09 +01002048 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002049
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002050 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002051 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002052 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002053 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002054 } else {
2055 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002056 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002057 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002058 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002059 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002060
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002061 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002062
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002063 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2064 if (ret) {
2065 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2066 ring->name, ret);
2067 goto error;
2068 }
2069
2070 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2071 if (ret) {
2072 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2073 ring->name, ret);
2074 intel_destroy_ringbuffer_obj(ringbuf);
2075 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002076 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077
Chris Wilson55249ba2010-12-22 14:04:47 +00002078 /* Workaround an erratum on the i830 which causes a hang if
2079 * the TAIL pointer points to within the last 2 cachelines
2080 * of the buffer.
2081 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002082 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002083 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002084 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002085
Brad Volkin44e895a2014-05-10 14:10:43 -07002086 ret = i915_cmd_parser_init_ring(ring);
2087 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002088 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002089
Oscar Mateo8ee14972014-05-22 14:13:34 +01002090 return 0;
2091
2092error:
2093 kfree(ringbuf);
2094 ring->buffer = NULL;
2095 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002096}
2097
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002098void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002099{
John Harrison6402c332014-10-31 12:00:26 +00002100 struct drm_i915_private *dev_priv;
2101 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002102
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002103 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002104 return;
2105
John Harrison6402c332014-10-31 12:00:26 +00002106 dev_priv = to_i915(ring->dev);
2107 ringbuf = ring->buffer;
2108
Chris Wilsone3efda42014-04-09 09:19:41 +01002109 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002110 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002111
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002112 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002113 intel_destroy_ringbuffer_obj(ringbuf);
Chris Wilson78501ea2010-10-27 12:18:21 +01002114
Zou Nan hai8d192152010-11-02 16:31:01 +08002115 if (ring->cleanup)
2116 ring->cleanup(ring);
2117
Chris Wilson78501ea2010-10-27 12:18:21 +01002118 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002119
2120 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002121 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002122
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002123 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002124 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002125}
2126
Chris Wilson595e1ee2015-04-07 16:20:51 +01002127static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002128{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002129 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002130 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002131 unsigned space;
2132 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002133
Dave Gordonebd0fd42014-11-27 11:22:49 +00002134 if (intel_ring_space(ringbuf) >= n)
2135 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002136
John Harrison79bbcc22015-06-30 12:40:55 +01002137 /* The whole point of reserving space is to not wait! */
2138 WARN_ON(ringbuf->reserved_in_use);
2139
Chris Wilsona71d8d92012-02-15 11:25:36 +00002140 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002141 space = __intel_ring_space(request->postfix, ringbuf->tail,
2142 ringbuf->size);
2143 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002144 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002145 }
2146
Chris Wilson595e1ee2015-04-07 16:20:51 +01002147 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002148 return -ENOSPC;
2149
Daniel Vettera4b3a572014-11-26 14:17:05 +01002150 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002151 if (ret)
2152 return ret;
2153
Chris Wilsonb4716182015-04-27 13:41:17 +01002154 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002155 return 0;
2156}
2157
John Harrison79bbcc22015-06-30 12:40:55 +01002158static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002159{
2160 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002161 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002162
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002163 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002164 rem /= 4;
2165 while (rem--)
2166 iowrite32(MI_NOOP, virt++);
2167
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002168 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002169 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002170}
2171
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002172int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002173{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002174 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002175
Chris Wilson3e960502012-11-27 16:22:54 +00002176 /* Wait upon the last request to be completed */
2177 if (list_empty(&ring->request_list))
2178 return 0;
2179
Daniel Vettera4b3a572014-11-26 14:17:05 +01002180 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002181 struct drm_i915_gem_request,
2182 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002183
Chris Wilsonb4716182015-04-27 13:41:17 +01002184 /* Make sure we do not trigger any retires */
2185 return __i915_wait_request(req,
2186 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2187 to_i915(ring->dev)->mm.interruptible,
2188 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002189}
2190
John Harrison6689cb22015-03-19 12:30:08 +00002191int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002192{
John Harrison6689cb22015-03-19 12:30:08 +00002193 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002194 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002195}
2196
John Harrisonccd98fe2015-05-29 17:44:09 +01002197int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2198{
2199 /*
2200 * The first call merely notes the reserve request and is common for
2201 * all back ends. The subsequent localised _begin() call actually
2202 * ensures that the reservation is available. Without the begin, if
2203 * the request creator immediately submitted the request without
2204 * adding any commands to it then there might not actually be
2205 * sufficient room for the submission commands.
2206 */
2207 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2208
2209 return intel_ring_begin(request, 0);
2210}
2211
John Harrison29b1b412015-06-18 13:10:09 +01002212void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2213{
John Harrisonccd98fe2015-05-29 17:44:09 +01002214 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002215 WARN_ON(ringbuf->reserved_in_use);
2216
2217 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002218}
2219
2220void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2221{
2222 WARN_ON(ringbuf->reserved_in_use);
2223
2224 ringbuf->reserved_size = 0;
2225 ringbuf->reserved_in_use = false;
2226}
2227
2228void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2229{
2230 WARN_ON(ringbuf->reserved_in_use);
2231
2232 ringbuf->reserved_in_use = true;
2233 ringbuf->reserved_tail = ringbuf->tail;
2234}
2235
2236void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2237{
2238 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002239 if (ringbuf->tail > ringbuf->reserved_tail) {
2240 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2241 "request reserved size too small: %d vs %d!\n",
2242 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2243 } else {
2244 /*
2245 * The ring was wrapped while the reserved space was in use.
2246 * That means that some unknown amount of the ring tail was
2247 * no-op filled and skipped. Thus simply adding the ring size
2248 * to the tail and doing the above space check will not work.
2249 * Rather than attempt to track how much tail was skipped,
2250 * it is much simpler to say that also skipping the sanity
2251 * check every once in a while is not a big issue.
2252 */
2253 }
John Harrison29b1b412015-06-18 13:10:09 +01002254
2255 ringbuf->reserved_size = 0;
2256 ringbuf->reserved_in_use = false;
2257}
2258
2259static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002260{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002261 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002262 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2263 int remain_actual = ringbuf->size - ringbuf->tail;
2264 int ret, total_bytes, wait_bytes = 0;
2265 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002266
John Harrison79bbcc22015-06-30 12:40:55 +01002267 if (ringbuf->reserved_in_use)
2268 total_bytes = bytes;
2269 else
2270 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002271
John Harrison79bbcc22015-06-30 12:40:55 +01002272 if (unlikely(bytes > remain_usable)) {
2273 /*
2274 * Not enough space for the basic request. So need to flush
2275 * out the remainder and then wait for base + reserved.
2276 */
2277 wait_bytes = remain_actual + total_bytes;
2278 need_wrap = true;
2279 } else {
2280 if (unlikely(total_bytes > remain_usable)) {
2281 /*
2282 * The base request will fit but the reserved space
2283 * falls off the end. So only need to to wait for the
2284 * reserved size after flushing out the remainder.
2285 */
2286 wait_bytes = remain_actual + ringbuf->reserved_size;
2287 need_wrap = true;
2288 } else if (total_bytes > ringbuf->space) {
2289 /* No wrapping required, just waiting. */
2290 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002291 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002292 }
2293
John Harrison79bbcc22015-06-30 12:40:55 +01002294 if (wait_bytes) {
2295 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002296 if (unlikely(ret))
2297 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002298
2299 if (need_wrap)
2300 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002301 }
2302
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002303 return 0;
2304}
2305
John Harrison5fb9de12015-05-29 17:44:07 +01002306int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002307 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002308{
John Harrison5fb9de12015-05-29 17:44:07 +01002309 struct intel_engine_cs *ring;
2310 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002311 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002312
John Harrison5fb9de12015-05-29 17:44:07 +01002313 WARN_ON(req == NULL);
2314 ring = req->ring;
2315 dev_priv = ring->dev->dev_private;
2316
Daniel Vetter33196de2012-11-14 17:14:05 +01002317 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2318 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002319 if (ret)
2320 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002321
Chris Wilson304d6952014-01-02 14:32:35 +00002322 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2323 if (ret)
2324 return ret;
2325
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002326 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002327 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002328}
2329
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002330/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002331int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002332{
John Harrisonbba09b12015-05-29 17:44:06 +01002333 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002334 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002335 int ret;
2336
2337 if (num_dwords == 0)
2338 return 0;
2339
Chris Wilson18393f62014-04-09 09:19:40 +01002340 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002341 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002342 if (ret)
2343 return ret;
2344
2345 while (num_dwords--)
2346 intel_ring_emit(ring, MI_NOOP);
2347
2348 intel_ring_advance(ring);
2349
2350 return 0;
2351}
2352
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002353void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002354{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002355 struct drm_device *dev = ring->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002357
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002358 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002359 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2360 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002361 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002362 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002363 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002364
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002365 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002366 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002367}
2368
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002369static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002370 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002371{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002372 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002373
2374 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002375
Chris Wilson12f55812012-07-05 17:14:01 +01002376 /* Disable notification that the ring is IDLE. The GT
2377 * will then assume that it is busy and bring it out of rc6.
2378 */
2379 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2380 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2381
2382 /* Clear the context id. Here be magic! */
2383 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2384
2385 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002386 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002387 GEN6_BSD_SLEEP_INDICATOR) == 0,
2388 50))
2389 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002390
Chris Wilson12f55812012-07-05 17:14:01 +01002391 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002392 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002393 POSTING_READ(RING_TAIL(ring->mmio_base));
2394
2395 /* Let the ring send IDLE messages to the GT again,
2396 * and so let it sleep to conserve power when idle.
2397 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002398 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002399 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002400}
2401
John Harrisona84c3ae2015-05-29 17:43:57 +01002402static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002403 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002404{
John Harrisona84c3ae2015-05-29 17:43:57 +01002405 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002406 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002407 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002408
John Harrison5fb9de12015-05-29 17:44:07 +01002409 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002410 if (ret)
2411 return ret;
2412
Chris Wilson71a77e02011-02-02 12:13:49 +00002413 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002414 if (INTEL_INFO(ring->dev)->gen >= 8)
2415 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002416
2417 /* We always require a command barrier so that subsequent
2418 * commands, such as breadcrumb interrupts, are strictly ordered
2419 * wrt the contents of the write cache being flushed to memory
2420 * (and thus being coherent from the CPU).
2421 */
2422 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2423
Jesse Barnes9a289772012-10-26 09:42:42 -07002424 /*
2425 * Bspec vol 1c.5 - video engine command streamer:
2426 * "If ENABLED, all TLBs will be invalidated once the flush
2427 * operation is complete. This bit is only valid when the
2428 * Post-Sync Operation field is a value of 1h or 3h."
2429 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002430 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002431 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2432
Chris Wilson71a77e02011-02-02 12:13:49 +00002433 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002434 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002435 if (INTEL_INFO(ring->dev)->gen >= 8) {
2436 intel_ring_emit(ring, 0); /* upper addr */
2437 intel_ring_emit(ring, 0); /* value */
2438 } else {
2439 intel_ring_emit(ring, 0);
2440 intel_ring_emit(ring, MI_NOOP);
2441 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002442 intel_ring_advance(ring);
2443 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002444}
2445
2446static int
John Harrison53fddaf2015-05-29 17:44:02 +01002447gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002448 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002449 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002450{
John Harrison53fddaf2015-05-29 17:44:02 +01002451 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002452 bool ppgtt = USES_PPGTT(ring->dev) &&
2453 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002454 int ret;
2455
John Harrison5fb9de12015-05-29 17:44:07 +01002456 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002457 if (ret)
2458 return ret;
2459
2460 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002461 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2462 (dispatch_flags & I915_DISPATCH_RS ?
2463 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002464 intel_ring_emit(ring, lower_32_bits(offset));
2465 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002466 intel_ring_emit(ring, MI_NOOP);
2467 intel_ring_advance(ring);
2468
2469 return 0;
2470}
2471
2472static int
John Harrison53fddaf2015-05-29 17:44:02 +01002473hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002474 u64 offset, u32 len,
2475 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002476{
John Harrison53fddaf2015-05-29 17:44:02 +01002477 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002478 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002479
John Harrison5fb9de12015-05-29 17:44:07 +01002480 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002481 if (ret)
2482 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002483
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002484 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002485 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002486 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002487 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2488 (dispatch_flags & I915_DISPATCH_RS ?
2489 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002490 /* bit0-7 is the length on GEN6+ */
2491 intel_ring_emit(ring, offset);
2492 intel_ring_advance(ring);
2493
2494 return 0;
2495}
2496
2497static int
John Harrison53fddaf2015-05-29 17:44:02 +01002498gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002499 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002500 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002501{
John Harrison53fddaf2015-05-29 17:44:02 +01002502 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002503 int ret;
2504
John Harrison5fb9de12015-05-29 17:44:07 +01002505 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002506 if (ret)
2507 return ret;
2508
2509 intel_ring_emit(ring,
2510 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002511 (dispatch_flags & I915_DISPATCH_SECURE ?
2512 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002513 /* bit0-7 is the length on GEN6+ */
2514 intel_ring_emit(ring, offset);
2515 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002516
Akshay Joshi0206e352011-08-16 15:34:10 -04002517 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002518}
2519
Chris Wilson549f7362010-10-19 11:19:32 +01002520/* Blitter support (SandyBridge+) */
2521
John Harrisona84c3ae2015-05-29 17:43:57 +01002522static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002523 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002524{
John Harrisona84c3ae2015-05-29 17:43:57 +01002525 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002526 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002527 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002528 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002529
John Harrison5fb9de12015-05-29 17:44:07 +01002530 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002531 if (ret)
2532 return ret;
2533
Chris Wilson71a77e02011-02-02 12:13:49 +00002534 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002535 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002536 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002537
2538 /* We always require a command barrier so that subsequent
2539 * commands, such as breadcrumb interrupts, are strictly ordered
2540 * wrt the contents of the write cache being flushed to memory
2541 * (and thus being coherent from the CPU).
2542 */
2543 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2544
Jesse Barnes9a289772012-10-26 09:42:42 -07002545 /*
2546 * Bspec vol 1c.3 - blitter engine command streamer:
2547 * "If ENABLED, all TLBs will be invalidated once the flush
2548 * operation is complete. This bit is only valid when the
2549 * Post-Sync Operation field is a value of 1h or 3h."
2550 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002551 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002552 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002553 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002554 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002555 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002556 intel_ring_emit(ring, 0); /* upper addr */
2557 intel_ring_emit(ring, 0); /* value */
2558 } else {
2559 intel_ring_emit(ring, 0);
2560 intel_ring_emit(ring, MI_NOOP);
2561 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002562 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002563
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002564 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002565}
2566
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002567int intel_init_render_ring_buffer(struct drm_device *dev)
2568{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002569 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002570 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002571 struct drm_i915_gem_object *obj;
2572 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002573
Daniel Vetter59465b52012-04-11 22:12:48 +02002574 ring->name = "render ring";
2575 ring->id = RCS;
2576 ring->mmio_base = RENDER_RING_BASE;
2577
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002578 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002579 if (i915_semaphore_is_enabled(dev)) {
2580 obj = i915_gem_alloc_object(dev, 4096);
2581 if (obj == NULL) {
2582 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2583 i915.semaphores = 0;
2584 } else {
2585 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2586 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2587 if (ret != 0) {
2588 drm_gem_object_unreference(&obj->base);
2589 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2590 i915.semaphores = 0;
2591 } else
2592 dev_priv->semaphore_obj = obj;
2593 }
2594 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002595
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002596 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002597 ring->add_request = gen6_add_request;
2598 ring->flush = gen8_render_ring_flush;
2599 ring->irq_get = gen8_ring_get_irq;
2600 ring->irq_put = gen8_ring_put_irq;
2601 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2602 ring->get_seqno = gen6_ring_get_seqno;
2603 ring->set_seqno = ring_set_seqno;
2604 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002605 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002606 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002607 ring->semaphore.signal = gen8_rcs_signal;
2608 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002609 }
2610 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002611 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002612 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002613 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002614 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002615 ring->irq_get = gen6_ring_get_irq;
2616 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002617 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002618 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002619 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002620 if (i915_semaphore_is_enabled(dev)) {
2621 ring->semaphore.sync_to = gen6_ring_sync;
2622 ring->semaphore.signal = gen6_signal;
2623 /*
2624 * The current semaphore is only applied on pre-gen8
2625 * platform. And there is no VCS2 ring on the pre-gen8
2626 * platform. So the semaphore between RCS and VCS2 is
2627 * initialized as INVALID. Gen8 will initialize the
2628 * sema between VCS2 and RCS later.
2629 */
2630 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2631 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2632 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2633 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2634 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2635 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2636 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2637 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2638 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2639 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2640 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002641 } else if (IS_GEN5(dev)) {
2642 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002643 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002644 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002645 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002646 ring->irq_get = gen5_ring_get_irq;
2647 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002648 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2649 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002650 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002651 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002652 if (INTEL_INFO(dev)->gen < 4)
2653 ring->flush = gen2_render_ring_flush;
2654 else
2655 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002656 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002657 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002658 if (IS_GEN2(dev)) {
2659 ring->irq_get = i8xx_ring_get_irq;
2660 ring->irq_put = i8xx_ring_put_irq;
2661 } else {
2662 ring->irq_get = i9xx_ring_get_irq;
2663 ring->irq_put = i9xx_ring_put_irq;
2664 }
Daniel Vettere3670312012-04-11 22:12:53 +02002665 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002666 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002667 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002668
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002669 if (IS_HASWELL(dev))
2670 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002671 else if (IS_GEN8(dev))
2672 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002673 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002674 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2675 else if (INTEL_INFO(dev)->gen >= 4)
2676 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2677 else if (IS_I830(dev) || IS_845G(dev))
2678 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2679 else
2680 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002681 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002682 ring->cleanup = render_ring_cleanup;
2683
Daniel Vetterb45305f2012-12-17 16:21:27 +01002684 /* Workaround batchbuffer to combat CS tlb bug. */
2685 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002686 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002687 if (obj == NULL) {
2688 DRM_ERROR("Failed to allocate batch bo\n");
2689 return -ENOMEM;
2690 }
2691
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002692 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002693 if (ret != 0) {
2694 drm_gem_object_unreference(&obj->base);
2695 DRM_ERROR("Failed to ping batch bo\n");
2696 return ret;
2697 }
2698
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002699 ring->scratch.obj = obj;
2700 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002701 }
2702
Daniel Vetter99be1df2014-11-20 00:33:06 +01002703 ret = intel_init_ring_buffer(dev, ring);
2704 if (ret)
2705 return ret;
2706
2707 if (INTEL_INFO(dev)->gen >= 5) {
2708 ret = intel_init_pipe_control(ring);
2709 if (ret)
2710 return ret;
2711 }
2712
2713 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002714}
2715
2716int intel_init_bsd_ring_buffer(struct drm_device *dev)
2717{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002718 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002719 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002720
Daniel Vetter58fa3832012-04-11 22:12:49 +02002721 ring->name = "bsd ring";
2722 ring->id = VCS;
2723
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002724 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002725 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002726 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002727 /* gen6 bsd needs a special wa for tail updates */
2728 if (IS_GEN6(dev))
2729 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002730 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002731 ring->add_request = gen6_add_request;
2732 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002733 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002734 if (INTEL_INFO(dev)->gen >= 8) {
2735 ring->irq_enable_mask =
2736 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2737 ring->irq_get = gen8_ring_get_irq;
2738 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002739 ring->dispatch_execbuffer =
2740 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002741 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002742 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002743 ring->semaphore.signal = gen8_xcs_signal;
2744 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002745 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002746 } else {
2747 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2748 ring->irq_get = gen6_ring_get_irq;
2749 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002750 ring->dispatch_execbuffer =
2751 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002752 if (i915_semaphore_is_enabled(dev)) {
2753 ring->semaphore.sync_to = gen6_ring_sync;
2754 ring->semaphore.signal = gen6_signal;
2755 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2756 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2757 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2758 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2759 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2760 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2761 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2762 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2763 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2764 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2765 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002766 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002767 } else {
2768 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002769 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002770 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002771 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002772 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002773 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002774 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002775 ring->irq_get = gen5_ring_get_irq;
2776 ring->irq_put = gen5_ring_put_irq;
2777 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002778 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002779 ring->irq_get = i9xx_ring_get_irq;
2780 ring->irq_put = i9xx_ring_put_irq;
2781 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002782 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002783 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002784 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002785
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002786 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002787}
Chris Wilson549f7362010-10-19 11:19:32 +01002788
Zhao Yakui845f74a2014-04-17 10:37:37 +08002789/**
Damien Lespiau62659922015-01-29 14:13:40 +00002790 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002791 */
2792int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2793{
2794 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002795 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002796
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002797 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002798 ring->id = VCS2;
2799
2800 ring->write_tail = ring_write_tail;
2801 ring->mmio_base = GEN8_BSD2_RING_BASE;
2802 ring->flush = gen6_bsd_ring_flush;
2803 ring->add_request = gen6_add_request;
2804 ring->get_seqno = gen6_ring_get_seqno;
2805 ring->set_seqno = ring_set_seqno;
2806 ring->irq_enable_mask =
2807 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2808 ring->irq_get = gen8_ring_get_irq;
2809 ring->irq_put = gen8_ring_put_irq;
2810 ring->dispatch_execbuffer =
2811 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002812 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002813 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002814 ring->semaphore.signal = gen8_xcs_signal;
2815 GEN8_RING_SEMAPHORE_INIT;
2816 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002817 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002818
2819 return intel_init_ring_buffer(dev, ring);
2820}
2821
Chris Wilson549f7362010-10-19 11:19:32 +01002822int intel_init_blt_ring_buffer(struct drm_device *dev)
2823{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002824 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002825 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002826
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002827 ring->name = "blitter ring";
2828 ring->id = BCS;
2829
2830 ring->mmio_base = BLT_RING_BASE;
2831 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002832 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002833 ring->add_request = gen6_add_request;
2834 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002835 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002836 if (INTEL_INFO(dev)->gen >= 8) {
2837 ring->irq_enable_mask =
2838 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2839 ring->irq_get = gen8_ring_get_irq;
2840 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002841 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002842 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002843 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002844 ring->semaphore.signal = gen8_xcs_signal;
2845 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002846 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002847 } else {
2848 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2849 ring->irq_get = gen6_ring_get_irq;
2850 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002851 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002852 if (i915_semaphore_is_enabled(dev)) {
2853 ring->semaphore.signal = gen6_signal;
2854 ring->semaphore.sync_to = gen6_ring_sync;
2855 /*
2856 * The current semaphore is only applied on pre-gen8
2857 * platform. And there is no VCS2 ring on the pre-gen8
2858 * platform. So the semaphore between BCS and VCS2 is
2859 * initialized as INVALID. Gen8 will initialize the
2860 * sema between BCS and VCS2 later.
2861 */
2862 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2863 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2864 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2865 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2866 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2867 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2868 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2869 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2870 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2871 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2872 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002873 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002874 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002875
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002876 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002877}
Chris Wilsona7b97612012-07-20 12:41:08 +01002878
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002879int intel_init_vebox_ring_buffer(struct drm_device *dev)
2880{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002881 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002882 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002883
2884 ring->name = "video enhancement ring";
2885 ring->id = VECS;
2886
2887 ring->mmio_base = VEBOX_RING_BASE;
2888 ring->write_tail = ring_write_tail;
2889 ring->flush = gen6_ring_flush;
2890 ring->add_request = gen6_add_request;
2891 ring->get_seqno = gen6_ring_get_seqno;
2892 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002893
2894 if (INTEL_INFO(dev)->gen >= 8) {
2895 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002896 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002897 ring->irq_get = gen8_ring_get_irq;
2898 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002899 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002900 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002901 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002902 ring->semaphore.signal = gen8_xcs_signal;
2903 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002904 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002905 } else {
2906 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2907 ring->irq_get = hsw_vebox_get_irq;
2908 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002909 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002910 if (i915_semaphore_is_enabled(dev)) {
2911 ring->semaphore.sync_to = gen6_ring_sync;
2912 ring->semaphore.signal = gen6_signal;
2913 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2914 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2915 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2916 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2917 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2918 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2919 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2920 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2921 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2922 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2923 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002924 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002925 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002926
2927 return intel_init_ring_buffer(dev, ring);
2928}
2929
Chris Wilsona7b97612012-07-20 12:41:08 +01002930int
John Harrison4866d722015-05-29 17:43:55 +01002931intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002932{
John Harrison4866d722015-05-29 17:43:55 +01002933 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002934 int ret;
2935
2936 if (!ring->gpu_caches_dirty)
2937 return 0;
2938
John Harrisona84c3ae2015-05-29 17:43:57 +01002939 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002940 if (ret)
2941 return ret;
2942
John Harrisona84c3ae2015-05-29 17:43:57 +01002943 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002944
2945 ring->gpu_caches_dirty = false;
2946 return 0;
2947}
2948
2949int
John Harrison2f200552015-05-29 17:43:53 +01002950intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002951{
John Harrison2f200552015-05-29 17:43:53 +01002952 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002953 uint32_t flush_domains;
2954 int ret;
2955
2956 flush_domains = 0;
2957 if (ring->gpu_caches_dirty)
2958 flush_domains = I915_GEM_GPU_DOMAINS;
2959
John Harrisona84c3ae2015-05-29 17:43:57 +01002960 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002961 if (ret)
2962 return ret;
2963
John Harrisona84c3ae2015-05-29 17:43:57 +01002964 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002965
2966 ring->gpu_caches_dirty = false;
2967 return 0;
2968}
Chris Wilsone3efda42014-04-09 09:19:41 +01002969
2970void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002971intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002972{
2973 int ret;
2974
2975 if (!intel_ring_initialized(ring))
2976 return;
2977
2978 ret = intel_ring_idle(ring);
2979 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2980 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2981 ring->name, ret);
2982
2983 stop_ring(ring);
2984}