blob: ba74aad25226b3aa4f87c71547a827ae6a142a7f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000101extern int radeon_runtime_pm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102
103/*
104 * Copy from radeon_drv.h so we don't have to include both and have conflicting
105 * symbol;
106 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
108#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100109/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200110#define RADEON_IB_POOL_SIZE 16
111#define RADEON_DEBUGFS_MAX_COMPONENTS 32
112#define RADEONFB_CONN_LIMIT 4
113#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114
Alex Deucher1b370782011-11-17 20:13:28 -0500115/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200116#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200117
118/* fence seq are set to this number when signaled */
119#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* internal ring indices */
122/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500124
125/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200126#define CAYMAN_RING_TYPE_CP1_INDEX 1
127#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500128
Alex Deucher4d756582012-09-27 15:08:35 -0400129/* R600+ has an async dma ring */
130#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500131/* cayman add a second async dma ring */
132#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400133
Christian Königf2ba57b2013-04-08 12:41:29 +0200134/* R600+ */
135#define R600_RING_TYPE_UVD_INDEX 5
136
Jerome Glisse721604a2012-01-05 22:11:05 -0500137/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200138#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200139#define RADEON_VA_RESERVED_SIZE (8 << 20)
140#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500141
Alex Deucherec46c762013-01-03 12:07:30 -0500142/* reset flags */
143#define RADEON_RESET_GFX (1 << 0)
144#define RADEON_RESET_COMPUTE (1 << 1)
145#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500146#define RADEON_RESET_CP (1 << 3)
147#define RADEON_RESET_GRBM (1 << 4)
148#define RADEON_RESET_DMA1 (1 << 5)
149#define RADEON_RESET_RLC (1 << 6)
150#define RADEON_RESET_SEM (1 << 7)
151#define RADEON_RESET_IH (1 << 8)
152#define RADEON_RESET_VMC (1 << 9)
153#define RADEON_RESET_MC (1 << 10)
154#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500155
Alex Deucher22c775c2013-07-23 09:41:05 -0400156/* CG block flags */
157#define RADEON_CG_BLOCK_GFX (1 << 0)
158#define RADEON_CG_BLOCK_MC (1 << 1)
159#define RADEON_CG_BLOCK_SDMA (1 << 2)
160#define RADEON_CG_BLOCK_UVD (1 << 3)
161#define RADEON_CG_BLOCK_VCE (1 << 4)
162#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400163#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400164
Alex Deucher64d8a722013-08-08 16:31:25 -0400165/* CG flags */
166#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
167#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
168#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
169#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
170#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
171#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
172#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
173#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
174#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
175#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
176#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
177#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
178#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
179#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
180#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
181#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
182#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
183
184/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400185#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400186#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
187#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
188#define RADEON_PG_SUPPORT_UVD (1 << 3)
189#define RADEON_PG_SUPPORT_VCE (1 << 4)
190#define RADEON_PG_SUPPORT_CP (1 << 5)
191#define RADEON_PG_SUPPORT_GDS (1 << 6)
192#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
193#define RADEON_PG_SUPPORT_SDMA (1 << 8)
194#define RADEON_PG_SUPPORT_ACP (1 << 9)
195#define RADEON_PG_SUPPORT_SAMU (1 << 10)
196
Alex Deucher9e05fa12013-01-24 10:06:33 -0500197/* max cursor sizes (in pixels) */
198#define CURSOR_WIDTH 64
199#define CURSOR_HEIGHT 64
200
201#define CIK_CURSOR_WIDTH 128
202#define CIK_CURSOR_HEIGHT 128
203
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204/*
205 * Errata workarounds.
206 */
207enum radeon_pll_errata {
208 CHIP_ERRATA_R300_CG = 0x00000001,
209 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
210 CHIP_ERRATA_PLL_DELAY = 0x00000004
211};
212
213
214struct radeon_device;
215
216
217/*
218 * BIOS.
219 */
220bool radeon_get_bios(struct radeon_device *rdev);
221
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500222/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000223 * Dummy page
224 */
225struct radeon_dummy_page {
226 struct page *page;
227 dma_addr_t addr;
228};
229int radeon_dummy_page_init(struct radeon_device *rdev);
230void radeon_dummy_page_fini(struct radeon_device *rdev);
231
232
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233/*
234 * Clocks
235 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236struct radeon_clock {
237 struct radeon_pll p1pll;
238 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500239 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 struct radeon_pll spll;
241 struct radeon_pll mpll;
242 /* 10 Khz units */
243 uint32_t default_mclk;
244 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500245 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400246 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500247 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400248 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249};
250
Rafał Miłecki74338742009-11-03 00:53:02 +0100251/*
252 * Power management
253 */
254int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500255int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500256void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100257void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400258void radeon_pm_suspend(struct radeon_device *rdev);
259void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500260void radeon_combios_get_power_modes(struct radeon_device *rdev);
261void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200262int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
263 u8 clock_type,
264 u32 clock,
265 bool strobe_mode,
266 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500267int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
268 u32 clock,
269 bool strobe_mode,
270 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400271void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400272int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
273 u16 voltage_level, u8 voltage_type,
274 u32 *gpio_value, u32 *gpio_mask);
275void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
276 u32 eng_clock, u32 mem_clock);
277int radeon_atom_get_voltage_step(struct radeon_device *rdev,
278 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400279int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
280 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500281int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
282 u16 *voltage,
283 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400284int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
285 u16 *leakage_id);
286int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
287 u16 *vddc, u16 *vddci,
288 u16 virtual_voltage_id,
289 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400290int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
291 u8 voltage_type,
292 u16 nominal_voltage,
293 u16 *true_voltage);
294int radeon_atom_get_min_voltage(struct radeon_device *rdev,
295 u8 voltage_type, u16 *min_voltage);
296int radeon_atom_get_max_voltage(struct radeon_device *rdev,
297 u8 voltage_type, u16 *max_voltage);
298int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500299 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400300 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500301bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
302 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400303void radeon_atom_update_memory_dll(struct radeon_device *rdev,
304 u32 mem_clock);
305void radeon_atom_set_ac_timing(struct radeon_device *rdev,
306 u32 mem_clock);
307int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
308 u8 module_index,
309 struct atom_mc_reg_table *reg_table);
310int radeon_atom_get_memory_info(struct radeon_device *rdev,
311 u8 module_index, struct atom_memory_info *mem_info);
312int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
313 bool gddr5, u8 module_index,
314 struct atom_memory_clock_range_table *mclk_range_table);
315int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
316 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400317void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500318extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
319 unsigned *bankh, unsigned *mtaspect,
320 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000321
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322/*
323 * Fences.
324 */
325struct radeon_fence_driver {
326 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000327 uint64_t gpu_addr;
328 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200329 /* sync_seq is protected by ring emission lock */
330 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200331 atomic64_t last_seq;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100332 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333};
334
335struct radeon_fence {
336 struct radeon_device *rdev;
337 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200338 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200339 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400340 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200341 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342};
343
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000344int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
345int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500347void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200348int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400349void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350bool radeon_fence_signaled(struct radeon_fence *fence);
351int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König1654b812013-11-12 12:58:05 +0100352int radeon_fence_wait_locked(struct radeon_fence *fence);
Christian König8a47cc92012-05-09 15:34:48 +0200353int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500354int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200355int radeon_fence_wait_any(struct radeon_device *rdev,
356 struct radeon_fence **fences,
357 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
359void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200360unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200361bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
362void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
363static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
364 struct radeon_fence *b)
365{
366 if (!a) {
367 return b;
368 }
369
370 if (!b) {
371 return a;
372 }
373
374 BUG_ON(a->ring != b->ring);
375
376 if (a->seq > b->seq) {
377 return a;
378 } else {
379 return b;
380 }
381}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382
Christian Königee60e292012-08-09 16:21:08 +0200383static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
384 struct radeon_fence *b)
385{
386 if (!a) {
387 return false;
388 }
389
390 if (!b) {
391 return true;
392 }
393
394 BUG_ON(a->ring != b->ring);
395
396 return a->seq < b->seq;
397}
398
Dave Airliee024e112009-06-24 09:48:08 +1000399/*
400 * Tiling registers
401 */
402struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000404};
405
406#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407
408/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100409 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100411struct radeon_mman {
412 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000413 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100415 bool mem_global_referenced;
416 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100417
418#if defined(CONFIG_DEBUG_FS)
419 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100420 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100421#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100422};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423
Jerome Glisse721604a2012-01-05 22:11:05 -0500424/* bo virtual address in a specific vm */
425struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200426 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500427 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500428 uint64_t soffset;
429 uint64_t eoffset;
430 uint32_t flags;
431 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200432 unsigned ref_count;
433
434 /* protected by vm mutex */
435 struct list_head vm_list;
436
437 /* constant after initialization */
438 struct radeon_vm *vm;
439 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500440};
441
Jerome Glisse4c788672009-11-20 14:29:23 +0100442struct radeon_bo {
443 /* Protected by gem.mutex */
444 struct list_head list;
445 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100446 u32 placements[3];
447 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100448 struct ttm_buffer_object tbo;
449 struct ttm_bo_kmap_obj kmap;
450 unsigned pin_count;
451 void *kptr;
452 u32 tiling_flags;
453 u32 pitch;
454 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500455 /* list of all virtual address to which this bo
456 * is associated to
457 */
458 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100459 /* Constant after initialization */
460 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100461 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100462
Jerome Glisse409851f2013-04-25 22:29:27 -0400463 struct ttm_bo_kmap_obj dma_buf_vmap;
464 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100465};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100466#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100467
468struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000469 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100470 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200472 bool written;
473 unsigned domain;
474 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100475 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476};
477
Jerome Glisse409851f2013-04-25 22:29:27 -0400478int radeon_gem_debugfs_init(struct radeon_device *rdev);
479
Jerome Glisseb15ba512011-11-15 11:48:34 -0500480/* sub-allocation manager, it has to be protected by another lock.
481 * By conception this is an helper for other part of the driver
482 * like the indirect buffer or semaphore, which both have their
483 * locking.
484 *
485 * Principe is simple, we keep a list of sub allocation in offset
486 * order (first entry has offset == 0, last entry has the highest
487 * offset).
488 *
489 * When allocating new object we first check if there is room at
490 * the end total_size - (last_object_offset + last_object_size) >=
491 * alloc_size. If so we allocate new object there.
492 *
493 * When there is not enough room at the end, we start waiting for
494 * each sub object until we reach object_offset+object_size >=
495 * alloc_size, this object then become the sub object we return.
496 *
497 * Alignment can't be bigger than page size.
498 *
499 * Hole are not considered for allocation to keep things simple.
500 * Assumption is that there won't be hole (all object on same
501 * alignment).
502 */
503struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200504 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500505 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200506 struct list_head *hole;
507 struct list_head flist[RADEON_NUM_RINGS];
508 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500509 unsigned size;
510 uint64_t gpu_addr;
511 void *cpu_ptr;
512 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400513 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500514};
515
516struct radeon_sa_bo;
517
518/* sub-allocation buffer */
519struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200520 struct list_head olist;
521 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500522 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200523 unsigned soffset;
524 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200525 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500526};
527
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528/*
529 * GEM objects.
530 */
531struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100532 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533 struct list_head objects;
534};
535
536int radeon_gem_init(struct radeon_device *rdev);
537void radeon_gem_fini(struct radeon_device *rdev);
538int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100539 int alignment, int initial_domain,
540 bool discardable, bool kernel,
541 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542
Dave Airlieff72145b2011-02-07 12:16:14 +1000543int radeon_mode_dumb_create(struct drm_file *file_priv,
544 struct drm_device *dev,
545 struct drm_mode_create_dumb *args);
546int radeon_mode_dumb_mmap(struct drm_file *filp,
547 struct drm_device *dev,
548 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549
550/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500551 * Semaphores.
552 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500553/* everything here is constant */
554struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200555 struct radeon_sa_bo *sa_bo;
556 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500557 uint64_t gpu_addr;
Christian König1654b812013-11-12 12:58:05 +0100558 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glissec1341e52011-12-21 12:13:47 -0500559};
560
Jerome Glissec1341e52011-12-21 12:13:47 -0500561int radeon_semaphore_create(struct radeon_device *rdev,
562 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100563bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500564 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100565bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500566 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100567void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
568 struct radeon_fence *fence);
Christian König8f676c42012-05-02 15:11:18 +0200569int radeon_semaphore_sync_rings(struct radeon_device *rdev,
570 struct radeon_semaphore *semaphore,
Christian König1654b812013-11-12 12:58:05 +0100571 int waiting_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500572void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200573 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200574 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500575
576/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 * GART structures, functions & helpers
578 */
579struct radeon_mc;
580
Matt Turnera77f1712009-10-14 00:34:41 -0400581#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000582#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400583#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500584#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400585
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586struct radeon_gart {
587 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400588 struct radeon_bo *robj;
589 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 unsigned num_gpu_pages;
591 unsigned num_cpu_pages;
592 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 struct page **pages;
594 dma_addr_t *pages_addr;
595 bool ready;
596};
597
598int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
599void radeon_gart_table_ram_free(struct radeon_device *rdev);
600int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
601void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400602int radeon_gart_table_vram_pin(struct radeon_device *rdev);
603void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200604int radeon_gart_init(struct radeon_device *rdev);
605void radeon_gart_fini(struct radeon_device *rdev);
606void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
607 int pages);
608int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500609 int pages, struct page **pagelist,
610 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400611void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612
613
614/*
615 * GPU MC structures, functions & helpers
616 */
617struct radeon_mc {
618 resource_size_t aper_size;
619 resource_size_t aper_base;
620 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000621 /* for some chips with <= 32MB we need to lie
622 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000623 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000624 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000625 u64 gtt_size;
626 u64 gtt_start;
627 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000628 u64 vram_start;
629 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000631 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 int vram_mtrr;
633 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000634 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400635 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400636 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637};
638
Alex Deucher06b64762010-01-05 11:27:29 -0500639bool radeon_combios_sideport_present(struct radeon_device *rdev);
640bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641
642/*
643 * GPU scratch registers structures, functions & helpers
644 */
645struct radeon_scratch {
646 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400647 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 bool free[32];
649 uint32_t reg[32];
650};
651
652int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
653void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
654
Alex Deucher75efdee2013-03-04 12:47:46 -0500655/*
656 * GPU doorbell structures, functions & helpers
657 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500658#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
659
Alex Deucher75efdee2013-03-04 12:47:46 -0500660struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500661 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500662 resource_size_t base;
663 resource_size_t size;
664 u32 __iomem *ptr;
665 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
666 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500667};
668
669int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
670void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671
672/*
673 * IRQS.
674 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500675
676struct radeon_unpin_work {
677 struct work_struct work;
678 struct radeon_device *rdev;
679 int crtc_id;
680 struct radeon_fence *fence;
681 struct drm_pending_vblank_event *event;
682 struct radeon_bo *old_rbo;
683 u64 new_crtc_base;
684};
685
686struct r500_irq_stat_regs {
687 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400688 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500689};
690
691struct r600_irq_stat_regs {
692 u32 disp_int;
693 u32 disp_int_cont;
694 u32 disp_int_cont2;
695 u32 d1grph_int;
696 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400697 u32 hdmi0_status;
698 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500699};
700
701struct evergreen_irq_stat_regs {
702 u32 disp_int;
703 u32 disp_int_cont;
704 u32 disp_int_cont2;
705 u32 disp_int_cont3;
706 u32 disp_int_cont4;
707 u32 disp_int_cont5;
708 u32 d1grph_int;
709 u32 d2grph_int;
710 u32 d3grph_int;
711 u32 d4grph_int;
712 u32 d5grph_int;
713 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400714 u32 afmt_status1;
715 u32 afmt_status2;
716 u32 afmt_status3;
717 u32 afmt_status4;
718 u32 afmt_status5;
719 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500720};
721
Alex Deuchera59781b2012-11-09 10:45:57 -0500722struct cik_irq_stat_regs {
723 u32 disp_int;
724 u32 disp_int_cont;
725 u32 disp_int_cont2;
726 u32 disp_int_cont3;
727 u32 disp_int_cont4;
728 u32 disp_int_cont5;
729 u32 disp_int_cont6;
730};
731
Alex Deucher6f34be52010-11-21 10:59:01 -0500732union radeon_irq_stat_regs {
733 struct r500_irq_stat_regs r500;
734 struct r600_irq_stat_regs r600;
735 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500736 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500737};
738
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400739#define RADEON_MAX_HPD_PINS 6
740#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400741#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400742
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200744 bool installed;
745 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200746 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200747 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200748 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200749 wait_queue_head_t vblank_queue;
750 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200751 bool afmt[RADEON_MAX_AFMT_BLOCKS];
752 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400753 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754};
755
756int radeon_irq_kms_init(struct radeon_device *rdev);
757void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500758void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
759void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500760void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
761void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200762void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
763void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
764void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
765void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766
767/*
Christian Könige32eb502011-10-23 12:56:27 +0200768 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769 */
Alex Deucher74652802011-08-25 13:39:48 -0400770
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200772 struct radeon_sa_bo *sa_bo;
773 uint32_t length_dw;
774 uint64_t gpu_addr;
775 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200776 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200777 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200778 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200779 bool is_const_ib;
780 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781};
782
Christian Könige32eb502011-10-23 12:56:27 +0200783struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100784 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785 volatile uint32_t *ring;
786 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200787 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200788 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400789 u64 next_rptr_gpu_addr;
790 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791 unsigned wptr;
792 unsigned wptr_old;
793 unsigned ring_size;
794 unsigned ring_free_dw;
795 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200796 unsigned long last_activity;
797 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798 uint64_t gpu_addr;
799 uint32_t align_mask;
800 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500802 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400803 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500804 u64 last_semaphore_signal_addr;
805 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400806 /* for CIK queues */
807 u32 me;
808 u32 pipe;
809 u32 queue;
810 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500811 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400812 unsigned wptr_offs;
813};
814
815struct radeon_mec {
816 struct radeon_bo *hpd_eop_obj;
817 u64 hpd_eop_gpu_addr;
818 u32 num_pipe;
819 u32 num_mec;
820 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821};
822
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500823/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500824 * VM
825 */
Christian Königee60e292012-08-09 16:21:08 +0200826
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200827/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200828#define RADEON_NUM_VM 16
829
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200830/* defines number of bits in page table versus page directory,
831 * a page is 4KB so we have 12 bits offset, 9 bits in the page
832 * table and the remaining 19 bits are in the page directory */
833#define RADEON_VM_BLOCK_SIZE 9
834
835/* number of entries in page table */
836#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
837
Alex Deucher1c011032013-07-12 15:56:02 -0400838/* PTBs (Page Table Blocks) need to be aligned to 32K */
839#define RADEON_VM_PTB_ALIGN_SIZE 32768
840#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
841#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
842
Christian König24c16432013-10-30 11:51:09 -0400843#define R600_PTE_VALID (1 << 0)
844#define R600_PTE_SYSTEM (1 << 1)
845#define R600_PTE_SNOOPED (1 << 2)
846#define R600_PTE_READABLE (1 << 5)
847#define R600_PTE_WRITEABLE (1 << 6)
848
Jerome Glisse721604a2012-01-05 22:11:05 -0500849struct radeon_vm {
850 struct list_head list;
851 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200852 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200853
854 /* contains the page directory */
855 struct radeon_sa_bo *page_directory;
856 uint64_t pd_gpu_addr;
857
858 /* array of page tables, one for each page directory entry */
859 struct radeon_sa_bo **page_tables;
860
Jerome Glisse721604a2012-01-05 22:11:05 -0500861 struct mutex mutex;
862 /* last fence for cs using this vm */
863 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200864 /* last flush or NULL if we still need to flush */
865 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500866};
867
Jerome Glisse721604a2012-01-05 22:11:05 -0500868struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200869 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500870 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200871 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500872 struct radeon_sa_manager sa_manager;
873 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500874 /* number of VMIDs */
875 unsigned nvm;
876 /* vram base address for page table entry */
877 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500878 /* is vm enabled? */
879 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500880};
881
882/*
883 * file private structure
884 */
885struct radeon_fpriv {
886 struct radeon_vm vm;
887};
888
889/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500890 * R6xx+ IH ring
891 */
892struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100893 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500894 volatile uint32_t *ring;
895 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500896 unsigned ring_size;
897 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500898 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200899 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500900 bool enabled;
901};
902
Alex Deucher347e7592012-03-20 17:18:21 -0400903/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400904 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400905 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400906#include "clearstate_defs.h"
907
908struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400909 /* for power gating */
910 struct radeon_bo *save_restore_obj;
911 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400912 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400913 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400914 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400915 /* for clear state */
916 struct radeon_bo *clear_state_obj;
917 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400918 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400919 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400920 u32 clear_state_size;
921 /* for cp tables */
922 struct radeon_bo *cp_table_obj;
923 uint64_t cp_table_gpu_addr;
924 volatile uint32_t *cp_table_ptr;
925 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400926};
927
Jerome Glisse69e130a2011-12-21 12:13:46 -0500928int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200929 struct radeon_ib *ib, struct radeon_vm *vm,
930 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200931void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200932int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
933 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934int radeon_ib_pool_init(struct radeon_device *rdev);
935void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200936int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400938bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
939 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200940void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
941int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
942int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
943void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
944void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200945void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200946void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
947int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200948void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200949void radeon_ring_lockup_update(struct radeon_ring *ring);
950bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200951unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
952 uint32_t **data);
953int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
954 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200955int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -0500956 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200957void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200958
959
Alex Deucher4d756582012-09-27 15:08:35 -0400960/* r600 async dma */
961void r600_dma_stop(struct radeon_device *rdev);
962int r600_dma_resume(struct radeon_device *rdev);
963void r600_dma_fini(struct radeon_device *rdev);
964
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500965void cayman_dma_stop(struct radeon_device *rdev);
966int cayman_dma_resume(struct radeon_device *rdev);
967void cayman_dma_fini(struct radeon_device *rdev);
968
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969/*
970 * CS.
971 */
972struct radeon_cs_reloc {
973 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100974 struct radeon_bo *robj;
975 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 uint32_t handle;
977 uint32_t flags;
978};
979
980struct radeon_cs_chunk {
981 uint32_t chunk_id;
982 uint32_t length_dw;
983 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500984 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985};
986
987struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100988 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200989 struct radeon_device *rdev;
990 struct drm_file *filp;
991 /* chunks */
992 unsigned nchunks;
993 struct radeon_cs_chunk *chunks;
994 uint64_t *chunks_array;
995 /* IB */
996 unsigned idx;
997 /* relocations */
998 unsigned nrelocs;
999 struct radeon_cs_reloc *relocs;
1000 struct radeon_cs_reloc **relocs_ptr;
1001 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001002 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003 /* indices of various chunks */
1004 int chunk_ib_idx;
1005 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001006 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001007 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001008 struct radeon_ib ib;
1009 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001010 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001011 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001012 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001013 u32 cs_flags;
1014 u32 ring;
1015 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001016 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001017};
1018
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001019static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1020{
1021 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1022
1023 if (ibc->kdata)
1024 return ibc->kdata[idx];
1025 return p->ib.ptr[idx];
1026}
1027
Dave Airlie513bcb42009-09-23 16:56:27 +10001028
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029struct radeon_cs_packet {
1030 unsigned idx;
1031 unsigned type;
1032 unsigned reg;
1033 unsigned opcode;
1034 int count;
1035 unsigned one_reg_wr;
1036};
1037
1038typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1039 struct radeon_cs_packet *pkt,
1040 unsigned idx, unsigned reg);
1041typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1042 struct radeon_cs_packet *pkt);
1043
1044
1045/*
1046 * AGP
1047 */
1048int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001049void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001050void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001051void radeon_agp_fini(struct radeon_device *rdev);
1052
1053
1054/*
1055 * Writeback
1056 */
1057struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001058 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059 volatile uint32_t *wb;
1060 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001061 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001062 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001063};
1064
Alex Deucher724c80e2010-08-27 18:25:25 -04001065#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001066#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001067#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001068#define RADEON_WB_CP1_RPTR_OFFSET 1280
1069#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001070#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001071#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001072#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001073#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001074#define CIK_WB_CP1_WPTR_OFFSET 3328
1075#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001076
Jerome Glissec93bb852009-07-13 21:04:08 +02001077/**
1078 * struct radeon_pm - power management datas
1079 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1080 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1081 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1082 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1083 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1084 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1085 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1086 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1087 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001088 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001089 * @needed_bandwidth: current bandwidth needs
1090 *
1091 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001092 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001093 * Equation between gpu/memory clock and available bandwidth is hw dependent
1094 * (type of memory, bus size, efficiency, ...)
1095 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001096
1097enum radeon_pm_method {
1098 PM_METHOD_PROFILE,
1099 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001100 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001101};
Alex Deucherce8f5372010-05-07 15:10:16 -04001102
1103enum radeon_dynpm_state {
1104 DYNPM_STATE_DISABLED,
1105 DYNPM_STATE_MINIMUM,
1106 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001107 DYNPM_STATE_ACTIVE,
1108 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001109};
1110enum radeon_dynpm_action {
1111 DYNPM_ACTION_NONE,
1112 DYNPM_ACTION_MINIMUM,
1113 DYNPM_ACTION_DOWNCLOCK,
1114 DYNPM_ACTION_UPCLOCK,
1115 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001116};
Alex Deucher56278a82009-12-28 13:58:44 -05001117
1118enum radeon_voltage_type {
1119 VOLTAGE_NONE = 0,
1120 VOLTAGE_GPIO,
1121 VOLTAGE_VDDC,
1122 VOLTAGE_SW
1123};
1124
Alex Deucher0ec0e742009-12-23 13:21:58 -05001125enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001126 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001127 POWER_STATE_TYPE_DEFAULT,
1128 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001129 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001130 POWER_STATE_TYPE_BATTERY,
1131 POWER_STATE_TYPE_BALANCED,
1132 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001133 /* internal states */
1134 POWER_STATE_TYPE_INTERNAL_UVD,
1135 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1136 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1137 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1138 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1139 POWER_STATE_TYPE_INTERNAL_BOOT,
1140 POWER_STATE_TYPE_INTERNAL_THERMAL,
1141 POWER_STATE_TYPE_INTERNAL_ACPI,
1142 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001143 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001144};
1145
Alex Deucherce8f5372010-05-07 15:10:16 -04001146enum radeon_pm_profile_type {
1147 PM_PROFILE_DEFAULT,
1148 PM_PROFILE_AUTO,
1149 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001150 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001151 PM_PROFILE_HIGH,
1152};
1153
1154#define PM_PROFILE_DEFAULT_IDX 0
1155#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001156#define PM_PROFILE_MID_SH_IDX 2
1157#define PM_PROFILE_HIGH_SH_IDX 3
1158#define PM_PROFILE_LOW_MH_IDX 4
1159#define PM_PROFILE_MID_MH_IDX 5
1160#define PM_PROFILE_HIGH_MH_IDX 6
1161#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001162
1163struct radeon_pm_profile {
1164 int dpms_off_ps_idx;
1165 int dpms_on_ps_idx;
1166 int dpms_off_cm_idx;
1167 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001168};
1169
Alex Deucher21a81222010-07-02 12:58:16 -04001170enum radeon_int_thermal_type {
1171 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001172 THERMAL_TYPE_EXTERNAL,
1173 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001174 THERMAL_TYPE_RV6XX,
1175 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001176 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001177 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001178 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001179 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001180 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001181 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001182 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001183 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001184};
1185
Alex Deucher56278a82009-12-28 13:58:44 -05001186struct radeon_voltage {
1187 enum radeon_voltage_type type;
1188 /* gpio voltage */
1189 struct radeon_gpio_rec gpio;
1190 u32 delay; /* delay in usec from voltage drop to sclk change */
1191 bool active_high; /* voltage drop is active when bit is high */
1192 /* VDDC voltage */
1193 u8 vddc_id; /* index into vddc voltage table */
1194 u8 vddci_id; /* index into vddci voltage table */
1195 bool vddci_enabled;
1196 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001197 u16 voltage;
1198 /* evergreen+ vddci */
1199 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001200};
1201
Alex Deucherd7311172010-05-03 01:13:14 -04001202/* clock mode flags */
1203#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1204
Alex Deucher56278a82009-12-28 13:58:44 -05001205struct radeon_pm_clock_info {
1206 /* memory clock */
1207 u32 mclk;
1208 /* engine clock */
1209 u32 sclk;
1210 /* voltage info */
1211 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001212 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001213 u32 flags;
1214};
1215
Alex Deuchera48b9b42010-04-22 14:03:55 -04001216/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001217#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001218
Alex Deucher56278a82009-12-28 13:58:44 -05001219struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001220 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001221 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001222 /* number of valid clock modes in this power state */
1223 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001224 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001225 /* standardized state flags */
1226 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001227 u32 misc; /* vbios specific flags */
1228 u32 misc2; /* vbios specific flags */
1229 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001230};
1231
Rafał Miłecki27459322010-02-11 22:16:36 +00001232/*
1233 * Some modes are overclocked by very low value, accept them
1234 */
1235#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1236
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001237enum radeon_dpm_auto_throttle_src {
1238 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1239 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1240};
1241
1242enum radeon_dpm_event_src {
1243 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1244 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1245 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1246 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1247 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1248};
1249
Alex Deucherda321c82013-04-12 13:55:22 -04001250struct radeon_ps {
1251 u32 caps; /* vbios flags */
1252 u32 class; /* vbios flags */
1253 u32 class2; /* vbios flags */
1254 /* UVD clocks */
1255 u32 vclk;
1256 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001257 /* VCE clocks */
1258 u32 evclk;
1259 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001260 /* asic priv */
1261 void *ps_priv;
1262};
1263
1264struct radeon_dpm_thermal {
1265 /* thermal interrupt work */
1266 struct work_struct work;
1267 /* low temperature threshold */
1268 int min_temp;
1269 /* high temperature threshold */
1270 int max_temp;
1271 /* was interrupt low to high or high to low */
1272 bool high_to_low;
1273};
1274
Alex Deucherd22b7e42012-11-29 19:27:56 -05001275enum radeon_clk_action
1276{
1277 RADEON_SCLK_UP = 1,
1278 RADEON_SCLK_DOWN
1279};
1280
1281struct radeon_blacklist_clocks
1282{
1283 u32 sclk;
1284 u32 mclk;
1285 enum radeon_clk_action action;
1286};
1287
Alex Deucher61b7d602012-11-14 19:57:42 -05001288struct radeon_clock_and_voltage_limits {
1289 u32 sclk;
1290 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001291 u16 vddc;
1292 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001293};
1294
1295struct radeon_clock_array {
1296 u32 count;
1297 u32 *values;
1298};
1299
1300struct radeon_clock_voltage_dependency_entry {
1301 u32 clk;
1302 u16 v;
1303};
1304
1305struct radeon_clock_voltage_dependency_table {
1306 u32 count;
1307 struct radeon_clock_voltage_dependency_entry *entries;
1308};
1309
Alex Deucheref976ec2013-05-06 11:31:04 -04001310union radeon_cac_leakage_entry {
1311 struct {
1312 u16 vddc;
1313 u32 leakage;
1314 };
1315 struct {
1316 u16 vddc1;
1317 u16 vddc2;
1318 u16 vddc3;
1319 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001320};
1321
1322struct radeon_cac_leakage_table {
1323 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001324 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001325};
1326
Alex Deucher929ee7a2013-03-20 12:30:25 -04001327struct radeon_phase_shedding_limits_entry {
1328 u16 voltage;
1329 u32 sclk;
1330 u32 mclk;
1331};
1332
1333struct radeon_phase_shedding_limits_table {
1334 u32 count;
1335 struct radeon_phase_shedding_limits_entry *entries;
1336};
1337
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001338struct radeon_uvd_clock_voltage_dependency_entry {
1339 u32 vclk;
1340 u32 dclk;
1341 u16 v;
1342};
1343
1344struct radeon_uvd_clock_voltage_dependency_table {
1345 u8 count;
1346 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1347};
1348
Alex Deucherd29f0132013-05-09 16:37:28 -04001349struct radeon_vce_clock_voltage_dependency_entry {
1350 u32 ecclk;
1351 u32 evclk;
1352 u16 v;
1353};
1354
1355struct radeon_vce_clock_voltage_dependency_table {
1356 u8 count;
1357 struct radeon_vce_clock_voltage_dependency_entry *entries;
1358};
1359
Alex Deuchera5cb3182013-03-20 13:00:18 -04001360struct radeon_ppm_table {
1361 u8 ppm_design;
1362 u16 cpu_core_number;
1363 u32 platform_tdp;
1364 u32 small_ac_platform_tdp;
1365 u32 platform_tdc;
1366 u32 small_ac_platform_tdc;
1367 u32 apu_tdp;
1368 u32 dgpu_tdp;
1369 u32 dgpu_ulv_power;
1370 u32 tj_max;
1371};
1372
Alex Deucher58cb7632013-05-06 12:15:33 -04001373struct radeon_cac_tdp_table {
1374 u16 tdp;
1375 u16 configurable_tdp;
1376 u16 tdc;
1377 u16 battery_power_limit;
1378 u16 small_power_limit;
1379 u16 low_cac_leakage;
1380 u16 high_cac_leakage;
1381 u16 maximum_power_delivery_limit;
1382};
1383
Alex Deucher61b7d602012-11-14 19:57:42 -05001384struct radeon_dpm_dynamic_state {
1385 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1386 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1387 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001388 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001389 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001390 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001391 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001392 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1393 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001394 struct radeon_clock_array valid_sclk_values;
1395 struct radeon_clock_array valid_mclk_values;
1396 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1397 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1398 u32 mclk_sclk_ratio;
1399 u32 sclk_mclk_delta;
1400 u16 vddc_vddci_delta;
1401 u16 min_vddc_for_pcie_gen2;
1402 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001403 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001404 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001405 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001406};
1407
1408struct radeon_dpm_fan {
1409 u16 t_min;
1410 u16 t_med;
1411 u16 t_high;
1412 u16 pwm_min;
1413 u16 pwm_med;
1414 u16 pwm_high;
1415 u8 t_hyst;
1416 u32 cycle_delay;
1417 u16 t_max;
1418 bool ucode_fan_control;
1419};
1420
Alex Deucher32ce4652013-03-18 17:03:01 -04001421enum radeon_pcie_gen {
1422 RADEON_PCIE_GEN1 = 0,
1423 RADEON_PCIE_GEN2 = 1,
1424 RADEON_PCIE_GEN3 = 2,
1425 RADEON_PCIE_GEN_INVALID = 0xffff
1426};
1427
Alex Deucher70d01a52013-07-02 18:38:02 -04001428enum radeon_dpm_forced_level {
1429 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1430 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1431 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1432};
1433
Alex Deucherda321c82013-04-12 13:55:22 -04001434struct radeon_dpm {
1435 struct radeon_ps *ps;
1436 /* number of valid power states */
1437 int num_ps;
1438 /* current power state that is active */
1439 struct radeon_ps *current_ps;
1440 /* requested power state */
1441 struct radeon_ps *requested_ps;
1442 /* boot up power state */
1443 struct radeon_ps *boot_ps;
1444 /* default uvd power state */
1445 struct radeon_ps *uvd_ps;
1446 enum radeon_pm_state_type state;
1447 enum radeon_pm_state_type user_state;
1448 u32 platform_caps;
1449 u32 voltage_response_time;
1450 u32 backbias_response_time;
1451 void *priv;
1452 u32 new_active_crtcs;
1453 int new_active_crtc_count;
1454 u32 current_active_crtcs;
1455 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001456 struct radeon_dpm_dynamic_state dyn_state;
1457 struct radeon_dpm_fan fan;
1458 u32 tdp_limit;
1459 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001460 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001461 u32 sq_ramping_threshold;
1462 u32 cac_leakage;
1463 u16 tdp_od_limit;
1464 u32 tdp_adjustment;
1465 u16 load_line_slope;
1466 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001467 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001468 /* special states active */
1469 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001470 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001471 /* thermal handling */
1472 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001473 /* forced levels */
1474 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001475 /* track UVD streams */
1476 unsigned sd;
1477 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001478};
1479
Alex Deucherce3537d2013-07-24 12:12:49 -04001480void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001481
Jerome Glissec93bb852009-07-13 21:04:08 +02001482struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001483 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001484 /* write locked while reprogramming mclk */
1485 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001486 u32 active_crtcs;
1487 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001488 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001489 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001490 fixed20_12 max_bandwidth;
1491 fixed20_12 igp_sideport_mclk;
1492 fixed20_12 igp_system_mclk;
1493 fixed20_12 igp_ht_link_clk;
1494 fixed20_12 igp_ht_link_width;
1495 fixed20_12 k8_bandwidth;
1496 fixed20_12 sideport_bandwidth;
1497 fixed20_12 ht_bandwidth;
1498 fixed20_12 core_bandwidth;
1499 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001500 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001501 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001502 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001503 /* number of valid power states */
1504 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001505 int current_power_state_index;
1506 int current_clock_mode_index;
1507 int requested_power_state_index;
1508 int requested_clock_mode_index;
1509 int default_power_state_index;
1510 u32 current_sclk;
1511 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001512 u16 current_vddc;
1513 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001514 u32 default_sclk;
1515 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001516 u16 default_vddc;
1517 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001518 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001519 /* selected pm method */
1520 enum radeon_pm_method pm_method;
1521 /* dynpm power management */
1522 struct delayed_work dynpm_idle_work;
1523 enum radeon_dynpm_state dynpm_state;
1524 enum radeon_dynpm_action dynpm_planned_action;
1525 unsigned long dynpm_action_timeout;
1526 bool dynpm_can_upclock;
1527 bool dynpm_can_downclock;
1528 /* profile-based power management */
1529 enum radeon_pm_profile_type profile;
1530 int profile_index;
1531 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001532 /* internal thermal controller on rv6xx+ */
1533 enum radeon_int_thermal_type int_thermal_type;
1534 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001535 /* dpm */
1536 bool dpm_enabled;
1537 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001538};
1539
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001540int radeon_pm_get_type_index(struct radeon_device *rdev,
1541 enum radeon_pm_state_type ps_type,
1542 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001543/*
1544 * UVD
1545 */
1546#define RADEON_MAX_UVD_HANDLES 10
1547#define RADEON_UVD_STACK_SIZE (1024*1024)
1548#define RADEON_UVD_HEAP_SIZE (1024*1024)
1549
1550struct radeon_uvd {
1551 struct radeon_bo *vcpu_bo;
1552 void *cpu_addr;
1553 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001554 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001555 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1556 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001557 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001558 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001559};
1560
1561int radeon_uvd_init(struct radeon_device *rdev);
1562void radeon_uvd_fini(struct radeon_device *rdev);
1563int radeon_uvd_suspend(struct radeon_device *rdev);
1564int radeon_uvd_resume(struct radeon_device *rdev);
1565int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1566 uint32_t handle, struct radeon_fence **fence);
1567int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1568 uint32_t handle, struct radeon_fence **fence);
1569void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1570void radeon_uvd_free_handles(struct radeon_device *rdev,
1571 struct drm_file *filp);
1572int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001573void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001574int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1575 unsigned vclk, unsigned dclk,
1576 unsigned vco_min, unsigned vco_max,
1577 unsigned fb_factor, unsigned fb_mask,
1578 unsigned pd_min, unsigned pd_max,
1579 unsigned pd_even,
1580 unsigned *optimal_fb_div,
1581 unsigned *optimal_vclk_div,
1582 unsigned *optimal_dclk_div);
1583int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1584 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001585
Alex Deucherb5306022013-07-31 16:51:33 -04001586struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001587 int channels;
1588 int rate;
1589 int bits_per_sample;
1590 u8 status_bits;
1591 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001592 u32 offset;
1593 bool connected;
1594 u32 id;
1595};
1596
1597struct r600_audio {
1598 bool enabled;
1599 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1600 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001601};
1602
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001603/*
1604 * Benchmarking
1605 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001606void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001607
1608
1609/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001610 * Testing
1611 */
1612void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001613void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001614 struct radeon_ring *cpA,
1615 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001616void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001617
1618
1619/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001620 * Debugfs
1621 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001622struct radeon_debugfs {
1623 struct drm_info_list *files;
1624 unsigned num_files;
1625};
1626
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627int radeon_debugfs_add_files(struct radeon_device *rdev,
1628 struct drm_info_list *files,
1629 unsigned nfiles);
1630int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001631
Christian König76a0df82013-08-13 11:56:50 +02001632/*
1633 * ASIC ring specific functions.
1634 */
1635struct radeon_asic_ring {
1636 /* ring read/write ptr handling */
1637 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1638 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1639 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1640
1641 /* validating and patching of IBs */
1642 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1643 int (*cs_parse)(struct radeon_cs_parser *p);
1644
1645 /* command emmit functions */
1646 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1647 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +01001648 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001649 struct radeon_semaphore *semaphore, bool emit_wait);
1650 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1651
1652 /* testing functions */
1653 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1654 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1655 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1656
1657 /* deprecated */
1658 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1659};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660
1661/*
1662 * ASIC specific functions.
1663 */
1664struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001665 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001666 void (*fini)(struct radeon_device *rdev);
1667 int (*resume)(struct radeon_device *rdev);
1668 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001669 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001670 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001671 /* ioctl hw specific callback. Some hw might want to perform special
1672 * operation on specific ioctl. For instance on wait idle some hw
1673 * might want to perform and HDP flush through MMIO as it seems that
1674 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1675 * through ring.
1676 */
1677 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1678 /* check if 3D engine is idle */
1679 bool (*gui_idle)(struct radeon_device *rdev);
1680 /* wait for mc_idle */
1681 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001682 /* get the reference clock */
1683 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001684 /* get the gpu clock counter */
1685 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001686 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001687 struct {
1688 void (*tlb_flush)(struct radeon_device *rdev);
1689 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1690 } gart;
Christian König05b07142012-08-06 20:21:10 +02001691 struct {
1692 int (*init)(struct radeon_device *rdev);
1693 void (*fini)(struct radeon_device *rdev);
Alex Deucher43f12142013-02-01 17:32:42 +01001694 void (*set_page)(struct radeon_device *rdev,
1695 struct radeon_ib *ib,
1696 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001697 uint64_t addr, unsigned count,
1698 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001699 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001700 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001701 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001702 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001703 struct {
1704 int (*set)(struct radeon_device *rdev);
1705 int (*process)(struct radeon_device *rdev);
1706 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001707 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001708 struct {
1709 /* display watermarks */
1710 void (*bandwidth_update)(struct radeon_device *rdev);
1711 /* get frame count */
1712 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1713 /* wait for vblank */
1714 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001715 /* set backlight level */
1716 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001717 /* get backlight level */
1718 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001719 /* audio callbacks */
1720 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1721 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001722 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001723 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001724 struct {
1725 int (*blit)(struct radeon_device *rdev,
1726 uint64_t src_offset,
1727 uint64_t dst_offset,
1728 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001729 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001730 u32 blit_ring_index;
1731 int (*dma)(struct radeon_device *rdev,
1732 uint64_t src_offset,
1733 uint64_t dst_offset,
1734 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001735 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001736 u32 dma_ring_index;
1737 /* method used for bo copy */
1738 int (*copy)(struct radeon_device *rdev,
1739 uint64_t src_offset,
1740 uint64_t dst_offset,
1741 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001742 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001743 /* ring used for bo copies */
1744 u32 copy_ring_index;
1745 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001746 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001747 struct {
1748 int (*set_reg)(struct radeon_device *rdev, int reg,
1749 uint32_t tiling_flags, uint32_t pitch,
1750 uint32_t offset, uint32_t obj_size);
1751 void (*clear_reg)(struct radeon_device *rdev, int reg);
1752 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001753 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001754 struct {
1755 void (*init)(struct radeon_device *rdev);
1756 void (*fini)(struct radeon_device *rdev);
1757 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1758 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1759 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001760 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001761 struct {
1762 void (*misc)(struct radeon_device *rdev);
1763 void (*prepare)(struct radeon_device *rdev);
1764 void (*finish)(struct radeon_device *rdev);
1765 void (*init_profile)(struct radeon_device *rdev);
1766 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001767 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1768 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1769 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1770 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1771 int (*get_pcie_lanes)(struct radeon_device *rdev);
1772 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1773 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001774 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001775 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001776 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001777 /* dynamic power management */
1778 struct {
1779 int (*init)(struct radeon_device *rdev);
1780 void (*setup_asic)(struct radeon_device *rdev);
1781 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001782 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001783 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001784 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001785 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001786 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001787 void (*display_configuration_changed)(struct radeon_device *rdev);
1788 void (*fini)(struct radeon_device *rdev);
1789 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1790 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1791 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001792 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001793 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001794 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001795 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001796 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001797 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001798 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001799 struct {
1800 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1801 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1802 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1803 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001804};
1805
Jerome Glisse21f9a432009-09-11 15:55:33 +02001806/*
1807 * Asic structures
1808 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001809struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001810 const unsigned *reg_safe_bm;
1811 unsigned reg_safe_bm_size;
1812 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001813};
1814
Jerome Glisse21f9a432009-09-11 15:55:33 +02001815struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001816 const unsigned *reg_safe_bm;
1817 unsigned reg_safe_bm_size;
1818 u32 resync_scratch;
1819 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001820};
1821
1822struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001823 unsigned max_pipes;
1824 unsigned max_tile_pipes;
1825 unsigned max_simds;
1826 unsigned max_backends;
1827 unsigned max_gprs;
1828 unsigned max_threads;
1829 unsigned max_stack_entries;
1830 unsigned max_hw_contexts;
1831 unsigned max_gs_threads;
1832 unsigned sx_max_export_size;
1833 unsigned sx_max_export_pos_size;
1834 unsigned sx_max_export_smx_size;
1835 unsigned sq_num_cf_insts;
1836 unsigned tiling_nbanks;
1837 unsigned tiling_npipes;
1838 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001839 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001840 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001841};
1842
1843struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001844 unsigned max_pipes;
1845 unsigned max_tile_pipes;
1846 unsigned max_simds;
1847 unsigned max_backends;
1848 unsigned max_gprs;
1849 unsigned max_threads;
1850 unsigned max_stack_entries;
1851 unsigned max_hw_contexts;
1852 unsigned max_gs_threads;
1853 unsigned sx_max_export_size;
1854 unsigned sx_max_export_pos_size;
1855 unsigned sx_max_export_smx_size;
1856 unsigned sq_num_cf_insts;
1857 unsigned sx_num_of_sets;
1858 unsigned sc_prim_fifo_size;
1859 unsigned sc_hiz_tile_fifo_size;
1860 unsigned sc_earlyz_tile_fifo_fize;
1861 unsigned tiling_nbanks;
1862 unsigned tiling_npipes;
1863 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001864 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001865 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001866};
1867
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001868struct evergreen_asic {
1869 unsigned num_ses;
1870 unsigned max_pipes;
1871 unsigned max_tile_pipes;
1872 unsigned max_simds;
1873 unsigned max_backends;
1874 unsigned max_gprs;
1875 unsigned max_threads;
1876 unsigned max_stack_entries;
1877 unsigned max_hw_contexts;
1878 unsigned max_gs_threads;
1879 unsigned sx_max_export_size;
1880 unsigned sx_max_export_pos_size;
1881 unsigned sx_max_export_smx_size;
1882 unsigned sq_num_cf_insts;
1883 unsigned sx_num_of_sets;
1884 unsigned sc_prim_fifo_size;
1885 unsigned sc_hiz_tile_fifo_size;
1886 unsigned sc_earlyz_tile_fifo_size;
1887 unsigned tiling_nbanks;
1888 unsigned tiling_npipes;
1889 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001890 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001891 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001892};
1893
Alex Deucherfecf1d02011-03-02 20:07:29 -05001894struct cayman_asic {
1895 unsigned max_shader_engines;
1896 unsigned max_pipes_per_simd;
1897 unsigned max_tile_pipes;
1898 unsigned max_simds_per_se;
1899 unsigned max_backends_per_se;
1900 unsigned max_texture_channel_caches;
1901 unsigned max_gprs;
1902 unsigned max_threads;
1903 unsigned max_gs_threads;
1904 unsigned max_stack_entries;
1905 unsigned sx_num_of_sets;
1906 unsigned sx_max_export_size;
1907 unsigned sx_max_export_pos_size;
1908 unsigned sx_max_export_smx_size;
1909 unsigned max_hw_contexts;
1910 unsigned sq_num_cf_insts;
1911 unsigned sc_prim_fifo_size;
1912 unsigned sc_hiz_tile_fifo_size;
1913 unsigned sc_earlyz_tile_fifo_size;
1914
1915 unsigned num_shader_engines;
1916 unsigned num_shader_pipes_per_simd;
1917 unsigned num_tile_pipes;
1918 unsigned num_simds_per_se;
1919 unsigned num_backends_per_se;
1920 unsigned backend_disable_mask_per_asic;
1921 unsigned backend_map;
1922 unsigned num_texture_channel_caches;
1923 unsigned mem_max_burst_length_bytes;
1924 unsigned mem_row_size_in_kb;
1925 unsigned shader_engine_tile_size;
1926 unsigned num_gpus;
1927 unsigned multi_gpu_tile_size;
1928
1929 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001930};
1931
Alex Deucher0a96d722012-03-20 17:18:11 -04001932struct si_asic {
1933 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001934 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001935 unsigned max_cu_per_sh;
1936 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001937 unsigned max_backends_per_se;
1938 unsigned max_texture_channel_caches;
1939 unsigned max_gprs;
1940 unsigned max_gs_threads;
1941 unsigned max_hw_contexts;
1942 unsigned sc_prim_fifo_size_frontend;
1943 unsigned sc_prim_fifo_size_backend;
1944 unsigned sc_hiz_tile_fifo_size;
1945 unsigned sc_earlyz_tile_fifo_size;
1946
Alex Deucher0a96d722012-03-20 17:18:11 -04001947 unsigned num_tile_pipes;
1948 unsigned num_backends_per_se;
1949 unsigned backend_disable_mask_per_asic;
1950 unsigned backend_map;
1951 unsigned num_texture_channel_caches;
1952 unsigned mem_max_burst_length_bytes;
1953 unsigned mem_row_size_in_kb;
1954 unsigned shader_engine_tile_size;
1955 unsigned num_gpus;
1956 unsigned multi_gpu_tile_size;
1957
1958 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001959 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001960};
1961
Alex Deucher8cc1a532013-04-09 12:41:24 -04001962struct cik_asic {
1963 unsigned max_shader_engines;
1964 unsigned max_tile_pipes;
1965 unsigned max_cu_per_sh;
1966 unsigned max_sh_per_se;
1967 unsigned max_backends_per_se;
1968 unsigned max_texture_channel_caches;
1969 unsigned max_gprs;
1970 unsigned max_gs_threads;
1971 unsigned max_hw_contexts;
1972 unsigned sc_prim_fifo_size_frontend;
1973 unsigned sc_prim_fifo_size_backend;
1974 unsigned sc_hiz_tile_fifo_size;
1975 unsigned sc_earlyz_tile_fifo_size;
1976
1977 unsigned num_tile_pipes;
1978 unsigned num_backends_per_se;
1979 unsigned backend_disable_mask_per_asic;
1980 unsigned backend_map;
1981 unsigned num_texture_channel_caches;
1982 unsigned mem_max_burst_length_bytes;
1983 unsigned mem_row_size_in_kb;
1984 unsigned shader_engine_tile_size;
1985 unsigned num_gpus;
1986 unsigned multi_gpu_tile_size;
1987
1988 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001989 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09001990 uint32_t macrotile_mode_array[16];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001991};
1992
Jerome Glisse068a1172009-06-17 13:28:30 +02001993union radeon_asic_config {
1994 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001995 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001996 struct r600_asic r600;
1997 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001998 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001999 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002000 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002001 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002002};
2003
Daniel Vetter0a10c852010-03-11 21:19:14 +00002004/*
2005 * asic initizalization from radeon_asic.c
2006 */
2007void radeon_agp_disable(struct radeon_device *rdev);
2008int radeon_asic_init(struct radeon_device *rdev);
2009
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002010
2011/*
2012 * IOCTL.
2013 */
2014int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *filp);
2016int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *filp);
2018int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *file_priv);
2020int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *file_priv);
2022int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2023 struct drm_file *file_priv);
2024int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2025 struct drm_file *file_priv);
2026int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2027 struct drm_file *filp);
2028int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2029 struct drm_file *filp);
2030int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2031 struct drm_file *filp);
2032int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2033 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002034int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2035 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002036int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002037int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *filp);
2039int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002041
Alex Deucher16cdf042011-10-28 10:30:02 -04002042/* VRAM scratch page for HDP bug, default vram page */
2043struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002044 struct radeon_bo *robj;
2045 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002046 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002047};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002048
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002049/*
2050 * ACPI
2051 */
2052struct radeon_atif_notification_cfg {
2053 bool enabled;
2054 int command_code;
2055};
2056
2057struct radeon_atif_notifications {
2058 bool display_switch;
2059 bool expansion_mode_change;
2060 bool thermal_state;
2061 bool forced_power_state;
2062 bool system_power_state;
2063 bool display_conf_change;
2064 bool px_gfx_switch;
2065 bool brightness_change;
2066 bool dgpu_display_event;
2067};
2068
2069struct radeon_atif_functions {
2070 bool system_params;
2071 bool sbios_requests;
2072 bool select_active_disp;
2073 bool lid_state;
2074 bool get_tv_standard;
2075 bool set_tv_standard;
2076 bool get_panel_expansion_mode;
2077 bool set_panel_expansion_mode;
2078 bool temperature_change;
2079 bool graphics_device_types;
2080};
2081
2082struct radeon_atif {
2083 struct radeon_atif_notifications notifications;
2084 struct radeon_atif_functions functions;
2085 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002086 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002087};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002088
Alex Deuchere3a15922012-08-16 11:13:43 -04002089struct radeon_atcs_functions {
2090 bool get_ext_state;
2091 bool pcie_perf_req;
2092 bool pcie_dev_rdy;
2093 bool pcie_bus_width;
2094};
2095
2096struct radeon_atcs {
2097 struct radeon_atcs_functions functions;
2098};
2099
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002100/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002101 * Core structure, functions and helpers.
2102 */
2103typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2104typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2105
2106struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002107 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002108 struct drm_device *ddev;
2109 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002110 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002111 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002112 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002113 enum radeon_family family;
2114 unsigned long flags;
2115 int usec_timeout;
2116 enum radeon_pll_errata pll_errata;
2117 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002118 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002119 int disp_priority;
2120 /* BIOS */
2121 uint8_t *bios;
2122 bool is_atom_bios;
2123 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002124 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002125 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002126 resource_size_t rmmio_base;
2127 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002128 /* protects concurrent MM_INDEX/DATA based register access */
2129 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002130 /* protects concurrent SMC based register access */
2131 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002132 /* protects concurrent PLL register access */
2133 spinlock_t pll_idx_lock;
2134 /* protects concurrent MC register access */
2135 spinlock_t mc_idx_lock;
2136 /* protects concurrent PCIE register access */
2137 spinlock_t pcie_idx_lock;
2138 /* protects concurrent PCIE_PORT register access */
2139 spinlock_t pciep_idx_lock;
2140 /* protects concurrent PIF register access */
2141 spinlock_t pif_idx_lock;
2142 /* protects concurrent CG register access */
2143 spinlock_t cg_idx_lock;
2144 /* protects concurrent UVD register access */
2145 spinlock_t uvd_idx_lock;
2146 /* protects concurrent RCU register access */
2147 spinlock_t rcu_idx_lock;
2148 /* protects concurrent DIDT register access */
2149 spinlock_t didt_idx_lock;
2150 /* protects concurrent ENDPOINT (audio) register access */
2151 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002152 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002153 radeon_rreg_t mc_rreg;
2154 radeon_wreg_t mc_wreg;
2155 radeon_rreg_t pll_rreg;
2156 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002157 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002158 radeon_rreg_t pciep_rreg;
2159 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002160 /* io port */
2161 void __iomem *rio_mem;
2162 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002163 struct radeon_clock clock;
2164 struct radeon_mc mc;
2165 struct radeon_gart gart;
2166 struct radeon_mode_info mode_info;
2167 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002168 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002169 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002170 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002171 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002172 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002173 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002174 bool ib_pool_ready;
2175 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002176 struct radeon_irq irq;
2177 struct radeon_asic *asic;
2178 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002179 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002180 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002181 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002182 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002183 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002184 bool shutdown;
2185 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002186 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002187 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002188 bool fastfb_working; /* IGP feature*/
Christian Königf9eaf9a2013-10-29 20:14:47 +01002189 bool needs_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002190 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002191 const struct firmware *me_fw; /* all family ME firmware */
2192 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002193 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002194 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002195 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002196 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002197 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002198 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002199 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002200 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002201 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002202 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002203 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002204 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002205 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002206 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002207 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002208 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002209 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002210 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002211 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002212 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002213 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002214 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002215 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002216 /* i2c buses */
2217 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002218 /* debugfs */
2219 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2220 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002221 /* virtual memory */
2222 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002223 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002224 /* ACPI interface */
2225 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002226 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002227 /* srbm instance registers */
2228 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002229 /* clock, powergating flags */
2230 u32 cg_flags;
2231 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002232
2233 struct dev_pm_domain vga_pm_domain;
2234 bool have_disp_power_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002235};
2236
2237int radeon_device_init(struct radeon_device *rdev,
2238 struct drm_device *ddev,
2239 struct pci_dev *pdev,
2240 uint32_t flags);
2241void radeon_device_fini(struct radeon_device *rdev);
2242int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2243
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002244uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2245 bool always_indirect);
2246void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2247 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002248u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2249void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002250
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002251u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2252void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002253
Jerome Glisse4c788672009-11-20 14:29:23 +01002254/*
2255 * Cast helper
2256 */
2257#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002258
2259/*
2260 * Registers read & write functions.
2261 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002262#define RREG8(reg) readb((rdev->rmmio) + (reg))
2263#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2264#define RREG16(reg) readw((rdev->rmmio) + (reg))
2265#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002266#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2267#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2268#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2269#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2270#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002271#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2272#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2273#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2274#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2275#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2276#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002277#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2278#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002279#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2280#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002281#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2282#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002283#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2284#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002285#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2286#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002287#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2288#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2289#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2290#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002291#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2292#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002293#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2294#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002295#define WREG32_P(reg, val, mask) \
2296 do { \
2297 uint32_t tmp_ = RREG32(reg); \
2298 tmp_ &= (mask); \
2299 tmp_ |= ((val) & ~(mask)); \
2300 WREG32(reg, tmp_); \
2301 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002302#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002303#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002304#define WREG32_PLL_P(reg, val, mask) \
2305 do { \
2306 uint32_t tmp_ = RREG32_PLL(reg); \
2307 tmp_ &= (mask); \
2308 tmp_ |= ((val) & ~(mask)); \
2309 WREG32_PLL(reg, tmp_); \
2310 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002311#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002312#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2313#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002314
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002315#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2316#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002317
Dave Airliede1b2892009-08-12 18:43:14 +10002318/*
2319 * Indirect registers accessor
2320 */
2321static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2322{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002323 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002324 uint32_t r;
2325
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002326 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002327 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2328 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002329 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002330 return r;
2331}
2332
2333static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2334{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002335 unsigned long flags;
2336
2337 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002338 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2339 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002340 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002341}
2342
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002343static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2344{
Alex Deucherfe781182013-09-03 18:19:42 -04002345 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002346 u32 r;
2347
Alex Deucherfe781182013-09-03 18:19:42 -04002348 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002349 WREG32(TN_SMC_IND_INDEX_0, (reg));
2350 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002351 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002352 return r;
2353}
2354
2355static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2356{
Alex Deucherfe781182013-09-03 18:19:42 -04002357 unsigned long flags;
2358
2359 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002360 WREG32(TN_SMC_IND_INDEX_0, (reg));
2361 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002362 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002363}
2364
Alex Deucherff82bbc2013-04-12 11:27:20 -04002365static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2366{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002367 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002368 u32 r;
2369
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002370 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002371 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2372 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002373 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002374 return r;
2375}
2376
2377static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2378{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002379 unsigned long flags;
2380
2381 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002382 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2383 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002384 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002385}
2386
Alex Deucher46f95642013-04-12 11:49:51 -04002387static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2388{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002389 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002390 u32 r;
2391
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002392 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002393 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2394 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002395 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002396 return r;
2397}
2398
2399static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2400{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002401 unsigned long flags;
2402
2403 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002404 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2405 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002406 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002407}
2408
Alex Deucher792edd62013-02-14 18:18:12 -05002409static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2410{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002411 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002412 u32 r;
2413
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002414 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002415 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2416 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002417 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002418 return r;
2419}
2420
2421static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2422{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002423 unsigned long flags;
2424
2425 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002426 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2427 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002428 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002429}
2430
2431static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2432{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002433 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002434 u32 r;
2435
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002436 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002437 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2438 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002439 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002440 return r;
2441}
2442
2443static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2444{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002445 unsigned long flags;
2446
2447 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002448 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2449 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002450 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002451}
2452
Alex Deucher93656cd2013-02-25 15:18:39 -05002453static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2454{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002455 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002456 u32 r;
2457
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002458 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002459 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2460 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002461 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002462 return r;
2463}
2464
2465static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2466{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002467 unsigned long flags;
2468
2469 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002470 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2471 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002472 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002473}
2474
Alex Deucher1d582342013-04-19 13:03:37 -04002475
2476static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2477{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002478 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002479 u32 r;
2480
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002481 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002482 WREG32(CIK_DIDT_IND_INDEX, (reg));
2483 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002484 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002485 return r;
2486}
2487
2488static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2489{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002490 unsigned long flags;
2491
2492 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002493 WREG32(CIK_DIDT_IND_INDEX, (reg));
2494 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002495 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002496}
2497
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002498void r100_pll_errata_after_index(struct radeon_device *rdev);
2499
2500
2501/*
2502 * ASICs helpers.
2503 */
Dave Airlieb995e432009-07-14 02:02:32 +10002504#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2505 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002506#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2507 (rdev->family == CHIP_RV200) || \
2508 (rdev->family == CHIP_RS100) || \
2509 (rdev->family == CHIP_RS200) || \
2510 (rdev->family == CHIP_RV250) || \
2511 (rdev->family == CHIP_RV280) || \
2512 (rdev->family == CHIP_RS300))
2513#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2514 (rdev->family == CHIP_RV350) || \
2515 (rdev->family == CHIP_R350) || \
2516 (rdev->family == CHIP_RV380) || \
2517 (rdev->family == CHIP_R420) || \
2518 (rdev->family == CHIP_R423) || \
2519 (rdev->family == CHIP_RV410) || \
2520 (rdev->family == CHIP_RS400) || \
2521 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002522#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2523 (rdev->ddev->pdev->device == 0x9443) || \
2524 (rdev->ddev->pdev->device == 0x944B) || \
2525 (rdev->ddev->pdev->device == 0x9506) || \
2526 (rdev->ddev->pdev->device == 0x9509) || \
2527 (rdev->ddev->pdev->device == 0x950F) || \
2528 (rdev->ddev->pdev->device == 0x689C) || \
2529 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002530#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002531#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2532 (rdev->family == CHIP_RS690) || \
2533 (rdev->family == CHIP_RS740) || \
2534 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002535#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2536#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002537#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002538#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2539 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002540#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002541#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2542#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2543 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002544#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002545#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002546#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002547
Alex Deucherdc50ba72013-06-26 00:33:35 -04002548#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2549 (rdev->ddev->pdev->device == 0x6850) || \
2550 (rdev->ddev->pdev->device == 0x6858) || \
2551 (rdev->ddev->pdev->device == 0x6859) || \
2552 (rdev->ddev->pdev->device == 0x6840) || \
2553 (rdev->ddev->pdev->device == 0x6841) || \
2554 (rdev->ddev->pdev->device == 0x6842) || \
2555 (rdev->ddev->pdev->device == 0x6843))
2556
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002557/*
2558 * BIOS helpers.
2559 */
2560#define RBIOS8(i) (rdev->bios[i])
2561#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2562#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2563
2564int radeon_combios_init(struct radeon_device *rdev);
2565void radeon_combios_fini(struct radeon_device *rdev);
2566int radeon_atombios_init(struct radeon_device *rdev);
2567void radeon_atombios_fini(struct radeon_device *rdev);
2568
2569
2570/*
2571 * RING helpers.
2572 */
Andi Kleence580fa2011-10-13 16:08:47 -07002573#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002574static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002575{
Christian Könige32eb502011-10-23 12:56:27 +02002576 ring->ring[ring->wptr++] = v;
2577 ring->wptr &= ring->ptr_mask;
2578 ring->count_dw--;
2579 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002580}
Andi Kleence580fa2011-10-13 16:08:47 -07002581#else
2582/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002583void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002584#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002585
2586/*
2587 * ASICs macro.
2588 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002589#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002590#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2591#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2592#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002593#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002594#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002595#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002596#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2597#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002598#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2599#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002600#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002601#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2602#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2603#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2604#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2605#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2606#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2607#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2608#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2609#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2610#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002611#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2612#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002613#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002614#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002615#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002616#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2617#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002618#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2619#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002620#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2621#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2622#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2623#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2624#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2625#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002626#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2627#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2628#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2629#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2630#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2631#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2632#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002633#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002634#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002635#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2636#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002637#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002638#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2639#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2640#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2641#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002642#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002643#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2644#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2645#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2646#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2647#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002648#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2649#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2650#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2651#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2652#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002653#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002654#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002655#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2656#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2657#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002658#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002659#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002660#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002661#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002662#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002663#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2664#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2665#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2666#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2667#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002668#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002669#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002670#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002671#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002672#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002673
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002674/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002675/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002676extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002677extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002678extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002679extern int radeon_modeset_init(struct radeon_device *rdev);
2680extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002681extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002682extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002683extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002684extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002685extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002686extern void radeon_wb_fini(struct radeon_device *rdev);
2687extern int radeon_wb_init(struct radeon_device *rdev);
2688extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002689extern void radeon_surface_init(struct radeon_device *rdev);
2690extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002691extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002692extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002693extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002694extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002695extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2696extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002697extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2698extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002699extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002700extern void radeon_program_register_sequence(struct radeon_device *rdev,
2701 const u32 *registers,
2702 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002703
Daniel Vetter3574dda2011-02-18 17:59:19 +01002704/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002705 * vm
2706 */
2707int radeon_vm_manager_init(struct radeon_device *rdev);
2708void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002709void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002710void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002711int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002712void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002713struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2714 struct radeon_vm *vm, int ring);
2715void radeon_vm_fence(struct radeon_device *rdev,
2716 struct radeon_vm *vm,
2717 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002718uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König9c57a6b2013-11-25 15:42:11 +01002719int radeon_vm_bo_update(struct radeon_device *rdev,
2720 struct radeon_vm *vm,
2721 struct radeon_bo *bo,
2722 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002723void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2724 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002725struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2726 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002727struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2728 struct radeon_vm *vm,
2729 struct radeon_bo *bo);
2730int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2731 struct radeon_bo_va *bo_va,
2732 uint64_t offset,
2733 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002734int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002735 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002736
Alex Deucherf122c612012-03-30 08:59:57 -04002737/* audio */
2738void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002739struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2740struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002741
2742/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002743 * R600 vram scratch functions
2744 */
2745int r600_vram_scratch_init(struct radeon_device *rdev);
2746void r600_vram_scratch_fini(struct radeon_device *rdev);
2747
2748/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002749 * r600 cs checking helper
2750 */
2751unsigned r600_mip_minify(unsigned size, unsigned level);
2752bool r600_fmt_is_valid_color(u32 format);
2753bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2754int r600_fmt_get_blocksize(u32 format);
2755int r600_fmt_get_nblocksx(u32 format, u32 w);
2756int r600_fmt_get_nblocksy(u32 format, u32 h);
2757
2758/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002759 * r600 functions used by radeon_encoder.c
2760 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002761struct radeon_hdmi_acr {
2762 u32 clock;
2763
2764 int n_32khz;
2765 int cts_32khz;
2766
2767 int n_44_1khz;
2768 int cts_44_1khz;
2769
2770 int n_48khz;
2771 int cts_48khz;
2772
2773};
2774
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002775extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2776
Alex Deucher416a2bd2012-05-31 19:00:25 -04002777extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2778 u32 tiling_pipe_num,
2779 u32 max_rb_num,
2780 u32 total_max_rb_num,
2781 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002782
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002783/*
2784 * evergreen functions used by radeon_encoder.c
2785 */
2786
Alex Deucher0af62b02011-01-06 21:19:31 -05002787extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002788extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002789
Alex Deucherc4917072012-07-31 17:14:35 -04002790/* radeon_acpi.c */
2791#if defined(CONFIG_ACPI)
2792extern int radeon_acpi_init(struct radeon_device *rdev);
2793extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002794extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2795extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002796 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002797extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002798#else
2799static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2800static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2801#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002802
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002803int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2804 struct radeon_cs_packet *pkt,
2805 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002806bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002807void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2808 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002809int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2810 struct radeon_cs_reloc **cs_reloc,
2811 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002812int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2813 uint32_t *vline_start_end,
2814 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002815
Jerome Glisse4c788672009-11-20 14:29:23 +01002816#include "radeon_object.h"
2817
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002818#endif