blob: b3e773c9f87240c15795d2073abfffd7ed302ba8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +0200126static int glk_calc_cdclk(int max_pixclk);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200617 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200622 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001040 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041 u32 line1, line2;
1042 u32 line_mask;
1043
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001044 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001050 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001058 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001070 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001071 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001073{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001078 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001197 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 return;
1199
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001200 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 u32 port_sel;
1202
Imre Deak44cb7342016-08-10 14:07:29 +03001203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001212 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001215 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 locked = false;
1224
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228}
1229
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001233 bool cur_state;
1234
Jani Nikula2a307c22016-11-30 17:43:04 +02001235 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001242 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001250 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001253 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Imre Deak4feed0e2016-02-12 18:55:14 +02001260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001263 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 }
1269
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001271 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001272 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273}
1274
Chris Wilson931872f2012-01-16 23:01:13 +00001275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001284 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001285 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286}
1287
Chris Wilson931872f2012-01-16 23:01:13 +00001288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001294 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295
Ville Syrjälä653e1022013-06-04 13:49:05 +03001296 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001297 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001303 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001304
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001306 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 }
1314}
1315
Jesse Barnes19332d72013-03-28 09:55:38 -07001316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001319 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001321 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001322 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001330 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001333 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001335 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001336 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001340 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1344 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001345 }
1346}
1347
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001351 drm_crtc_vblank_put(crtc);
1352}
1353
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
Jesse Barnes92f25842011-01-04 15:09:34 -08001357 u32 val;
1358 bool enabled;
1359
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365}
1366
Keith Packard4e634382011-08-06 10:39:45 -07001367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001373 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001393 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001396 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001412 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001440{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001441 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001445
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001447 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001448 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001453{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001454 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001458
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001460 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001461 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
Jesse Barnes291906f2011-02-02 12:28:03 -08001467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Ville Syrjälä649636e2015-09-22 19:50:01 +03001473 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Paulo Zanonie2debe92013-02-18 19:00:27 -03001483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
Chris Wilson2c30b432016-06-30 15:32:54 +01001498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
Ville Syrjäläd288f652014-10-28 13:20:22 +02001506static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001507 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001508{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001510 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001512 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001513
Daniel Vetter87442f72013-06-06 00:52:17 +02001514 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001515 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001519
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001522}
1523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001529 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
Ville Syrjäläa5805162015-05-26 20:42:30 +03001533 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
Ville Syrjälä54433e92015-05-26 20:42:31 +03001540 mutex_unlock(&dev_priv->sb_lock);
1541
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549
1550 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570
Ville Syrjäläc2317752016-03-15 16:39:56 +02001571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592}
1593
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001599 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001600 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001603
1604 return count;
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001610 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001611 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001619 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001639 I915_WRITE(reg, dpll);
1640
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001645 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001647 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
1657 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001670 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001678static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001684 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001686 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703}
1704
Jesse Barnesf6071162013-10-01 10:41:38 -07001705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
Jesse Barnesf6071162013-10-01 10:41:38 -07001717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001724 u32 val;
1725
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736
Ville Syrjäläa5805162015-05-26 20:42:30 +03001737 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001752 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001762 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 default:
1769 BUG();
1770 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771
Chris Wilson370004d2016-06-30 15:32:56 +01001772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777}
1778
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001781{
Ville Syrjälä98187832016-10-31 22:37:10 +02001782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001786
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001794 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001801 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001802
Daniel Vetterab9412b2013-05-03 11:49:46 +02001803 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001805 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001806
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001807 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001808 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001813 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001822 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827 else
1828 val |= TRANS_PROGRESSIVE;
1829
Jesse Barnes040484a2011-01-03 12:14:26 -08001830 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001835}
1836
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001838 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001839{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001840 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001846 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001850
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001851 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001856 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 else
1858 val |= TRANS_PROGRESSIVE;
1859
Daniel Vetterab9412b2013-05-03 11:49:46 +02001860 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001866 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867}
1868
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001871{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872 i915_reg_t reg;
1873 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
Jesse Barnes291906f2011-02-02 12:28:03 -08001879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
Daniel Vetterab9412b2013-05-03 11:49:46 +02001882 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001892 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001899}
1900
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903 u32 val;
1904
Daniel Vetterab9412b2013-05-03 11:49:46 +02001905 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001907 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001912 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001913
1914 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918}
1919
Ville Syrjälä65f21302016-10-14 20:02:53 +03001920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
Jesse Barnes92f25842011-01-04 15:09:34 -08001932/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001933 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001934 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001939static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940{
Paulo Zanoni03722642014-01-17 13:51:09 -02001941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001942 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 u32 val;
1947
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001951 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001952 assert_sprites_disabled(dev_priv, pipe);
1953
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001959 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001964 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001965 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001975 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001977 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001980 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001981 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001984 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996}
1997
1998/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001999 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002000 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002012 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002013 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 u32 val;
2015
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002023 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002024 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002026 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
Ville Syrjälä67adc642014-08-15 01:21:57 +03002031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
Ville Syrjälä832be822016-01-12 21:08:33 +02002048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
Ville Syrjälä832be822016-01-12 21:08:33 +02002090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002092{
Ville Syrjälä832be822016-01-12 21:08:33 +02002093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002098}
2099
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002116 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002117{
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002122}
2123
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
Daniel Vetter75c82a52015-10-14 16:51:04 +02002135static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002139{
Chris Wilson7b92c042017-01-14 00:28:26 +00002140 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002141 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002142 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002143 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002144 }
2145}
2146
Ville Syrjälä603525d2016-01-12 21:08:37 +02002147static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002148{
2149 if (INTEL_INFO(dev_priv)->gen >= 9)
2150 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002151 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002152 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002153 return 128 * 1024;
2154 else if (INTEL_INFO(dev_priv)->gen >= 4)
2155 return 4 * 1024;
2156 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002157 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002158}
2159
Ville Syrjälä603525d2016-01-12 21:08:37 +02002160static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2161 uint64_t fb_modifier)
2162{
2163 switch (fb_modifier) {
2164 case DRM_FORMAT_MOD_NONE:
2165 return intel_linear_alignment(dev_priv);
2166 case I915_FORMAT_MOD_X_TILED:
2167 if (INTEL_INFO(dev_priv)->gen >= 9)
2168 return 256 * 1024;
2169 return 0;
2170 case I915_FORMAT_MOD_Y_TILED:
2171 case I915_FORMAT_MOD_Yf_TILED:
2172 return 1 * 1024 * 1024;
2173 default:
2174 MISSING_CASE(fb_modifier);
2175 return 0;
2176 }
2177}
2178
Chris Wilson058d88c2016-08-15 10:49:06 +01002179struct i915_vma *
2180intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002182 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002183 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002184 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002185 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188
Matt Roperebcdd392014-07-09 16:22:11 -07002189 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2190
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002191 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192
Ville Syrjälä3465c582016-02-15 22:54:43 +02002193 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002194
Chris Wilson693db182013-03-05 14:52:39 +00002195 /* Note that the w/a also requires 64 PTE of padding following the
2196 * bo. We currently fill all unused PTE with the shadow page and so
2197 * we should always have valid PTE following the scanout preventing
2198 * the VT-d warning.
2199 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002200 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002201 alignment = 256 * 1024;
2202
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002203 /*
2204 * Global gtt pte registers are special registers which actually forward
2205 * writes to a chunk of system memory. Which means that there is no risk
2206 * that the register values disappear as soon as we call
2207 * intel_runtime_pm_put(), so it is correct to wrap only the
2208 * pin/unpin/fence and not more.
2209 */
2210 intel_runtime_pm_get(dev_priv);
2211
Chris Wilson058d88c2016-08-15 10:49:06 +01002212 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002213 if (IS_ERR(vma))
2214 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215
Chris Wilson05a20d02016-08-18 17:16:55 +01002216 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002217 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2218 * fence, whereas 965+ only requires a fence if using
2219 * framebuffer compression. For simplicity, we always, when
2220 * possible, install a fence as the cost is not that onerous.
2221 *
2222 * If we fail to fence the tiled scanout, then either the
2223 * modeset will reject the change (which is highly unlikely as
2224 * the affected systems, all but one, do not have unmappable
2225 * space) or we will not be able to enable full powersaving
2226 * techniques (also likely not to apply due to various limits
2227 * FBC and the like impose on the size of the buffer, which
2228 * presumably we violated anyway with this unmappable buffer).
2229 * Anyway, it is presumably better to stumble onwards with
2230 * something and try to run the system in a "less than optimal"
2231 * mode that matches the user configuration.
2232 */
2233 if (i915_vma_get_fence(vma) == 0)
2234 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002235 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002237 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002238err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002239 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002240 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241}
2242
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002243void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002244{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002245 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246
Chris Wilson49ef5292016-08-18 17:17:00 +01002247 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002248 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002249 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002250}
2251
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002252static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2253 unsigned int rotation)
2254{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002255 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002256 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2257 else
2258 return fb->pitches[plane];
2259}
2260
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002261/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002262 * Convert the x/y offsets into a linear offset.
2263 * Only valid with 0/180 degree rotation, which is fine since linear
2264 * offset is only used with linear buffers on pre-hsw and tiled buffers
2265 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2266 */
2267u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002268 const struct intel_plane_state *state,
2269 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002270{
Ville Syrjälä29490562016-01-20 18:02:50 +02002271 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002272 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002273 unsigned int pitch = fb->pitches[plane];
2274
2275 return y * pitch + x * cpp;
2276}
2277
2278/*
2279 * Add the x/y offsets derived from fb->offsets[] to the user
2280 * specified plane src x/y offsets. The resulting x/y offsets
2281 * specify the start of scanout from the beginning of the gtt mapping.
2282 */
2283void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002284 const struct intel_plane_state *state,
2285 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002286
2287{
Ville Syrjälä29490562016-01-20 18:02:50 +02002288 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2289 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002290
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002291 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002292 *x += intel_fb->rotated[plane].x;
2293 *y += intel_fb->rotated[plane].y;
2294 } else {
2295 *x += intel_fb->normal[plane].x;
2296 *y += intel_fb->normal[plane].y;
2297 }
2298}
2299
2300/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002301 * Input tile dimensions and pitch must already be
2302 * rotated to match x and y, and in pixel units.
2303 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002304static u32 _intel_adjust_tile_offset(int *x, int *y,
2305 unsigned int tile_width,
2306 unsigned int tile_height,
2307 unsigned int tile_size,
2308 unsigned int pitch_tiles,
2309 u32 old_offset,
2310 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002311{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002312 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002313 unsigned int tiles;
2314
2315 WARN_ON(old_offset & (tile_size - 1));
2316 WARN_ON(new_offset & (tile_size - 1));
2317 WARN_ON(new_offset > old_offset);
2318
2319 tiles = (old_offset - new_offset) / tile_size;
2320
2321 *y += tiles / pitch_tiles * tile_height;
2322 *x += tiles % pitch_tiles * tile_width;
2323
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002324 /* minimize x in case it got needlessly big */
2325 *y += *x / pitch_pixels * tile_height;
2326 *x %= pitch_pixels;
2327
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 return new_offset;
2329}
2330
2331/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002332 * Adjust the tile offset by moving the difference into
2333 * the x/y offsets.
2334 */
2335static u32 intel_adjust_tile_offset(int *x, int *y,
2336 const struct intel_plane_state *state, int plane,
2337 u32 old_offset, u32 new_offset)
2338{
2339 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2340 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002341 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002342 unsigned int rotation = state->base.rotation;
2343 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2344
2345 WARN_ON(new_offset > old_offset);
2346
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002347 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002348 unsigned int tile_size, tile_width, tile_height;
2349 unsigned int pitch_tiles;
2350
2351 tile_size = intel_tile_size(dev_priv);
2352 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002353 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
2361
2362 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2363 tile_size, pitch_tiles,
2364 old_offset, new_offset);
2365 } else {
2366 old_offset += *y * pitch + *x * cpp;
2367
2368 *y = (old_offset - new_offset) / pitch;
2369 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2370 }
2371
2372 return new_offset;
2373}
2374
2375/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002376 * Computes the linear offset to the base tile and adjusts
2377 * x, y. bytes per pixel is assumed to be a power-of-two.
2378 *
2379 * In the 90/270 rotated case, x and y are assumed
2380 * to be already rotated to match the rotated GTT view, and
2381 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002382 *
2383 * This function is used when computing the derived information
2384 * under intel_framebuffer, so using any of that information
2385 * here is not allowed. Anything under drm_framebuffer can be
2386 * used. This is why the user has to pass in the pitch since it
2387 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002389static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2390 int *x, int *y,
2391 const struct drm_framebuffer *fb, int plane,
2392 unsigned int pitch,
2393 unsigned int rotation,
2394 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002395{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002396 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002397 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002399
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002400 if (alignment)
2401 alignment--;
2402
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002403 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002404 unsigned int tile_size, tile_width, tile_height;
2405 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002406
Ville Syrjäläd8433102016-01-12 21:08:35 +02002407 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002408 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2409 fb_modifier, cpp);
2410
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002411 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002412 pitch_tiles = pitch / tile_height;
2413 swap(tile_width, tile_height);
2414 } else {
2415 pitch_tiles = pitch / (tile_width * cpp);
2416 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002417
Ville Syrjäläd8433102016-01-12 21:08:35 +02002418 tile_rows = *y / tile_height;
2419 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002420
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002421 tiles = *x / tile_width;
2422 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002423
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002424 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2425 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002426
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002427 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2428 tile_size, pitch_tiles,
2429 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002431 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002432 offset_aligned = offset & ~alignment;
2433
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002434 *y = (offset & alignment) / pitch;
2435 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002436 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002437
2438 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002439}
2440
Ville Syrjälä6687c902015-09-15 13:16:41 +03002441u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002442 const struct intel_plane_state *state,
2443 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002444{
Ville Syrjälä29490562016-01-20 18:02:50 +02002445 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2446 const struct drm_framebuffer *fb = state->base.fb;
2447 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002448 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002449 u32 alignment;
2450
2451 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002452 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002453 alignment = 4096;
2454 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002455 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456
2457 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2458 rotation, alignment);
2459}
2460
2461/* Convert the fb->offset[] linear offset into x/y offsets */
2462static void intel_fb_offset_to_xy(int *x, int *y,
2463 const struct drm_framebuffer *fb, int plane)
2464{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002465 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002466 unsigned int pitch = fb->pitches[plane];
2467 u32 linear_offset = fb->offsets[plane];
2468
2469 *y = linear_offset / pitch;
2470 *x = linear_offset % pitch / cpp;
2471}
2472
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002473static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2474{
2475 switch (fb_modifier) {
2476 case I915_FORMAT_MOD_X_TILED:
2477 return I915_TILING_X;
2478 case I915_FORMAT_MOD_Y_TILED:
2479 return I915_TILING_Y;
2480 default:
2481 return I915_TILING_NONE;
2482 }
2483}
2484
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485static int
2486intel_fill_fb_info(struct drm_i915_private *dev_priv,
2487 struct drm_framebuffer *fb)
2488{
2489 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2490 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2491 u32 gtt_offset_rotated = 0;
2492 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002493 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002494 unsigned int tile_size = intel_tile_size(dev_priv);
2495
2496 for (i = 0; i < num_planes; i++) {
2497 unsigned int width, height;
2498 unsigned int cpp, size;
2499 u32 offset;
2500 int x, y;
2501
Ville Syrjälä353c8592016-12-14 23:30:57 +02002502 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002503 width = drm_framebuffer_plane_width(fb->width, fb, i);
2504 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002505
2506 intel_fb_offset_to_xy(&x, &y, fb, i);
2507
2508 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002509 * The fence (if used) is aligned to the start of the object
2510 * so having the framebuffer wrap around across the edge of the
2511 * fenced region doesn't really work. We have no API to configure
2512 * the fence start offset within the object (nor could we probably
2513 * on gen2/3). So it's just easier if we just require that the
2514 * fb layout agrees with the fence layout. We already check that the
2515 * fb stride matches the fence stride elsewhere.
2516 */
2517 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2518 (x + width) * cpp > fb->pitches[i]) {
2519 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2520 i, fb->offsets[i]);
2521 return -EINVAL;
2522 }
2523
2524 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002525 * First pixel of the framebuffer from
2526 * the start of the normal gtt mapping.
2527 */
2528 intel_fb->normal[i].x = x;
2529 intel_fb->normal[i].y = y;
2530
2531 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2532 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002533 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534 offset /= tile_size;
2535
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002536 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002537 unsigned int tile_width, tile_height;
2538 unsigned int pitch_tiles;
2539 struct drm_rect r;
2540
2541 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002542 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543
2544 rot_info->plane[i].offset = offset;
2545 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2546 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2547 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2548
2549 intel_fb->rotated[i].pitch =
2550 rot_info->plane[i].height * tile_height;
2551
2552 /* how many tiles does this plane need */
2553 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2554 /*
2555 * If the plane isn't horizontally tile aligned,
2556 * we need one more tile.
2557 */
2558 if (x != 0)
2559 size++;
2560
2561 /* rotate the x/y offsets to match the GTT view */
2562 r.x1 = x;
2563 r.y1 = y;
2564 r.x2 = x + width;
2565 r.y2 = y + height;
2566 drm_rect_rotate(&r,
2567 rot_info->plane[i].width * tile_width,
2568 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002569 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002570 x = r.x1;
2571 y = r.y1;
2572
2573 /* rotate the tile dimensions to match the GTT view */
2574 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2575 swap(tile_width, tile_height);
2576
2577 /*
2578 * We only keep the x/y offsets, so push all of the
2579 * gtt offset into the x/y offsets.
2580 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002581 _intel_adjust_tile_offset(&x, &y, tile_size,
2582 tile_width, tile_height, pitch_tiles,
2583 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002584
2585 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2586
2587 /*
2588 * First pixel of the framebuffer from
2589 * the start of the rotated gtt mapping.
2590 */
2591 intel_fb->rotated[i].x = x;
2592 intel_fb->rotated[i].y = y;
2593 } else {
2594 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2595 x * cpp, tile_size);
2596 }
2597
2598 /* how many tiles in total needed in the bo */
2599 max_size = max(max_size, offset + size);
2600 }
2601
2602 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2603 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2604 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2605 return -EINVAL;
2606 }
2607
2608 return 0;
2609}
2610
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002611static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002612{
2613 switch (format) {
2614 case DISPPLANE_8BPP:
2615 return DRM_FORMAT_C8;
2616 case DISPPLANE_BGRX555:
2617 return DRM_FORMAT_XRGB1555;
2618 case DISPPLANE_BGRX565:
2619 return DRM_FORMAT_RGB565;
2620 default:
2621 case DISPPLANE_BGRX888:
2622 return DRM_FORMAT_XRGB8888;
2623 case DISPPLANE_RGBX888:
2624 return DRM_FORMAT_XBGR8888;
2625 case DISPPLANE_BGRX101010:
2626 return DRM_FORMAT_XRGB2101010;
2627 case DISPPLANE_RGBX101010:
2628 return DRM_FORMAT_XBGR2101010;
2629 }
2630}
2631
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002632static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2633{
2634 switch (format) {
2635 case PLANE_CTL_FORMAT_RGB_565:
2636 return DRM_FORMAT_RGB565;
2637 default:
2638 case PLANE_CTL_FORMAT_XRGB_8888:
2639 if (rgb_order) {
2640 if (alpha)
2641 return DRM_FORMAT_ABGR8888;
2642 else
2643 return DRM_FORMAT_XBGR8888;
2644 } else {
2645 if (alpha)
2646 return DRM_FORMAT_ARGB8888;
2647 else
2648 return DRM_FORMAT_XRGB8888;
2649 }
2650 case PLANE_CTL_FORMAT_XRGB_2101010:
2651 if (rgb_order)
2652 return DRM_FORMAT_XBGR2101010;
2653 else
2654 return DRM_FORMAT_XRGB2101010;
2655 }
2656}
2657
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002658static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002659intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2660 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002661{
2662 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002663 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002664 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002665 struct drm_i915_gem_object *obj = NULL;
2666 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002667 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002668 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2669 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2670 PAGE_SIZE);
2671
2672 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002673
Chris Wilsonff2652e2014-03-10 08:07:02 +00002674 if (plane_config->size == 0)
2675 return false;
2676
Paulo Zanoni3badb492015-09-23 12:52:23 -03002677 /* If the FB is too big, just don't use it since fbdev is not very
2678 * important and we should probably use that space with FBC or other
2679 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002680 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002681 return false;
2682
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002683 mutex_lock(&dev->struct_mutex);
2684
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002685 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002686 base_aligned,
2687 base_aligned,
2688 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002689 if (!obj) {
2690 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002691 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002692 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002693
Chris Wilson3e510a82016-08-05 10:14:23 +01002694 if (plane_config->tiling == I915_TILING_X)
2695 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002696
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002697 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002698 mode_cmd.width = fb->width;
2699 mode_cmd.height = fb->height;
2700 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002701 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002702 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002703
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002704 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002705 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706 DRM_DEBUG_KMS("intel fb init failed\n");
2707 goto out_unref_obj;
2708 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002709
Jesse Barnes46f297f2014-03-07 08:57:48 -08002710 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002711
Daniel Vetterf6936e22015-03-26 12:17:05 +01002712 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714
2715out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002716 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002717 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718 return false;
2719}
2720
Daniel Vetter5a21b662016-05-24 17:13:53 +02002721/* Update plane->state->fb to match plane->fb after driver-internal updates */
2722static void
2723update_state_fb(struct drm_plane *plane)
2724{
2725 if (plane->fb == plane->state->fb)
2726 return;
2727
2728 if (plane->state->fb)
2729 drm_framebuffer_unreference(plane->state->fb);
2730 plane->state->fb = plane->fb;
2731 if (plane->state->fb)
2732 drm_framebuffer_reference(plane->state->fb);
2733}
2734
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002735static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002736intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2737 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738{
2739 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002740 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002741 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002742 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002743 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002744 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002745 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2746 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002747 struct intel_plane_state *intel_state =
2748 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002749 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750
Damien Lespiau2d140302015-02-05 17:22:18 +00002751 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002752 return;
2753
Daniel Vetterf6936e22015-03-26 12:17:05 +01002754 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 fb = &plane_config->fb->base;
2756 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002757 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002758
Damien Lespiau2d140302015-02-05 17:22:18 +00002759 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
2761 /*
2762 * Failed to alloc the obj, check to see if we should share
2763 * an fb with another CRTC instead
2764 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002765 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002766 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
2768 if (c == &intel_crtc->base)
2769 continue;
2770
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002771 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772 continue;
2773
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002774 state = to_intel_plane_state(c->primary->state);
2775 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002776 continue;
2777
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002778 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2779 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002780 drm_framebuffer_reference(fb);
2781 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782 }
2783 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784
Matt Roper200757f2015-12-03 11:37:36 -08002785 /*
2786 * We've failed to reconstruct the BIOS FB. Current display state
2787 * indicates that the primary plane is visible, but has a NULL FB,
2788 * which will lead to problems later if we don't fix it up. The
2789 * simplest solution is to just disable the primary plane now and
2790 * pretend the BIOS never had it enabled.
2791 */
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01002792 plane_state->visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002793 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002794 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002795 intel_plane->disable_plane(primary, &intel_crtc->base);
2796
Daniel Vetter88595ac2015-03-26 12:42:24 +01002797 return;
2798
2799valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002800 mutex_lock(&dev->struct_mutex);
2801 intel_state->vma =
2802 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2803 mutex_unlock(&dev->struct_mutex);
2804 if (IS_ERR(intel_state->vma)) {
2805 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2806 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2807
2808 intel_state->vma = NULL;
2809 drm_framebuffer_unreference(fb);
2810 return;
2811 }
2812
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002813 plane_state->src_x = 0;
2814 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002815 plane_state->src_w = fb->width << 16;
2816 plane_state->src_h = fb->height << 16;
2817
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002818 plane_state->crtc_x = 0;
2819 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002820 plane_state->crtc_w = fb->width;
2821 plane_state->crtc_h = fb->height;
2822
Rob Clark1638d302016-11-05 11:08:08 -04002823 intel_state->base.src = drm_plane_state_src(plane_state);
2824 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002825
Daniel Vetter88595ac2015-03-26 12:42:24 +01002826 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002827 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002828 dev_priv->preserve_bios_swizzle = true;
2829
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002830 drm_framebuffer_reference(fb);
2831 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002832 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002833 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002834 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2835 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002836}
2837
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002838static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2839 unsigned int rotation)
2840{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002841 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002842
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002843 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 case DRM_FORMAT_MOD_NONE:
2845 case I915_FORMAT_MOD_X_TILED:
2846 switch (cpp) {
2847 case 8:
2848 return 4096;
2849 case 4:
2850 case 2:
2851 case 1:
2852 return 8192;
2853 default:
2854 MISSING_CASE(cpp);
2855 break;
2856 }
2857 break;
2858 case I915_FORMAT_MOD_Y_TILED:
2859 case I915_FORMAT_MOD_Yf_TILED:
2860 switch (cpp) {
2861 case 8:
2862 return 2048;
2863 case 4:
2864 return 4096;
2865 case 2:
2866 case 1:
2867 return 8192;
2868 default:
2869 MISSING_CASE(cpp);
2870 break;
2871 }
2872 break;
2873 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002874 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002875 }
2876
2877 return 2048;
2878}
2879
2880static int skl_check_main_surface(struct intel_plane_state *plane_state)
2881{
2882 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2883 const struct drm_framebuffer *fb = plane_state->base.fb;
2884 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002885 int x = plane_state->base.src.x1 >> 16;
2886 int y = plane_state->base.src.y1 >> 16;
2887 int w = drm_rect_width(&plane_state->base.src) >> 16;
2888 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002889 int max_width = skl_max_plane_width(fb, 0, rotation);
2890 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002891 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892
2893 if (w > max_width || h > max_height) {
2894 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2895 w, h, max_width, max_height);
2896 return -EINVAL;
2897 }
2898
2899 intel_add_fb_offsets(&x, &y, plane_state, 0);
2900 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2901
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002902 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002903
2904 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002905 * AUX surface offset is specified as the distance from the
2906 * main surface offset, and it must be non-negative. Make
2907 * sure that is what we will get.
2908 */
2909 if (offset > aux_offset)
2910 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2911 offset, aux_offset & ~(alignment - 1));
2912
2913 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002914 * When using an X-tiled surface, the plane blows up
2915 * if the x offset + width exceed the stride.
2916 *
2917 * TODO: linear and Y-tiled seem fine, Yf untested,
2918 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002919 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002920 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002921
2922 while ((x + w) * cpp > fb->pitches[0]) {
2923 if (offset == 0) {
2924 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2925 return -EINVAL;
2926 }
2927
2928 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2929 offset, offset - alignment);
2930 }
2931 }
2932
2933 plane_state->main.offset = offset;
2934 plane_state->main.x = x;
2935 plane_state->main.y = y;
2936
2937 return 0;
2938}
2939
Ville Syrjälä8d970652016-01-28 16:30:28 +02002940static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2941{
2942 const struct drm_framebuffer *fb = plane_state->base.fb;
2943 unsigned int rotation = plane_state->base.rotation;
2944 int max_width = skl_max_plane_width(fb, 1, rotation);
2945 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002946 int x = plane_state->base.src.x1 >> 17;
2947 int y = plane_state->base.src.y1 >> 17;
2948 int w = drm_rect_width(&plane_state->base.src) >> 17;
2949 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002950 u32 offset;
2951
2952 intel_add_fb_offsets(&x, &y, plane_state, 1);
2953 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2954
2955 /* FIXME not quite sure how/if these apply to the chroma plane */
2956 if (w > max_width || h > max_height) {
2957 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2958 w, h, max_width, max_height);
2959 return -EINVAL;
2960 }
2961
2962 plane_state->aux.offset = offset;
2963 plane_state->aux.x = x;
2964 plane_state->aux.y = y;
2965
2966 return 0;
2967}
2968
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002969int skl_check_plane_surface(struct intel_plane_state *plane_state)
2970{
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
2972 unsigned int rotation = plane_state->base.rotation;
2973 int ret;
2974
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002975 if (!plane_state->base.visible)
2976 return 0;
2977
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002978 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002979 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002980 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002981 fb->width << 16, fb->height << 16,
2982 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002983
Ville Syrjälä8d970652016-01-28 16:30:28 +02002984 /*
2985 * Handle the AUX surface first since
2986 * the main surface setup depends on it.
2987 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002988 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002989 ret = skl_check_nv12_aux_surface(plane_state);
2990 if (ret)
2991 return ret;
2992 } else {
2993 plane_state->aux.offset = ~0xfff;
2994 plane_state->aux.x = 0;
2995 plane_state->aux.y = 0;
2996 }
2997
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002998 ret = skl_check_main_surface(plane_state);
2999 if (ret)
3000 return ret;
3001
3002 return 0;
3003}
3004
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003005static void i9xx_update_primary_plane(struct drm_plane *primary,
3006 const struct intel_crtc_state *crtc_state,
3007 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003008{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003009 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003012 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003013 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003014 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003016 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003017 int x = plane_state->base.src.x1 >> 16;
3018 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003019
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003020 dspcntr = DISPPLANE_GAMMA_ENABLE;
3021
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03003022 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003023
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003024 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003025 if (intel_crtc->pipe == PIPE_B)
3026 dspcntr |= DISPPLANE_SEL_PIPE_B;
3027
3028 /* pipesrc and dspsize control the size that is scaled from,
3029 * which should always be the user's requested size.
3030 */
3031 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 ((crtc_state->pipe_src_h - 1) << 16) |
3033 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003034 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003035 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003036 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003037 ((crtc_state->pipe_src_h - 1) << 16) |
3038 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003039 I915_WRITE(PRIMPOS(plane), 0);
3040 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003041 }
3042
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003043 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003045 dspcntr |= DISPPLANE_8BPP;
3046 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003047 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003049 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003050 case DRM_FORMAT_RGB565:
3051 dspcntr |= DISPPLANE_BGRX565;
3052 break;
3053 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003054 dspcntr |= DISPPLANE_BGRX888;
3055 break;
3056 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003057 dspcntr |= DISPPLANE_RGBX888;
3058 break;
3059 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003060 dspcntr |= DISPPLANE_BGRX101010;
3061 break;
3062 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003063 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003064 break;
3065 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003066 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003067 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003068
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003069 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003070 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003071 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003072
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003073 if (rotation & DRM_ROTATE_180)
3074 dspcntr |= DISPPLANE_ROTATE_180;
3075
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003076 if (rotation & DRM_REFLECT_X)
3077 dspcntr |= DISPPLANE_MIRROR;
3078
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003079 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003080 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3081
Ville Syrjälä29490562016-01-20 18:02:50 +02003082 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003083
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003084 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003085 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003086 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003087
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003088 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003089 x += crtc_state->pipe_src_w - 1;
3090 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003091 } else if (rotation & DRM_REFLECT_X) {
3092 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303093 }
3094
Ville Syrjälä29490562016-01-20 18:02:50 +02003095 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003096
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003097 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098 intel_crtc->dspaddr_offset = linear_offset;
3099
Paulo Zanoni2db33662015-09-14 15:20:03 -03003100 intel_crtc->adjusted_x = x;
3101 intel_crtc->adjusted_y = y;
3102
Sonika Jindal48404c12014-08-22 14:06:04 +05303103 I915_WRITE(reg, dspcntr);
3104
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003105 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003106 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003107 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003108 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003109 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003111 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003112 } else {
3113 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003114 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003115 intel_crtc->dspaddr_offset);
3116 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118}
3119
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120static void i9xx_disable_primary_plane(struct drm_plane *primary,
3121 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003122{
3123 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003124 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003126 int plane = intel_crtc->plane;
3127
3128 I915_WRITE(DSPCNTR(plane), 0);
3129 if (INTEL_INFO(dev_priv)->gen >= 4)
3130 I915_WRITE(DSPSURF(plane), 0);
3131 else
3132 I915_WRITE(DSPADDR(plane), 0);
3133 POSTING_READ(DSPCNTR(plane));
3134}
3135
3136static void ironlake_update_primary_plane(struct drm_plane *primary,
3137 const struct intel_crtc_state *crtc_state,
3138 const struct intel_plane_state *plane_state)
3139{
3140 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003141 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3143 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003145 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003147 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003148 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003149 int x = plane_state->base.src.x1 >> 16;
3150 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003151
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003152 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03003153 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003154
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003156 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3157
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003158 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160 dspcntr |= DISPPLANE_8BPP;
3161 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 case DRM_FORMAT_RGB565:
3163 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_BGRX888;
3167 break;
3168 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003169 dspcntr |= DISPPLANE_RGBX888;
3170 break;
3171 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172 dspcntr |= DISPPLANE_BGRX101010;
3173 break;
3174 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003175 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176 break;
3177 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003178 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003179 }
3180
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003181 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003183
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003184 if (rotation & DRM_ROTATE_180)
3185 dspcntr |= DISPPLANE_ROTATE_180;
3186
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003187 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003188 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003189
Ville Syrjälä29490562016-01-20 18:02:50 +02003190 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003191
Daniel Vetterc2c75132012-07-05 12:17:30 +02003192 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003195 /* HSW+ does this automagically in hardware */
3196 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3197 rotation & DRM_ROTATE_180) {
3198 x += crtc_state->pipe_src_w - 1;
3199 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303200 }
3201
Ville Syrjälä29490562016-01-20 18:02:50 +02003202 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003203
Paulo Zanoni2db33662015-09-14 15:20:03 -03003204 intel_crtc->adjusted_x = x;
3205 intel_crtc->adjusted_y = y;
3206
Sonika Jindal48404c12014-08-22 14:06:04 +05303207 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003208
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003209 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003210 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003211 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003212 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003213 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003214 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3215 } else {
3216 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3217 I915_WRITE(DSPLINOFF(plane), linear_offset);
3218 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003219 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003220}
3221
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003222u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3223 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003224{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003225 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3226 return 64;
3227 } else {
3228 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003229
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003230 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003231 }
3232}
3233
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003234static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3235{
3236 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003237 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003238
3239 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3240 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3241 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242}
3243
Chandra Kondurua1b22782015-04-07 15:28:45 -07003244/*
3245 * This function detaches (aka. unbinds) unused scalers in hardware
3246 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003247static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003248{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003249 struct intel_crtc_scaler_state *scaler_state;
3250 int i;
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252 scaler_state = &intel_crtc->config->scaler_state;
3253
3254 /* loop through and disable scalers that aren't in use */
3255 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003256 if (!scaler_state->scalers[i].in_use)
3257 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003258 }
3259}
3260
Ville Syrjäläd2196772016-01-28 18:33:11 +02003261u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3262 unsigned int rotation)
3263{
3264 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3265 u32 stride = intel_fb_pitch(fb, plane, rotation);
3266
3267 /*
3268 * The stride is either expressed as a multiple of 64 bytes chunks for
3269 * linear buffers or in number of tiles for tiled buffers.
3270 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003271 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003272 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003273
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003274 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003275 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003276 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003277 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003278 }
3279
3280 return stride;
3281}
3282
Chandra Konduru6156a452015-04-27 13:48:39 -07003283u32 skl_plane_ctl_format(uint32_t pixel_format)
3284{
Chandra Konduru6156a452015-04-27 13:48:39 -07003285 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003286 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003287 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003288 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003289 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003290 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003291 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003292 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003293 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003294 /*
3295 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3296 * to be already pre-multiplied. We need to add a knob (or a different
3297 * DRM_FORMAT) for user-space to configure that.
3298 */
3299 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003300 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003307 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003310 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003312 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003318 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003320
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003322}
3323
3324u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3325{
Chandra Konduru6156a452015-04-27 13:48:39 -07003326 switch (fb_modifier) {
3327 case DRM_FORMAT_MOD_NONE:
3328 break;
3329 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003330 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003331 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003332 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003333 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003334 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003335 default:
3336 MISSING_CASE(fb_modifier);
3337 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003338
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003339 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003340}
3341
3342u32 skl_plane_ctl_rotation(unsigned int rotation)
3343{
Chandra Konduru6156a452015-04-27 13:48:39 -07003344 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003345 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003346 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303347 /*
3348 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3349 * while i915 HW rotation is clockwise, thats why this swapping.
3350 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003351 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303352 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003354 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003355 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303356 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003357 default:
3358 MISSING_CASE(rotation);
3359 }
3360
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003361 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003362}
3363
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003364static void skylake_update_primary_plane(struct drm_plane *plane,
3365 const struct intel_crtc_state *crtc_state,
3366 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003367{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003368 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003369 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3371 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003372 enum plane_id plane_id = to_intel_plane(plane)->id;
3373 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003374 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003375 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003376 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003377 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003379 int src_x = plane_state->main.x;
3380 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003381 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3382 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3383 int dst_x = plane_state->base.dst.x1;
3384 int dst_y = plane_state->base.dst.y1;
3385 int dst_w = drm_rect_width(&plane_state->base.dst);
3386 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003387
3388 plane_ctl = PLANE_CTL_ENABLE |
3389 PLANE_CTL_PIPE_GAMMA_ENABLE |
3390 PLANE_CTL_PIPE_CSC_ENABLE;
3391
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003392 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003393 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003394 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003395 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003396
Ville Syrjälä6687c902015-09-15 13:16:41 +03003397 /* Sizes are 0 based */
3398 src_w--;
3399 src_h--;
3400 dst_w--;
3401 dst_h--;
3402
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003403 intel_crtc->dspaddr_offset = surf_addr;
3404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 intel_crtc->adjusted_x = src_x;
3406 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003407
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003408 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3409 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3410 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3411 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003412
3413 if (scaler_id >= 0) {
3414 uint32_t ps_ctrl = 0;
3415
3416 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003417 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003418 crtc_state->scaler_state.scalers[scaler_id].mode;
3419 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3420 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3421 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3422 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003423 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003424 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003425 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003426 }
3427
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003428 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003429 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003430
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003431 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003432}
3433
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003434static void skylake_disable_primary_plane(struct drm_plane *primary,
3435 struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003438 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003439 enum plane_id plane_id = to_intel_plane(primary)->id;
3440 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003441
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003442 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3443 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3444 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003445}
3446
Jesse Barnes17638cd2011-06-24 12:19:23 -07003447/* Assume fb object is pinned & idle & fenced and just update base pointers */
3448static int
3449intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3450 int x, int y, enum mode_set_atomic state)
3451{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003452 /* Support for kgdboc is disabled, this needs a major rework. */
3453 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003454
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003456}
3457
Daniel Vetter5a21b662016-05-24 17:13:53 +02003458static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3459{
3460 struct intel_crtc *crtc;
3461
Chris Wilson91c8a322016-07-05 10:40:23 +01003462 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003463 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3464}
3465
Ville Syrjälä75147472014-11-24 18:28:11 +02003466static void intel_update_primary_planes(struct drm_device *dev)
3467{
Ville Syrjälä75147472014-11-24 18:28:11 +02003468 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003469
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003470 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003471 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003472 struct intel_plane_state *plane_state =
3473 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003474
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003475 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003476 plane->update_plane(&plane->base,
3477 to_intel_crtc_state(crtc->state),
3478 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003479 }
3480}
3481
Maarten Lankhorst73974892016-08-05 23:28:27 +03003482static int
3483__intel_display_resume(struct drm_device *dev,
3484 struct drm_atomic_state *state)
3485{
3486 struct drm_crtc_state *crtc_state;
3487 struct drm_crtc *crtc;
3488 int i, ret;
3489
3490 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003491 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003492
3493 if (!state)
3494 return 0;
3495
3496 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3497 /*
3498 * Force recalculation even if we restore
3499 * current state. With fast modeset this may not result
3500 * in a modeset when the state is compatible.
3501 */
3502 crtc_state->mode_changed = true;
3503 }
3504
3505 /* ignore any reset values/BIOS leftovers in the WM registers */
3506 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3507
3508 ret = drm_atomic_commit(state);
3509
3510 WARN_ON(ret == -EDEADLK);
3511 return ret;
3512}
3513
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003514static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3515{
Ville Syrjäläae981042016-08-05 23:28:30 +03003516 return intel_has_gpu_reset(dev_priv) &&
3517 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003518}
3519
Chris Wilsonc0336662016-05-06 15:40:21 +01003520void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003521{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003522 struct drm_device *dev = &dev_priv->drm;
3523 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3524 struct drm_atomic_state *state;
3525 int ret;
3526
Maarten Lankhorst73974892016-08-05 23:28:27 +03003527 /*
3528 * Need mode_config.mutex so that we don't
3529 * trample ongoing ->detect() and whatnot.
3530 */
3531 mutex_lock(&dev->mode_config.mutex);
3532 drm_modeset_acquire_init(ctx, 0);
3533 while (1) {
3534 ret = drm_modeset_lock_all_ctx(dev, ctx);
3535 if (ret != -EDEADLK)
3536 break;
3537
3538 drm_modeset_backoff(ctx);
3539 }
3540
3541 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003542 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003543 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003544 return;
3545
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003546 /*
3547 * Disabling the crtcs gracefully seems nicer. Also the
3548 * g33 docs say we should at least disable all the planes.
3549 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003550 state = drm_atomic_helper_duplicate_state(dev, ctx);
3551 if (IS_ERR(state)) {
3552 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003553 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003554 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003555 }
3556
3557 ret = drm_atomic_helper_disable_all(dev, ctx);
3558 if (ret) {
3559 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003560 drm_atomic_state_put(state);
3561 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003562 }
3563
3564 dev_priv->modeset_restore_state = state;
3565 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003566}
3567
Chris Wilsonc0336662016-05-06 15:40:21 +01003568void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003569{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003570 struct drm_device *dev = &dev_priv->drm;
3571 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3572 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3573 int ret;
3574
Daniel Vetter5a21b662016-05-24 17:13:53 +02003575 /*
3576 * Flips in the rings will be nuked by the reset,
3577 * so complete all pending flips so that user space
3578 * will get its events and not get stuck.
3579 */
3580 intel_complete_page_flips(dev_priv);
3581
Maarten Lankhorst73974892016-08-05 23:28:27 +03003582 dev_priv->modeset_restore_state = NULL;
3583
Ville Syrjälä75147472014-11-24 18:28:11 +02003584 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003585 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003586 if (!state) {
3587 /*
3588 * Flips in the rings have been nuked by the reset,
3589 * so update the base address of all primary
3590 * planes to the the last fb to make sure we're
3591 * showing the correct fb after a reset.
3592 *
3593 * FIXME: Atomic will make this obsolete since we won't schedule
3594 * CS-based flips (which might get lost in gpu resets) any more.
3595 */
3596 intel_update_primary_planes(dev);
3597 } else {
3598 ret = __intel_display_resume(dev, state);
3599 if (ret)
3600 DRM_ERROR("Restoring old state failed with %i\n", ret);
3601 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003602 } else {
3603 /*
3604 * The display has been reset as well,
3605 * so need a full re-initialization.
3606 */
3607 intel_runtime_pm_disable_interrupts(dev_priv);
3608 intel_runtime_pm_enable_interrupts(dev_priv);
3609
Imre Deak51f59202016-09-14 13:04:13 +03003610 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003611 intel_modeset_init_hw(dev);
3612
3613 spin_lock_irq(&dev_priv->irq_lock);
3614 if (dev_priv->display.hpd_irq_setup)
3615 dev_priv->display.hpd_irq_setup(dev_priv);
3616 spin_unlock_irq(&dev_priv->irq_lock);
3617
3618 ret = __intel_display_resume(dev, state);
3619 if (ret)
3620 DRM_ERROR("Restoring old state failed with %i\n", ret);
3621
3622 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003623 }
3624
Chris Wilson08536952016-10-14 13:18:18 +01003625 if (state)
3626 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003627 drm_modeset_drop_locks(ctx);
3628 drm_modeset_acquire_fini(ctx);
3629 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003630}
3631
Chris Wilson8af29b02016-09-09 14:11:47 +01003632static bool abort_flip_on_reset(struct intel_crtc *crtc)
3633{
3634 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3635
3636 if (i915_reset_in_progress(error))
3637 return true;
3638
3639 if (crtc->reset_count != i915_reset_count(error))
3640 return true;
3641
3642 return false;
3643}
3644
Chris Wilson7d5e3792014-03-04 13:15:08 +00003645static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3646{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003647 struct drm_device *dev = crtc->dev;
3648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003649 bool pending;
3650
Chris Wilson8af29b02016-09-09 14:11:47 +01003651 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003652 return false;
3653
3654 spin_lock_irq(&dev->event_lock);
3655 pending = to_intel_crtc(crtc)->flip_work != NULL;
3656 spin_unlock_irq(&dev->event_lock);
3657
3658 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003659}
3660
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003661static void intel_update_pipe_config(struct intel_crtc *crtc,
3662 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003663{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003664 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003665 struct intel_crtc_state *pipe_config =
3666 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003667
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003668 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3669 crtc->base.mode = crtc->base.state->mode;
3670
3671 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3672 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3673 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003674
3675 /*
3676 * Update pipe size and adjust fitter if needed: the reason for this is
3677 * that in compute_mode_changes we check the native mode (not the pfit
3678 * mode) to see if we can flip rather than do a full mode set. In the
3679 * fastboot case, we'll flip, but if we don't update the pipesrc and
3680 * pfit state, we'll end up with a big fb scanned out into the wrong
3681 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003682 */
3683
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003684 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003685 ((pipe_config->pipe_src_w - 1) << 16) |
3686 (pipe_config->pipe_src_h - 1));
3687
3688 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003689 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003690 skl_detach_scalers(crtc);
3691
3692 if (pipe_config->pch_pfit.enabled)
3693 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003694 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003695 if (pipe_config->pch_pfit.enabled)
3696 ironlake_pfit_enable(crtc);
3697 else if (old_crtc_state->pch_pfit.enabled)
3698 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003699 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700}
3701
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003702static void intel_fdi_normal_train(struct drm_crtc *crtc)
3703{
3704 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003705 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3707 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003708 i915_reg_t reg;
3709 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003710
3711 /* enable normal train */
3712 reg = FDI_TX_CTL(pipe);
3713 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003714 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3716 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003717 } else {
3718 temp &= ~FDI_LINK_TRAIN_NONE;
3719 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003720 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003721 I915_WRITE(reg, temp);
3722
3723 reg = FDI_RX_CTL(pipe);
3724 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003725 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003726 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3727 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3728 } else {
3729 temp &= ~FDI_LINK_TRAIN_NONE;
3730 temp |= FDI_LINK_TRAIN_NONE;
3731 }
3732 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3733
3734 /* wait one idle pattern time */
3735 POSTING_READ(reg);
3736 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003737
3738 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003739 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3741 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003742}
3743
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003744/* The FDI link training functions for ILK/Ibexpeak. */
3745static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3746{
3747 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003748 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3750 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751 i915_reg_t reg;
3752 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003753
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003754 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003755 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003756
Adam Jacksone1a44742010-06-25 15:32:14 -04003757 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3758 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 reg = FDI_RX_IMR(pipe);
3760 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003761 temp &= ~FDI_RX_SYMBOL_LOCK;
3762 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 I915_WRITE(reg, temp);
3764 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003765 udelay(150);
3766
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003768 reg = FDI_TX_CTL(pipe);
3769 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003772 temp &= ~FDI_LINK_TRAIN_NONE;
3773 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003775
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 reg = FDI_RX_CTL(pipe);
3777 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003778 temp &= ~FDI_LINK_TRAIN_NONE;
3779 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3781
3782 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003783 udelay(150);
3784
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003785 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003786 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3787 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3788 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003789
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003791 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3794
3795 if ((temp & FDI_RX_BIT_LOCK)) {
3796 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003798 break;
3799 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003801 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803
3804 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003807 temp &= ~FDI_LINK_TRAIN_NONE;
3808 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003810
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 reg = FDI_RX_CTL(pipe);
3812 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003813 temp &= ~FDI_LINK_TRAIN_NONE;
3814 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003815 I915_WRITE(reg, temp);
3816
3817 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003818 udelay(150);
3819
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003821 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3824
3825 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827 DRM_DEBUG_KMS("FDI train 2 done.\n");
3828 break;
3829 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003831 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833
3834 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003835
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003836}
3837
Akshay Joshi0206e352011-08-16 15:34:10 -04003838static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3840 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3841 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3842 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3843};
3844
3845/* The FDI link training functions for SNB/Cougarpoint. */
3846static void gen6_fdi_link_train(struct drm_crtc *crtc)
3847{
3848 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003849 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3851 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003852 i915_reg_t reg;
3853 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003854
Adam Jacksone1a44742010-06-25 15:32:14 -04003855 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3856 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 reg = FDI_RX_IMR(pipe);
3858 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003859 temp &= ~FDI_RX_SYMBOL_LOCK;
3860 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003861 I915_WRITE(reg, temp);
3862
3863 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003864 udelay(150);
3865
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 reg = FDI_TX_CTL(pipe);
3868 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003869 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003870 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1;
3873 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3874 /* SNB-B */
3875 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877
Daniel Vetterd74cf322012-10-26 10:58:13 +02003878 I915_WRITE(FDI_RX_MISC(pipe),
3879 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3880
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 reg = FDI_RX_CTL(pipe);
3882 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003883 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003884 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3885 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3886 } else {
3887 temp &= ~FDI_LINK_TRAIN_NONE;
3888 temp |= FDI_LINK_TRAIN_PATTERN_1;
3889 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3891
3892 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893 udelay(150);
3894
Akshay Joshi0206e352011-08-16 15:34:10 -04003895 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 reg = FDI_TX_CTL(pipe);
3897 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3899 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 I915_WRITE(reg, temp);
3901
3902 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003903 udelay(500);
3904
Sean Paulfa37d392012-03-02 12:53:39 -05003905 for (retry = 0; retry < 5; retry++) {
3906 reg = FDI_RX_IIR(pipe);
3907 temp = I915_READ(reg);
3908 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3909 if (temp & FDI_RX_BIT_LOCK) {
3910 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3911 DRM_DEBUG_KMS("FDI train 1 done.\n");
3912 break;
3913 }
3914 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915 }
Sean Paulfa37d392012-03-02 12:53:39 -05003916 if (retry < 5)
3917 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 }
3919 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921
3922 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 reg = FDI_TX_CTL(pipe);
3924 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003925 temp &= ~FDI_LINK_TRAIN_NONE;
3926 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003927 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003928 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3929 /* SNB-B */
3930 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3931 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 reg = FDI_RX_CTL(pipe);
3935 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003936 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3938 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3939 } else {
3940 temp &= ~FDI_LINK_TRAIN_NONE;
3941 temp |= FDI_LINK_TRAIN_PATTERN_2;
3942 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 I915_WRITE(reg, temp);
3944
3945 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 udelay(150);
3947
Akshay Joshi0206e352011-08-16 15:34:10 -04003948 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 reg = FDI_TX_CTL(pipe);
3950 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3952 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 I915_WRITE(reg, temp);
3954
3955 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003956 udelay(500);
3957
Sean Paulfa37d392012-03-02 12:53:39 -05003958 for (retry = 0; retry < 5; retry++) {
3959 reg = FDI_RX_IIR(pipe);
3960 temp = I915_READ(reg);
3961 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3962 if (temp & FDI_RX_SYMBOL_LOCK) {
3963 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3964 DRM_DEBUG_KMS("FDI train 2 done.\n");
3965 break;
3966 }
3967 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 }
Sean Paulfa37d392012-03-02 12:53:39 -05003969 if (retry < 5)
3970 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971 }
3972 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974
3975 DRM_DEBUG_KMS("FDI train done.\n");
3976}
3977
Jesse Barnes357555c2011-04-28 15:09:55 -07003978/* Manual link training for Ivy Bridge A0 parts */
3979static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3980{
3981 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003982 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3984 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003985 i915_reg_t reg;
3986 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003987
3988 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3989 for train result */
3990 reg = FDI_RX_IMR(pipe);
3991 temp = I915_READ(reg);
3992 temp &= ~FDI_RX_SYMBOL_LOCK;
3993 temp &= ~FDI_RX_BIT_LOCK;
3994 I915_WRITE(reg, temp);
3995
3996 POSTING_READ(reg);
3997 udelay(150);
3998
Daniel Vetter01a415f2012-10-27 15:58:40 +02003999 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4000 I915_READ(FDI_RX_IIR(pipe)));
4001
Jesse Barnes139ccd32013-08-19 11:04:55 -07004002 /* Try each vswing and preemphasis setting twice before moving on */
4003 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4004 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004005 reg = FDI_TX_CTL(pipe);
4006 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004007 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4008 temp &= ~FDI_TX_ENABLE;
4009 I915_WRITE(reg, temp);
4010
4011 reg = FDI_RX_CTL(pipe);
4012 temp = I915_READ(reg);
4013 temp &= ~FDI_LINK_TRAIN_AUTO;
4014 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4015 temp &= ~FDI_RX_ENABLE;
4016 I915_WRITE(reg, temp);
4017
4018 /* enable CPU FDI TX and PCH FDI RX */
4019 reg = FDI_TX_CTL(pipe);
4020 temp = I915_READ(reg);
4021 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004022 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004023 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004024 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004025 temp |= snb_b_fdi_train_param[j/2];
4026 temp |= FDI_COMPOSITE_SYNC;
4027 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4028
4029 I915_WRITE(FDI_RX_MISC(pipe),
4030 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4031
4032 reg = FDI_RX_CTL(pipe);
4033 temp = I915_READ(reg);
4034 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4035 temp |= FDI_COMPOSITE_SYNC;
4036 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4037
4038 POSTING_READ(reg);
4039 udelay(1); /* should be 0.5us */
4040
4041 for (i = 0; i < 4; i++) {
4042 reg = FDI_RX_IIR(pipe);
4043 temp = I915_READ(reg);
4044 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4045
4046 if (temp & FDI_RX_BIT_LOCK ||
4047 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4048 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4049 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4050 i);
4051 break;
4052 }
4053 udelay(1); /* should be 0.5us */
4054 }
4055 if (i == 4) {
4056 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4057 continue;
4058 }
4059
4060 /* Train 2 */
4061 reg = FDI_TX_CTL(pipe);
4062 temp = I915_READ(reg);
4063 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4064 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4065 I915_WRITE(reg, temp);
4066
4067 reg = FDI_RX_CTL(pipe);
4068 temp = I915_READ(reg);
4069 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4070 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004071 I915_WRITE(reg, temp);
4072
4073 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004074 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004075
Jesse Barnes139ccd32013-08-19 11:04:55 -07004076 for (i = 0; i < 4; i++) {
4077 reg = FDI_RX_IIR(pipe);
4078 temp = I915_READ(reg);
4079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004080
Jesse Barnes139ccd32013-08-19 11:04:55 -07004081 if (temp & FDI_RX_SYMBOL_LOCK ||
4082 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4083 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4084 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4085 i);
4086 goto train_done;
4087 }
4088 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004089 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004090 if (i == 4)
4091 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004092 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004093
Jesse Barnes139ccd32013-08-19 11:04:55 -07004094train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004095 DRM_DEBUG_KMS("FDI train done.\n");
4096}
4097
Daniel Vetter88cefb62012-08-12 19:27:14 +02004098static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004099{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004100 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004101 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004102 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004103 i915_reg_t reg;
4104 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004105
Jesse Barnes0e23b992010-09-10 11:10:00 -07004106 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004107 reg = FDI_RX_CTL(pipe);
4108 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004109 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004110 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004111 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004112 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4113
4114 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004115 udelay(200);
4116
4117 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 temp = I915_READ(reg);
4119 I915_WRITE(reg, temp | FDI_PCDCLK);
4120
4121 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004122 udelay(200);
4123
Paulo Zanoni20749732012-11-23 15:30:38 -02004124 /* Enable CPU FDI TX PLL, always on for Ironlake */
4125 reg = FDI_TX_CTL(pipe);
4126 temp = I915_READ(reg);
4127 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4128 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004129
Paulo Zanoni20749732012-11-23 15:30:38 -02004130 POSTING_READ(reg);
4131 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004132 }
4133}
4134
Daniel Vetter88cefb62012-08-12 19:27:14 +02004135static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4136{
4137 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004138 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004139 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004140 i915_reg_t reg;
4141 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004142
4143 /* Switch from PCDclk to Rawclk */
4144 reg = FDI_RX_CTL(pipe);
4145 temp = I915_READ(reg);
4146 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4147
4148 /* Disable CPU FDI TX PLL */
4149 reg = FDI_TX_CTL(pipe);
4150 temp = I915_READ(reg);
4151 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4152
4153 POSTING_READ(reg);
4154 udelay(100);
4155
4156 reg = FDI_RX_CTL(pipe);
4157 temp = I915_READ(reg);
4158 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4159
4160 /* Wait for the clocks to turn off. */
4161 POSTING_READ(reg);
4162 udelay(100);
4163}
4164
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004165static void ironlake_fdi_disable(struct drm_crtc *crtc)
4166{
4167 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004168 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4170 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004171 i915_reg_t reg;
4172 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004173
4174 /* disable CPU FDI tx and PCH FDI rx */
4175 reg = FDI_TX_CTL(pipe);
4176 temp = I915_READ(reg);
4177 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4178 POSTING_READ(reg);
4179
4180 reg = FDI_RX_CTL(pipe);
4181 temp = I915_READ(reg);
4182 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004183 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004184 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4185
4186 POSTING_READ(reg);
4187 udelay(100);
4188
4189 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004190 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004191 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004192
4193 /* still set train pattern 1 */
4194 reg = FDI_TX_CTL(pipe);
4195 temp = I915_READ(reg);
4196 temp &= ~FDI_LINK_TRAIN_NONE;
4197 temp |= FDI_LINK_TRAIN_PATTERN_1;
4198 I915_WRITE(reg, temp);
4199
4200 reg = FDI_RX_CTL(pipe);
4201 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004202 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004203 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4204 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4205 } else {
4206 temp &= ~FDI_LINK_TRAIN_NONE;
4207 temp |= FDI_LINK_TRAIN_PATTERN_1;
4208 }
4209 /* BPC in FDI rx is consistent with that in PIPECONF */
4210 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004211 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004212 I915_WRITE(reg, temp);
4213
4214 POSTING_READ(reg);
4215 udelay(100);
4216}
4217
Chris Wilson49d73912016-11-29 09:50:08 +00004218bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004219{
4220 struct intel_crtc *crtc;
4221
4222 /* Note that we don't need to be called with mode_config.lock here
4223 * as our list of CRTC objects is static for the lifetime of the
4224 * device and so cannot disappear as we iterate. Similarly, we can
4225 * happily treat the predicates as racy, atomic checks as userspace
4226 * cannot claim and pin a new fb without at least acquring the
4227 * struct_mutex and so serialising with us.
4228 */
Chris Wilson49d73912016-11-29 09:50:08 +00004229 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004230 if (atomic_read(&crtc->unpin_work_count) == 0)
4231 continue;
4232
Daniel Vetter5a21b662016-05-24 17:13:53 +02004233 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004234 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004235
4236 return true;
4237 }
4238
4239 return false;
4240}
4241
Daniel Vetter5a21b662016-05-24 17:13:53 +02004242static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004243{
4244 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004245 struct intel_flip_work *work = intel_crtc->flip_work;
4246
4247 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004248
4249 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004250 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004251
4252 drm_crtc_vblank_put(&intel_crtc->base);
4253
Daniel Vetter5a21b662016-05-24 17:13:53 +02004254 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02004255 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004256
4257 trace_i915_flip_complete(intel_crtc->plane,
4258 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004259}
4260
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004261static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004262{
Chris Wilson0f911282012-04-17 10:05:38 +01004263 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004264 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004265 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004266
Daniel Vetter2c10d572012-12-20 21:24:07 +01004267 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004268
4269 ret = wait_event_interruptible_timeout(
4270 dev_priv->pending_flip_queue,
4271 !intel_crtc_has_pending_flip(crtc),
4272 60*HZ);
4273
4274 if (ret < 0)
4275 return ret;
4276
Daniel Vetter5a21b662016-05-24 17:13:53 +02004277 if (ret == 0) {
4278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4279 struct intel_flip_work *work;
4280
4281 spin_lock_irq(&dev->event_lock);
4282 work = intel_crtc->flip_work;
4283 if (work && !is_mmio_work(work)) {
4284 WARN_ONCE(1, "Removing stuck page flip\n");
4285 page_flip_completed(intel_crtc);
4286 }
4287 spin_unlock_irq(&dev->event_lock);
4288 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004289
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004290 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004291}
4292
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004293void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004294{
4295 u32 temp;
4296
4297 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4298
4299 mutex_lock(&dev_priv->sb_lock);
4300
4301 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4302 temp |= SBI_SSCCTL_DISABLE;
4303 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4304
4305 mutex_unlock(&dev_priv->sb_lock);
4306}
4307
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004308/* Program iCLKIP clock to the desired frequency */
4309static void lpt_program_iclkip(struct drm_crtc *crtc)
4310{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004311 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004312 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004313 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4314 u32 temp;
4315
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004316 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004317
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004318 /* The iCLK virtual clock root frequency is in MHz,
4319 * but the adjusted_mode->crtc_clock in in KHz. To get the
4320 * divisors, it is necessary to divide one by another, so we
4321 * convert the virtual clock precision to KHz here for higher
4322 * precision.
4323 */
4324 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004325 u32 iclk_virtual_root_freq = 172800 * 1000;
4326 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004327 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004329 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4330 clock << auxdiv);
4331 divsel = (desired_divisor / iclk_pi_range) - 2;
4332 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004334 /*
4335 * Near 20MHz is a corner case which is
4336 * out of range for the 7-bit divisor
4337 */
4338 if (divsel <= 0x7f)
4339 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004340 }
4341
4342 /* This should not happen with any sane values */
4343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4347
4348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004349 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350 auxdiv,
4351 divsel,
4352 phasedir,
4353 phaseinc);
4354
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004355 mutex_lock(&dev_priv->sb_lock);
4356
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004357 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004358 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004359 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4360 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4361 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4362 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4363 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4364 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004365 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004366
4367 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004368 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004369 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4370 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004371 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004372
4373 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004374 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004375 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004376 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004377
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004378 mutex_unlock(&dev_priv->sb_lock);
4379
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380 /* Wait for initialization time */
4381 udelay(24);
4382
4383 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4384}
4385
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004386int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4387{
4388 u32 divsel, phaseinc, auxdiv;
4389 u32 iclk_virtual_root_freq = 172800 * 1000;
4390 u32 iclk_pi_range = 64;
4391 u32 desired_divisor;
4392 u32 temp;
4393
4394 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4395 return 0;
4396
4397 mutex_lock(&dev_priv->sb_lock);
4398
4399 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4400 if (temp & SBI_SSCCTL_DISABLE) {
4401 mutex_unlock(&dev_priv->sb_lock);
4402 return 0;
4403 }
4404
4405 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4406 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4407 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4408 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4409 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4410
4411 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4412 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4413 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4414
4415 mutex_unlock(&dev_priv->sb_lock);
4416
4417 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4418
4419 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4420 desired_divisor << auxdiv);
4421}
4422
Daniel Vetter275f01b22013-05-03 11:49:47 +02004423static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4424 enum pipe pch_transcoder)
4425{
4426 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004427 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004428 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004429
4430 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4431 I915_READ(HTOTAL(cpu_transcoder)));
4432 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4433 I915_READ(HBLANK(cpu_transcoder)));
4434 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4435 I915_READ(HSYNC(cpu_transcoder)));
4436
4437 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4438 I915_READ(VTOTAL(cpu_transcoder)));
4439 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4440 I915_READ(VBLANK(cpu_transcoder)));
4441 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4442 I915_READ(VSYNC(cpu_transcoder)));
4443 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4444 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4445}
4446
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004447static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004448{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004449 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004450 uint32_t temp;
4451
4452 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004453 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004454 return;
4455
4456 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4457 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4458
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004459 temp &= ~FDI_BC_BIFURCATION_SELECT;
4460 if (enable)
4461 temp |= FDI_BC_BIFURCATION_SELECT;
4462
4463 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004464 I915_WRITE(SOUTH_CHICKEN1, temp);
4465 POSTING_READ(SOUTH_CHICKEN1);
4466}
4467
4468static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4469{
4470 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004471
4472 switch (intel_crtc->pipe) {
4473 case PIPE_A:
4474 break;
4475 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004476 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004477 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004478 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004479 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004480
4481 break;
4482 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004483 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004484
4485 break;
4486 default:
4487 BUG();
4488 }
4489}
4490
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004491/* Return which DP Port should be selected for Transcoder DP control */
4492static enum port
4493intel_trans_dp_port_sel(struct drm_crtc *crtc)
4494{
4495 struct drm_device *dev = crtc->dev;
4496 struct intel_encoder *encoder;
4497
4498 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004499 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004500 encoder->type == INTEL_OUTPUT_EDP)
4501 return enc_to_dig_port(&encoder->base)->port;
4502 }
4503
4504 return -1;
4505}
4506
Jesse Barnesf67a5592011-01-05 10:31:48 -08004507/*
4508 * Enable PCH resources required for PCH ports:
4509 * - PCH PLLs
4510 * - FDI training & RX/TX
4511 * - update transcoder timings
4512 * - DP transcoding bits
4513 * - transcoder
4514 */
4515static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004516{
4517 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004518 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4520 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004521 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004522
Daniel Vetterab9412b2013-05-03 11:49:46 +02004523 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004524
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004525 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004526 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4527
Daniel Vettercd986ab2012-10-26 10:58:12 +02004528 /* Write the TU size bits before fdi link training, so that error
4529 * detection works. */
4530 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4531 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4532
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004533 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004534 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004535
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004536 /* We need to program the right clock selection before writing the pixel
4537 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004538 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004539 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004540
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004541 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004542 temp |= TRANS_DPLL_ENABLE(pipe);
4543 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004544 if (intel_crtc->config->shared_dpll ==
4545 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004546 temp |= sel;
4547 else
4548 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004549 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004550 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004551
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004552 /* XXX: pch pll's can be enabled any time before we enable the PCH
4553 * transcoder, and we actually should do this to not upset any PCH
4554 * transcoder that already use the clock when we share it.
4555 *
4556 * Note that enable_shared_dpll tries to do the right thing, but
4557 * get_shared_dpll unconditionally resets the pll - we need that to have
4558 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004559 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004560
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004561 /* set transcoder timing, panel must allow it */
4562 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004563 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004565 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004566
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004568 if (HAS_PCH_CPT(dev_priv) &&
4569 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004570 const struct drm_display_mode *adjusted_mode =
4571 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004572 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004573 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 temp = I915_READ(reg);
4575 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004576 TRANS_DP_SYNC_MASK |
4577 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004578 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004579 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004580
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004581 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004582 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004583 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004584 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585
4586 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004587 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004588 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004589 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004590 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004591 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004592 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004593 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004594 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004595 break;
4596 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004597 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004598 }
4599
Chris Wilson5eddb702010-09-11 13:48:45 +01004600 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004601 }
4602
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004603 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004604}
4605
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004606static void lpt_pch_enable(struct drm_crtc *crtc)
4607{
4608 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004609 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004611 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004612
Daniel Vetterab9412b2013-05-03 11:49:46 +02004613 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004614
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004615 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004616
Paulo Zanoni0540e482012-10-31 18:12:40 -02004617 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004618 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004619
Paulo Zanoni937bb612012-10-31 18:12:47 -02004620 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004621}
4622
Daniel Vettera1520312013-05-03 11:49:50 +02004623static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004624{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004625 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004626 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004627 u32 temp;
4628
4629 temp = I915_READ(dslreg);
4630 udelay(500);
4631 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004632 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004633 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004634 }
4635}
4636
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004637static int
4638skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4639 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4640 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004641{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004642 struct intel_crtc_scaler_state *scaler_state =
4643 &crtc_state->scaler_state;
4644 struct intel_crtc *intel_crtc =
4645 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004646 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004647
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004648 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004649 (src_h != dst_w || src_w != dst_h):
4650 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004651
4652 /*
4653 * if plane is being disabled or scaler is no more required or force detach
4654 * - free scaler binded to this plane/crtc
4655 * - in order to do this, update crtc->scaler_usage
4656 *
4657 * Here scaler state in crtc_state is set free so that
4658 * scaler can be assigned to other user. Actual register
4659 * update to free the scaler is done in plane/panel-fit programming.
4660 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4661 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004663 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004664 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665 scaler_state->scalers[*scaler_id].in_use = 0;
4666
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004667 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4668 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4669 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004670 scaler_state->scaler_users);
4671 *scaler_id = -1;
4672 }
4673 return 0;
4674 }
4675
4676 /* range checks */
4677 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4678 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4679
4680 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4681 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004685 return -EINVAL;
4686 }
4687
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 /* mark this plane as a scaler user in crtc_state */
4689 scaler_state->scaler_users |= (1 << scaler_user);
4690 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4691 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4692 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4693 scaler_state->scaler_users);
4694
4695 return 0;
4696}
4697
4698/**
4699 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4700 *
4701 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 *
4703 * Return
4704 * 0 - scaler_usage updated successfully
4705 * error - requested scaling cannot be supported or other error condition
4706 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004707int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004709 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004710
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004711 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004712 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004713 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004714 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004715}
4716
4717/**
4718 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4719 *
4720 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721 * @plane_state: atomic plane state to update
4722 *
4723 * Return
4724 * 0 - scaler_usage updated successfully
4725 * error - requested scaling cannot be supported or other error condition
4726 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004727static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4728 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729{
4730
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004731 struct intel_plane *intel_plane =
4732 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004733 struct drm_framebuffer *fb = plane_state->base.fb;
4734 int ret;
4735
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004736 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004737
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 ret = skl_update_scaler(crtc_state, force_detach,
4739 drm_plane_index(&intel_plane->base),
4740 &plane_state->scaler_id,
4741 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004742 drm_rect_width(&plane_state->base.src) >> 16,
4743 drm_rect_height(&plane_state->base.src) >> 16,
4744 drm_rect_width(&plane_state->base.dst),
4745 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004746
4747 if (ret || plane_state->scaler_id < 0)
4748 return ret;
4749
Chandra Kondurua1b22782015-04-07 15:28:45 -07004750 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004751 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004752 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4753 intel_plane->base.base.id,
4754 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004755 return -EINVAL;
4756 }
4757
4758 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004759 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760 case DRM_FORMAT_RGB565:
4761 case DRM_FORMAT_XBGR8888:
4762 case DRM_FORMAT_XRGB8888:
4763 case DRM_FORMAT_ABGR8888:
4764 case DRM_FORMAT_ARGB8888:
4765 case DRM_FORMAT_XRGB2101010:
4766 case DRM_FORMAT_XBGR2101010:
4767 case DRM_FORMAT_YUYV:
4768 case DRM_FORMAT_YVYU:
4769 case DRM_FORMAT_UYVY:
4770 case DRM_FORMAT_VYUY:
4771 break;
4772 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004773 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4774 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004775 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004776 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004777 }
4778
Chandra Kondurua1b22782015-04-07 15:28:45 -07004779 return 0;
4780}
4781
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004782static void skylake_scaler_disable(struct intel_crtc *crtc)
4783{
4784 int i;
4785
4786 for (i = 0; i < crtc->num_scalers; i++)
4787 skl_detach_scaler(crtc, i);
4788}
4789
4790static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004791{
4792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004793 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004794 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004795 struct intel_crtc_scaler_state *scaler_state =
4796 &crtc->config->scaler_state;
4797
4798 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004801 int id;
4802
4803 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4804 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4805 return;
4806 }
4807
4808 id = scaler_state->scaler_id;
4809 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4810 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4811 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4812 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4813
4814 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004815 }
4816}
4817
Jesse Barnesb074cec2013-04-25 12:55:02 -07004818static void ironlake_pfit_enable(struct intel_crtc *crtc)
4819{
4820 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004821 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004822 int pipe = crtc->pipe;
4823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004824 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004825 /* Force use of hard-coded filter coefficients
4826 * as some pre-programmed values are broken,
4827 * e.g. x201.
4828 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004829 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004830 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4831 PF_PIPE_SEL_IVB(pipe));
4832 else
4833 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004834 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4835 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004836 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004837}
4838
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004839void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004840{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004841 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004842 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004844 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004845 return;
4846
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004847 /*
4848 * We can only enable IPS after we enable a plane and wait for a vblank
4849 * This function is called from post_plane_update, which is run after
4850 * a vblank wait.
4851 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004852
Paulo Zanonid77e4532013-09-24 13:52:55 -03004853 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004854 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004855 mutex_lock(&dev_priv->rps.hw_lock);
4856 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4857 mutex_unlock(&dev_priv->rps.hw_lock);
4858 /* Quoting Art Runyan: "its not safe to expect any particular
4859 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004860 * mailbox." Moreover, the mailbox may return a bogus state,
4861 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004862 */
4863 } else {
4864 I915_WRITE(IPS_CTL, IPS_ENABLE);
4865 /* The bit only becomes 1 in the next vblank, so this wait here
4866 * is essentially intel_wait_for_vblank. If we don't have this
4867 * and don't wait for vblanks until the end of crtc_enable, then
4868 * the HW state readout code will complain that the expected
4869 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004870 if (intel_wait_for_register(dev_priv,
4871 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4872 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004873 DRM_ERROR("Timed out waiting for IPS enable\n");
4874 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004875}
4876
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004877void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004878{
4879 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004880 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004881
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004882 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004883 return;
4884
4885 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004886 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004887 mutex_lock(&dev_priv->rps.hw_lock);
4888 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4889 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004890 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004891 if (intel_wait_for_register(dev_priv,
4892 IPS_CTL, IPS_ENABLE, 0,
4893 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004894 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004895 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004896 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004897 POSTING_READ(IPS_CTL);
4898 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004899
4900 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004901 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004902}
4903
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004904static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004905{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004906 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004907 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004908 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004909
4910 mutex_lock(&dev->struct_mutex);
4911 dev_priv->mm.interruptible = false;
4912 (void) intel_overlay_switch_off(intel_crtc->overlay);
4913 dev_priv->mm.interruptible = true;
4914 mutex_unlock(&dev->struct_mutex);
4915 }
4916
4917 /* Let userspace switch the overlay on again. In most cases userspace
4918 * has to recompute where to put it anyway.
4919 */
4920}
4921
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004922/**
4923 * intel_post_enable_primary - Perform operations after enabling primary plane
4924 * @crtc: the CRTC whose primary plane was just enabled
4925 *
4926 * Performs potentially sleeping operations that must be done after the primary
4927 * plane is enabled, such as updating FBC and IPS. Note that this may be
4928 * called due to an explicit primary plane update, or due to an implicit
4929 * re-enable that is caused when a sprite plane is updated to no longer
4930 * completely hide the primary plane.
4931 */
4932static void
4933intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004934{
4935 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004936 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4938 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004939
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004940 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004941 * FIXME IPS should be fine as long as one plane is
4942 * enabled, but in practice it seems to have problems
4943 * when going from primary only to sprite only and vice
4944 * versa.
4945 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004946 hsw_enable_ips(intel_crtc);
4947
Daniel Vetterf99d7062014-06-19 16:01:59 +02004948 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004949 * Gen2 reports pipe underruns whenever all planes are disabled.
4950 * So don't enable underrun reporting before at least some planes
4951 * are enabled.
4952 * FIXME: Need to fix the logic to work when we turn off all planes
4953 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004954 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004955 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4957
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004958 /* Underruns don't always raise interrupts, so check manually. */
4959 intel_check_cpu_fifo_underruns(dev_priv);
4960 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004961}
4962
Ville Syrjälä2622a082016-03-09 19:07:26 +02004963/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004964static void
4965intel_pre_disable_primary(struct drm_crtc *crtc)
4966{
4967 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004968 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4970 int pipe = intel_crtc->pipe;
4971
4972 /*
4973 * Gen2 reports pipe underruns whenever all planes are disabled.
4974 * So diasble underrun reporting before all the planes get disabled.
4975 * FIXME: Need to fix the logic to work when we turn off all planes
4976 * but leave the pipe running.
4977 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004978 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004979 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4980
4981 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004982 * FIXME IPS should be fine as long as one plane is
4983 * enabled, but in practice it seems to have problems
4984 * when going from primary only to sprite only and vice
4985 * versa.
4986 */
4987 hsw_disable_ips(intel_crtc);
4988}
4989
4990/* FIXME get rid of this and use pre_plane_update */
4991static void
4992intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4993{
4994 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004995 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4997 int pipe = intel_crtc->pipe;
4998
4999 intel_pre_disable_primary(crtc);
5000
5001 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005002 * Vblank time updates from the shadow to live plane control register
5003 * are blocked if the memory self-refresh mode is active at that
5004 * moment. So to make sure the plane gets truly disabled, disable
5005 * first the self-refresh mode. The self-refresh enable bit in turn
5006 * will be checked/applied by the HW only at the next frame start
5007 * event which is after the vblank start event, so we need to have a
5008 * wait-for-vblank between disabling the plane and the pipe.
5009 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005010 if (HAS_GMCH_DISPLAY(dev_priv) &&
5011 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005012 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005013}
5014
Daniel Vetter5a21b662016-05-24 17:13:53 +02005015static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5016{
5017 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5018 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5019 struct intel_crtc_state *pipe_config =
5020 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005021 struct drm_plane *primary = crtc->base.primary;
5022 struct drm_plane_state *old_pri_state =
5023 drm_atomic_get_existing_plane_state(old_state, primary);
5024
Chris Wilson5748b6a2016-08-04 16:32:38 +01005025 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005026
5027 crtc->wm.cxsr_allowed = true;
5028
5029 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005030 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005031
5032 if (old_pri_state) {
5033 struct intel_plane_state *primary_state =
5034 to_intel_plane_state(primary->state);
5035 struct intel_plane_state *old_primary_state =
5036 to_intel_plane_state(old_pri_state);
5037
5038 intel_fbc_post_update(crtc);
5039
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005040 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005041 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005042 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005043 intel_post_enable_primary(&crtc->base);
5044 }
5045}
5046
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005047static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005048{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005049 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005050 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005051 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005052 struct intel_crtc_state *pipe_config =
5053 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005054 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5055 struct drm_plane *primary = crtc->base.primary;
5056 struct drm_plane_state *old_pri_state =
5057 drm_atomic_get_existing_plane_state(old_state, primary);
5058 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005059 struct intel_atomic_state *old_intel_state =
5060 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005061
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005062 if (old_pri_state) {
5063 struct intel_plane_state *primary_state =
5064 to_intel_plane_state(primary->state);
5065 struct intel_plane_state *old_primary_state =
5066 to_intel_plane_state(old_pri_state);
5067
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005068 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005069
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005070 if (old_primary_state->base.visible &&
5071 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005072 intel_pre_disable_primary(&crtc->base);
5073 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005074
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005075 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005076 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005077
Ville Syrjälä2622a082016-03-09 19:07:26 +02005078 /*
5079 * Vblank time updates from the shadow to live plane control register
5080 * are blocked if the memory self-refresh mode is active at that
5081 * moment. So to make sure the plane gets truly disabled, disable
5082 * first the self-refresh mode. The self-refresh enable bit in turn
5083 * will be checked/applied by the HW only at the next frame start
5084 * event which is after the vblank start event, so we need to have a
5085 * wait-for-vblank between disabling the plane and the pipe.
5086 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005087 if (old_crtc_state->base.active &&
5088 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005089 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005090 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005091
Matt Ropered4a6a72016-02-23 17:20:13 -08005092 /*
5093 * IVB workaround: must disable low power watermarks for at least
5094 * one frame before enabling scaling. LP watermarks can be re-enabled
5095 * when scaling is disabled.
5096 *
5097 * WaCxSRDisabledForSpriteScaling:ivb
5098 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005099 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005100 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005101
5102 /*
5103 * If we're doing a modeset, we're done. No need to do any pre-vblank
5104 * watermark programming here.
5105 */
5106 if (needs_modeset(&pipe_config->base))
5107 return;
5108
5109 /*
5110 * For platforms that support atomic watermarks, program the
5111 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5112 * will be the intermediate values that are safe for both pre- and
5113 * post- vblank; when vblank happens, the 'active' values will be set
5114 * to the final 'target' values and we'll do this again to get the
5115 * optimal watermarks. For gen9+ platforms, the values we program here
5116 * will be the final target values which will get automatically latched
5117 * at vblank time; no further programming will be necessary.
5118 *
5119 * If a platform hasn't been transitioned to atomic watermarks yet,
5120 * we'll continue to update watermarks the old way, if flags tell
5121 * us to.
5122 */
5123 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005124 dev_priv->display.initial_watermarks(old_intel_state,
5125 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005126 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005127 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005128}
5129
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005130static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005131{
5132 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005134 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005135 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005136
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005137 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005138
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005139 drm_for_each_plane_mask(p, dev, plane_mask)
5140 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005141
Daniel Vetterf99d7062014-06-19 16:01:59 +02005142 /*
5143 * FIXME: Once we grow proper nuclear flip support out of this we need
5144 * to compute the mask of flip planes precisely. For the time being
5145 * consider this a flip to a NULL plane.
5146 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005147 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005148}
5149
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005150static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005151 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005152 struct drm_atomic_state *old_state)
5153{
5154 struct drm_connector_state *old_conn_state;
5155 struct drm_connector *conn;
5156 int i;
5157
5158 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5159 struct drm_connector_state *conn_state = conn->state;
5160 struct intel_encoder *encoder =
5161 to_intel_encoder(conn_state->best_encoder);
5162
5163 if (conn_state->crtc != crtc)
5164 continue;
5165
5166 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005167 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005168 }
5169}
5170
5171static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005172 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005173 struct drm_atomic_state *old_state)
5174{
5175 struct drm_connector_state *old_conn_state;
5176 struct drm_connector *conn;
5177 int i;
5178
5179 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5180 struct drm_connector_state *conn_state = conn->state;
5181 struct intel_encoder *encoder =
5182 to_intel_encoder(conn_state->best_encoder);
5183
5184 if (conn_state->crtc != crtc)
5185 continue;
5186
5187 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005188 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 }
5190}
5191
5192static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005193 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005194 struct drm_atomic_state *old_state)
5195{
5196 struct drm_connector_state *old_conn_state;
5197 struct drm_connector *conn;
5198 int i;
5199
5200 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5201 struct drm_connector_state *conn_state = conn->state;
5202 struct intel_encoder *encoder =
5203 to_intel_encoder(conn_state->best_encoder);
5204
5205 if (conn_state->crtc != crtc)
5206 continue;
5207
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 intel_opregion_notify_encoder(encoder, true);
5210 }
5211}
5212
5213static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005214 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005215 struct drm_atomic_state *old_state)
5216{
5217 struct drm_connector_state *old_conn_state;
5218 struct drm_connector *conn;
5219 int i;
5220
5221 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5222 struct intel_encoder *encoder =
5223 to_intel_encoder(old_conn_state->best_encoder);
5224
5225 if (old_conn_state->crtc != crtc)
5226 continue;
5227
5228 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005229 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005230 }
5231}
5232
5233static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005234 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005235 struct drm_atomic_state *old_state)
5236{
5237 struct drm_connector_state *old_conn_state;
5238 struct drm_connector *conn;
5239 int i;
5240
5241 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5242 struct intel_encoder *encoder =
5243 to_intel_encoder(old_conn_state->best_encoder);
5244
5245 if (old_conn_state->crtc != crtc)
5246 continue;
5247
5248 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005249 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005250 }
5251}
5252
5253static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005254 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005255 struct drm_atomic_state *old_state)
5256{
5257 struct drm_connector_state *old_conn_state;
5258 struct drm_connector *conn;
5259 int i;
5260
5261 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5262 struct intel_encoder *encoder =
5263 to_intel_encoder(old_conn_state->best_encoder);
5264
5265 if (old_conn_state->crtc != crtc)
5266 continue;
5267
5268 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005269 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005270 }
5271}
5272
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005273static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5274 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005275{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005276 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005277 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005278 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5280 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005281 struct intel_atomic_state *old_intel_state =
5282 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005283
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005284 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005285 return;
5286
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005287 /*
5288 * Sometimes spurious CPU pipe underruns happen during FDI
5289 * training, at least with VGA+HDMI cloning. Suppress them.
5290 *
5291 * On ILK we get an occasional spurious CPU pipe underruns
5292 * between eDP port A enable and vdd enable. Also PCH port
5293 * enable seems to result in the occasional CPU pipe underrun.
5294 *
5295 * Spurious PCH underruns also occur during PCH enabling.
5296 */
5297 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5298 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005299 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005300 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5301
5302 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005303 intel_prepare_shared_dpll(intel_crtc);
5304
Ville Syrjälä37a56502016-06-22 21:57:04 +03005305 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305306 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005307
5308 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005309 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005310
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005311 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005312 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005313 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005314 }
5315
5316 ironlake_set_pipeconf(crtc);
5317
Jesse Barnesf67a5592011-01-05 10:31:48 -08005318 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005319
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005320 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005321
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005322 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005323 /* Note: FDI PLL enabling _must_ be done before we enable the
5324 * cpu pipes, hence this is separate from all the other fdi/pch
5325 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005326 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005327 } else {
5328 assert_fdi_tx_disabled(dev_priv, pipe);
5329 assert_fdi_rx_disabled(dev_priv, pipe);
5330 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005331
Jesse Barnesb074cec2013-04-25 12:55:02 -07005332 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005333
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005334 /*
5335 * On ILK+ LUT must be loaded before the pipe is running but with
5336 * clocks enabled
5337 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005338 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005339
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005340 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005341 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005342 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005343
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005344 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005345 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005346
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005347 assert_vblank_disabled(crtc);
5348 drm_crtc_vblank_on(crtc);
5349
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005350 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005351
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005352 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005353 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005354
5355 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5356 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005357 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005358 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005359 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005360}
5361
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005362/* IPS only exists on ULT machines and is tied to pipe A. */
5363static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5364{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005365 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005366}
5367
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005368static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5369 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005370{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005371 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005372 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005374 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005375 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005376 struct intel_atomic_state *old_intel_state =
5377 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005378
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005379 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005380 return;
5381
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005382 if (intel_crtc->config->has_pch_encoder)
5383 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5384 false);
5385
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005386 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005387
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005388 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005389 intel_enable_shared_dpll(intel_crtc);
5390
Ville Syrjälä37a56502016-06-22 21:57:04 +03005391 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305392 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005393
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005394 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005395 intel_set_pipe_timings(intel_crtc);
5396
Jani Nikulabc58be62016-03-18 17:05:39 +02005397 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005398
Jani Nikula4d1de972016-03-18 17:05:42 +02005399 if (cpu_transcoder != TRANSCODER_EDP &&
5400 !transcoder_is_dsi(cpu_transcoder)) {
5401 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005402 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005403 }
5404
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005405 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005406 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005407 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005408 }
5409
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005410 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005411 haswell_set_pipeconf(crtc);
5412
Jani Nikula391bf042016-03-18 17:05:40 +02005413 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005414
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005415 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005416
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005417 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005418
Daniel Vetter6b698512015-11-28 11:05:39 +01005419 if (intel_crtc->config->has_pch_encoder)
5420 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5421 else
5422 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5423
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005424 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005425
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005426 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005427 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005428
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005429 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305430 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005431
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005432 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005433 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005434 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005435 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005436
5437 /*
5438 * On ILK+ LUT must be loaded before the pipe is running but with
5439 * clocks enabled
5440 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005441 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005442
Paulo Zanoni1f544382012-10-24 11:32:00 -02005443 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005444 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305445 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005446
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005447 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005448 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005449
5450 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005451 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005452 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005454 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005455 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005456
Ville Syrjälä00370712016-11-14 19:44:06 +02005457 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005458 intel_ddi_set_vc_payload_alloc(crtc, true);
5459
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005460 assert_vblank_disabled(crtc);
5461 drm_crtc_vblank_on(crtc);
5462
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005463 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005464
Daniel Vetter6b698512015-11-28 11:05:39 +01005465 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005466 intel_wait_for_vblank(dev_priv, pipe);
5467 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005468 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005469 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5470 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005471 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005472
Paulo Zanonie4916942013-09-20 16:21:19 -03005473 /* If we change the relative order between pipe/planes enabling, we need
5474 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005475 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005476 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005477 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5478 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005479 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005480}
5481
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005482static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005483{
5484 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005485 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005486 int pipe = crtc->pipe;
5487
5488 /* To avoid upsetting the power well on haswell only disable the pfit if
5489 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005490 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005491 I915_WRITE(PF_CTL(pipe), 0);
5492 I915_WRITE(PF_WIN_POS(pipe), 0);
5493 I915_WRITE(PF_WIN_SZ(pipe), 0);
5494 }
5495}
5496
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005497static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5498 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005500 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005501 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005502 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5504 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005505
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005506 /*
5507 * Sometimes spurious CPU pipe underruns happen when the
5508 * pipe is already disabled, but FDI RX/TX is still enabled.
5509 * Happens at least with VGA+HDMI cloning. Suppress them.
5510 */
5511 if (intel_crtc->config->has_pch_encoder) {
5512 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005513 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005514 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005515
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005516 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005517
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005518 drm_crtc_vblank_off(crtc);
5519 assert_vblank_disabled(crtc);
5520
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005521 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005522
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005523 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005524
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005525 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005526 ironlake_fdi_disable(crtc);
5527
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005528 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005530 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005531 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005532
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005533 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005534 i915_reg_t reg;
5535 u32 temp;
5536
Daniel Vetterd925c592013-06-05 13:34:04 +02005537 /* disable TRANS_DP_CTL */
5538 reg = TRANS_DP_CTL(pipe);
5539 temp = I915_READ(reg);
5540 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5541 TRANS_DP_PORT_SEL_MASK);
5542 temp |= TRANS_DP_PORT_SEL_NONE;
5543 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005544
Daniel Vetterd925c592013-06-05 13:34:04 +02005545 /* disable DPLL_SEL */
5546 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005547 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005548 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005549 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005550
Daniel Vetterd925c592013-06-05 13:34:04 +02005551 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005552 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005553
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005554 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005555 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005556}
5557
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005558static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5559 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005560{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005561 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005562 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005564 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005565
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005566 if (intel_crtc->config->has_pch_encoder)
5567 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5568 false);
5569
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005570 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005571
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005572 drm_crtc_vblank_off(crtc);
5573 assert_vblank_disabled(crtc);
5574
Jani Nikula4d1de972016-03-18 17:05:42 +02005575 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005576 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005577 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005578
Ville Syrjälä00370712016-11-14 19:44:06 +02005579 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005580 intel_ddi_set_vc_payload_alloc(crtc, false);
5581
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005582 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305583 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005585 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005586 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005587 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005588 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005589
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005590 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305591 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005593 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005594
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005595 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005596 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5597 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005598}
5599
Jesse Barnes2dd24552013-04-25 12:55:01 -07005600static void i9xx_pfit_enable(struct intel_crtc *crtc)
5601{
5602 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005603 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005604 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005605
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005606 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005607 return;
5608
Daniel Vetterc0b03412013-05-28 12:05:54 +02005609 /*
5610 * The panel fitter should only be adjusted whilst the pipe is disabled,
5611 * according to register description and PRM.
5612 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005613 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5614 assert_pipe_disabled(dev_priv, crtc->pipe);
5615
Jesse Barnesb074cec2013-04-25 12:55:02 -07005616 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5617 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005618
5619 /* Border color in case we don't scale up to the full screen. Black by
5620 * default, change to something else for debugging. */
5621 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005622}
5623
Dave Airlied05410f2014-06-05 13:22:59 +10005624static enum intel_display_power_domain port_to_power_domain(enum port port)
5625{
5626 switch (port) {
5627 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005628 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005629 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005630 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005631 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005632 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005633 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005634 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005635 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005636 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005637 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005638 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005639 return POWER_DOMAIN_PORT_OTHER;
5640 }
5641}
5642
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005643static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5644{
5645 switch (port) {
5646 case PORT_A:
5647 return POWER_DOMAIN_AUX_A;
5648 case PORT_B:
5649 return POWER_DOMAIN_AUX_B;
5650 case PORT_C:
5651 return POWER_DOMAIN_AUX_C;
5652 case PORT_D:
5653 return POWER_DOMAIN_AUX_D;
5654 case PORT_E:
5655 /* FIXME: Check VBT for actual wiring of PORT E */
5656 return POWER_DOMAIN_AUX_D;
5657 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005658 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005659 return POWER_DOMAIN_AUX_A;
5660 }
5661}
5662
Imre Deak319be8a2014-03-04 19:22:57 +02005663enum intel_display_power_domain
5664intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005665{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005666 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005667 struct intel_digital_port *intel_dig_port;
5668
5669 switch (intel_encoder->type) {
5670 case INTEL_OUTPUT_UNKNOWN:
5671 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005672 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005673 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005674 case INTEL_OUTPUT_HDMI:
5675 case INTEL_OUTPUT_EDP:
5676 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005677 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005678 case INTEL_OUTPUT_DP_MST:
5679 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5680 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005681 case INTEL_OUTPUT_ANALOG:
5682 return POWER_DOMAIN_PORT_CRT;
5683 case INTEL_OUTPUT_DSI:
5684 return POWER_DOMAIN_PORT_DSI;
5685 default:
5686 return POWER_DOMAIN_PORT_OTHER;
5687 }
5688}
5689
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005690enum intel_display_power_domain
5691intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5692{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005693 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005694 struct intel_digital_port *intel_dig_port;
5695
5696 switch (intel_encoder->type) {
5697 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005698 case INTEL_OUTPUT_HDMI:
5699 /*
5700 * Only DDI platforms should ever use these output types.
5701 * We can get here after the HDMI detect code has already set
5702 * the type of the shared encoder. Since we can't be sure
5703 * what's the status of the given connectors, play safe and
5704 * run the DP detection too.
5705 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005706 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005707 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005708 case INTEL_OUTPUT_EDP:
5709 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5710 return port_to_aux_power_domain(intel_dig_port->port);
5711 case INTEL_OUTPUT_DP_MST:
5712 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5713 return port_to_aux_power_domain(intel_dig_port->port);
5714 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005715 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005716 return POWER_DOMAIN_AUX_A;
5717 }
5718}
5719
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005720static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5721 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005722{
5723 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005724 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5726 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005727 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005728 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005729
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005730 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005731 return 0;
5732
Imre Deak77d22dc2014-03-05 16:20:52 +02005733 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5734 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005735 if (crtc_state->pch_pfit.enabled ||
5736 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005737 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5738
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005739 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5740 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5741
Imre Deak319be8a2014-03-04 19:22:57 +02005742 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005743 }
Imre Deak319be8a2014-03-04 19:22:57 +02005744
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005745 if (crtc_state->shared_dpll)
5746 mask |= BIT(POWER_DOMAIN_PLLS);
5747
Imre Deak77d22dc2014-03-05 16:20:52 +02005748 return mask;
5749}
5750
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005751static unsigned long
5752modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5753 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005754{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005755 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5757 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005758 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005759
5760 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005761 intel_crtc->enabled_power_domains = new_domains =
5762 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005763
Daniel Vetter5a21b662016-05-24 17:13:53 +02005764 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005765
5766 for_each_power_domain(domain, domains)
5767 intel_display_power_get(dev_priv, domain);
5768
Daniel Vetter5a21b662016-05-24 17:13:53 +02005769 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005770}
5771
5772static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5773 unsigned long domains)
5774{
5775 enum intel_display_power_domain domain;
5776
5777 for_each_power_domain(domain, domains)
5778 intel_display_power_put(dev_priv, domain);
5779}
5780
Mika Kaholaadafdc62015-08-18 14:36:59 +03005781static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5782{
5783 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5784
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02005785 if (IS_GEMINILAKE(dev_priv))
5786 return 2 * max_cdclk_freq;
5787 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5788 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kaholaadafdc62015-08-18 14:36:59 +03005789 return max_cdclk_freq;
5790 else if (IS_CHERRYVIEW(dev_priv))
5791 return max_cdclk_freq*95/100;
5792 else if (INTEL_INFO(dev_priv)->gen < 4)
5793 return 2*max_cdclk_freq*90/100;
5794 else
5795 return max_cdclk_freq*90/100;
5796}
5797
Ville Syrjäläb2045352016-05-13 23:41:27 +03005798static int skl_calc_cdclk(int max_pixclk, int vco);
5799
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005800static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005801{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005802 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005803 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005804 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005805
Ville Syrjäläb2045352016-05-13 23:41:27 +03005806 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005807 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005808
5809 /*
5810 * Use the lower (vco 8640) cdclk values as a
5811 * first guess. skl_calc_cdclk() will correct it
5812 * if the preferred vco is 8100 instead.
5813 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005814 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005815 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005816 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005817 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005818 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005819 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005820 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005821 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005822
5823 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005824 } else if (IS_GEMINILAKE(dev_priv)) {
5825 dev_priv->max_cdclk_freq = 316800;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005826 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005827 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005828 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005829 /*
5830 * FIXME with extra cooling we can allow
5831 * 540 MHz for ULX and 675 Mhz for ULT.
5832 * How can we know if extra cooling is
5833 * available? PCI ID, VTB, something else?
5834 */
5835 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5836 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005837 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005838 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005839 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005840 dev_priv->max_cdclk_freq = 540000;
5841 else
5842 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005843 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005844 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005845 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005846 dev_priv->max_cdclk_freq = 400000;
5847 } else {
5848 /* otherwise assume cdclk is fixed */
5849 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5850 }
5851
Mika Kaholaadafdc62015-08-18 14:36:59 +03005852 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5853
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005854 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5855 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005856
5857 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5858 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005859}
5860
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005861static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005862{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005863 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005864
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005865 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005866 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5867 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5868 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005869 else
5870 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5871 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005872
5873 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005874 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5875 * Programmng [sic] note: bit[9:2] should be programmed to the number
5876 * of cdclk that generates 4MHz reference clock freq which is used to
5877 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005878 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005879 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005880 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005881}
5882
Ville Syrjälä92891e42016-05-11 22:44:45 +03005883/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5884static int skl_cdclk_decimal(int cdclk)
5885{
5886 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5887}
5888
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005889static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5890{
5891 int ratio;
5892
5893 if (cdclk == dev_priv->cdclk_pll.ref)
5894 return 0;
5895
5896 switch (cdclk) {
5897 default:
5898 MISSING_CASE(cdclk);
5899 case 144000:
5900 case 288000:
5901 case 384000:
5902 case 576000:
5903 ratio = 60;
5904 break;
5905 case 624000:
5906 ratio = 65;
5907 break;
5908 }
5909
5910 return dev_priv->cdclk_pll.ref * ratio;
5911}
5912
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005913static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5914{
5915 int ratio;
5916
5917 if (cdclk == dev_priv->cdclk_pll.ref)
5918 return 0;
5919
5920 switch (cdclk) {
5921 default:
5922 MISSING_CASE(cdclk);
5923 case 79200:
5924 case 158400:
5925 case 316800:
5926 ratio = 33;
5927 break;
5928 }
5929
5930 return dev_priv->cdclk_pll.ref * ratio;
5931}
5932
Ville Syrjälä2b730012016-05-13 23:41:34 +03005933static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5934{
5935 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5936
5937 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005938 if (intel_wait_for_register(dev_priv,
5939 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5940 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005941 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005942
5943 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005944}
5945
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005946static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005947{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005948 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005949 u32 val;
5950
5951 val = I915_READ(BXT_DE_PLL_CTL);
5952 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005953 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005954 I915_WRITE(BXT_DE_PLL_CTL, val);
5955
5956 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5957
5958 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005959 if (intel_wait_for_register(dev_priv,
5960 BXT_DE_PLL_ENABLE,
5961 BXT_DE_PLL_LOCK,
5962 BXT_DE_PLL_LOCK,
5963 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005964 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005965
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005966 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005967}
5968
Imre Deak324513c2016-06-13 16:44:36 +03005969static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305970{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005971 u32 val, divider;
5972 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305973
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005974 if (IS_GEMINILAKE(dev_priv))
5975 vco = glk_de_pll_vco(dev_priv, cdclk);
5976 else
5977 vco = bxt_de_pll_vco(dev_priv, cdclk);
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005978
5979 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5980
5981 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5982 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5983 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305984 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305985 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005986 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305987 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305988 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005989 case 3:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005990 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305991 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305992 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005993 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305994 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305995 break;
5996 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005997 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5998 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6001 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 }
6003
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006005 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6007 0x80000000);
6008 mutex_unlock(&dev_priv->rps.hw_lock);
6009
6010 if (ret) {
6011 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006012 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 return;
6014 }
6015
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006016 if (dev_priv->cdclk_pll.vco != 0 &&
6017 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006018 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306019
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006020 if (dev_priv->cdclk_pll.vco != vco)
6021 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306022
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006023 val = divider | skl_cdclk_decimal(cdclk);
6024 /*
6025 * FIXME if only the cd2x divider needs changing, it could be done
6026 * without shutting off the pipe (if only one pipe is active).
6027 */
6028 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6029 /*
6030 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6031 * enable otherwise.
6032 */
6033 if (cdclk >= 500000)
6034 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6035 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306036
6037 mutex_lock(&dev_priv->rps.hw_lock);
6038 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006039 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306040 mutex_unlock(&dev_priv->rps.hw_lock);
6041
6042 if (ret) {
6043 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006044 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306045 return;
6046 }
6047
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006048 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306049}
6050
Imre Deakd66a2192016-05-24 15:38:33 +03006051static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306052{
Imre Deakd66a2192016-05-24 15:38:33 +03006053 u32 cdctl, expected;
6054
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006055 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306056
Imre Deakd66a2192016-05-24 15:38:33 +03006057 if (dev_priv->cdclk_pll.vco == 0 ||
6058 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6059 goto sanitize;
6060
6061 /* DPLL okay; verify the cdclock
6062 *
6063 * Some BIOS versions leave an incorrect decimal frequency value and
6064 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6065 * so sanitize this register.
6066 */
6067 cdctl = I915_READ(CDCLK_CTL);
6068 /*
6069 * Let's ignore the pipe field, since BIOS could have configured the
6070 * dividers both synching to an active pipe, or asynchronously
6071 * (PIPE_NONE).
6072 */
6073 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6074
6075 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6076 skl_cdclk_decimal(dev_priv->cdclk_freq);
6077 /*
6078 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6079 * enable otherwise.
6080 */
6081 if (dev_priv->cdclk_freq >= 500000)
6082 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6083
6084 if (cdctl == expected)
6085 /* All well; nothing to sanitize */
6086 return;
6087
6088sanitize:
6089 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6090
6091 /* force cdclk programming */
6092 dev_priv->cdclk_freq = 0;
6093
6094 /* force full PLL disable + enable */
6095 dev_priv->cdclk_pll.vco = -1;
6096}
6097
Imre Deak324513c2016-06-13 16:44:36 +03006098void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006099{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006100 int cdclk;
6101
Imre Deakd66a2192016-05-24 15:38:33 +03006102 bxt_sanitize_cdclk(dev_priv);
6103
6104 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006105 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006106
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306107 /*
6108 * FIXME:
6109 * - The initial CDCLK needs to be read from VBT.
6110 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306111 */
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006112 if (IS_GEMINILAKE(dev_priv))
6113 cdclk = glk_calc_cdclk(0);
6114 else
6115 cdclk = bxt_calc_cdclk(0);
6116
6117 bxt_set_cdclk(dev_priv, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306118}
6119
Imre Deak324513c2016-06-13 16:44:36 +03006120void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306121{
Imre Deak324513c2016-06-13 16:44:36 +03006122 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306123}
6124
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006125static int skl_calc_cdclk(int max_pixclk, int vco)
6126{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006127 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006128 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006129 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006130 else if (max_pixclk > 432000)
6131 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006132 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006133 return 432000;
6134 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006135 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006136 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006137 if (max_pixclk > 540000)
6138 return 675000;
6139 else if (max_pixclk > 450000)
6140 return 540000;
6141 else if (max_pixclk > 337500)
6142 return 450000;
6143 else
6144 return 337500;
6145 }
6146}
6147
Ville Syrjäläea617912016-05-13 23:41:24 +03006148static void
6149skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006150{
Ville Syrjäläea617912016-05-13 23:41:24 +03006151 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006152
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006153 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006154 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006155
Ville Syrjäläea617912016-05-13 23:41:24 +03006156 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006157 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006158 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006159
Imre Deak1c3f7702016-05-24 15:38:32 +03006160 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6161 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006162
Ville Syrjäläea617912016-05-13 23:41:24 +03006163 val = I915_READ(DPLL_CTRL1);
6164
Imre Deak1c3f7702016-05-24 15:38:32 +03006165 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6166 DPLL_CTRL1_SSC(SKL_DPLL0) |
6167 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6168 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6169 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006170
Ville Syrjäläea617912016-05-13 23:41:24 +03006171 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6172 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6173 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6174 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6175 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006176 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006177 break;
6178 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6179 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006180 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006181 break;
6182 default:
6183 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006184 break;
6185 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006186}
6187
Ville Syrjäläb2045352016-05-13 23:41:27 +03006188void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6189{
6190 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6191
6192 dev_priv->skl_preferred_vco_freq = vco;
6193
6194 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006195 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006196}
6197
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006198static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006199skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006200{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006201 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006202 u32 val;
6203
Ville Syrjälä63911d72016-05-13 23:41:32 +03006204 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006205
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006206 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006207 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006208 I915_WRITE(CDCLK_CTL, val);
6209 POSTING_READ(CDCLK_CTL);
6210
6211 /*
6212 * We always enable DPLL0 with the lowest link rate possible, but still
6213 * taking into account the VCO required to operate the eDP panel at the
6214 * desired frequency. The usual DP link rates operate with a VCO of
6215 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6216 * The modeset code is responsible for the selection of the exact link
6217 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006218 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006219 */
6220 val = I915_READ(DPLL_CTRL1);
6221
6222 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6223 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6224 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006225 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006226 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6227 SKL_DPLL0);
6228 else
6229 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6230 SKL_DPLL0);
6231
6232 I915_WRITE(DPLL_CTRL1, val);
6233 POSTING_READ(DPLL_CTRL1);
6234
6235 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6236
Chris Wilsone24ca052016-06-30 15:33:05 +01006237 if (intel_wait_for_register(dev_priv,
6238 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6239 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006240 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006241
Ville Syrjälä63911d72016-05-13 23:41:32 +03006242 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006243
6244 /* We'll want to keep using the current vco from now on. */
6245 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006246}
6247
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006248static void
6249skl_dpll0_disable(struct drm_i915_private *dev_priv)
6250{
6251 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a02016-06-30 15:33:06 +01006252 if (intel_wait_for_register(dev_priv,
6253 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6254 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006255 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006256
Ville Syrjälä63911d72016-05-13 23:41:32 +03006257 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006258}
6259
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006260static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006261{
6262 u32 freq_select, pcu_ack;
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006263 int ret;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006264
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006265 WARN_ON((cdclk == 24000) != (vco == 0));
6266
Ville Syrjälä63911d72016-05-13 23:41:32 +03006267 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006268
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006269 mutex_lock(&dev_priv->rps.hw_lock);
6270 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6271 SKL_CDCLK_PREPARE_FOR_CHANGE,
6272 SKL_CDCLK_READY_FOR_CHANGE,
6273 SKL_CDCLK_READY_FOR_CHANGE, 3);
6274 mutex_unlock(&dev_priv->rps.hw_lock);
6275 if (ret) {
6276 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6277 ret);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006278 return;
6279 }
6280
6281 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006282 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006283 case 450000:
6284 case 432000:
6285 freq_select = CDCLK_FREQ_450_432;
6286 pcu_ack = 1;
6287 break;
6288 case 540000:
6289 freq_select = CDCLK_FREQ_540;
6290 pcu_ack = 2;
6291 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006292 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006293 case 337500:
6294 default:
6295 freq_select = CDCLK_FREQ_337_308;
6296 pcu_ack = 0;
6297 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006298 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006299 case 675000:
6300 freq_select = CDCLK_FREQ_675_617;
6301 pcu_ack = 3;
6302 break;
6303 }
6304
Ville Syrjälä63911d72016-05-13 23:41:32 +03006305 if (dev_priv->cdclk_pll.vco != 0 &&
6306 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006307 skl_dpll0_disable(dev_priv);
6308
Ville Syrjälä63911d72016-05-13 23:41:32 +03006309 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006310 skl_dpll0_enable(dev_priv, vco);
6311
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006312 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006313 POSTING_READ(CDCLK_CTL);
6314
6315 /* inform PCU of the change */
6316 mutex_lock(&dev_priv->rps.hw_lock);
6317 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6318 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006319
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006320 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006321}
6322
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006323static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6324
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006325void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6326{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006327 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006328}
6329
6330void skl_init_cdclk(struct drm_i915_private *dev_priv)
6331{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006332 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006333
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006334 skl_sanitize_cdclk(dev_priv);
6335
Ville Syrjälä63911d72016-05-13 23:41:32 +03006336 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006337 /*
6338 * Use the current vco as our initial
6339 * guess as to what the preferred vco is.
6340 */
6341 if (dev_priv->skl_preferred_vco_freq == 0)
6342 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006343 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006344 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006345 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006346
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006347 vco = dev_priv->skl_preferred_vco_freq;
6348 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006349 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006350 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006351
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006352 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006353}
6354
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006355static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306356{
Ville Syrjälä09492492016-05-13 23:41:28 +03006357 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306358
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306359 /*
6360 * check if the pre-os intialized the display
6361 * There is SWF18 scratchpad register defined which is set by the
6362 * pre-os which can be used by the OS drivers to check the status
6363 */
6364 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6365 goto sanitize;
6366
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006367 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006368 /* Is PLL enabled and locked ? */
6369 if (dev_priv->cdclk_pll.vco == 0 ||
6370 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6371 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006372
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306373 /* DPLL okay; verify the cdclock
6374 *
6375 * Noticed in some instances that the freq selection is correct but
6376 * decimal part is programmed wrong from BIOS where pre-os does not
6377 * enable display. Verify the same as well.
6378 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006379 cdctl = I915_READ(CDCLK_CTL);
6380 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6381 skl_cdclk_decimal(dev_priv->cdclk_freq);
6382 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306383 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006384 return;
6385
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306386sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006387 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006388
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006389 /* force cdclk programming */
6390 dev_priv->cdclk_freq = 0;
6391 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006392 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306393}
6394
Jesse Barnes30a970c2013-11-04 13:48:12 -08006395/* Adjust CDclk dividers to allow high res or save power if possible */
6396static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6397{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006398 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006399 u32 val, cmd;
6400
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006401 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306402 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006403
Ville Syrjälädfcab172014-06-13 13:37:47 +03006404 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006405 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006406 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006407 cmd = 1;
6408 else
6409 cmd = 0;
6410
6411 mutex_lock(&dev_priv->rps.hw_lock);
6412 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6413 val &= ~DSPFREQGUAR_MASK;
6414 val |= (cmd << DSPFREQGUAR_SHIFT);
6415 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6416 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6417 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6418 50)) {
6419 DRM_ERROR("timed out waiting for CDclk change\n");
6420 }
6421 mutex_unlock(&dev_priv->rps.hw_lock);
6422
Ville Syrjälä54433e92015-05-26 20:42:31 +03006423 mutex_lock(&dev_priv->sb_lock);
6424
Ville Syrjälädfcab172014-06-13 13:37:47 +03006425 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006426 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006427
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006428 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006429
Jesse Barnes30a970c2013-11-04 13:48:12 -08006430 /* adjust cdclk divider */
6431 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006432 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006433 val |= divider;
6434 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006435
6436 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006437 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006438 50))
6439 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006440 }
6441
Jesse Barnes30a970c2013-11-04 13:48:12 -08006442 /* adjust self-refresh exit latency value */
6443 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6444 val &= ~0x7f;
6445
6446 /*
6447 * For high bandwidth configs, we set a higher latency in the bunit
6448 * so that the core display fetch happens in time to avoid underruns.
6449 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006450 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006451 val |= 4500 / 250; /* 4.5 usec */
6452 else
6453 val |= 3000 / 250; /* 3.0 usec */
6454 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006455
Ville Syrjäläa5805162015-05-26 20:42:30 +03006456 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006457
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006458 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006459}
6460
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006461static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6462{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006463 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006464 u32 val, cmd;
6465
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006466 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306467 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006468
6469 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006470 case 333333:
6471 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006472 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006473 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006474 break;
6475 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006476 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006477 return;
6478 }
6479
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006480 /*
6481 * Specs are full of misinformation, but testing on actual
6482 * hardware has shown that we just need to write the desired
6483 * CCK divider into the Punit register.
6484 */
6485 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6486
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006487 mutex_lock(&dev_priv->rps.hw_lock);
6488 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6489 val &= ~DSPFREQGUAR_MASK_CHV;
6490 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6491 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6492 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6493 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6494 50)) {
6495 DRM_ERROR("timed out waiting for CDclk change\n");
6496 }
6497 mutex_unlock(&dev_priv->rps.hw_lock);
6498
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006499 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006500}
6501
Jesse Barnes30a970c2013-11-04 13:48:12 -08006502static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6503 int max_pixclk)
6504{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006505 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006506 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006507
Jesse Barnes30a970c2013-11-04 13:48:12 -08006508 /*
6509 * Really only a few cases to deal with, as only 4 CDclks are supported:
6510 * 200MHz
6511 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006512 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006513 * 400MHz (VLV only)
6514 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6515 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006516 *
6517 * We seem to get an unstable or solid color picture at 200MHz.
6518 * Not sure what's wrong. For now use 200MHz only when all pipes
6519 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006520 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006521 if (!IS_CHERRYVIEW(dev_priv) &&
6522 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006523 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006524 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006525 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006526 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006527 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006528 else
6529 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006530}
6531
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006532static int glk_calc_cdclk(int max_pixclk)
6533{
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006534 if (max_pixclk > 2 * 158400)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006535 return 316800;
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006536 else if (max_pixclk > 2 * 79200)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006537 return 158400;
6538 else
6539 return 79200;
6540}
6541
Imre Deak324513c2016-06-13 16:44:36 +03006542static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006543{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006544 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306545 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006546 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306547 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006548 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306549 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006550 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306551 return 288000;
6552 else
6553 return 144000;
6554}
6555
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006556/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006557static int intel_mode_max_pixclk(struct drm_device *dev,
6558 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006559{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006560 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006561 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006562 struct drm_crtc *crtc;
6563 struct drm_crtc_state *crtc_state;
6564 unsigned max_pixclk = 0, i;
6565 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006566
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006567 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6568 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006569
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006570 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6571 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006572
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006573 if (crtc_state->enable)
6574 pixclk = crtc_state->adjusted_mode.crtc_clock;
6575
6576 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006577 }
6578
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006579 for_each_pipe(dev_priv, pipe)
6580 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6581
Jesse Barnes30a970c2013-11-04 13:48:12 -08006582 return max_pixclk;
6583}
6584
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006585static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006586{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006587 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006588 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006589 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006590 struct intel_atomic_state *intel_state =
6591 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006592
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006593 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006594 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306595
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006596 if (!intel_state->active_crtcs)
6597 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6598
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006599 return 0;
6600}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006601
Imre Deak324513c2016-06-13 16:44:36 +03006602static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006603{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006604 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006605 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006606 struct intel_atomic_state *intel_state =
6607 to_intel_atomic_state(state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006608 int cdclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006609
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006610 if (IS_GEMINILAKE(dev_priv))
6611 cdclk = glk_calc_cdclk(max_pixclk);
6612 else
6613 cdclk = bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006614
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006615 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6616
6617 if (!intel_state->active_crtcs) {
6618 if (IS_GEMINILAKE(dev_priv))
6619 cdclk = glk_calc_cdclk(0);
6620 else
6621 cdclk = bxt_calc_cdclk(0);
6622
6623 intel_state->dev_cdclk = cdclk;
6624 }
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006625
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006626 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006627}
6628
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006629static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6630{
6631 unsigned int credits, default_credits;
6632
6633 if (IS_CHERRYVIEW(dev_priv))
6634 default_credits = PFI_CREDIT(12);
6635 else
6636 default_credits = PFI_CREDIT(8);
6637
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006638 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006639 /* CHV suggested value is 31 or 63 */
6640 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006641 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006642 else
6643 credits = PFI_CREDIT(15);
6644 } else {
6645 credits = default_credits;
6646 }
6647
6648 /*
6649 * WA - write default credits before re-programming
6650 * FIXME: should we also set the resend bit here?
6651 */
6652 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6653 default_credits);
6654
6655 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6656 credits | PFI_CREDIT_RESEND);
6657
6658 /*
6659 * FIXME is this guaranteed to clear
6660 * immediately or should we poll for it?
6661 */
6662 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6663}
6664
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006665static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006666{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006667 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006668 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006669 struct intel_atomic_state *old_intel_state =
6670 to_intel_atomic_state(old_state);
6671 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006672
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006673 /*
6674 * FIXME: We can end up here with all power domains off, yet
6675 * with a CDCLK frequency other than the minimum. To account
6676 * for this take the PIPE-A power domain, which covers the HW
6677 * blocks needed for the following programming. This can be
6678 * removed once it's guaranteed that we get here either with
6679 * the minimum CDCLK set, or the required power domains
6680 * enabled.
6681 */
6682 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006683
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006684 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006685 cherryview_set_cdclk(dev, req_cdclk);
6686 else
6687 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006688
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006689 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006690
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006691 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006692}
6693
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006694static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6695 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006697 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006698 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006699 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006702
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006703 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006704 return;
6705
Ville Syrjälä37a56502016-06-22 21:57:04 +03006706 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306707 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006708
6709 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006710 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006711
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006712 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006714
6715 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6716 I915_WRITE(CHV_CANVAS(pipe), 0);
6717 }
6718
Daniel Vetter5b18e572014-04-24 23:55:06 +02006719 i9xx_set_pipeconf(intel_crtc);
6720
Jesse Barnes89b667f2013-04-18 14:51:36 -07006721 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006722
Daniel Vettera72e4c92014-09-30 10:56:47 +02006723 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006724
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006725 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006726
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006727 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006728 chv_prepare_pll(intel_crtc, intel_crtc->config);
6729 chv_enable_pll(intel_crtc, intel_crtc->config);
6730 } else {
6731 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6732 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006733 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006734
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006735 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736
Jesse Barnes2dd24552013-04-25 12:55:01 -07006737 i9xx_pfit_enable(intel_crtc);
6738
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006739 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006740
Ville Syrjälä432081b2016-10-31 22:37:03 +02006741 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006742 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006743
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006744 assert_vblank_disabled(crtc);
6745 drm_crtc_vblank_on(crtc);
6746
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006747 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006748}
6749
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006750static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6751{
6752 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006753 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006755 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6756 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006757}
6758
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006759static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6760 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006761{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006762 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006763 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006764 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006766 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006767
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006768 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006769 return;
6770
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006771 i9xx_set_pll_dividers(intel_crtc);
6772
Ville Syrjälä37a56502016-06-22 21:57:04 +03006773 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306774 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006775
6776 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006777 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006778
Daniel Vetter5b18e572014-04-24 23:55:06 +02006779 i9xx_set_pipeconf(intel_crtc);
6780
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006781 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006782
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006783 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006784 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006785
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006786 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006787
Daniel Vetterf6736a12013-06-05 13:34:30 +02006788 i9xx_enable_pll(intel_crtc);
6789
Jesse Barnes2dd24552013-04-25 12:55:01 -07006790 i9xx_pfit_enable(intel_crtc);
6791
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006792 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006793
Ville Syrjälä432081b2016-10-31 22:37:03 +02006794 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006795 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006796
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006797 assert_vblank_disabled(crtc);
6798 drm_crtc_vblank_on(crtc);
6799
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006800 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006801}
6802
Daniel Vetter87476d62013-04-11 16:29:06 +02006803static void i9xx_pfit_disable(struct intel_crtc *crtc)
6804{
6805 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006806 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006807
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006808 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006809 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006810
6811 assert_pipe_disabled(dev_priv, crtc->pipe);
6812
Daniel Vetter328d8e82013-05-08 10:36:31 +02006813 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6814 I915_READ(PFIT_CONTROL));
6815 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006816}
6817
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006818static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6819 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006820{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006821 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006822 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006823 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6825 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006826
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006827 /*
6828 * On gen2 planes are double buffered but the pipe isn't, so we must
6829 * wait for planes to fully turn off before disabling the pipe.
6830 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006831 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006832 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006833
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006834 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006835
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006836 drm_crtc_vblank_off(crtc);
6837 assert_vblank_disabled(crtc);
6838
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006839 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006840
Daniel Vetter87476d62013-04-11 16:29:06 +02006841 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006842
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006843 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006844
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006845 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006846 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006847 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006848 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006849 vlv_disable_pll(dev_priv, pipe);
6850 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006851 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006852 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006853
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006854 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006855
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006856 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006857 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006858}
6859
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006860static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006861{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006862 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006864 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006865 enum intel_display_power_domain domain;
6866 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006867 struct drm_atomic_state *state;
6868 struct intel_crtc_state *crtc_state;
6869 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006870
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006871 if (!intel_crtc->active)
6872 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006873
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01006874 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006875 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006876
Ville Syrjälä2622a082016-03-09 19:07:26 +02006877 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006878
6879 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01006880 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006881 }
6882
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006883 state = drm_atomic_state_alloc(crtc->dev);
6884 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6885
6886 /* Everything's already locked, -EDEADLK can't happen. */
6887 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6888 ret = drm_atomic_add_affected_connectors(state, crtc);
6889
6890 WARN_ON(IS_ERR(crtc_state) || ret);
6891
6892 dev_priv->display.crtc_disable(crtc_state, state);
6893
Chris Wilson08536952016-10-14 13:18:18 +01006894 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006895
Ville Syrjälä78108b72016-05-27 20:59:19 +03006896 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6897 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006898
6899 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6900 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006901 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006902 crtc->enabled = false;
6903 crtc->state->connector_mask = 0;
6904 crtc->state->encoder_mask = 0;
6905
6906 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6907 encoder->base.crtc = NULL;
6908
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006909 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006910 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006911 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006912
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006913 domains = intel_crtc->enabled_power_domains;
6914 for_each_power_domain(domain, domains)
6915 intel_display_power_put(dev_priv, domain);
6916 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006917
6918 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6919 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006920}
6921
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006922/*
6923 * turn all crtc's off, but do not adjust state
6924 * This has to be paired with a call to intel_modeset_setup_hw_state.
6925 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006926int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006927{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006928 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006929 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006930 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006931
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006932 state = drm_atomic_helper_suspend(dev);
6933 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006934 if (ret)
6935 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006936 else
6937 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006938 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006939}
6940
Chris Wilsonea5b2132010-08-04 13:50:23 +01006941void intel_encoder_destroy(struct drm_encoder *encoder)
6942{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006943 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006944
Chris Wilsonea5b2132010-08-04 13:50:23 +01006945 drm_encoder_cleanup(encoder);
6946 kfree(intel_encoder);
6947}
6948
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006949/* Cross check the actual hw state with our own modeset state tracking (and it's
6950 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006951static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006952{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006953 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006954
6955 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6956 connector->base.base.id,
6957 connector->base.name);
6958
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006959 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006960 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006961 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006962
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006963 I915_STATE_WARN(!crtc,
6964 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006965
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006966 if (!crtc)
6967 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006968
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006969 I915_STATE_WARN(!crtc->state->active,
6970 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006971
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006972 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006973 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006974
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006975 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006976 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006977
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006978 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006979 "attached encoder crtc differs from connector crtc\n");
6980 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006981 I915_STATE_WARN(crtc && crtc->state->active,
6982 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006983 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006984 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006985 }
6986}
6987
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006988int intel_connector_init(struct intel_connector *connector)
6989{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006990 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006991
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006992 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006993 return -ENOMEM;
6994
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006995 return 0;
6996}
6997
6998struct intel_connector *intel_connector_alloc(void)
6999{
7000 struct intel_connector *connector;
7001
7002 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7003 if (!connector)
7004 return NULL;
7005
7006 if (intel_connector_init(connector) < 0) {
7007 kfree(connector);
7008 return NULL;
7009 }
7010
7011 return connector;
7012}
7013
Daniel Vetterf0947c32012-07-02 13:10:34 +02007014/* Simple connector->get_hw_state implementation for encoders that support only
7015 * one connector and no cloning and hence the encoder state determines the state
7016 * of the connector. */
7017bool intel_connector_get_hw_state(struct intel_connector *connector)
7018{
Daniel Vetter24929352012-07-02 20:28:59 +02007019 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007020 struct intel_encoder *encoder = connector->encoder;
7021
7022 return encoder->get_hw_state(encoder, &pipe);
7023}
7024
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007025static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007026{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007027 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7028 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007029
7030 return 0;
7031}
7032
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007033static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007034 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007035{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007036 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007037 struct drm_atomic_state *state = pipe_config->base.state;
7038 struct intel_crtc *other_crtc;
7039 struct intel_crtc_state *other_crtc_state;
7040
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007041 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7042 pipe_name(pipe), pipe_config->fdi_lanes);
7043 if (pipe_config->fdi_lanes > 4) {
7044 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7045 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007046 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007047 }
7048
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007049 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007050 if (pipe_config->fdi_lanes > 2) {
7051 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7052 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007053 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007054 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007055 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007056 }
7057 }
7058
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007059 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007060 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007061
7062 /* Ivybridge 3 pipe is really complicated */
7063 switch (pipe) {
7064 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007065 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007066 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007067 if (pipe_config->fdi_lanes <= 2)
7068 return 0;
7069
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007070 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007071 other_crtc_state =
7072 intel_atomic_get_crtc_state(state, other_crtc);
7073 if (IS_ERR(other_crtc_state))
7074 return PTR_ERR(other_crtc_state);
7075
7076 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007077 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7078 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007079 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007080 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007081 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007082 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007083 if (pipe_config->fdi_lanes > 2) {
7084 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7085 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007086 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007087 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007088
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007089 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007090 other_crtc_state =
7091 intel_atomic_get_crtc_state(state, other_crtc);
7092 if (IS_ERR(other_crtc_state))
7093 return PTR_ERR(other_crtc_state);
7094
7095 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007096 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007097 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007098 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007099 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007100 default:
7101 BUG();
7102 }
7103}
7104
Daniel Vettere29c22c2013-02-21 00:00:16 +01007105#define RETRY 1
7106static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007107 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007108{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007109 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007110 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007111 int lane, link_bw, fdi_dotclock, ret;
7112 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007113
Daniel Vettere29c22c2013-02-21 00:00:16 +01007114retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007115 /* FDI is a binary signal running at ~2.7GHz, encoding
7116 * each output octet as 10 bits. The actual frequency
7117 * is stored as a divider into a 100MHz clock, and the
7118 * mode pixel clock is stored in units of 1KHz.
7119 * Hence the bw of each lane in terms of the mode signal
7120 * is:
7121 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007122 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007123
Damien Lespiau241bfc32013-09-25 16:45:37 +01007124 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007125
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007126 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007127 pipe_config->pipe_bpp);
7128
7129 pipe_config->fdi_lanes = lane;
7130
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007131 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007132 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007133
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007134 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007135 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007136 pipe_config->pipe_bpp -= 2*3;
7137 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7138 pipe_config->pipe_bpp);
7139 needs_recompute = true;
7140 pipe_config->bw_constrained = true;
7141
7142 goto retry;
7143 }
7144
7145 if (needs_recompute)
7146 return RETRY;
7147
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007148 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007149}
7150
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007151static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7152 struct intel_crtc_state *pipe_config)
7153{
7154 if (pipe_config->pipe_bpp > 24)
7155 return false;
7156
7157 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007158 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007159 return true;
7160
7161 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007162 * We compare against max which means we must take
7163 * the increased cdclk requirement into account when
7164 * calculating the new cdclk.
7165 *
7166 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007167 */
7168 return ilk_pipe_pixel_rate(pipe_config) <=
7169 dev_priv->max_cdclk_freq * 95 / 100;
7170}
7171
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007172static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007173 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007174{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007175 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007176 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007177
Jani Nikulad330a952014-01-21 11:24:25 +02007178 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007179 hsw_crtc_supports_ips(crtc) &&
7180 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007181}
7182
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007183static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7184{
7185 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7186
7187 /* GDG double wide on either pipe, otherwise pipe A only */
7188 return INTEL_INFO(dev_priv)->gen < 4 &&
7189 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7190}
7191
Daniel Vettera43f6e02013-06-07 23:10:32 +02007192static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007193 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007194{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007195 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007196 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007197 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007198 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007199
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007200 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007201 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007202
7203 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007204 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007205 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007206 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007207 if (intel_crtc_supports_double_wide(crtc) &&
7208 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007209 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007210 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007211 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007212 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007213
Ville Syrjäläf3261152016-05-24 21:34:18 +03007214 if (adjusted_mode->crtc_clock > clock_limit) {
7215 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7216 adjusted_mode->crtc_clock, clock_limit,
7217 yesno(pipe_config->double_wide));
7218 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007219 }
Chris Wilson89749352010-09-12 18:25:19 +01007220
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007221 /*
7222 * Pipe horizontal size must be even in:
7223 * - DVO ganged mode
7224 * - LVDS dual channel mode
7225 * - Double wide pipe
7226 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007227 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007228 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7229 pipe_config->pipe_src_w &= ~1;
7230
Damien Lespiau8693a822013-05-03 18:48:11 +01007231 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7232 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007233 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007234 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007235 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007236 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007237
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007238 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007239 hsw_compute_ips_config(crtc, pipe_config);
7240
Daniel Vetter877d48d2013-04-19 11:24:43 +02007241 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007242 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007243
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007244 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007245}
7246
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007247static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007248{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007249 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007250
Ville Syrjäläea617912016-05-13 23:41:24 +03007251 skl_dpll0_update(dev_priv);
7252
Ville Syrjälä63911d72016-05-13 23:41:32 +03007253 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007254 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007255
Ville Syrjäläea617912016-05-13 23:41:24 +03007256 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007257
Ville Syrjälä63911d72016-05-13 23:41:32 +03007258 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007259 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7260 case CDCLK_FREQ_450_432:
7261 return 432000;
7262 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007263 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007264 case CDCLK_FREQ_540:
7265 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007266 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007267 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007268 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007269 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007270 }
7271 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007272 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7273 case CDCLK_FREQ_450_432:
7274 return 450000;
7275 case CDCLK_FREQ_337_308:
7276 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007277 case CDCLK_FREQ_540:
7278 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007279 case CDCLK_FREQ_675_617:
7280 return 675000;
7281 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007282 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007283 }
7284 }
7285
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007286 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007287}
7288
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007289static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7290{
7291 u32 val;
7292
7293 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007294 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007295
7296 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007297 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007298 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007299
Imre Deak1c3f7702016-05-24 15:38:32 +03007300 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7301 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007302
7303 val = I915_READ(BXT_DE_PLL_CTL);
7304 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7305 dev_priv->cdclk_pll.ref;
7306}
7307
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007308static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007309{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007310 u32 divider;
7311 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007312
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007313 bxt_de_pll_update(dev_priv);
7314
Ville Syrjäläf5986242016-05-13 23:41:37 +03007315 vco = dev_priv->cdclk_pll.vco;
7316 if (vco == 0)
7317 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007318
Ville Syrjäläf5986242016-05-13 23:41:37 +03007319 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007320
Ville Syrjäläf5986242016-05-13 23:41:37 +03007321 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007322 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007323 div = 2;
7324 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007325 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02007326 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Ville Syrjäläf5986242016-05-13 23:41:37 +03007327 div = 3;
7328 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007329 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007330 div = 4;
7331 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007333 div = 8;
7334 break;
7335 default:
7336 MISSING_CASE(divider);
7337 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007338 }
7339
Ville Syrjäläf5986242016-05-13 23:41:37 +03007340 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007341}
7342
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007343static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007344{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007345 uint32_t lcpll = I915_READ(LCPLL_CTL);
7346 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7347
7348 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7349 return 800000;
7350 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7351 return 450000;
7352 else if (freq == LCPLL_CLK_FREQ_450)
7353 return 450000;
7354 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7355 return 540000;
7356 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7357 return 337500;
7358 else
7359 return 675000;
7360}
7361
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007362static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007363{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007364 uint32_t lcpll = I915_READ(LCPLL_CTL);
7365 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7366
7367 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7368 return 800000;
7369 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7370 return 450000;
7371 else if (freq == LCPLL_CLK_FREQ_450)
7372 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007373 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007374 return 337500;
7375 else
7376 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007377}
7378
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007379static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007380{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007381 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007382 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007383}
7384
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007385static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007386{
7387 return 450000;
7388}
7389
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007390static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007391{
Jesse Barnese70236a2009-09-21 10:42:27 -07007392 return 400000;
7393}
Jesse Barnes79e53942008-11-07 14:24:08 -08007394
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007395static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007396{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007397 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007398}
Jesse Barnes79e53942008-11-07 14:24:08 -08007399
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007400static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007401{
7402 return 200000;
7403}
Jesse Barnes79e53942008-11-07 14:24:08 -08007404
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007405static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007406{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007407 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007408 u16 gcfgc = 0;
7409
David Weinehall52a05c32016-08-22 13:32:44 +03007410 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007411
7412 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7413 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007414 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007415 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007416 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007417 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007418 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7420 return 200000;
7421 default:
7422 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7423 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007424 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007425 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007426 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007427 }
7428}
7429
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007430static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007431{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007432 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007433 u16 gcfgc = 0;
7434
David Weinehall52a05c32016-08-22 13:32:44 +03007435 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007436
7437 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007438 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007439 else {
7440 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7441 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007442 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007443 default:
7444 case GC_DISPLAY_CLOCK_190_200_MHZ:
7445 return 190000;
7446 }
7447 }
7448}
Jesse Barnes79e53942008-11-07 14:24:08 -08007449
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007450static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007451{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007452 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007453}
7454
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007455static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007456{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007457 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007458 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007459
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007460 /*
7461 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7462 * encoding is different :(
7463 * FIXME is this the right way to detect 852GM/852GMV?
7464 */
David Weinehall52a05c32016-08-22 13:32:44 +03007465 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007466 return 133333;
7467
David Weinehall52a05c32016-08-22 13:32:44 +03007468 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007469 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7470
Jesse Barnese70236a2009-09-21 10:42:27 -07007471 /* Assume that the hardware is in the high speed state. This
7472 * should be the default.
7473 */
7474 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7475 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007476 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007477 case GC_CLOCK_100_200:
7478 return 200000;
7479 case GC_CLOCK_166_250:
7480 return 250000;
7481 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007482 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007483 case GC_CLOCK_133_266:
7484 case GC_CLOCK_133_266_2:
7485 case GC_CLOCK_166_266:
7486 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007487 }
7488
7489 /* Shouldn't happen */
7490 return 0;
7491}
7492
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007493static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007494{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007495 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007496}
7497
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007498static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007499{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007500 static const unsigned int blb_vco[8] = {
7501 [0] = 3200000,
7502 [1] = 4000000,
7503 [2] = 5333333,
7504 [3] = 4800000,
7505 [4] = 6400000,
7506 };
7507 static const unsigned int pnv_vco[8] = {
7508 [0] = 3200000,
7509 [1] = 4000000,
7510 [2] = 5333333,
7511 [3] = 4800000,
7512 [4] = 2666667,
7513 };
7514 static const unsigned int cl_vco[8] = {
7515 [0] = 3200000,
7516 [1] = 4000000,
7517 [2] = 5333333,
7518 [3] = 6400000,
7519 [4] = 3333333,
7520 [5] = 3566667,
7521 [6] = 4266667,
7522 };
7523 static const unsigned int elk_vco[8] = {
7524 [0] = 3200000,
7525 [1] = 4000000,
7526 [2] = 5333333,
7527 [3] = 4800000,
7528 };
7529 static const unsigned int ctg_vco[8] = {
7530 [0] = 3200000,
7531 [1] = 4000000,
7532 [2] = 5333333,
7533 [3] = 6400000,
7534 [4] = 2666667,
7535 [5] = 4266667,
7536 };
7537 const unsigned int *vco_table;
7538 unsigned int vco;
7539 uint8_t tmp = 0;
7540
7541 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007542 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007543 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007544 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007545 vco_table = elk_vco;
Jani Nikulac0f86832016-12-07 12:13:04 +02007546 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007547 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007548 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007549 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007550 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007551 vco_table = blb_vco;
7552 else
7553 return 0;
7554
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007555 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007556
7557 vco = vco_table[tmp & 0x7];
7558 if (vco == 0)
7559 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7560 else
7561 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7562
7563 return vco;
7564}
7565
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007566static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007567{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007568 struct pci_dev *pdev = dev_priv->drm.pdev;
7569 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007570 uint16_t tmp = 0;
7571
David Weinehall52a05c32016-08-22 13:32:44 +03007572 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007573
7574 cdclk_sel = (tmp >> 12) & 0x1;
7575
7576 switch (vco) {
7577 case 2666667:
7578 case 4000000:
7579 case 5333333:
7580 return cdclk_sel ? 333333 : 222222;
7581 case 3200000:
7582 return cdclk_sel ? 320000 : 228571;
7583 default:
7584 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7585 return 222222;
7586 }
7587}
7588
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007589static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007590{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007591 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007592 static const uint8_t div_3200[] = { 16, 10, 8 };
7593 static const uint8_t div_4000[] = { 20, 12, 10 };
7594 static const uint8_t div_5333[] = { 24, 16, 14 };
7595 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007596 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007597 uint16_t tmp = 0;
7598
David Weinehall52a05c32016-08-22 13:32:44 +03007599 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007600
7601 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7602
7603 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7604 goto fail;
7605
7606 switch (vco) {
7607 case 3200000:
7608 div_table = div_3200;
7609 break;
7610 case 4000000:
7611 div_table = div_4000;
7612 break;
7613 case 5333333:
7614 div_table = div_5333;
7615 break;
7616 default:
7617 goto fail;
7618 }
7619
7620 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7621
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007622fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007623 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7624 return 200000;
7625}
7626
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007627static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007628{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007629 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007630 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7631 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7632 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7633 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7634 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007635 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007636 uint16_t tmp = 0;
7637
David Weinehall52a05c32016-08-22 13:32:44 +03007638 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007639
7640 cdclk_sel = (tmp >> 4) & 0x7;
7641
7642 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7643 goto fail;
7644
7645 switch (vco) {
7646 case 3200000:
7647 div_table = div_3200;
7648 break;
7649 case 4000000:
7650 div_table = div_4000;
7651 break;
7652 case 4800000:
7653 div_table = div_4800;
7654 break;
7655 case 5333333:
7656 div_table = div_5333;
7657 break;
7658 default:
7659 goto fail;
7660 }
7661
7662 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7663
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007664fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007665 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7666 return 190476;
7667}
7668
Zhenyu Wang2c072452009-06-05 15:38:42 +08007669static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007670intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007671{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007672 while (*num > DATA_LINK_M_N_MASK ||
7673 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007674 *num >>= 1;
7675 *den >>= 1;
7676 }
7677}
7678
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007679static void compute_m_n(unsigned int m, unsigned int n,
7680 uint32_t *ret_m, uint32_t *ret_n)
7681{
7682 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7683 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7684 intel_reduce_m_n_ratio(ret_m, ret_n);
7685}
7686
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007687void
7688intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7689 int pixel_clock, int link_clock,
7690 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007691{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007692 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007693
7694 compute_m_n(bits_per_pixel * pixel_clock,
7695 link_clock * nlanes * 8,
7696 &m_n->gmch_m, &m_n->gmch_n);
7697
7698 compute_m_n(pixel_clock, link_clock,
7699 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007700}
7701
Chris Wilsona7615032011-01-12 17:04:08 +00007702static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7703{
Jani Nikulad330a952014-01-21 11:24:25 +02007704 if (i915.panel_use_ssc >= 0)
7705 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007706 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007707 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007708}
7709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007710static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007711{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007712 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007713}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007714
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007715static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7716{
7717 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007718}
7719
Daniel Vetterf47709a2013-03-28 10:42:02 +01007720static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007722 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007723{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007725 u32 fp, fp2 = 0;
7726
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007727 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007728 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007729 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007730 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007731 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007733 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007734 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007735 }
7736
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007738
Daniel Vetterf47709a2013-03-28 10:42:02 +01007739 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007740 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007741 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007742 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007743 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007744 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007745 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007746 }
7747}
7748
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007749static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7750 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007751{
7752 u32 reg_val;
7753
7754 /*
7755 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7756 * and set it to a reasonable value instead.
7757 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007758 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007759 reg_val &= 0xffffff00;
7760 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007761 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007764 reg_val &= 0x8cffffff;
7765 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007766 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007767
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007768 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007769 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007772 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007773 reg_val &= 0x00ffffff;
7774 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007775 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007776}
7777
Daniel Vetterb5518422013-05-03 11:49:48 +02007778static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7779 struct intel_link_m_n *m_n)
7780{
7781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007782 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007783 int pipe = crtc->pipe;
7784
Daniel Vettere3b95f12013-05-03 11:49:49 +02007785 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7786 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7787 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7788 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007789}
7790
7791static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007792 struct intel_link_m_n *m_n,
7793 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007794{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007795 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007796 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007797 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007798
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007799 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007800 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7801 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7802 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7803 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007804 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7805 * for gen < 8) and if DRRS is supported (to make sure the
7806 * registers are not unnecessarily accessed).
7807 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007808 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7809 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007810 I915_WRITE(PIPE_DATA_M2(transcoder),
7811 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7812 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7813 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7814 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7815 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007816 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007817 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7818 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7819 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7820 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007821 }
7822}
7823
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307824void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007825{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307826 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7827
7828 if (m_n == M1_N1) {
7829 dp_m_n = &crtc->config->dp_m_n;
7830 dp_m2_n2 = &crtc->config->dp_m2_n2;
7831 } else if (m_n == M2_N2) {
7832
7833 /*
7834 * M2_N2 registers are not supported. Hence m2_n2 divider value
7835 * needs to be programmed into M1_N1.
7836 */
7837 dp_m_n = &crtc->config->dp_m2_n2;
7838 } else {
7839 DRM_ERROR("Unsupported divider value\n");
7840 return;
7841 }
7842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007843 if (crtc->config->has_pch_encoder)
7844 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007845 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307846 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007847}
7848
Daniel Vetter251ac862015-06-18 10:30:24 +02007849static void vlv_compute_dpll(struct intel_crtc *crtc,
7850 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007851{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007852 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007853 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007854 if (crtc->pipe != PIPE_A)
7855 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007856
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007857 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007858 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007859 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7860 DPLL_EXT_BUFFER_ENABLE_VLV;
7861
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007862 pipe_config->dpll_hw_state.dpll_md =
7863 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7864}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007865
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007866static void chv_compute_dpll(struct intel_crtc *crtc,
7867 struct intel_crtc_state *pipe_config)
7868{
7869 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007871 if (crtc->pipe != PIPE_A)
7872 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7873
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007874 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007875 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007876 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7877
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007878 pipe_config->dpll_hw_state.dpll_md =
7879 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007880}
7881
Ville Syrjäläd288f652014-10-28 13:20:22 +02007882static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007883 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007884{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007885 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007886 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007887 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007888 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007889 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007890 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007891
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007892 /* Enable Refclk */
7893 I915_WRITE(DPLL(pipe),
7894 pipe_config->dpll_hw_state.dpll &
7895 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7896
7897 /* No need to actually set up the DPLL with DSI */
7898 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7899 return;
7900
Ville Syrjäläa5805162015-05-26 20:42:30 +03007901 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007902
Ville Syrjäläd288f652014-10-28 13:20:22 +02007903 bestn = pipe_config->dpll.n;
7904 bestm1 = pipe_config->dpll.m1;
7905 bestm2 = pipe_config->dpll.m2;
7906 bestp1 = pipe_config->dpll.p1;
7907 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007908
Jesse Barnes89b667f2013-04-18 14:51:36 -07007909 /* See eDP HDMI DPIO driver vbios notes doc */
7910
7911 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007912 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007913 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007914
7915 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007916 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007917
7918 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007919 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007920 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007921 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007922
7923 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007924 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007925
7926 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007927 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7928 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7929 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007930 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007931
7932 /*
7933 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7934 * but we don't support that).
7935 * Note: don't use the DAC post divider as it seems unstable.
7936 */
7937 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007938 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007939
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007940 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007942
Jesse Barnes89b667f2013-04-18 14:51:36 -07007943 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007944 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007945 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7946 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007948 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007949 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007951 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007952
Ville Syrjälä37a56502016-06-22 21:57:04 +03007953 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007954 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007955 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007957 0x0df40000);
7958 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007960 0x0df70000);
7961 } else { /* HDMI or VGA */
7962 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007963 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007965 0x0df70000);
7966 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007967 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 0x0df40000);
7969 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007970
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007972 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007973 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007974 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007976
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007978 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007979}
7980
Ville Syrjäläd288f652014-10-28 13:20:22 +02007981static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007982 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007983{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007984 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007985 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007986 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007987 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307988 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007989 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307990 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307991 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007992
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007993 /* Enable Refclk and SSC */
7994 I915_WRITE(DPLL(pipe),
7995 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7996
7997 /* No need to actually set up the DPLL with DSI */
7998 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7999 return;
8000
Ville Syrjäläd288f652014-10-28 13:20:22 +02008001 bestn = pipe_config->dpll.n;
8002 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8003 bestm1 = pipe_config->dpll.m1;
8004 bestm2 = pipe_config->dpll.m2 >> 22;
8005 bestp1 = pipe_config->dpll.p1;
8006 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308007 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308008 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308009 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008010
Ville Syrjäläa5805162015-05-26 20:42:30 +03008011 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008012
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008013 /* p1 and p2 divider */
8014 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8015 5 << DPIO_CHV_S1_DIV_SHIFT |
8016 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8017 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8018 1 << DPIO_CHV_K_DIV_SHIFT);
8019
8020 /* Feedback post-divider - m2 */
8021 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8022
8023 /* Feedback refclk divider - n and m1 */
8024 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8025 DPIO_CHV_M1_DIV_BY_2 |
8026 1 << DPIO_CHV_N_DIV_SHIFT);
8027
8028 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008029 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008030
8031 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308032 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8033 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8034 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8035 if (bestm2_frac)
8036 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8037 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008038
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308039 /* Program digital lock detect threshold */
8040 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8041 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8042 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8043 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8044 if (!bestm2_frac)
8045 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8046 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8047
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008048 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308049 if (vco == 5400000) {
8050 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8051 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8052 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8053 tribuf_calcntr = 0x9;
8054 } else if (vco <= 6200000) {
8055 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8056 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8057 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8058 tribuf_calcntr = 0x9;
8059 } else if (vco <= 6480000) {
8060 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8061 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8062 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8063 tribuf_calcntr = 0x8;
8064 } else {
8065 /* Not supported. Apply the same limits as in the max case */
8066 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8067 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8068 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8069 tribuf_calcntr = 0;
8070 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8072
Ville Syrjälä968040b2015-03-11 22:52:08 +02008073 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308074 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8075 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8076 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8077
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008078 /* AFC Recal */
8079 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8080 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8081 DPIO_AFC_RECAL);
8082
Ville Syrjäläa5805162015-05-26 20:42:30 +03008083 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008084}
8085
Ville Syrjäläd288f652014-10-28 13:20:22 +02008086/**
8087 * vlv_force_pll_on - forcibly enable just the PLL
8088 * @dev_priv: i915 private structure
8089 * @pipe: pipe PLL to enable
8090 * @dpll: PLL configuration
8091 *
8092 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8093 * in cases where we need the PLL enabled even when @pipe is not going to
8094 * be enabled.
8095 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008096int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008097 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008098{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008099 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008100 struct intel_crtc_state *pipe_config;
8101
8102 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8103 if (!pipe_config)
8104 return -ENOMEM;
8105
8106 pipe_config->base.crtc = &crtc->base;
8107 pipe_config->pixel_multiplier = 1;
8108 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008109
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008110 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008111 chv_compute_dpll(crtc, pipe_config);
8112 chv_prepare_pll(crtc, pipe_config);
8113 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008114 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008115 vlv_compute_dpll(crtc, pipe_config);
8116 vlv_prepare_pll(crtc, pipe_config);
8117 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008118 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008119
8120 kfree(pipe_config);
8121
8122 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008123}
8124
8125/**
8126 * vlv_force_pll_off - forcibly disable just the PLL
8127 * @dev_priv: i915 private structure
8128 * @pipe: pipe PLL to disable
8129 *
8130 * Disable the PLL for @pipe. To be used in cases where we need
8131 * the PLL enabled even when @pipe is not going to be enabled.
8132 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008133void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008134{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008135 if (IS_CHERRYVIEW(dev_priv))
8136 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008137 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008138 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008139}
8140
Daniel Vetter251ac862015-06-18 10:30:24 +02008141static void i9xx_compute_dpll(struct intel_crtc *crtc,
8142 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008143 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008144{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008145 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008146 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008147 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008148
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008149 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308150
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008151 dpll = DPLL_VGA_MODE_DIS;
8152
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008153 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008154 dpll |= DPLLB_MODE_LVDS;
8155 else
8156 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008157
Jani Nikula73f67aa2016-12-07 22:48:09 +02008158 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8159 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008160 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008161 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008162 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008163
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008164 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8165 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008166 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008167
Ville Syrjälä37a56502016-06-22 21:57:04 +03008168 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008169 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008170
8171 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008172 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008173 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8174 else {
8175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008176 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008177 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8178 }
8179 switch (clock->p2) {
8180 case 5:
8181 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8182 break;
8183 case 7:
8184 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8185 break;
8186 case 10:
8187 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8188 break;
8189 case 14:
8190 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8191 break;
8192 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008193 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008194 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8195
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008196 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008197 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008198 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008199 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008200 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8201 else
8202 dpll |= PLL_REF_INPUT_DREFCLK;
8203
8204 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008205 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008206
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008207 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008208 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008209 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008210 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211 }
8212}
8213
Daniel Vetter251ac862015-06-18 10:30:24 +02008214static void i8xx_compute_dpll(struct intel_crtc *crtc,
8215 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008216 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008217{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008218 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008219 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008220 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008221 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008222
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008223 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308224
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008225 dpll = DPLL_VGA_MODE_DIS;
8226
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008227 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008228 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8229 } else {
8230 if (clock->p1 == 2)
8231 dpll |= PLL_P1_DIVIDE_BY_TWO;
8232 else
8233 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8234 if (clock->p2 == 4)
8235 dpll |= PLL_P2_DIVIDE_BY_4;
8236 }
8237
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008238 if (!IS_I830(dev_priv) &&
8239 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008240 dpll |= DPLL_DVO_2X_MODE;
8241
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008243 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008244 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8245 else
8246 dpll |= PLL_REF_INPUT_DREFCLK;
8247
8248 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008249 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008250}
8251
Daniel Vetter8a654f32013-06-01 17:16:22 +02008252static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008253{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008254 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008255 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008256 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008257 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008258 uint32_t crtc_vtotal, crtc_vblank_end;
8259 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008260
8261 /* We need to be careful not to changed the adjusted mode, for otherwise
8262 * the hw state checker will get angry at the mismatch. */
8263 crtc_vtotal = adjusted_mode->crtc_vtotal;
8264 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008265
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008266 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008267 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008268 crtc_vtotal -= 1;
8269 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008270
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008271 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008272 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8273 else
8274 vsyncshift = adjusted_mode->crtc_hsync_start -
8275 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008276 if (vsyncshift < 0)
8277 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008278 }
8279
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008280 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008281 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008282
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008283 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008284 (adjusted_mode->crtc_hdisplay - 1) |
8285 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008286 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008287 (adjusted_mode->crtc_hblank_start - 1) |
8288 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008289 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008290 (adjusted_mode->crtc_hsync_start - 1) |
8291 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8292
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008293 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008294 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008295 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008296 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008297 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008298 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008299 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008300 (adjusted_mode->crtc_vsync_start - 1) |
8301 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8302
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008303 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8304 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8305 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8306 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008307 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008308 (pipe == PIPE_B || pipe == PIPE_C))
8309 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8310
Jani Nikulabc58be62016-03-18 17:05:39 +02008311}
8312
8313static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8314{
8315 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008316 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008317 enum pipe pipe = intel_crtc->pipe;
8318
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008319 /* pipesrc controls the size that is scaled from, which should
8320 * always be the user's requested size.
8321 */
8322 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008323 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8324 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008325}
8326
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008327static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008328 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008329{
8330 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008331 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008332 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8333 uint32_t tmp;
8334
8335 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008336 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8337 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008338 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008339 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8340 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008341 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008342 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8343 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344
8345 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008346 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8347 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008348 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008349 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8350 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008351 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008352 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8353 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008354
8355 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008356 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8357 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8358 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008359 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008360}
8361
8362static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8363 struct intel_crtc_state *pipe_config)
8364{
8365 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008366 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008367 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008368
8369 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008370 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8371 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8372
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008373 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8374 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008375}
8376
Daniel Vetterf6a83282014-02-11 15:28:57 -08008377void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008378 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008379{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008380 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8381 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8382 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8383 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8386 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8387 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8388 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008389
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008390 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008391 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008392
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008393 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008394
8395 mode->hsync = drm_mode_hsync(mode);
8396 mode->vrefresh = drm_mode_vrefresh(mode);
8397 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008398}
8399
Daniel Vetter84b046f2013-02-19 18:48:54 +01008400static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8401{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008402 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008403 uint32_t pipeconf;
8404
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008405 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008406
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008407 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8408 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8409 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008410
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008411 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008412 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008413
Daniel Vetterff9ce462013-04-24 14:57:17 +02008414 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008415 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8416 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008417 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008418 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008419 pipeconf |= PIPECONF_DITHER_EN |
8420 PIPECONF_DITHER_TYPE_SP;
8421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008422 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008423 case 18:
8424 pipeconf |= PIPECONF_6BPC;
8425 break;
8426 case 24:
8427 pipeconf |= PIPECONF_8BPC;
8428 break;
8429 case 30:
8430 pipeconf |= PIPECONF_10BPC;
8431 break;
8432 default:
8433 /* Case prevented by intel_choose_pipe_bpp_dither. */
8434 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008435 }
8436 }
8437
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008438 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008439 if (intel_crtc->lowfreq_avail) {
8440 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8441 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8442 } else {
8443 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008444 }
8445 }
8446
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008447 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008448 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008449 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008450 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8451 else
8452 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8453 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008454 pipeconf |= PIPECONF_PROGRESSIVE;
8455
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008456 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008457 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008458 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008459
Daniel Vetter84b046f2013-02-19 18:48:54 +01008460 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8461 POSTING_READ(PIPECONF(intel_crtc->pipe));
8462}
8463
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008464static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8465 struct intel_crtc_state *crtc_state)
8466{
8467 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008468 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008469 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008470 int refclk = 48000;
8471
8472 memset(&crtc_state->dpll_hw_state, 0,
8473 sizeof(crtc_state->dpll_hw_state));
8474
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008475 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008476 if (intel_panel_use_ssc(dev_priv)) {
8477 refclk = dev_priv->vbt.lvds_ssc_freq;
8478 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8479 }
8480
8481 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008482 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008483 limit = &intel_limits_i8xx_dvo;
8484 } else {
8485 limit = &intel_limits_i8xx_dac;
8486 }
8487
8488 if (!crtc_state->clock_set &&
8489 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8490 refclk, NULL, &crtc_state->dpll)) {
8491 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8492 return -EINVAL;
8493 }
8494
8495 i8xx_compute_dpll(crtc, crtc_state, NULL);
8496
8497 return 0;
8498}
8499
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008500static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8501 struct intel_crtc_state *crtc_state)
8502{
8503 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008504 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008505 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008506 int refclk = 96000;
8507
8508 memset(&crtc_state->dpll_hw_state, 0,
8509 sizeof(crtc_state->dpll_hw_state));
8510
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008511 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008512 if (intel_panel_use_ssc(dev_priv)) {
8513 refclk = dev_priv->vbt.lvds_ssc_freq;
8514 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8515 }
8516
8517 if (intel_is_dual_link_lvds(dev))
8518 limit = &intel_limits_g4x_dual_channel_lvds;
8519 else
8520 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008521 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8522 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008523 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008524 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008525 limit = &intel_limits_g4x_sdvo;
8526 } else {
8527 /* The option is for other outputs */
8528 limit = &intel_limits_i9xx_sdvo;
8529 }
8530
8531 if (!crtc_state->clock_set &&
8532 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8533 refclk, NULL, &crtc_state->dpll)) {
8534 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8535 return -EINVAL;
8536 }
8537
8538 i9xx_compute_dpll(crtc, crtc_state, NULL);
8539
8540 return 0;
8541}
8542
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008543static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8544 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008545{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008546 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008547 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008548 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008549 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008550
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008551 memset(&crtc_state->dpll_hw_state, 0,
8552 sizeof(crtc_state->dpll_hw_state));
8553
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008554 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008555 if (intel_panel_use_ssc(dev_priv)) {
8556 refclk = dev_priv->vbt.lvds_ssc_freq;
8557 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8558 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008559
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008560 limit = &intel_limits_pineview_lvds;
8561 } else {
8562 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008563 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008564
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008565 if (!crtc_state->clock_set &&
8566 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8567 refclk, NULL, &crtc_state->dpll)) {
8568 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8569 return -EINVAL;
8570 }
8571
8572 i9xx_compute_dpll(crtc, crtc_state, NULL);
8573
8574 return 0;
8575}
8576
8577static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8578 struct intel_crtc_state *crtc_state)
8579{
8580 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008581 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008582 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008583 int refclk = 96000;
8584
8585 memset(&crtc_state->dpll_hw_state, 0,
8586 sizeof(crtc_state->dpll_hw_state));
8587
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008588 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008589 if (intel_panel_use_ssc(dev_priv)) {
8590 refclk = dev_priv->vbt.lvds_ssc_freq;
8591 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008592 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008593
8594 limit = &intel_limits_i9xx_lvds;
8595 } else {
8596 limit = &intel_limits_i9xx_sdvo;
8597 }
8598
8599 if (!crtc_state->clock_set &&
8600 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8601 refclk, NULL, &crtc_state->dpll)) {
8602 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8603 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008604 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008605
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008606 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008607
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008608 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008609}
8610
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008611static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8612 struct intel_crtc_state *crtc_state)
8613{
8614 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008615 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008616
8617 memset(&crtc_state->dpll_hw_state, 0,
8618 sizeof(crtc_state->dpll_hw_state));
8619
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008620 if (!crtc_state->clock_set &&
8621 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8622 refclk, NULL, &crtc_state->dpll)) {
8623 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8624 return -EINVAL;
8625 }
8626
8627 chv_compute_dpll(crtc, crtc_state);
8628
8629 return 0;
8630}
8631
8632static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8633 struct intel_crtc_state *crtc_state)
8634{
8635 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008636 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008637
8638 memset(&crtc_state->dpll_hw_state, 0,
8639 sizeof(crtc_state->dpll_hw_state));
8640
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008641 if (!crtc_state->clock_set &&
8642 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8643 refclk, NULL, &crtc_state->dpll)) {
8644 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8645 return -EINVAL;
8646 }
8647
8648 vlv_compute_dpll(crtc, crtc_state);
8649
8650 return 0;
8651}
8652
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008653static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008654 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008655{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008656 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008657 uint32_t tmp;
8658
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008659 if (INTEL_GEN(dev_priv) <= 3 &&
8660 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008661 return;
8662
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008663 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008664 if (!(tmp & PFIT_ENABLE))
8665 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008666
Daniel Vetter06922822013-07-11 13:35:40 +02008667 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008668 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008669 if (crtc->pipe != PIPE_B)
8670 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008671 } else {
8672 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8673 return;
8674 }
8675
Daniel Vetter06922822013-07-11 13:35:40 +02008676 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008677 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008678}
8679
Jesse Barnesacbec812013-09-20 11:29:32 -07008680static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008681 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008682{
8683 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008684 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008685 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008686 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008687 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008688 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008689
Ville Syrjäläb5219732016-03-15 16:40:01 +02008690 /* In case of DSI, DPLL will not be used */
8691 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308692 return;
8693
Ville Syrjäläa5805162015-05-26 20:42:30 +03008694 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008695 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008696 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008697
8698 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8699 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8700 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8701 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8702 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8703
Imre Deakdccbea32015-06-22 23:35:51 +03008704 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008705}
8706
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008707static void
8708i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8709 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008710{
8711 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008712 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008713 u32 val, base, offset;
8714 int pipe = crtc->pipe, plane = crtc->plane;
8715 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008716 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008717 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008718 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008719
Damien Lespiau42a7b082015-02-05 19:35:13 +00008720 val = I915_READ(DSPCNTR(plane));
8721 if (!(val & DISPLAY_PLANE_ENABLE))
8722 return;
8723
Damien Lespiaud9806c92015-01-21 14:07:19 +00008724 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008725 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008726 DRM_DEBUG_KMS("failed to alloc fb\n");
8727 return;
8728 }
8729
Damien Lespiau1b842c82015-01-21 13:50:54 +00008730 fb = &intel_fb->base;
8731
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008732 fb->dev = dev;
8733
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008734 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008735 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008736 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008737 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008738 }
8739 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008740
8741 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008742 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008743 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008744
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008745 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008746 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008747 offset = I915_READ(DSPTILEOFF(plane));
8748 else
8749 offset = I915_READ(DSPLINOFF(plane));
8750 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8751 } else {
8752 base = I915_READ(DSPADDR(plane));
8753 }
8754 plane_config->base = base;
8755
8756 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008757 fb->width = ((val >> 16) & 0xfff) + 1;
8758 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008759
8760 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008761 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008762
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008763 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008764 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008765 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008766
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008767 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008768
Damien Lespiau2844a922015-01-20 12:51:48 +00008769 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8770 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008771 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008772 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008773
Damien Lespiau2d140302015-02-05 17:22:18 +00008774 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008775}
8776
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008777static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008778 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008779{
8780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008781 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008782 int pipe = pipe_config->cpu_transcoder;
8783 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008784 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008785 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008786 int refclk = 100000;
8787
Ville Syrjäläb5219732016-03-15 16:40:01 +02008788 /* In case of DSI, DPLL will not be used */
8789 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8790 return;
8791
Ville Syrjäläa5805162015-05-26 20:42:30 +03008792 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008793 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8794 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8795 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8796 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008797 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008798 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008799
8800 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008801 clock.m2 = (pll_dw0 & 0xff) << 22;
8802 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8803 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008804 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8805 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8806 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8807
Imre Deakdccbea32015-06-22 23:35:51 +03008808 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008809}
8810
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008811static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008812 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008813{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008814 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008815 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008816 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008817 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008818
Imre Deak17290502016-02-12 18:55:11 +02008819 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8820 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008821 return false;
8822
Daniel Vettere143a212013-07-04 12:01:15 +02008823 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008824 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008825
Imre Deak17290502016-02-12 18:55:11 +02008826 ret = false;
8827
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008828 tmp = I915_READ(PIPECONF(crtc->pipe));
8829 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008830 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008831
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008832 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8833 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008834 switch (tmp & PIPECONF_BPC_MASK) {
8835 case PIPECONF_6BPC:
8836 pipe_config->pipe_bpp = 18;
8837 break;
8838 case PIPECONF_8BPC:
8839 pipe_config->pipe_bpp = 24;
8840 break;
8841 case PIPECONF_10BPC:
8842 pipe_config->pipe_bpp = 30;
8843 break;
8844 default:
8845 break;
8846 }
8847 }
8848
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008849 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008850 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008851 pipe_config->limited_color_range = true;
8852
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008853 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008854 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8855
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008856 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008857 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008858
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008859 i9xx_get_pfit_config(crtc, pipe_config);
8860
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008861 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008862 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008863 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008864 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8865 else
8866 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008867 pipe_config->pixel_multiplier =
8868 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8869 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008870 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008871 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008872 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008873 tmp = I915_READ(DPLL(crtc->pipe));
8874 pipe_config->pixel_multiplier =
8875 ((tmp & SDVO_MULTIPLIER_MASK)
8876 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8877 } else {
8878 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8879 * port and will be fixed up in the encoder->get_config
8880 * function. */
8881 pipe_config->pixel_multiplier = 1;
8882 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008883 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008884 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008885 /*
8886 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8887 * on 830. Filter it out here so that we don't
8888 * report errors due to that.
8889 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008890 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008891 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8892
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008893 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8894 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008895 } else {
8896 /* Mask out read-only status bits. */
8897 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8898 DPLL_PORTC_READY_MASK |
8899 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008900 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008901
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008902 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008903 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008904 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008905 vlv_crtc_clock_get(crtc, pipe_config);
8906 else
8907 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008908
Ville Syrjälä0f646142015-08-26 19:39:18 +03008909 /*
8910 * Normally the dotclock is filled in by the encoder .get_config()
8911 * but in case the pipe is enabled w/o any ports we need a sane
8912 * default.
8913 */
8914 pipe_config->base.adjusted_mode.crtc_clock =
8915 pipe_config->port_clock / pipe_config->pixel_multiplier;
8916
Imre Deak17290502016-02-12 18:55:11 +02008917 ret = true;
8918
8919out:
8920 intel_display_power_put(dev_priv, power_domain);
8921
8922 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008923}
8924
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008925static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008926{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008927 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008928 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008929 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008930 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008931 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008932 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008933 bool has_ck505 = false;
8934 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008935 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008936
8937 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008938 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008939 switch (encoder->type) {
8940 case INTEL_OUTPUT_LVDS:
8941 has_panel = true;
8942 has_lvds = true;
8943 break;
8944 case INTEL_OUTPUT_EDP:
8945 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008946 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008947 has_cpu_edp = true;
8948 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008949 default:
8950 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008951 }
8952 }
8953
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008954 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008955 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008956 can_ssc = has_ck505;
8957 } else {
8958 has_ck505 = false;
8959 can_ssc = true;
8960 }
8961
Lyude1c1a24d2016-06-14 11:04:09 -04008962 /* Check if any DPLLs are using the SSC source */
8963 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8964 u32 temp = I915_READ(PCH_DPLL(i));
8965
8966 if (!(temp & DPLL_VCO_ENABLE))
8967 continue;
8968
8969 if ((temp & PLL_REF_INPUT_MASK) ==
8970 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8971 using_ssc_source = true;
8972 break;
8973 }
8974 }
8975
8976 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8977 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008978
8979 /* Ironlake: try to setup display ref clock before DPLL
8980 * enabling. This is only under driver's control after
8981 * PCH B stepping, previous chipset stepping should be
8982 * ignoring this setting.
8983 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008984 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008985
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008986 /* As we must carefully and slowly disable/enable each source in turn,
8987 * compute the final state we want first and check if we need to
8988 * make any changes at all.
8989 */
8990 final = val;
8991 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008992 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008993 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008994 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008995 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8996
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008997 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008998 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008999 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009000
Keith Packard199e5d72011-09-22 12:01:57 -07009001 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009002 final |= DREF_SSC_SOURCE_ENABLE;
9003
9004 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9005 final |= DREF_SSC1_ENABLE;
9006
9007 if (has_cpu_edp) {
9008 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9009 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9010 else
9011 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9012 } else
9013 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009014 } else if (using_ssc_source) {
9015 final |= DREF_SSC_SOURCE_ENABLE;
9016 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009017 }
9018
9019 if (final == val)
9020 return;
9021
9022 /* Always enable nonspread source */
9023 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9024
9025 if (has_ck505)
9026 val |= DREF_NONSPREAD_CK505_ENABLE;
9027 else
9028 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9029
9030 if (has_panel) {
9031 val &= ~DREF_SSC_SOURCE_MASK;
9032 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009033
Keith Packard199e5d72011-09-22 12:01:57 -07009034 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009035 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009036 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009037 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009038 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009039 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009040
9041 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009042 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009043 POSTING_READ(PCH_DREF_CONTROL);
9044 udelay(200);
9045
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009046 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009047
9048 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009049 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009050 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009051 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009052 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009053 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009054 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009055 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009056 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009057
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009058 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009059 POSTING_READ(PCH_DREF_CONTROL);
9060 udelay(200);
9061 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009062 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009063
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009064 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009065
9066 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009067 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009068
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009069 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009070 POSTING_READ(PCH_DREF_CONTROL);
9071 udelay(200);
9072
Lyude1c1a24d2016-06-14 11:04:09 -04009073 if (!using_ssc_source) {
9074 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009075
Lyude1c1a24d2016-06-14 11:04:09 -04009076 /* Turn off the SSC source */
9077 val &= ~DREF_SSC_SOURCE_MASK;
9078 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009079
Lyude1c1a24d2016-06-14 11:04:09 -04009080 /* Turn off SSC1 */
9081 val &= ~DREF_SSC1_ENABLE;
9082
9083 I915_WRITE(PCH_DREF_CONTROL, val);
9084 POSTING_READ(PCH_DREF_CONTROL);
9085 udelay(200);
9086 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009087 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009088
9089 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009090}
9091
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009092static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009093{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009094 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009095
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009096 tmp = I915_READ(SOUTH_CHICKEN2);
9097 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9098 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009099
Imre Deakcf3598c2016-06-28 13:37:31 +03009100 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9101 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009102 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009103
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009104 tmp = I915_READ(SOUTH_CHICKEN2);
9105 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9106 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009107
Imre Deakcf3598c2016-06-28 13:37:31 +03009108 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9109 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009110 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009111}
9112
9113/* WaMPhyProgramming:hsw */
9114static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9115{
9116 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009117
9118 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9119 tmp &= ~(0xFF << 24);
9120 tmp |= (0x12 << 24);
9121 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9122
Paulo Zanonidde86e22012-12-01 12:04:25 -02009123 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9124 tmp |= (1 << 11);
9125 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9126
9127 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9128 tmp |= (1 << 11);
9129 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9130
Paulo Zanonidde86e22012-12-01 12:04:25 -02009131 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9132 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9133 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9134
9135 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9136 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9137 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9138
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009139 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9140 tmp &= ~(7 << 13);
9141 tmp |= (5 << 13);
9142 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009143
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009144 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9145 tmp &= ~(7 << 13);
9146 tmp |= (5 << 13);
9147 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009148
9149 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9150 tmp &= ~0xFF;
9151 tmp |= 0x1C;
9152 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9153
9154 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9155 tmp &= ~0xFF;
9156 tmp |= 0x1C;
9157 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9158
9159 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9160 tmp &= ~(0xFF << 16);
9161 tmp |= (0x1C << 16);
9162 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9163
9164 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9165 tmp &= ~(0xFF << 16);
9166 tmp |= (0x1C << 16);
9167 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9168
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009169 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9170 tmp |= (1 << 27);
9171 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009172
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009173 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9174 tmp |= (1 << 27);
9175 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009177 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9178 tmp &= ~(0xF << 28);
9179 tmp |= (4 << 28);
9180 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009181
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009182 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9183 tmp &= ~(0xF << 28);
9184 tmp |= (4 << 28);
9185 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009186}
9187
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009188/* Implements 3 different sequences from BSpec chapter "Display iCLK
9189 * Programming" based on the parameters passed:
9190 * - Sequence to enable CLKOUT_DP
9191 * - Sequence to enable CLKOUT_DP without spread
9192 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9193 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009194static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9195 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009196{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009197 uint32_t reg, tmp;
9198
9199 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9200 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009201 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9202 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009203 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009204
Ville Syrjäläa5805162015-05-26 20:42:30 +03009205 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009206
9207 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9208 tmp &= ~SBI_SSCCTL_DISABLE;
9209 tmp |= SBI_SSCCTL_PATHALT;
9210 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9211
9212 udelay(24);
9213
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009214 if (with_spread) {
9215 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9216 tmp &= ~SBI_SSCCTL_PATHALT;
9217 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009218
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009219 if (with_fdi) {
9220 lpt_reset_fdi_mphy(dev_priv);
9221 lpt_program_fdi_mphy(dev_priv);
9222 }
9223 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009224
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009225 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009226 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9227 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9228 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009229
Ville Syrjäläa5805162015-05-26 20:42:30 +03009230 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009231}
9232
Paulo Zanoni47701c32013-07-23 11:19:25 -03009233/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009234static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03009235{
Paulo Zanoni47701c32013-07-23 11:19:25 -03009236 uint32_t reg, tmp;
9237
Ville Syrjäläa5805162015-05-26 20:42:30 +03009238 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009239
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009240 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009241 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9242 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9243 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9244
9245 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9246 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9247 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9248 tmp |= SBI_SSCCTL_PATHALT;
9249 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9250 udelay(32);
9251 }
9252 tmp |= SBI_SSCCTL_DISABLE;
9253 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9254 }
9255
Ville Syrjäläa5805162015-05-26 20:42:30 +03009256 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009257}
9258
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009259#define BEND_IDX(steps) ((50 + (steps)) / 5)
9260
9261static const uint16_t sscdivintphase[] = {
9262 [BEND_IDX( 50)] = 0x3B23,
9263 [BEND_IDX( 45)] = 0x3B23,
9264 [BEND_IDX( 40)] = 0x3C23,
9265 [BEND_IDX( 35)] = 0x3C23,
9266 [BEND_IDX( 30)] = 0x3D23,
9267 [BEND_IDX( 25)] = 0x3D23,
9268 [BEND_IDX( 20)] = 0x3E23,
9269 [BEND_IDX( 15)] = 0x3E23,
9270 [BEND_IDX( 10)] = 0x3F23,
9271 [BEND_IDX( 5)] = 0x3F23,
9272 [BEND_IDX( 0)] = 0x0025,
9273 [BEND_IDX( -5)] = 0x0025,
9274 [BEND_IDX(-10)] = 0x0125,
9275 [BEND_IDX(-15)] = 0x0125,
9276 [BEND_IDX(-20)] = 0x0225,
9277 [BEND_IDX(-25)] = 0x0225,
9278 [BEND_IDX(-30)] = 0x0325,
9279 [BEND_IDX(-35)] = 0x0325,
9280 [BEND_IDX(-40)] = 0x0425,
9281 [BEND_IDX(-45)] = 0x0425,
9282 [BEND_IDX(-50)] = 0x0525,
9283};
9284
9285/*
9286 * Bend CLKOUT_DP
9287 * steps -50 to 50 inclusive, in steps of 5
9288 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9289 * change in clock period = -(steps / 10) * 5.787 ps
9290 */
9291static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9292{
9293 uint32_t tmp;
9294 int idx = BEND_IDX(steps);
9295
9296 if (WARN_ON(steps % 5 != 0))
9297 return;
9298
9299 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9300 return;
9301
9302 mutex_lock(&dev_priv->sb_lock);
9303
9304 if (steps % 10 != 0)
9305 tmp = 0xAAAAAAAB;
9306 else
9307 tmp = 0x00000000;
9308 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9309
9310 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9311 tmp &= 0xffff0000;
9312 tmp |= sscdivintphase[idx];
9313 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9314
9315 mutex_unlock(&dev_priv->sb_lock);
9316}
9317
9318#undef BEND_IDX
9319
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009320static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009321{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009322 struct intel_encoder *encoder;
9323 bool has_vga = false;
9324
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009325 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009326 switch (encoder->type) {
9327 case INTEL_OUTPUT_ANALOG:
9328 has_vga = true;
9329 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009330 default:
9331 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009332 }
9333 }
9334
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009335 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009336 lpt_bend_clkout_dp(dev_priv, 0);
9337 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009338 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009339 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009340 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009341}
9342
Paulo Zanonidde86e22012-12-01 12:04:25 -02009343/*
9344 * Initialize reference clocks when the driver loads
9345 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009346void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009347{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009348 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009349 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009350 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009351 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009352}
9353
Daniel Vetter6ff93602013-04-19 11:24:36 +02009354static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009355{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009356 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9358 int pipe = intel_crtc->pipe;
9359 uint32_t val;
9360
Daniel Vetter78114072013-06-13 00:54:57 +02009361 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009363 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009364 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009365 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009366 break;
9367 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009368 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009369 break;
9370 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009371 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009372 break;
9373 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009374 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009375 break;
9376 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009377 /* Case prevented by intel_choose_pipe_bpp_dither. */
9378 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009379 }
9380
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009381 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009382 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9383
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009384 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009385 val |= PIPECONF_INTERLACED_ILK;
9386 else
9387 val |= PIPECONF_PROGRESSIVE;
9388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009389 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009390 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009391
Paulo Zanonic8203562012-09-12 10:06:29 -03009392 I915_WRITE(PIPECONF(pipe), val);
9393 POSTING_READ(PIPECONF(pipe));
9394}
9395
Daniel Vetter6ff93602013-04-19 11:24:36 +02009396static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009397{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009398 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009400 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009401 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009402
Jani Nikula391bf042016-03-18 17:05:40 +02009403 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009404 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9405
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009406 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009407 val |= PIPECONF_INTERLACED_ILK;
9408 else
9409 val |= PIPECONF_PROGRESSIVE;
9410
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009411 I915_WRITE(PIPECONF(cpu_transcoder), val);
9412 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009413}
9414
Jani Nikula391bf042016-03-18 17:05:40 +02009415static void haswell_set_pipemisc(struct drm_crtc *crtc)
9416{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009417 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9419
9420 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9421 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009423 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009424 case 18:
9425 val |= PIPEMISC_DITHER_6_BPC;
9426 break;
9427 case 24:
9428 val |= PIPEMISC_DITHER_8_BPC;
9429 break;
9430 case 30:
9431 val |= PIPEMISC_DITHER_10_BPC;
9432 break;
9433 case 36:
9434 val |= PIPEMISC_DITHER_12_BPC;
9435 break;
9436 default:
9437 /* Case prevented by pipe_config_set_bpp. */
9438 BUG();
9439 }
9440
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009441 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009442 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9443
Jani Nikula391bf042016-03-18 17:05:40 +02009444 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009445 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009446}
9447
Paulo Zanonid4b19312012-11-29 11:29:32 -02009448int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9449{
9450 /*
9451 * Account for spread spectrum to avoid
9452 * oversubscribing the link. Max center spread
9453 * is 2.5%; use 5% for safety's sake.
9454 */
9455 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009456 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009457}
9458
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009459static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009460{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009461 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009462}
9463
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009464static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9465 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009466 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009467{
9468 struct drm_crtc *crtc = &intel_crtc->base;
9469 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009470 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009471 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009472 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009473
Chris Wilsonc1858122010-12-03 21:35:48 +00009474 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009475 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009476 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009477 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009478 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009479 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009480 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009481 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009482 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009483
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009484 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009485
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009486 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9487 fp |= FP_CB_TUNE;
9488
9489 if (reduced_clock) {
9490 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9491
9492 if (reduced_clock->m < factor * reduced_clock->n)
9493 fp2 |= FP_CB_TUNE;
9494 } else {
9495 fp2 = fp;
9496 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009497
Chris Wilson5eddb702010-09-11 13:48:45 +01009498 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009499
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009500 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009501 dpll |= DPLLB_MODE_LVDS;
9502 else
9503 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009504
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009505 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009506 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009507
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009508 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9509 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009510 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009511
Ville Syrjälä37a56502016-06-22 21:57:04 +03009512 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009513 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009514
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009515 /*
9516 * The high speed IO clock is only really required for
9517 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9518 * possible to share the DPLL between CRT and HDMI. Enabling
9519 * the clock needlessly does no real harm, except use up a
9520 * bit of power potentially.
9521 *
9522 * We'll limit this to IVB with 3 pipes, since it has only two
9523 * DPLLs and so DPLL sharing is the only way to get three pipes
9524 * driving PCH ports at the same time. On SNB we could do this,
9525 * and potentially avoid enabling the second DPLL, but it's not
9526 * clear if it''s a win or loss power wise. No point in doing
9527 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9528 */
9529 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9530 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9531 dpll |= DPLL_SDVO_HIGH_SPEED;
9532
Eric Anholta07d6782011-03-30 13:01:08 -07009533 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009534 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009535 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009536 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009537
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009538 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009539 case 5:
9540 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9541 break;
9542 case 7:
9543 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9544 break;
9545 case 10:
9546 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9547 break;
9548 case 14:
9549 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9550 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009551 }
9552
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009553 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9554 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009555 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009556 else
9557 dpll |= PLL_REF_INPUT_DREFCLK;
9558
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009559 dpll |= DPLL_VCO_ENABLE;
9560
9561 crtc_state->dpll_hw_state.dpll = dpll;
9562 crtc_state->dpll_hw_state.fp0 = fp;
9563 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009564}
9565
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009566static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9567 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009568{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009569 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009570 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009571 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009572 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009573 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009574 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009575 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009576
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009577 memset(&crtc_state->dpll_hw_state, 0,
9578 sizeof(crtc_state->dpll_hw_state));
9579
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009580 crtc->lowfreq_avail = false;
9581
9582 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9583 if (!crtc_state->has_pch_encoder)
9584 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009585
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009587 if (intel_panel_use_ssc(dev_priv)) {
9588 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9589 dev_priv->vbt.lvds_ssc_freq);
9590 refclk = dev_priv->vbt.lvds_ssc_freq;
9591 }
9592
9593 if (intel_is_dual_link_lvds(dev)) {
9594 if (refclk == 100000)
9595 limit = &intel_limits_ironlake_dual_lvds_100m;
9596 else
9597 limit = &intel_limits_ironlake_dual_lvds;
9598 } else {
9599 if (refclk == 100000)
9600 limit = &intel_limits_ironlake_single_lvds_100m;
9601 else
9602 limit = &intel_limits_ironlake_single_lvds;
9603 }
9604 } else {
9605 limit = &intel_limits_ironlake_dac;
9606 }
9607
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009608 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009609 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9610 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009611 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9612 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009613 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009614
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009615 ironlake_compute_dpll(crtc, crtc_state,
9616 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009617
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009618 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9619 if (pll == NULL) {
9620 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9621 pipe_name(crtc->pipe));
9622 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009623 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009624
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009625 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009626 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009627 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009628
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009629 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009630}
9631
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009632static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9633 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009634{
9635 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009636 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009637 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009638
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009639 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9640 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9641 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9642 & ~TU_SIZE_MASK;
9643 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9644 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9645 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9646}
9647
9648static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9649 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009650 struct intel_link_m_n *m_n,
9651 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009652{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009653 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009654 enum pipe pipe = crtc->pipe;
9655
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009656 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009657 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9658 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9659 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9660 & ~TU_SIZE_MASK;
9661 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9662 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9663 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009664 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9665 * gen < 8) and if DRRS is supported (to make sure the
9666 * registers are not unnecessarily read).
9667 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009668 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009669 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009670 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9671 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9672 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9673 & ~TU_SIZE_MASK;
9674 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9675 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9676 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9677 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009678 } else {
9679 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9680 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9681 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9682 & ~TU_SIZE_MASK;
9683 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9684 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9685 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9686 }
9687}
9688
9689void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009690 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009691{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009692 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009693 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9694 else
9695 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009696 &pipe_config->dp_m_n,
9697 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009698}
9699
Daniel Vetter72419202013-04-04 13:28:53 +02009700static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009701 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009702{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009703 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009704 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009705}
9706
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009707static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009708 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009709{
9710 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009711 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009712 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9713 uint32_t ps_ctrl = 0;
9714 int id = -1;
9715 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009716
Chandra Kondurua1b22782015-04-07 15:28:45 -07009717 /* find scaler attached to this pipe */
9718 for (i = 0; i < crtc->num_scalers; i++) {
9719 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9720 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9721 id = i;
9722 pipe_config->pch_pfit.enabled = true;
9723 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9724 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9725 break;
9726 }
9727 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009728
Chandra Kondurua1b22782015-04-07 15:28:45 -07009729 scaler_state->scaler_id = id;
9730 if (id >= 0) {
9731 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9732 } else {
9733 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009734 }
9735}
9736
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009737static void
9738skylake_get_initial_plane_config(struct intel_crtc *crtc,
9739 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009740{
9741 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009742 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009743 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009744 int pipe = crtc->pipe;
9745 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009746 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009747 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009748 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009749
Damien Lespiaud9806c92015-01-21 14:07:19 +00009750 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009751 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009752 DRM_DEBUG_KMS("failed to alloc fb\n");
9753 return;
9754 }
9755
Damien Lespiau1b842c82015-01-21 13:50:54 +00009756 fb = &intel_fb->base;
9757
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009758 fb->dev = dev;
9759
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009760 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009761 if (!(val & PLANE_CTL_ENABLE))
9762 goto error;
9763
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009764 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9765 fourcc = skl_format_to_fourcc(pixel_format,
9766 val & PLANE_CTL_ORDER_RGBX,
9767 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009768 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009769
Damien Lespiau40f46282015-02-27 11:15:21 +00009770 tiling = val & PLANE_CTL_TILED_MASK;
9771 switch (tiling) {
9772 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009773 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009774 break;
9775 case PLANE_CTL_TILED_X:
9776 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009777 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009778 break;
9779 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009780 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009781 break;
9782 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009783 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009784 break;
9785 default:
9786 MISSING_CASE(tiling);
9787 goto error;
9788 }
9789
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009790 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9791 plane_config->base = base;
9792
9793 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9794
9795 val = I915_READ(PLANE_SIZE(pipe, 0));
9796 fb->height = ((val >> 16) & 0xfff) + 1;
9797 fb->width = ((val >> 0) & 0x1fff) + 1;
9798
9799 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009800 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009801 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009802 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9803
9804 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009805 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009806 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009807
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009808 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009809
9810 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9811 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009812 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009813 plane_config->size);
9814
Damien Lespiau2d140302015-02-05 17:22:18 +00009815 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009816 return;
9817
9818error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009819 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009820}
9821
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009822static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009823 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009824{
9825 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009826 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009827 uint32_t tmp;
9828
9829 tmp = I915_READ(PF_CTL(crtc->pipe));
9830
9831 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009832 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009833 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9834 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009835
9836 /* We currently do not free assignements of panel fitters on
9837 * ivb/hsw (since we don't use the higher upscaling modes which
9838 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009839 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009840 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9841 PF_PIPE_SEL_IVB(crtc->pipe));
9842 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009843 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009844}
9845
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009846static void
9847ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9848 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009849{
9850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009851 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009852 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009853 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009854 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009855 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009856 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009857 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009858
Damien Lespiau42a7b082015-02-05 19:35:13 +00009859 val = I915_READ(DSPCNTR(pipe));
9860 if (!(val & DISPLAY_PLANE_ENABLE))
9861 return;
9862
Damien Lespiaud9806c92015-01-21 14:07:19 +00009863 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009864 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009865 DRM_DEBUG_KMS("failed to alloc fb\n");
9866 return;
9867 }
9868
Damien Lespiau1b842c82015-01-21 13:50:54 +00009869 fb = &intel_fb->base;
9870
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009871 fb->dev = dev;
9872
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009873 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009874 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009875 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009876 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009877 }
9878 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009879
9880 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009881 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009882 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009883
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009884 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009885 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009886 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009887 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009888 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009889 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009891 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009892 }
9893 plane_config->base = base;
9894
9895 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009896 fb->width = ((val >> 16) & 0xfff) + 1;
9897 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009898
9899 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009900 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009901
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009902 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009903 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009904 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009905
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009906 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009907
Damien Lespiau2844a922015-01-20 12:51:48 +00009908 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9909 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009910 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00009911 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009912
Damien Lespiau2d140302015-02-05 17:22:18 +00009913 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009914}
9915
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009916static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009917 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009918{
9919 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009920 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009921 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009922 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009923 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009924
Imre Deak17290502016-02-12 18:55:11 +02009925 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9926 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009927 return false;
9928
Daniel Vettere143a212013-07-04 12:01:15 +02009929 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009930 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009931
Imre Deak17290502016-02-12 18:55:11 +02009932 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009933 tmp = I915_READ(PIPECONF(crtc->pipe));
9934 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009935 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009936
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009937 switch (tmp & PIPECONF_BPC_MASK) {
9938 case PIPECONF_6BPC:
9939 pipe_config->pipe_bpp = 18;
9940 break;
9941 case PIPECONF_8BPC:
9942 pipe_config->pipe_bpp = 24;
9943 break;
9944 case PIPECONF_10BPC:
9945 pipe_config->pipe_bpp = 30;
9946 break;
9947 case PIPECONF_12BPC:
9948 pipe_config->pipe_bpp = 36;
9949 break;
9950 default:
9951 break;
9952 }
9953
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009954 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9955 pipe_config->limited_color_range = true;
9956
Daniel Vetterab9412b2013-05-03 11:49:46 +02009957 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009958 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009959 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009960
Daniel Vetter88adfff2013-03-28 10:42:01 +01009961 pipe_config->has_pch_encoder = true;
9962
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009963 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9964 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9965 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009966
9967 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009968
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009969 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009970 /*
9971 * The pipe->pch transcoder and pch transcoder->pll
9972 * mapping is fixed.
9973 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009974 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009975 } else {
9976 tmp = I915_READ(PCH_DPLL_SEL);
9977 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009978 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009979 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009980 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009981 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009982
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009983 pipe_config->shared_dpll =
9984 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9985 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009986
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009987 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9988 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009989
9990 tmp = pipe_config->dpll_hw_state.dpll;
9991 pipe_config->pixel_multiplier =
9992 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9993 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009994
9995 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009996 } else {
9997 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009998 }
9999
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010000 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010001 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010002
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010003 ironlake_get_pfit_config(crtc, pipe_config);
10004
Imre Deak17290502016-02-12 18:55:11 +020010005 ret = true;
10006
10007out:
10008 intel_display_power_put(dev_priv, power_domain);
10009
10010 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010011}
10012
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010013static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10014{
Chris Wilson91c8a322016-07-05 10:40:23 +010010015 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010016 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010017
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010018 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010019 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010020 pipe_name(crtc->pipe));
10021
Rob Clarke2c719b2014-12-15 13:56:32 -050010022 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10023 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010024 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10025 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010026 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010027 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010028 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010029 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010030 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010031 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010032 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010033 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010034 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010035 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010036 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010037
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010038 /*
10039 * In theory we can still leave IRQs enabled, as long as only the HPD
10040 * interrupts remain enabled. We used to check for that, but since it's
10041 * gen-specific and since we only disable LCPLL after we fully disable
10042 * the interrupts, the check below should be enough.
10043 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010044 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010045}
10046
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010047static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10048{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010049 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010050 return I915_READ(D_COMP_HSW);
10051 else
10052 return I915_READ(D_COMP_BDW);
10053}
10054
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010055static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10056{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010057 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010058 mutex_lock(&dev_priv->rps.hw_lock);
10059 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10060 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010061 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010062 mutex_unlock(&dev_priv->rps.hw_lock);
10063 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010064 I915_WRITE(D_COMP_BDW, val);
10065 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010066 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010067}
10068
10069/*
10070 * This function implements pieces of two sequences from BSpec:
10071 * - Sequence for display software to disable LCPLL
10072 * - Sequence for display software to allow package C8+
10073 * The steps implemented here are just the steps that actually touch the LCPLL
10074 * register. Callers should take care of disabling all the display engine
10075 * functions, doing the mode unset, fixing interrupts, etc.
10076 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010077static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10078 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010079{
10080 uint32_t val;
10081
10082 assert_can_disable_lcpll(dev_priv);
10083
10084 val = I915_READ(LCPLL_CTL);
10085
10086 if (switch_to_fclk) {
10087 val |= LCPLL_CD_SOURCE_FCLK;
10088 I915_WRITE(LCPLL_CTL, val);
10089
Imre Deakf53dd632016-06-28 13:37:32 +030010090 if (wait_for_us(I915_READ(LCPLL_CTL) &
10091 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010092 DRM_ERROR("Switching to FCLK failed\n");
10093
10094 val = I915_READ(LCPLL_CTL);
10095 }
10096
10097 val |= LCPLL_PLL_DISABLE;
10098 I915_WRITE(LCPLL_CTL, val);
10099 POSTING_READ(LCPLL_CTL);
10100
Chris Wilson24d84412016-06-30 15:33:07 +010010101 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010102 DRM_ERROR("LCPLL still locked\n");
10103
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010104 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010105 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010106 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010107 ndelay(100);
10108
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010109 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10110 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010111 DRM_ERROR("D_COMP RCOMP still in progress\n");
10112
10113 if (allow_power_down) {
10114 val = I915_READ(LCPLL_CTL);
10115 val |= LCPLL_POWER_DOWN_ALLOW;
10116 I915_WRITE(LCPLL_CTL, val);
10117 POSTING_READ(LCPLL_CTL);
10118 }
10119}
10120
10121/*
10122 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10123 * source.
10124 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010125static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010126{
10127 uint32_t val;
10128
10129 val = I915_READ(LCPLL_CTL);
10130
10131 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10132 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10133 return;
10134
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010135 /*
10136 * Make sure we're not on PC8 state before disabling PC8, otherwise
10137 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010138 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010139 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010140
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010141 if (val & LCPLL_POWER_DOWN_ALLOW) {
10142 val &= ~LCPLL_POWER_DOWN_ALLOW;
10143 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010144 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010145 }
10146
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010147 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010148 val |= D_COMP_COMP_FORCE;
10149 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010150 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010151
10152 val = I915_READ(LCPLL_CTL);
10153 val &= ~LCPLL_PLL_DISABLE;
10154 I915_WRITE(LCPLL_CTL, val);
10155
Chris Wilson93220c02016-06-30 15:33:08 +010010156 if (intel_wait_for_register(dev_priv,
10157 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10158 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010159 DRM_ERROR("LCPLL not locked yet\n");
10160
10161 if (val & LCPLL_CD_SOURCE_FCLK) {
10162 val = I915_READ(LCPLL_CTL);
10163 val &= ~LCPLL_CD_SOURCE_FCLK;
10164 I915_WRITE(LCPLL_CTL, val);
10165
Imre Deakf53dd632016-06-28 13:37:32 +030010166 if (wait_for_us((I915_READ(LCPLL_CTL) &
10167 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010168 DRM_ERROR("Switching back to LCPLL failed\n");
10169 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010170
Mika Kuoppala59bad942015-01-16 11:34:40 +020010171 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010172 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010173}
10174
Paulo Zanoni765dab672014-03-07 20:08:18 -030010175/*
10176 * Package states C8 and deeper are really deep PC states that can only be
10177 * reached when all the devices on the system allow it, so even if the graphics
10178 * device allows PC8+, it doesn't mean the system will actually get to these
10179 * states. Our driver only allows PC8+ when going into runtime PM.
10180 *
10181 * The requirements for PC8+ are that all the outputs are disabled, the power
10182 * well is disabled and most interrupts are disabled, and these are also
10183 * requirements for runtime PM. When these conditions are met, we manually do
10184 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10185 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10186 * hang the machine.
10187 *
10188 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10189 * the state of some registers, so when we come back from PC8+ we need to
10190 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10191 * need to take care of the registers kept by RC6. Notice that this happens even
10192 * if we don't put the device in PCI D3 state (which is what currently happens
10193 * because of the runtime PM support).
10194 *
10195 * For more, read "Display Sequences for Package C8" on the hardware
10196 * documentation.
10197 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010198void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010199{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010200 uint32_t val;
10201
Paulo Zanonic67a4702013-08-19 13:18:09 -030010202 DRM_DEBUG_KMS("Enabling package C8+\n");
10203
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010204 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010205 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10206 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10207 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10208 }
10209
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010210 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010211 hsw_disable_lcpll(dev_priv, true, true);
10212}
10213
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010214void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010215{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010216 uint32_t val;
10217
Paulo Zanonic67a4702013-08-19 13:18:09 -030010218 DRM_DEBUG_KMS("Disabling package C8+\n");
10219
10220 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010221 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010222
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010223 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010224 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10225 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10226 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10227 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228}
10229
Imre Deak324513c2016-06-13 16:44:36 +030010230static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010231{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010232 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010233 struct intel_atomic_state *old_intel_state =
10234 to_intel_atomic_state(old_state);
10235 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010236
Imre Deak324513c2016-06-13 16:44:36 +030010237 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010238}
10239
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010240static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10241 int pixel_rate)
10242{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010243 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10244
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010245 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010246 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010247 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10248
10249 /* BSpec says "Do not use DisplayPort with CDCLK less than
10250 * 432 MHz, audio enabled, port width x4, and link rate
10251 * HBR2 (5.4 GHz), or else there may be audio corruption or
10252 * screen corruption."
10253 */
10254 if (intel_crtc_has_dp_encoder(crtc_state) &&
10255 crtc_state->has_audio &&
10256 crtc_state->port_clock >= 540000 &&
10257 crtc_state->lane_count == 4)
10258 pixel_rate = max(432000, pixel_rate);
10259
10260 return pixel_rate;
10261}
10262
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010263/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010264static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010265{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010266 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010267 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010268 struct drm_crtc *crtc;
10269 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010270 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010271 unsigned max_pixel_rate = 0, i;
10272 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010273
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010274 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10275 sizeof(intel_state->min_pixclk));
10276
10277 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010278 int pixel_rate;
10279
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010280 crtc_state = to_intel_crtc_state(cstate);
10281 if (!crtc_state->base.enable) {
10282 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010283 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010284 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010285
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010286 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010287
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010288 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010289 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10290 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010291
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010292 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010293 }
10294
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010295 for_each_pipe(dev_priv, pipe)
10296 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10297
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010298 return max_pixel_rate;
10299}
10300
10301static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10302{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010303 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010304 uint32_t val, data;
10305 int ret;
10306
10307 if (WARN((I915_READ(LCPLL_CTL) &
10308 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10309 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10310 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10311 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10312 "trying to change cdclk frequency with cdclk not enabled\n"))
10313 return;
10314
10315 mutex_lock(&dev_priv->rps.hw_lock);
10316 ret = sandybridge_pcode_write(dev_priv,
10317 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10318 mutex_unlock(&dev_priv->rps.hw_lock);
10319 if (ret) {
10320 DRM_ERROR("failed to inform pcode about cdclk change\n");
10321 return;
10322 }
10323
10324 val = I915_READ(LCPLL_CTL);
10325 val |= LCPLL_CD_SOURCE_FCLK;
10326 I915_WRITE(LCPLL_CTL, val);
10327
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010328 if (wait_for_us(I915_READ(LCPLL_CTL) &
10329 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010330 DRM_ERROR("Switching to FCLK failed\n");
10331
10332 val = I915_READ(LCPLL_CTL);
10333 val &= ~LCPLL_CLK_FREQ_MASK;
10334
10335 switch (cdclk) {
10336 case 450000:
10337 val |= LCPLL_CLK_FREQ_450;
10338 data = 0;
10339 break;
10340 case 540000:
10341 val |= LCPLL_CLK_FREQ_54O_BDW;
10342 data = 1;
10343 break;
10344 case 337500:
10345 val |= LCPLL_CLK_FREQ_337_5_BDW;
10346 data = 2;
10347 break;
10348 case 675000:
10349 val |= LCPLL_CLK_FREQ_675_BDW;
10350 data = 3;
10351 break;
10352 default:
10353 WARN(1, "invalid cdclk frequency\n");
10354 return;
10355 }
10356
10357 I915_WRITE(LCPLL_CTL, val);
10358
10359 val = I915_READ(LCPLL_CTL);
10360 val &= ~LCPLL_CD_SOURCE_FCLK;
10361 I915_WRITE(LCPLL_CTL, val);
10362
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010363 if (wait_for_us((I915_READ(LCPLL_CTL) &
10364 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010365 DRM_ERROR("Switching back to LCPLL failed\n");
10366
10367 mutex_lock(&dev_priv->rps.hw_lock);
10368 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10369 mutex_unlock(&dev_priv->rps.hw_lock);
10370
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010371 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10372
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010373 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010374
10375 WARN(cdclk != dev_priv->cdclk_freq,
10376 "cdclk requested %d kHz but got %d kHz\n",
10377 cdclk, dev_priv->cdclk_freq);
10378}
10379
Ville Syrjälä587c7912016-05-11 22:44:41 +030010380static int broadwell_calc_cdclk(int max_pixclk)
10381{
10382 if (max_pixclk > 540000)
10383 return 675000;
10384 else if (max_pixclk > 450000)
10385 return 540000;
10386 else if (max_pixclk > 337500)
10387 return 450000;
10388 else
10389 return 337500;
10390}
10391
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010392static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010393{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010394 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010395 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010396 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010397 int cdclk;
10398
10399 /*
10400 * FIXME should also account for plane ratio
10401 * once 64bpp pixel formats are supported.
10402 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010403 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010404
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010406 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10407 cdclk, dev_priv->max_cdclk_freq);
10408 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010409 }
10410
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010411 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10412 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010413 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010414
10415 return 0;
10416}
10417
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010418static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010419{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010420 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010421 struct intel_atomic_state *old_intel_state =
10422 to_intel_atomic_state(old_state);
10423 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010424
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010425 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010426}
10427
Clint Taylorc89e39f2016-05-13 23:41:21 +030010428static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10429{
10430 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10431 struct drm_i915_private *dev_priv = to_i915(state->dev);
10432 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010433 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010434 int cdclk;
10435
10436 /*
10437 * FIXME should also account for plane ratio
10438 * once 64bpp pixel formats are supported.
10439 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010440 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010441
10442 /*
10443 * FIXME move the cdclk caclulation to
10444 * compute_config() so we can fail gracegully.
10445 */
10446 if (cdclk > dev_priv->max_cdclk_freq) {
10447 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10448 cdclk, dev_priv->max_cdclk_freq);
10449 cdclk = dev_priv->max_cdclk_freq;
10450 }
10451
10452 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10453 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010454 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010455
10456 return 0;
10457}
10458
10459static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10460{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010461 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10462 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10463 unsigned int req_cdclk = intel_state->dev_cdclk;
10464 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010465
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010466 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010467}
10468
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010469static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10470 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010471{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010472 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010473 if (!intel_ddi_pll_select(crtc, crtc_state))
10474 return -EINVAL;
10475 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010476
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010477 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010478
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010479 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010480}
10481
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010482static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10483 enum port port,
10484 struct intel_crtc_state *pipe_config)
10485{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010486 enum intel_dpll_id id;
10487
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010488 switch (port) {
10489 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010490 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010491 break;
10492 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010493 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010494 break;
10495 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010496 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010497 break;
10498 default:
10499 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010500 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010501 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010502
10503 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010504}
10505
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010506static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10507 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010508 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010509{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010510 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010511 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010512
10513 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010514 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010515
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010516 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010517 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010518
10519 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010520}
10521
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010522static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10523 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010524 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010525{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010526 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010527 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010528
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010529 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010530 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010531 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010532 break;
10533 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010534 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010535 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010536 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010537 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010538 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010539 case PORT_CLK_SEL_LCPLL_810:
10540 id = DPLL_ID_LCPLL_810;
10541 break;
10542 case PORT_CLK_SEL_LCPLL_1350:
10543 id = DPLL_ID_LCPLL_1350;
10544 break;
10545 case PORT_CLK_SEL_LCPLL_2700:
10546 id = DPLL_ID_LCPLL_2700;
10547 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010548 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010549 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010550 /* fall through */
10551 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010552 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010553 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010554
10555 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010556}
10557
Jani Nikulacf304292016-03-18 17:05:41 +020010558static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10559 struct intel_crtc_state *pipe_config,
10560 unsigned long *power_domain_mask)
10561{
10562 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010563 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010564 enum intel_display_power_domain power_domain;
10565 u32 tmp;
10566
Imre Deakd9a7bc62016-05-12 16:18:50 +030010567 /*
10568 * The pipe->transcoder mapping is fixed with the exception of the eDP
10569 * transcoder handled below.
10570 */
Jani Nikulacf304292016-03-18 17:05:41 +020010571 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10572
10573 /*
10574 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10575 * consistency and less surprising code; it's in always on power).
10576 */
10577 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10578 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10579 enum pipe trans_edp_pipe;
10580 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10581 default:
10582 WARN(1, "unknown pipe linked to edp transcoder\n");
10583 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10584 case TRANS_DDI_EDP_INPUT_A_ON:
10585 trans_edp_pipe = PIPE_A;
10586 break;
10587 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10588 trans_edp_pipe = PIPE_B;
10589 break;
10590 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10591 trans_edp_pipe = PIPE_C;
10592 break;
10593 }
10594
10595 if (trans_edp_pipe == crtc->pipe)
10596 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10597 }
10598
10599 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10600 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10601 return false;
10602 *power_domain_mask |= BIT(power_domain);
10603
10604 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10605
10606 return tmp & PIPECONF_ENABLE;
10607}
10608
Jani Nikula4d1de972016-03-18 17:05:42 +020010609static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10610 struct intel_crtc_state *pipe_config,
10611 unsigned long *power_domain_mask)
10612{
10613 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010614 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010615 enum intel_display_power_domain power_domain;
10616 enum port port;
10617 enum transcoder cpu_transcoder;
10618 u32 tmp;
10619
Jani Nikula4d1de972016-03-18 17:05:42 +020010620 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10621 if (port == PORT_A)
10622 cpu_transcoder = TRANSCODER_DSI_A;
10623 else
10624 cpu_transcoder = TRANSCODER_DSI_C;
10625
10626 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10627 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10628 continue;
10629 *power_domain_mask |= BIT(power_domain);
10630
Imre Deakdb18b6a2016-03-24 12:41:40 +020010631 /*
10632 * The PLL needs to be enabled with a valid divider
10633 * configuration, otherwise accessing DSI registers will hang
10634 * the machine. See BSpec North Display Engine
10635 * registers/MIPI[BXT]. We can break out here early, since we
10636 * need the same DSI PLL to be enabled for both DSI ports.
10637 */
10638 if (!intel_dsi_pll_is_enabled(dev_priv))
10639 break;
10640
Jani Nikula4d1de972016-03-18 17:05:42 +020010641 /* XXX: this works for video mode only */
10642 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10643 if (!(tmp & DPI_ENABLE))
10644 continue;
10645
10646 tmp = I915_READ(MIPI_CTRL(port));
10647 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10648 continue;
10649
10650 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010651 break;
10652 }
10653
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010654 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010655}
10656
Daniel Vetter26804af2014-06-25 22:01:55 +030010657static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010658 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010659{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010660 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010661 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010662 enum port port;
10663 uint32_t tmp;
10664
10665 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10666
10667 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10668
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010669 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010670 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010671 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010672 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010673 else
10674 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010675
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010676 pll = pipe_config->shared_dpll;
10677 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010678 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10679 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010680 }
10681
Daniel Vetter26804af2014-06-25 22:01:55 +030010682 /*
10683 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10684 * DDI E. So just check whether this pipe is wired to DDI E and whether
10685 * the PCH transcoder is on.
10686 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010687 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010688 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010689 pipe_config->has_pch_encoder = true;
10690
10691 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10692 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10693 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10694
10695 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10696 }
10697}
10698
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010699static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010700 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010701{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010703 enum intel_display_power_domain power_domain;
10704 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010705 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010706
Imre Deak17290502016-02-12 18:55:11 +020010707 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10708 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010709 return false;
Imre Deak17290502016-02-12 18:55:11 +020010710 power_domain_mask = BIT(power_domain);
10711
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010712 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010713
Jani Nikulacf304292016-03-18 17:05:41 +020010714 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010715
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010716 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010717 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10718 WARN_ON(active);
10719 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010720 }
10721
Jani Nikulacf304292016-03-18 17:05:41 +020010722 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010723 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010724
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010725 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010726 haswell_get_ddi_port_state(crtc, pipe_config);
10727 intel_get_pipe_timings(crtc, pipe_config);
10728 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010729
Jani Nikulabc58be62016-03-18 17:05:39 +020010730 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010731
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010732 pipe_config->gamma_mode =
10733 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10734
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010735 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053010736 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010737
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010738 pipe_config->scaler_state.scaler_id = -1;
10739 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10740 }
10741
Imre Deak17290502016-02-12 18:55:11 +020010742 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10743 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10744 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010745 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010746 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010747 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010748 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010749 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010750
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010751 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010752 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10753 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010754
Jani Nikula4d1de972016-03-18 17:05:42 +020010755 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10756 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010757 pipe_config->pixel_multiplier =
10758 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10759 } else {
10760 pipe_config->pixel_multiplier = 1;
10761 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010762
Imre Deak17290502016-02-12 18:55:11 +020010763out:
10764 for_each_power_domain(power_domain, power_domain_mask)
10765 intel_display_power_put(dev_priv, power_domain);
10766
Jani Nikulacf304292016-03-18 17:05:41 +020010767 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010768}
10769
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010770static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10771 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010772{
10773 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010774 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010776 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010777
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010778 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010779 unsigned int width = plane_state->base.crtc_w;
10780 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010781 unsigned int stride = roundup_pow_of_two(width) * 4;
10782
10783 switch (stride) {
10784 default:
10785 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10786 width, stride);
10787 stride = 256;
10788 /* fallthrough */
10789 case 256:
10790 case 512:
10791 case 1024:
10792 case 2048:
10793 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010794 }
10795
Ville Syrjälädc41c152014-08-13 11:57:05 +030010796 cntl |= CURSOR_ENABLE |
10797 CURSOR_GAMMA_ENABLE |
10798 CURSOR_FORMAT_ARGB |
10799 CURSOR_STRIDE(stride);
10800
10801 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010802 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010803
Ville Syrjälädc41c152014-08-13 11:57:05 +030010804 if (intel_crtc->cursor_cntl != 0 &&
10805 (intel_crtc->cursor_base != base ||
10806 intel_crtc->cursor_size != size ||
10807 intel_crtc->cursor_cntl != cntl)) {
10808 /* On these chipsets we can only modify the base/size/stride
10809 * whilst the cursor is disabled.
10810 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010811 I915_WRITE(CURCNTR(PIPE_A), 0);
10812 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010813 intel_crtc->cursor_cntl = 0;
10814 }
10815
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010816 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010817 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010818 intel_crtc->cursor_base = base;
10819 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010820
10821 if (intel_crtc->cursor_size != size) {
10822 I915_WRITE(CURSIZE, size);
10823 intel_crtc->cursor_size = size;
10824 }
10825
Chris Wilson4b0e3332014-05-30 16:35:26 +030010826 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010827 I915_WRITE(CURCNTR(PIPE_A), cntl);
10828 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010829 intel_crtc->cursor_cntl = cntl;
10830 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010831}
10832
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010833static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10834 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010835{
10836 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010837 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10839 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010840 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010841
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010842 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010843 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010844 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010845 case 64:
10846 cntl |= CURSOR_MODE_64_ARGB_AX;
10847 break;
10848 case 128:
10849 cntl |= CURSOR_MODE_128_ARGB_AX;
10850 break;
10851 case 256:
10852 cntl |= CURSOR_MODE_256_ARGB_AX;
10853 break;
10854 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010855 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010856 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010857 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010858 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010859
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010860 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010861 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010862
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010863 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010864 cntl |= CURSOR_ROTATE_180;
10865 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010866
Chris Wilson4b0e3332014-05-30 16:35:26 +030010867 if (intel_crtc->cursor_cntl != cntl) {
10868 I915_WRITE(CURCNTR(pipe), cntl);
10869 POSTING_READ(CURCNTR(pipe));
10870 intel_crtc->cursor_cntl = cntl;
10871 }
10872
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010873 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010874 I915_WRITE(CURBASE(pipe), base);
10875 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010876
10877 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010878}
10879
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010880/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010881static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010882 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010883{
10884 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010885 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10887 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010888 u32 base = intel_crtc->cursor_addr;
10889 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010890
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010891 if (plane_state) {
10892 int x = plane_state->base.crtc_x;
10893 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010894
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010895 if (x < 0) {
10896 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10897 x = -x;
10898 }
10899 pos |= x << CURSOR_X_SHIFT;
10900
10901 if (y < 0) {
10902 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10903 y = -y;
10904 }
10905 pos |= y << CURSOR_Y_SHIFT;
10906
10907 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010908 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010909 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010910 base += (plane_state->base.crtc_h *
10911 plane_state->base.crtc_w - 1) * 4;
10912 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010913 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010914
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010915 I915_WRITE(CURPOS(pipe), pos);
10916
Jani Nikula2a307c22016-11-30 17:43:04 +020010917 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010918 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010919 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010920 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010921}
10922
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010923static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010924 uint32_t width, uint32_t height)
10925{
10926 if (width == 0 || height == 0)
10927 return false;
10928
10929 /*
10930 * 845g/865g are special in that they are only limited by
10931 * the width of their cursors, the height is arbitrary up to
10932 * the precision of the register. Everything else requires
10933 * square cursors, limited to a few power-of-two sizes.
10934 */
Jani Nikula2a307c22016-11-30 17:43:04 +020010935 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010936 if ((width & 63) != 0)
10937 return false;
10938
Jani Nikula2a307c22016-11-30 17:43:04 +020010939 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010940 return false;
10941
10942 if (height > 1023)
10943 return false;
10944 } else {
10945 switch (width | height) {
10946 case 256:
10947 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010948 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010949 return false;
10950 case 64:
10951 break;
10952 default:
10953 return false;
10954 }
10955 }
10956
10957 return true;
10958}
10959
Jesse Barnes79e53942008-11-07 14:24:08 -080010960/* VESA 640x480x72Hz mode to set on the pipe */
10961static struct drm_display_mode load_detect_mode = {
10962 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10963 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10964};
10965
Daniel Vettera8bb6812014-02-10 18:00:39 +010010966struct drm_framebuffer *
10967__intel_framebuffer_create(struct drm_device *dev,
10968 struct drm_mode_fb_cmd2 *mode_cmd,
10969 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010970{
10971 struct intel_framebuffer *intel_fb;
10972 int ret;
10973
10974 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010975 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010976 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010977
10978 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010979 if (ret)
10980 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010981
10982 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010983
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010984err:
10985 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010986 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010987}
10988
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010989static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010990intel_framebuffer_create(struct drm_device *dev,
10991 struct drm_mode_fb_cmd2 *mode_cmd,
10992 struct drm_i915_gem_object *obj)
10993{
10994 struct drm_framebuffer *fb;
10995 int ret;
10996
10997 ret = i915_mutex_lock_interruptible(dev);
10998 if (ret)
10999 return ERR_PTR(ret);
11000 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11001 mutex_unlock(&dev->struct_mutex);
11002
11003 return fb;
11004}
11005
Chris Wilsond2dff872011-04-19 08:36:26 +010011006static u32
11007intel_framebuffer_pitch_for_width(int width, int bpp)
11008{
11009 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11010 return ALIGN(pitch, 64);
11011}
11012
11013static u32
11014intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11015{
11016 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011017 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011018}
11019
11020static struct drm_framebuffer *
11021intel_framebuffer_create_for_mode(struct drm_device *dev,
11022 struct drm_display_mode *mode,
11023 int depth, int bpp)
11024{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011025 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011026 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011027 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011028
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +000011029 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +010011030 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011031 if (IS_ERR(obj))
11032 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011033
11034 mode_cmd.width = mode->hdisplay;
11035 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011036 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11037 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011038 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011039
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011040 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11041 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011042 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011043
11044 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011045}
11046
11047static struct drm_framebuffer *
11048mode_fits_in_fbdev(struct drm_device *dev,
11049 struct drm_display_mode *mode)
11050{
Daniel Vetter06957262015-08-10 13:34:08 +020011051#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011052 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011053 struct drm_i915_gem_object *obj;
11054 struct drm_framebuffer *fb;
11055
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011056 if (!dev_priv->fbdev)
11057 return NULL;
11058
11059 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011060 return NULL;
11061
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011062 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011063 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011064
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011065 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011066 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +020011067 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +010011068 return NULL;
11069
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011070 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011071 return NULL;
11072
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011073 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011074 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011075#else
11076 return NULL;
11077#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011078}
11079
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011080static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11081 struct drm_crtc *crtc,
11082 struct drm_display_mode *mode,
11083 struct drm_framebuffer *fb,
11084 int x, int y)
11085{
11086 struct drm_plane_state *plane_state;
11087 int hdisplay, vdisplay;
11088 int ret;
11089
11090 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11091 if (IS_ERR(plane_state))
11092 return PTR_ERR(plane_state);
11093
11094 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011095 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011096 else
11097 hdisplay = vdisplay = 0;
11098
11099 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11100 if (ret)
11101 return ret;
11102 drm_atomic_set_fb_for_plane(plane_state, fb);
11103 plane_state->crtc_x = 0;
11104 plane_state->crtc_y = 0;
11105 plane_state->crtc_w = hdisplay;
11106 plane_state->crtc_h = vdisplay;
11107 plane_state->src_x = x << 16;
11108 plane_state->src_y = y << 16;
11109 plane_state->src_w = hdisplay << 16;
11110 plane_state->src_h = vdisplay << 16;
11111
11112 return 0;
11113}
11114
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011115bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011116 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011117 struct intel_load_detect_pipe *old,
11118 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011119{
11120 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011121 struct intel_encoder *intel_encoder =
11122 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011123 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011124 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011125 struct drm_crtc *crtc = NULL;
11126 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011127 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011128 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011129 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011130 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011131 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011132 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011133 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011134
Chris Wilsond2dff872011-04-19 08:36:26 +010011135 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011136 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011137 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011138
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011139 old->restore_state = NULL;
11140
Rob Clark51fd3712013-11-19 12:10:12 -050011141retry:
11142 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11143 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011144 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011145
Jesse Barnes79e53942008-11-07 14:24:08 -080011146 /*
11147 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011148 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011149 * - if the connector already has an assigned crtc, use it (but make
11150 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011151 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011152 * - try to find the first unused crtc that can drive this connector,
11153 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011154 */
11155
11156 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011157 if (connector->state->crtc) {
11158 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011159
Rob Clark51fd3712013-11-19 12:10:12 -050011160 ret = drm_modeset_lock(&crtc->mutex, ctx);
11161 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011162 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011163
11164 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011165 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011166 }
11167
11168 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011169 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011170 i++;
11171 if (!(encoder->possible_crtcs & (1 << i)))
11172 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011173
11174 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11175 if (ret)
11176 goto fail;
11177
11178 if (possible_crtc->state->enable) {
11179 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011180 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011181 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011182
11183 crtc = possible_crtc;
11184 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011185 }
11186
11187 /*
11188 * If we didn't find an unused CRTC, don't use any.
11189 */
11190 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011191 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011192 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011193 }
11194
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011195found:
11196 intel_crtc = to_intel_crtc(crtc);
11197
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011198 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11199 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011200 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011201
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011202 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011203 restore_state = drm_atomic_state_alloc(dev);
11204 if (!state || !restore_state) {
11205 ret = -ENOMEM;
11206 goto fail;
11207 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011208
11209 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011210 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011211
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011212 connector_state = drm_atomic_get_connector_state(state, connector);
11213 if (IS_ERR(connector_state)) {
11214 ret = PTR_ERR(connector_state);
11215 goto fail;
11216 }
11217
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011218 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11219 if (ret)
11220 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011221
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011222 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11223 if (IS_ERR(crtc_state)) {
11224 ret = PTR_ERR(crtc_state);
11225 goto fail;
11226 }
11227
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011228 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011229
Chris Wilson64927112011-04-20 07:25:26 +010011230 if (!mode)
11231 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011232
Chris Wilsond2dff872011-04-19 08:36:26 +010011233 /* We need a framebuffer large enough to accommodate all accesses
11234 * that the plane may generate whilst we perform load detection.
11235 * We can not rely on the fbcon either being present (we get called
11236 * during its initialisation to detect all boot displays, or it may
11237 * not even exist) or that it is large enough to satisfy the
11238 * requested mode.
11239 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011240 fb = mode_fits_in_fbdev(dev, mode);
11241 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011242 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011243 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011244 } else
11245 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011246 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011247 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011248 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011249 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011250
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011251 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11252 if (ret)
11253 goto fail;
11254
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011255 drm_framebuffer_unreference(fb);
11256
11257 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11258 if (ret)
11259 goto fail;
11260
11261 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11262 if (!ret)
11263 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11264 if (!ret)
11265 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11266 if (ret) {
11267 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11268 goto fail;
11269 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011270
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011271 ret = drm_atomic_commit(state);
11272 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011273 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011274 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011275 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011276
11277 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000011278 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010011279
Jesse Barnes79e53942008-11-07 14:24:08 -080011280 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011281 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011282 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011283
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011284fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011285 if (state) {
11286 drm_atomic_state_put(state);
11287 state = NULL;
11288 }
11289 if (restore_state) {
11290 drm_atomic_state_put(restore_state);
11291 restore_state = NULL;
11292 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011293
Rob Clark51fd3712013-11-19 12:10:12 -050011294 if (ret == -EDEADLK) {
11295 drm_modeset_backoff(ctx);
11296 goto retry;
11297 }
11298
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011299 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011300}
11301
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011302void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011303 struct intel_load_detect_pipe *old,
11304 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011305{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011306 struct intel_encoder *intel_encoder =
11307 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011308 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011309 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011310 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011311
Chris Wilsond2dff872011-04-19 08:36:26 +010011312 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011313 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011314 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011315
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011316 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011317 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011318
11319 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011320 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011321 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011322 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011323}
11324
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011325static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011326 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011327{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011328 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011329 u32 dpll = pipe_config->dpll_hw_state.dpll;
11330
11331 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011332 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011333 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011334 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011335 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011336 return 96000;
11337 else
11338 return 48000;
11339}
11340
Jesse Barnes79e53942008-11-07 14:24:08 -080011341/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011342static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011343 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011344{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011345 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011346 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011347 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011348 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011349 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011350 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011351 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011352 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011353
11354 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011355 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011356 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011357 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011358
11359 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011360 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011361 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11362 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011363 } else {
11364 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11365 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11366 }
11367
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011368 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011369 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011370 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11371 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011372 else
11373 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011374 DPLL_FPA01_P1_POST_DIV_SHIFT);
11375
11376 switch (dpll & DPLL_MODE_MASK) {
11377 case DPLLB_MODE_DAC_SERIAL:
11378 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11379 5 : 10;
11380 break;
11381 case DPLLB_MODE_LVDS:
11382 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11383 7 : 14;
11384 break;
11385 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011386 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011387 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011388 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011389 }
11390
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011391 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011392 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011393 else
Imre Deakdccbea32015-06-22 23:35:51 +030011394 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011395 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011396 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011397 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011398
11399 if (is_lvds) {
11400 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11401 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011402
11403 if (lvds & LVDS_CLKB_POWER_UP)
11404 clock.p2 = 7;
11405 else
11406 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011407 } else {
11408 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11409 clock.p1 = 2;
11410 else {
11411 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11412 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11413 }
11414 if (dpll & PLL_P2_DIVIDE_BY_4)
11415 clock.p2 = 4;
11416 else
11417 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011418 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011419
Imre Deakdccbea32015-06-22 23:35:51 +030011420 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011421 }
11422
Ville Syrjälä18442d02013-09-13 16:00:08 +030011423 /*
11424 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011425 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011426 * encoder's get_config() function.
11427 */
Imre Deakdccbea32015-06-22 23:35:51 +030011428 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011429}
11430
Ville Syrjälä6878da02013-09-13 15:59:11 +030011431int intel_dotclock_calculate(int link_freq,
11432 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011433{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011434 /*
11435 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011436 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011437 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011438 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011439 *
11440 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011441 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011442 */
11443
Ville Syrjälä6878da02013-09-13 15:59:11 +030011444 if (!m_n->link_n)
11445 return 0;
11446
11447 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11448}
11449
Ville Syrjälä18442d02013-09-13 16:00:08 +030011450static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011451 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011452{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011454
11455 /* read out port_clock from the DPLL */
11456 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011457
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011458 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011459 * In case there is an active pipe without active ports,
11460 * we may need some idea for the dotclock anyway.
11461 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011462 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011463 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011464 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011465 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011466}
11467
11468/** Returns the currently programmed mode of the given pipe. */
11469struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11470 struct drm_crtc *crtc)
11471{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011472 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011474 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011475 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011476 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011477 int htot = I915_READ(HTOTAL(cpu_transcoder));
11478 int hsync = I915_READ(HSYNC(cpu_transcoder));
11479 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11480 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011481 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011482
11483 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11484 if (!mode)
11485 return NULL;
11486
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011487 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11488 if (!pipe_config) {
11489 kfree(mode);
11490 return NULL;
11491 }
11492
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011493 /*
11494 * Construct a pipe_config sufficient for getting the clock info
11495 * back out of crtc_clock_get.
11496 *
11497 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11498 * to use a real value here instead.
11499 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011500 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11501 pipe_config->pixel_multiplier = 1;
11502 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11503 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11504 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11505 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011506
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011507 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011508 mode->hdisplay = (htot & 0xffff) + 1;
11509 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11510 mode->hsync_start = (hsync & 0xffff) + 1;
11511 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11512 mode->vdisplay = (vtot & 0xffff) + 1;
11513 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11514 mode->vsync_start = (vsync & 0xffff) + 1;
11515 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11516
11517 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011518
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011519 kfree(pipe_config);
11520
Jesse Barnes79e53942008-11-07 14:24:08 -080011521 return mode;
11522}
11523
11524static void intel_crtc_destroy(struct drm_crtc *crtc)
11525{
11526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011527 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011528 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011529
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011530 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011531 work = intel_crtc->flip_work;
11532 intel_crtc->flip_work = NULL;
11533 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011534
Daniel Vetter5a21b662016-05-24 17:13:53 +020011535 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011536 cancel_work_sync(&work->mmio_work);
11537 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011538 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011539 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011540
11541 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011542
Jesse Barnes79e53942008-11-07 14:24:08 -080011543 kfree(intel_crtc);
11544}
11545
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546static void intel_unpin_work_fn(struct work_struct *__work)
11547{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011548 struct intel_flip_work *work =
11549 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011550 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11551 struct drm_device *dev = crtc->base.dev;
11552 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011553
Daniel Vetter5a21b662016-05-24 17:13:53 +020011554 if (is_mmio_work(work))
11555 flush_work(&work->mmio_work);
11556
11557 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000011558 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011559 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011560 mutex_unlock(&dev->struct_mutex);
11561
Chris Wilsone8a261e2016-07-20 13:31:49 +010011562 i915_gem_request_put(work->flip_queued_req);
11563
Chris Wilson5748b6a2016-08-04 16:32:38 +010011564 intel_frontbuffer_flip_complete(to_i915(dev),
11565 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011566 intel_fbc_post_update(crtc);
11567 drm_framebuffer_unreference(work->old_fb);
11568
11569 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11570 atomic_dec(&crtc->unpin_work_count);
11571
11572 kfree(work);
11573}
11574
11575/* Is 'a' after or equal to 'b'? */
11576static bool g4x_flip_count_after_eq(u32 a, u32 b)
11577{
11578 return !((a - b) & 0x80000000);
11579}
11580
11581static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11582 struct intel_flip_work *work)
11583{
11584 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011585 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011586
Chris Wilson8af29b02016-09-09 14:11:47 +010011587 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011588 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011589
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011590 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011591 * The relevant registers doen't exist on pre-ctg.
11592 * As the flip done interrupt doesn't trigger for mmio
11593 * flips on gmch platforms, a flip count check isn't
11594 * really needed there. But since ctg has the registers,
11595 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011596 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011597 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011598 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011599
Daniel Vetter5a21b662016-05-24 17:13:53 +020011600 /*
11601 * BDW signals flip done immediately if the plane
11602 * is disabled, even if the plane enable is already
11603 * armed to occur at the next vblank :(
11604 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011605
Daniel Vetter5a21b662016-05-24 17:13:53 +020011606 /*
11607 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11608 * used the same base address. In that case the mmio flip might
11609 * have completed, but the CS hasn't even executed the flip yet.
11610 *
11611 * A flip count check isn't enough as the CS might have updated
11612 * the base address just after start of vblank, but before we
11613 * managed to process the interrupt. This means we'd complete the
11614 * CS flip too soon.
11615 *
11616 * Combining both checks should get us a good enough result. It may
11617 * still happen that the CS flip has been executed, but has not
11618 * yet actually completed. But in case the base address is the same
11619 * anyway, we don't really care.
11620 */
11621 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11622 crtc->flip_work->gtt_offset &&
11623 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11624 crtc->flip_work->flip_count);
11625}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011626
Daniel Vetter5a21b662016-05-24 17:13:53 +020011627static bool
11628__pageflip_finished_mmio(struct intel_crtc *crtc,
11629 struct intel_flip_work *work)
11630{
11631 /*
11632 * MMIO work completes when vblank is different from
11633 * flip_queued_vblank.
11634 *
11635 * Reset counter value doesn't matter, this is handled by
11636 * i915_wait_request finishing early, so no need to handle
11637 * reset here.
11638 */
11639 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011640}
11641
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011642
11643static bool pageflip_finished(struct intel_crtc *crtc,
11644 struct intel_flip_work *work)
11645{
11646 if (!atomic_read(&work->pending))
11647 return false;
11648
11649 smp_rmb();
11650
Daniel Vetter5a21b662016-05-24 17:13:53 +020011651 if (is_mmio_work(work))
11652 return __pageflip_finished_mmio(crtc, work);
11653 else
11654 return __pageflip_finished_cs(crtc, work);
11655}
11656
11657void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11658{
Chris Wilson91c8a322016-07-05 10:40:23 +010011659 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011660 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011661 struct intel_flip_work *work;
11662 unsigned long flags;
11663
11664 /* Ignore early vblank irqs */
11665 if (!crtc)
11666 return;
11667
Daniel Vetterf3260382014-09-15 14:55:23 +020011668 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011669 * This is called both by irq handlers and the reset code (to complete
11670 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011671 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011672 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011673 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011674
11675 if (work != NULL &&
11676 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011677 pageflip_finished(crtc, work))
11678 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011679
11680 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011681}
11682
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011683void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011684{
Chris Wilson91c8a322016-07-05 10:40:23 +010011685 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011686 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011687 struct intel_flip_work *work;
11688 unsigned long flags;
11689
11690 /* Ignore early vblank irqs */
11691 if (!crtc)
11692 return;
11693
11694 /*
11695 * This is called both by irq handlers and the reset code (to complete
11696 * lost pageflips) so needs the full irqsave spinlocks.
11697 */
11698 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011699 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011700
Daniel Vetter5a21b662016-05-24 17:13:53 +020011701 if (work != NULL &&
11702 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011703 pageflip_finished(crtc, work))
11704 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011705
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011706 spin_unlock_irqrestore(&dev->event_lock, flags);
11707}
11708
Daniel Vetter5a21b662016-05-24 17:13:53 +020011709static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11710 struct intel_flip_work *work)
11711{
11712 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11713
11714 /* Ensure that the work item is consistent when activating it ... */
11715 smp_mb__before_atomic();
11716 atomic_set(&work->pending, 1);
11717}
11718
11719static int intel_gen2_queue_flip(struct drm_device *dev,
11720 struct drm_crtc *crtc,
11721 struct drm_framebuffer *fb,
11722 struct drm_i915_gem_object *obj,
11723 struct drm_i915_gem_request *req,
11724 uint32_t flags)
11725{
Chris Wilson7e37f882016-08-02 22:50:21 +010011726 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11728 u32 flip_mask;
11729 int ret;
11730
11731 ret = intel_ring_begin(req, 6);
11732 if (ret)
11733 return ret;
11734
11735 /* Can't queue multiple flips, so wait for the previous
11736 * one to finish before executing the next.
11737 */
11738 if (intel_crtc->plane)
11739 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11740 else
11741 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011742 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11743 intel_ring_emit(ring, MI_NOOP);
11744 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011745 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011746 intel_ring_emit(ring, fb->pitches[0]);
11747 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11748 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011749
11750 return 0;
11751}
11752
11753static int intel_gen3_queue_flip(struct drm_device *dev,
11754 struct drm_crtc *crtc,
11755 struct drm_framebuffer *fb,
11756 struct drm_i915_gem_object *obj,
11757 struct drm_i915_gem_request *req,
11758 uint32_t flags)
11759{
Chris Wilson7e37f882016-08-02 22:50:21 +010011760 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11762 u32 flip_mask;
11763 int ret;
11764
11765 ret = intel_ring_begin(req, 6);
11766 if (ret)
11767 return ret;
11768
11769 if (intel_crtc->plane)
11770 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11771 else
11772 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011773 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11774 intel_ring_emit(ring, MI_NOOP);
11775 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011776 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011777 intel_ring_emit(ring, fb->pitches[0]);
11778 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11779 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011780
11781 return 0;
11782}
11783
11784static int intel_gen4_queue_flip(struct drm_device *dev,
11785 struct drm_crtc *crtc,
11786 struct drm_framebuffer *fb,
11787 struct drm_i915_gem_object *obj,
11788 struct drm_i915_gem_request *req,
11789 uint32_t flags)
11790{
Chris Wilson7e37f882016-08-02 22:50:21 +010011791 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011792 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11794 uint32_t pf, pipesrc;
11795 int ret;
11796
11797 ret = intel_ring_begin(req, 4);
11798 if (ret)
11799 return ret;
11800
11801 /* i965+ uses the linear or tiled offsets from the
11802 * Display Registers (which do not change across a page-flip)
11803 * so we need only reprogram the base address.
11804 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011805 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011806 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011807 intel_ring_emit(ring, fb->pitches[0]);
11808 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011809 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011810
11811 /* XXX Enabling the panel-fitter across page-flip is so far
11812 * untested on non-native modes, so ignore it for now.
11813 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11814 */
11815 pf = 0;
11816 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011817 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011818
11819 return 0;
11820}
11821
11822static int intel_gen6_queue_flip(struct drm_device *dev,
11823 struct drm_crtc *crtc,
11824 struct drm_framebuffer *fb,
11825 struct drm_i915_gem_object *obj,
11826 struct drm_i915_gem_request *req,
11827 uint32_t flags)
11828{
Chris Wilson7e37f882016-08-02 22:50:21 +010011829 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011830 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11832 uint32_t pf, pipesrc;
11833 int ret;
11834
11835 ret = intel_ring_begin(req, 4);
11836 if (ret)
11837 return ret;
11838
Chris Wilsonb5321f32016-08-02 22:50:18 +010011839 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011840 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011841 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011842 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011843 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011844
11845 /* Contrary to the suggestions in the documentation,
11846 * "Enable Panel Fitter" does not seem to be required when page
11847 * flipping with a non-native mode, and worse causes a normal
11848 * modeset to fail.
11849 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11850 */
11851 pf = 0;
11852 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011853 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011854
11855 return 0;
11856}
11857
11858static int intel_gen7_queue_flip(struct drm_device *dev,
11859 struct drm_crtc *crtc,
11860 struct drm_framebuffer *fb,
11861 struct drm_i915_gem_object *obj,
11862 struct drm_i915_gem_request *req,
11863 uint32_t flags)
11864{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011865 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011866 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11868 uint32_t plane_bit = 0;
11869 int len, ret;
11870
11871 switch (intel_crtc->plane) {
11872 case PLANE_A:
11873 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11874 break;
11875 case PLANE_B:
11876 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11877 break;
11878 case PLANE_C:
11879 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11880 break;
11881 default:
11882 WARN_ONCE(1, "unknown plane in flip command\n");
11883 return -ENODEV;
11884 }
11885
11886 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011887 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011888 len += 6;
11889 /*
11890 * On Gen 8, SRM is now taking an extra dword to accommodate
11891 * 48bits addresses, and we need a NOOP for the batch size to
11892 * stay even.
11893 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011894 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011895 len += 2;
11896 }
11897
11898 /*
11899 * BSpec MI_DISPLAY_FLIP for IVB:
11900 * "The full packet must be contained within the same cache line."
11901 *
11902 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11903 * cacheline, if we ever start emitting more commands before
11904 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11905 * then do the cacheline alignment, and finally emit the
11906 * MI_DISPLAY_FLIP.
11907 */
11908 ret = intel_ring_cacheline_align(req);
11909 if (ret)
11910 return ret;
11911
11912 ret = intel_ring_begin(req, len);
11913 if (ret)
11914 return ret;
11915
11916 /* Unmask the flip-done completion message. Note that the bspec says that
11917 * we should do this for both the BCS and RCS, and that we must not unmask
11918 * more than one flip event at any time (or ensure that one flip message
11919 * can be sent by waiting for flip-done prior to queueing new flips).
11920 * Experimentation says that BCS works despite DERRMR masking all
11921 * flip-done completion events and that unmasking all planes at once
11922 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11923 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11924 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011925 if (req->engine->id == RCS) {
11926 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11927 intel_ring_emit_reg(ring, DERRMR);
11928 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011929 DERRMR_PIPEB_PRI_FLIP_DONE |
11930 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011931 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011932 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011933 MI_SRM_LRM_GLOBAL_GTT);
11934 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011935 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011936 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011937 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011938 intel_ring_emit(ring,
11939 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011940 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011941 intel_ring_emit(ring, 0);
11942 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011943 }
11944 }
11945
Chris Wilsonb5321f32016-08-02 22:50:18 +010011946 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011947 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011948 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011949 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11950 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011951
11952 return 0;
11953}
11954
11955static bool use_mmio_flip(struct intel_engine_cs *engine,
11956 struct drm_i915_gem_object *obj)
11957{
11958 /*
11959 * This is not being used for older platforms, because
11960 * non-availability of flip done interrupt forces us to use
11961 * CS flips. Older platforms derive flip done using some clever
11962 * tricks involving the flip_pending status bits and vblank irqs.
11963 * So using MMIO flips there would disrupt this mechanism.
11964 */
11965
11966 if (engine == NULL)
11967 return true;
11968
11969 if (INTEL_GEN(engine->i915) < 5)
11970 return false;
11971
11972 if (i915.use_mmio_flip < 0)
11973 return false;
11974 else if (i915.use_mmio_flip > 0)
11975 return true;
11976 else if (i915.enable_execlists)
11977 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011978
Chris Wilsond07f0e52016-10-28 13:58:44 +010011979 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011980}
11981
11982static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11983 unsigned int rotation,
11984 struct intel_flip_work *work)
11985{
11986 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011987 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011988 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11989 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011990 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011991
11992 ctl = I915_READ(PLANE_CTL(pipe, 0));
11993 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011994 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011995 case DRM_FORMAT_MOD_NONE:
11996 break;
11997 case I915_FORMAT_MOD_X_TILED:
11998 ctl |= PLANE_CTL_TILED_X;
11999 break;
12000 case I915_FORMAT_MOD_Y_TILED:
12001 ctl |= PLANE_CTL_TILED_Y;
12002 break;
12003 case I915_FORMAT_MOD_Yf_TILED:
12004 ctl |= PLANE_CTL_TILED_YF;
12005 break;
12006 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012007 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012008 }
12009
12010 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012011 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12012 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12013 */
12014 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12015 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12016
12017 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12018 POSTING_READ(PLANE_SURF(pipe, 0));
12019}
12020
12021static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12022 struct intel_flip_work *work)
12023{
12024 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012025 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012026 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012027 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12028 u32 dspcntr;
12029
12030 dspcntr = I915_READ(reg);
12031
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012032 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012033 dspcntr |= DISPPLANE_TILED;
12034 else
12035 dspcntr &= ~DISPPLANE_TILED;
12036
12037 I915_WRITE(reg, dspcntr);
12038
12039 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12040 POSTING_READ(DSPSURF(intel_crtc->plane));
12041}
12042
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012043static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012044{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012045 struct intel_flip_work *work =
12046 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012047 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12048 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12049 struct intel_framebuffer *intel_fb =
12050 to_intel_framebuffer(crtc->base.primary->fb);
12051 struct drm_i915_gem_object *obj = intel_fb->obj;
12052
Chris Wilsond07f0e52016-10-28 13:58:44 +010012053 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012054
12055 intel_pipe_update_start(crtc);
12056
12057 if (INTEL_GEN(dev_priv) >= 9)
12058 skl_do_mmio_flip(crtc, work->rotation, work);
12059 else
12060 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12061 ilk_do_mmio_flip(crtc, work);
12062
12063 intel_pipe_update_end(crtc, work);
12064}
12065
12066static int intel_default_queue_flip(struct drm_device *dev,
12067 struct drm_crtc *crtc,
12068 struct drm_framebuffer *fb,
12069 struct drm_i915_gem_object *obj,
12070 struct drm_i915_gem_request *req,
12071 uint32_t flags)
12072{
12073 return -ENODEV;
12074}
12075
12076static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12077 struct intel_crtc *intel_crtc,
12078 struct intel_flip_work *work)
12079{
12080 u32 addr, vblank;
12081
12082 if (!atomic_read(&work->pending))
12083 return false;
12084
12085 smp_rmb();
12086
12087 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12088 if (work->flip_ready_vblank == 0) {
12089 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012090 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012091 return false;
12092
12093 work->flip_ready_vblank = vblank;
12094 }
12095
12096 if (vblank - work->flip_ready_vblank < 3)
12097 return false;
12098
12099 /* Potential stall - if we see that the flip has happened,
12100 * assume a missed interrupt. */
12101 if (INTEL_GEN(dev_priv) >= 4)
12102 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12103 else
12104 addr = I915_READ(DSPADDR(intel_crtc->plane));
12105
12106 /* There is a potential issue here with a false positive after a flip
12107 * to the same address. We could address this by checking for a
12108 * non-incrementing frame counter.
12109 */
12110 return addr == work->gtt_offset;
12111}
12112
12113void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12114{
Chris Wilson91c8a322016-07-05 10:40:23 +010012115 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012116 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012117 struct intel_flip_work *work;
12118
12119 WARN_ON(!in_interrupt());
12120
12121 if (crtc == NULL)
12122 return;
12123
12124 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012125 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012126
12127 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012128 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012129 WARN_ONCE(1,
12130 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012131 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12132 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012133 work = NULL;
12134 }
12135
12136 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012137 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012138 intel_queue_rps_boost_for_request(work->flip_queued_req);
12139 spin_unlock(&dev->event_lock);
12140}
12141
12142static int intel_crtc_page_flip(struct drm_crtc *crtc,
12143 struct drm_framebuffer *fb,
12144 struct drm_pending_vblank_event *event,
12145 uint32_t page_flip_flags)
12146{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012147 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012148 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012149 struct drm_framebuffer *old_fb = crtc->primary->fb;
12150 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12152 struct drm_plane *primary = crtc->primary;
12153 enum pipe pipe = intel_crtc->pipe;
12154 struct intel_flip_work *work;
12155 struct intel_engine_cs *engine;
12156 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012157 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012158 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012159 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012160
Daniel Vetter5a21b662016-05-24 17:13:53 +020012161 /*
12162 * drm_mode_page_flip_ioctl() should already catch this, but double
12163 * check to be safe. In the future we may enable pageflipping from
12164 * a disabled primary plane.
12165 */
12166 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12167 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012168
Daniel Vetter5a21b662016-05-24 17:13:53 +020012169 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020012170 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012171 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012172
Daniel Vetter5a21b662016-05-24 17:13:53 +020012173 /*
12174 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12175 * Note that pitch changes could also affect these register.
12176 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012177 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012178 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12179 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12180 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012181
Daniel Vetter5a21b662016-05-24 17:13:53 +020012182 if (i915_terminally_wedged(&dev_priv->gpu_error))
12183 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012184
Daniel Vetter5a21b662016-05-24 17:13:53 +020012185 work = kzalloc(sizeof(*work), GFP_KERNEL);
12186 if (work == NULL)
12187 return -ENOMEM;
12188
12189 work->event = event;
12190 work->crtc = crtc;
12191 work->old_fb = old_fb;
12192 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012193
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012194 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012195 if (ret)
12196 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012197
Daniel Vetter5a21b662016-05-24 17:13:53 +020012198 /* We borrow the event spin lock for protecting flip_work */
12199 spin_lock_irq(&dev->event_lock);
12200 if (intel_crtc->flip_work) {
12201 /* Before declaring the flip queue wedged, check if
12202 * the hardware completed the operation behind our backs.
12203 */
12204 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12205 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12206 page_flip_completed(intel_crtc);
12207 } else {
12208 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12209 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012210
Daniel Vetter5a21b662016-05-24 17:13:53 +020012211 drm_crtc_vblank_put(crtc);
12212 kfree(work);
12213 return -EBUSY;
12214 }
12215 }
12216 intel_crtc->flip_work = work;
12217 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012218
Daniel Vetter5a21b662016-05-24 17:13:53 +020012219 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12220 flush_workqueue(dev_priv->wq);
12221
12222 /* Reference the objects for the scheduled work. */
12223 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012224
12225 crtc->primary->fb = fb;
12226 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012227
Chris Wilson25dc5562016-07-20 13:31:52 +010012228 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012229
12230 ret = i915_mutex_lock_interruptible(dev);
12231 if (ret)
12232 goto cleanup;
12233
Chris Wilson8af29b02016-09-09 14:11:47 +010012234 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12235 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012236 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000012237 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012238 }
12239
12240 atomic_inc(&intel_crtc->unpin_work_count);
12241
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012242 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012243 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12244
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012245 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012246 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012247 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012248 /* vlv: DISPLAY_FLIP fails to change tiling */
12249 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012250 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012251 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012252 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012253 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012255 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012256 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012257 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012258 }
12259
12260 mmio_flip = use_mmio_flip(engine, obj);
12261
Chris Wilson058d88c2016-08-15 10:49:06 +010012262 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12263 if (IS_ERR(vma)) {
12264 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012266 }
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012267
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012268 work->old_vma = to_intel_plane_state(primary->state)->vma;
12269 to_intel_plane_state(primary->state)->vma = vma;
12270
12271 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012272 work->rotation = crtc->primary->state->rotation;
12273
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012274 /*
12275 * There's the potential that the next frame will not be compatible with
12276 * FBC, so we want to call pre_update() before the actual page flip.
12277 * The problem is that pre_update() caches some information about the fb
12278 * object, so we want to do this only after the object is pinned. Let's
12279 * be on the safe side and do this immediately before scheduling the
12280 * flip.
12281 */
12282 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12283 to_intel_plane_state(primary->state));
12284
Daniel Vetter5a21b662016-05-24 17:13:53 +020012285 if (mmio_flip) {
12286 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012287 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012288 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000012289 request = i915_gem_request_alloc(engine,
12290 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010012291 if (IS_ERR(request)) {
12292 ret = PTR_ERR(request);
12293 goto cleanup_unpin;
12294 }
12295
Chris Wilsona2bc4692016-09-09 14:11:56 +010012296 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012297 if (ret)
12298 goto cleanup_request;
12299
Daniel Vetter5a21b662016-05-24 17:13:53 +020012300 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12301 page_flip_flags);
12302 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012303 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012304
12305 intel_mark_page_flip_active(intel_crtc, work);
12306
Chris Wilson8e637172016-08-02 22:50:26 +010012307 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012308 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012309 }
12310
Chris Wilson92117f02016-11-28 14:36:48 +000012311 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012312 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12313 to_intel_plane(primary)->frontbuffer_bit);
12314 mutex_unlock(&dev->struct_mutex);
12315
Chris Wilson5748b6a2016-08-04 16:32:38 +010012316 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012317 to_intel_plane(primary)->frontbuffer_bit);
12318
12319 trace_i915_flip_request(intel_crtc->plane, obj);
12320
12321 return 0;
12322
Chris Wilson8e637172016-08-02 22:50:26 +010012323cleanup_request:
12324 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012325cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012326 to_intel_plane_state(primary->state)->vma = work->old_vma;
12327 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012328cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012329 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000012330unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331 mutex_unlock(&dev->struct_mutex);
12332cleanup:
12333 crtc->primary->fb = old_fb;
12334 update_state_fb(crtc->primary);
12335
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012336 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012337 drm_framebuffer_unreference(work->old_fb);
12338
12339 spin_lock_irq(&dev->event_lock);
12340 intel_crtc->flip_work = NULL;
12341 spin_unlock_irq(&dev->event_lock);
12342
12343 drm_crtc_vblank_put(crtc);
12344free_work:
12345 kfree(work);
12346
12347 if (ret == -EIO) {
12348 struct drm_atomic_state *state;
12349 struct drm_plane_state *plane_state;
12350
12351out_hang:
12352 state = drm_atomic_state_alloc(dev);
12353 if (!state)
12354 return -ENOMEM;
12355 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12356
12357retry:
12358 plane_state = drm_atomic_get_plane_state(state, primary);
12359 ret = PTR_ERR_OR_ZERO(plane_state);
12360 if (!ret) {
12361 drm_atomic_set_fb_for_plane(plane_state, fb);
12362
12363 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12364 if (!ret)
12365 ret = drm_atomic_commit(state);
12366 }
12367
12368 if (ret == -EDEADLK) {
12369 drm_modeset_backoff(state->acquire_ctx);
12370 drm_atomic_state_clear(state);
12371 goto retry;
12372 }
12373
Chris Wilson08536952016-10-14 13:18:18 +010012374 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012375
12376 if (ret == 0 && event) {
12377 spin_lock_irq(&dev->event_lock);
12378 drm_crtc_send_vblank_event(crtc, event);
12379 spin_unlock_irq(&dev->event_lock);
12380 }
12381 }
12382 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012383}
12384
Daniel Vetter5a21b662016-05-24 17:13:53 +020012385
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012386/**
12387 * intel_wm_need_update - Check whether watermarks need updating
12388 * @plane: drm plane
12389 * @state: new plane state
12390 *
12391 * Check current plane state versus the new one to determine whether
12392 * watermarks need to be recalculated.
12393 *
12394 * Returns true or false.
12395 */
12396static bool intel_wm_need_update(struct drm_plane *plane,
12397 struct drm_plane_state *state)
12398{
Matt Roperd21fbe82015-09-24 15:53:12 -070012399 struct intel_plane_state *new = to_intel_plane_state(state);
12400 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12401
12402 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012403 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012404 return true;
12405
12406 if (!cur->base.fb || !new->base.fb)
12407 return false;
12408
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012409 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012410 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012411 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12412 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12413 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12414 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012415 return true;
12416
12417 return false;
12418}
12419
Matt Roperd21fbe82015-09-24 15:53:12 -070012420static bool needs_scaling(struct intel_plane_state *state)
12421{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012422 int src_w = drm_rect_width(&state->base.src) >> 16;
12423 int src_h = drm_rect_height(&state->base.src) >> 16;
12424 int dst_w = drm_rect_width(&state->base.dst);
12425 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012426
12427 return (src_w != dst_w || src_h != dst_h);
12428}
12429
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012430int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12431 struct drm_plane_state *plane_state)
12432{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012433 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012434 struct drm_crtc *crtc = crtc_state->crtc;
12435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12436 struct drm_plane *plane = plane_state->plane;
12437 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012438 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012439 struct intel_plane_state *old_plane_state =
12440 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012441 bool mode_changed = needs_modeset(crtc_state);
12442 bool was_crtc_enabled = crtc->state->active;
12443 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012444 bool turn_off, turn_on, visible, was_visible;
12445 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012446 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012447
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012448 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012449 ret = skl_update_scaler_plane(
12450 to_intel_crtc_state(crtc_state),
12451 to_intel_plane_state(plane_state));
12452 if (ret)
12453 return ret;
12454 }
12455
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012456 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010012457 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012458
12459 if (!was_crtc_enabled && WARN_ON(was_visible))
12460 was_visible = false;
12461
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012462 /*
12463 * Visibility is calculated as if the crtc was on, but
12464 * after scaler setup everything depends on it being off
12465 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012466 *
12467 * FIXME this is wrong for watermarks. Watermarks should also
12468 * be computed as if the pipe would be active. Perhaps move
12469 * per-plane wm computation to the .check_plane() hook, and
12470 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012471 */
12472 if (!is_crtc_enabled)
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010012473 plane_state->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012474
12475 if (!was_visible && !visible)
12476 return 0;
12477
Maarten Lankhorste8861672016-02-24 11:24:26 +010012478 if (fb != old_plane_state->base.fb)
12479 pipe_config->fb_changed = true;
12480
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012481 turn_off = was_visible && (!visible || mode_changed);
12482 turn_on = visible && (!was_visible || mode_changed);
12483
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012484 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012485 intel_crtc->base.base.id,
12486 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012487 plane->base.id, plane->name,
12488 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012489
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012490 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12491 plane->base.id, plane->name,
12492 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012493 turn_off, turn_on, mode_changed);
12494
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012495 if (turn_on) {
12496 pipe_config->update_wm_pre = true;
12497
12498 /* must disable cxsr around plane enable/disable */
12499 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12500 pipe_config->disable_cxsr = true;
12501 } else if (turn_off) {
12502 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012503
Ville Syrjälä852eb002015-06-24 22:00:07 +030012504 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012505 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012506 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012507 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012508 /* FIXME bollocks */
12509 pipe_config->update_wm_pre = true;
12510 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012511 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012512
Matt Ropered4a6a72016-02-23 17:20:13 -080012513 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012514 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012515 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012516 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12517
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012518 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012519 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012520
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012521 /*
12522 * WaCxSRDisabledForSpriteScaling:ivb
12523 *
12524 * cstate->update_wm was already set above, so this flag will
12525 * take effect when we commit and program watermarks.
12526 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012527 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012528 needs_scaling(to_intel_plane_state(plane_state)) &&
12529 !needs_scaling(old_plane_state))
12530 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012531
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012532 return 0;
12533}
12534
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012535static bool encoders_cloneable(const struct intel_encoder *a,
12536 const struct intel_encoder *b)
12537{
12538 /* masks could be asymmetric, so check both ways */
12539 return a == b || (a->cloneable & (1 << b->type) &&
12540 b->cloneable & (1 << a->type));
12541}
12542
12543static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12544 struct intel_crtc *crtc,
12545 struct intel_encoder *encoder)
12546{
12547 struct intel_encoder *source_encoder;
12548 struct drm_connector *connector;
12549 struct drm_connector_state *connector_state;
12550 int i;
12551
12552 for_each_connector_in_state(state, connector, connector_state, i) {
12553 if (connector_state->crtc != &crtc->base)
12554 continue;
12555
12556 source_encoder =
12557 to_intel_encoder(connector_state->best_encoder);
12558 if (!encoders_cloneable(encoder, source_encoder))
12559 return false;
12560 }
12561
12562 return true;
12563}
12564
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012565static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12566 struct drm_crtc_state *crtc_state)
12567{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012568 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012569 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012571 struct intel_crtc_state *pipe_config =
12572 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012573 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012574 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012575 bool mode_changed = needs_modeset(crtc_state);
12576
Ville Syrjälä852eb002015-06-24 22:00:07 +030012577 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012578 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012579
Maarten Lankhorstad421372015-06-15 12:33:42 +020012580 if (mode_changed && crtc_state->enable &&
12581 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012582 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012583 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12584 pipe_config);
12585 if (ret)
12586 return ret;
12587 }
12588
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012589 if (crtc_state->color_mgmt_changed) {
12590 ret = intel_color_check(crtc, crtc_state);
12591 if (ret)
12592 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012593
12594 /*
12595 * Changing color management on Intel hardware is
12596 * handled as part of planes update.
12597 */
12598 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012599 }
12600
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012601 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012602 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012603 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012604 if (ret) {
12605 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012606 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012607 }
12608 }
12609
12610 if (dev_priv->display.compute_intermediate_wm &&
12611 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12612 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12613 return 0;
12614
12615 /*
12616 * Calculate 'intermediate' watermarks that satisfy both the
12617 * old state and the new state. We can program these
12618 * immediately.
12619 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012620 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012621 intel_crtc,
12622 pipe_config);
12623 if (ret) {
12624 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12625 return ret;
12626 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012627 } else if (dev_priv->display.compute_intermediate_wm) {
12628 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12629 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012630 }
12631
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012632 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012633 if (mode_changed)
12634 ret = skl_update_scaler_crtc(pipe_config);
12635
12636 if (!ret)
12637 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12638 pipe_config);
12639 }
12640
12641 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012642}
12643
Jani Nikula65b38e02015-04-13 11:26:56 +030012644static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012645 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012646 .atomic_begin = intel_begin_crtc_commit,
12647 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012648 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012649};
12650
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012651static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12652{
12653 struct intel_connector *connector;
12654
12655 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012656 if (connector->base.state->crtc)
12657 drm_connector_unreference(&connector->base);
12658
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012659 if (connector->base.encoder) {
12660 connector->base.state->best_encoder =
12661 connector->base.encoder;
12662 connector->base.state->crtc =
12663 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012664
12665 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012666 } else {
12667 connector->base.state->best_encoder = NULL;
12668 connector->base.state->crtc = NULL;
12669 }
12670 }
12671}
12672
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012673static void
Robin Schroereba905b2014-05-18 02:24:50 +020012674connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012675 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012676{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012677 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012678 int bpp = pipe_config->pipe_bpp;
12679
12680 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012681 connector->base.base.id,
12682 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012683
12684 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012685 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012686 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012687 bpp, info->bpc * 3);
12688 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012689 }
12690
Mario Kleiner196f9542016-07-06 12:05:45 +020012691 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012692 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012693 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12694 bpp);
12695 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012696 }
12697}
12698
12699static int
12700compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012701 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012702{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012703 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012704 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012705 struct drm_connector *connector;
12706 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012707 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012708
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012709 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12710 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012711 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012712 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012713 bpp = 12*3;
12714 else
12715 bpp = 8*3;
12716
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012717
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012718 pipe_config->pipe_bpp = bpp;
12719
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012720 state = pipe_config->base.state;
12721
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012722 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012723 for_each_connector_in_state(state, connector, connector_state, i) {
12724 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012725 continue;
12726
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012727 connected_sink_compute_bpp(to_intel_connector(connector),
12728 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012729 }
12730
12731 return bpp;
12732}
12733
Daniel Vetter644db712013-09-19 14:53:58 +020012734static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12735{
12736 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12737 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012738 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012739 mode->crtc_hdisplay, mode->crtc_hsync_start,
12740 mode->crtc_hsync_end, mode->crtc_htotal,
12741 mode->crtc_vdisplay, mode->crtc_vsync_start,
12742 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12743}
12744
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012745static inline void
12746intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012747 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012748{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012749 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12750 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012751 m_n->gmch_m, m_n->gmch_n,
12752 m_n->link_m, m_n->link_n, m_n->tu);
12753}
12754
Daniel Vetterc0b03412013-05-28 12:05:54 +020012755static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012756 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012757 const char *context)
12758{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012759 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012760 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012761 struct drm_plane *plane;
12762 struct intel_plane *intel_plane;
12763 struct intel_plane_state *state;
12764 struct drm_framebuffer *fb;
12765
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012766 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12767 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012768
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012769 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12770 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012771 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012772
12773 if (pipe_config->has_pch_encoder)
12774 intel_dump_m_n_config(pipe_config, "fdi",
12775 pipe_config->fdi_lanes,
12776 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012777
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012778 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012779 intel_dump_m_n_config(pipe_config, "dp m_n",
12780 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012781 if (pipe_config->has_drrs)
12782 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12783 pipe_config->lane_count,
12784 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012785 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012786
Daniel Vetter55072d12014-11-20 16:10:28 +010012787 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012788 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012789
Daniel Vetterc0b03412013-05-28 12:05:54 +020012790 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012791 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012792 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012793 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12794 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012795 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12796 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012797 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012798
12799 if (INTEL_GEN(dev_priv) >= 9)
12800 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12801 crtc->num_scalers,
12802 pipe_config->scaler_state.scaler_users,
12803 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012804
12805 if (HAS_GMCH_DISPLAY(dev_priv))
12806 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12807 pipe_config->gmch_pfit.control,
12808 pipe_config->gmch_pfit.pgm_ratios,
12809 pipe_config->gmch_pfit.lvds_border_bits);
12810 else
12811 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12812 pipe_config->pch_pfit.pos,
12813 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012814 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012815
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012816 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12817 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012818
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020012819 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012820
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012821 DRM_DEBUG_KMS("planes on this crtc\n");
12822 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012823 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012824 intel_plane = to_intel_plane(plane);
12825 if (intel_plane->pipe != crtc->pipe)
12826 continue;
12827
12828 state = to_intel_plane_state(plane->state);
12829 fb = state->base.fb;
12830 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012831 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12832 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012833 continue;
12834 }
12835
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012836 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12837 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012838 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020012839 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012840 if (INTEL_GEN(dev_priv) >= 9)
12841 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12842 state->scaler_id,
12843 state->base.src.x1 >> 16,
12844 state->base.src.y1 >> 16,
12845 drm_rect_width(&state->base.src) >> 16,
12846 drm_rect_height(&state->base.src) >> 16,
12847 state->base.dst.x1, state->base.dst.y1,
12848 drm_rect_width(&state->base.dst),
12849 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012850 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012851}
12852
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012853static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012854{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012855 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012856 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012857 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012858 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012859
12860 /*
12861 * Walk the connector list instead of the encoder
12862 * list to detect the problem on ddi platforms
12863 * where there's just one encoder per digital port.
12864 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012865 drm_for_each_connector(connector, dev) {
12866 struct drm_connector_state *connector_state;
12867 struct intel_encoder *encoder;
12868
12869 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12870 if (!connector_state)
12871 connector_state = connector->state;
12872
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012873 if (!connector_state->best_encoder)
12874 continue;
12875
12876 encoder = to_intel_encoder(connector_state->best_encoder);
12877
12878 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012879
12880 switch (encoder->type) {
12881 unsigned int port_mask;
12882 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012883 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012884 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012885 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012886 case INTEL_OUTPUT_HDMI:
12887 case INTEL_OUTPUT_EDP:
12888 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12889
12890 /* the same port mustn't appear more than once */
12891 if (used_ports & port_mask)
12892 return false;
12893
12894 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012895 break;
12896 case INTEL_OUTPUT_DP_MST:
12897 used_mst_ports |=
12898 1 << enc_to_mst(&encoder->base)->primary->port;
12899 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012900 default:
12901 break;
12902 }
12903 }
12904
Ville Syrjälä477321e2016-07-28 17:50:40 +030012905 /* can't mix MST and SST/HDMI on the same port */
12906 if (used_ports & used_mst_ports)
12907 return false;
12908
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012909 return true;
12910}
12911
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012912static void
12913clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12914{
12915 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012916 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012917 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012918 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012919 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012920
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012921 /* FIXME: before the switch to atomic started, a new pipe_config was
12922 * kzalloc'd. Code that depends on any field being zero should be
12923 * fixed, so that the crtc_state can be safely duplicated. For now,
12924 * only fields that are know to not cause problems are preserved. */
12925
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012926 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012927 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012928 shared_dpll = crtc_state->shared_dpll;
12929 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012930 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012931
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012932 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012933
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012934 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012935 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012936 crtc_state->shared_dpll = shared_dpll;
12937 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012938 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012939}
12940
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012941static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012942intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012943 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012944{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012945 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012946 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012947 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012948 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012949 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012950 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012951 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012952
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012953 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012954
Daniel Vettere143a212013-07-04 12:01:15 +020012955 pipe_config->cpu_transcoder =
12956 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012957
Imre Deak2960bc92013-07-30 13:36:32 +030012958 /*
12959 * Sanitize sync polarity flags based on requested ones. If neither
12960 * positive or negative polarity is requested, treat this as meaning
12961 * negative polarity.
12962 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012963 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012964 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012965 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012966
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012967 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012968 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012969 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012970
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012971 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12972 pipe_config);
12973 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012974 goto fail;
12975
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012976 /*
12977 * Determine the real pipe dimensions. Note that stereo modes can
12978 * increase the actual pipe size due to the frame doubling and
12979 * insertion of additional space for blanks between the frame. This
12980 * is stored in the crtc timings. We use the requested mode to do this
12981 * computation to clearly distinguish it from the adjusted mode, which
12982 * can be changed by the connectors in the below retry loop.
12983 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010012984 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012985 &pipe_config->pipe_src_w,
12986 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012987
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012988 for_each_connector_in_state(state, connector, connector_state, i) {
12989 if (connector_state->crtc != crtc)
12990 continue;
12991
12992 encoder = to_intel_encoder(connector_state->best_encoder);
12993
Ville Syrjäläe25148d2016-06-22 21:57:09 +030012994 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
12995 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12996 goto fail;
12997 }
12998
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012999 /*
13000 * Determine output_types before calling the .compute_config()
13001 * hooks so that the hooks can use this information safely.
13002 */
13003 pipe_config->output_types |= 1 << encoder->type;
13004 }
13005
Daniel Vettere29c22c2013-02-21 00:00:16 +010013006encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013007 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013008 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013009 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013010
Daniel Vetter135c81b2013-07-21 21:37:09 +020013011 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013012 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13013 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013014
Daniel Vetter7758a112012-07-08 19:40:39 +020013015 /* Pass our mode to the connectors and the CRTC to give them a chance to
13016 * adjust it according to limitations or connector properties, and also
13017 * a chance to reject the mode entirely.
13018 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013019 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013020 if (connector_state->crtc != crtc)
13021 continue;
13022
13023 encoder = to_intel_encoder(connector_state->best_encoder);
13024
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013025 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013026 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013027 goto fail;
13028 }
13029 }
13030
Daniel Vetterff9a6752013-06-01 17:16:21 +020013031 /* Set default port clock if not overwritten by the encoder. Needs to be
13032 * done afterwards in case the encoder adjusts the mode. */
13033 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013034 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013035 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013036
Daniel Vettera43f6e02013-06-07 23:10:32 +020013037 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013038 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013039 DRM_DEBUG_KMS("CRTC fixup failed\n");
13040 goto fail;
13041 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013042
13043 if (ret == RETRY) {
13044 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13045 ret = -EINVAL;
13046 goto fail;
13047 }
13048
13049 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13050 retry = false;
13051 goto encoder_retry;
13052 }
13053
Daniel Vettere8fa4272015-08-12 11:43:34 +020013054 /* Dithering seems to not pass-through bits correctly when it should, so
13055 * only enable it on 6bpc panels. */
13056 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013057 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013058 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013059
Daniel Vetter7758a112012-07-08 19:40:39 +020013060fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013061 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013062}
13063
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013064static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013065intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013066{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013067 struct drm_crtc *crtc;
13068 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013069 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013070
Ville Syrjälä76688512014-01-10 11:28:06 +020013071 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013072 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013073 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013074
13075 /* Update hwmode for vblank functions */
13076 if (crtc->state->active)
13077 crtc->hwmode = crtc->state->adjusted_mode;
13078 else
13079 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013080
13081 /*
13082 * Update legacy state to satisfy fbc code. This can
13083 * be removed when fbc uses the atomic state.
13084 */
13085 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13086 struct drm_plane_state *plane_state = crtc->primary->state;
13087
13088 crtc->primary->fb = plane_state->fb;
13089 crtc->x = plane_state->src_x >> 16;
13090 crtc->y = plane_state->src_y >> 16;
13091 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013092 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013093}
13094
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013095static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013096{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013097 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013098
13099 if (clock1 == clock2)
13100 return true;
13101
13102 if (!clock1 || !clock2)
13103 return false;
13104
13105 diff = abs(clock1 - clock2);
13106
13107 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13108 return true;
13109
13110 return false;
13111}
13112
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013113static bool
13114intel_compare_m_n(unsigned int m, unsigned int n,
13115 unsigned int m2, unsigned int n2,
13116 bool exact)
13117{
13118 if (m == m2 && n == n2)
13119 return true;
13120
13121 if (exact || !m || !n || !m2 || !n2)
13122 return false;
13123
13124 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13125
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013126 if (n > n2) {
13127 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013128 m2 <<= 1;
13129 n2 <<= 1;
13130 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013131 } else if (n < n2) {
13132 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013133 m <<= 1;
13134 n <<= 1;
13135 }
13136 }
13137
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013138 if (n != n2)
13139 return false;
13140
13141 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013142}
13143
13144static bool
13145intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13146 struct intel_link_m_n *m2_n2,
13147 bool adjust)
13148{
13149 if (m_n->tu == m2_n2->tu &&
13150 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13151 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13152 intel_compare_m_n(m_n->link_m, m_n->link_n,
13153 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13154 if (adjust)
13155 *m2_n2 = *m_n;
13156
13157 return true;
13158 }
13159
13160 return false;
13161}
13162
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013163static void __printf(3, 4)
13164pipe_config_err(bool adjust, const char *name, const char *format, ...)
13165{
13166 char *level;
13167 unsigned int category;
13168 struct va_format vaf;
13169 va_list args;
13170
13171 if (adjust) {
13172 level = KERN_DEBUG;
13173 category = DRM_UT_KMS;
13174 } else {
13175 level = KERN_ERR;
13176 category = DRM_UT_NONE;
13177 }
13178
13179 va_start(args, format);
13180 vaf.fmt = format;
13181 vaf.va = &args;
13182
13183 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
13184
13185 va_end(args);
13186}
13187
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013188static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013189intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013190 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013191 struct intel_crtc_state *pipe_config,
13192 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013193{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013194 bool ret = true;
13195
Daniel Vetter66e985c2013-06-05 13:34:20 +020013196#define PIPE_CONF_CHECK_X(name) \
13197 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013198 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013199 "(expected 0x%08x, found 0x%08x)\n", \
13200 current_config->name, \
13201 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013202 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013203 }
13204
Daniel Vetter08a24032013-04-19 11:25:34 +020013205#define PIPE_CONF_CHECK_I(name) \
13206 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013207 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020013208 "(expected %i, found %i)\n", \
13209 current_config->name, \
13210 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013211 ret = false; \
13212 }
13213
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013214#define PIPE_CONF_CHECK_P(name) \
13215 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013216 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013217 "(expected %p, found %p)\n", \
13218 current_config->name, \
13219 pipe_config->name); \
13220 ret = false; \
13221 }
13222
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013223#define PIPE_CONF_CHECK_M_N(name) \
13224 if (!intel_compare_link_m_n(&current_config->name, \
13225 &pipe_config->name,\
13226 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013227 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013228 "(expected tu %i gmch %i/%i link %i/%i, " \
13229 "found tu %i, gmch %i/%i link %i/%i)\n", \
13230 current_config->name.tu, \
13231 current_config->name.gmch_m, \
13232 current_config->name.gmch_n, \
13233 current_config->name.link_m, \
13234 current_config->name.link_n, \
13235 pipe_config->name.tu, \
13236 pipe_config->name.gmch_m, \
13237 pipe_config->name.gmch_n, \
13238 pipe_config->name.link_m, \
13239 pipe_config->name.link_n); \
13240 ret = false; \
13241 }
13242
Daniel Vetter55c561a2016-03-30 11:34:36 +020013243/* This is required for BDW+ where there is only one set of registers for
13244 * switching between high and low RR.
13245 * This macro can be used whenever a comparison has to be made between one
13246 * hw state and multiple sw state variables.
13247 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013248#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13249 if (!intel_compare_link_m_n(&current_config->name, \
13250 &pipe_config->name, adjust) && \
13251 !intel_compare_link_m_n(&current_config->alt_name, \
13252 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013253 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013254 "(expected tu %i gmch %i/%i link %i/%i, " \
13255 "or tu %i gmch %i/%i link %i/%i, " \
13256 "found tu %i, gmch %i/%i link %i/%i)\n", \
13257 current_config->name.tu, \
13258 current_config->name.gmch_m, \
13259 current_config->name.gmch_n, \
13260 current_config->name.link_m, \
13261 current_config->name.link_n, \
13262 current_config->alt_name.tu, \
13263 current_config->alt_name.gmch_m, \
13264 current_config->alt_name.gmch_n, \
13265 current_config->alt_name.link_m, \
13266 current_config->alt_name.link_n, \
13267 pipe_config->name.tu, \
13268 pipe_config->name.gmch_m, \
13269 pipe_config->name.gmch_n, \
13270 pipe_config->name.link_m, \
13271 pipe_config->name.link_n); \
13272 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013273 }
13274
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013275#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13276 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013277 pipe_config_err(adjust, __stringify(name), \
13278 "(%x) (expected %i, found %i)\n", \
13279 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013280 current_config->name & (mask), \
13281 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013282 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013283 }
13284
Ville Syrjälä5e550652013-09-06 23:29:07 +030013285#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13286 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013287 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013288 "(expected %i, found %i)\n", \
13289 current_config->name, \
13290 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013291 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013292 }
13293
Daniel Vetterbb760062013-06-06 14:55:52 +020013294#define PIPE_CONF_QUIRK(quirk) \
13295 ((current_config->quirks | pipe_config->quirks) & (quirk))
13296
Daniel Vettereccb1402013-05-22 00:50:22 +020013297 PIPE_CONF_CHECK_I(cpu_transcoder);
13298
Daniel Vetter08a24032013-04-19 11:25:34 +020013299 PIPE_CONF_CHECK_I(has_pch_encoder);
13300 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013301 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013302
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013303 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013304 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013305
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013306 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013307 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013308
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013309 if (current_config->has_drrs)
13310 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13311 } else
13312 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013313
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013314 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013315
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013316 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13317 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13318 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13319 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13320 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13321 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013322
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013323 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13324 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013329
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013330 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020013331 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013332 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013333 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013334 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013335 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013336
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013337 PIPE_CONF_CHECK_I(has_audio);
13338
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013339 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013340 DRM_MODE_FLAG_INTERLACE);
13341
Daniel Vetterbb760062013-06-06 14:55:52 +020013342 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013343 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013344 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013345 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013346 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013347 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013348 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013349 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013350 DRM_MODE_FLAG_NVSYNC);
13351 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013352
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013353 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013354 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013355 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013356 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013357 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013358
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013359 if (!adjust) {
13360 PIPE_CONF_CHECK_I(pipe_src_w);
13361 PIPE_CONF_CHECK_I(pipe_src_h);
13362
13363 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13364 if (current_config->pch_pfit.enabled) {
13365 PIPE_CONF_CHECK_X(pch_pfit.pos);
13366 PIPE_CONF_CHECK_X(pch_pfit.size);
13367 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013368
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013369 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13370 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013371
Jesse Barnese59150d2014-01-07 13:30:45 -080013372 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013373 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013374 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013375
Ville Syrjälä282740f2013-09-04 18:30:03 +030013376 PIPE_CONF_CHECK_I(double_wide);
13377
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013378 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013379 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013380 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013381 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13382 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013383 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013384 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013385 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13386 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13387 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013388
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013389 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13390 PIPE_CONF_CHECK_X(dsi_pll.div);
13391
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013392 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013393 PIPE_CONF_CHECK_I(pipe_bpp);
13394
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013395 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013396 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013397
Daniel Vetter66e985c2013-06-05 13:34:20 +020013398#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013399#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013400#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013401#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013402#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013403#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013404
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013405 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013406}
13407
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013408static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13409 const struct intel_crtc_state *pipe_config)
13410{
13411 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013412 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013413 &pipe_config->fdi_m_n);
13414 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13415
13416 /*
13417 * FDI already provided one idea for the dotclock.
13418 * Yell if the encoder disagrees.
13419 */
13420 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13421 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13422 fdi_dotclock, dotclock);
13423 }
13424}
13425
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013426static void verify_wm_state(struct drm_crtc *crtc,
13427 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013428{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013429 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013430 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013431 struct skl_pipe_wm hw_wm, *sw_wm;
13432 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13433 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13435 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013436 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013437
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013438 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013439 return;
13440
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013441 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013442 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013443
Damien Lespiau08db6652014-11-04 17:06:52 +000013444 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13445 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13446
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013447 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013448 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013449 hw_plane_wm = &hw_wm.planes[plane];
13450 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013451
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013452 /* Watermarks */
13453 for (level = 0; level <= max_level; level++) {
13454 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13455 &sw_plane_wm->wm[level]))
13456 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013457
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013458 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13459 pipe_name(pipe), plane + 1, level,
13460 sw_plane_wm->wm[level].plane_en,
13461 sw_plane_wm->wm[level].plane_res_b,
13462 sw_plane_wm->wm[level].plane_res_l,
13463 hw_plane_wm->wm[level].plane_en,
13464 hw_plane_wm->wm[level].plane_res_b,
13465 hw_plane_wm->wm[level].plane_res_l);
13466 }
13467
13468 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13469 &sw_plane_wm->trans_wm)) {
13470 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13471 pipe_name(pipe), plane + 1,
13472 sw_plane_wm->trans_wm.plane_en,
13473 sw_plane_wm->trans_wm.plane_res_b,
13474 sw_plane_wm->trans_wm.plane_res_l,
13475 hw_plane_wm->trans_wm.plane_en,
13476 hw_plane_wm->trans_wm.plane_res_b,
13477 hw_plane_wm->trans_wm.plane_res_l);
13478 }
13479
13480 /* DDB */
13481 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13482 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13483
13484 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013485 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013486 pipe_name(pipe), plane + 1,
13487 sw_ddb_entry->start, sw_ddb_entry->end,
13488 hw_ddb_entry->start, hw_ddb_entry->end);
13489 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013490 }
13491
Lyude27082492016-08-24 07:48:10 +020013492 /*
13493 * cursor
13494 * If the cursor plane isn't active, we may not have updated it's ddb
13495 * allocation. In that case since the ddb allocation will be updated
13496 * once the plane becomes visible, we can skip this check
13497 */
13498 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013499 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13500 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013501
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013502 /* Watermarks */
13503 for (level = 0; level <= max_level; level++) {
13504 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13505 &sw_plane_wm->wm[level]))
13506 continue;
13507
13508 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13509 pipe_name(pipe), level,
13510 sw_plane_wm->wm[level].plane_en,
13511 sw_plane_wm->wm[level].plane_res_b,
13512 sw_plane_wm->wm[level].plane_res_l,
13513 hw_plane_wm->wm[level].plane_en,
13514 hw_plane_wm->wm[level].plane_res_b,
13515 hw_plane_wm->wm[level].plane_res_l);
13516 }
13517
13518 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13519 &sw_plane_wm->trans_wm)) {
13520 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13521 pipe_name(pipe),
13522 sw_plane_wm->trans_wm.plane_en,
13523 sw_plane_wm->trans_wm.plane_res_b,
13524 sw_plane_wm->trans_wm.plane_res_l,
13525 hw_plane_wm->trans_wm.plane_en,
13526 hw_plane_wm->trans_wm.plane_res_b,
13527 hw_plane_wm->trans_wm.plane_res_l);
13528 }
13529
13530 /* DDB */
13531 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13532 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13533
13534 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013535 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013536 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013537 sw_ddb_entry->start, sw_ddb_entry->end,
13538 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013539 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013540 }
13541}
13542
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013543static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013544verify_connector_state(struct drm_device *dev,
13545 struct drm_atomic_state *state,
13546 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013547{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013548 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013549 struct drm_connector_state *old_conn_state;
13550 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013551
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013552 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013553 struct drm_encoder *encoder = connector->encoder;
13554 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013555
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013556 if (state->crtc != crtc)
13557 continue;
13558
Daniel Vetter5a21b662016-05-24 17:13:53 +020013559 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013560
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013561 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013562 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013563 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013564}
13565
13566static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013567verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013568{
13569 struct intel_encoder *encoder;
13570 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013571
Damien Lespiaub2784e12014-08-05 11:29:37 +010013572 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013573 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013574 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013575
13576 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13577 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013578 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013579
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013580 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013581 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013582 continue;
13583 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013584
13585 I915_STATE_WARN(connector->base.state->crtc !=
13586 encoder->base.crtc,
13587 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013588 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013589
Rob Clarke2c719b2014-12-15 13:56:32 -050013590 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013591 "encoder's enabled state mismatch "
13592 "(expected %i, found %i)\n",
13593 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013594
13595 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013596 bool active;
13597
13598 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013599 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013600 "encoder detached but still enabled on pipe %c.\n",
13601 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013602 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013603 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013604}
13605
13606static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013607verify_crtc_state(struct drm_crtc *crtc,
13608 struct drm_crtc_state *old_crtc_state,
13609 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013610{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013611 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013612 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013613 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13615 struct intel_crtc_state *pipe_config, *sw_config;
13616 struct drm_atomic_state *old_state;
13617 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013618
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013619 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013620 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013621 pipe_config = to_intel_crtc_state(old_crtc_state);
13622 memset(pipe_config, 0, sizeof(*pipe_config));
13623 pipe_config->base.crtc = crtc;
13624 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013625
Ville Syrjälä78108b72016-05-27 20:59:19 +030013626 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013627
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013628 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013629
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013630 /* hw state is inconsistent with the pipe quirk */
13631 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13632 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13633 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013634
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013635 I915_STATE_WARN(new_crtc_state->active != active,
13636 "crtc active state doesn't match with hw state "
13637 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013638
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013639 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13640 "transitional active state does not match atomic hw state "
13641 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013642
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013643 for_each_encoder_on_crtc(dev, crtc, encoder) {
13644 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013645
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013646 active = encoder->get_hw_state(encoder, &pipe);
13647 I915_STATE_WARN(active != new_crtc_state->active,
13648 "[ENCODER:%i] active %i with crtc active %i\n",
13649 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013650
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013651 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13652 "Encoder connected to wrong pipe %c\n",
13653 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013654
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013655 if (active) {
13656 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013657 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013658 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013659 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013660
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013661 if (!new_crtc_state->active)
13662 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013663
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013664 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013665
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013666 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013667 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013668 pipe_config, false)) {
13669 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13670 intel_dump_pipe_config(intel_crtc, pipe_config,
13671 "[hw state]");
13672 intel_dump_pipe_config(intel_crtc, sw_config,
13673 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013674 }
13675}
13676
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013677static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013678verify_single_dpll_state(struct drm_i915_private *dev_priv,
13679 struct intel_shared_dpll *pll,
13680 struct drm_crtc *crtc,
13681 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013682{
13683 struct intel_dpll_hw_state dpll_hw_state;
13684 unsigned crtc_mask;
13685 bool active;
13686
13687 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13688
13689 DRM_DEBUG_KMS("%s\n", pll->name);
13690
13691 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13692
13693 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13694 I915_STATE_WARN(!pll->on && pll->active_mask,
13695 "pll in active use but not on in sw tracking\n");
13696 I915_STATE_WARN(pll->on && !pll->active_mask,
13697 "pll is on but not used by any active crtc\n");
13698 I915_STATE_WARN(pll->on != active,
13699 "pll on state mismatch (expected %i, found %i)\n",
13700 pll->on, active);
13701 }
13702
13703 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013704 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013705 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013706 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013707
13708 return;
13709 }
13710
13711 crtc_mask = 1 << drm_crtc_index(crtc);
13712
13713 if (new_state->active)
13714 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13715 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13716 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13717 else
13718 I915_STATE_WARN(pll->active_mask & crtc_mask,
13719 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13720 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13721
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013722 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013723 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013724 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013725
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013726 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013727 &dpll_hw_state,
13728 sizeof(dpll_hw_state)),
13729 "pll hw state mismatch\n");
13730}
13731
13732static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013733verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13734 struct drm_crtc_state *old_crtc_state,
13735 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013736{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013737 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013738 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13739 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13740
13741 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013742 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013743
13744 if (old_state->shared_dpll &&
13745 old_state->shared_dpll != new_state->shared_dpll) {
13746 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13747 struct intel_shared_dpll *pll = old_state->shared_dpll;
13748
13749 I915_STATE_WARN(pll->active_mask & crtc_mask,
13750 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13751 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013752 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013753 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13754 pipe_name(drm_crtc_index(crtc)));
13755 }
13756}
13757
13758static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013759intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013760 struct drm_atomic_state *state,
13761 struct drm_crtc_state *old_state,
13762 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013763{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013764 if (!needs_modeset(new_state) &&
13765 !to_intel_crtc_state(new_state)->update_pipe)
13766 return;
13767
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013768 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013769 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013770 verify_crtc_state(crtc, old_state, new_state);
13771 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013772}
13773
13774static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013775verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013776{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013777 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013778 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013779
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013780 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013781 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013782}
Daniel Vetter53589012013-06-05 13:34:16 +020013783
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013784static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013785intel_modeset_verify_disabled(struct drm_device *dev,
13786 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013787{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013788 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013789 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013790 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013791}
13792
Ville Syrjälä80715b22014-05-15 20:23:23 +030013793static void update_scanline_offset(struct intel_crtc *crtc)
13794{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013795 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013796
13797 /*
13798 * The scanline counter increments at the leading edge of hsync.
13799 *
13800 * On most platforms it starts counting from vtotal-1 on the
13801 * first active line. That means the scanline counter value is
13802 * always one less than what we would expect. Ie. just after
13803 * start of vblank, which also occurs at start of hsync (on the
13804 * last active line), the scanline counter will read vblank_start-1.
13805 *
13806 * On gen2 the scanline counter starts counting from 1 instead
13807 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13808 * to keep the value positive), instead of adding one.
13809 *
13810 * On HSW+ the behaviour of the scanline counter depends on the output
13811 * type. For DP ports it behaves like most other platforms, but on HDMI
13812 * there's an extra 1 line difference. So we need to add two instead of
13813 * one to the value.
13814 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013815 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013816 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013817 int vtotal;
13818
Ville Syrjälä124abe02015-09-08 13:40:45 +030013819 vtotal = adjusted_mode->crtc_vtotal;
13820 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013821 vtotal /= 2;
13822
13823 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013824 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013825 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013826 crtc->scanline_offset = 2;
13827 } else
13828 crtc->scanline_offset = 1;
13829}
13830
Maarten Lankhorstad421372015-06-15 12:33:42 +020013831static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013832{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013833 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013834 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013835 struct drm_crtc *crtc;
13836 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013837 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013838
13839 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013840 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013841
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013842 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013844 struct intel_shared_dpll *old_dpll =
13845 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013846
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013847 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013848 continue;
13849
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013850 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013851
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013852 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013853 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013854
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020013855 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013856 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013857}
13858
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013859/*
13860 * This implements the workaround described in the "notes" section of the mode
13861 * set sequence documentation. When going from no pipes or single pipe to
13862 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13863 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13864 */
13865static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13866{
13867 struct drm_crtc_state *crtc_state;
13868 struct intel_crtc *intel_crtc;
13869 struct drm_crtc *crtc;
13870 struct intel_crtc_state *first_crtc_state = NULL;
13871 struct intel_crtc_state *other_crtc_state = NULL;
13872 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13873 int i;
13874
13875 /* look at all crtc's that are going to be enabled in during modeset */
13876 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13877 intel_crtc = to_intel_crtc(crtc);
13878
13879 if (!crtc_state->active || !needs_modeset(crtc_state))
13880 continue;
13881
13882 if (first_crtc_state) {
13883 other_crtc_state = to_intel_crtc_state(crtc_state);
13884 break;
13885 } else {
13886 first_crtc_state = to_intel_crtc_state(crtc_state);
13887 first_pipe = intel_crtc->pipe;
13888 }
13889 }
13890
13891 /* No workaround needed? */
13892 if (!first_crtc_state)
13893 return 0;
13894
13895 /* w/a possibly needed, check how many crtc's are already enabled. */
13896 for_each_intel_crtc(state->dev, intel_crtc) {
13897 struct intel_crtc_state *pipe_config;
13898
13899 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13900 if (IS_ERR(pipe_config))
13901 return PTR_ERR(pipe_config);
13902
13903 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13904
13905 if (!pipe_config->base.active ||
13906 needs_modeset(&pipe_config->base))
13907 continue;
13908
13909 /* 2 or more enabled crtcs means no need for w/a */
13910 if (enabled_pipe != INVALID_PIPE)
13911 return 0;
13912
13913 enabled_pipe = intel_crtc->pipe;
13914 }
13915
13916 if (enabled_pipe != INVALID_PIPE)
13917 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13918 else if (other_crtc_state)
13919 other_crtc_state->hsw_workaround_pipe = first_pipe;
13920
13921 return 0;
13922}
13923
Ville Syrjälä8d965612016-11-14 18:35:10 +020013924static int intel_lock_all_pipes(struct drm_atomic_state *state)
13925{
13926 struct drm_crtc *crtc;
13927
13928 /* Add all pipes to the state */
13929 for_each_crtc(state->dev, crtc) {
13930 struct drm_crtc_state *crtc_state;
13931
13932 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13933 if (IS_ERR(crtc_state))
13934 return PTR_ERR(crtc_state);
13935 }
13936
13937 return 0;
13938}
13939
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013940static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13941{
13942 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013943
Ville Syrjälä8d965612016-11-14 18:35:10 +020013944 /*
13945 * Add all pipes to the state, and force
13946 * a modeset on all the active ones.
13947 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013948 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013949 struct drm_crtc_state *crtc_state;
13950 int ret;
13951
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013952 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13953 if (IS_ERR(crtc_state))
13954 return PTR_ERR(crtc_state);
13955
13956 if (!crtc_state->active || needs_modeset(crtc_state))
13957 continue;
13958
13959 crtc_state->mode_changed = true;
13960
13961 ret = drm_atomic_add_affected_connectors(state, crtc);
13962 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013963 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013964
13965 ret = drm_atomic_add_affected_planes(state, crtc);
13966 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013967 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013968 }
13969
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013970 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013971}
13972
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013973static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013974{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013975 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013976 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013977 struct drm_crtc *crtc;
13978 struct drm_crtc_state *crtc_state;
13979 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013980
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013981 if (!check_digital_port_conflicts(state)) {
13982 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13983 return -EINVAL;
13984 }
13985
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013986 intel_state->modeset = true;
13987 intel_state->active_crtcs = dev_priv->active_crtcs;
13988
13989 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13990 if (crtc_state->active)
13991 intel_state->active_crtcs |= 1 << i;
13992 else
13993 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013994
13995 if (crtc_state->active != crtc->state->active)
13996 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013997 }
13998
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013999 /*
14000 * See if the config requires any additional preparation, e.g.
14001 * to adjust global state with pipes off. We need to do this
14002 * here so we can get the modeset_pipe updated config for the new
14003 * mode set on this crtc. For other crtcs we need to use the
14004 * adjusted_mode bits in the crtc directly.
14005 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014006 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014007 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014008 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014009 if (!intel_state->cdclk_pll_vco)
14010 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014011
Clint Taylorc89e39f2016-05-13 23:41:21 +030014012 ret = dev_priv->display.modeset_calc_cdclk(state);
14013 if (ret < 0)
14014 return ret;
14015
Ville Syrjälä8d965612016-11-14 18:35:10 +020014016 /*
14017 * Writes to dev_priv->atomic_cdclk_freq must protected by
14018 * holding all the crtc locks, even if we don't end up
14019 * touching the hardware
14020 */
14021 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14022 ret = intel_lock_all_pipes(state);
14023 if (ret < 0)
14024 return ret;
14025 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014026
Ville Syrjälä8d965612016-11-14 18:35:10 +020014027 /* All pipes must be switched off while we change the cdclk. */
14028 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
14029 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
14030 ret = intel_modeset_all_pipes(state);
14031 if (ret < 0)
14032 return ret;
14033 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014034
14035 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14036 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014037 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014038 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014039 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014040
Maarten Lankhorstad421372015-06-15 12:33:42 +020014041 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014042
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014043 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014044 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014045
Maarten Lankhorstad421372015-06-15 12:33:42 +020014046 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014047}
14048
Matt Roperaa363132015-09-24 15:53:18 -070014049/*
14050 * Handle calculation of various watermark data at the end of the atomic check
14051 * phase. The code here should be run after the per-crtc and per-plane 'check'
14052 * handlers to ensure that all derived state has been updated.
14053 */
Matt Roper55994c22016-05-12 07:06:08 -070014054static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014055{
14056 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014057 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014058
14059 /* Is there platform-specific watermark information to calculate? */
14060 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014061 return dev_priv->display.compute_global_watermarks(state);
14062
14063 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014064}
14065
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014066/**
14067 * intel_atomic_check - validate state object
14068 * @dev: drm device
14069 * @state: state to validate
14070 */
14071static int intel_atomic_check(struct drm_device *dev,
14072 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014073{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014074 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014075 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014076 struct drm_crtc *crtc;
14077 struct drm_crtc_state *crtc_state;
14078 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014079 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014080
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014081 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014082 if (ret)
14083 return ret;
14084
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014085 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014086 struct intel_crtc_state *pipe_config =
14087 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014088
14089 /* Catch I915_MODE_FLAG_INHERITED */
14090 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14091 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014092
Daniel Vetter26495482015-07-15 14:15:52 +020014093 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014094 continue;
14095
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014096 if (!crtc_state->enable) {
14097 any_ms = true;
14098 continue;
14099 }
14100
Daniel Vetter26495482015-07-15 14:15:52 +020014101 /* FIXME: For only active_changed we shouldn't need to do any
14102 * state recomputation at all. */
14103
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014104 ret = drm_atomic_add_affected_connectors(state, crtc);
14105 if (ret)
14106 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014107
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014108 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014109 if (ret) {
14110 intel_dump_pipe_config(to_intel_crtc(crtc),
14111 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014112 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014113 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014114
Jani Nikula73831232015-11-19 10:26:30 +020014115 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014116 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014117 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014118 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014119 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014120 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014121 }
14122
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014123 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014124 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014125
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014126 ret = drm_atomic_add_affected_planes(state, crtc);
14127 if (ret)
14128 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014129
Daniel Vetter26495482015-07-15 14:15:52 +020014130 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14131 needs_modeset(crtc_state) ?
14132 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014133 }
14134
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014135 if (any_ms) {
14136 ret = intel_modeset_checks(state);
14137
14138 if (ret)
14139 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014140 } else {
14141 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14142 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014143
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014144 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014145 if (ret)
14146 return ret;
14147
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014148 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014149 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014150}
14151
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014152static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014153 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014154{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014155 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014156 struct drm_crtc_state *crtc_state;
14157 struct drm_crtc *crtc;
14158 int i, ret;
14159
Daniel Vetter5a21b662016-05-24 17:13:53 +020014160 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14161 if (state->legacy_cursor_update)
14162 continue;
14163
14164 ret = intel_crtc_wait_for_pending_flips(crtc);
14165 if (ret)
14166 return ret;
14167
14168 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14169 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014170 }
14171
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014172 ret = mutex_lock_interruptible(&dev->struct_mutex);
14173 if (ret)
14174 return ret;
14175
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014176 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014177 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014178
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014179 return ret;
14180}
14181
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014182u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14183{
14184 struct drm_device *dev = crtc->base.dev;
14185
14186 if (!dev->max_vblank_count)
14187 return drm_accurate_vblank_count(&crtc->base);
14188
14189 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14190}
14191
Daniel Vetter5a21b662016-05-24 17:13:53 +020014192static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14193 struct drm_i915_private *dev_priv,
14194 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014195{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014196 unsigned last_vblank_count[I915_MAX_PIPES];
14197 enum pipe pipe;
14198 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014199
Daniel Vetter5a21b662016-05-24 17:13:53 +020014200 if (!crtc_mask)
14201 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014202
Daniel Vetter5a21b662016-05-24 17:13:53 +020014203 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014204 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14205 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014206
Daniel Vetter5a21b662016-05-24 17:13:53 +020014207 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014208 continue;
14209
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014210 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014211 if (WARN_ON(ret != 0)) {
14212 crtc_mask &= ~(1 << pipe);
14213 continue;
14214 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014215
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014216 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014217 }
14218
14219 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014220 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14221 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014222 long lret;
14223
14224 if (!((1 << pipe) & crtc_mask))
14225 continue;
14226
14227 lret = wait_event_timeout(dev->vblank[pipe].queue,
14228 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014229 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014230 msecs_to_jiffies(50));
14231
14232 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14233
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014234 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014235 }
14236}
14237
Daniel Vetter5a21b662016-05-24 17:13:53 +020014238static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014239{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014240 /* fb updated, need to unpin old fb */
14241 if (crtc_state->fb_changed)
14242 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014243
Daniel Vetter5a21b662016-05-24 17:13:53 +020014244 /* wm changes, need vblank before final wm's */
14245 if (crtc_state->update_wm_post)
14246 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014247
Daniel Vetter5a21b662016-05-24 17:13:53 +020014248 /*
14249 * cxsr is re-enabled after vblank.
14250 * This is already handled by crtc_state->update_wm_post,
14251 * but added for clarity.
14252 */
14253 if (crtc_state->disable_cxsr)
14254 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014255
Daniel Vetter5a21b662016-05-24 17:13:53 +020014256 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014257}
14258
Lyude896e5bb2016-08-24 07:48:09 +020014259static void intel_update_crtc(struct drm_crtc *crtc,
14260 struct drm_atomic_state *state,
14261 struct drm_crtc_state *old_crtc_state,
14262 unsigned int *crtc_vblank_mask)
14263{
14264 struct drm_device *dev = crtc->dev;
14265 struct drm_i915_private *dev_priv = to_i915(dev);
14266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14267 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14268 bool modeset = needs_modeset(crtc->state);
14269
14270 if (modeset) {
14271 update_scanline_offset(intel_crtc);
14272 dev_priv->display.crtc_enable(pipe_config, state);
14273 } else {
14274 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14275 }
14276
14277 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14278 intel_fbc_enable(
14279 intel_crtc, pipe_config,
14280 to_intel_plane_state(crtc->primary->state));
14281 }
14282
14283 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14284
14285 if (needs_vblank_wait(pipe_config))
14286 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14287}
14288
14289static void intel_update_crtcs(struct drm_atomic_state *state,
14290 unsigned int *crtc_vblank_mask)
14291{
14292 struct drm_crtc *crtc;
14293 struct drm_crtc_state *old_crtc_state;
14294 int i;
14295
14296 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14297 if (!crtc->state->active)
14298 continue;
14299
14300 intel_update_crtc(crtc, state, old_crtc_state,
14301 crtc_vblank_mask);
14302 }
14303}
14304
Lyude27082492016-08-24 07:48:10 +020014305static void skl_update_crtcs(struct drm_atomic_state *state,
14306 unsigned int *crtc_vblank_mask)
14307{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014308 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014309 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14310 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014311 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014312 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014313 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014314 unsigned int updated = 0;
14315 bool progress;
14316 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014317 int i;
14318
14319 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14320
14321 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14322 /* ignore allocations for crtc's that have been turned off. */
14323 if (crtc->state->active)
14324 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014325
14326 /*
14327 * Whenever the number of active pipes changes, we need to make sure we
14328 * update the pipes in the right order so that their ddb allocations
14329 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14330 * cause pipe underruns and other bad stuff.
14331 */
14332 do {
Lyude27082492016-08-24 07:48:10 +020014333 progress = false;
14334
14335 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14336 bool vbl_wait = false;
14337 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014338
14339 intel_crtc = to_intel_crtc(crtc);
14340 cstate = to_intel_crtc_state(crtc->state);
14341 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014342
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014343 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014344 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014345
14346 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014347 continue;
14348
14349 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014350 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014351
14352 /*
14353 * If this is an already active pipe, it's DDB changed,
14354 * and this isn't the last pipe that needs updating
14355 * then we need to wait for a vblank to pass for the
14356 * new ddb allocation to take effect.
14357 */
Lyudece0ba282016-09-15 10:46:35 -040014358 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014359 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014360 !crtc->state->active_changed &&
14361 intel_state->wm_results.dirty_pipes != updated)
14362 vbl_wait = true;
14363
14364 intel_update_crtc(crtc, state, old_crtc_state,
14365 crtc_vblank_mask);
14366
14367 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014368 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014369
14370 progress = true;
14371 }
14372 } while (progress);
14373}
14374
Daniel Vetter94f05022016-06-14 18:01:00 +020014375static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014376{
Daniel Vetter94f05022016-06-14 18:01:00 +020014377 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014378 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014379 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014380 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014381 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014382 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014383 bool hw_check = intel_state->modeset;
14384 unsigned long put_domains[I915_MAX_PIPES] = {};
14385 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014386 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014387
Daniel Vetterea0000f2016-06-13 16:13:46 +020014388 drm_atomic_helper_wait_for_dependencies(state);
14389
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014390 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014391 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014392
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014393 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14395
Daniel Vetter5a21b662016-05-24 17:13:53 +020014396 if (needs_modeset(crtc->state) ||
14397 to_intel_crtc_state(crtc->state)->update_pipe) {
14398 hw_check = true;
14399
14400 put_domains[to_intel_crtc(crtc)->pipe] =
14401 modeset_get_crtc_power_domains(crtc,
14402 to_intel_crtc_state(crtc->state));
14403 }
14404
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014405 if (!needs_modeset(crtc->state))
14406 continue;
14407
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014408 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014409
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014410 if (old_crtc_state->active) {
14411 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014412 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014413 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014414 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014415 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014416
14417 /*
14418 * Underruns don't always raise
14419 * interrupts, so check manually.
14420 */
14421 intel_check_cpu_fifo_underruns(dev_priv);
14422 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014423
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014424 if (!crtc->state->active) {
14425 /*
14426 * Make sure we don't call initial_watermarks
14427 * for ILK-style watermark updates.
14428 */
14429 if (dev_priv->display.atomic_update_watermarks)
14430 dev_priv->display.initial_watermarks(intel_state,
14431 to_intel_crtc_state(crtc->state));
14432 else
14433 intel_update_watermarks(intel_crtc);
14434 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014435 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014436 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014437
Daniel Vetterea9d7582012-07-10 10:42:52 +020014438 /* Only after disabling all output pipelines that will be changed can we
14439 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014440 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014441
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014442 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014443 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014444
14445 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014446 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014447 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014448 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014449
Lyude656d1b82016-08-17 15:55:54 -040014450 /*
14451 * SKL workaround: bspec recommends we disable the SAGV when we
14452 * have more then one pipe enabled
14453 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014454 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014455 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014456
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014457 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014458 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014459
Lyude896e5bb2016-08-24 07:48:09 +020014460 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014461 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014462 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014463
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014464 /* Complete events for now disable pipes here. */
14465 if (modeset && !crtc->state->active && crtc->state->event) {
14466 spin_lock_irq(&dev->event_lock);
14467 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14468 spin_unlock_irq(&dev->event_lock);
14469
14470 crtc->state->event = NULL;
14471 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014472 }
14473
Lyude896e5bb2016-08-24 07:48:09 +020014474 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14475 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14476
Daniel Vetter94f05022016-06-14 18:01:00 +020014477 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14478 * already, but still need the state for the delayed optimization. To
14479 * fix this:
14480 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14481 * - schedule that vblank worker _before_ calling hw_done
14482 * - at the start of commit_tail, cancel it _synchrously
14483 * - switch over to the vblank wait helper in the core after that since
14484 * we don't need out special handling any more.
14485 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014486 if (!state->legacy_cursor_update)
14487 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14488
14489 /*
14490 * Now that the vblank has passed, we can go ahead and program the
14491 * optimal watermarks on platforms that need two-step watermark
14492 * programming.
14493 *
14494 * TODO: Move this (and other cleanup) to an async worker eventually.
14495 */
14496 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14497 intel_cstate = to_intel_crtc_state(crtc->state);
14498
14499 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014500 dev_priv->display.optimize_watermarks(intel_state,
14501 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014502 }
14503
14504 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14505 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14506
14507 if (put_domains[i])
14508 modeset_put_power_domains(dev_priv, put_domains[i]);
14509
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014510 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014511 }
14512
Paulo Zanoni56feca92016-09-22 18:00:28 -030014513 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014514 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014515
Daniel Vetter94f05022016-06-14 18:01:00 +020014516 drm_atomic_helper_commit_hw_done(state);
14517
Daniel Vetter5a21b662016-05-24 17:13:53 +020014518 if (intel_state->modeset)
14519 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14520
14521 mutex_lock(&dev->struct_mutex);
14522 drm_atomic_helper_cleanup_planes(dev, state);
14523 mutex_unlock(&dev->struct_mutex);
14524
Daniel Vetterea0000f2016-06-13 16:13:46 +020014525 drm_atomic_helper_commit_cleanup_done(state);
14526
Chris Wilson08536952016-10-14 13:18:18 +010014527 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014528
Mika Kuoppala75714942015-12-16 09:26:48 +020014529 /* As one of the primary mmio accessors, KMS has a high likelihood
14530 * of triggering bugs in unclaimed access. After we finish
14531 * modesetting, see if an error has been flagged, and if so
14532 * enable debugging for the next modeset - and hope we catch
14533 * the culprit.
14534 *
14535 * XXX note that we assume display power is on at this point.
14536 * This might hold true now but we need to add pm helper to check
14537 * unclaimed only when the hardware is on, as atomic commits
14538 * can happen also when the device is completely off.
14539 */
14540 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014541}
14542
14543static void intel_atomic_commit_work(struct work_struct *work)
14544{
Chris Wilsonc004a902016-10-28 13:58:45 +010014545 struct drm_atomic_state *state =
14546 container_of(work, struct drm_atomic_state, commit_work);
14547
Daniel Vetter94f05022016-06-14 18:01:00 +020014548 intel_atomic_commit_tail(state);
14549}
14550
Chris Wilsonc004a902016-10-28 13:58:45 +010014551static int __i915_sw_fence_call
14552intel_atomic_commit_ready(struct i915_sw_fence *fence,
14553 enum i915_sw_fence_notify notify)
14554{
14555 struct intel_atomic_state *state =
14556 container_of(fence, struct intel_atomic_state, commit_ready);
14557
14558 switch (notify) {
14559 case FENCE_COMPLETE:
14560 if (state->base.commit_work.func)
14561 queue_work(system_unbound_wq, &state->base.commit_work);
14562 break;
14563
14564 case FENCE_FREE:
14565 drm_atomic_state_put(&state->base);
14566 break;
14567 }
14568
14569 return NOTIFY_DONE;
14570}
14571
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014572static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14573{
14574 struct drm_plane_state *old_plane_state;
14575 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014576 int i;
14577
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014578 for_each_plane_in_state(state, plane, old_plane_state, i)
14579 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14580 intel_fb_obj(plane->state->fb),
14581 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014582}
14583
Daniel Vetter94f05022016-06-14 18:01:00 +020014584/**
14585 * intel_atomic_commit - commit validated state object
14586 * @dev: DRM device
14587 * @state: the top-level driver state object
14588 * @nonblock: nonblocking commit
14589 *
14590 * This function commits a top-level state object that has been validated
14591 * with drm_atomic_helper_check().
14592 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014593 * RETURNS
14594 * Zero for success or -errno.
14595 */
14596static int intel_atomic_commit(struct drm_device *dev,
14597 struct drm_atomic_state *state,
14598 bool nonblock)
14599{
14600 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014601 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014602 int ret = 0;
14603
Daniel Vetter94f05022016-06-14 18:01:00 +020014604 ret = drm_atomic_helper_setup_commit(state, nonblock);
14605 if (ret)
14606 return ret;
14607
Chris Wilsonc004a902016-10-28 13:58:45 +010014608 drm_atomic_state_get(state);
14609 i915_sw_fence_init(&intel_state->commit_ready,
14610 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014611
Chris Wilsond07f0e52016-10-28 13:58:44 +010014612 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014613 if (ret) {
14614 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014615 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014616 return ret;
14617 }
14618
14619 drm_atomic_helper_swap_state(state, true);
14620 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020014621 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014622 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014623
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014624 if (intel_state->modeset) {
14625 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14626 sizeof(intel_state->min_pixclk));
14627 dev_priv->active_crtcs = intel_state->active_crtcs;
14628 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14629 }
14630
Chris Wilson08536952016-10-14 13:18:18 +010014631 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014632 INIT_WORK(&state->commit_work,
14633 nonblock ? intel_atomic_commit_work : NULL);
14634
14635 i915_sw_fence_commit(&intel_state->commit_ready);
14636 if (!nonblock) {
14637 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014638 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014639 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014640
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014641 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014642}
14643
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014644void intel_crtc_restore_mode(struct drm_crtc *crtc)
14645{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014646 struct drm_device *dev = crtc->dev;
14647 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014648 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014649 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014650
14651 state = drm_atomic_state_alloc(dev);
14652 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014653 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14654 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014655 return;
14656 }
14657
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014658 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014659
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014660retry:
14661 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14662 ret = PTR_ERR_OR_ZERO(crtc_state);
14663 if (!ret) {
14664 if (!crtc_state->active)
14665 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014666
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014667 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014668 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014669 }
14670
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014671 if (ret == -EDEADLK) {
14672 drm_atomic_state_clear(state);
14673 drm_modeset_backoff(state->acquire_ctx);
14674 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014675 }
14676
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014677out:
Chris Wilson08536952016-10-14 13:18:18 +010014678 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014679}
14680
Bob Paauwea8784872016-07-15 14:59:02 +010014681/*
14682 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14683 * drm_atomic_helper_legacy_gamma_set() directly.
14684 */
14685static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14686 u16 *red, u16 *green, u16 *blue,
14687 uint32_t size)
14688{
14689 struct drm_device *dev = crtc->dev;
14690 struct drm_mode_config *config = &dev->mode_config;
14691 struct drm_crtc_state *state;
14692 int ret;
14693
14694 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14695 if (ret)
14696 return ret;
14697
14698 /*
14699 * Make sure we update the legacy properties so this works when
14700 * atomic is not enabled.
14701 */
14702
14703 state = crtc->state;
14704
14705 drm_object_property_set_value(&crtc->base,
14706 config->degamma_lut_property,
14707 (state->degamma_lut) ?
14708 state->degamma_lut->base.id : 0);
14709
14710 drm_object_property_set_value(&crtc->base,
14711 config->ctm_property,
14712 (state->ctm) ?
14713 state->ctm->base.id : 0);
14714
14715 drm_object_property_set_value(&crtc->base,
14716 config->gamma_lut_property,
14717 (state->gamma_lut) ?
14718 state->gamma_lut->base.id : 0);
14719
14720 return 0;
14721}
14722
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014723static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014724 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014725 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014726 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014727 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014728 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014729 .atomic_duplicate_state = intel_crtc_duplicate_state,
14730 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010014731 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014732};
14733
Matt Roper6beb8c232014-12-01 15:40:14 -080014734/**
14735 * intel_prepare_plane_fb - Prepare fb for usage on plane
14736 * @plane: drm plane to prepare for
14737 * @fb: framebuffer to prepare for presentation
14738 *
14739 * Prepares a framebuffer for usage on a display plane. Generally this
14740 * involves pinning the underlying object and updating the frontbuffer tracking
14741 * bits. Some older platforms need special physical address handling for
14742 * cursor planes.
14743 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014744 * Must be called with struct_mutex held.
14745 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014746 * Returns 0 on success, negative error code on failure.
14747 */
14748int
14749intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014750 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014751{
Chris Wilsonc004a902016-10-28 13:58:45 +010014752 struct intel_atomic_state *intel_state =
14753 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014754 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014755 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014756 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014757 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014758 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014759
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014760 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014761 return 0;
14762
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014763 if (old_obj) {
14764 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014765 drm_atomic_get_existing_crtc_state(new_state->state,
14766 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014767
14768 /* Big Hammer, we also need to ensure that any pending
14769 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14770 * current scanout is retired before unpinning the old
14771 * framebuffer. Note that we rely on userspace rendering
14772 * into the buffer attached to the pipe they are waiting
14773 * on. If not, userspace generates a GPU hang with IPEHR
14774 * point to the MI_WAIT_FOR_EVENT.
14775 *
14776 * This should only fail upon a hung GPU, in which case we
14777 * can safely continue.
14778 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014779 if (needs_modeset(crtc_state)) {
14780 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14781 old_obj->resv, NULL,
14782 false, 0,
14783 GFP_KERNEL);
14784 if (ret < 0)
14785 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014786 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014787 }
14788
Chris Wilsonc004a902016-10-28 13:58:45 +010014789 if (new_state->fence) { /* explicit fencing */
14790 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14791 new_state->fence,
14792 I915_FENCE_TIMEOUT,
14793 GFP_KERNEL);
14794 if (ret < 0)
14795 return ret;
14796 }
14797
Chris Wilsonc37efb92016-06-17 08:28:47 +010014798 if (!obj)
14799 return 0;
14800
Chris Wilsonc004a902016-10-28 13:58:45 +010014801 if (!new_state->fence) { /* implicit fencing */
14802 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14803 obj->resv, NULL,
14804 false, I915_FENCE_TIMEOUT,
14805 GFP_KERNEL);
14806 if (ret < 0)
14807 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014808
14809 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014810 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014811
Chris Wilsonc37efb92016-06-17 08:28:47 +010014812 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014813 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014814 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014815 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014816 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014817 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014818 return ret;
14819 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014820 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014821 struct i915_vma *vma;
14822
14823 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014824 if (IS_ERR(vma)) {
14825 DRM_DEBUG_KMS("failed to pin object\n");
14826 return PTR_ERR(vma);
14827 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000014828
14829 to_intel_plane_state(new_state)->vma = vma;
Matt Roper6beb8c232014-12-01 15:40:14 -080014830 }
14831
Chris Wilsond07f0e52016-10-28 13:58:44 +010014832 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014833}
14834
Matt Roper38f3ce32014-12-02 07:45:25 -080014835/**
14836 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14837 * @plane: drm plane to clean up for
14838 * @fb: old framebuffer that was on plane
14839 *
14840 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014841 *
14842 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014843 */
14844void
14845intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014846 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014847{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000014848 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080014849
Chris Wilsonbe1e3412017-01-16 15:21:27 +000014850 /* Should only be called after a successful intel_prepare_plane_fb()! */
14851 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
14852 if (vma)
14853 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070014854}
14855
Chandra Konduru6156a452015-04-27 13:48:39 -070014856int
14857skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14858{
14859 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014860 int crtc_clock, cdclk;
14861
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014862 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014863 return DRM_PLANE_HELPER_NO_SCALING;
14864
Chandra Konduru6156a452015-04-27 13:48:39 -070014865 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014866 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014867
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014868 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014869 return DRM_PLANE_HELPER_NO_SCALING;
14870
14871 /*
14872 * skl max scale is lower of:
14873 * close to 3 but not 3, -1 is for that purpose
14874 * or
14875 * cdclk/crtc_clock
14876 */
14877 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14878
14879 return max_scale;
14880}
14881
Matt Roper465c1202014-05-29 08:06:54 -070014882static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014883intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014884 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014885 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014886{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014887 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014888 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014889 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014890 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14891 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014892 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014893
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014894 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014895 /* use scaler when colorkey is not required */
14896 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14897 min_scale = 1;
14898 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14899 }
Sonika Jindald8106362015-04-10 14:37:28 +053014900 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014901 }
Sonika Jindald8106362015-04-10 14:37:28 +053014902
Daniel Vettercc926382016-08-15 10:41:47 +020014903 ret = drm_plane_helper_check_state(&state->base,
14904 &state->clip,
14905 min_scale, max_scale,
14906 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014907 if (ret)
14908 return ret;
14909
Daniel Vettercc926382016-08-15 10:41:47 +020014910 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014911 return 0;
14912
14913 if (INTEL_GEN(dev_priv) >= 9) {
14914 ret = skl_check_plane_surface(state);
14915 if (ret)
14916 return ret;
14917 }
14918
14919 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014920}
14921
Daniel Vetter5a21b662016-05-24 17:13:53 +020014922static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14923 struct drm_crtc_state *old_crtc_state)
14924{
14925 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014926 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014928 struct intel_crtc_state *intel_cstate =
14929 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014930 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014931 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014932 struct intel_atomic_state *old_intel_state =
14933 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014934 bool modeset = needs_modeset(crtc->state);
14935
14936 /* Perform vblank evasion around commit operation */
14937 intel_pipe_update_start(intel_crtc);
14938
14939 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014940 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014941
14942 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14943 intel_color_set_csc(crtc->state);
14944 intel_color_load_luts(crtc->state);
14945 }
14946
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014947 if (intel_cstate->update_pipe)
14948 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14949 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014950 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014951
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014952out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014953 if (dev_priv->display.atomic_update_watermarks)
14954 dev_priv->display.atomic_update_watermarks(old_intel_state,
14955 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014956}
14957
14958static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14959 struct drm_crtc_state *old_crtc_state)
14960{
14961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14962
14963 intel_pipe_update_end(intel_crtc, NULL);
14964}
14965
Matt Ropercf4c7c12014-12-04 10:27:42 -080014966/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014967 * intel_plane_destroy - destroy a plane
14968 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014969 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014970 * Common destruction function for all types of planes (primary, cursor,
14971 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014972 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014973void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014974{
Matt Roper465c1202014-05-29 08:06:54 -070014975 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014976 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014977}
14978
Matt Roper65a3fea2015-01-21 16:35:42 -080014979const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014980 .update_plane = drm_atomic_helper_update_plane,
14981 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014982 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014983 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014984 .atomic_get_property = intel_plane_atomic_get_property,
14985 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014986 .atomic_duplicate_state = intel_plane_duplicate_state,
14987 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070014988};
14989
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014990static int
14991intel_legacy_cursor_update(struct drm_plane *plane,
14992 struct drm_crtc *crtc,
14993 struct drm_framebuffer *fb,
14994 int crtc_x, int crtc_y,
14995 unsigned int crtc_w, unsigned int crtc_h,
14996 uint32_t src_x, uint32_t src_y,
14997 uint32_t src_w, uint32_t src_h)
14998{
14999 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
15000 int ret;
15001 struct drm_plane_state *old_plane_state, *new_plane_state;
15002 struct intel_plane *intel_plane = to_intel_plane(plane);
15003 struct drm_framebuffer *old_fb;
15004 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015005 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015006
15007 /*
15008 * When crtc is inactive or there is a modeset pending,
15009 * wait for it to complete in the slowpath
15010 */
15011 if (!crtc_state->active || needs_modeset(crtc_state) ||
15012 to_intel_crtc_state(crtc_state)->update_pipe)
15013 goto slow;
15014
15015 old_plane_state = plane->state;
15016
15017 /*
15018 * If any parameters change that may affect watermarks,
15019 * take the slowpath. Only changing fb or position should be
15020 * in the fastpath.
15021 */
15022 if (old_plane_state->crtc != crtc ||
15023 old_plane_state->src_w != src_w ||
15024 old_plane_state->src_h != src_h ||
15025 old_plane_state->crtc_w != crtc_w ||
15026 old_plane_state->crtc_h != crtc_h ||
15027 !old_plane_state->visible ||
15028 old_plane_state->fb->modifier != fb->modifier)
15029 goto slow;
15030
15031 new_plane_state = intel_plane_duplicate_state(plane);
15032 if (!new_plane_state)
15033 return -ENOMEM;
15034
15035 drm_atomic_set_fb_for_plane(new_plane_state, fb);
15036
15037 new_plane_state->src_x = src_x;
15038 new_plane_state->src_y = src_y;
15039 new_plane_state->src_w = src_w;
15040 new_plane_state->src_h = src_h;
15041 new_plane_state->crtc_x = crtc_x;
15042 new_plane_state->crtc_y = crtc_y;
15043 new_plane_state->crtc_w = crtc_w;
15044 new_plane_state->crtc_h = crtc_h;
15045
15046 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
15047 to_intel_plane_state(new_plane_state));
15048 if (ret)
15049 goto out_free;
15050
15051 /* Visibility changed, must take slowpath. */
15052 if (!new_plane_state->visible)
15053 goto slow_free;
15054
15055 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
15056 if (ret)
15057 goto out_free;
15058
15059 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
15060 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
15061
15062 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
15063 if (ret) {
15064 DRM_DEBUG_KMS("failed to attach phys object\n");
15065 goto out_unlock;
15066 }
15067 } else {
15068 struct i915_vma *vma;
15069
15070 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
15071 if (IS_ERR(vma)) {
15072 DRM_DEBUG_KMS("failed to pin object\n");
15073
15074 ret = PTR_ERR(vma);
15075 goto out_unlock;
15076 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015077
15078 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015079 }
15080
15081 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015082 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015083
15084 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
15085 intel_plane->frontbuffer_bit);
15086
15087 /* Swap plane state */
15088 new_plane_state->fence = old_plane_state->fence;
15089 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
15090 new_plane_state->fence = NULL;
15091 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015092 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015093
15094 intel_plane->update_plane(plane,
15095 to_intel_crtc_state(crtc->state),
15096 to_intel_plane_state(plane->state));
15097
15098 intel_cleanup_plane_fb(plane, new_plane_state);
15099
15100out_unlock:
15101 mutex_unlock(&dev_priv->drm.struct_mutex);
15102out_free:
15103 intel_plane_destroy_state(plane, new_plane_state);
15104 return ret;
15105
15106slow_free:
15107 intel_plane_destroy_state(plane, new_plane_state);
15108slow:
15109 return drm_atomic_helper_update_plane(plane, crtc, fb,
15110 crtc_x, crtc_y, crtc_w, crtc_h,
15111 src_x, src_y, src_w, src_h);
15112}
15113
15114static const struct drm_plane_funcs intel_cursor_plane_funcs = {
15115 .update_plane = intel_legacy_cursor_update,
15116 .disable_plane = drm_atomic_helper_disable_plane,
15117 .destroy = intel_plane_destroy,
15118 .set_property = drm_atomic_helper_plane_set_property,
15119 .atomic_get_property = intel_plane_atomic_get_property,
15120 .atomic_set_property = intel_plane_atomic_set_property,
15121 .atomic_duplicate_state = intel_plane_duplicate_state,
15122 .atomic_destroy_state = intel_plane_destroy_state,
15123};
15124
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015125static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015126intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070015127{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015128 struct intel_plane *primary = NULL;
15129 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015130 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015131 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015132 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015133 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015134
15135 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015136 if (!primary) {
15137 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015138 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015139 }
Matt Roper465c1202014-05-29 08:06:54 -070015140
Matt Roper8e7d6882015-01-21 16:35:41 -080015141 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015142 if (!state) {
15143 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015144 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015145 }
15146
Matt Roper8e7d6882015-01-21 16:35:41 -080015147 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015148
Matt Roper465c1202014-05-29 08:06:54 -070015149 primary->can_scale = false;
15150 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015151 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015152 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015153 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015154 }
Matt Roper465c1202014-05-29 08:06:54 -070015155 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015156 /*
15157 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15158 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15159 */
15160 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15161 primary->plane = (enum plane) !pipe;
15162 else
15163 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015164 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015165 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015166 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015167
Ville Syrjälä580503c2016-10-31 22:37:00 +020015168 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015169 intel_primary_formats = skl_primary_formats;
15170 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015171
15172 primary->update_plane = skylake_update_primary_plane;
15173 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015174 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015175 intel_primary_formats = i965_primary_formats;
15176 num_formats = ARRAY_SIZE(i965_primary_formats);
15177
15178 primary->update_plane = ironlake_update_primary_plane;
15179 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015180 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015181 intel_primary_formats = i965_primary_formats;
15182 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015183
15184 primary->update_plane = i9xx_update_primary_plane;
15185 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015186 } else {
15187 intel_primary_formats = i8xx_primary_formats;
15188 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015189
15190 primary->update_plane = i9xx_update_primary_plane;
15191 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015192 }
15193
Ville Syrjälä580503c2016-10-31 22:37:00 +020015194 if (INTEL_GEN(dev_priv) >= 9)
15195 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15196 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015197 intel_primary_formats, num_formats,
15198 DRM_PLANE_TYPE_PRIMARY,
15199 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015200 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015201 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15202 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015203 intel_primary_formats, num_formats,
15204 DRM_PLANE_TYPE_PRIMARY,
15205 "primary %c", pipe_name(pipe));
15206 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015207 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15208 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015209 intel_primary_formats, num_formats,
15210 DRM_PLANE_TYPE_PRIMARY,
15211 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015212 if (ret)
15213 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015214
Dave Airlie5481e272016-10-25 16:36:13 +100015215 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015216 supported_rotations =
15217 DRM_ROTATE_0 | DRM_ROTATE_90 |
15218 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015219 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15220 supported_rotations =
15221 DRM_ROTATE_0 | DRM_ROTATE_180 |
15222 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015223 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015224 supported_rotations =
15225 DRM_ROTATE_0 | DRM_ROTATE_180;
15226 } else {
15227 supported_rotations = DRM_ROTATE_0;
15228 }
15229
Dave Airlie5481e272016-10-25 16:36:13 +100015230 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015231 drm_plane_create_rotation_property(&primary->base,
15232 DRM_ROTATE_0,
15233 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015234
Matt Roperea2c67b2014-12-23 10:41:52 -080015235 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15236
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015237 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015238
15239fail:
15240 kfree(state);
15241 kfree(primary);
15242
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015243 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015244}
15245
Matt Roper3d7d6512014-06-10 08:28:13 -070015246static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015247intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015248 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015249 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015250{
Matt Roper2b875c22014-12-01 15:40:13 -080015251 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015252 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015253 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015254 unsigned stride;
15255 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015256
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015257 ret = drm_plane_helper_check_state(&state->base,
15258 &state->clip,
15259 DRM_PLANE_HELPER_NO_SCALING,
15260 DRM_PLANE_HELPER_NO_SCALING,
15261 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015262 if (ret)
15263 return ret;
15264
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015265 /* if we want to turn off the cursor ignore width and height */
15266 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015267 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015268
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015269 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015270 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15271 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015272 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15273 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015274 return -EINVAL;
15275 }
15276
Matt Roperea2c67b2014-12-23 10:41:52 -080015277 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15278 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015279 DRM_DEBUG_KMS("buffer is too small\n");
15280 return -ENOMEM;
15281 }
15282
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015283 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015284 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015285 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015286 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015287
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015288 /*
15289 * There's something wrong with the cursor on CHV pipe C.
15290 * If it straddles the left edge of the screen then
15291 * moving it away from the edge or disabling it often
15292 * results in a pipe underrun, and often that can lead to
15293 * dead pipe (constant underrun reported, and it scans
15294 * out just a solid color). To recover from that, the
15295 * display power well must be turned off and on again.
15296 * Refuse the put the cursor into that compromised position.
15297 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015298 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015299 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015300 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15301 return -EINVAL;
15302 }
15303
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015304 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015305}
15306
Matt Roperf4a2cf22014-12-01 15:40:12 -080015307static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015308intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015309 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015310{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15312
15313 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015314 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015315}
15316
15317static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015318intel_update_cursor_plane(struct drm_plane *plane,
15319 const struct intel_crtc_state *crtc_state,
15320 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015321{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015322 struct drm_crtc *crtc = crtc_state->base.crtc;
15323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015324 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015325 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015326 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015327
Matt Roperf4a2cf22014-12-01 15:40:12 -080015328 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015329 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015330 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015331 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015332 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015333 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015334
Gustavo Padovana912f122014-12-01 15:40:10 -080015335 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015336 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015337}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015338
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015339static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015340intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015341{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015342 struct intel_plane *cursor = NULL;
15343 struct intel_plane_state *state = NULL;
15344 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015345
15346 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015347 if (!cursor) {
15348 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015349 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015350 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015351
Matt Roper8e7d6882015-01-21 16:35:41 -080015352 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015353 if (!state) {
15354 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015355 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015356 }
15357
Matt Roper8e7d6882015-01-21 16:35:41 -080015358 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015359
Matt Roper3d7d6512014-06-10 08:28:13 -070015360 cursor->can_scale = false;
15361 cursor->max_downscale = 1;
15362 cursor->pipe = pipe;
15363 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015364 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015365 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015366 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015367 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015368 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015369
Ville Syrjälä580503c2016-10-31 22:37:00 +020015370 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015371 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015372 intel_cursor_formats,
15373 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015374 DRM_PLANE_TYPE_CURSOR,
15375 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015376 if (ret)
15377 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015378
Dave Airlie5481e272016-10-25 16:36:13 +100015379 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015380 drm_plane_create_rotation_property(&cursor->base,
15381 DRM_ROTATE_0,
15382 DRM_ROTATE_0 |
15383 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015384
Ville Syrjälä580503c2016-10-31 22:37:00 +020015385 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015386 state->scaler_id = -1;
15387
Matt Roperea2c67b2014-12-23 10:41:52 -080015388 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15389
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015390 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015391
15392fail:
15393 kfree(state);
15394 kfree(cursor);
15395
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015396 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015397}
15398
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015399static void intel_crtc_init_scalers(struct intel_crtc *crtc,
15400 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015401{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015402 struct intel_crtc_scaler_state *scaler_state =
15403 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015404 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015405 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015406
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015407 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
15408 if (!crtc->num_scalers)
15409 return;
15410
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015411 for (i = 0; i < crtc->num_scalers; i++) {
15412 struct intel_scaler *scaler = &scaler_state->scalers[i];
15413
15414 scaler->in_use = 0;
15415 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015416 }
15417
15418 scaler_state->scaler_id = -1;
15419}
15420
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015421static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015422{
15423 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015424 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015425 struct intel_plane *primary = NULL;
15426 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015427 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015428
Daniel Vetter955382f2013-09-19 14:05:45 +020015429 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015430 if (!intel_crtc)
15431 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015432
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015433 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015434 if (!crtc_state) {
15435 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015436 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015437 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015438 intel_crtc->config = crtc_state;
15439 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015440 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015441
Ville Syrjälä580503c2016-10-31 22:37:00 +020015442 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015443 if (IS_ERR(primary)) {
15444 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015445 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015446 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015447 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015448
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015449 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015450 struct intel_plane *plane;
15451
Ville Syrjälä580503c2016-10-31 22:37:00 +020015452 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015453 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015454 ret = PTR_ERR(plane);
15455 goto fail;
15456 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015457 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015458 }
15459
Ville Syrjälä580503c2016-10-31 22:37:00 +020015460 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015461 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015462 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015463 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015464 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015465 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015466
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015467 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015468 &primary->base, &cursor->base,
15469 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015470 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015471 if (ret)
15472 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015473
Jesse Barnes80824002009-09-10 15:28:06 -070015474 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015475 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015476
Chris Wilson4b0e3332014-05-30 16:35:26 +030015477 intel_crtc->cursor_base = ~0;
15478 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015479 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015480
Ville Syrjälä852eb002015-06-24 22:00:07 +030015481 intel_crtc->wm.cxsr_allowed = true;
15482
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015483 /* initialize shared scalers */
15484 intel_crtc_init_scalers(intel_crtc, crtc_state);
15485
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015486 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15487 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015488 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15489 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015490
Jesse Barnes79e53942008-11-07 14:24:08 -080015491 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015492
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015493 intel_color_init(&intel_crtc->base);
15494
Daniel Vetter87b6b102014-05-15 15:33:46 +020015495 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015496
15497 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015498
15499fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015500 /*
15501 * drm_mode_config_cleanup() will free up any
15502 * crtcs/planes already initialized.
15503 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015504 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015505 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015506
15507 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015508}
15509
Jesse Barnes752aa882013-10-31 18:55:49 +020015510enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15511{
15512 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015513 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015514
Rob Clark51fd3712013-11-19 12:10:12 -050015515 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015516
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015517 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015518 return INVALID_PIPE;
15519
15520 return to_intel_crtc(encoder->crtc)->pipe;
15521}
15522
Carl Worth08d7b3d2009-04-29 14:43:54 -070015523int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015524 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015525{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015526 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015527 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015528 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015529
Rob Clark7707e652014-07-17 23:30:04 -040015530 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015531 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015532 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015533
Rob Clark7707e652014-07-17 23:30:04 -040015534 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015535 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015536
Daniel Vetterc05422d2009-08-11 16:05:30 +020015537 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015538}
15539
Daniel Vetter66a92782012-07-12 20:08:18 +020015540static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015541{
Daniel Vetter66a92782012-07-12 20:08:18 +020015542 struct drm_device *dev = encoder->base.dev;
15543 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015544 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015545 int entry = 0;
15546
Damien Lespiaub2784e12014-08-05 11:29:37 +010015547 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015548 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015549 index_mask |= (1 << entry);
15550
Jesse Barnes79e53942008-11-07 14:24:08 -080015551 entry++;
15552 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015553
Jesse Barnes79e53942008-11-07 14:24:08 -080015554 return index_mask;
15555}
15556
Ville Syrjälä646d5772016-10-31 22:37:14 +020015557static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015558{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015559 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015560 return false;
15561
15562 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15563 return false;
15564
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015565 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015566 return false;
15567
15568 return true;
15569}
15570
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015571static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015572{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015573 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015574 return false;
15575
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015576 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015577 return false;
15578
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015579 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015580 return false;
15581
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015582 if (HAS_PCH_LPT_H(dev_priv) &&
15583 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015584 return false;
15585
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015586 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015587 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015588 return false;
15589
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015590 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015591 return false;
15592
15593 return true;
15594}
15595
Imre Deak8090ba82016-08-10 14:07:33 +030015596void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15597{
15598 int pps_num;
15599 int pps_idx;
15600
15601 if (HAS_DDI(dev_priv))
15602 return;
15603 /*
15604 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15605 * everywhere where registers can be write protected.
15606 */
15607 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15608 pps_num = 2;
15609 else
15610 pps_num = 1;
15611
15612 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15613 u32 val = I915_READ(PP_CONTROL(pps_idx));
15614
15615 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15616 I915_WRITE(PP_CONTROL(pps_idx), val);
15617 }
15618}
15619
Imre Deak44cb7342016-08-10 14:07:29 +030015620static void intel_pps_init(struct drm_i915_private *dev_priv)
15621{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015622 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030015623 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15624 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15625 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15626 else
15627 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015628
15629 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015630}
15631
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015632static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080015633{
Chris Wilson4ef69c72010-09-09 15:14:28 +010015634 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015635 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015636
Imre Deak44cb7342016-08-10 14:07:29 +030015637 intel_pps_init(dev_priv);
15638
Imre Deak97a824e12016-06-21 11:51:47 +030015639 /*
15640 * intel_edp_init_connector() depends on this completing first, to
15641 * prevent the registeration of both eDP and LVDS and the incorrect
15642 * sharing of the PPS.
15643 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015644 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015645
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015646 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015647 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015648
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015649 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015650 /*
15651 * FIXME: Broxton doesn't support port detection via the
15652 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15653 * detect the ports.
15654 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015655 intel_ddi_init(dev_priv, PORT_A);
15656 intel_ddi_init(dev_priv, PORT_B);
15657 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015658
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015659 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015660 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015661 int found;
15662
Jesse Barnesde31fac2015-03-06 15:53:32 -080015663 /*
15664 * Haswell uses DDI functions to detect digital outputs.
15665 * On SKL pre-D0 the strap isn't connected, so we assume
15666 * it's there.
15667 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015668 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015669 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015670 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015671 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015672
15673 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15674 * register */
15675 found = I915_READ(SFUSE_STRAP);
15676
15677 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015678 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015679 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015680 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015681 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015682 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015683 /*
15684 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15685 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015686 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015687 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15688 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15689 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015690 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015691
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015692 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015693 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015694 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015695
Ville Syrjälä646d5772016-10-31 22:37:14 +020015696 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015697 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015698
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015699 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015700 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015701 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015702 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015703 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015704 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015705 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015706 }
15707
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015708 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015709 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015710
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015711 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015712 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015713
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015714 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015715 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015716
Daniel Vetter270b3042012-10-27 15:52:05 +020015717 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015718 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015719 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015720 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015721
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015722 /*
15723 * The DP_DETECTED bit is the latched state of the DDC
15724 * SDA pin at boot. However since eDP doesn't require DDC
15725 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15726 * eDP ports may have been muxed to an alternate function.
15727 * Thus we can't rely on the DP_DETECTED bit alone to detect
15728 * eDP ports. Consult the VBT as well as DP_DETECTED to
15729 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015730 *
15731 * Sadly the straps seem to be missing sometimes even for HDMI
15732 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15733 * and VBT for the presence of the port. Additionally we can't
15734 * trust the port type the VBT declares as we've seen at least
15735 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015736 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015737 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015738 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15739 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015740 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015741 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015742 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015743
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015744 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015745 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15746 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015747 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015748 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015749 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015750
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015751 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015752 /*
15753 * eDP not supported on port D,
15754 * so no need to worry about it
15755 */
15756 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15757 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015758 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015759 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015760 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015761 }
15762
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015763 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015764 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015765 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015766
Paulo Zanonie2debe92013-02-18 19:00:27 -030015767 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015768 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015769 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015770 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015771 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015772 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015773 }
Ma Ling27185ae2009-08-24 13:50:23 +080015774
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015775 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015776 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015777 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015778
15779 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015780
Paulo Zanonie2debe92013-02-18 19:00:27 -030015781 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015782 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015783 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015784 }
Ma Ling27185ae2009-08-24 13:50:23 +080015785
Paulo Zanonie2debe92013-02-18 19:00:27 -030015786 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015787
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015788 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015789 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015790 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015791 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015792 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015793 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015794 }
Ma Ling27185ae2009-08-24 13:50:23 +080015795
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015796 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015797 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015798 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015799 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015800
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015801 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015802 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015803
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015804 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015805
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015806 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015807 encoder->base.possible_crtcs = encoder->crtc_mask;
15808 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015809 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015810 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015811
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015812 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020015813
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015814 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080015815}
15816
15817static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15818{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015819 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015820 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015821
Daniel Vetteref2d6332014-02-10 18:00:38 +010015822 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015823 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015824 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015825 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015826 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015827 kfree(intel_fb);
15828}
15829
15830static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015831 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015832 unsigned int *handle)
15833{
15834 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015835 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015836
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015837 if (obj->userptr.mm) {
15838 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15839 return -EINVAL;
15840 }
15841
Chris Wilson05394f32010-11-08 19:18:58 +000015842 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015843}
15844
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015845static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15846 struct drm_file *file,
15847 unsigned flags, unsigned color,
15848 struct drm_clip_rect *clips,
15849 unsigned num_clips)
15850{
15851 struct drm_device *dev = fb->dev;
15852 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15853 struct drm_i915_gem_object *obj = intel_fb->obj;
15854
15855 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015856 if (obj->pin_display && obj->cache_dirty)
15857 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015858 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015859 mutex_unlock(&dev->struct_mutex);
15860
15861 return 0;
15862}
15863
Jesse Barnes79e53942008-11-07 14:24:08 -080015864static const struct drm_framebuffer_funcs intel_fb_funcs = {
15865 .destroy = intel_user_framebuffer_destroy,
15866 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015867 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015868};
15869
Damien Lespiaub3218032015-02-27 11:15:18 +000015870static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015871u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15872 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015873{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015874 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015875
15876 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015877 int cpp = drm_format_plane_cpp(pixel_format, 0);
15878
Damien Lespiaub3218032015-02-27 11:15:18 +000015879 /* "The stride in bytes must not exceed the of the size of 8K
15880 * pixels and 32K bytes."
15881 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015882 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015883 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15884 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015885 return 32*1024;
15886 } else if (gen >= 4) {
15887 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15888 return 16*1024;
15889 else
15890 return 32*1024;
15891 } else if (gen >= 3) {
15892 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15893 return 8*1024;
15894 else
15895 return 16*1024;
15896 } else {
15897 /* XXX DSPC is limited to 4k tiled */
15898 return 8*1024;
15899 }
15900}
15901
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015902static int intel_framebuffer_init(struct drm_device *dev,
15903 struct intel_framebuffer *intel_fb,
15904 struct drm_mode_fb_cmd2 *mode_cmd,
15905 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015906{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015907 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015908 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015909 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015910 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015911 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015912
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015913 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15914
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015915 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015916 /*
15917 * If there's a fence, enforce that
15918 * the fb modifier and tiling mode match.
15919 */
15920 if (tiling != I915_TILING_NONE &&
15921 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015922 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15923 return -EINVAL;
15924 }
15925 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015926 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015927 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015928 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015929 DRM_DEBUG("No Y tiling for legacy addfb\n");
15930 return -EINVAL;
15931 }
15932 }
15933
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015934 /* Passed in modifier sanity checking. */
15935 switch (mode_cmd->modifier[0]) {
15936 case I915_FORMAT_MOD_Y_TILED:
15937 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015938 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015939 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15940 mode_cmd->modifier[0]);
15941 return -EINVAL;
15942 }
15943 case DRM_FORMAT_MOD_NONE:
15944 case I915_FORMAT_MOD_X_TILED:
15945 break;
15946 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015947 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15948 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015949 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015950 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015951
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015952 /*
15953 * gen2/3 display engine uses the fence if present,
15954 * so the tiling mode must match the fb modifier exactly.
15955 */
15956 if (INTEL_INFO(dev_priv)->gen < 4 &&
15957 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15958 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15959 return -EINVAL;
15960 }
15961
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015962 stride_alignment = intel_fb_stride_alignment(dev_priv,
15963 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015964 mode_cmd->pixel_format);
15965 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15966 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15967 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015968 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015969 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015970
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015971 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015972 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015973 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015974 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15975 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015976 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015977 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015978 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015979 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015980
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015981 /*
15982 * If there's a fence, enforce that
15983 * the fb pitch and fence stride match.
15984 */
15985 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015986 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015987 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015988 mode_cmd->pitches[0],
15989 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015990 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015991 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015992
Ville Syrjälä57779d02012-10-31 17:50:14 +020015993 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015994 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015995 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015996 case DRM_FORMAT_RGB565:
15997 case DRM_FORMAT_XRGB8888:
15998 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015999 break;
16000 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016001 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016002 DRM_DEBUG("unsupported pixel format: %s\n",
16003 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016004 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016005 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020016006 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020016007 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016008 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016009 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016010 DRM_DEBUG("unsupported pixel format: %s\n",
16011 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010016012 return -EINVAL;
16013 }
16014 break;
16015 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020016016 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016017 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016018 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016019 DRM_DEBUG("unsupported pixel format: %s\n",
16020 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016021 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016022 }
Jesse Barnesb5626742011-06-24 12:19:27 -070016023 break;
Damien Lespiau75312082015-05-15 19:06:01 +010016024 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016025 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016026 DRM_DEBUG("unsupported pixel format: %s\n",
16027 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010016028 return -EINVAL;
16029 }
16030 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020016031 case DRM_FORMAT_YUYV:
16032 case DRM_FORMAT_UYVY:
16033 case DRM_FORMAT_YVYU:
16034 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016035 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016036 DRM_DEBUG("unsupported pixel format: %s\n",
16037 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016038 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016039 }
Chris Wilson57cd6502010-08-08 12:34:44 +010016040 break;
16041 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016042 DRM_DEBUG("unsupported pixel format: %s\n",
16043 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010016044 return -EINVAL;
16045 }
16046
Ville Syrjälä90f9a332012-10-31 17:50:19 +020016047 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
16048 if (mode_cmd->offsets[0] != 0)
16049 return -EINVAL;
16050
Ville Syrjäläa3f913c2016-12-14 22:48:59 +020016051 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010016052 intel_fb->obj = obj;
16053
Ville Syrjälä6687c902015-09-15 13:16:41 +030016054 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
16055 if (ret)
16056 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020016057
Jesse Barnes79e53942008-11-07 14:24:08 -080016058 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
16059 if (ret) {
16060 DRM_ERROR("framebuffer init failed %d\n", ret);
16061 return ret;
16062 }
16063
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020016064 intel_fb->obj->framebuffer_references++;
16065
Jesse Barnes79e53942008-11-07 14:24:08 -080016066 return 0;
16067}
16068
Jesse Barnes79e53942008-11-07 14:24:08 -080016069static struct drm_framebuffer *
16070intel_user_framebuffer_create(struct drm_device *dev,
16071 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020016072 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080016073{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016074 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000016075 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020016076 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080016077
Chris Wilson03ac0642016-07-20 13:31:51 +010016078 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
16079 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010016080 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080016081
Daniel Vetter92907cb2015-11-23 09:04:05 +010016082 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016083 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010016084 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016085
16086 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080016087}
16088
Chris Wilson778e23a2016-12-05 14:29:39 +000016089static void intel_atomic_state_free(struct drm_atomic_state *state)
16090{
16091 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
16092
16093 drm_atomic_state_default_release(state);
16094
16095 i915_sw_fence_fini(&intel_state->commit_ready);
16096
16097 kfree(state);
16098}
16099
Jesse Barnes79e53942008-11-07 14:24:08 -080016100static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080016101 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020016102 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080016103 .atomic_check = intel_atomic_check,
16104 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020016105 .atomic_state_alloc = intel_atomic_state_alloc,
16106 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000016107 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080016108};
16109
Imre Deak88212942016-03-16 13:38:53 +020016110/**
16111 * intel_init_display_hooks - initialize the display modesetting hooks
16112 * @dev_priv: device private
16113 */
16114void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070016115{
Imre Deak88212942016-03-16 13:38:53 +020016116 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016117 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016118 dev_priv->display.get_initial_plane_config =
16119 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016120 dev_priv->display.crtc_compute_clock =
16121 haswell_crtc_compute_clock;
16122 dev_priv->display.crtc_enable = haswell_crtc_enable;
16123 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016124 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016125 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016126 dev_priv->display.get_initial_plane_config =
16127 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020016128 dev_priv->display.crtc_compute_clock =
16129 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020016130 dev_priv->display.crtc_enable = haswell_crtc_enable;
16131 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016132 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016133 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016134 dev_priv->display.get_initial_plane_config =
16135 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020016136 dev_priv->display.crtc_compute_clock =
16137 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016138 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16139 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016140 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070016141 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016142 dev_priv->display.get_initial_plane_config =
16143 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016144 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16145 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16146 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16147 } else if (IS_VALLEYVIEW(dev_priv)) {
16148 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16149 dev_priv->display.get_initial_plane_config =
16150 i9xx_get_initial_plane_config;
16151 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070016152 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16153 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016154 } else if (IS_G4X(dev_priv)) {
16155 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16156 dev_priv->display.get_initial_plane_config =
16157 i9xx_get_initial_plane_config;
16158 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16159 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16160 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016161 } else if (IS_PINEVIEW(dev_priv)) {
16162 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16163 dev_priv->display.get_initial_plane_config =
16164 i9xx_get_initial_plane_config;
16165 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16166 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16167 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016168 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016169 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016170 dev_priv->display.get_initial_plane_config =
16171 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016172 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016173 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16174 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016175 } else {
16176 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16177 dev_priv->display.get_initial_plane_config =
16178 i9xx_get_initial_plane_config;
16179 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16180 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16181 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016182 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016183
Jesse Barnese70236a2009-09-21 10:42:27 -070016184 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016185 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016186 dev_priv->display.get_display_clock_speed =
16187 skylake_get_display_clock_speed;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016188 else if (IS_GEN9_LP(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016189 dev_priv->display.get_display_clock_speed =
16190 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016191 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016192 dev_priv->display.get_display_clock_speed =
16193 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016194 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016195 dev_priv->display.get_display_clock_speed =
16196 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016197 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016198 dev_priv->display.get_display_clock_speed =
16199 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016200 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016201 dev_priv->display.get_display_clock_speed =
16202 ilk_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016203 else if (IS_I945G(dev_priv) || IS_I965G(dev_priv) ||
Imre Deak88212942016-03-16 13:38:53 +020016204 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016205 dev_priv->display.get_display_clock_speed =
16206 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016207 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016208 dev_priv->display.get_display_clock_speed =
16209 gm45_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016210 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016211 dev_priv->display.get_display_clock_speed =
16212 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016213 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016214 dev_priv->display.get_display_clock_speed =
16215 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016216 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016217 dev_priv->display.get_display_clock_speed =
16218 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016219 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016220 dev_priv->display.get_display_clock_speed =
16221 i915_get_display_clock_speed;
Jani Nikula2a307c22016-11-30 17:43:04 +020016222 else if (IS_I945GM(dev_priv) || IS_I845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016223 dev_priv->display.get_display_clock_speed =
16224 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016225 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016226 dev_priv->display.get_display_clock_speed =
16227 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016228 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016229 dev_priv->display.get_display_clock_speed =
16230 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016231 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016232 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016233 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016234 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016235 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016236 dev_priv->display.get_display_clock_speed =
16237 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016238 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016239
Imre Deak88212942016-03-16 13:38:53 +020016240 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016241 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016242 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016243 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016244 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016245 /* FIXME: detect B0+ stepping and use auto training */
16246 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016247 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016248 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016249 }
16250
16251 if (IS_BROADWELL(dev_priv)) {
16252 dev_priv->display.modeset_commit_cdclk =
16253 broadwell_modeset_commit_cdclk;
16254 dev_priv->display.modeset_calc_cdclk =
16255 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016256 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016257 dev_priv->display.modeset_commit_cdclk =
16258 valleyview_modeset_commit_cdclk;
16259 dev_priv->display.modeset_calc_cdclk =
16260 valleyview_modeset_calc_cdclk;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016261 } else if (IS_GEN9_LP(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016262 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016263 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016264 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016265 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016266 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16267 dev_priv->display.modeset_commit_cdclk =
16268 skl_modeset_commit_cdclk;
16269 dev_priv->display.modeset_calc_cdclk =
16270 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016271 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016272
Lyude27082492016-08-24 07:48:10 +020016273 if (dev_priv->info.gen >= 9)
16274 dev_priv->display.update_crtcs = skl_update_crtcs;
16275 else
16276 dev_priv->display.update_crtcs = intel_update_crtcs;
16277
Daniel Vetter5a21b662016-05-24 17:13:53 +020016278 switch (INTEL_INFO(dev_priv)->gen) {
16279 case 2:
16280 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16281 break;
16282
16283 case 3:
16284 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16285 break;
16286
16287 case 4:
16288 case 5:
16289 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16290 break;
16291
16292 case 6:
16293 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16294 break;
16295 case 7:
16296 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16297 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16298 break;
16299 case 9:
16300 /* Drop through - unsupported since execlist only. */
16301 default:
16302 /* Default just returns -ENODEV to indicate unsupported */
16303 dev_priv->display.queue_flip = intel_default_queue_flip;
16304 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016305}
16306
Jesse Barnesb690e962010-07-19 13:53:12 -070016307/*
16308 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16309 * resume, or other times. This quirk makes sure that's the case for
16310 * affected systems.
16311 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016312static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016313{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016314 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016315
16316 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016317 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016318}
16319
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016320static void quirk_pipeb_force(struct drm_device *dev)
16321{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016322 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016323
16324 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16325 DRM_INFO("applying pipe b force quirk\n");
16326}
16327
Keith Packard435793d2011-07-12 14:56:22 -070016328/*
16329 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16330 */
16331static void quirk_ssc_force_disable(struct drm_device *dev)
16332{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016333 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016334 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016335 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016336}
16337
Carsten Emde4dca20e2012-03-15 15:56:26 +010016338/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016339 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16340 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016341 */
16342static void quirk_invert_brightness(struct drm_device *dev)
16343{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016344 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016345 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016346 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016347}
16348
Scot Doyle9c72cc62014-07-03 23:27:50 +000016349/* Some VBT's incorrectly indicate no backlight is present */
16350static void quirk_backlight_present(struct drm_device *dev)
16351{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016352 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016353 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16354 DRM_INFO("applying backlight present quirk\n");
16355}
16356
Jesse Barnesb690e962010-07-19 13:53:12 -070016357struct intel_quirk {
16358 int device;
16359 int subsystem_vendor;
16360 int subsystem_device;
16361 void (*hook)(struct drm_device *dev);
16362};
16363
Egbert Eich5f85f172012-10-14 15:46:38 +020016364/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16365struct intel_dmi_quirk {
16366 void (*hook)(struct drm_device *dev);
16367 const struct dmi_system_id (*dmi_id_list)[];
16368};
16369
16370static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16371{
16372 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16373 return 1;
16374}
16375
16376static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16377 {
16378 .dmi_id_list = &(const struct dmi_system_id[]) {
16379 {
16380 .callback = intel_dmi_reverse_brightness,
16381 .ident = "NCR Corporation",
16382 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16383 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16384 },
16385 },
16386 { } /* terminating entry */
16387 },
16388 .hook = quirk_invert_brightness,
16389 },
16390};
16391
Ben Widawskyc43b5632012-04-16 14:07:40 -070016392static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016393 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16394 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16395
Jesse Barnesb690e962010-07-19 13:53:12 -070016396 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16397 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16398
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016399 /* 830 needs to leave pipe A & dpll A up */
16400 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16401
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016402 /* 830 needs to leave pipe B & dpll B up */
16403 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16404
Keith Packard435793d2011-07-12 14:56:22 -070016405 /* Lenovo U160 cannot use SSC on LVDS */
16406 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016407
16408 /* Sony Vaio Y cannot use SSC on LVDS */
16409 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016410
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016411 /* Acer Aspire 5734Z must invert backlight brightness */
16412 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16413
16414 /* Acer/eMachines G725 */
16415 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16416
16417 /* Acer/eMachines e725 */
16418 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16419
16420 /* Acer/Packard Bell NCL20 */
16421 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16422
16423 /* Acer Aspire 4736Z */
16424 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016425
16426 /* Acer Aspire 5336 */
16427 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016428
16429 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16430 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016431
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016432 /* Acer C720 Chromebook (Core i3 4005U) */
16433 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16434
jens steinb2a96012014-10-28 20:25:53 +010016435 /* Apple Macbook 2,1 (Core 2 T7400) */
16436 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16437
Jani Nikula1b9448b2015-11-05 11:49:59 +020016438 /* Apple Macbook 4,1 */
16439 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16440
Scot Doyled4967d82014-07-03 23:27:52 +000016441 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16442 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016443
16444 /* HP Chromebook 14 (Celeron 2955U) */
16445 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016446
16447 /* Dell Chromebook 11 */
16448 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016449
16450 /* Dell Chromebook 11 (2015 version) */
16451 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016452};
16453
16454static void intel_init_quirks(struct drm_device *dev)
16455{
16456 struct pci_dev *d = dev->pdev;
16457 int i;
16458
16459 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16460 struct intel_quirk *q = &intel_quirks[i];
16461
16462 if (d->device == q->device &&
16463 (d->subsystem_vendor == q->subsystem_vendor ||
16464 q->subsystem_vendor == PCI_ANY_ID) &&
16465 (d->subsystem_device == q->subsystem_device ||
16466 q->subsystem_device == PCI_ANY_ID))
16467 q->hook(dev);
16468 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016469 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16470 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16471 intel_dmi_quirks[i].hook(dev);
16472 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016473}
16474
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016475/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016476static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016477{
David Weinehall52a05c32016-08-22 13:32:44 +030016478 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016479 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016480 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016481
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016482 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016483 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016484 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016485 sr1 = inb(VGA_SR_DATA);
16486 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016487 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016488 udelay(300);
16489
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016490 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016491 POSTING_READ(vga_reg);
16492}
16493
Daniel Vetterf8175862012-04-10 15:50:11 +020016494void intel_modeset_init_hw(struct drm_device *dev)
16495{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016496 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016497
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016498 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016499
16500 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16501
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016502 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016503}
16504
Matt Roperd93c0372015-12-03 11:37:41 -080016505/*
16506 * Calculate what we think the watermarks should be for the state we've read
16507 * out of the hardware and then immediately program those watermarks so that
16508 * we ensure the hardware settings match our internal state.
16509 *
16510 * We can calculate what we think WM's should be by creating a duplicate of the
16511 * current state (which was constructed during hardware readout) and running it
16512 * through the atomic check code to calculate new watermark values in the
16513 * state object.
16514 */
16515static void sanitize_watermarks(struct drm_device *dev)
16516{
16517 struct drm_i915_private *dev_priv = to_i915(dev);
16518 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016519 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016520 struct drm_crtc *crtc;
16521 struct drm_crtc_state *cstate;
16522 struct drm_modeset_acquire_ctx ctx;
16523 int ret;
16524 int i;
16525
16526 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016527 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016528 return;
16529
16530 /*
16531 * We need to hold connection_mutex before calling duplicate_state so
16532 * that the connector loop is protected.
16533 */
16534 drm_modeset_acquire_init(&ctx, 0);
16535retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016536 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016537 if (ret == -EDEADLK) {
16538 drm_modeset_backoff(&ctx);
16539 goto retry;
16540 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016541 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016542 }
16543
16544 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16545 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016546 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016547
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016548 intel_state = to_intel_atomic_state(state);
16549
Matt Ropered4a6a72016-02-23 17:20:13 -080016550 /*
16551 * Hardware readout is the only time we don't want to calculate
16552 * intermediate watermarks (since we don't trust the current
16553 * watermarks).
16554 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016555 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016556
Matt Roperd93c0372015-12-03 11:37:41 -080016557 ret = intel_atomic_check(dev, state);
16558 if (ret) {
16559 /*
16560 * If we fail here, it means that the hardware appears to be
16561 * programmed in a way that shouldn't be possible, given our
16562 * understanding of watermark requirements. This might mean a
16563 * mistake in the hardware readout code or a mistake in the
16564 * watermark calculations for a given platform. Raise a WARN
16565 * so that this is noticeable.
16566 *
16567 * If this actually happens, we'll have to just leave the
16568 * BIOS-programmed watermarks untouched and hope for the best.
16569 */
16570 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016571 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016572 }
16573
16574 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016575 for_each_crtc_in_state(state, crtc, cstate, i) {
16576 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16577
Matt Ropered4a6a72016-02-23 17:20:13 -080016578 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016579 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016580 }
16581
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016582put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016583 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016584fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016585 drm_modeset_drop_locks(&ctx);
16586 drm_modeset_acquire_fini(&ctx);
16587}
16588
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016589int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016590{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016591 struct drm_i915_private *dev_priv = to_i915(dev);
16592 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016593 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016594 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016595
16596 drm_mode_config_init(dev);
16597
16598 dev->mode_config.min_width = 0;
16599 dev->mode_config.min_height = 0;
16600
Dave Airlie019d96c2011-09-29 16:20:42 +010016601 dev->mode_config.preferred_depth = 24;
16602 dev->mode_config.prefer_shadow = 1;
16603
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016604 dev->mode_config.allow_fb_modifiers = true;
16605
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016606 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016607
Jesse Barnesb690e962010-07-19 13:53:12 -070016608 intel_init_quirks(dev);
16609
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016610 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016611
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016612 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016613 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016614
Lukas Wunner69f92f62015-07-15 13:57:35 +020016615 /*
16616 * There may be no VBT; and if the BIOS enabled SSC we can
16617 * just keep using it to avoid unnecessary flicker. Whereas if the
16618 * BIOS isn't using it, don't assume it will work even if the VBT
16619 * indicates as much.
16620 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016621 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016622 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16623 DREF_SSC1_ENABLE);
16624
16625 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16626 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16627 bios_lvds_use_ssc ? "en" : "dis",
16628 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16629 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16630 }
16631 }
16632
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016633 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016634 dev->mode_config.max_width = 2048;
16635 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016636 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016637 dev->mode_config.max_width = 4096;
16638 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016639 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016640 dev->mode_config.max_width = 8192;
16641 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016642 }
Damien Lespiau068be562014-03-28 14:17:49 +000016643
Jani Nikula2a307c22016-11-30 17:43:04 +020016644 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
16645 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016646 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016647 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016648 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16649 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16650 } else {
16651 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16652 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16653 }
16654
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016655 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016656
Zhao Yakui28c97732009-10-09 11:39:41 +080016657 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016658 INTEL_INFO(dev_priv)->num_pipes,
16659 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016660
Damien Lespiau055e3932014-08-18 13:49:10 +010016661 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016662 int ret;
16663
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016664 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016665 if (ret) {
16666 drm_mode_config_cleanup(dev);
16667 return ret;
16668 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016669 }
16670
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016671 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016672 intel_update_cdclk(dev_priv);
Ville Syrjälä6a259b12016-11-29 16:13:57 +020016673 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016674
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016675 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016676
Ville Syrjäläb2045352016-05-13 23:41:27 +030016677 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016678 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016679
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016680 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016681 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020016682 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000016683
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016684 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016685 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016686 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016687
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016688 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016689 struct intel_initial_plane_config plane_config = {};
16690
Jesse Barnes46f297f2014-03-07 08:57:48 -080016691 if (!crtc->active)
16692 continue;
16693
Jesse Barnes46f297f2014-03-07 08:57:48 -080016694 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016695 * Note that reserving the BIOS fb up front prevents us
16696 * from stuffing other stolen allocations like the ring
16697 * on top. This prevents some ugliness at boot time, and
16698 * can even allow for smooth boot transitions if the BIOS
16699 * fb is large enough for the active pipe configuration.
16700 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016701 dev_priv->display.get_initial_plane_config(crtc,
16702 &plane_config);
16703
16704 /*
16705 * If the fb is shared between multiple heads, we'll
16706 * just get the first one.
16707 */
16708 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016709 }
Matt Roperd93c0372015-12-03 11:37:41 -080016710
16711 /*
16712 * Make sure hardware watermarks really match the state we read out.
16713 * Note that we need to do this after reconstructing the BIOS fb's
16714 * since the watermark calculation done here will use pstate->fb.
16715 */
16716 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016717
16718 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016719}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016720
Daniel Vetter7fad7982012-07-04 17:51:47 +020016721static void intel_enable_pipe_a(struct drm_device *dev)
16722{
16723 struct intel_connector *connector;
16724 struct drm_connector *crt = NULL;
16725 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016726 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016727
16728 /* We can't just switch on the pipe A, we need to set things up with a
16729 * proper mode and output configuration. As a gross hack, enable pipe A
16730 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016731 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016732 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16733 crt = &connector->base;
16734 break;
16735 }
16736 }
16737
16738 if (!crt)
16739 return;
16740
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016741 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016742 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016743}
16744
Daniel Vetterfa555832012-10-10 23:14:00 +020016745static bool
16746intel_check_plane_mapping(struct intel_crtc *crtc)
16747{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016748 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016749 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016750
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016751 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016752 return true;
16753
Ville Syrjälä649636e2015-09-22 19:50:01 +030016754 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016755
16756 if ((val & DISPLAY_PLANE_ENABLE) &&
16757 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16758 return false;
16759
16760 return true;
16761}
16762
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016763static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16764{
16765 struct drm_device *dev = crtc->base.dev;
16766 struct intel_encoder *encoder;
16767
16768 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16769 return true;
16770
16771 return false;
16772}
16773
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016774static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16775{
16776 struct drm_device *dev = encoder->base.dev;
16777 struct intel_connector *connector;
16778
16779 for_each_connector_on_encoder(dev, &encoder->base, connector)
16780 return connector;
16781
16782 return NULL;
16783}
16784
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016785static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16786 enum transcoder pch_transcoder)
16787{
16788 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16789 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16790}
16791
Daniel Vetter24929352012-07-02 20:28:59 +020016792static void intel_sanitize_crtc(struct intel_crtc *crtc)
16793{
16794 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016795 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016796 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016797
Daniel Vetter24929352012-07-02 20:28:59 +020016798 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016799 if (!transcoder_is_dsi(cpu_transcoder)) {
16800 i915_reg_t reg = PIPECONF(cpu_transcoder);
16801
16802 I915_WRITE(reg,
16803 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16804 }
Daniel Vetter24929352012-07-02 20:28:59 +020016805
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016806 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016807 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016808 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016809 struct intel_plane *plane;
16810
Daniel Vetter96256042015-02-13 21:03:42 +010016811 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016812
16813 /* Disable everything but the primary plane */
16814 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16815 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16816 continue;
16817
16818 plane->disable_plane(&plane->base, &crtc->base);
16819 }
Daniel Vetter96256042015-02-13 21:03:42 +010016820 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016821
Daniel Vetter24929352012-07-02 20:28:59 +020016822 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016823 * disable the crtc (and hence change the state) if it is wrong. Note
16824 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016825 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016826 bool plane;
16827
Ville Syrjälä78108b72016-05-27 20:59:19 +030016828 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16829 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016830
16831 /* Pipe has the wrong plane attached and the plane is active.
16832 * Temporarily change the plane mapping and disable everything
16833 * ... */
16834 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010016835 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016836 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016837 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016838 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016839 }
Daniel Vetter24929352012-07-02 20:28:59 +020016840
Daniel Vetter7fad7982012-07-04 17:51:47 +020016841 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16842 crtc->pipe == PIPE_A && !crtc->active) {
16843 /* BIOS forgot to enable pipe A, this mostly happens after
16844 * resume. Force-enable the pipe to fix this, the update_dpms
16845 * call below we restore the pipe to the right state, but leave
16846 * the required bits on. */
16847 intel_enable_pipe_a(dev);
16848 }
16849
Daniel Vetter24929352012-07-02 20:28:59 +020016850 /* Adjust the state of the output pipe according to whether we
16851 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016852 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016853 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016854
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016855 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016856 /*
16857 * We start out with underrun reporting disabled to avoid races.
16858 * For correct bookkeeping mark this on active crtcs.
16859 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016860 * Also on gmch platforms we dont have any hardware bits to
16861 * disable the underrun reporting. Which means we need to start
16862 * out with underrun reporting disabled also on inactive pipes,
16863 * since otherwise we'll complain about the garbage we read when
16864 * e.g. coming up after runtime pm.
16865 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016866 * No protection against concurrent access is required - at
16867 * worst a fifo underrun happens which also sets this to false.
16868 */
16869 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016870 /*
16871 * We track the PCH trancoder underrun reporting state
16872 * within the crtc. With crtc for pipe A housing the underrun
16873 * reporting state for PCH transcoder A, crtc for pipe B housing
16874 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16875 * and marking underrun reporting as disabled for the non-existing
16876 * PCH transcoders B and C would prevent enabling the south
16877 * error interrupt (see cpt_can_enable_serr_int()).
16878 */
16879 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16880 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016881 }
Daniel Vetter24929352012-07-02 20:28:59 +020016882}
16883
16884static void intel_sanitize_encoder(struct intel_encoder *encoder)
16885{
16886 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016887
16888 /* We need to check both for a crtc link (meaning that the
16889 * encoder is active and trying to read from a pipe) and the
16890 * pipe itself being active. */
16891 bool has_active_crtc = encoder->base.crtc &&
16892 to_intel_crtc(encoder->base.crtc)->active;
16893
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016894 connector = intel_encoder_find_connector(encoder);
16895 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016896 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16897 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016898 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016899
16900 /* Connector is active, but has no active pipe. This is
16901 * fallout from our resume register restoring. Disable
16902 * the encoder manually again. */
16903 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016904 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16905
Daniel Vetter24929352012-07-02 20:28:59 +020016906 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16907 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016908 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016909 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016910 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016911 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016912 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016913 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016914
16915 /* Inconsistent output/port/pipe state happens presumably due to
16916 * a bug in one of the get_hw_state functions. Or someplace else
16917 * in our code, like the register restore mess on resume. Clamp
16918 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016919
16920 connector->base.dpms = DRM_MODE_DPMS_OFF;
16921 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016922 }
16923 /* Enabled encoders without active connectors will be fixed in
16924 * the crtc fixup. */
16925}
16926
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016927void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016928{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016929 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016930
Imre Deak04098752014-02-18 00:02:16 +020016931 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16932 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016933 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016934 }
16935}
16936
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016937void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016938{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016939 /* This function can be called both from intel_modeset_setup_hw_state or
16940 * at a very early point in our resume sequence, where the power well
16941 * structures are not yet restored. Since this function is at a very
16942 * paranoid "someone might have enabled VGA while we were not looking"
16943 * level, just check if the power well is enabled instead of trying to
16944 * follow the "don't touch the power well if we don't need it" policy
16945 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016946 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016947 return;
16948
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016949 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016950
16951 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016952}
16953
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016954static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016955{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016956 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016957
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016958 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016959}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016960
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016961/* FIXME read out full plane state for all planes */
16962static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016963{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016964 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016965 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016966 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016967
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016968 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016969 primary_get_hw_state(to_intel_plane(primary));
16970
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016971 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016972 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016973}
16974
Daniel Vetter30e984d2013-06-05 13:34:17 +020016975static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016976{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016977 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016978 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016979 struct intel_crtc *crtc;
16980 struct intel_encoder *encoder;
16981 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016982 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016983
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016984 dev_priv->active_crtcs = 0;
16985
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016986 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020016987 struct intel_crtc_state *crtc_state =
16988 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020016989
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016990 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016991 memset(crtc_state, 0, sizeof(*crtc_state));
16992 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016993
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016994 crtc_state->base.active = crtc_state->base.enable =
16995 dev_priv->display.get_pipe_config(crtc, crtc_state);
16996
16997 crtc->base.enabled = crtc_state->base.enable;
16998 crtc->active = crtc_state->base.active;
16999
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017000 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010017001 dev_priv->active_crtcs |= 1 << crtc->pipe;
17002
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030017003 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020017004
Ville Syrjälä78108b72016-05-27 20:59:19 +030017005 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
17006 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017007 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020017008 }
17009
Daniel Vetter53589012013-06-05 13:34:16 +020017010 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17011 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17012
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017013 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017014 &pll->state.hw_state);
17015 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010017016 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017017 struct intel_crtc_state *crtc_state =
17018 to_intel_crtc_state(crtc->base.state);
17019
17020 if (crtc_state->base.active &&
17021 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017022 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020017023 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017024 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020017025
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020017026 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017027 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020017028 }
17029
Damien Lespiaub2784e12014-08-05 11:29:37 +010017030 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017031 pipe = 0;
17032
17033 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017034 struct intel_crtc_state *crtc_state;
17035
Ville Syrjälä98187832016-10-31 22:37:10 +020017036 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017037 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017038
Jesse Barnes045ac3b2013-05-14 17:08:26 -070017039 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017040 crtc_state->output_types |= 1 << encoder->type;
17041 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020017042 } else {
17043 encoder->base.crtc = NULL;
17044 }
17045
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017046 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017047 encoder->base.base.id, encoder->base.name,
17048 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017049 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020017050 }
17051
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020017052 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020017053 if (connector->get_hw_state(connector)) {
17054 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017055
17056 encoder = connector->encoder;
17057 connector->base.encoder = &encoder->base;
17058
17059 if (encoder->base.crtc &&
17060 encoder->base.crtc->state->active) {
17061 /*
17062 * This has to be done during hardware readout
17063 * because anything calling .crtc_disable may
17064 * rely on the connector_mask being accurate.
17065 */
17066 encoder->base.crtc->state->connector_mask |=
17067 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010017068 encoder->base.crtc->state->encoder_mask |=
17069 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017070 }
17071
Daniel Vetter24929352012-07-02 20:28:59 +020017072 } else {
17073 connector->base.dpms = DRM_MODE_DPMS_OFF;
17074 connector->base.encoder = NULL;
17075 }
17076 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017077 connector->base.base.id, connector->base.name,
17078 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020017079 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017080
17081 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017082 struct intel_crtc_state *crtc_state =
17083 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017084 int pixclk = 0;
17085
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017086 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017087
17088 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017089 if (crtc_state->base.active) {
17090 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
17091 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017092 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17093
17094 /*
17095 * The initial mode needs to be set in order to keep
17096 * the atomic core happy. It wants a valid mode if the
17097 * crtc's enabled, so we do the above call.
17098 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010017099 * But we don't set all the derived state fully, hence
17100 * set a flag to indicate that a full recalculation is
17101 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017102 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017103 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017104
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017105 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017106 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017107 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017108 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017109 else
17110 WARN_ON(dev_priv->display.modeset_calc_cdclk);
17111
17112 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017113 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017114 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
17115
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017116 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17117 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017118 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017119
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017120 dev_priv->min_pixclk[crtc->pipe] = pixclk;
17121
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017122 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017123 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020017124}
17125
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017126/* Scan out the current hw modeset state,
17127 * and sanitizes it to the current state
17128 */
17129static void
17130intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020017131{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017132 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020017133 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017134 struct intel_crtc *crtc;
17135 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020017136 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017137
17138 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020017139
17140 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010017141 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017142 intel_sanitize_encoder(encoder);
17143 }
17144
Damien Lespiau055e3932014-08-18 13:49:10 +010017145 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017146 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017147
Daniel Vetter24929352012-07-02 20:28:59 +020017148 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017149 intel_dump_pipe_config(crtc, crtc->config,
17150 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020017151 }
Daniel Vetter9a935852012-07-05 22:34:27 +020017152
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020017153 intel_modeset_update_connector_atomic_state(dev);
17154
Daniel Vetter35c95372013-07-17 06:55:04 +020017155 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17156 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17157
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017158 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017159 continue;
17160
17161 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17162
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017163 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017164 pll->on = false;
17165 }
17166
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017167 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017168 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017169 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017170 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017171 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017172 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017173
17174 for_each_intel_crtc(dev, crtc) {
17175 unsigned long put_domains;
17176
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017177 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017178 if (WARN_ON(put_domains))
17179 modeset_put_power_domains(dev_priv, put_domains);
17180 }
17181 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017182
17183 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017184}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017185
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017186void intel_display_resume(struct drm_device *dev)
17187{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017188 struct drm_i915_private *dev_priv = to_i915(dev);
17189 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17190 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017191 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017192
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017193 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017194 if (state)
17195 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017196
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017197 /*
17198 * This is a cludge because with real atomic modeset mode_config.mutex
17199 * won't be taken. Unfortunately some probed state like
17200 * audio_codec_enable is still protected by mode_config.mutex, so lock
17201 * it here for now.
17202 */
17203 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017204 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017205
Maarten Lankhorst73974892016-08-05 23:28:27 +030017206 while (1) {
17207 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17208 if (ret != -EDEADLK)
17209 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017210
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017211 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017212 }
17213
Maarten Lankhorst73974892016-08-05 23:28:27 +030017214 if (!ret)
17215 ret = __intel_display_resume(dev, state);
17216
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017217 drm_modeset_drop_locks(&ctx);
17218 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017219 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017220
Chris Wilson08536952016-10-14 13:18:18 +010017221 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017222 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000017223 if (state)
17224 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017225}
17226
17227void intel_modeset_gem_init(struct drm_device *dev)
17228{
Chris Wilsondc979972016-05-10 14:10:04 +010017229 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017230
Chris Wilsondc979972016-05-10 14:10:04 +010017231 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017232
Chris Wilson1833b132012-05-09 11:56:28 +010017233 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017234
Chris Wilson1ee8da62016-05-12 12:43:23 +010017235 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017236}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017237
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017238int intel_connector_register(struct drm_connector *connector)
17239{
17240 struct intel_connector *intel_connector = to_intel_connector(connector);
17241 int ret;
17242
17243 ret = intel_backlight_device_register(intel_connector);
17244 if (ret)
17245 goto err;
17246
17247 return 0;
17248
17249err:
17250 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017251}
17252
Chris Wilsonc191eca2016-06-17 11:40:33 +010017253void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017254{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017255 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017256
Chris Wilsone63d87c2016-06-17 11:40:34 +010017257 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017258 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017259}
17260
Jesse Barnes79e53942008-11-07 14:24:08 -080017261void intel_modeset_cleanup(struct drm_device *dev)
17262{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017263 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017264
Chris Wilsondc979972016-05-10 14:10:04 +010017265 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017266
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017267 /*
17268 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017269 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017270 * experience fancy races otherwise.
17271 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017272 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017273
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017274 /*
17275 * Due to the hpd irq storm handling the hotplug work can re-arm the
17276 * poll handlers. Hence disable polling after hpd handling is shut down.
17277 */
Keith Packardf87ea762010-10-03 19:36:26 -070017278 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017279
Jesse Barnes723bfd72010-10-07 16:01:13 -070017280 intel_unregister_dsm_handler();
17281
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017282 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017283
Chris Wilson1630fe72011-07-08 12:22:42 +010017284 /* flush any delayed tasks or pending work */
17285 flush_scheduled_work();
17286
Jesse Barnes79e53942008-11-07 14:24:08 -080017287 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017288
Chris Wilson1ee8da62016-05-12 12:43:23 +010017289 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017290
Chris Wilsondc979972016-05-10 14:10:04 +010017291 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017292
Tvrtko Ursulin40196442016-12-01 14:16:42 +000017293 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080017294}
17295
Chris Wilsondf0e9242010-09-09 16:20:55 +010017296void intel_connector_attach_encoder(struct intel_connector *connector,
17297 struct intel_encoder *encoder)
17298{
17299 connector->encoder = encoder;
17300 drm_mode_connector_attach_encoder(&connector->base,
17301 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017302}
Dave Airlie28d52042009-09-21 14:33:58 +100017303
17304/*
17305 * set vga decode state - true == enable VGA decode
17306 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017307int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017308{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017309 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017310 u16 gmch_ctrl;
17311
Chris Wilson75fa0412014-02-07 18:37:02 -020017312 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17313 DRM_ERROR("failed to read control word\n");
17314 return -EIO;
17315 }
17316
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017317 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17318 return 0;
17319
Dave Airlie28d52042009-09-21 14:33:58 +100017320 if (state)
17321 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17322 else
17323 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017324
17325 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17326 DRM_ERROR("failed to write control word\n");
17327 return -EIO;
17328 }
17329
Dave Airlie28d52042009-09-21 14:33:58 +100017330 return 0;
17331}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017332
Chris Wilson98a2f412016-10-12 10:05:18 +010017333#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17334
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017335struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017336
17337 u32 power_well_driver;
17338
Chris Wilson63b66e52013-08-08 15:12:06 +020017339 int num_transcoders;
17340
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017341 struct intel_cursor_error_state {
17342 u32 control;
17343 u32 position;
17344 u32 base;
17345 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017346 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017347
17348 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017349 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017350 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030017351 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017352 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017353
17354 struct intel_plane_error_state {
17355 u32 control;
17356 u32 stride;
17357 u32 size;
17358 u32 pos;
17359 u32 addr;
17360 u32 surface;
17361 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017362 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017363
17364 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017365 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017366 enum transcoder cpu_transcoder;
17367
17368 u32 conf;
17369
17370 u32 htotal;
17371 u32 hblank;
17372 u32 hsync;
17373 u32 vtotal;
17374 u32 vblank;
17375 u32 vsync;
17376 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017377};
17378
17379struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017380intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017381{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017382 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017383 int transcoders[] = {
17384 TRANSCODER_A,
17385 TRANSCODER_B,
17386 TRANSCODER_C,
17387 TRANSCODER_EDP,
17388 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017389 int i;
17390
Chris Wilsonc0336662016-05-06 15:40:21 +010017391 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017392 return NULL;
17393
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017394 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017395 if (error == NULL)
17396 return NULL;
17397
Chris Wilsonc0336662016-05-06 15:40:21 +010017398 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017399 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17400
Damien Lespiau055e3932014-08-18 13:49:10 +010017401 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017402 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017403 __intel_display_power_is_enabled(dev_priv,
17404 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017405 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017406 continue;
17407
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017408 error->cursor[i].control = I915_READ(CURCNTR(i));
17409 error->cursor[i].position = I915_READ(CURPOS(i));
17410 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017411
17412 error->plane[i].control = I915_READ(DSPCNTR(i));
17413 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017414 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017415 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017416 error->plane[i].pos = I915_READ(DSPPOS(i));
17417 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017418 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017419 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017420 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017421 error->plane[i].surface = I915_READ(DSPSURF(i));
17422 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17423 }
17424
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017425 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030017426
Chris Wilsonc0336662016-05-06 15:40:21 +010017427 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030017428 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017429 }
17430
Jani Nikula4d1de972016-03-18 17:05:42 +020017431 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017432 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017433 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017434 error->num_transcoders++; /* Account for eDP. */
17435
17436 for (i = 0; i < error->num_transcoders; i++) {
17437 enum transcoder cpu_transcoder = transcoders[i];
17438
Imre Deakddf9c532013-11-27 22:02:02 +020017439 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017440 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017441 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017442 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017443 continue;
17444
Chris Wilson63b66e52013-08-08 15:12:06 +020017445 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17446
17447 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17448 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17449 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17450 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17451 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17452 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17453 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017454 }
17455
17456 return error;
17457}
17458
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017459#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17460
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017461void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017462intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017463 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017464 struct intel_display_error_state *error)
17465{
17466 int i;
17467
Chris Wilson63b66e52013-08-08 15:12:06 +020017468 if (!error)
17469 return;
17470
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017471 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017472 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017473 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017474 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017475 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017476 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017477 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017478 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017479 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030017480 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017481
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017482 err_printf(m, "Plane [%d]:\n", i);
17483 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17484 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017485 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017486 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17487 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017488 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017489 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017490 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017491 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017492 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17493 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017494 }
17495
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017496 err_printf(m, "Cursor [%d]:\n", i);
17497 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17498 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17499 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017500 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017501
17502 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017503 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017504 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017505 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017506 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017507 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17508 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17509 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17510 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17511 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17512 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17513 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17514 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017515}
Chris Wilson98a2f412016-10-12 10:05:18 +010017516
17517#endif