blob: 78f3918e5c1bbf18cd618876e79bf42f26f4e698 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200113static void skylake_pfit_enable(struct intel_crtc *crtc);
114static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
115static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200116static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200117static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300118static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200119static void intel_modeset_verify_crtc(struct drm_crtc *crtc,
120 struct drm_crtc_state *old_state,
121 struct drm_crtc_state *new_state);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100122
Ma Lingd4906092009-03-18 20:13:27 +0800123struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300124 struct {
125 int min, max;
126 } dot, vco, n, m, m1, m2, p, p1;
127
128 struct {
129 int dot_limit;
130 int p2_slow, p2_fast;
131 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800132};
Jesse Barnes79e53942008-11-07 14:24:08 -0800133
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300134/* returns HPLL frequency in kHz */
135static int valleyview_get_vco(struct drm_i915_private *dev_priv)
136{
137 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
138
139 /* Obtain SKU information */
140 mutex_lock(&dev_priv->sb_lock);
141 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
142 CCK_FUSE_HPLL_FREQ_MASK;
143 mutex_unlock(&dev_priv->sb_lock);
144
145 return vco_freq[hpll_freq] * 1000;
146}
147
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200148int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
149 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300150{
151 u32 val;
152 int divider;
153
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300154 mutex_lock(&dev_priv->sb_lock);
155 val = vlv_cck_read(dev_priv, reg);
156 mutex_unlock(&dev_priv->sb_lock);
157
158 divider = val & CCK_FREQUENCY_VALUES;
159
160 WARN((val & CCK_FREQUENCY_STATUS) !=
161 (divider << CCK_FREQUENCY_STATUS_SHIFT),
162 "%s change in progress\n", name);
163
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200164 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
165}
166
167static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
168 const char *name, u32 reg)
169{
170 if (dev_priv->hpll_freq == 0)
171 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
172
173 return vlv_get_cck_clock(dev_priv, name, reg,
174 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300175}
176
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200177static int
178intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200179{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200180 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300185{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300186 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200187 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
188 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189}
190
191static int
192intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
193{
Jani Nikula79e50a42015-08-26 10:58:20 +0300194 uint32_t clkcfg;
195
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300197 clkcfg = I915_READ(CLKCFG);
198 switch (clkcfg & CLKCFG_FSB_MASK) {
199 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 /* these two are just a guess; one of them might be right */
212 case CLKCFG_FSB_1600:
213 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 }
218}
219
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300220void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221{
222 if (HAS_PCH_SPLIT(dev_priv))
223 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
224 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
225 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
226 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
228 else
229 return; /* no rawclk on other platforms, or no need to know it */
230
231 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
232}
233
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300234static void intel_update_czclk(struct drm_i915_private *dev_priv)
235{
Wayne Boyer666a4532015-12-09 12:29:35 -0800236 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300237 return;
238
239 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
240 CCK_CZ_CLOCK_CONTROL);
241
242 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
243}
244
Chris Wilson021357a2010-09-07 20:54:59 +0100245static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200246intel_fdi_link_freq(struct drm_i915_private *dev_priv,
247 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100248{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200249 if (HAS_DDI(dev_priv))
250 return pipe_config->port_clock; /* SPLL */
251 else if (IS_GEN5(dev_priv))
252 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200253 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200254 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100255}
256
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300257static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200259 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200260 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .m = { .min = 96, .max = 140 },
262 .m1 = { .min = 18, .max = 26 },
263 .m2 = { .min = 6, .max = 16 },
264 .p = { .min = 4, .max = 128 },
265 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 165000,
267 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300270static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200271 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200272 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200273 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200274 .m = { .min = 96, .max = 140 },
275 .m1 = { .min = 18, .max = 26 },
276 .m2 = { .min = 6, .max = 16 },
277 .p = { .min = 4, .max = 128 },
278 .p1 = { .min = 2, .max = 33 },
279 .p2 = { .dot_limit = 165000,
280 .p2_slow = 4, .p2_fast = 4 },
281};
282
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300283static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200285 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200286 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .m = { .min = 96, .max = 140 },
288 .m1 = { .min = 18, .max = 26 },
289 .m2 = { .min = 6, .max = 16 },
290 .p = { .min = 4, .max = 128 },
291 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 165000,
293 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
Eric Anholt273e27c2011-03-30 13:01:10 -0700295
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300296static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1400000, .max = 2800000 },
299 .n = { .min = 1, .max = 6 },
300 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100301 .m1 = { .min = 8, .max = 18 },
302 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .p = { .min = 5, .max = 80 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 200000,
306 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300309static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .dot = { .min = 20000, .max = 400000 },
311 .vco = { .min = 1400000, .max = 2800000 },
312 .n = { .min = 1, .max = 6 },
313 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100314 .m1 = { .min = 8, .max = 18 },
315 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .p = { .min = 7, .max = 98 },
317 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .p2 = { .dot_limit = 112000,
319 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700320};
321
Eric Anholt273e27c2011-03-30 13:01:10 -0700322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 25000, .max = 270000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 17, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 10, .max = 30 },
331 .p1 = { .min = 1, .max = 3},
332 .p2 = { .dot_limit = 270000,
333 .p2_slow = 10,
334 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800335 },
Keith Packarde4b36692009-06-05 19:22:17 -0700336};
337
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300338static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700339 .dot = { .min = 22000, .max = 400000 },
340 .vco = { .min = 1750000, .max = 3500000},
341 .n = { .min = 1, .max = 4 },
342 .m = { .min = 104, .max = 138 },
343 .m1 = { .min = 16, .max = 23 },
344 .m2 = { .min = 5, .max = 11 },
345 .p = { .min = 5, .max = 80 },
346 .p1 = { .min = 1, .max = 8},
347 .p2 = { .dot_limit = 165000,
348 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700349};
350
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300351static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 20000, .max = 115000 },
353 .vco = { .min = 1750000, .max = 3500000 },
354 .n = { .min = 1, .max = 3 },
355 .m = { .min = 104, .max = 138 },
356 .m1 = { .min = 17, .max = 23 },
357 .m2 = { .min = 5, .max = 11 },
358 .p = { .min = 28, .max = 112 },
359 .p1 = { .min = 2, .max = 8 },
360 .p2 = { .dot_limit = 0,
361 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800362 },
Keith Packarde4b36692009-06-05 19:22:17 -0700363};
364
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300365static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .dot = { .min = 80000, .max = 224000 },
367 .vco = { .min = 1750000, .max = 3500000 },
368 .n = { .min = 1, .max = 3 },
369 .m = { .min = 104, .max = 138 },
370 .m1 = { .min = 17, .max = 23 },
371 .m2 = { .min = 5, .max = 11 },
372 .p = { .min = 14, .max = 42 },
373 .p1 = { .min = 2, .max = 6 },
374 .p2 = { .dot_limit = 0,
375 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800376 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000},
381 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400383 .n = { .min = 3, .max = 6 },
384 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .m1 = { .min = 0, .max = 0 },
387 .m2 = { .min = 0, .max = 254 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700390 .p2 = { .dot_limit = 200000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400395 .dot = { .min = 20000, .max = 400000 },
396 .vco = { .min = 1700000, .max = 3500000 },
397 .n = { .min = 3, .max = 6 },
398 .m = { .min = 2, .max = 256 },
399 .m1 = { .min = 0, .max = 0 },
400 .m2 = { .min = 0, .max = 254 },
401 .p = { .min = 7, .max = 112 },
402 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700403 .p2 = { .dot_limit = 112000,
404 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700405};
406
Eric Anholt273e27c2011-03-30 13:01:10 -0700407/* Ironlake / Sandybridge
408 *
409 * We calculate clock using (register_value + 2) for N/M1/M2, so here
410 * the range value for them is (actual_value - 2).
411 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300412static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700413 .dot = { .min = 25000, .max = 350000 },
414 .vco = { .min = 1760000, .max = 3510000 },
415 .n = { .min = 1, .max = 5 },
416 .m = { .min = 79, .max = 127 },
417 .m1 = { .min = 12, .max = 22 },
418 .m2 = { .min = 5, .max = 9 },
419 .p = { .min = 5, .max = 80 },
420 .p1 = { .min = 1, .max = 8 },
421 .p2 = { .dot_limit = 225000,
422 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700423};
424
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300425static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700426 .dot = { .min = 25000, .max = 350000 },
427 .vco = { .min = 1760000, .max = 3510000 },
428 .n = { .min = 1, .max = 3 },
429 .m = { .min = 79, .max = 118 },
430 .m1 = { .min = 12, .max = 22 },
431 .m2 = { .min = 5, .max = 9 },
432 .p = { .min = 28, .max = 112 },
433 .p1 = { .min = 2, .max = 8 },
434 .p2 = { .dot_limit = 225000,
435 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436};
437
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300438static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .dot = { .min = 25000, .max = 350000 },
440 .vco = { .min = 1760000, .max = 3510000 },
441 .n = { .min = 1, .max = 3 },
442 .m = { .min = 79, .max = 127 },
443 .m1 = { .min = 12, .max = 22 },
444 .m2 = { .min = 5, .max = 9 },
445 .p = { .min = 14, .max = 56 },
446 .p1 = { .min = 2, .max = 8 },
447 .p2 = { .dot_limit = 225000,
448 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449};
450
Eric Anholt273e27c2011-03-30 13:01:10 -0700451/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300452static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .dot = { .min = 25000, .max = 350000 },
454 .vco = { .min = 1760000, .max = 3510000 },
455 .n = { .min = 1, .max = 2 },
456 .m = { .min = 79, .max = 126 },
457 .m1 = { .min = 12, .max = 22 },
458 .m2 = { .min = 5, .max = 9 },
459 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400460 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700461 .p2 = { .dot_limit = 225000,
462 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463};
464
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300465static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700466 .dot = { .min = 25000, .max = 350000 },
467 .vco = { .min = 1760000, .max = 3510000 },
468 .n = { .min = 1, .max = 3 },
469 .m = { .min = 79, .max = 126 },
470 .m1 = { .min = 12, .max = 22 },
471 .m2 = { .min = 5, .max = 9 },
472 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700474 .p2 = { .dot_limit = 225000,
475 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800476};
477
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300478static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300479 /*
480 * These are the data rate limits (measured in fast clocks)
481 * since those are the strictest limits we have. The fast
482 * clock and actual rate limits are more relaxed, so checking
483 * them would make no difference.
484 */
485 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200486 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700488 .m1 = { .min = 2, .max = 3 },
489 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300490 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300491 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700492};
493
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300494static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300495 /*
496 * These are the data rate limits (measured in fast clocks)
497 * since those are the strictest limits we have. The fast
498 * clock and actual rate limits are more relaxed, so checking
499 * them would make no difference.
500 */
501 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200502 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 .n = { .min = 1, .max = 1 },
504 .m1 = { .min = 2, .max = 2 },
505 .m2 = { .min = 24 << 22, .max = 175 << 22 },
506 .p1 = { .min = 2, .max = 4 },
507 .p2 = { .p2_slow = 1, .p2_fast = 14 },
508};
509
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300510static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200511 /* FIXME: find real dot limits */
512 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530513 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200514 .n = { .min = 1, .max = 1 },
515 .m1 = { .min = 2, .max = 2 },
516 /* FIXME: find real m2 limits */
517 .m2 = { .min = 2 << 22, .max = 255 << 22 },
518 .p1 = { .min = 2, .max = 4 },
519 .p2 = { .p2_slow = 1, .p2_fast = 20 },
520};
521
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200522static bool
523needs_modeset(struct drm_crtc_state *state)
524{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200525 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200526}
527
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300528/**
529 * Returns whether any output on the specified pipe is of the specified type
530 */
Damien Lespiau40935612014-10-29 11:16:59 +0000531bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300532{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300533 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300534 struct intel_encoder *encoder;
535
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300536 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300537 if (encoder->type == type)
538 return true;
539
540 return false;
541}
542
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200543/**
544 * Returns whether any output on the specified pipe will have the specified
545 * type after a staged modeset is complete, i.e., the same as
546 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
547 * encoder->crtc.
548 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200549static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
550 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200551{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300553 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200555 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200557
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300558 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (connector_state->crtc != crtc_state->base.crtc)
560 continue;
561
562 num_connectors++;
563
564 encoder = to_intel_encoder(connector_state->best_encoder);
565 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200566 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200567 }
568
569 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200570
571 return false;
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574/*
575 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
576 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
577 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
578 * The helpers' return value is the rate of the clock that is fed to the
579 * display engine's pipe which can be the above fast dot clock rate or a
580 * divided-down version of it.
581 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500582/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300583static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Shaohua Li21778322009-02-23 15:19:16 +0800585 clock->m = clock->m2 + 2;
586 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200587 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300588 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300589 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
590 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300591
592 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800593}
594
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200595static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
596{
597 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
598}
599
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300600static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800601{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200602 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200604 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300605 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300606 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
607 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300608
609 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800610}
611
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300612static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300613{
614 clock->m = clock->m1 * clock->m2;
615 clock->p = clock->p1 * clock->p2;
616 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300617 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300618 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
619 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300620
621 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300622}
623
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300624int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300625{
626 clock->m = clock->m1 * clock->m2;
627 clock->p = clock->p1 * clock->p2;
628 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300629 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300630 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
631 clock->n << 22);
632 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300633
634 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300635}
636
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800637#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638/**
639 * Returns whether the given set of divisors are valid for a given refclk with
640 * the given connectors.
641 */
642
Chris Wilson1b894b52010-12-14 20:04:54 +0000643static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300644 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300647 if (clock->n < limit->n.min || limit->n.max < clock->n)
648 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300655
Wayne Boyer666a4532015-12-09 12:29:35 -0800656 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
657 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300658 if (clock->m1 <= clock->m2)
659 INTELPllInvalid("m1 <= m2\n");
660
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300662 if (clock->p < limit->p.min || limit->p.max < clock->p)
663 INTELPllInvalid("p out of range\n");
664 if (clock->m < limit->m.min || limit->m.max < clock->m)
665 INTELPllInvalid("m out of range\n");
666 }
667
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
671 * connector, etc., rather than just a single range.
672 */
673 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
676 return true;
677}
678
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300680i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 const struct intel_crtc_state *crtc_state,
682 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800683{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200686 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100688 * For LVDS just rely on its current settings for dual-channel.
689 * We haven't figured out how to reliably set up different
690 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100692 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300695 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 } else {
697 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702}
703
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200704/*
705 * Returns a set of divisors for the desired target clock with the given
706 * refclk, or FALSE. The returned values represent the clock equation:
707 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
708 *
709 * Target and reference clocks are specified in kHz.
710 *
711 * If match_clock is provided, then best_clock P divider must match the P
712 * divider from @match_clock used for LVDS downclocking.
713 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300714static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300715i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300716 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300717 int target, int refclk, struct dpll *match_clock,
718 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300719{
720 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300721 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300722 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800723
Akshay Joshi0206e352011-08-16 15:34:10 -0400724 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800725
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300726 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
727
Zhao Yakui42158662009-11-20 11:24:18 +0800728 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
729 clock.m1++) {
730 for (clock.m2 = limit->m2.min;
731 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200732 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800733 break;
734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 int this_err;
739
Imre Deakdccbea32015-06-22 23:35:51 +0300740 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200761/*
762 * Returns a set of divisors for the desired target clock with the given
763 * refclk, or FALSE. The returned values represent the clock equation:
764 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
765 *
766 * Target and reference clocks are specified in kHz.
767 *
768 * If match_clock is provided, then best_clock P divider must match the P
769 * divider from @match_clock used for LVDS downclocking.
770 */
Ma Lingd4906092009-03-18 20:13:27 +0800771static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300772pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200773 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300774 int target, int refclk, struct dpll *match_clock,
775 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200776{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300777 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300778 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200779 int err = target;
780
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781 memset(best_clock, 0, sizeof(*best_clock));
782
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
784
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200785 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
786 clock.m1++) {
787 for (clock.m2 = limit->m2.min;
788 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200789 for (clock.n = limit->n.min;
790 clock.n <= limit->n.max; clock.n++) {
791 for (clock.p1 = limit->p1.min;
792 clock.p1 <= limit->p1.max; clock.p1++) {
793 int this_err;
794
Imre Deakdccbea32015-06-22 23:35:51 +0300795 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800796 if (!intel_PLL_is_valid(dev, limit,
797 &clock))
798 continue;
799 if (match_clock &&
800 clock.p != match_clock->p)
801 continue;
802
803 this_err = abs(clock.dot - target);
804 if (this_err < err) {
805 *best_clock = clock;
806 err = this_err;
807 }
808 }
809 }
810 }
811 }
812
813 return (err != target);
814}
815
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200816/*
817 * Returns a set of divisors for the desired target clock with the given
818 * refclk, or FALSE. The returned values represent the clock equation:
819 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200820 *
821 * Target and reference clocks are specified in kHz.
822 *
823 * If match_clock is provided, then best_clock P divider must match the P
824 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200825 */
Ma Lingd4906092009-03-18 20:13:27 +0800826static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300827g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200828 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300829 int target, int refclk, struct dpll *match_clock,
830 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800831{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300832 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300833 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800834 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300835 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400836 /* approximately equals target * 0.00585 */
837 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800838
839 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840
841 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
842
Ma Lingd4906092009-03-18 20:13:27 +0800843 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200844 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800845 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200846 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800847 for (clock.m1 = limit->m1.max;
848 clock.m1 >= limit->m1.min; clock.m1--) {
849 for (clock.m2 = limit->m2.max;
850 clock.m2 >= limit->m2.min; clock.m2--) {
851 for (clock.p1 = limit->p1.max;
852 clock.p1 >= limit->p1.min; clock.p1--) {
853 int this_err;
854
Imre Deakdccbea32015-06-22 23:35:51 +0300855 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000856 if (!intel_PLL_is_valid(dev, limit,
857 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800858 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000859
860 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800861 if (this_err < err_most) {
862 *best_clock = clock;
863 err_most = this_err;
864 max_n = clock.n;
865 found = true;
866 }
867 }
868 }
869 }
870 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800871 return found;
872}
Ma Lingd4906092009-03-18 20:13:27 +0800873
Imre Deakd5dd62b2015-03-17 11:40:03 +0200874/*
875 * Check if the calculated PLL configuration is more optimal compared to the
876 * best configuration and error found so far. Return the calculated error.
877 */
878static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300879 const struct dpll *calculated_clock,
880 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200881 unsigned int best_error_ppm,
882 unsigned int *error_ppm)
883{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200884 /*
885 * For CHV ignore the error and consider only the P value.
886 * Prefer a bigger P value based on HW requirements.
887 */
888 if (IS_CHERRYVIEW(dev)) {
889 *error_ppm = 0;
890
891 return calculated_clock->p > best_clock->p;
892 }
893
Imre Deak24be4e42015-03-17 11:40:04 +0200894 if (WARN_ON_ONCE(!target_freq))
895 return false;
896
Imre Deakd5dd62b2015-03-17 11:40:03 +0200897 *error_ppm = div_u64(1000000ULL *
898 abs(target_freq - calculated_clock->dot),
899 target_freq);
900 /*
901 * Prefer a better P value over a better (smaller) error if the error
902 * is small. Ensure this preference for future configurations too by
903 * setting the error to 0.
904 */
905 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
906 *error_ppm = 0;
907
908 return true;
909 }
910
911 return *error_ppm + 10 < best_error_ppm;
912}
913
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200914/*
915 * Returns a set of divisors for the desired target clock with the given
916 * refclk, or FALSE. The returned values represent the clock equation:
917 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
918 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800919static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300920vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200921 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300922 int target, int refclk, struct dpll *match_clock,
923 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300927 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300928 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300929 /* min update 19.2 MHz */
930 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300931 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700932
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300933 target *= 5; /* fast clock */
934
935 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936
937 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300938 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300939 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300940 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300941 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300942 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700943 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300944 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200945 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300946
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300947 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
948 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300949
Imre Deakdccbea32015-06-22 23:35:51 +0300950 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300951
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300952 if (!intel_PLL_is_valid(dev, limit,
953 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300954 continue;
955
Imre Deakd5dd62b2015-03-17 11:40:03 +0200956 if (!vlv_PLL_is_optimal(dev, target,
957 &clock,
958 best_clock,
959 bestppm, &ppm))
960 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300961
Imre Deakd5dd62b2015-03-17 11:40:03 +0200962 *best_clock = clock;
963 bestppm = ppm;
964 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700965 }
966 }
967 }
968 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700969
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300970 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700971}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200973/*
974 * Returns a set of divisors for the desired target clock with the given
975 * refclk, or FALSE. The returned values represent the clock equation:
976 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
977 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300979chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200980 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300981 int target, int refclk, struct dpll *match_clock,
982 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200984 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300985 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200986 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300987 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300988 uint64_t m2;
989 int found = false;
990
991 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200992 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300993
994 /*
995 * Based on hardware doc, the n always set to 1, and m1 always
996 * set to 2. If requires to support 200Mhz refclk, we need to
997 * revisit this because n may not 1 anymore.
998 */
999 clock.n = 1, clock.m1 = 2;
1000 target *= 5; /* fast clock */
1001
1002 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1003 for (clock.p2 = limit->p2.p2_fast;
1004 clock.p2 >= limit->p2.p2_slow;
1005 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007
1008 clock.p = clock.p1 * clock.p2;
1009
1010 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1011 clock.n) << 22, refclk * clock.m1);
1012
1013 if (m2 > INT_MAX/clock.m1)
1014 continue;
1015
1016 clock.m2 = m2;
1017
Imre Deakdccbea32015-06-22 23:35:51 +03001018 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001019
1020 if (!intel_PLL_is_valid(dev, limit, &clock))
1021 continue;
1022
Imre Deak9ca3ba02015-03-17 11:40:05 +02001023 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1024 best_error_ppm, &error_ppm))
1025 continue;
1026
1027 *best_clock = clock;
1028 best_error_ppm = error_ppm;
1029 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001030 }
1031 }
1032
1033 return found;
1034}
1035
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001036bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001037 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001038{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001039 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001040 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001042 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043 target_clock, refclk, NULL, best_clock);
1044}
1045
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001046bool intel_crtc_active(struct drm_crtc *crtc)
1047{
1048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1049
1050 /* Be paranoid as we can arrive here with only partial
1051 * state retrieved from the hardware during setup.
1052 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001053 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001054 * as Haswell has gained clock readout/fastboot support.
1055 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001056 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001057 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001058 *
1059 * FIXME: The intel_crtc->active here should be switched to
1060 * crtc->state->active once we have proper CRTC states wired up
1061 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001062 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001063 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001064 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065}
1066
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001067enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1068 enum pipe pipe)
1069{
1070 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001073 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001074}
1075
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001076static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1077{
1078 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001080 u32 line1, line2;
1081 u32 line_mask;
1082
1083 if (IS_GEN2(dev))
1084 line_mask = DSL_LINEMASK_GEN2;
1085 else
1086 line_mask = DSL_LINEMASK_GEN3;
1087
1088 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001089 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001090 line2 = I915_READ(reg) & line_mask;
1091
1092 return line1 == line2;
1093}
1094
Keith Packardab7ad7f2010-10-03 00:33:06 -07001095/*
1096 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001097 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001098 *
1099 * After disabling a pipe, we can't wait for vblank in the usual way,
1100 * spinning on the vblank interrupt status bit, since we won't actually
1101 * see an interrupt when the pipe is disabled.
1102 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001103 * On Gen4 and above:
1104 * wait for the pipe register state bit to turn off
1105 *
1106 * Otherwise:
1107 * wait for the display line value to settle (it usually
1108 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001109 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001110 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001111static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001112{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001113 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001114 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001115 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117
Keith Packardab7ad7f2010-10-03 00:33:06 -07001118 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001119 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001120
Keith Packardab7ad7f2010-10-03 00:33:06 -07001121 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001122 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1123 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001124 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001125 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001126 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001127 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001128 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001129 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001130}
1131
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001133void assert_pll(struct drm_i915_private *dev_priv,
1134 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 u32 val;
1137 bool cur_state;
1138
Ville Syrjälä649636e2015-09-22 19:50:01 +03001139 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001143 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
Jani Nikula23538ef2013-08-27 15:12:22 +03001146/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001147void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001148{
1149 u32 val;
1150 bool cur_state;
1151
Ville Syrjäläa5805162015-05-26 20:42:30 +03001152 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001153 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001154 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001155
1156 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001157 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001158 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001159 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001160}
Jani Nikula23538ef2013-08-27 15:12:22 +03001161
Jesse Barnes040484a2011-01-03 12:14:26 -08001162static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1163 enum pipe pipe, bool state)
1164{
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001166 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1167 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001168
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001169 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001170 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001171 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001172 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001174 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001175 cur_state = !!(val & FDI_TX_ENABLE);
1176 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001177 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001179 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001180}
1181#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1182#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1183
1184static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
Jesse Barnes040484a2011-01-03 12:14:26 -08001187 u32 val;
1188 bool cur_state;
1189
Ville Syrjälä649636e2015-09-22 19:50:01 +03001190 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001191 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001192 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001193 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001194 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001195}
1196#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1197#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1198
1199static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe)
1201{
Jesse Barnes040484a2011-01-03 12:14:26 -08001202 u32 val;
1203
1204 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001205 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 return;
1207
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001208 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001209 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 return;
1211
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001213 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001214}
1215
Daniel Vetter55607e82013-06-16 21:42:39 +02001216void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001218{
Jesse Barnes040484a2011-01-03 12:14:26 -08001219 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001220 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001221
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001223 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001224 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001225 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001226 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001227}
1228
Daniel Vetterb680c372014-09-19 18:27:27 +02001229void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1230 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001231{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001232 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001233 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001234 u32 val;
1235 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001236 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001237
Jani Nikulabedd4db2014-08-22 15:04:13 +03001238 if (WARN_ON(HAS_DDI(dev)))
1239 return;
1240
1241 if (HAS_PCH_SPLIT(dev)) {
1242 u32 port_sel;
1243
Jesse Barnesea0760c2011-01-04 15:09:32 -08001244 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001245 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1246
1247 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1248 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1249 panel_pipe = PIPE_B;
1250 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001251 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001252 /* presumably write lock depends on pipe, not port select */
1253 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1254 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001255 } else {
1256 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1258 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259 }
1260
1261 val = I915_READ(pp_reg);
1262 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001263 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 locked = false;
1265
Rob Clarke2c719b2014-12-15 13:56:32 -05001266 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001268 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269}
1270
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001271static void assert_cursor(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
1273{
1274 struct drm_device *dev = dev_priv->dev;
1275 bool cur_state;
1276
Paulo Zanonid9d82082014-02-27 16:30:56 -03001277 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001278 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001279 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001280 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001281
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001284 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001285}
1286#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1287#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1288
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001289void assert_pipe(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001292 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001293 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1294 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001295 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001297 /* if we need the pipe quirk it must be always on */
1298 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1299 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001300 state = true;
1301
Imre Deak4feed0e2016-02-12 18:55:14 +02001302 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1303 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001304 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001305 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001306
1307 intel_display_power_put(dev_priv, power_domain);
1308 } else {
1309 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001310 }
1311
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001313 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001314 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315}
1316
Chris Wilson931872f2012-01-16 23:01:13 +00001317static void assert_plane(struct drm_i915_private *dev_priv,
1318 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001320 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001321 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001324 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001326 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001327 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328}
1329
Chris Wilson931872f2012-01-16 23:01:13 +00001330#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1331#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1332
Jesse Barnesb24e7172011-01-04 15:09:30 -08001333static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001336 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001338
Ville Syrjälä653e1022013-06-04 13:49:05 +03001339 /* Primary planes are fixed to pipes on gen4+ */
1340 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001343 "plane %c assertion failure, should be disabled but not\n",
1344 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001345 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001346 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001347
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001349 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001350 u32 val = I915_READ(DSPCNTR(i));
1351 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001354 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1355 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356 }
1357}
1358
Jesse Barnes19332d72013-03-28 09:55:38 -07001359static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001362 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001363 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001364
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001365 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001366 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001367 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001368 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001369 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1370 sprite, pipe_name(pipe));
1371 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001372 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001373 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001376 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001377 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001378 }
1379 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001380 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001381 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001382 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001383 plane_name(pipe), pipe_name(pipe));
1384 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001386 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1388 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001389 }
1390}
1391
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001392static void assert_vblank_disabled(struct drm_crtc *crtc)
1393{
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001395 drm_crtc_vblank_put(crtc);
1396}
1397
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001398void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001400{
Jesse Barnes92f25842011-01-04 15:09:34 -08001401 u32 val;
1402 bool enabled;
1403
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001405 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001407 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1408 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001409}
1410
Keith Packard4e634382011-08-06 10:39:45 -07001411static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001413{
1414 if ((val & DP_PORT_EN) == 0)
1415 return false;
1416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001417 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001418 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001421 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
Keith Packard1519b992011-08-06 10:35:34 -07001431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001435 return false;
1436
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001437 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001440 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001443 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001456 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001471 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
Jesse Barnes291906f2011-02-02 12:28:03 -08001481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 enum pipe pipe, i915_reg_t reg,
1483 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001484{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001485 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001486 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001487 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001488 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001489
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001490 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001491 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001492 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001493}
1494
1495static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001496 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001497{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001498 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001499 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001500 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001501 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001502
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001503 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001504 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001505 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001506}
1507
1508static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe)
1510{
Jesse Barnes291906f2011-02-02 12:28:03 -08001511 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001512
Keith Packardf0575e92011-07-25 22:12:43 -07001513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001516
Ville Syrjälä649636e2015-09-22 19:50:01 +03001517 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001518 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001519 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001520 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001521
Ville Syrjälä649636e2015-09-22 19:50:01 +03001522 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001523 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001524 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001525 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001526
Paulo Zanonie2debe92013-02-18 19:00:27 -03001527 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001530}
1531
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001532static void _vlv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
1534{
1535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1536 enum pipe pipe = crtc->pipe;
1537
1538 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1539 POSTING_READ(DPLL(pipe));
1540 udelay(150);
1541
1542 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1543 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001547 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001548{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001550 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001551
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001552 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001553
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001555 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001557 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1558 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001559
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001560 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1561 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001562}
1563
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001564
1565static void _chv_enable_pll(struct intel_crtc *crtc,
1566 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001567{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001568 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001569 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001571 u32 tmp;
1572
Ville Syrjäläa5805162015-05-26 20:42:30 +03001573 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574
1575 /* Enable back the 10bit clock to display controller */
1576 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1577 tmp |= DPIO_DCLKP_EN;
1578 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1579
Ville Syrjälä54433e92015-05-26 20:42:31 +03001580 mutex_unlock(&dev_priv->sb_lock);
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 /*
1583 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1584 */
1585 udelay(1);
1586
1587 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001588 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589
1590 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001591 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001593}
1594
1595static void chv_enable_pll(struct intel_crtc *crtc,
1596 const struct intel_crtc_state *pipe_config)
1597{
1598 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1599 enum pipe pipe = crtc->pipe;
1600
1601 assert_pipe_disabled(dev_priv, pipe);
1602
1603 /* PLL is protected by panel, make sure we can write it */
1604 assert_panel_unlocked(dev_priv, pipe);
1605
1606 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1607 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608
Ville Syrjäläc2317752016-03-15 16:39:56 +02001609 if (pipe != PIPE_A) {
1610 /*
1611 * WaPixelRepeatModeFixForC0:chv
1612 *
1613 * DPLLCMD is AWOL. Use chicken bits to propagate
1614 * the value from DPLLBMD to either pipe B or C.
1615 */
1616 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1617 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1618 I915_WRITE(CBR4_VLV, 0);
1619 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1620
1621 /*
1622 * DPLLB VGA mode also seems to cause problems.
1623 * We should always have it disabled.
1624 */
1625 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1626 } else {
1627 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1628 POSTING_READ(DPLL_MD(pipe));
1629 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001630}
1631
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001638 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640
1641 return count;
1642}
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001645{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001648 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 if (IS_MOBILE(dev) && !IS_I830(dev))
1655 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001657 /* Enable DVO 2x clock on both PLLs if necessary */
1658 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1659 /*
1660 * It appears to be important that we don't enable this
1661 * for the current pipe before otherwise configuring the
1662 * PLL. No idea how this should be handled if multiple
1663 * DVO outputs are enabled simultaneosly.
1664 */
1665 dpll |= DPLL_DVO_2X_MODE;
1666 I915_WRITE(DPLL(!crtc->pipe),
1667 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1668 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001670 /*
1671 * Apparently we need to have VGA mode enabled prior to changing
1672 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1673 * dividers, even though the register value does change.
1674 */
1675 I915_WRITE(reg, 0);
1676
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001677 I915_WRITE(reg, dpll);
1678
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001679 /* Wait for the clocks to stabilize. */
1680 POSTING_READ(reg);
1681 udelay(150);
1682
1683 if (INTEL_INFO(dev)->gen >= 4) {
1684 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001685 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 } else {
1687 /* The pixel multiplier can only be updated once the
1688 * DPLL is enabled and the clocks are stable.
1689 *
1690 * So write it again.
1691 */
1692 I915_WRITE(reg, dpll);
1693 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694
1695 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001699 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700 POSTING_READ(reg);
1701 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 POSTING_READ(reg);
1704 udelay(150); /* wait for warmup */
1705}
1706
1707/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001708 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709 * @dev_priv: i915 private structure
1710 * @pipe: pipe PLL to disable
1711 *
1712 * Disable the PLL for @pipe, making sure the pipe is off first.
1713 *
1714 * Note! This is for pre-ILK only.
1715 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001716static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 struct drm_device *dev = crtc->base.dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720 enum pipe pipe = crtc->pipe;
1721
1722 /* Disable DVO 2x clock on both PLLs if necessary */
1723 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001724 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001725 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001726 I915_WRITE(DPLL(PIPE_B),
1727 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1728 I915_WRITE(DPLL(PIPE_A),
1729 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1730 }
1731
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001732 /* Don't disable pipe or pipe PLLs if needed */
1733 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1734 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001735 return;
1736
1737 /* Make sure the pipe isn't still relying on us */
1738 assert_pipe_disabled(dev_priv, pipe);
1739
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001740 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001741 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742}
1743
Jesse Barnesf6071162013-10-01 10:41:38 -07001744static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1745{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001746 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001747
1748 /* Make sure the pipe isn't still relying on us */
1749 assert_pipe_disabled(dev_priv, pipe);
1750
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001751 val = DPLL_INTEGRATED_REF_CLK_VLV |
1752 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1753 if (pipe != PIPE_A)
1754 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1755
Jesse Barnesf6071162013-10-01 10:41:38 -07001756 I915_WRITE(DPLL(pipe), val);
1757 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001758}
1759
1760static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1761{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001762 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763 u32 val;
1764
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001765 /* Make sure the pipe isn't still relying on us */
1766 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001767
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001768 val = DPLL_SSC_REF_CLK_CHV |
1769 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001770 if (pipe != PIPE_A)
1771 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001772
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001773 I915_WRITE(DPLL(pipe), val);
1774 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001775
Ville Syrjäläa5805162015-05-26 20:42:30 +03001776 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001777
1778 /* Disable 10bit clock to display controller */
1779 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1780 val &= ~DPIO_DCLKP_EN;
1781 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1782
Ville Syrjäläa5805162015-05-26 20:42:30 +03001783 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001784}
1785
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001786void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001787 struct intel_digital_port *dport,
1788 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001789{
1790 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001791 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001792
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001793 switch (dport->port) {
1794 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001795 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001796 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001797 break;
1798 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001800 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001801 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001802 break;
1803 case PORT_D:
1804 port_mask = DPLL_PORTD_READY_MASK;
1805 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001806 break;
1807 default:
1808 BUG();
1809 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001810
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001811 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1812 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1813 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001814}
1815
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001816static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1817 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001818{
Daniel Vetter23670b322012-11-01 09:15:30 +01001819 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001820 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001822 i915_reg_t reg;
1823 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001824
Jesse Barnes040484a2011-01-03 12:14:26 -08001825 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001826 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001827
1828 /* FDI must be feeding us bits for PCH ports */
1829 assert_fdi_tx_enabled(dev_priv, pipe);
1830 assert_fdi_rx_enabled(dev_priv, pipe);
1831
Daniel Vetter23670b322012-11-01 09:15:30 +01001832 if (HAS_PCH_CPT(dev)) {
1833 /* Workaround: Set the timing override bit before enabling the
1834 * pch transcoder. */
1835 reg = TRANS_CHICKEN2(pipe);
1836 val = I915_READ(reg);
1837 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1838 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001839 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001840
Daniel Vetterab9412b2013-05-03 11:49:46 +02001841 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001843 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001844
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001845 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001846 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001847 * Make the BPC in transcoder be consistent with
1848 * that in pipeconf reg. For HDMI we must use 8bpc
1849 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001850 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001851 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001852 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1853 val |= PIPECONF_8BPC;
1854 else
1855 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001856 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001857
1858 val &= ~TRANS_INTERLACE_MASK;
1859 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001860 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001861 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001862 val |= TRANS_LEGACY_INTERLACED_ILK;
1863 else
1864 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001865 else
1866 val |= TRANS_PROGRESSIVE;
1867
Jesse Barnes040484a2011-01-03 12:14:26 -08001868 I915_WRITE(reg, val | TRANS_ENABLE);
1869 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001870 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001871}
1872
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001873static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001874 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001875{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001877
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001879 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001880 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001881
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001882 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001883 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001885 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001886
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001887 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001890 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1891 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001892 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893 else
1894 val |= TRANS_PROGRESSIVE;
1895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 I915_WRITE(LPT_TRANSCONF, val);
1897 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001898 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899}
1900
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001901static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1902 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001903{
Daniel Vetter23670b322012-11-01 09:15:30 +01001904 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001905 i915_reg_t reg;
1906 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001907
1908 /* FDI relies on the transcoder */
1909 assert_fdi_tx_disabled(dev_priv, pipe);
1910 assert_fdi_rx_disabled(dev_priv, pipe);
1911
Jesse Barnes291906f2011-02-02 12:28:03 -08001912 /* Ports must be off as well */
1913 assert_pch_ports_disabled(dev_priv, pipe);
1914
Daniel Vetterab9412b2013-05-03 11:49:46 +02001915 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 val = I915_READ(reg);
1917 val &= ~TRANS_ENABLE;
1918 I915_WRITE(reg, val);
1919 /* wait for PCH transcoder off, transcoder state */
1920 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001922
Ville Syrjäläc4656132015-10-29 21:25:56 +02001923 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 /* Workaround: Clear the timing override chicken bit again. */
1925 reg = TRANS_CHICKEN2(pipe);
1926 val = I915_READ(reg);
1927 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1928 I915_WRITE(reg, val);
1929 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001930}
1931
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001932static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001933{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934 u32 val;
1935
Daniel Vetterab9412b2013-05-03 11:49:46 +02001936 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001941 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001942
1943 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001944 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001945 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001946 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001947}
1948
1949/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001950 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001951 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001953 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001956static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957{
Paulo Zanoni03722642014-01-17 13:51:09 -02001958 struct drm_device *dev = crtc->base.dev;
1959 struct drm_i915_private *dev_priv = dev->dev_private;
1960 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001961 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001962 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001963 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001964 u32 val;
1965
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001966 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1967
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001968 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001969 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001970 assert_sprites_disabled(dev_priv, pipe);
1971
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001972 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001973 pch_transcoder = TRANSCODER_A;
1974 else
1975 pch_transcoder = pipe;
1976
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 /*
1978 * A pipe without a PLL won't actually be able to drive bits from
1979 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1980 * need the check.
1981 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001982 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001983 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001984 assert_dsi_pll_enabled(dev_priv);
1985 else
1986 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001987 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001988 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001990 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001991 assert_fdi_tx_pll_enabled(dev_priv,
1992 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001993 }
1994 /* FIXME: assert CPU port conditions for SNB+ */
1995 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001997 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001999 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002000 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2001 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002002 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002003 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002004
2005 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002006 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002007
2008 /*
2009 * Until the pipe starts DSL will read as 0, which would cause
2010 * an apparent vblank timestamp jump, which messes up also the
2011 * frame count when it's derived from the timestamps. So let's
2012 * wait for the pipe to start properly before we call
2013 * drm_crtc_vblank_on()
2014 */
2015 if (dev->max_vblank_count == 0 &&
2016 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2017 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018}
2019
2020/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002021 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002022 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002024 * Disable the pipe of @crtc, making sure that various hardware
2025 * specific requirements are met, if applicable, e.g. plane
2026 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 *
2028 * Will wait until the pipe has shut down before returning.
2029 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002030static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002031{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002032 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002033 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002034 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002035 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002036 u32 val;
2037
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002038 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2039
Jesse Barnesb24e7172011-01-04 15:09:30 -08002040 /*
2041 * Make sure planes won't keep trying to pump pixels to us,
2042 * or we might hang the display.
2043 */
2044 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002045 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002046 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002050 if ((val & PIPECONF_ENABLE) == 0)
2051 return;
2052
Ville Syrjälä67adc642014-08-15 01:21:57 +03002053 /*
2054 * Double wide has implications for planes
2055 * so best keep it disabled when not needed.
2056 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002057 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002058 val &= ~PIPECONF_DOUBLE_WIDE;
2059
2060 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002061 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2062 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002063 val &= ~PIPECONF_ENABLE;
2064
2065 I915_WRITE(reg, val);
2066 if ((val & PIPECONF_ENABLE) == 0)
2067 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068}
2069
Chris Wilson693db182013-03-05 14:52:39 +00002070static bool need_vtd_wa(struct drm_device *dev)
2071{
2072#ifdef CONFIG_INTEL_IOMMU
2073 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2074 return true;
2075#endif
2076 return false;
2077}
2078
Ville Syrjälä832be822016-01-12 21:08:33 +02002079static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2080{
2081 return IS_GEN2(dev_priv) ? 2048 : 4096;
2082}
2083
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002084static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2085 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002086{
2087 switch (fb_modifier) {
2088 case DRM_FORMAT_MOD_NONE:
2089 return cpp;
2090 case I915_FORMAT_MOD_X_TILED:
2091 if (IS_GEN2(dev_priv))
2092 return 128;
2093 else
2094 return 512;
2095 case I915_FORMAT_MOD_Y_TILED:
2096 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2097 return 128;
2098 else
2099 return 512;
2100 case I915_FORMAT_MOD_Yf_TILED:
2101 switch (cpp) {
2102 case 1:
2103 return 64;
2104 case 2:
2105 case 4:
2106 return 128;
2107 case 8:
2108 case 16:
2109 return 256;
2110 default:
2111 MISSING_CASE(cpp);
2112 return cpp;
2113 }
2114 break;
2115 default:
2116 MISSING_CASE(fb_modifier);
2117 return cpp;
2118 }
2119}
2120
Ville Syrjälä832be822016-01-12 21:08:33 +02002121unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2122 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002123{
Ville Syrjälä832be822016-01-12 21:08:33 +02002124 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2125 return 1;
2126 else
2127 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002128 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002129}
2130
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002131/* Return the tile dimensions in pixel units */
2132static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2133 unsigned int *tile_width,
2134 unsigned int *tile_height,
2135 uint64_t fb_modifier,
2136 unsigned int cpp)
2137{
2138 unsigned int tile_width_bytes =
2139 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2140
2141 *tile_width = tile_width_bytes / cpp;
2142 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2143}
2144
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002145unsigned int
2146intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002147 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002148{
Ville Syrjälä832be822016-01-12 21:08:33 +02002149 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2150 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2151
2152 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002153}
2154
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002155unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2156{
2157 unsigned int size = 0;
2158 int i;
2159
2160 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2161 size += rot_info->plane[i].width * rot_info->plane[i].height;
2162
2163 return size;
2164}
2165
Daniel Vetter75c82a52015-10-14 16:51:04 +02002166static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002167intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2168 const struct drm_framebuffer *fb,
2169 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002170{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002171 if (intel_rotation_90_or_270(rotation)) {
2172 *view = i915_ggtt_view_rotated;
2173 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2174 } else {
2175 *view = i915_ggtt_view_normal;
2176 }
2177}
2178
2179static void
2180intel_fill_fb_info(struct drm_i915_private *dev_priv,
2181 struct drm_framebuffer *fb)
2182{
2183 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002184 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002185
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002186 tile_size = intel_tile_size(dev_priv);
2187
2188 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002189 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2190 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002191
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002192 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2193 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002194
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002195 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002196 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002197 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2198 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002199
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002200 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002201 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2202 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002203 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002204}
2205
Ville Syrjälä603525d2016-01-12 21:08:37 +02002206static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002207{
2208 if (INTEL_INFO(dev_priv)->gen >= 9)
2209 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002210 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002211 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002212 return 128 * 1024;
2213 else if (INTEL_INFO(dev_priv)->gen >= 4)
2214 return 4 * 1024;
2215 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002216 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002217}
2218
Ville Syrjälä603525d2016-01-12 21:08:37 +02002219static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2220 uint64_t fb_modifier)
2221{
2222 switch (fb_modifier) {
2223 case DRM_FORMAT_MOD_NONE:
2224 return intel_linear_alignment(dev_priv);
2225 case I915_FORMAT_MOD_X_TILED:
2226 if (INTEL_INFO(dev_priv)->gen >= 9)
2227 return 256 * 1024;
2228 return 0;
2229 case I915_FORMAT_MOD_Y_TILED:
2230 case I915_FORMAT_MOD_Yf_TILED:
2231 return 1 * 1024 * 1024;
2232 default:
2233 MISSING_CASE(fb_modifier);
2234 return 0;
2235 }
2236}
2237
Chris Wilson127bd2a2010-07-23 23:32:05 +01002238int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002239intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2240 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002242 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002243 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002244 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002245 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 u32 alignment;
2247 int ret;
2248
Matt Roperebcdd392014-07-09 16:22:11 -07002249 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2250
Ville Syrjälä603525d2016-01-12 21:08:37 +02002251 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002252
Ville Syrjälä3465c582016-02-15 22:54:43 +02002253 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002254
Chris Wilson693db182013-03-05 14:52:39 +00002255 /* Note that the w/a also requires 64 PTE of padding following the
2256 * bo. We currently fill all unused PTE with the shadow page and so
2257 * we should always have valid PTE following the scanout preventing
2258 * the VT-d warning.
2259 */
2260 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2261 alignment = 256 * 1024;
2262
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002263 /*
2264 * Global gtt pte registers are special registers which actually forward
2265 * writes to a chunk of system memory. Which means that there is no risk
2266 * that the register values disappear as soon as we call
2267 * intel_runtime_pm_put(), so it is correct to wrap only the
2268 * pin/unpin/fence and not more.
2269 */
2270 intel_runtime_pm_get(dev_priv);
2271
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002272 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2273 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002274 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002275 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276
2277 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2278 * fence, whereas 965+ only requires a fence if using
2279 * framebuffer compression. For simplicity, we always install
2280 * a fence as the cost is not that onerous.
2281 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002282 if (view.type == I915_GGTT_VIEW_NORMAL) {
2283 ret = i915_gem_object_get_fence(obj);
2284 if (ret == -EDEADLK) {
2285 /*
2286 * -EDEADLK means there are no free fences
2287 * no pending flips.
2288 *
2289 * This is propagated to atomic, but it uses
2290 * -EDEADLK to force a locking recovery, so
2291 * change the returned error to -EBUSY.
2292 */
2293 ret = -EBUSY;
2294 goto err_unpin;
2295 } else if (ret)
2296 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002297
Vivek Kasireddy98072162015-10-29 18:54:38 -07002298 i915_gem_object_pin_fence(obj);
2299 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002301 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002302 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002303
2304err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002305 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002306err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002307 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002308 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309}
2310
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002311void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002312{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002313 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002314 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002315
Matt Roperebcdd392014-07-09 16:22:11 -07002316 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2317
Ville Syrjälä3465c582016-02-15 22:54:43 +02002318 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319
Vivek Kasireddy98072162015-10-29 18:54:38 -07002320 if (view.type == I915_GGTT_VIEW_NORMAL)
2321 i915_gem_object_unpin_fence(obj);
2322
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002323 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002324}
2325
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002326/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002327 * Adjust the tile offset by moving the difference into
2328 * the x/y offsets.
2329 *
2330 * Input tile dimensions and pitch must already be
2331 * rotated to match x and y, and in pixel units.
2332 */
2333static u32 intel_adjust_tile_offset(int *x, int *y,
2334 unsigned int tile_width,
2335 unsigned int tile_height,
2336 unsigned int tile_size,
2337 unsigned int pitch_tiles,
2338 u32 old_offset,
2339 u32 new_offset)
2340{
2341 unsigned int tiles;
2342
2343 WARN_ON(old_offset & (tile_size - 1));
2344 WARN_ON(new_offset & (tile_size - 1));
2345 WARN_ON(new_offset > old_offset);
2346
2347 tiles = (old_offset - new_offset) / tile_size;
2348
2349 *y += tiles / pitch_tiles * tile_height;
2350 *x += tiles % pitch_tiles * tile_width;
2351
2352 return new_offset;
2353}
2354
2355/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 * Computes the linear offset to the base tile and adjusts
2357 * x, y. bytes per pixel is assumed to be a power-of-two.
2358 *
2359 * In the 90/270 rotated case, x and y are assumed
2360 * to be already rotated to match the rotated GTT view, and
2361 * pitch is the tile_height aligned framebuffer height.
2362 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002363u32 intel_compute_tile_offset(int *x, int *y,
2364 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 unsigned int pitch,
2366 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002367{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002368 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2369 uint64_t fb_modifier = fb->modifier[plane];
2370 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002371 u32 offset, offset_aligned, alignment;
2372
2373 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2374 if (alignment)
2375 alignment--;
2376
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002377 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002378 unsigned int tile_size, tile_width, tile_height;
2379 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002380
Ville Syrjäläd8433102016-01-12 21:08:35 +02002381 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002382 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2383 fb_modifier, cpp);
2384
2385 if (intel_rotation_90_or_270(rotation)) {
2386 pitch_tiles = pitch / tile_height;
2387 swap(tile_width, tile_height);
2388 } else {
2389 pitch_tiles = pitch / (tile_width * cpp);
2390 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002391
Ville Syrjäläd8433102016-01-12 21:08:35 +02002392 tile_rows = *y / tile_height;
2393 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002394
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002395 tiles = *x / tile_width;
2396 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002397
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002398 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2399 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002400
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002401 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2402 tile_size, pitch_tiles,
2403 offset, offset_aligned);
2404 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002405 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406 offset_aligned = offset & ~alignment;
2407
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002408 *y = (offset & alignment) / pitch;
2409 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002410 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002411
2412 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002413}
2414
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002415static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002416{
2417 switch (format) {
2418 case DISPPLANE_8BPP:
2419 return DRM_FORMAT_C8;
2420 case DISPPLANE_BGRX555:
2421 return DRM_FORMAT_XRGB1555;
2422 case DISPPLANE_BGRX565:
2423 return DRM_FORMAT_RGB565;
2424 default:
2425 case DISPPLANE_BGRX888:
2426 return DRM_FORMAT_XRGB8888;
2427 case DISPPLANE_RGBX888:
2428 return DRM_FORMAT_XBGR8888;
2429 case DISPPLANE_BGRX101010:
2430 return DRM_FORMAT_XRGB2101010;
2431 case DISPPLANE_RGBX101010:
2432 return DRM_FORMAT_XBGR2101010;
2433 }
2434}
2435
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002436static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2437{
2438 switch (format) {
2439 case PLANE_CTL_FORMAT_RGB_565:
2440 return DRM_FORMAT_RGB565;
2441 default:
2442 case PLANE_CTL_FORMAT_XRGB_8888:
2443 if (rgb_order) {
2444 if (alpha)
2445 return DRM_FORMAT_ABGR8888;
2446 else
2447 return DRM_FORMAT_XBGR8888;
2448 } else {
2449 if (alpha)
2450 return DRM_FORMAT_ARGB8888;
2451 else
2452 return DRM_FORMAT_XRGB8888;
2453 }
2454 case PLANE_CTL_FORMAT_XRGB_2101010:
2455 if (rgb_order)
2456 return DRM_FORMAT_XBGR2101010;
2457 else
2458 return DRM_FORMAT_XRGB2101010;
2459 }
2460}
2461
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002462static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002463intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2464 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002465{
2466 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002467 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002468 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002469 struct drm_i915_gem_object *obj = NULL;
2470 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002471 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002472 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2473 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2474 PAGE_SIZE);
2475
2476 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477
Chris Wilsonff2652e2014-03-10 08:07:02 +00002478 if (plane_config->size == 0)
2479 return false;
2480
Paulo Zanoni3badb492015-09-23 12:52:23 -03002481 /* If the FB is too big, just don't use it since fbdev is not very
2482 * important and we should probably use that space with FBC or other
2483 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002484 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002485 return false;
2486
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002487 mutex_lock(&dev->struct_mutex);
2488
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002489 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2490 base_aligned,
2491 base_aligned,
2492 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002493 if (!obj) {
2494 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002495 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002496 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002497
Damien Lespiau49af4492015-01-20 12:51:44 +00002498 obj->tiling_mode = plane_config->tiling;
2499 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002500 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002501
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002502 mode_cmd.pixel_format = fb->pixel_format;
2503 mode_cmd.width = fb->width;
2504 mode_cmd.height = fb->height;
2505 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002506 mode_cmd.modifier[0] = fb->modifier[0];
2507 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002508
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002509 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002510 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002511 DRM_DEBUG_KMS("intel fb init failed\n");
2512 goto out_unref_obj;
2513 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002514
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002516
Daniel Vetterf6936e22015-03-26 12:17:05 +01002517 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
2520out_unref_obj:
2521 drm_gem_object_unreference(&obj->base);
2522 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002523 return false;
2524}
2525
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002526static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002527intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2528 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002529{
2530 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002531 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 struct drm_crtc *c;
2533 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002534 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002535 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002536 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002537 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2538 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002539 struct intel_plane_state *intel_state =
2540 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002541 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542
Damien Lespiau2d140302015-02-05 17:22:18 +00002543 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002544 return;
2545
Daniel Vetterf6936e22015-03-26 12:17:05 +01002546 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002547 fb = &plane_config->fb->base;
2548 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002549 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002550
Damien Lespiau2d140302015-02-05 17:22:18 +00002551 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002552
2553 /*
2554 * Failed to alloc the obj, check to see if we should share
2555 * an fb with another CRTC instead
2556 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002557 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 i = to_intel_crtc(c);
2559
2560 if (c == &intel_crtc->base)
2561 continue;
2562
Matt Roper2ff8fde2014-07-08 07:50:07 -07002563 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 continue;
2565
Daniel Vetter88595ac2015-03-26 12:42:24 +01002566 fb = c->primary->fb;
2567 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002568 continue;
2569
Daniel Vetter88595ac2015-03-26 12:42:24 +01002570 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002571 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002572 drm_framebuffer_reference(fb);
2573 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 }
2575 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002576
Matt Roper200757f2015-12-03 11:37:36 -08002577 /*
2578 * We've failed to reconstruct the BIOS FB. Current display state
2579 * indicates that the primary plane is visible, but has a NULL FB,
2580 * which will lead to problems later if we don't fix it up. The
2581 * simplest solution is to just disable the primary plane now and
2582 * pretend the BIOS never had it enabled.
2583 */
2584 to_intel_plane_state(plane_state)->visible = false;
2585 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002586 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002587 intel_plane->disable_plane(primary, &intel_crtc->base);
2588
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 return;
2590
2591valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002592 plane_state->src_x = 0;
2593 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002594 plane_state->src_w = fb->width << 16;
2595 plane_state->src_h = fb->height << 16;
2596
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002597 plane_state->crtc_x = 0;
2598 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002599 plane_state->crtc_w = fb->width;
2600 plane_state->crtc_h = fb->height;
2601
Matt Roper0a8d8a82015-12-03 11:37:38 -08002602 intel_state->src.x1 = plane_state->src_x;
2603 intel_state->src.y1 = plane_state->src_y;
2604 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2605 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2606 intel_state->dst.x1 = plane_state->crtc_x;
2607 intel_state->dst.y1 = plane_state->crtc_y;
2608 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2609 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2610
Daniel Vetter88595ac2015-03-26 12:42:24 +01002611 obj = intel_fb_obj(fb);
2612 if (obj->tiling_mode != I915_TILING_NONE)
2613 dev_priv->preserve_bios_swizzle = true;
2614
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002615 drm_framebuffer_reference(fb);
2616 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002617 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002618 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002619 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002620}
2621
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002622static void i9xx_update_primary_plane(struct drm_plane *primary,
2623 const struct intel_crtc_state *crtc_state,
2624 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002625{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002626 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002627 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2629 struct drm_framebuffer *fb = plane_state->base.fb;
2630 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002631 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002632 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002633 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002634 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002635 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002636 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002637 int x = plane_state->src.x1 >> 16;
2638 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002639
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002640 dspcntr = DISPPLANE_GAMMA_ENABLE;
2641
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002642 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002643
2644 if (INTEL_INFO(dev)->gen < 4) {
2645 if (intel_crtc->pipe == PIPE_B)
2646 dspcntr |= DISPPLANE_SEL_PIPE_B;
2647
2648 /* pipesrc and dspsize control the size that is scaled from,
2649 * which should always be the user's requested size.
2650 */
2651 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002652 ((crtc_state->pipe_src_h - 1) << 16) |
2653 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002654 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002655 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2656 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002657 ((crtc_state->pipe_src_h - 1) << 16) |
2658 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002659 I915_WRITE(PRIMPOS(plane), 0);
2660 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002661 }
2662
Ville Syrjälä57779d02012-10-31 17:50:14 +02002663 switch (fb->pixel_format) {
2664 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002665 dspcntr |= DISPPLANE_8BPP;
2666 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002667 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002668 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002669 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002670 case DRM_FORMAT_RGB565:
2671 dspcntr |= DISPPLANE_BGRX565;
2672 break;
2673 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002674 dspcntr |= DISPPLANE_BGRX888;
2675 break;
2676 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002677 dspcntr |= DISPPLANE_RGBX888;
2678 break;
2679 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002680 dspcntr |= DISPPLANE_BGRX101010;
2681 break;
2682 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002684 break;
2685 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002686 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002687 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002688
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002689 if (INTEL_INFO(dev)->gen >= 4 &&
2690 obj->tiling_mode != I915_TILING_NONE)
2691 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002692
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002693 if (IS_G4X(dev))
2694 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2695
Ville Syrjäläac484962016-01-20 21:05:26 +02002696 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002697
Daniel Vetterc2c75132012-07-05 12:17:30 +02002698 if (INTEL_INFO(dev)->gen >= 4) {
2699 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002700 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002701 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002702 linear_offset -= intel_crtc->dspaddr_offset;
2703 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002704 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002705 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002706
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002707 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302708 dspcntr |= DISPPLANE_ROTATE_180;
2709
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002710 x += (crtc_state->pipe_src_w - 1);
2711 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302712
2713 /* Finding the last pixel of the last line of the display
2714 data and adding to linear_offset*/
2715 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002716 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002717 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302718 }
2719
Paulo Zanoni2db33662015-09-14 15:20:03 -03002720 intel_crtc->adjusted_x = x;
2721 intel_crtc->adjusted_y = y;
2722
Sonika Jindal48404c12014-08-22 14:06:04 +05302723 I915_WRITE(reg, dspcntr);
2724
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002725 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002726 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002727 I915_WRITE(DSPSURF(plane),
2728 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002730 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002732 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002733 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002734}
2735
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002736static void i9xx_disable_primary_plane(struct drm_plane *primary,
2737 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002738{
2739 struct drm_device *dev = crtc->dev;
2740 struct drm_i915_private *dev_priv = dev->dev_private;
2741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002742 int plane = intel_crtc->plane;
2743
2744 I915_WRITE(DSPCNTR(plane), 0);
2745 if (INTEL_INFO(dev_priv)->gen >= 4)
2746 I915_WRITE(DSPSURF(plane), 0);
2747 else
2748 I915_WRITE(DSPADDR(plane), 0);
2749 POSTING_READ(DSPCNTR(plane));
2750}
2751
2752static void ironlake_update_primary_plane(struct drm_plane *primary,
2753 const struct intel_crtc_state *crtc_state,
2754 const struct intel_plane_state *plane_state)
2755{
2756 struct drm_device *dev = primary->dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2759 struct drm_framebuffer *fb = plane_state->base.fb;
2760 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002761 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002762 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002763 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002765 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002766 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002767 int x = plane_state->src.x1 >> 16;
2768 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002769
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002770 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002771 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772
2773 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2774 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2775
Ville Syrjälä57779d02012-10-31 17:50:14 +02002776 switch (fb->pixel_format) {
2777 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 dspcntr |= DISPPLANE_8BPP;
2779 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002780 case DRM_FORMAT_RGB565:
2781 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002783 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002784 dspcntr |= DISPPLANE_BGRX888;
2785 break;
2786 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002787 dspcntr |= DISPPLANE_RGBX888;
2788 break;
2789 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002790 dspcntr |= DISPPLANE_BGRX101010;
2791 break;
2792 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002793 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 break;
2795 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002796 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 }
2798
2799 if (obj->tiling_mode != I915_TILING_NONE)
2800 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002802 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002803 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804
Ville Syrjäläac484962016-01-20 21:05:26 +02002805 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002806 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002807 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002808 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002809 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002810 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302811 dspcntr |= DISPPLANE_ROTATE_180;
2812
2813 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002814 x += (crtc_state->pipe_src_w - 1);
2815 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302816
2817 /* Finding the last pixel of the last line of the display
2818 data and adding to linear_offset*/
2819 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002820 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002821 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302822 }
2823 }
2824
Paulo Zanoni2db33662015-09-14 15:20:03 -03002825 intel_crtc->adjusted_x = x;
2826 intel_crtc->adjusted_y = y;
2827
Sonika Jindal48404c12014-08-22 14:06:04 +05302828 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002830 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002831 I915_WRITE(DSPSURF(plane),
2832 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002833 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002834 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2835 } else {
2836 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2837 I915_WRITE(DSPLINOFF(plane), linear_offset);
2838 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840}
2841
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002842u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2843 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002844{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002845 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2846 return 64;
2847 } else {
2848 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002849
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002850 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002851 }
2852}
2853
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002854u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2855 struct drm_i915_gem_object *obj,
2856 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002857{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002858 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002859 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002860 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002861
Ville Syrjäläe7941292016-01-19 18:23:17 +02002862 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002863 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002864
Daniel Vetterce7f1722015-10-14 16:51:06 +02002865 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002866 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002867 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002868 return -1;
2869
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002870 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002871
2872 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002873 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002874 PAGE_SIZE;
2875 }
2876
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002877 WARN_ON(upper_32_bits(offset));
2878
2879 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002880}
2881
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002882static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2883{
2884 struct drm_device *dev = intel_crtc->base.dev;
2885 struct drm_i915_private *dev_priv = dev->dev_private;
2886
2887 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2888 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2889 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002890}
2891
Chandra Kondurua1b22782015-04-07 15:28:45 -07002892/*
2893 * This function detaches (aka. unbinds) unused scalers in hardware
2894 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002895static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002896{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002897 struct intel_crtc_scaler_state *scaler_state;
2898 int i;
2899
Chandra Kondurua1b22782015-04-07 15:28:45 -07002900 scaler_state = &intel_crtc->config->scaler_state;
2901
2902 /* loop through and disable scalers that aren't in use */
2903 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002904 if (!scaler_state->scalers[i].in_use)
2905 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906 }
2907}
2908
Chandra Konduru6156a452015-04-27 13:48:39 -07002909u32 skl_plane_ctl_format(uint32_t pixel_format)
2910{
Chandra Konduru6156a452015-04-27 13:48:39 -07002911 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002912 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002913 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002914 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002915 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002916 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002917 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002918 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002919 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002920 /*
2921 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2922 * to be already pre-multiplied. We need to add a knob (or a different
2923 * DRM_FORMAT) for user-space to configure that.
2924 */
2925 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002926 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002928 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002929 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002931 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002932 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002934 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002935 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002936 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002939 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002944 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002946
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002947 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002948}
2949
2950u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2951{
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 switch (fb_modifier) {
2953 case DRM_FORMAT_MOD_NONE:
2954 break;
2955 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 default:
2962 MISSING_CASE(fb_modifier);
2963 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002964
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966}
2967
2968u32 skl_plane_ctl_rotation(unsigned int rotation)
2969{
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 switch (rotation) {
2971 case BIT(DRM_ROTATE_0):
2972 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302973 /*
2974 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2975 * while i915 HW rotation is clockwise, thats why this swapping.
2976 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302978 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302982 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 default:
2984 MISSING_CASE(rotation);
2985 }
2986
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988}
2989
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002990static void skylake_update_primary_plane(struct drm_plane *plane,
2991 const struct intel_crtc_state *crtc_state,
2992 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01002993{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002994 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002995 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2997 struct drm_framebuffer *fb = plane_state->base.fb;
2998 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002999 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303000 u32 plane_ctl, stride_div, stride;
3001 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003002 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303003 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003004 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003005 int scaler_id = plane_state->scaler_id;
3006 int src_x = plane_state->src.x1 >> 16;
3007 int src_y = plane_state->src.y1 >> 16;
3008 int src_w = drm_rect_width(&plane_state->src) >> 16;
3009 int src_h = drm_rect_height(&plane_state->src) >> 16;
3010 int dst_x = plane_state->dst.x1;
3011 int dst_y = plane_state->dst.y1;
3012 int dst_w = drm_rect_width(&plane_state->dst);
3013 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003014
3015 plane_ctl = PLANE_CTL_ENABLE |
3016 PLANE_CTL_PIPE_GAMMA_ENABLE |
3017 PLANE_CTL_PIPE_CSC_ENABLE;
3018
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3020 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003021 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003023
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003024 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003025 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003026 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303027
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003028 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003029
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303030 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003031 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3032
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303033 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003034 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303035 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003036 x_offset = stride * tile_height - src_y - src_h;
3037 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039 } else {
3040 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003041 x_offset = src_x;
3042 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303044 }
3045 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003046
Paulo Zanoni2db33662015-09-14 15:20:03 -03003047 intel_crtc->adjusted_x = x_offset;
3048 intel_crtc->adjusted_y = y_offset;
3049
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303051 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3052 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3053 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003054
3055 if (scaler_id >= 0) {
3056 uint32_t ps_ctrl = 0;
3057
3058 WARN_ON(!dst_w || !dst_h);
3059 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3060 crtc_state->scaler_state.scalers[scaler_id].mode;
3061 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3062 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3063 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3064 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3065 I915_WRITE(PLANE_POS(pipe, 0), 0);
3066 } else {
3067 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3068 }
3069
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003070 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003071
3072 POSTING_READ(PLANE_SURF(pipe, 0));
3073}
3074
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003075static void skylake_disable_primary_plane(struct drm_plane *primary,
3076 struct drm_crtc *crtc)
3077{
3078 struct drm_device *dev = crtc->dev;
3079 struct drm_i915_private *dev_priv = dev->dev_private;
3080 int pipe = to_intel_crtc(crtc)->pipe;
3081
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003082 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3083 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3084 POSTING_READ(PLANE_SURF(pipe, 0));
3085}
3086
Jesse Barnes17638cd2011-06-24 12:19:23 -07003087/* Assume fb object is pinned & idle & fenced and just update base pointers */
3088static int
3089intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3090 int x, int y, enum mode_set_atomic state)
3091{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003092 /* Support for kgdboc is disabled, this needs a major rework. */
3093 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003094
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003095 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003096}
3097
Ville Syrjälä75147472014-11-24 18:28:11 +02003098static void intel_update_primary_planes(struct drm_device *dev)
3099{
Ville Syrjälä75147472014-11-24 18:28:11 +02003100 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003101
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003102 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003103 struct intel_plane *plane = to_intel_plane(crtc->primary);
3104 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003105
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003106 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003107 plane_state = to_intel_plane_state(plane->base.state);
3108
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003109 if (plane_state->visible)
3110 plane->update_plane(&plane->base,
3111 to_intel_crtc_state(crtc->state),
3112 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003113
3114 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003115 }
3116}
3117
Chris Wilsonc0336662016-05-06 15:40:21 +01003118void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003119{
3120 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003121 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003122 return;
3123
3124 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003125 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003126 return;
3127
Chris Wilsonc0336662016-05-06 15:40:21 +01003128 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003129 /*
3130 * Disabling the crtcs gracefully seems nicer. Also the
3131 * g33 docs say we should at least disable all the planes.
3132 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003133 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003134}
3135
Chris Wilsonc0336662016-05-06 15:40:21 +01003136void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003137{
Ville Syrjälä75147472014-11-24 18:28:11 +02003138 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003139 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003140 return;
3141
3142 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003143 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003144 /*
3145 * Flips in the rings have been nuked by the reset,
3146 * so update the base address of all primary
3147 * planes to the the last fb to make sure we're
3148 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003149 *
3150 * FIXME: Atomic will make this obsolete since we won't schedule
3151 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003152 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003153 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003154 return;
3155 }
3156
3157 /*
3158 * The display has been reset as well,
3159 * so need a full re-initialization.
3160 */
3161 intel_runtime_pm_disable_interrupts(dev_priv);
3162 intel_runtime_pm_enable_interrupts(dev_priv);
3163
Chris Wilsonc0336662016-05-06 15:40:21 +01003164 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003165
3166 spin_lock_irq(&dev_priv->irq_lock);
3167 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003168 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003169 spin_unlock_irq(&dev_priv->irq_lock);
3170
Chris Wilsonc0336662016-05-06 15:40:21 +01003171 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003172
3173 intel_hpd_init(dev_priv);
3174
Chris Wilsonc0336662016-05-06 15:40:21 +01003175 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003176}
3177
Chris Wilson7d5e3792014-03-04 13:15:08 +00003178static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3179{
Maarten Lankhorst68858432016-05-17 15:07:52 +02003180 return !list_empty_careful(&to_intel_crtc(crtc)->flip_work);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003181}
3182
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003183static void intel_update_pipe_config(struct intel_crtc *crtc,
3184 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003185{
3186 struct drm_device *dev = crtc->base.dev;
3187 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003188 struct intel_crtc_state *pipe_config =
3189 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003190
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003191 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3192 crtc->base.mode = crtc->base.state->mode;
3193
3194 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3195 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3196 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003197
3198 /*
3199 * Update pipe size and adjust fitter if needed: the reason for this is
3200 * that in compute_mode_changes we check the native mode (not the pfit
3201 * mode) to see if we can flip rather than do a full mode set. In the
3202 * fastboot case, we'll flip, but if we don't update the pipesrc and
3203 * pfit state, we'll end up with a big fb scanned out into the wrong
3204 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003205 */
3206
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003207 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003208 ((pipe_config->pipe_src_w - 1) << 16) |
3209 (pipe_config->pipe_src_h - 1));
3210
3211 /* on skylake this is done by detaching scalers */
3212 if (INTEL_INFO(dev)->gen >= 9) {
3213 skl_detach_scalers(crtc);
3214
3215 if (pipe_config->pch_pfit.enabled)
3216 skylake_pfit_enable(crtc);
3217 } else if (HAS_PCH_SPLIT(dev)) {
3218 if (pipe_config->pch_pfit.enabled)
3219 ironlake_pfit_enable(crtc);
3220 else if (old_crtc_state->pch_pfit.enabled)
3221 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003222 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003223}
3224
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003225static void intel_fdi_normal_train(struct drm_crtc *crtc)
3226{
3227 struct drm_device *dev = crtc->dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3230 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003231 i915_reg_t reg;
3232 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003233
3234 /* enable normal train */
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003237 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003238 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3239 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003243 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003244 I915_WRITE(reg, temp);
3245
3246 reg = FDI_RX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 if (HAS_PCH_CPT(dev)) {
3249 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3250 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3251 } else {
3252 temp &= ~FDI_LINK_TRAIN_NONE;
3253 temp |= FDI_LINK_TRAIN_NONE;
3254 }
3255 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3256
3257 /* wait one idle pattern time */
3258 POSTING_READ(reg);
3259 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003260
3261 /* IVB wants error correction enabled */
3262 if (IS_IVYBRIDGE(dev))
3263 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3264 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003265}
3266
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267/* The FDI link training functions for ILK/Ibexpeak. */
3268static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3269{
3270 struct drm_device *dev = crtc->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3273 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003274 i915_reg_t reg;
3275 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003276
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003277 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003278 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003279
Adam Jacksone1a44742010-06-25 15:32:14 -04003280 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3281 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003282 reg = FDI_RX_IMR(pipe);
3283 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003284 temp &= ~FDI_RX_SYMBOL_LOCK;
3285 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003286 I915_WRITE(reg, temp);
3287 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003288 udelay(150);
3289
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003290 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003293 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003294 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295 temp &= ~FDI_LINK_TRAIN_NONE;
3296 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003297 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003298
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 reg = FDI_RX_CTL(pipe);
3300 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003301 temp &= ~FDI_LINK_TRAIN_NONE;
3302 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003303 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3304
3305 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003306 udelay(150);
3307
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003308 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003309 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3310 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3311 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003312
Chris Wilson5eddb702010-09-11 13:48:45 +01003313 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003314 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003315 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3317
3318 if ((temp & FDI_RX_BIT_LOCK)) {
3319 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003321 break;
3322 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003324 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003326
3327 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003328 reg = FDI_TX_CTL(pipe);
3329 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003330 temp &= ~FDI_LINK_TRAIN_NONE;
3331 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003332 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003333
Chris Wilson5eddb702010-09-11 13:48:45 +01003334 reg = FDI_RX_CTL(pipe);
3335 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003336 temp &= ~FDI_LINK_TRAIN_NONE;
3337 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 I915_WRITE(reg, temp);
3339
3340 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341 udelay(150);
3342
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003344 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003346 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3347
3348 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350 DRM_DEBUG_KMS("FDI train 2 done.\n");
3351 break;
3352 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003353 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003355 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356
3357 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003358
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003359}
3360
Akshay Joshi0206e352011-08-16 15:34:10 -04003361static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003362 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3363 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3364 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3365 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3366};
3367
3368/* The FDI link training functions for SNB/Cougarpoint. */
3369static void gen6_fdi_link_train(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003375 i915_reg_t reg;
3376 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377
Adam Jacksone1a44742010-06-25 15:32:14 -04003378 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3379 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 reg = FDI_RX_IMR(pipe);
3381 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003382 temp &= ~FDI_RX_SYMBOL_LOCK;
3383 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 I915_WRITE(reg, temp);
3385
3386 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003387 udelay(150);
3388
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 reg = FDI_TX_CTL(pipe);
3391 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003392 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003393 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003394 temp &= ~FDI_LINK_TRAIN_NONE;
3395 temp |= FDI_LINK_TRAIN_PATTERN_1;
3396 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3397 /* SNB-B */
3398 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003399 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400
Daniel Vetterd74cf322012-10-26 10:58:13 +02003401 I915_WRITE(FDI_RX_MISC(pipe),
3402 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3403
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 if (HAS_PCH_CPT(dev)) {
3407 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3408 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3409 } else {
3410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
3412 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3414
3415 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 udelay(150);
3417
Akshay Joshi0206e352011-08-16 15:34:10 -04003418 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_TX_CTL(pipe);
3420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3422 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424
3425 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 udelay(500);
3427
Sean Paulfa37d392012-03-02 12:53:39 -05003428 for (retry = 0; retry < 5; retry++) {
3429 reg = FDI_RX_IIR(pipe);
3430 temp = I915_READ(reg);
3431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3432 if (temp & FDI_RX_BIT_LOCK) {
3433 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3434 DRM_DEBUG_KMS("FDI train 1 done.\n");
3435 break;
3436 }
3437 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 }
Sean Paulfa37d392012-03-02 12:53:39 -05003439 if (retry < 5)
3440 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 }
3442 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
3445 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_2;
3450 if (IS_GEN6(dev)) {
3451 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3452 /* SNB-B */
3453 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3454 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 if (HAS_PCH_CPT(dev)) {
3460 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3461 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3462 } else {
3463 temp &= ~FDI_LINK_TRAIN_NONE;
3464 temp |= FDI_LINK_TRAIN_PATTERN_2;
3465 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 I915_WRITE(reg, temp);
3467
3468 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 udelay(150);
3470
Akshay Joshi0206e352011-08-16 15:34:10 -04003471 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 reg = FDI_TX_CTL(pipe);
3473 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3475 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp);
3477
3478 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479 udelay(500);
3480
Sean Paulfa37d392012-03-02 12:53:39 -05003481 for (retry = 0; retry < 5; retry++) {
3482 reg = FDI_RX_IIR(pipe);
3483 temp = I915_READ(reg);
3484 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
3486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
3490 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 }
Sean Paulfa37d392012-03-02 12:53:39 -05003492 if (retry < 5)
3493 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494 }
3495 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003496 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497
3498 DRM_DEBUG_KMS("FDI train done.\n");
3499}
3500
Jesse Barnes357555c2011-04-28 15:09:55 -07003501/* Manual link training for Ivy Bridge A0 parts */
3502static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003508 i915_reg_t reg;
3509 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003510
3511 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3512 for train result */
3513 reg = FDI_RX_IMR(pipe);
3514 temp = I915_READ(reg);
3515 temp &= ~FDI_RX_SYMBOL_LOCK;
3516 temp &= ~FDI_RX_BIT_LOCK;
3517 I915_WRITE(reg, temp);
3518
3519 POSTING_READ(reg);
3520 udelay(150);
3521
Daniel Vetter01a415f2012-10-27 15:58:40 +02003522 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3523 I915_READ(FDI_RX_IIR(pipe)));
3524
Jesse Barnes139ccd32013-08-19 11:04:55 -07003525 /* Try each vswing and preemphasis setting twice before moving on */
3526 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3527 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003530 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3531 temp &= ~FDI_TX_ENABLE;
3532 I915_WRITE(reg, temp);
3533
3534 reg = FDI_RX_CTL(pipe);
3535 temp = I915_READ(reg);
3536 temp &= ~FDI_LINK_TRAIN_AUTO;
3537 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3538 temp &= ~FDI_RX_ENABLE;
3539 I915_WRITE(reg, temp);
3540
3541 /* enable CPU FDI TX and PCH FDI RX */
3542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
3544 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003545 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003546 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003547 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003548 temp |= snb_b_fdi_train_param[j/2];
3549 temp |= FDI_COMPOSITE_SYNC;
3550 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3551
3552 I915_WRITE(FDI_RX_MISC(pipe),
3553 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3554
3555 reg = FDI_RX_CTL(pipe);
3556 temp = I915_READ(reg);
3557 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3558 temp |= FDI_COMPOSITE_SYNC;
3559 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3560
3561 POSTING_READ(reg);
3562 udelay(1); /* should be 0.5us */
3563
3564 for (i = 0; i < 4; i++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568
3569 if (temp & FDI_RX_BIT_LOCK ||
3570 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3571 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3572 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3573 i);
3574 break;
3575 }
3576 udelay(1); /* should be 0.5us */
3577 }
3578 if (i == 4) {
3579 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3580 continue;
3581 }
3582
3583 /* Train 2 */
3584 reg = FDI_TX_CTL(pipe);
3585 temp = I915_READ(reg);
3586 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3588 I915_WRITE(reg, temp);
3589
3590 reg = FDI_RX_CTL(pipe);
3591 temp = I915_READ(reg);
3592 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3593 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 I915_WRITE(reg, temp);
3595
3596 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003597 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003598
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 for (i = 0; i < 4; i++) {
3600 reg = FDI_RX_IIR(pipe);
3601 temp = I915_READ(reg);
3602 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003603
Jesse Barnes139ccd32013-08-19 11:04:55 -07003604 if (temp & FDI_RX_SYMBOL_LOCK ||
3605 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3606 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3607 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3608 i);
3609 goto train_done;
3610 }
3611 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003612 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003613 if (i == 4)
3614 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003615 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003616
Jesse Barnes139ccd32013-08-19 11:04:55 -07003617train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003618 DRM_DEBUG_KMS("FDI train done.\n");
3619}
3620
Daniel Vetter88cefb62012-08-12 19:27:14 +02003621static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003622{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003623 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003624 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003625 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003626 i915_reg_t reg;
3627 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003628
Jesse Barnes0e23b992010-09-10 11:10:00 -07003629 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003630 reg = FDI_RX_CTL(pipe);
3631 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003632 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003633 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003634 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003635 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3636
3637 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003638 udelay(200);
3639
3640 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003641 temp = I915_READ(reg);
3642 I915_WRITE(reg, temp | FDI_PCDCLK);
3643
3644 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003645 udelay(200);
3646
Paulo Zanoni20749732012-11-23 15:30:38 -02003647 /* Enable CPU FDI TX PLL, always on for Ironlake */
3648 reg = FDI_TX_CTL(pipe);
3649 temp = I915_READ(reg);
3650 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3651 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003652
Paulo Zanoni20749732012-11-23 15:30:38 -02003653 POSTING_READ(reg);
3654 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003655 }
3656}
3657
Daniel Vetter88cefb62012-08-12 19:27:14 +02003658static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3659{
3660 struct drm_device *dev = intel_crtc->base.dev;
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663 i915_reg_t reg;
3664 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003665
3666 /* Switch from PCDclk to Rawclk */
3667 reg = FDI_RX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3670
3671 /* Disable CPU FDI TX PLL */
3672 reg = FDI_TX_CTL(pipe);
3673 temp = I915_READ(reg);
3674 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3675
3676 POSTING_READ(reg);
3677 udelay(100);
3678
3679 reg = FDI_RX_CTL(pipe);
3680 temp = I915_READ(reg);
3681 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3682
3683 /* Wait for the clocks to turn off. */
3684 POSTING_READ(reg);
3685 udelay(100);
3686}
3687
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003688static void ironlake_fdi_disable(struct drm_crtc *crtc)
3689{
3690 struct drm_device *dev = crtc->dev;
3691 struct drm_i915_private *dev_priv = dev->dev_private;
3692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3693 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003694 i915_reg_t reg;
3695 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003696
3697 /* disable CPU FDI tx and PCH FDI rx */
3698 reg = FDI_TX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3701 POSTING_READ(reg);
3702
3703 reg = FDI_RX_CTL(pipe);
3704 temp = I915_READ(reg);
3705 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003706 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003707 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3708
3709 POSTING_READ(reg);
3710 udelay(100);
3711
3712 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003713 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003714 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003715
3716 /* still set train pattern 1 */
3717 reg = FDI_TX_CTL(pipe);
3718 temp = I915_READ(reg);
3719 temp &= ~FDI_LINK_TRAIN_NONE;
3720 temp |= FDI_LINK_TRAIN_PATTERN_1;
3721 I915_WRITE(reg, temp);
3722
3723 reg = FDI_RX_CTL(pipe);
3724 temp = I915_READ(reg);
3725 if (HAS_PCH_CPT(dev)) {
3726 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3727 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3728 } else {
3729 temp &= ~FDI_LINK_TRAIN_NONE;
3730 temp |= FDI_LINK_TRAIN_PATTERN_1;
3731 }
3732 /* BPC in FDI rx is consistent with that in PIPECONF */
3733 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003734 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003735 I915_WRITE(reg, temp);
3736
3737 POSTING_READ(reg);
3738 udelay(100);
3739}
3740
Chris Wilson5dce5b932014-01-20 10:17:36 +00003741bool intel_has_pending_fb_unpin(struct drm_device *dev)
3742{
3743 struct intel_crtc *crtc;
3744
3745 /* Note that we don't need to be called with mode_config.lock here
3746 * as our list of CRTC objects is static for the lifetime of the
3747 * device and so cannot disappear as we iterate. Similarly, we can
3748 * happily treat the predicates as racy, atomic checks as userspace
3749 * cannot claim and pin a new fb without at least acquring the
3750 * struct_mutex and so serialising with us.
3751 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003752 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003753 if (atomic_read(&crtc->unpin_work_count) == 0)
3754 continue;
3755
Maarten Lankhorst68858432016-05-17 15:07:52 +02003756 if (!list_empty_careful(&crtc->flip_work))
Chris Wilson5dce5b932014-01-20 10:17:36 +00003757 intel_wait_for_vblank(dev, crtc->pipe);
3758
3759 return true;
3760 }
3761
3762 return false;
3763}
3764
Maarten Lankhorst68858432016-05-17 15:07:52 +02003765static void page_flip_completed(struct intel_crtc *intel_crtc, struct intel_flip_work *work)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003766{
3767 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003768 struct drm_plane_state *new_plane_state;
3769 struct drm_plane *primary = intel_crtc->base.primary;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003770
3771 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003772 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003773
3774 drm_crtc_vblank_put(&intel_crtc->base);
3775
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003776 new_plane_state = &work->old_plane_state[0]->base;
3777 if (work->num_planes >= 1 &&
3778 new_plane_state->plane == primary &&
3779 new_plane_state->fb)
3780 trace_i915_flip_complete(intel_crtc->plane,
3781 intel_fb_obj(new_plane_state->fb));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003782
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003783 if (work->can_async_unpin) {
3784 list_del_init(&work->head);
3785 wake_up_all(&dev_priv->pending_flip_queue);
3786 }
3787
3788 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003789}
3790
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003791static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003792{
Chris Wilson0f911282012-04-17 10:05:38 +01003793 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003794 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003795 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003796
Daniel Vetter2c10d572012-12-20 21:24:07 +01003797 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003798
3799 ret = wait_event_interruptible_timeout(
3800 dev_priv->pending_flip_queue,
3801 !intel_crtc_has_pending_flip(crtc),
3802 60*HZ);
3803
3804 if (ret < 0)
3805 return ret;
3806
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +02003807 WARN(ret == 0, "Stuck page flip\n");
Chris Wilson5bb61642012-09-27 21:25:58 +01003808
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003809 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003810}
3811
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003812static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3813{
3814 u32 temp;
3815
3816 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3817
3818 mutex_lock(&dev_priv->sb_lock);
3819
3820 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3821 temp |= SBI_SSCCTL_DISABLE;
3822 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3823
3824 mutex_unlock(&dev_priv->sb_lock);
3825}
3826
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003827/* Program iCLKIP clock to the desired frequency */
3828static void lpt_program_iclkip(struct drm_crtc *crtc)
3829{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003830 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003831 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003832 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3833 u32 temp;
3834
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003835 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003836
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003837 /* The iCLK virtual clock root frequency is in MHz,
3838 * but the adjusted_mode->crtc_clock in in KHz. To get the
3839 * divisors, it is necessary to divide one by another, so we
3840 * convert the virtual clock precision to KHz here for higher
3841 * precision.
3842 */
3843 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003844 u32 iclk_virtual_root_freq = 172800 * 1000;
3845 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003846 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003847
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003848 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3849 clock << auxdiv);
3850 divsel = (desired_divisor / iclk_pi_range) - 2;
3851 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003852
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003853 /*
3854 * Near 20MHz is a corner case which is
3855 * out of range for the 7-bit divisor
3856 */
3857 if (divsel <= 0x7f)
3858 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003859 }
3860
3861 /* This should not happen with any sane values */
3862 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3863 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3864 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3865 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3866
3867 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003868 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003869 auxdiv,
3870 divsel,
3871 phasedir,
3872 phaseinc);
3873
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003874 mutex_lock(&dev_priv->sb_lock);
3875
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003876 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003877 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003878 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3879 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3880 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3881 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3882 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3883 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003884 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003885
3886 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003887 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003888 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3889 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003890 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003891
3892 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003893 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003894 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003895 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003896
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003897 mutex_unlock(&dev_priv->sb_lock);
3898
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003899 /* Wait for initialization time */
3900 udelay(24);
3901
3902 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3903}
3904
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003905int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3906{
3907 u32 divsel, phaseinc, auxdiv;
3908 u32 iclk_virtual_root_freq = 172800 * 1000;
3909 u32 iclk_pi_range = 64;
3910 u32 desired_divisor;
3911 u32 temp;
3912
3913 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3914 return 0;
3915
3916 mutex_lock(&dev_priv->sb_lock);
3917
3918 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3919 if (temp & SBI_SSCCTL_DISABLE) {
3920 mutex_unlock(&dev_priv->sb_lock);
3921 return 0;
3922 }
3923
3924 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3925 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3926 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3927 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3928 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3929
3930 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3931 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3932 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3933
3934 mutex_unlock(&dev_priv->sb_lock);
3935
3936 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3937
3938 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3939 desired_divisor << auxdiv);
3940}
3941
Daniel Vetter275f01b22013-05-03 11:49:47 +02003942static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3943 enum pipe pch_transcoder)
3944{
3945 struct drm_device *dev = crtc->base.dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003947 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003948
3949 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3950 I915_READ(HTOTAL(cpu_transcoder)));
3951 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3952 I915_READ(HBLANK(cpu_transcoder)));
3953 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3954 I915_READ(HSYNC(cpu_transcoder)));
3955
3956 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3957 I915_READ(VTOTAL(cpu_transcoder)));
3958 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3959 I915_READ(VBLANK(cpu_transcoder)));
3960 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3961 I915_READ(VSYNC(cpu_transcoder)));
3962 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3963 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3964}
3965
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003966static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003967{
3968 struct drm_i915_private *dev_priv = dev->dev_private;
3969 uint32_t temp;
3970
3971 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003972 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003973 return;
3974
3975 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3976 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3977
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003978 temp &= ~FDI_BC_BIFURCATION_SELECT;
3979 if (enable)
3980 temp |= FDI_BC_BIFURCATION_SELECT;
3981
3982 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003983 I915_WRITE(SOUTH_CHICKEN1, temp);
3984 POSTING_READ(SOUTH_CHICKEN1);
3985}
3986
3987static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3988{
3989 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003990
3991 switch (intel_crtc->pipe) {
3992 case PIPE_A:
3993 break;
3994 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003995 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003996 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003997 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003998 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003999
4000 break;
4001 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004002 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004003
4004 break;
4005 default:
4006 BUG();
4007 }
4008}
4009
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004010/* Return which DP Port should be selected for Transcoder DP control */
4011static enum port
4012intel_trans_dp_port_sel(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct intel_encoder *encoder;
4016
4017 for_each_encoder_on_crtc(dev, crtc, encoder) {
4018 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4019 encoder->type == INTEL_OUTPUT_EDP)
4020 return enc_to_dig_port(&encoder->base)->port;
4021 }
4022
4023 return -1;
4024}
4025
Jesse Barnesf67a5592011-01-05 10:31:48 -08004026/*
4027 * Enable PCH resources required for PCH ports:
4028 * - PCH PLLs
4029 * - FDI training & RX/TX
4030 * - update transcoder timings
4031 * - DP transcoding bits
4032 * - transcoder
4033 */
4034static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004035{
4036 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004037 struct drm_i915_private *dev_priv = dev->dev_private;
4038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4039 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004040 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004041
Daniel Vetterab9412b2013-05-03 11:49:46 +02004042 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004043
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004044 if (IS_IVYBRIDGE(dev))
4045 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4046
Daniel Vettercd986ab2012-10-26 10:58:12 +02004047 /* Write the TU size bits before fdi link training, so that error
4048 * detection works. */
4049 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4050 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4051
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004052 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004053 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004054
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004055 /* We need to program the right clock selection before writing the pixel
4056 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004057 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004058 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004059
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004060 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004061 temp |= TRANS_DPLL_ENABLE(pipe);
4062 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004063 if (intel_crtc->config->shared_dpll ==
4064 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004065 temp |= sel;
4066 else
4067 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004068 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004069 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004070
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004071 /* XXX: pch pll's can be enabled any time before we enable the PCH
4072 * transcoder, and we actually should do this to not upset any PCH
4073 * transcoder that already use the clock when we share it.
4074 *
4075 * Note that enable_shared_dpll tries to do the right thing, but
4076 * get_shared_dpll unconditionally resets the pll - we need that to have
4077 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004078 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004079
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004080 /* set transcoder timing, panel must allow it */
4081 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004082 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004083
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004084 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004085
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004086 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004087 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004088 const struct drm_display_mode *adjusted_mode =
4089 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004090 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004091 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004092 temp = I915_READ(reg);
4093 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004094 TRANS_DP_SYNC_MASK |
4095 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004096 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004097 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004099 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004100 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004101 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004102 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004103
4104 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004105 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004106 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004107 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004108 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004109 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004111 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004112 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 break;
4114 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004115 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004116 }
4117
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 }
4120
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004121 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004122}
4123
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004124static void lpt_pch_enable(struct drm_crtc *crtc)
4125{
4126 struct drm_device *dev = crtc->dev;
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004129 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004130
Daniel Vetterab9412b2013-05-03 11:49:46 +02004131 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004132
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004133 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004134
Paulo Zanoni0540e482012-10-31 18:12:40 -02004135 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004136 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004137
Paulo Zanoni937bb612012-10-31 18:12:47 -02004138 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004139}
4140
Daniel Vettera1520312013-05-03 11:49:50 +02004141static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004142{
4143 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004145 u32 temp;
4146
4147 temp = I915_READ(dslreg);
4148 udelay(500);
4149 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004150 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004151 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004152 }
4153}
4154
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004155static int
4156skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4157 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4158 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004159{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004160 struct intel_crtc_scaler_state *scaler_state =
4161 &crtc_state->scaler_state;
4162 struct intel_crtc *intel_crtc =
4163 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004164 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004165
4166 need_scaling = intel_rotation_90_or_270(rotation) ?
4167 (src_h != dst_w || src_w != dst_h):
4168 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004169
4170 /*
4171 * if plane is being disabled or scaler is no more required or force detach
4172 * - free scaler binded to this plane/crtc
4173 * - in order to do this, update crtc->scaler_usage
4174 *
4175 * Here scaler state in crtc_state is set free so that
4176 * scaler can be assigned to other user. Actual register
4177 * update to free the scaler is done in plane/panel-fit programming.
4178 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4179 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004180 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004181 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004182 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004183 scaler_state->scalers[*scaler_id].in_use = 0;
4184
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004185 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4186 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4187 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004188 scaler_state->scaler_users);
4189 *scaler_id = -1;
4190 }
4191 return 0;
4192 }
4193
4194 /* range checks */
4195 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4196 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4197
4198 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4199 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004200 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004201 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004202 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004203 return -EINVAL;
4204 }
4205
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004206 /* mark this plane as a scaler user in crtc_state */
4207 scaler_state->scaler_users |= (1 << scaler_user);
4208 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4209 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4210 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4211 scaler_state->scaler_users);
4212
4213 return 0;
4214}
4215
4216/**
4217 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4218 *
4219 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004220 *
4221 * Return
4222 * 0 - scaler_usage updated successfully
4223 * error - requested scaling cannot be supported or other error condition
4224 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004225int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004226{
4227 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004228 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004229
4230 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4231 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4232
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004233 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004234 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004235 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004236 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004237}
4238
4239/**
4240 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4241 *
4242 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004243 * @plane_state: atomic plane state to update
4244 *
4245 * Return
4246 * 0 - scaler_usage updated successfully
4247 * error - requested scaling cannot be supported or other error condition
4248 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004249static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4250 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004251{
4252
4253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004254 struct intel_plane *intel_plane =
4255 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004256 struct drm_framebuffer *fb = plane_state->base.fb;
4257 int ret;
4258
4259 bool force_detach = !fb || !plane_state->visible;
4260
4261 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4262 intel_plane->base.base.id, intel_crtc->pipe,
4263 drm_plane_index(&intel_plane->base));
4264
4265 ret = skl_update_scaler(crtc_state, force_detach,
4266 drm_plane_index(&intel_plane->base),
4267 &plane_state->scaler_id,
4268 plane_state->base.rotation,
4269 drm_rect_width(&plane_state->src) >> 16,
4270 drm_rect_height(&plane_state->src) >> 16,
4271 drm_rect_width(&plane_state->dst),
4272 drm_rect_height(&plane_state->dst));
4273
4274 if (ret || plane_state->scaler_id < 0)
4275 return ret;
4276
Chandra Kondurua1b22782015-04-07 15:28:45 -07004277 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004278 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004279 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004280 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004281 return -EINVAL;
4282 }
4283
4284 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004285 switch (fb->pixel_format) {
4286 case DRM_FORMAT_RGB565:
4287 case DRM_FORMAT_XBGR8888:
4288 case DRM_FORMAT_XRGB8888:
4289 case DRM_FORMAT_ABGR8888:
4290 case DRM_FORMAT_ARGB8888:
4291 case DRM_FORMAT_XRGB2101010:
4292 case DRM_FORMAT_XBGR2101010:
4293 case DRM_FORMAT_YUYV:
4294 case DRM_FORMAT_YVYU:
4295 case DRM_FORMAT_UYVY:
4296 case DRM_FORMAT_VYUY:
4297 break;
4298 default:
4299 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4300 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4301 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004302 }
4303
Chandra Kondurua1b22782015-04-07 15:28:45 -07004304 return 0;
4305}
4306
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004307static void skylake_scaler_disable(struct intel_crtc *crtc)
4308{
4309 int i;
4310
4311 for (i = 0; i < crtc->num_scalers; i++)
4312 skl_detach_scaler(crtc, i);
4313}
4314
4315static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004316{
4317 struct drm_device *dev = crtc->base.dev;
4318 struct drm_i915_private *dev_priv = dev->dev_private;
4319 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004320 struct intel_crtc_scaler_state *scaler_state =
4321 &crtc->config->scaler_state;
4322
4323 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4324
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004325 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326 int id;
4327
4328 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4329 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4330 return;
4331 }
4332
4333 id = scaler_state->scaler_id;
4334 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4335 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4336 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4337 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4338
4339 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004340 }
4341}
4342
Jesse Barnesb074cec2013-04-25 12:55:02 -07004343static void ironlake_pfit_enable(struct intel_crtc *crtc)
4344{
4345 struct drm_device *dev = crtc->base.dev;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347 int pipe = crtc->pipe;
4348
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004349 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004350 /* Force use of hard-coded filter coefficients
4351 * as some pre-programmed values are broken,
4352 * e.g. x201.
4353 */
4354 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4355 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4356 PF_PIPE_SEL_IVB(pipe));
4357 else
4358 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004359 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4360 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004361 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004362}
4363
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004364void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004365{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004366 struct drm_device *dev = crtc->base.dev;
4367 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004368
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004369 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004370 return;
4371
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004372 /*
4373 * We can only enable IPS after we enable a plane and wait for a vblank
4374 * This function is called from post_plane_update, which is run after
4375 * a vblank wait.
4376 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004377
Paulo Zanonid77e4532013-09-24 13:52:55 -03004378 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004379 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004380 mutex_lock(&dev_priv->rps.hw_lock);
4381 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4382 mutex_unlock(&dev_priv->rps.hw_lock);
4383 /* Quoting Art Runyan: "its not safe to expect any particular
4384 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004385 * mailbox." Moreover, the mailbox may return a bogus state,
4386 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004387 */
4388 } else {
4389 I915_WRITE(IPS_CTL, IPS_ENABLE);
4390 /* The bit only becomes 1 in the next vblank, so this wait here
4391 * is essentially intel_wait_for_vblank. If we don't have this
4392 * and don't wait for vblanks until the end of crtc_enable, then
4393 * the HW state readout code will complain that the expected
4394 * IPS_CTL value is not the one we read. */
4395 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4396 DRM_ERROR("Timed out waiting for IPS enable\n");
4397 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004398}
4399
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004400void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004401{
4402 struct drm_device *dev = crtc->base.dev;
4403 struct drm_i915_private *dev_priv = dev->dev_private;
4404
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004405 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004406 return;
4407
4408 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004409 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004410 mutex_lock(&dev_priv->rps.hw_lock);
4411 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4412 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004413 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4414 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4415 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004416 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004417 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004418 POSTING_READ(IPS_CTL);
4419 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004420
4421 /* We need to wait for a vblank before we can disable the plane. */
4422 intel_wait_for_vblank(dev, crtc->pipe);
4423}
4424
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004425static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004426{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004427 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004428 struct drm_device *dev = intel_crtc->base.dev;
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430
4431 mutex_lock(&dev->struct_mutex);
4432 dev_priv->mm.interruptible = false;
4433 (void) intel_overlay_switch_off(intel_crtc->overlay);
4434 dev_priv->mm.interruptible = true;
4435 mutex_unlock(&dev->struct_mutex);
4436 }
4437
4438 /* Let userspace switch the overlay on again. In most cases userspace
4439 * has to recompute where to put it anyway.
4440 */
4441}
4442
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004443/**
4444 * intel_post_enable_primary - Perform operations after enabling primary plane
4445 * @crtc: the CRTC whose primary plane was just enabled
4446 *
4447 * Performs potentially sleeping operations that must be done after the primary
4448 * plane is enabled, such as updating FBC and IPS. Note that this may be
4449 * called due to an explicit primary plane update, or due to an implicit
4450 * re-enable that is caused when a sprite plane is updated to no longer
4451 * completely hide the primary plane.
4452 */
4453static void
4454intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004455{
4456 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004457 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4459 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004460
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004461 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004462 * FIXME IPS should be fine as long as one plane is
4463 * enabled, but in practice it seems to have problems
4464 * when going from primary only to sprite only and vice
4465 * versa.
4466 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004467 hsw_enable_ips(intel_crtc);
4468
Daniel Vetterf99d7062014-06-19 16:01:59 +02004469 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004470 * Gen2 reports pipe underruns whenever all planes are disabled.
4471 * So don't enable underrun reporting before at least some planes
4472 * are enabled.
4473 * FIXME: Need to fix the logic to work when we turn off all planes
4474 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004475 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004476 if (IS_GEN2(dev))
4477 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4478
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004479 /* Underruns don't always raise interrupts, so check manually. */
4480 intel_check_cpu_fifo_underruns(dev_priv);
4481 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004482}
4483
Ville Syrjälä2622a082016-03-09 19:07:26 +02004484/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004485static void
4486intel_pre_disable_primary(struct drm_crtc *crtc)
4487{
4488 struct drm_device *dev = crtc->dev;
4489 struct drm_i915_private *dev_priv = dev->dev_private;
4490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4491 int pipe = intel_crtc->pipe;
4492
4493 /*
4494 * Gen2 reports pipe underruns whenever all planes are disabled.
4495 * So diasble underrun reporting before all the planes get disabled.
4496 * FIXME: Need to fix the logic to work when we turn off all planes
4497 * but leave the pipe running.
4498 */
4499 if (IS_GEN2(dev))
4500 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4501
4502 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004503 * FIXME IPS should be fine as long as one plane is
4504 * enabled, but in practice it seems to have problems
4505 * when going from primary only to sprite only and vice
4506 * versa.
4507 */
4508 hsw_disable_ips(intel_crtc);
4509}
4510
4511/* FIXME get rid of this and use pre_plane_update */
4512static void
4513intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4518 int pipe = intel_crtc->pipe;
4519
4520 intel_pre_disable_primary(crtc);
4521
4522 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004523 * Vblank time updates from the shadow to live plane control register
4524 * are blocked if the memory self-refresh mode is active at that
4525 * moment. So to make sure the plane gets truly disabled, disable
4526 * first the self-refresh mode. The self-refresh enable bit in turn
4527 * will be checked/applied by the HW only at the next frame start
4528 * event which is after the vblank start event, so we need to have a
4529 * wait-for-vblank between disabling the plane and the pipe.
4530 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004531 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004532 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004533 dev_priv->wm.vlv.cxsr = false;
4534 intel_wait_for_vblank(dev, pipe);
4535 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004536}
4537
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004538static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004539{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004540 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004541 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004542 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004543 struct intel_crtc_state *pipe_config =
4544 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004545 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4546 struct drm_plane *primary = crtc->base.primary;
4547 struct drm_plane_state *old_pri_state =
4548 drm_atomic_get_existing_plane_state(old_state, primary);
4549 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004550
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004551 if (old_pri_state) {
4552 struct intel_plane_state *primary_state =
4553 to_intel_plane_state(primary->state);
4554 struct intel_plane_state *old_primary_state =
4555 to_intel_plane_state(old_pri_state);
4556
Maarten Lankhorst2099def2016-05-17 15:07:59 +02004557 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004558
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004559 if (old_primary_state->visible &&
4560 (modeset || !primary_state->visible))
4561 intel_pre_disable_primary(&crtc->base);
4562 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004563
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004564 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004565 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004566
Ville Syrjälä2622a082016-03-09 19:07:26 +02004567 /*
4568 * Vblank time updates from the shadow to live plane control register
4569 * are blocked if the memory self-refresh mode is active at that
4570 * moment. So to make sure the plane gets truly disabled, disable
4571 * first the self-refresh mode. The self-refresh enable bit in turn
4572 * will be checked/applied by the HW only at the next frame start
4573 * event which is after the vblank start event, so we need to have a
4574 * wait-for-vblank between disabling the plane and the pipe.
4575 */
4576 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004577 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004578 dev_priv->wm.vlv.cxsr = false;
4579 intel_wait_for_vblank(dev, crtc->pipe);
4580 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004581 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004582
Matt Ropered4a6a72016-02-23 17:20:13 -08004583 /*
4584 * IVB workaround: must disable low power watermarks for at least
4585 * one frame before enabling scaling. LP watermarks can be re-enabled
4586 * when scaling is disabled.
4587 *
4588 * WaCxSRDisabledForSpriteScaling:ivb
4589 */
4590 if (pipe_config->disable_lp_wm) {
4591 ilk_disable_lp_wm(dev);
4592 intel_wait_for_vblank(dev, crtc->pipe);
4593 }
4594
4595 /*
4596 * If we're doing a modeset, we're done. No need to do any pre-vblank
4597 * watermark programming here.
4598 */
4599 if (needs_modeset(&pipe_config->base))
4600 return;
4601
4602 /*
4603 * For platforms that support atomic watermarks, program the
4604 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4605 * will be the intermediate values that are safe for both pre- and
4606 * post- vblank; when vblank happens, the 'active' values will be set
4607 * to the final 'target' values and we'll do this again to get the
4608 * optimal watermarks. For gen9+ platforms, the values we program here
4609 * will be the final target values which will get automatically latched
4610 * at vblank time; no further programming will be necessary.
4611 *
4612 * If a platform hasn't been transitioned to atomic watermarks yet,
4613 * we'll continue to update watermarks the old way, if flags tell
4614 * us to.
4615 */
4616 if (dev_priv->display.initial_watermarks != NULL)
4617 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004618 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004619 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004620}
4621
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004622static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004623{
4624 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004626 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004627 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004628
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004629 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004630
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004631 drm_for_each_plane_mask(p, dev, plane_mask)
4632 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004633
Daniel Vetterf99d7062014-06-19 16:01:59 +02004634 /*
4635 * FIXME: Once we grow proper nuclear flip support out of this we need
4636 * to compute the mask of flip planes precisely. For the time being
4637 * consider this a flip to a NULL plane.
4638 */
4639 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004640}
4641
Jesse Barnesf67a5592011-01-05 10:31:48 -08004642static void ironlake_crtc_enable(struct drm_crtc *crtc)
4643{
4644 struct drm_device *dev = crtc->dev;
4645 struct drm_i915_private *dev_priv = dev->dev_private;
4646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004647 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004648 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004649 struct intel_crtc_state *pipe_config =
4650 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004651
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004652 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004653 return;
4654
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004655 /*
4656 * Sometimes spurious CPU pipe underruns happen during FDI
4657 * training, at least with VGA+HDMI cloning. Suppress them.
4658 *
4659 * On ILK we get an occasional spurious CPU pipe underruns
4660 * between eDP port A enable and vdd enable. Also PCH port
4661 * enable seems to result in the occasional CPU pipe underrun.
4662 *
4663 * Spurious PCH underruns also occur during PCH enabling.
4664 */
4665 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4666 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004667 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004668 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4669
4670 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004671 intel_prepare_shared_dpll(intel_crtc);
4672
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004673 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304674 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004675
4676 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004677 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004678
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004679 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004680 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004681 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004682 }
4683
4684 ironlake_set_pipeconf(crtc);
4685
Jesse Barnesf67a5592011-01-05 10:31:48 -08004686 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004687
Daniel Vetterf6736a12013-06-05 13:34:30 +02004688 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004689 if (encoder->pre_enable)
4690 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004691
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004692 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004693 /* Note: FDI PLL enabling _must_ be done before we enable the
4694 * cpu pipes, hence this is separate from all the other fdi/pch
4695 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004696 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004697 } else {
4698 assert_fdi_tx_disabled(dev_priv, pipe);
4699 assert_fdi_rx_disabled(dev_priv, pipe);
4700 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004701
Jesse Barnesb074cec2013-04-25 12:55:02 -07004702 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004703
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004704 /*
4705 * On ILK+ LUT must be loaded before the pipe is running but with
4706 * clocks enabled
4707 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004708 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004709
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004710 if (dev_priv->display.initial_watermarks != NULL)
4711 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004712 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004714 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004715 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004716
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004717 assert_vblank_disabled(crtc);
4718 drm_crtc_vblank_on(crtc);
4719
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004720 for_each_encoder_on_crtc(dev, crtc, encoder)
4721 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004722
4723 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004724 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004725
4726 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4727 if (intel_crtc->config->has_pch_encoder)
4728 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004730 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004731}
4732
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004733/* IPS only exists on ULT machines and is tied to pipe A. */
4734static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4735{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004736 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004737}
4738
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004739static void haswell_crtc_enable(struct drm_crtc *crtc)
4740{
4741 struct drm_device *dev = crtc->dev;
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4744 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004745 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004746 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004747 struct intel_crtc_state *pipe_config =
4748 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004749
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004750 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004751 return;
4752
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004753 if (intel_crtc->config->has_pch_encoder)
4754 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4755 false);
4756
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004757 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004758 intel_enable_shared_dpll(intel_crtc);
4759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004760 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304761 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004762
Jani Nikula4d1de972016-03-18 17:05:42 +02004763 if (!intel_crtc->config->has_dsi_encoder)
4764 intel_set_pipe_timings(intel_crtc);
4765
Jani Nikulabc58be62016-03-18 17:05:39 +02004766 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004767
Jani Nikula4d1de972016-03-18 17:05:42 +02004768 if (cpu_transcoder != TRANSCODER_EDP &&
4769 !transcoder_is_dsi(cpu_transcoder)) {
4770 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004771 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004772 }
4773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004774 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004775 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004776 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004777 }
4778
Jani Nikula4d1de972016-03-18 17:05:42 +02004779 if (!intel_crtc->config->has_dsi_encoder)
4780 haswell_set_pipeconf(crtc);
4781
Jani Nikula391bf042016-03-18 17:05:40 +02004782 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004783
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004784 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004785
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004786 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004787
Daniel Vetter6b698512015-11-28 11:05:39 +01004788 if (intel_crtc->config->has_pch_encoder)
4789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4790 else
4791 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4792
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304793 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004794 if (encoder->pre_enable)
4795 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304796 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004797
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004798 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004799 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004800
Jani Nikulaa65347b2015-11-27 12:21:46 +02004801 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304802 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004803
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004804 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004805 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004806 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004807 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004808
4809 /*
4810 * On ILK+ LUT must be loaded before the pipe is running but with
4811 * clocks enabled
4812 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004813 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004814
Paulo Zanoni1f544382012-10-24 11:32:00 -02004815 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004816 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304817 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004818
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004819 if (dev_priv->display.initial_watermarks != NULL)
4820 dev_priv->display.initial_watermarks(pipe_config);
4821 else
4822 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004823
4824 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4825 if (!intel_crtc->config->has_dsi_encoder)
4826 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004829 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004830
Jani Nikulaa65347b2015-11-27 12:21:46 +02004831 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004832 intel_ddi_set_vc_payload_alloc(crtc, true);
4833
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004834 assert_vblank_disabled(crtc);
4835 drm_crtc_vblank_on(crtc);
4836
Jani Nikula8807e552013-08-30 19:40:32 +03004837 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004838 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004839 intel_opregion_notify_encoder(encoder, true);
4840 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004841
Daniel Vetter6b698512015-11-28 11:05:39 +01004842 if (intel_crtc->config->has_pch_encoder) {
4843 intel_wait_for_vblank(dev, pipe);
4844 intel_wait_for_vblank(dev, pipe);
4845 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004846 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4847 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004848 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004849
Paulo Zanonie4916942013-09-20 16:21:19 -03004850 /* If we change the relative order between pipe/planes enabling, we need
4851 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004852 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4853 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4854 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4855 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4856 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004857}
4858
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004859static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004860{
4861 struct drm_device *dev = crtc->base.dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 int pipe = crtc->pipe;
4864
4865 /* To avoid upsetting the power well on haswell only disable the pfit if
4866 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004867 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004868 I915_WRITE(PF_CTL(pipe), 0);
4869 I915_WRITE(PF_WIN_POS(pipe), 0);
4870 I915_WRITE(PF_WIN_SZ(pipe), 0);
4871 }
4872}
4873
Jesse Barnes6be4a602010-09-10 10:26:01 -07004874static void ironlake_crtc_disable(struct drm_crtc *crtc)
4875{
4876 struct drm_device *dev = crtc->dev;
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004879 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004880 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004881
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004882 /*
4883 * Sometimes spurious CPU pipe underruns happen when the
4884 * pipe is already disabled, but FDI RX/TX is still enabled.
4885 * Happens at least with VGA+HDMI cloning. Suppress them.
4886 */
4887 if (intel_crtc->config->has_pch_encoder) {
4888 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004889 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004890 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004891
Daniel Vetterea9d7582012-07-10 10:42:52 +02004892 for_each_encoder_on_crtc(dev, crtc, encoder)
4893 encoder->disable(encoder);
4894
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004895 drm_crtc_vblank_off(crtc);
4896 assert_vblank_disabled(crtc);
4897
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004898 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004899
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004900 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004901
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004902 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004903 ironlake_fdi_disable(crtc);
4904
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 if (encoder->post_disable)
4907 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004909 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004910 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004911
Daniel Vetterd925c592013-06-05 13:34:04 +02004912 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913 i915_reg_t reg;
4914 u32 temp;
4915
Daniel Vetterd925c592013-06-05 13:34:04 +02004916 /* disable TRANS_DP_CTL */
4917 reg = TRANS_DP_CTL(pipe);
4918 temp = I915_READ(reg);
4919 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4920 TRANS_DP_PORT_SEL_MASK);
4921 temp |= TRANS_DP_PORT_SEL_NONE;
4922 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004923
Daniel Vetterd925c592013-06-05 13:34:04 +02004924 /* disable DPLL_SEL */
4925 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004926 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004927 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004928 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004929
Daniel Vetterd925c592013-06-05 13:34:04 +02004930 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004931 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004932
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004934 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004935}
4936
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004937static void haswell_crtc_disable(struct drm_crtc *crtc)
4938{
4939 struct drm_device *dev = crtc->dev;
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4942 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004943 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004945 if (intel_crtc->config->has_pch_encoder)
4946 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4947 false);
4948
Jani Nikula8807e552013-08-30 19:40:32 +03004949 for_each_encoder_on_crtc(dev, crtc, encoder) {
4950 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004952 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004954 drm_crtc_vblank_off(crtc);
4955 assert_vblank_disabled(crtc);
4956
Jani Nikula4d1de972016-03-18 17:05:42 +02004957 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4958 if (!intel_crtc->config->has_dsi_encoder)
4959 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004962 intel_ddi_set_vc_payload_alloc(crtc, false);
4963
Jani Nikulaa65347b2015-11-27 12:21:46 +02004964 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304965 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004966
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004967 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004968 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004969 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004970 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971
Jani Nikulaa65347b2015-11-27 12:21:46 +02004972 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304973 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004974
Imre Deak97b040a2014-06-25 22:01:50 +03004975 for_each_encoder_on_crtc(dev, crtc, encoder)
4976 if (encoder->post_disable)
4977 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004978
Ville Syrjälä92966a32015-12-08 16:05:48 +02004979 if (intel_crtc->config->has_pch_encoder) {
4980 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02004981 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02004982 intel_ddi_fdi_disable(crtc);
4983
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004984 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4985 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02004986 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987}
4988
Jesse Barnes2dd24552013-04-25 12:55:01 -07004989static void i9xx_pfit_enable(struct intel_crtc *crtc)
4990{
4991 struct drm_device *dev = crtc->base.dev;
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004993 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004994
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004995 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004996 return;
4997
Daniel Vetterc0b03412013-05-28 12:05:54 +02004998 /*
4999 * The panel fitter should only be adjusted whilst the pipe is disabled,
5000 * according to register description and PRM.
5001 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005002 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5003 assert_pipe_disabled(dev_priv, crtc->pipe);
5004
Jesse Barnesb074cec2013-04-25 12:55:02 -07005005 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5006 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005007
5008 /* Border color in case we don't scale up to the full screen. Black by
5009 * default, change to something else for debugging. */
5010 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005011}
5012
Dave Airlied05410f2014-06-05 13:22:59 +10005013static enum intel_display_power_domain port_to_power_domain(enum port port)
5014{
5015 switch (port) {
5016 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005017 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005018 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005019 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005020 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005021 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005022 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005023 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005024 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005025 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005026 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005027 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005028 return POWER_DOMAIN_PORT_OTHER;
5029 }
5030}
5031
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005032static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5033{
5034 switch (port) {
5035 case PORT_A:
5036 return POWER_DOMAIN_AUX_A;
5037 case PORT_B:
5038 return POWER_DOMAIN_AUX_B;
5039 case PORT_C:
5040 return POWER_DOMAIN_AUX_C;
5041 case PORT_D:
5042 return POWER_DOMAIN_AUX_D;
5043 case PORT_E:
5044 /* FIXME: Check VBT for actual wiring of PORT E */
5045 return POWER_DOMAIN_AUX_D;
5046 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005047 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005048 return POWER_DOMAIN_AUX_A;
5049 }
5050}
5051
Imre Deak319be8a2014-03-04 19:22:57 +02005052enum intel_display_power_domain
5053intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005054{
Imre Deak319be8a2014-03-04 19:22:57 +02005055 struct drm_device *dev = intel_encoder->base.dev;
5056 struct intel_digital_port *intel_dig_port;
5057
5058 switch (intel_encoder->type) {
5059 case INTEL_OUTPUT_UNKNOWN:
5060 /* Only DDI platforms should ever use this output type */
5061 WARN_ON_ONCE(!HAS_DDI(dev));
5062 case INTEL_OUTPUT_DISPLAYPORT:
5063 case INTEL_OUTPUT_HDMI:
5064 case INTEL_OUTPUT_EDP:
5065 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005066 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005067 case INTEL_OUTPUT_DP_MST:
5068 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5069 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005070 case INTEL_OUTPUT_ANALOG:
5071 return POWER_DOMAIN_PORT_CRT;
5072 case INTEL_OUTPUT_DSI:
5073 return POWER_DOMAIN_PORT_DSI;
5074 default:
5075 return POWER_DOMAIN_PORT_OTHER;
5076 }
5077}
5078
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005079enum intel_display_power_domain
5080intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5081{
5082 struct drm_device *dev = intel_encoder->base.dev;
5083 struct intel_digital_port *intel_dig_port;
5084
5085 switch (intel_encoder->type) {
5086 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005087 case INTEL_OUTPUT_HDMI:
5088 /*
5089 * Only DDI platforms should ever use these output types.
5090 * We can get here after the HDMI detect code has already set
5091 * the type of the shared encoder. Since we can't be sure
5092 * what's the status of the given connectors, play safe and
5093 * run the DP detection too.
5094 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005095 WARN_ON_ONCE(!HAS_DDI(dev));
5096 case INTEL_OUTPUT_DISPLAYPORT:
5097 case INTEL_OUTPUT_EDP:
5098 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5099 return port_to_aux_power_domain(intel_dig_port->port);
5100 case INTEL_OUTPUT_DP_MST:
5101 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5102 return port_to_aux_power_domain(intel_dig_port->port);
5103 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005104 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005105 return POWER_DOMAIN_AUX_A;
5106 }
5107}
5108
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005109static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5110 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005111{
5112 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005113 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5115 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005116 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005117 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005118
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005119 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005120 return 0;
5121
Imre Deak77d22dc2014-03-05 16:20:52 +02005122 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5123 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005124 if (crtc_state->pch_pfit.enabled ||
5125 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005126 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5127
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005128 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5129 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5130
Imre Deak319be8a2014-03-04 19:22:57 +02005131 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005132 }
Imre Deak319be8a2014-03-04 19:22:57 +02005133
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005134 if (crtc_state->shared_dpll)
5135 mask |= BIT(POWER_DOMAIN_PLLS);
5136
Imre Deak77d22dc2014-03-05 16:20:52 +02005137 return mask;
5138}
5139
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005140static unsigned long
5141modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5142 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005143{
5144 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5146 enum intel_display_power_domain domain;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02005147 unsigned long domains, new_domains, old_domains, ms_domain = 0;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005148
5149 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005150 intel_crtc->enabled_power_domains = new_domains =
5151 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005152
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02005153 if (needs_modeset(&crtc_state->base))
5154 ms_domain = BIT(POWER_DOMAIN_MODESET);
5155
5156 domains = (new_domains & ~old_domains) | ms_domain;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005157
5158 for_each_power_domain(domain, domains)
5159 intel_display_power_get(dev_priv, domain);
5160
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02005161 return (old_domains & ~new_domains) | ms_domain;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005162}
5163
5164static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5165 unsigned long domains)
5166{
5167 enum intel_display_power_domain domain;
5168
5169 for_each_power_domain(domain, domains)
5170 intel_display_power_put(dev_priv, domain);
5171}
5172
Mika Kaholaadafdc62015-08-18 14:36:59 +03005173static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5174{
5175 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5176
5177 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5178 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5179 return max_cdclk_freq;
5180 else if (IS_CHERRYVIEW(dev_priv))
5181 return max_cdclk_freq*95/100;
5182 else if (INTEL_INFO(dev_priv)->gen < 4)
5183 return 2*max_cdclk_freq*90/100;
5184 else
5185 return max_cdclk_freq*90/100;
5186}
5187
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005188static void intel_update_max_cdclk(struct drm_device *dev)
5189{
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005192 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005193 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5194
5195 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5196 dev_priv->max_cdclk_freq = 675000;
5197 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5198 dev_priv->max_cdclk_freq = 540000;
5199 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5200 dev_priv->max_cdclk_freq = 450000;
5201 else
5202 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005203 } else if (IS_BROXTON(dev)) {
5204 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005205 } else if (IS_BROADWELL(dev)) {
5206 /*
5207 * FIXME with extra cooling we can allow
5208 * 540 MHz for ULX and 675 Mhz for ULT.
5209 * How can we know if extra cooling is
5210 * available? PCI ID, VTB, something else?
5211 */
5212 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5213 dev_priv->max_cdclk_freq = 450000;
5214 else if (IS_BDW_ULX(dev))
5215 dev_priv->max_cdclk_freq = 450000;
5216 else if (IS_BDW_ULT(dev))
5217 dev_priv->max_cdclk_freq = 540000;
5218 else
5219 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005220 } else if (IS_CHERRYVIEW(dev)) {
5221 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005222 } else if (IS_VALLEYVIEW(dev)) {
5223 dev_priv->max_cdclk_freq = 400000;
5224 } else {
5225 /* otherwise assume cdclk is fixed */
5226 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5227 }
5228
Mika Kaholaadafdc62015-08-18 14:36:59 +03005229 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5230
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005231 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5232 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005233
5234 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5235 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005236}
5237
5238static void intel_update_cdclk(struct drm_device *dev)
5239{
5240 struct drm_i915_private *dev_priv = dev->dev_private;
5241
5242 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5243 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5244 dev_priv->cdclk_freq);
5245
5246 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005247 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5248 * Programmng [sic] note: bit[9:2] should be programmed to the number
5249 * of cdclk that generates 4MHz reference clock freq which is used to
5250 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005251 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005252 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005253 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005254
5255 if (dev_priv->max_cdclk_freq == 0)
5256 intel_update_max_cdclk(dev);
5257}
5258
Ville Syrjälä92891e42016-05-11 22:44:45 +03005259/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5260static int skl_cdclk_decimal(int cdclk)
5261{
5262 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5263}
5264
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005265static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305266{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305267 uint32_t divider;
5268 uint32_t ratio;
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005269 uint32_t current_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305270 int ret;
5271
5272 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005273 switch (cdclk) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305274 case 144000:
5275 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5276 ratio = BXT_DE_PLL_RATIO(60);
5277 break;
5278 case 288000:
5279 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5280 ratio = BXT_DE_PLL_RATIO(60);
5281 break;
5282 case 384000:
5283 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5284 ratio = BXT_DE_PLL_RATIO(60);
5285 break;
5286 case 576000:
5287 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5288 ratio = BXT_DE_PLL_RATIO(60);
5289 break;
5290 case 624000:
5291 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5292 ratio = BXT_DE_PLL_RATIO(65);
5293 break;
5294 case 19200:
5295 /*
5296 * Bypass frequency with DE PLL disabled. Init ratio, divider
5297 * to suppress GCC warning.
5298 */
5299 ratio = 0;
5300 divider = 0;
5301 break;
5302 default:
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005303 DRM_ERROR("unsupported CDCLK freq %d", cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305304
5305 return;
5306 }
5307
5308 mutex_lock(&dev_priv->rps.hw_lock);
5309 /* Inform power controller of upcoming frequency change */
5310 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5311 0x80000000);
5312 mutex_unlock(&dev_priv->rps.hw_lock);
5313
5314 if (ret) {
5315 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005316 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305317 return;
5318 }
5319
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005320 current_cdclk = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305321 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005322 current_cdclk = current_cdclk * 500 + 1000;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305323
5324 /*
5325 * DE PLL has to be disabled when
5326 * - setting to 19.2MHz (bypass, PLL isn't used)
5327 * - before setting to 624MHz (PLL needs toggling)
5328 * - before setting to any frequency from 624MHz (PLL needs toggling)
5329 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005330 if (cdclk == 19200 || cdclk == 624000 ||
5331 current_cdclk == 624000) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305332 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5333 /* Timeout 200us */
5334 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5335 1))
5336 DRM_ERROR("timout waiting for DE PLL unlock\n");
5337 }
5338
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005339 if (cdclk != 19200) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305340 uint32_t val;
5341
5342 val = I915_READ(BXT_DE_PLL_CTL);
5343 val &= ~BXT_DE_PLL_RATIO_MASK;
5344 val |= ratio;
5345 I915_WRITE(BXT_DE_PLL_CTL, val);
5346
5347 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5348 /* Timeout 200us */
5349 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5350 DRM_ERROR("timeout waiting for DE PLL lock\n");
5351
Ville Syrjäläb8e75702016-05-11 22:44:52 +03005352 val = divider | skl_cdclk_decimal(cdclk);
Ville Syrjälä7fe62752016-05-11 22:44:51 +03005353 /*
5354 * FIXME if only the cd2x divider needs changing, it could be done
5355 * without shutting off the pipe (if only one pipe is active).
5356 */
5357 val |= BXT_CDCLK_CD2X_PIPE_NONE;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305358 /*
5359 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5360 * enable otherwise.
5361 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005362 if (cdclk >= 500000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305363 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305364 I915_WRITE(CDCLK_CTL, val);
5365 }
5366
5367 mutex_lock(&dev_priv->rps.hw_lock);
5368 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005369 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305370 mutex_unlock(&dev_priv->rps.hw_lock);
5371
5372 if (ret) {
5373 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005374 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305375 return;
5376 }
5377
Imre Deakc6c46962016-04-01 16:02:40 +03005378 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305379}
5380
Imre Deakc2e001e2016-04-01 16:02:43 +03005381static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5382{
5383 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5384 return false;
5385
5386 /* TODO: Check for a valid CDCLK rate */
5387
5388 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5389 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5390
5391 return false;
5392 }
5393
5394 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5395 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5396
5397 return false;
5398 }
5399
5400 return true;
5401}
5402
Imre Deakadc7f042016-04-04 17:27:10 +03005403bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5404{
5405 return broxton_cdclk_is_enabled(dev_priv);
5406}
5407
Imre Deakc6c46962016-04-01 16:02:40 +03005408void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305409{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305410 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005411 if (broxton_cdclk_is_enabled(dev_priv)) {
5412 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305413 return;
5414 }
5415
Imre Deakc2e001e2016-04-01 16:02:43 +03005416 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5417
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305418 /*
5419 * FIXME:
5420 * - The initial CDCLK needs to be read from VBT.
5421 * Need to make this change after VBT has changes for BXT.
5422 * - check if setting the max (or any) cdclk freq is really necessary
5423 * here, it belongs to modeset time
5424 */
Imre Deakc6c46962016-04-01 16:02:40 +03005425 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305426
5427 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005428 POSTING_READ(DBUF_CTL);
5429
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305430 udelay(10);
5431
5432 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5433 DRM_ERROR("DBuf power enable timeout!\n");
5434}
5435
Imre Deakc6c46962016-04-01 16:02:40 +03005436void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305437{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305438 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005439 POSTING_READ(DBUF_CTL);
5440
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305441 udelay(10);
5442
5443 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5444 DRM_ERROR("DBuf power disable timeout!\n");
5445
5446 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005447 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305448}
5449
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005450static int skl_calc_cdclk(int max_pixclk, int vco)
5451{
5452 if (vco == 8640) {
5453 if (max_pixclk > 540000)
5454 return 617140;
5455 else if (max_pixclk > 432000)
5456 return 540000;
5457 else if (max_pixclk > 308570)
5458 return 432000;
5459 else
5460 return 308570;
5461 } else {
5462 /* VCO 8100 */
5463 if (max_pixclk > 540000)
5464 return 675000;
5465 else if (max_pixclk > 450000)
5466 return 540000;
5467 else if (max_pixclk > 337500)
5468 return 450000;
5469 else
5470 return 337500;
5471 }
5472}
5473
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005474static const struct skl_cdclk_entry {
5475 unsigned int freq;
5476 unsigned int vco;
5477} skl_cdclk_frequencies[] = {
5478 { .freq = 308570, .vco = 8640 },
5479 { .freq = 337500, .vco = 8100 },
5480 { .freq = 432000, .vco = 8640 },
5481 { .freq = 450000, .vco = 8100 },
5482 { .freq = 540000, .vco = 8100 },
5483 { .freq = 617140, .vco = 8640 },
5484 { .freq = 675000, .vco = 8100 },
5485};
5486
Clint Taylorc89e39f2016-05-13 23:41:21 +03005487unsigned int skl_cdclk_get_vco(unsigned int freq)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005488{
5489 unsigned int i;
5490
5491 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5492 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5493
5494 if (e->freq == freq)
5495 return e->vco;
5496 }
5497
5498 return 8100;
5499}
5500
5501static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005502skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005503{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005504 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005505 u32 val;
5506
5507 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005508 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005509 I915_WRITE(CDCLK_CTL, val);
5510 POSTING_READ(CDCLK_CTL);
5511
5512 /*
5513 * We always enable DPLL0 with the lowest link rate possible, but still
5514 * taking into account the VCO required to operate the eDP panel at the
5515 * desired frequency. The usual DP link rates operate with a VCO of
5516 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5517 * The modeset code is responsible for the selection of the exact link
5518 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005519 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005520 */
5521 val = I915_READ(DPLL_CTRL1);
5522
5523 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5524 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5525 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005526 if (vco == 8640)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005527 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5528 SKL_DPLL0);
5529 else
5530 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5531 SKL_DPLL0);
5532
5533 I915_WRITE(DPLL_CTRL1, val);
5534 POSTING_READ(DPLL_CTRL1);
5535
5536 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5537
5538 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5539 DRM_ERROR("DPLL0 not locked\n");
5540}
5541
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005542static void
5543skl_dpll0_disable(struct drm_i915_private *dev_priv)
5544{
5545 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5546 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5547 DRM_ERROR("Couldn't disable DPLL0\n");
5548}
5549
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005550static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5551{
5552 int ret;
5553 u32 val;
5554
5555 /* inform PCU we want to change CDCLK */
5556 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5557 mutex_lock(&dev_priv->rps.hw_lock);
5558 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5559 mutex_unlock(&dev_priv->rps.hw_lock);
5560
5561 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5562}
5563
5564static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5565{
5566 unsigned int i;
5567
5568 for (i = 0; i < 15; i++) {
5569 if (skl_cdclk_pcu_ready(dev_priv))
5570 return true;
5571 udelay(10);
5572 }
5573
5574 return false;
5575}
5576
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005577static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005578{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005579 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005580 u32 freq_select, pcu_ack;
5581
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005582 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005583
5584 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5585 DRM_ERROR("failed to inform PCU about cdclk change\n");
5586 return;
5587 }
5588
5589 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005590 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005591 case 450000:
5592 case 432000:
5593 freq_select = CDCLK_FREQ_450_432;
5594 pcu_ack = 1;
5595 break;
5596 case 540000:
5597 freq_select = CDCLK_FREQ_540;
5598 pcu_ack = 2;
5599 break;
5600 case 308570:
5601 case 337500:
5602 default:
5603 freq_select = CDCLK_FREQ_337_308;
5604 pcu_ack = 0;
5605 break;
5606 case 617140:
5607 case 675000:
5608 freq_select = CDCLK_FREQ_675_617;
5609 pcu_ack = 3;
5610 break;
5611 }
5612
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005613 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005614 POSTING_READ(CDCLK_CTL);
5615
5616 /* inform PCU of the change */
5617 mutex_lock(&dev_priv->rps.hw_lock);
5618 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5619 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005620
5621 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005622}
5623
5624void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5625{
5626 /* disable DBUF power */
5627 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5628 POSTING_READ(DBUF_CTL);
5629
5630 udelay(10);
5631
5632 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5633 DRM_ERROR("DBuf power disable timeout\n");
5634
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005635 skl_dpll0_disable(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005636}
5637
5638void skl_init_cdclk(struct drm_i915_private *dev_priv)
5639{
Clint Taylorc89e39f2016-05-13 23:41:21 +03005640 unsigned int cdclk;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005641
Gary Wang39d9b852015-08-28 16:40:34 +08005642 /* DPLL0 not enabled (happens on early BIOS versions) */
5643 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5644 /* enable DPLL0 */
Clint Taylorc89e39f2016-05-13 23:41:21 +03005645 if (dev_priv->skl_vco_freq != 8640)
5646 dev_priv->skl_vco_freq = 8100;
5647 skl_dpll0_enable(dev_priv, dev_priv->skl_vco_freq);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005648 cdclk = skl_calc_cdclk(0, dev_priv->skl_vco_freq);
Clint Taylorc89e39f2016-05-13 23:41:21 +03005649 } else {
5650 cdclk = dev_priv->cdclk_freq;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005651 }
5652
Clint Taylorc89e39f2016-05-13 23:41:21 +03005653 /* set CDCLK to the lowest frequency, Modeset follows */
5654 skl_set_cdclk(dev_priv, cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005655
5656 /* enable DBUF power */
5657 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5658 POSTING_READ(DBUF_CTL);
5659
5660 udelay(10);
5661
5662 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5663 DRM_ERROR("DBuf power enable timeout\n");
5664}
5665
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305666int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5667{
5668 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5669 uint32_t cdctl = I915_READ(CDCLK_CTL);
Clint Taylorc89e39f2016-05-13 23:41:21 +03005670 int freq = dev_priv->cdclk_freq;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305671
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305672 /*
5673 * check if the pre-os intialized the display
5674 * There is SWF18 scratchpad register defined which is set by the
5675 * pre-os which can be used by the OS drivers to check the status
5676 */
5677 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5678 goto sanitize;
5679
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305680 /* Is PLL enabled and locked ? */
5681 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5682 goto sanitize;
5683
5684 /* DPLL okay; verify the cdclock
5685 *
5686 * Noticed in some instances that the freq selection is correct but
5687 * decimal part is programmed wrong from BIOS where pre-os does not
5688 * enable display. Verify the same as well.
5689 */
5690 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5691 /* All well; nothing to sanitize */
5692 return false;
5693sanitize:
Clint Taylorc89e39f2016-05-13 23:41:21 +03005694
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305695 skl_init_cdclk(dev_priv);
5696
5697 /* we did have to sanitize */
5698 return true;
5699}
5700
Jesse Barnes30a970c2013-11-04 13:48:12 -08005701/* Adjust CDclk dividers to allow high res or save power if possible */
5702static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5703{
5704 struct drm_i915_private *dev_priv = dev->dev_private;
5705 u32 val, cmd;
5706
Vandana Kannan164dfd22014-11-24 13:37:41 +05305707 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5708 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005709
Ville Syrjälädfcab172014-06-13 13:37:47 +03005710 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005711 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005712 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005713 cmd = 1;
5714 else
5715 cmd = 0;
5716
5717 mutex_lock(&dev_priv->rps.hw_lock);
5718 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5719 val &= ~DSPFREQGUAR_MASK;
5720 val |= (cmd << DSPFREQGUAR_SHIFT);
5721 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5722 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5723 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5724 50)) {
5725 DRM_ERROR("timed out waiting for CDclk change\n");
5726 }
5727 mutex_unlock(&dev_priv->rps.hw_lock);
5728
Ville Syrjälä54433e92015-05-26 20:42:31 +03005729 mutex_lock(&dev_priv->sb_lock);
5730
Ville Syrjälädfcab172014-06-13 13:37:47 +03005731 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005732 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005734 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005735
Jesse Barnes30a970c2013-11-04 13:48:12 -08005736 /* adjust cdclk divider */
5737 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005738 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005739 val |= divider;
5740 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005741
5742 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005743 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005744 50))
5745 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746 }
5747
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748 /* adjust self-refresh exit latency value */
5749 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5750 val &= ~0x7f;
5751
5752 /*
5753 * For high bandwidth configs, we set a higher latency in the bunit
5754 * so that the core display fetch happens in time to avoid underruns.
5755 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005756 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005757 val |= 4500 / 250; /* 4.5 usec */
5758 else
5759 val |= 3000 / 250; /* 3.0 usec */
5760 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005761
Ville Syrjäläa5805162015-05-26 20:42:30 +03005762 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763
Ville Syrjäläb6283052015-06-03 15:45:07 +03005764 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005765}
5766
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005767static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5768{
5769 struct drm_i915_private *dev_priv = dev->dev_private;
5770 u32 val, cmd;
5771
Vandana Kannan164dfd22014-11-24 13:37:41 +05305772 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5773 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005774
5775 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005776 case 333333:
5777 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005778 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005779 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005780 break;
5781 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005782 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005783 return;
5784 }
5785
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005786 /*
5787 * Specs are full of misinformation, but testing on actual
5788 * hardware has shown that we just need to write the desired
5789 * CCK divider into the Punit register.
5790 */
5791 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5792
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005793 mutex_lock(&dev_priv->rps.hw_lock);
5794 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5795 val &= ~DSPFREQGUAR_MASK_CHV;
5796 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5797 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5798 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5799 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5800 50)) {
5801 DRM_ERROR("timed out waiting for CDclk change\n");
5802 }
5803 mutex_unlock(&dev_priv->rps.hw_lock);
5804
Ville Syrjäläb6283052015-06-03 15:45:07 +03005805 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005806}
5807
Jesse Barnes30a970c2013-11-04 13:48:12 -08005808static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5809 int max_pixclk)
5810{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005811 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005812 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005813
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814 /*
5815 * Really only a few cases to deal with, as only 4 CDclks are supported:
5816 * 200MHz
5817 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005818 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005819 * 400MHz (VLV only)
5820 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5821 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005822 *
5823 * We seem to get an unstable or solid color picture at 200MHz.
5824 * Not sure what's wrong. For now use 200MHz only when all pipes
5825 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005827 if (!IS_CHERRYVIEW(dev_priv) &&
5828 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005829 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005830 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005831 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005832 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005833 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005834 else
5835 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005836}
5837
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005838static int broxton_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005839{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305840 /*
5841 * FIXME:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305842 * - set 19.2MHz bypass frequency if there are no active pipes
5843 */
Ville Syrjälä760e1472016-05-11 22:44:46 +03005844 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305845 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005846 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305847 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005848 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305849 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005850 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305851 return 288000;
5852 else
5853 return 144000;
5854}
5855
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005856/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005857static int intel_mode_max_pixclk(struct drm_device *dev,
5858 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005859{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005860 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5861 struct drm_i915_private *dev_priv = dev->dev_private;
5862 struct drm_crtc *crtc;
5863 struct drm_crtc_state *crtc_state;
5864 unsigned max_pixclk = 0, i;
5865 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005866
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005867 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5868 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005869
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005870 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5871 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005872
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005873 if (crtc_state->enable)
5874 pixclk = crtc_state->adjusted_mode.crtc_clock;
5875
5876 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877 }
5878
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005879 for_each_pipe(dev_priv, pipe)
5880 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5881
Jesse Barnes30a970c2013-11-04 13:48:12 -08005882 return max_pixclk;
5883}
5884
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005885static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005886{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005887 struct drm_device *dev = state->dev;
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005890 struct intel_atomic_state *intel_state =
5891 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005893 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005894 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305895
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005896 if (!intel_state->active_crtcs)
5897 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5898
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005899 return 0;
5900}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005902static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5903{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03005904 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005905 struct intel_atomic_state *intel_state =
5906 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005907
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005908 intel_state->cdclk = intel_state->dev_cdclk =
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005909 broxton_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005910
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005911 if (!intel_state->active_crtcs)
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005912 intel_state->dev_cdclk = broxton_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005913
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005914 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915}
5916
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005917static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5918{
5919 unsigned int credits, default_credits;
5920
5921 if (IS_CHERRYVIEW(dev_priv))
5922 default_credits = PFI_CREDIT(12);
5923 else
5924 default_credits = PFI_CREDIT(8);
5925
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005926 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005927 /* CHV suggested value is 31 or 63 */
5928 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005929 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005930 else
5931 credits = PFI_CREDIT(15);
5932 } else {
5933 credits = default_credits;
5934 }
5935
5936 /*
5937 * WA - write default credits before re-programming
5938 * FIXME: should we also set the resend bit here?
5939 */
5940 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5941 default_credits);
5942
5943 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5944 credits | PFI_CREDIT_RESEND);
5945
5946 /*
5947 * FIXME is this guaranteed to clear
5948 * immediately or should we poll for it?
5949 */
5950 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5951}
5952
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005953static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005955 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005957 struct intel_atomic_state *old_intel_state =
5958 to_intel_atomic_state(old_state);
5959 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005961 /*
5962 * FIXME: We can end up here with all power domains off, yet
5963 * with a CDCLK frequency other than the minimum. To account
5964 * for this take the PIPE-A power domain, which covers the HW
5965 * blocks needed for the following programming. This can be
5966 * removed once it's guaranteed that we get here either with
5967 * the minimum CDCLK set, or the required power domains
5968 * enabled.
5969 */
5970 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972 if (IS_CHERRYVIEW(dev))
5973 cherryview_set_cdclk(dev, req_cdclk);
5974 else
5975 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005980}
5981
Jesse Barnes89b667f2013-04-18 14:51:36 -07005982static void valleyview_crtc_enable(struct drm_crtc *crtc)
5983{
5984 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005985 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5987 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005988 struct intel_crtc_state *pipe_config =
5989 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005991
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005992 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005993 return;
5994
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005995 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305996 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005997
5998 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005999 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006000
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006001 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6002 struct drm_i915_private *dev_priv = dev->dev_private;
6003
6004 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6005 I915_WRITE(CHV_CANVAS(pipe), 0);
6006 }
6007
Daniel Vetter5b18e572014-04-24 23:55:06 +02006008 i9xx_set_pipeconf(intel_crtc);
6009
Jesse Barnes89b667f2013-04-18 14:51:36 -07006010 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011
Daniel Vettera72e4c92014-09-30 10:56:47 +02006012 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006013
Jesse Barnes89b667f2013-04-18 14:51:36 -07006014 for_each_encoder_on_crtc(dev, crtc, encoder)
6015 if (encoder->pre_pll_enable)
6016 encoder->pre_pll_enable(encoder);
6017
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006018 if (IS_CHERRYVIEW(dev)) {
6019 chv_prepare_pll(intel_crtc, intel_crtc->config);
6020 chv_enable_pll(intel_crtc, intel_crtc->config);
6021 } else {
6022 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6023 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006024 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006025
6026 for_each_encoder_on_crtc(dev, crtc, encoder)
6027 if (encoder->pre_enable)
6028 encoder->pre_enable(encoder);
6029
Jesse Barnes2dd24552013-04-25 12:55:01 -07006030 i9xx_pfit_enable(intel_crtc);
6031
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006032 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006033
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006034 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006035 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006036
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006037 assert_vblank_disabled(crtc);
6038 drm_crtc_vblank_on(crtc);
6039
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006040 for_each_encoder_on_crtc(dev, crtc, encoder)
6041 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006042}
6043
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006044static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6045{
6046 struct drm_device *dev = crtc->base.dev;
6047 struct drm_i915_private *dev_priv = dev->dev_private;
6048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006049 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6050 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006051}
6052
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006053static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006054{
6055 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006056 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006058 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006059 struct intel_crtc_state *pipe_config =
6060 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006061 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006062
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006063 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006064 return;
6065
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006066 i9xx_set_pll_dividers(intel_crtc);
6067
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006068 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306069 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006070
6071 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006072 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006073
Daniel Vetter5b18e572014-04-24 23:55:06 +02006074 i9xx_set_pipeconf(intel_crtc);
6075
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006076 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006077
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006078 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006079 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006080
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006081 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006082 if (encoder->pre_enable)
6083 encoder->pre_enable(encoder);
6084
Daniel Vetterf6736a12013-06-05 13:34:30 +02006085 i9xx_enable_pll(intel_crtc);
6086
Jesse Barnes2dd24552013-04-25 12:55:01 -07006087 i9xx_pfit_enable(intel_crtc);
6088
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006089 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006090
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006091 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006092 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006093
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006094 assert_vblank_disabled(crtc);
6095 drm_crtc_vblank_on(crtc);
6096
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006097 for_each_encoder_on_crtc(dev, crtc, encoder)
6098 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006099}
6100
Daniel Vetter87476d62013-04-11 16:29:06 +02006101static void i9xx_pfit_disable(struct intel_crtc *crtc)
6102{
6103 struct drm_device *dev = crtc->base.dev;
6104 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006105
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006106 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006107 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006108
6109 assert_pipe_disabled(dev_priv, crtc->pipe);
6110
Daniel Vetter328d8e82013-05-08 10:36:31 +02006111 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6112 I915_READ(PFIT_CONTROL));
6113 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006114}
6115
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006116static void i9xx_crtc_disable(struct drm_crtc *crtc)
6117{
6118 struct drm_device *dev = crtc->dev;
6119 struct drm_i915_private *dev_priv = dev->dev_private;
6120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006121 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006122 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006123
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006124 /*
6125 * On gen2 planes are double buffered but the pipe isn't, so we must
6126 * wait for planes to fully turn off before disabling the pipe.
6127 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006128 if (IS_GEN2(dev))
6129 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006130
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006131 for_each_encoder_on_crtc(dev, crtc, encoder)
6132 encoder->disable(encoder);
6133
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006134 drm_crtc_vblank_off(crtc);
6135 assert_vblank_disabled(crtc);
6136
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006137 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006138
Daniel Vetter87476d62013-04-11 16:29:06 +02006139 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006140
Jesse Barnes89b667f2013-04-18 14:51:36 -07006141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 if (encoder->post_disable)
6143 encoder->post_disable(encoder);
6144
Jani Nikulaa65347b2015-11-27 12:21:46 +02006145 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006146 if (IS_CHERRYVIEW(dev))
6147 chv_disable_pll(dev_priv, pipe);
6148 else if (IS_VALLEYVIEW(dev))
6149 vlv_disable_pll(dev_priv, pipe);
6150 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006151 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006152 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006153
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006154 for_each_encoder_on_crtc(dev, crtc, encoder)
6155 if (encoder->post_pll_disable)
6156 encoder->post_pll_disable(encoder);
6157
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006158 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006159 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006160}
6161
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006162static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006163{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006164 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006166 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006167 enum intel_display_power_domain domain;
6168 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006169
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006170 if (!intel_crtc->active)
6171 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006172
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006173 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorst68858432016-05-17 15:07:52 +02006174 WARN_ON(list_empty(&intel_crtc->flip_work));
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006175
Ville Syrjälä2622a082016-03-09 19:07:26 +02006176 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006177
6178 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6179 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006180 }
6181
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006182 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006183
6184 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6185 crtc->base.id);
6186
6187 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6188 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006189 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006190 crtc->enabled = false;
6191 crtc->state->connector_mask = 0;
6192 crtc->state->encoder_mask = 0;
6193
6194 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6195 encoder->base.crtc = NULL;
6196
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006197 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006198 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006199 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006200
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006201 domains = intel_crtc->enabled_power_domains;
6202 for_each_power_domain(domain, domains)
6203 intel_display_power_put(dev_priv, domain);
6204 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006205
6206 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6207 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006208}
6209
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006210/*
6211 * turn all crtc's off, but do not adjust state
6212 * This has to be paired with a call to intel_modeset_setup_hw_state.
6213 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006214int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006215{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006216 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006217 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006218 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006219
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006220 state = drm_atomic_helper_suspend(dev);
6221 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006222 if (ret)
6223 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006224 else
6225 dev_priv->modeset_restore_state = state;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02006226
6227 /*
6228 * Make sure all unpin_work completes before returning.
6229 */
6230 flush_workqueue(dev_priv->wq);
6231
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006232 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006233}
6234
Chris Wilsonea5b2132010-08-04 13:50:23 +01006235void intel_encoder_destroy(struct drm_encoder *encoder)
6236{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006237 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006238
Chris Wilsonea5b2132010-08-04 13:50:23 +01006239 drm_encoder_cleanup(encoder);
6240 kfree(intel_encoder);
6241}
6242
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006243/* Cross check the actual hw state with our own modeset state tracking (and it's
6244 * internal consistency). */
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006245static void intel_connector_verify_state(struct intel_connector *connector,
6246 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006247{
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006248 struct drm_crtc *crtc = conn_state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006249
6250 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6251 connector->base.base.id,
6252 connector->base.name);
6253
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006254 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006255 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006256
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006257 I915_STATE_WARN(!crtc,
6258 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006259
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006260 if (!crtc)
6261 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006262
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006263 I915_STATE_WARN(!crtc->state->active,
6264 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006265
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006266 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006267 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006268
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006269 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006270 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006271
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006272 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006273 "attached encoder crtc differs from connector crtc\n");
6274 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006275 I915_STATE_WARN(crtc && crtc->state->active,
6276 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006277 I915_STATE_WARN(!crtc && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006278 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006279 }
6280}
6281
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006282int intel_connector_init(struct intel_connector *connector)
6283{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006284 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006285
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006286 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006287 return -ENOMEM;
6288
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006289 return 0;
6290}
6291
6292struct intel_connector *intel_connector_alloc(void)
6293{
6294 struct intel_connector *connector;
6295
6296 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6297 if (!connector)
6298 return NULL;
6299
6300 if (intel_connector_init(connector) < 0) {
6301 kfree(connector);
6302 return NULL;
6303 }
6304
6305 return connector;
6306}
6307
Daniel Vetterf0947c32012-07-02 13:10:34 +02006308/* Simple connector->get_hw_state implementation for encoders that support only
6309 * one connector and no cloning and hence the encoder state determines the state
6310 * of the connector. */
6311bool intel_connector_get_hw_state(struct intel_connector *connector)
6312{
Daniel Vetter24929352012-07-02 20:28:59 +02006313 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006314 struct intel_encoder *encoder = connector->encoder;
6315
6316 return encoder->get_hw_state(encoder, &pipe);
6317}
6318
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006319static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006320{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006321 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6322 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006323
6324 return 0;
6325}
6326
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006327static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006328 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006329{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006330 struct drm_atomic_state *state = pipe_config->base.state;
6331 struct intel_crtc *other_crtc;
6332 struct intel_crtc_state *other_crtc_state;
6333
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006334 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6335 pipe_name(pipe), pipe_config->fdi_lanes);
6336 if (pipe_config->fdi_lanes > 4) {
6337 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6338 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006339 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006340 }
6341
Paulo Zanonibafb6552013-11-02 21:07:44 -07006342 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006343 if (pipe_config->fdi_lanes > 2) {
6344 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6345 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006346 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006347 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006348 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006349 }
6350 }
6351
6352 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006353 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006354
6355 /* Ivybridge 3 pipe is really complicated */
6356 switch (pipe) {
6357 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006358 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006359 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006360 if (pipe_config->fdi_lanes <= 2)
6361 return 0;
6362
6363 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6364 other_crtc_state =
6365 intel_atomic_get_crtc_state(state, other_crtc);
6366 if (IS_ERR(other_crtc_state))
6367 return PTR_ERR(other_crtc_state);
6368
6369 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006370 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6371 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006372 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006373 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006374 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006375 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006376 if (pipe_config->fdi_lanes > 2) {
6377 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6378 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006379 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006380 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006381
6382 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6383 other_crtc_state =
6384 intel_atomic_get_crtc_state(state, other_crtc);
6385 if (IS_ERR(other_crtc_state))
6386 return PTR_ERR(other_crtc_state);
6387
6388 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006389 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006390 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006391 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006392 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006393 default:
6394 BUG();
6395 }
6396}
6397
Daniel Vettere29c22c2013-02-21 00:00:16 +01006398#define RETRY 1
6399static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006400 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006401{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006402 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006403 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 int lane, link_bw, fdi_dotclock, ret;
6405 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006406
Daniel Vettere29c22c2013-02-21 00:00:16 +01006407retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006408 /* FDI is a binary signal running at ~2.7GHz, encoding
6409 * each output octet as 10 bits. The actual frequency
6410 * is stored as a divider into a 100MHz clock, and the
6411 * mode pixel clock is stored in units of 1KHz.
6412 * Hence the bw of each lane in terms of the mode signal
6413 * is:
6414 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006415 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006416
Damien Lespiau241bfc32013-09-25 16:45:37 +01006417 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006418
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006419 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006420 pipe_config->pipe_bpp);
6421
6422 pipe_config->fdi_lanes = lane;
6423
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006424 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006425 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006427 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006429 pipe_config->pipe_bpp -= 2*3;
6430 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6431 pipe_config->pipe_bpp);
6432 needs_recompute = true;
6433 pipe_config->bw_constrained = true;
6434
6435 goto retry;
6436 }
6437
6438 if (needs_recompute)
6439 return RETRY;
6440
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006442}
6443
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006444static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6445 struct intel_crtc_state *pipe_config)
6446{
6447 if (pipe_config->pipe_bpp > 24)
6448 return false;
6449
6450 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006451 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006452 return true;
6453
6454 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006455 * We compare against max which means we must take
6456 * the increased cdclk requirement into account when
6457 * calculating the new cdclk.
6458 *
6459 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006460 */
6461 return ilk_pipe_pixel_rate(pipe_config) <=
6462 dev_priv->max_cdclk_freq * 95 / 100;
6463}
6464
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006465static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006466 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006467{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006468 struct drm_device *dev = crtc->base.dev;
6469 struct drm_i915_private *dev_priv = dev->dev_private;
6470
Jani Nikulad330a952014-01-21 11:24:25 +02006471 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006472 hsw_crtc_supports_ips(crtc) &&
6473 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006474}
6475
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006476static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6477{
6478 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6479
6480 /* GDG double wide on either pipe, otherwise pipe A only */
6481 return INTEL_INFO(dev_priv)->gen < 4 &&
6482 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6483}
6484
Daniel Vettera43f6e02013-06-07 23:10:32 +02006485static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006486 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006487{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006488 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006489 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006490 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006491
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006492 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006493 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006494 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006495
6496 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006497 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006498 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006499 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006500 if (intel_crtc_supports_double_wide(crtc) &&
6501 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006502 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006503 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006504 }
6505
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006506 if (adjusted_mode->crtc_clock > clock_limit) {
6507 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6508 adjusted_mode->crtc_clock, clock_limit,
6509 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006510 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006511 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006512 }
Chris Wilson89749352010-09-12 18:25:19 +01006513
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006514 /*
6515 * Pipe horizontal size must be even in:
6516 * - DVO ganged mode
6517 * - LVDS dual channel mode
6518 * - Double wide pipe
6519 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006520 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006521 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6522 pipe_config->pipe_src_w &= ~1;
6523
Damien Lespiau8693a822013-05-03 18:48:11 +01006524 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6525 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006526 */
6527 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006528 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006529 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006530
Damien Lespiauf5adf942013-06-24 18:29:34 +01006531 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006532 hsw_compute_ips_config(crtc, pipe_config);
6533
Daniel Vetter877d48d2013-04-19 11:24:43 +02006534 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006535 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006536
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006537 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006538}
6539
Ville Syrjälä1652d192015-03-31 14:12:01 +03006540static int skylake_get_display_clock_speed(struct drm_device *dev)
6541{
6542 struct drm_i915_private *dev_priv = to_i915(dev);
6543 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6544 uint32_t cdctl = I915_READ(CDCLK_CTL);
6545 uint32_t linkrate;
6546
Damien Lespiau414355a2015-06-04 18:21:31 +01006547 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006548 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006549
6550 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6551 return 540000;
6552
6553 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006554 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006555
Damien Lespiau71cd8422015-04-30 16:39:17 +01006556 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6557 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006558 /* vco 8640 */
6559 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6560 case CDCLK_FREQ_450_432:
6561 return 432000;
6562 case CDCLK_FREQ_337_308:
6563 return 308570;
6564 case CDCLK_FREQ_675_617:
6565 return 617140;
6566 default:
6567 WARN(1, "Unknown cd freq selection\n");
6568 }
6569 } else {
6570 /* vco 8100 */
6571 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6572 case CDCLK_FREQ_450_432:
6573 return 450000;
6574 case CDCLK_FREQ_337_308:
6575 return 337500;
6576 case CDCLK_FREQ_675_617:
6577 return 675000;
6578 default:
6579 WARN(1, "Unknown cd freq selection\n");
6580 }
6581 }
6582
6583 /* error case, do as if DPLL0 isn't enabled */
6584 return 24000;
6585}
6586
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006587static int broxton_get_display_clock_speed(struct drm_device *dev)
6588{
6589 struct drm_i915_private *dev_priv = to_i915(dev);
6590 uint32_t cdctl = I915_READ(CDCLK_CTL);
6591 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6592 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6593 int cdclk;
6594
6595 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6596 return 19200;
6597
6598 cdclk = 19200 * pll_ratio / 2;
6599
6600 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6601 case BXT_CDCLK_CD2X_DIV_SEL_1:
6602 return cdclk; /* 576MHz or 624MHz */
6603 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6604 return cdclk * 2 / 3; /* 384MHz */
6605 case BXT_CDCLK_CD2X_DIV_SEL_2:
6606 return cdclk / 2; /* 288MHz */
6607 case BXT_CDCLK_CD2X_DIV_SEL_4:
6608 return cdclk / 4; /* 144MHz */
6609 }
6610
6611 /* error case, do as if DE PLL isn't enabled */
6612 return 19200;
6613}
6614
Ville Syrjälä1652d192015-03-31 14:12:01 +03006615static int broadwell_get_display_clock_speed(struct drm_device *dev)
6616{
6617 struct drm_i915_private *dev_priv = dev->dev_private;
6618 uint32_t lcpll = I915_READ(LCPLL_CTL);
6619 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6620
6621 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6622 return 800000;
6623 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6624 return 450000;
6625 else if (freq == LCPLL_CLK_FREQ_450)
6626 return 450000;
6627 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6628 return 540000;
6629 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6630 return 337500;
6631 else
6632 return 675000;
6633}
6634
6635static int haswell_get_display_clock_speed(struct drm_device *dev)
6636{
6637 struct drm_i915_private *dev_priv = dev->dev_private;
6638 uint32_t lcpll = I915_READ(LCPLL_CTL);
6639 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6640
6641 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6642 return 800000;
6643 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6644 return 450000;
6645 else if (freq == LCPLL_CLK_FREQ_450)
6646 return 450000;
6647 else if (IS_HSW_ULT(dev))
6648 return 337500;
6649 else
6650 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006651}
6652
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006653static int valleyview_get_display_clock_speed(struct drm_device *dev)
6654{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006655 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6656 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006657}
6658
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006659static int ilk_get_display_clock_speed(struct drm_device *dev)
6660{
6661 return 450000;
6662}
6663
Jesse Barnese70236a2009-09-21 10:42:27 -07006664static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006665{
Jesse Barnese70236a2009-09-21 10:42:27 -07006666 return 400000;
6667}
Jesse Barnes79e53942008-11-07 14:24:08 -08006668
Jesse Barnese70236a2009-09-21 10:42:27 -07006669static int i915_get_display_clock_speed(struct drm_device *dev)
6670{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006671 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006672}
Jesse Barnes79e53942008-11-07 14:24:08 -08006673
Jesse Barnese70236a2009-09-21 10:42:27 -07006674static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6675{
6676 return 200000;
6677}
Jesse Barnes79e53942008-11-07 14:24:08 -08006678
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006679static int pnv_get_display_clock_speed(struct drm_device *dev)
6680{
6681 u16 gcfgc = 0;
6682
6683 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6684
6685 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6686 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006687 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006688 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006689 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006690 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006691 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006692 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6693 return 200000;
6694 default:
6695 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6696 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006697 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006698 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006699 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006700 }
6701}
6702
Jesse Barnese70236a2009-09-21 10:42:27 -07006703static int i915gm_get_display_clock_speed(struct drm_device *dev)
6704{
6705 u16 gcfgc = 0;
6706
6707 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6708
6709 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006710 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006711 else {
6712 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6713 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006714 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006715 default:
6716 case GC_DISPLAY_CLOCK_190_200_MHZ:
6717 return 190000;
6718 }
6719 }
6720}
Jesse Barnes79e53942008-11-07 14:24:08 -08006721
Jesse Barnese70236a2009-09-21 10:42:27 -07006722static int i865_get_display_clock_speed(struct drm_device *dev)
6723{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006724 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006725}
6726
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006727static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006728{
6729 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006730
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006731 /*
6732 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6733 * encoding is different :(
6734 * FIXME is this the right way to detect 852GM/852GMV?
6735 */
6736 if (dev->pdev->revision == 0x1)
6737 return 133333;
6738
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006739 pci_bus_read_config_word(dev->pdev->bus,
6740 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6741
Jesse Barnese70236a2009-09-21 10:42:27 -07006742 /* Assume that the hardware is in the high speed state. This
6743 * should be the default.
6744 */
6745 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6746 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006747 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006748 case GC_CLOCK_100_200:
6749 return 200000;
6750 case GC_CLOCK_166_250:
6751 return 250000;
6752 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006753 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006754 case GC_CLOCK_133_266:
6755 case GC_CLOCK_133_266_2:
6756 case GC_CLOCK_166_266:
6757 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006758 }
6759
6760 /* Shouldn't happen */
6761 return 0;
6762}
6763
6764static int i830_get_display_clock_speed(struct drm_device *dev)
6765{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006766 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006767}
6768
Ville Syrjälä34edce22015-05-22 11:22:33 +03006769static unsigned int intel_hpll_vco(struct drm_device *dev)
6770{
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772 static const unsigned int blb_vco[8] = {
6773 [0] = 3200000,
6774 [1] = 4000000,
6775 [2] = 5333333,
6776 [3] = 4800000,
6777 [4] = 6400000,
6778 };
6779 static const unsigned int pnv_vco[8] = {
6780 [0] = 3200000,
6781 [1] = 4000000,
6782 [2] = 5333333,
6783 [3] = 4800000,
6784 [4] = 2666667,
6785 };
6786 static const unsigned int cl_vco[8] = {
6787 [0] = 3200000,
6788 [1] = 4000000,
6789 [2] = 5333333,
6790 [3] = 6400000,
6791 [4] = 3333333,
6792 [5] = 3566667,
6793 [6] = 4266667,
6794 };
6795 static const unsigned int elk_vco[8] = {
6796 [0] = 3200000,
6797 [1] = 4000000,
6798 [2] = 5333333,
6799 [3] = 4800000,
6800 };
6801 static const unsigned int ctg_vco[8] = {
6802 [0] = 3200000,
6803 [1] = 4000000,
6804 [2] = 5333333,
6805 [3] = 6400000,
6806 [4] = 2666667,
6807 [5] = 4266667,
6808 };
6809 const unsigned int *vco_table;
6810 unsigned int vco;
6811 uint8_t tmp = 0;
6812
6813 /* FIXME other chipsets? */
6814 if (IS_GM45(dev))
6815 vco_table = ctg_vco;
6816 else if (IS_G4X(dev))
6817 vco_table = elk_vco;
6818 else if (IS_CRESTLINE(dev))
6819 vco_table = cl_vco;
6820 else if (IS_PINEVIEW(dev))
6821 vco_table = pnv_vco;
6822 else if (IS_G33(dev))
6823 vco_table = blb_vco;
6824 else
6825 return 0;
6826
6827 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6828
6829 vco = vco_table[tmp & 0x7];
6830 if (vco == 0)
6831 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6832 else
6833 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6834
6835 return vco;
6836}
6837
6838static int gm45_get_display_clock_speed(struct drm_device *dev)
6839{
6840 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6841 uint16_t tmp = 0;
6842
6843 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6844
6845 cdclk_sel = (tmp >> 12) & 0x1;
6846
6847 switch (vco) {
6848 case 2666667:
6849 case 4000000:
6850 case 5333333:
6851 return cdclk_sel ? 333333 : 222222;
6852 case 3200000:
6853 return cdclk_sel ? 320000 : 228571;
6854 default:
6855 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6856 return 222222;
6857 }
6858}
6859
6860static int i965gm_get_display_clock_speed(struct drm_device *dev)
6861{
6862 static const uint8_t div_3200[] = { 16, 10, 8 };
6863 static const uint8_t div_4000[] = { 20, 12, 10 };
6864 static const uint8_t div_5333[] = { 24, 16, 14 };
6865 const uint8_t *div_table;
6866 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6867 uint16_t tmp = 0;
6868
6869 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6870
6871 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6872
6873 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6874 goto fail;
6875
6876 switch (vco) {
6877 case 3200000:
6878 div_table = div_3200;
6879 break;
6880 case 4000000:
6881 div_table = div_4000;
6882 break;
6883 case 5333333:
6884 div_table = div_5333;
6885 break;
6886 default:
6887 goto fail;
6888 }
6889
6890 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6891
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006892fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006893 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6894 return 200000;
6895}
6896
6897static int g33_get_display_clock_speed(struct drm_device *dev)
6898{
6899 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6900 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6901 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6902 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6903 const uint8_t *div_table;
6904 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6905 uint16_t tmp = 0;
6906
6907 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6908
6909 cdclk_sel = (tmp >> 4) & 0x7;
6910
6911 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6912 goto fail;
6913
6914 switch (vco) {
6915 case 3200000:
6916 div_table = div_3200;
6917 break;
6918 case 4000000:
6919 div_table = div_4000;
6920 break;
6921 case 4800000:
6922 div_table = div_4800;
6923 break;
6924 case 5333333:
6925 div_table = div_5333;
6926 break;
6927 default:
6928 goto fail;
6929 }
6930
6931 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6932
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006933fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006934 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6935 return 190476;
6936}
6937
Zhenyu Wang2c072452009-06-05 15:38:42 +08006938static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006939intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006940{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006941 while (*num > DATA_LINK_M_N_MASK ||
6942 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006943 *num >>= 1;
6944 *den >>= 1;
6945 }
6946}
6947
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006948static void compute_m_n(unsigned int m, unsigned int n,
6949 uint32_t *ret_m, uint32_t *ret_n)
6950{
6951 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6952 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6953 intel_reduce_m_n_ratio(ret_m, ret_n);
6954}
6955
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006956void
6957intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6958 int pixel_clock, int link_clock,
6959 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006960{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006961 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006962
6963 compute_m_n(bits_per_pixel * pixel_clock,
6964 link_clock * nlanes * 8,
6965 &m_n->gmch_m, &m_n->gmch_n);
6966
6967 compute_m_n(pixel_clock, link_clock,
6968 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006969}
6970
Chris Wilsona7615032011-01-12 17:04:08 +00006971static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6972{
Jani Nikulad330a952014-01-21 11:24:25 +02006973 if (i915.panel_use_ssc >= 0)
6974 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006975 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006976 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006977}
6978
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006979static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006980{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006981 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006982}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006983
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006984static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6985{
6986 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006987}
6988
Daniel Vetterf47709a2013-03-28 10:42:02 +01006989static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006990 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006991 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006992{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006993 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006994 u32 fp, fp2 = 0;
6995
6996 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006997 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006998 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006999 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007000 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007001 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007002 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007003 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007004 }
7005
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007006 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007007
Daniel Vetterf47709a2013-03-28 10:42:02 +01007008 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007009 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007010 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007011 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007012 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007013 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007014 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007015 }
7016}
7017
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007018static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7019 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007020{
7021 u32 reg_val;
7022
7023 /*
7024 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7025 * and set it to a reasonable value instead.
7026 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007027 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007028 reg_val &= 0xffffff00;
7029 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007030 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007031
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007032 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007033 reg_val &= 0x8cffffff;
7034 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007035 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007036
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007037 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007038 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007039 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007040
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007041 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007042 reg_val &= 0x00ffffff;
7043 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007044 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007045}
7046
Daniel Vetterb5518422013-05-03 11:49:48 +02007047static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7048 struct intel_link_m_n *m_n)
7049{
7050 struct drm_device *dev = crtc->base.dev;
7051 struct drm_i915_private *dev_priv = dev->dev_private;
7052 int pipe = crtc->pipe;
7053
Daniel Vettere3b95f12013-05-03 11:49:49 +02007054 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7055 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7056 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7057 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007058}
7059
7060static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007061 struct intel_link_m_n *m_n,
7062 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007063{
7064 struct drm_device *dev = crtc->base.dev;
7065 struct drm_i915_private *dev_priv = dev->dev_private;
7066 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007067 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007068
7069 if (INTEL_INFO(dev)->gen >= 5) {
7070 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7071 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7072 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7073 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007074 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7075 * for gen < 8) and if DRRS is supported (to make sure the
7076 * registers are not unnecessarily accessed).
7077 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307078 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007079 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007080 I915_WRITE(PIPE_DATA_M2(transcoder),
7081 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7082 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7083 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7084 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7085 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007086 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007087 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7088 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7089 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7090 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007091 }
7092}
7093
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307094void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007095{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307096 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7097
7098 if (m_n == M1_N1) {
7099 dp_m_n = &crtc->config->dp_m_n;
7100 dp_m2_n2 = &crtc->config->dp_m2_n2;
7101 } else if (m_n == M2_N2) {
7102
7103 /*
7104 * M2_N2 registers are not supported. Hence m2_n2 divider value
7105 * needs to be programmed into M1_N1.
7106 */
7107 dp_m_n = &crtc->config->dp_m2_n2;
7108 } else {
7109 DRM_ERROR("Unsupported divider value\n");
7110 return;
7111 }
7112
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007113 if (crtc->config->has_pch_encoder)
7114 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007115 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307116 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007117}
7118
Daniel Vetter251ac862015-06-18 10:30:24 +02007119static void vlv_compute_dpll(struct intel_crtc *crtc,
7120 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007121{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007122 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007123 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007124 if (crtc->pipe != PIPE_A)
7125 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007126
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007127 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007128 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007129 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7130 DPLL_EXT_BUFFER_ENABLE_VLV;
7131
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007132 pipe_config->dpll_hw_state.dpll_md =
7133 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7134}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007135
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007136static void chv_compute_dpll(struct intel_crtc *crtc,
7137 struct intel_crtc_state *pipe_config)
7138{
7139 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007140 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007141 if (crtc->pipe != PIPE_A)
7142 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7143
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007144 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007145 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007146 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7147
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007148 pipe_config->dpll_hw_state.dpll_md =
7149 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007150}
7151
Ville Syrjäläd288f652014-10-28 13:20:22 +02007152static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007153 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007154{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007155 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007156 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007157 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007158 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007159 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007160 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007161
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007162 /* Enable Refclk */
7163 I915_WRITE(DPLL(pipe),
7164 pipe_config->dpll_hw_state.dpll &
7165 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7166
7167 /* No need to actually set up the DPLL with DSI */
7168 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7169 return;
7170
Ville Syrjäläa5805162015-05-26 20:42:30 +03007171 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007172
Ville Syrjäläd288f652014-10-28 13:20:22 +02007173 bestn = pipe_config->dpll.n;
7174 bestm1 = pipe_config->dpll.m1;
7175 bestm2 = pipe_config->dpll.m2;
7176 bestp1 = pipe_config->dpll.p1;
7177 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007178
Jesse Barnes89b667f2013-04-18 14:51:36 -07007179 /* See eDP HDMI DPIO driver vbios notes doc */
7180
7181 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007182 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007183 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007184
7185 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007187
7188 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007189 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007190 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007192
7193 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007194 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007195
7196 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007197 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7198 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7199 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007200 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007201
7202 /*
7203 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7204 * but we don't support that).
7205 * Note: don't use the DAC post divider as it seems unstable.
7206 */
7207 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007209
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007210 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007211 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007212
Jesse Barnes89b667f2013-04-18 14:51:36 -07007213 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007214 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007215 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7216 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007217 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007218 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007220 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007221 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007222
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007223 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007224 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007226 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007227 0x0df40000);
7228 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007229 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007230 0x0df70000);
7231 } else { /* HDMI or VGA */
7232 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007233 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007234 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007235 0x0df70000);
7236 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007237 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238 0x0df40000);
7239 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007241 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7244 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007246 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007248 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007249 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007250}
7251
Ville Syrjäläd288f652014-10-28 13:20:22 +02007252static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007253 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007254{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007255 struct drm_device *dev = crtc->base.dev;
7256 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007257 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007258 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307259 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007260 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307261 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307262 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007263
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007264 /* Enable Refclk and SSC */
7265 I915_WRITE(DPLL(pipe),
7266 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7267
7268 /* No need to actually set up the DPLL with DSI */
7269 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7270 return;
7271
Ville Syrjäläd288f652014-10-28 13:20:22 +02007272 bestn = pipe_config->dpll.n;
7273 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7274 bestm1 = pipe_config->dpll.m1;
7275 bestm2 = pipe_config->dpll.m2 >> 22;
7276 bestp1 = pipe_config->dpll.p1;
7277 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307278 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307279 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307280 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007281
Ville Syrjäläa5805162015-05-26 20:42:30 +03007282 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007283
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007284 /* p1 and p2 divider */
7285 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7286 5 << DPIO_CHV_S1_DIV_SHIFT |
7287 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7288 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7289 1 << DPIO_CHV_K_DIV_SHIFT);
7290
7291 /* Feedback post-divider - m2 */
7292 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7293
7294 /* Feedback refclk divider - n and m1 */
7295 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7296 DPIO_CHV_M1_DIV_BY_2 |
7297 1 << DPIO_CHV_N_DIV_SHIFT);
7298
7299 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007300 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007301
7302 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307303 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7304 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7305 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7306 if (bestm2_frac)
7307 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7308 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007309
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307310 /* Program digital lock detect threshold */
7311 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7312 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7313 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7314 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7315 if (!bestm2_frac)
7316 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7317 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7318
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007319 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307320 if (vco == 5400000) {
7321 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7322 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7323 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7324 tribuf_calcntr = 0x9;
7325 } else if (vco <= 6200000) {
7326 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7327 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7328 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7329 tribuf_calcntr = 0x9;
7330 } else if (vco <= 6480000) {
7331 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7332 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7333 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7334 tribuf_calcntr = 0x8;
7335 } else {
7336 /* Not supported. Apply the same limits as in the max case */
7337 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7338 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7339 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7340 tribuf_calcntr = 0;
7341 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007342 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7343
Ville Syrjälä968040b2015-03-11 22:52:08 +02007344 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307345 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7346 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7347 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7348
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007349 /* AFC Recal */
7350 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7351 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7352 DPIO_AFC_RECAL);
7353
Ville Syrjäläa5805162015-05-26 20:42:30 +03007354 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007355}
7356
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357/**
7358 * vlv_force_pll_on - forcibly enable just the PLL
7359 * @dev_priv: i915 private structure
7360 * @pipe: pipe PLL to enable
7361 * @dpll: PLL configuration
7362 *
7363 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7364 * in cases where we need the PLL enabled even when @pipe is not going to
7365 * be enabled.
7366 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007367int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7368 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007369{
7370 struct intel_crtc *crtc =
7371 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007372 struct intel_crtc_state *pipe_config;
7373
7374 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7375 if (!pipe_config)
7376 return -ENOMEM;
7377
7378 pipe_config->base.crtc = &crtc->base;
7379 pipe_config->pixel_multiplier = 1;
7380 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007381
7382 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007383 chv_compute_dpll(crtc, pipe_config);
7384 chv_prepare_pll(crtc, pipe_config);
7385 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007386 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007387 vlv_compute_dpll(crtc, pipe_config);
7388 vlv_prepare_pll(crtc, pipe_config);
7389 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007390 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007391
7392 kfree(pipe_config);
7393
7394 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007395}
7396
7397/**
7398 * vlv_force_pll_off - forcibly disable just the PLL
7399 * @dev_priv: i915 private structure
7400 * @pipe: pipe PLL to disable
7401 *
7402 * Disable the PLL for @pipe. To be used in cases where we need
7403 * the PLL enabled even when @pipe is not going to be enabled.
7404 */
7405void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7406{
7407 if (IS_CHERRYVIEW(dev))
7408 chv_disable_pll(to_i915(dev), pipe);
7409 else
7410 vlv_disable_pll(to_i915(dev), pipe);
7411}
7412
Daniel Vetter251ac862015-06-18 10:30:24 +02007413static void i9xx_compute_dpll(struct intel_crtc *crtc,
7414 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007415 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007416{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007417 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007418 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007419 u32 dpll;
7420 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007421 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007422
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007423 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307424
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007425 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7426 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007427
7428 dpll = DPLL_VGA_MODE_DIS;
7429
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007430 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007431 dpll |= DPLLB_MODE_LVDS;
7432 else
7433 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007434
Daniel Vetteref1b4602013-06-01 17:17:04 +02007435 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007436 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007437 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007438 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007439
7440 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007441 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007442
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007443 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007444 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007445
7446 /* compute bitmask from p1 value */
7447 if (IS_PINEVIEW(dev))
7448 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7449 else {
7450 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7451 if (IS_G4X(dev) && reduced_clock)
7452 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7453 }
7454 switch (clock->p2) {
7455 case 5:
7456 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7457 break;
7458 case 7:
7459 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7460 break;
7461 case 10:
7462 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7463 break;
7464 case 14:
7465 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7466 break;
7467 }
7468 if (INTEL_INFO(dev)->gen >= 4)
7469 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7470
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007471 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007472 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007473 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007474 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007475 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7476 else
7477 dpll |= PLL_REF_INPUT_DREFCLK;
7478
7479 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007480 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007481
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007482 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007483 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007484 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007485 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007486 }
7487}
7488
Daniel Vetter251ac862015-06-18 10:30:24 +02007489static void i8xx_compute_dpll(struct intel_crtc *crtc,
7490 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007491 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007492{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007493 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007494 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007495 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007496 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007497
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007498 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307499
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007500 dpll = DPLL_VGA_MODE_DIS;
7501
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007502 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007503 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7504 } else {
7505 if (clock->p1 == 2)
7506 dpll |= PLL_P1_DIVIDE_BY_TWO;
7507 else
7508 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7509 if (clock->p2 == 4)
7510 dpll |= PLL_P2_DIVIDE_BY_4;
7511 }
7512
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007513 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007514 dpll |= DPLL_DVO_2X_MODE;
7515
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007516 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007517 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007518 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7519 else
7520 dpll |= PLL_REF_INPUT_DREFCLK;
7521
7522 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007523 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007524}
7525
Daniel Vetter8a654f32013-06-01 17:16:22 +02007526static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007527{
7528 struct drm_device *dev = intel_crtc->base.dev;
7529 struct drm_i915_private *dev_priv = dev->dev_private;
7530 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007531 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007532 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007533 uint32_t crtc_vtotal, crtc_vblank_end;
7534 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007535
7536 /* We need to be careful not to changed the adjusted mode, for otherwise
7537 * the hw state checker will get angry at the mismatch. */
7538 crtc_vtotal = adjusted_mode->crtc_vtotal;
7539 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007540
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007541 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007542 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007543 crtc_vtotal -= 1;
7544 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007545
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007546 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007547 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7548 else
7549 vsyncshift = adjusted_mode->crtc_hsync_start -
7550 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007551 if (vsyncshift < 0)
7552 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007553 }
7554
7555 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007556 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007557
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007558 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007559 (adjusted_mode->crtc_hdisplay - 1) |
7560 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007561 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007562 (adjusted_mode->crtc_hblank_start - 1) |
7563 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007564 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007565 (adjusted_mode->crtc_hsync_start - 1) |
7566 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7567
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007568 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007569 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007570 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007571 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007572 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007573 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007574 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007575 (adjusted_mode->crtc_vsync_start - 1) |
7576 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7577
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007578 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7579 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7580 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7581 * bits. */
7582 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7583 (pipe == PIPE_B || pipe == PIPE_C))
7584 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7585
Jani Nikulabc58be62016-03-18 17:05:39 +02007586}
7587
7588static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7589{
7590 struct drm_device *dev = intel_crtc->base.dev;
7591 struct drm_i915_private *dev_priv = dev->dev_private;
7592 enum pipe pipe = intel_crtc->pipe;
7593
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007594 /* pipesrc controls the size that is scaled from, which should
7595 * always be the user's requested size.
7596 */
7597 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007598 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7599 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007600}
7601
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007602static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007603 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007604{
7605 struct drm_device *dev = crtc->base.dev;
7606 struct drm_i915_private *dev_priv = dev->dev_private;
7607 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7608 uint32_t tmp;
7609
7610 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007611 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7612 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007613 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007614 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7615 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007616 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007617 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7618 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007619
7620 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007621 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7622 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007623 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007624 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7625 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007626 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007627 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7628 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007629
7630 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007631 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7632 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7633 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007634 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007635}
7636
7637static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7638 struct intel_crtc_state *pipe_config)
7639{
7640 struct drm_device *dev = crtc->base.dev;
7641 struct drm_i915_private *dev_priv = dev->dev_private;
7642 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007643
7644 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007645 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7646 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7647
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007648 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7649 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007650}
7651
Daniel Vetterf6a83282014-02-11 15:28:57 -08007652void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007653 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007654{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007655 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7656 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7657 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7658 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007659
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007660 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7661 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7662 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7663 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007664
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007665 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007666 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007667
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007668 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7669 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007670
7671 mode->hsync = drm_mode_hsync(mode);
7672 mode->vrefresh = drm_mode_vrefresh(mode);
7673 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007674}
7675
Daniel Vetter84b046f2013-02-19 18:48:54 +01007676static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7677{
7678 struct drm_device *dev = intel_crtc->base.dev;
7679 struct drm_i915_private *dev_priv = dev->dev_private;
7680 uint32_t pipeconf;
7681
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007682 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007683
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007684 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7685 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7686 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007688 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007689 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007690
Daniel Vetterff9ce462013-04-24 14:57:17 +02007691 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007692 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007693 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007694 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007695 pipeconf |= PIPECONF_DITHER_EN |
7696 PIPECONF_DITHER_TYPE_SP;
7697
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007698 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007699 case 18:
7700 pipeconf |= PIPECONF_6BPC;
7701 break;
7702 case 24:
7703 pipeconf |= PIPECONF_8BPC;
7704 break;
7705 case 30:
7706 pipeconf |= PIPECONF_10BPC;
7707 break;
7708 default:
7709 /* Case prevented by intel_choose_pipe_bpp_dither. */
7710 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007711 }
7712 }
7713
7714 if (HAS_PIPE_CXSR(dev)) {
7715 if (intel_crtc->lowfreq_avail) {
7716 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7717 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7718 } else {
7719 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007720 }
7721 }
7722
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007723 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007724 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007725 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007726 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7727 else
7728 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7729 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007730 pipeconf |= PIPECONF_PROGRESSIVE;
7731
Wayne Boyer666a4532015-12-09 12:29:35 -08007732 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7733 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007734 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007735
Daniel Vetter84b046f2013-02-19 18:48:54 +01007736 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7737 POSTING_READ(PIPECONF(intel_crtc->pipe));
7738}
7739
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007740static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7741 struct intel_crtc_state *crtc_state)
7742{
7743 struct drm_device *dev = crtc->base.dev;
7744 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007745 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007746 int refclk = 48000;
7747
7748 memset(&crtc_state->dpll_hw_state, 0,
7749 sizeof(crtc_state->dpll_hw_state));
7750
7751 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7752 if (intel_panel_use_ssc(dev_priv)) {
7753 refclk = dev_priv->vbt.lvds_ssc_freq;
7754 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7755 }
7756
7757 limit = &intel_limits_i8xx_lvds;
7758 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7759 limit = &intel_limits_i8xx_dvo;
7760 } else {
7761 limit = &intel_limits_i8xx_dac;
7762 }
7763
7764 if (!crtc_state->clock_set &&
7765 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7766 refclk, NULL, &crtc_state->dpll)) {
7767 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7768 return -EINVAL;
7769 }
7770
7771 i8xx_compute_dpll(crtc, crtc_state, NULL);
7772
7773 return 0;
7774}
7775
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007776static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7777 struct intel_crtc_state *crtc_state)
7778{
7779 struct drm_device *dev = crtc->base.dev;
7780 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007781 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007782 int refclk = 96000;
7783
7784 memset(&crtc_state->dpll_hw_state, 0,
7785 sizeof(crtc_state->dpll_hw_state));
7786
7787 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7788 if (intel_panel_use_ssc(dev_priv)) {
7789 refclk = dev_priv->vbt.lvds_ssc_freq;
7790 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7791 }
7792
7793 if (intel_is_dual_link_lvds(dev))
7794 limit = &intel_limits_g4x_dual_channel_lvds;
7795 else
7796 limit = &intel_limits_g4x_single_channel_lvds;
7797 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7798 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7799 limit = &intel_limits_g4x_hdmi;
7800 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7801 limit = &intel_limits_g4x_sdvo;
7802 } else {
7803 /* The option is for other outputs */
7804 limit = &intel_limits_i9xx_sdvo;
7805 }
7806
7807 if (!crtc_state->clock_set &&
7808 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7809 refclk, NULL, &crtc_state->dpll)) {
7810 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7811 return -EINVAL;
7812 }
7813
7814 i9xx_compute_dpll(crtc, crtc_state, NULL);
7815
7816 return 0;
7817}
7818
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007819static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7820 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007821{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007822 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007824 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007825 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007826
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007827 memset(&crtc_state->dpll_hw_state, 0,
7828 sizeof(crtc_state->dpll_hw_state));
7829
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007830 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7831 if (intel_panel_use_ssc(dev_priv)) {
7832 refclk = dev_priv->vbt.lvds_ssc_freq;
7833 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7834 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007835
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007836 limit = &intel_limits_pineview_lvds;
7837 } else {
7838 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007839 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007840
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007841 if (!crtc_state->clock_set &&
7842 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7843 refclk, NULL, &crtc_state->dpll)) {
7844 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7845 return -EINVAL;
7846 }
7847
7848 i9xx_compute_dpll(crtc, crtc_state, NULL);
7849
7850 return 0;
7851}
7852
7853static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7854 struct intel_crtc_state *crtc_state)
7855{
7856 struct drm_device *dev = crtc->base.dev;
7857 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007858 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007859 int refclk = 96000;
7860
7861 memset(&crtc_state->dpll_hw_state, 0,
7862 sizeof(crtc_state->dpll_hw_state));
7863
7864 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7865 if (intel_panel_use_ssc(dev_priv)) {
7866 refclk = dev_priv->vbt.lvds_ssc_freq;
7867 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007868 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007869
7870 limit = &intel_limits_i9xx_lvds;
7871 } else {
7872 limit = &intel_limits_i9xx_sdvo;
7873 }
7874
7875 if (!crtc_state->clock_set &&
7876 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7877 refclk, NULL, &crtc_state->dpll)) {
7878 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7879 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007880 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007881
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007882 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007883
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007884 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007885}
7886
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007887static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7888 struct intel_crtc_state *crtc_state)
7889{
7890 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007891 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007892
7893 memset(&crtc_state->dpll_hw_state, 0,
7894 sizeof(crtc_state->dpll_hw_state));
7895
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007896 if (!crtc_state->clock_set &&
7897 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7898 refclk, NULL, &crtc_state->dpll)) {
7899 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7900 return -EINVAL;
7901 }
7902
7903 chv_compute_dpll(crtc, crtc_state);
7904
7905 return 0;
7906}
7907
7908static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7909 struct intel_crtc_state *crtc_state)
7910{
7911 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007912 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007913
7914 memset(&crtc_state->dpll_hw_state, 0,
7915 sizeof(crtc_state->dpll_hw_state));
7916
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007917 if (!crtc_state->clock_set &&
7918 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7919 refclk, NULL, &crtc_state->dpll)) {
7920 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7921 return -EINVAL;
7922 }
7923
7924 vlv_compute_dpll(crtc, crtc_state);
7925
7926 return 0;
7927}
7928
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007929static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007930 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007931{
7932 struct drm_device *dev = crtc->base.dev;
7933 struct drm_i915_private *dev_priv = dev->dev_private;
7934 uint32_t tmp;
7935
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007936 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7937 return;
7938
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007939 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007940 if (!(tmp & PFIT_ENABLE))
7941 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007942
Daniel Vetter06922822013-07-11 13:35:40 +02007943 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007944 if (INTEL_INFO(dev)->gen < 4) {
7945 if (crtc->pipe != PIPE_B)
7946 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007947 } else {
7948 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7949 return;
7950 }
7951
Daniel Vetter06922822013-07-11 13:35:40 +02007952 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007953 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007954}
7955
Jesse Barnesacbec812013-09-20 11:29:32 -07007956static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007957 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007958{
7959 struct drm_device *dev = crtc->base.dev;
7960 struct drm_i915_private *dev_priv = dev->dev_private;
7961 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007962 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007963 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007964 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007965
Ville Syrjäläb5219732016-03-15 16:40:01 +02007966 /* In case of DSI, DPLL will not be used */
7967 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307968 return;
7969
Ville Syrjäläa5805162015-05-26 20:42:30 +03007970 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007972 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007973
7974 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7975 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7976 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7977 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7978 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7979
Imre Deakdccbea32015-06-22 23:35:51 +03007980 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007981}
7982
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007983static void
7984i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7985 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986{
7987 struct drm_device *dev = crtc->base.dev;
7988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 u32 val, base, offset;
7990 int pipe = crtc->pipe, plane = crtc->plane;
7991 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007992 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007993 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007994 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007995
Damien Lespiau42a7b082015-02-05 19:35:13 +00007996 val = I915_READ(DSPCNTR(plane));
7997 if (!(val & DISPLAY_PLANE_ENABLE))
7998 return;
7999
Damien Lespiaud9806c92015-01-21 14:07:19 +00008000 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008001 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002 DRM_DEBUG_KMS("failed to alloc fb\n");
8003 return;
8004 }
8005
Damien Lespiau1b842c82015-01-21 13:50:54 +00008006 fb = &intel_fb->base;
8007
Daniel Vetter18c52472015-02-10 17:16:09 +00008008 if (INTEL_INFO(dev)->gen >= 4) {
8009 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008010 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008011 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8012 }
8013 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008014
8015 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008016 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008017 fb->pixel_format = fourcc;
8018 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008019
8020 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008021 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022 offset = I915_READ(DSPTILEOFF(plane));
8023 else
8024 offset = I915_READ(DSPLINOFF(plane));
8025 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8026 } else {
8027 base = I915_READ(DSPADDR(plane));
8028 }
8029 plane_config->base = base;
8030
8031 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008032 fb->width = ((val >> 16) & 0xfff) + 1;
8033 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008034
8035 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008036 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008038 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008039 fb->pixel_format,
8040 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008041
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008042 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008043
Damien Lespiau2844a922015-01-20 12:51:48 +00008044 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8045 pipe_name(pipe), plane, fb->width, fb->height,
8046 fb->bits_per_pixel, base, fb->pitches[0],
8047 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008048
Damien Lespiau2d140302015-02-05 17:22:18 +00008049 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008050}
8051
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008052static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008053 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008054{
8055 struct drm_device *dev = crtc->base.dev;
8056 struct drm_i915_private *dev_priv = dev->dev_private;
8057 int pipe = pipe_config->cpu_transcoder;
8058 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008059 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008060 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008061 int refclk = 100000;
8062
Ville Syrjäläb5219732016-03-15 16:40:01 +02008063 /* In case of DSI, DPLL will not be used */
8064 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8065 return;
8066
Ville Syrjäläa5805162015-05-26 20:42:30 +03008067 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008068 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8069 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8070 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8071 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008072 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008073 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008074
8075 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008076 clock.m2 = (pll_dw0 & 0xff) << 22;
8077 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8078 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008079 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8080 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8081 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8082
Imre Deakdccbea32015-06-22 23:35:51 +03008083 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008084}
8085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008086static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008087 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008088{
8089 struct drm_device *dev = crtc->base.dev;
8090 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008091 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008092 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008093 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008094
Imre Deak17290502016-02-12 18:55:11 +02008095 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8096 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008097 return false;
8098
Daniel Vettere143a212013-07-04 12:01:15 +02008099 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008100 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008101
Imre Deak17290502016-02-12 18:55:11 +02008102 ret = false;
8103
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008104 tmp = I915_READ(PIPECONF(crtc->pipe));
8105 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008106 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008107
Wayne Boyer666a4532015-12-09 12:29:35 -08008108 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008109 switch (tmp & PIPECONF_BPC_MASK) {
8110 case PIPECONF_6BPC:
8111 pipe_config->pipe_bpp = 18;
8112 break;
8113 case PIPECONF_8BPC:
8114 pipe_config->pipe_bpp = 24;
8115 break;
8116 case PIPECONF_10BPC:
8117 pipe_config->pipe_bpp = 30;
8118 break;
8119 default:
8120 break;
8121 }
8122 }
8123
Wayne Boyer666a4532015-12-09 12:29:35 -08008124 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8125 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008126 pipe_config->limited_color_range = true;
8127
Ville Syrjälä282740f2013-09-04 18:30:03 +03008128 if (INTEL_INFO(dev)->gen < 4)
8129 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8130
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008131 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008132 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008133
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008134 i9xx_get_pfit_config(crtc, pipe_config);
8135
Daniel Vetter6c49f242013-06-06 12:45:25 +02008136 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008137 /* No way to read it out on pipes B and C */
8138 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8139 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8140 else
8141 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008142 pipe_config->pixel_multiplier =
8143 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8144 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008145 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008146 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8147 tmp = I915_READ(DPLL(crtc->pipe));
8148 pipe_config->pixel_multiplier =
8149 ((tmp & SDVO_MULTIPLIER_MASK)
8150 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8151 } else {
8152 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8153 * port and will be fixed up in the encoder->get_config
8154 * function. */
8155 pipe_config->pixel_multiplier = 1;
8156 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008157 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008158 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008159 /*
8160 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8161 * on 830. Filter it out here so that we don't
8162 * report errors due to that.
8163 */
8164 if (IS_I830(dev))
8165 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8166
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008167 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8168 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008169 } else {
8170 /* Mask out read-only status bits. */
8171 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8172 DPLL_PORTC_READY_MASK |
8173 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008174 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008175
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008176 if (IS_CHERRYVIEW(dev))
8177 chv_crtc_clock_get(crtc, pipe_config);
8178 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008179 vlv_crtc_clock_get(crtc, pipe_config);
8180 else
8181 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008182
Ville Syrjälä0f646142015-08-26 19:39:18 +03008183 /*
8184 * Normally the dotclock is filled in by the encoder .get_config()
8185 * but in case the pipe is enabled w/o any ports we need a sane
8186 * default.
8187 */
8188 pipe_config->base.adjusted_mode.crtc_clock =
8189 pipe_config->port_clock / pipe_config->pixel_multiplier;
8190
Imre Deak17290502016-02-12 18:55:11 +02008191 ret = true;
8192
8193out:
8194 intel_display_power_put(dev_priv, power_domain);
8195
8196 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008197}
8198
Paulo Zanonidde86e22012-12-01 12:04:25 -02008199static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008200{
8201 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008202 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008203 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008204 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008205 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008206 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008207 bool has_ck505 = false;
8208 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008209
8210 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008211 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008212 switch (encoder->type) {
8213 case INTEL_OUTPUT_LVDS:
8214 has_panel = true;
8215 has_lvds = true;
8216 break;
8217 case INTEL_OUTPUT_EDP:
8218 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008219 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008220 has_cpu_edp = true;
8221 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008222 default:
8223 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008224 }
8225 }
8226
Keith Packard99eb6a02011-09-26 14:29:12 -07008227 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008228 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008229 can_ssc = has_ck505;
8230 } else {
8231 has_ck505 = false;
8232 can_ssc = true;
8233 }
8234
Imre Deak2de69052013-05-08 13:14:04 +03008235 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8236 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008237
8238 /* Ironlake: try to setup display ref clock before DPLL
8239 * enabling. This is only under driver's control after
8240 * PCH B stepping, previous chipset stepping should be
8241 * ignoring this setting.
8242 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008244
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 /* As we must carefully and slowly disable/enable each source in turn,
8246 * compute the final state we want first and check if we need to
8247 * make any changes at all.
8248 */
8249 final = val;
8250 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008251 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008253 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8255
8256 final &= ~DREF_SSC_SOURCE_MASK;
8257 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8258 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008259
Keith Packard199e5d72011-09-22 12:01:57 -07008260 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 final |= DREF_SSC_SOURCE_ENABLE;
8262
8263 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8264 final |= DREF_SSC1_ENABLE;
8265
8266 if (has_cpu_edp) {
8267 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8268 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8269 else
8270 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8271 } else
8272 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8273 } else {
8274 final |= DREF_SSC_SOURCE_DISABLE;
8275 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8276 }
8277
8278 if (final == val)
8279 return;
8280
8281 /* Always enable nonspread source */
8282 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8283
8284 if (has_ck505)
8285 val |= DREF_NONSPREAD_CK505_ENABLE;
8286 else
8287 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8288
8289 if (has_panel) {
8290 val &= ~DREF_SSC_SOURCE_MASK;
8291 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008292
Keith Packard199e5d72011-09-22 12:01:57 -07008293 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008294 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008295 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008296 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008297 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008298 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008299
8300 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008302 POSTING_READ(PCH_DREF_CONTROL);
8303 udelay(200);
8304
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008305 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008306
8307 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008308 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008309 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008310 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008312 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008314 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008316
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008318 POSTING_READ(PCH_DREF_CONTROL);
8319 udelay(200);
8320 } else {
8321 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8322
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008324
8325 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008326 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008327
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008328 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008329 POSTING_READ(PCH_DREF_CONTROL);
8330 udelay(200);
8331
8332 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008333 val &= ~DREF_SSC_SOURCE_MASK;
8334 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008335
8336 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008337 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008338
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008339 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008340 POSTING_READ(PCH_DREF_CONTROL);
8341 udelay(200);
8342 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008343
8344 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008345}
8346
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008347static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008348{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008349 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008350
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008351 tmp = I915_READ(SOUTH_CHICKEN2);
8352 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8353 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008354
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008355 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8356 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8357 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008359 tmp = I915_READ(SOUTH_CHICKEN2);
8360 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8361 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8364 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8365 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008366}
8367
8368/* WaMPhyProgramming:hsw */
8369static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8370{
8371 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008372
8373 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8374 tmp &= ~(0xFF << 24);
8375 tmp |= (0x12 << 24);
8376 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8377
Paulo Zanonidde86e22012-12-01 12:04:25 -02008378 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8379 tmp |= (1 << 11);
8380 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8381
8382 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8383 tmp |= (1 << 11);
8384 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8385
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8387 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8388 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8389
8390 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8391 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8392 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8393
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008394 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8395 tmp &= ~(7 << 13);
8396 tmp |= (5 << 13);
8397 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008398
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008399 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8400 tmp &= ~(7 << 13);
8401 tmp |= (5 << 13);
8402 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
8404 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8405 tmp &= ~0xFF;
8406 tmp |= 0x1C;
8407 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8408
8409 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8410 tmp &= ~0xFF;
8411 tmp |= 0x1C;
8412 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8413
8414 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8415 tmp &= ~(0xFF << 16);
8416 tmp |= (0x1C << 16);
8417 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8418
8419 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8420 tmp &= ~(0xFF << 16);
8421 tmp |= (0x1C << 16);
8422 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8423
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008424 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8425 tmp |= (1 << 27);
8426 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008427
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008428 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8429 tmp |= (1 << 27);
8430 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008431
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008432 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8433 tmp &= ~(0xF << 28);
8434 tmp |= (4 << 28);
8435 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008437 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8438 tmp &= ~(0xF << 28);
8439 tmp |= (4 << 28);
8440 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008441}
8442
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008443/* Implements 3 different sequences from BSpec chapter "Display iCLK
8444 * Programming" based on the parameters passed:
8445 * - Sequence to enable CLKOUT_DP
8446 * - Sequence to enable CLKOUT_DP without spread
8447 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8448 */
8449static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8450 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008451{
8452 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008453 uint32_t reg, tmp;
8454
8455 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8456 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008457 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008458 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008459
Ville Syrjäläa5805162015-05-26 20:42:30 +03008460 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008461
8462 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8463 tmp &= ~SBI_SSCCTL_DISABLE;
8464 tmp |= SBI_SSCCTL_PATHALT;
8465 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8466
8467 udelay(24);
8468
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008469 if (with_spread) {
8470 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8471 tmp &= ~SBI_SSCCTL_PATHALT;
8472 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008473
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008474 if (with_fdi) {
8475 lpt_reset_fdi_mphy(dev_priv);
8476 lpt_program_fdi_mphy(dev_priv);
8477 }
8478 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008479
Ville Syrjäläc2699522015-08-27 23:55:59 +03008480 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008481 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8482 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8483 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008484
Ville Syrjäläa5805162015-05-26 20:42:30 +03008485 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486}
8487
Paulo Zanoni47701c32013-07-23 11:19:25 -03008488/* Sequence to disable CLKOUT_DP */
8489static void lpt_disable_clkout_dp(struct drm_device *dev)
8490{
8491 struct drm_i915_private *dev_priv = dev->dev_private;
8492 uint32_t reg, tmp;
8493
Ville Syrjäläa5805162015-05-26 20:42:30 +03008494 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008495
Ville Syrjäläc2699522015-08-27 23:55:59 +03008496 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008497 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8498 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8499 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8500
8501 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8502 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8503 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8504 tmp |= SBI_SSCCTL_PATHALT;
8505 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8506 udelay(32);
8507 }
8508 tmp |= SBI_SSCCTL_DISABLE;
8509 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8510 }
8511
Ville Syrjäläa5805162015-05-26 20:42:30 +03008512 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008513}
8514
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008515#define BEND_IDX(steps) ((50 + (steps)) / 5)
8516
8517static const uint16_t sscdivintphase[] = {
8518 [BEND_IDX( 50)] = 0x3B23,
8519 [BEND_IDX( 45)] = 0x3B23,
8520 [BEND_IDX( 40)] = 0x3C23,
8521 [BEND_IDX( 35)] = 0x3C23,
8522 [BEND_IDX( 30)] = 0x3D23,
8523 [BEND_IDX( 25)] = 0x3D23,
8524 [BEND_IDX( 20)] = 0x3E23,
8525 [BEND_IDX( 15)] = 0x3E23,
8526 [BEND_IDX( 10)] = 0x3F23,
8527 [BEND_IDX( 5)] = 0x3F23,
8528 [BEND_IDX( 0)] = 0x0025,
8529 [BEND_IDX( -5)] = 0x0025,
8530 [BEND_IDX(-10)] = 0x0125,
8531 [BEND_IDX(-15)] = 0x0125,
8532 [BEND_IDX(-20)] = 0x0225,
8533 [BEND_IDX(-25)] = 0x0225,
8534 [BEND_IDX(-30)] = 0x0325,
8535 [BEND_IDX(-35)] = 0x0325,
8536 [BEND_IDX(-40)] = 0x0425,
8537 [BEND_IDX(-45)] = 0x0425,
8538 [BEND_IDX(-50)] = 0x0525,
8539};
8540
8541/*
8542 * Bend CLKOUT_DP
8543 * steps -50 to 50 inclusive, in steps of 5
8544 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8545 * change in clock period = -(steps / 10) * 5.787 ps
8546 */
8547static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8548{
8549 uint32_t tmp;
8550 int idx = BEND_IDX(steps);
8551
8552 if (WARN_ON(steps % 5 != 0))
8553 return;
8554
8555 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8556 return;
8557
8558 mutex_lock(&dev_priv->sb_lock);
8559
8560 if (steps % 10 != 0)
8561 tmp = 0xAAAAAAAB;
8562 else
8563 tmp = 0x00000000;
8564 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8565
8566 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8567 tmp &= 0xffff0000;
8568 tmp |= sscdivintphase[idx];
8569 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8570
8571 mutex_unlock(&dev_priv->sb_lock);
8572}
8573
8574#undef BEND_IDX
8575
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008576static void lpt_init_pch_refclk(struct drm_device *dev)
8577{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008578 struct intel_encoder *encoder;
8579 bool has_vga = false;
8580
Damien Lespiaub2784e12014-08-05 11:29:37 +01008581 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008582 switch (encoder->type) {
8583 case INTEL_OUTPUT_ANALOG:
8584 has_vga = true;
8585 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008586 default:
8587 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008588 }
8589 }
8590
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008591 if (has_vga) {
8592 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008593 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008594 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008595 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008596 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008597}
8598
Paulo Zanonidde86e22012-12-01 12:04:25 -02008599/*
8600 * Initialize reference clocks when the driver loads
8601 */
8602void intel_init_pch_refclk(struct drm_device *dev)
8603{
8604 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8605 ironlake_init_pch_refclk(dev);
8606 else if (HAS_PCH_LPT(dev))
8607 lpt_init_pch_refclk(dev);
8608}
8609
Daniel Vetter6ff93602013-04-19 11:24:36 +02008610static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008611{
8612 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8614 int pipe = intel_crtc->pipe;
8615 uint32_t val;
8616
Daniel Vetter78114072013-06-13 00:54:57 +02008617 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008619 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008620 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008621 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008622 break;
8623 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008624 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008625 break;
8626 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008627 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008628 break;
8629 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008630 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008631 break;
8632 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008633 /* Case prevented by intel_choose_pipe_bpp_dither. */
8634 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008635 }
8636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008638 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8639
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008640 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008641 val |= PIPECONF_INTERLACED_ILK;
8642 else
8643 val |= PIPECONF_PROGRESSIVE;
8644
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008645 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008646 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008647
Paulo Zanonic8203562012-09-12 10:06:29 -03008648 I915_WRITE(PIPECONF(pipe), val);
8649 POSTING_READ(PIPECONF(pipe));
8650}
8651
Daniel Vetter6ff93602013-04-19 11:24:36 +02008652static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008653{
Jani Nikula391bf042016-03-18 17:05:40 +02008654 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008656 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008657 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008658
Jani Nikula391bf042016-03-18 17:05:40 +02008659 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008660 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8661
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008662 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008663 val |= PIPECONF_INTERLACED_ILK;
8664 else
8665 val |= PIPECONF_PROGRESSIVE;
8666
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008667 I915_WRITE(PIPECONF(cpu_transcoder), val);
8668 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008669}
8670
Jani Nikula391bf042016-03-18 17:05:40 +02008671static void haswell_set_pipemisc(struct drm_crtc *crtc)
8672{
8673 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8675
8676 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8677 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008678
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008679 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008680 case 18:
8681 val |= PIPEMISC_DITHER_6_BPC;
8682 break;
8683 case 24:
8684 val |= PIPEMISC_DITHER_8_BPC;
8685 break;
8686 case 30:
8687 val |= PIPEMISC_DITHER_10_BPC;
8688 break;
8689 case 36:
8690 val |= PIPEMISC_DITHER_12_BPC;
8691 break;
8692 default:
8693 /* Case prevented by pipe_config_set_bpp. */
8694 BUG();
8695 }
8696
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008697 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008698 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8699
Jani Nikula391bf042016-03-18 17:05:40 +02008700 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008701 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008702}
8703
Paulo Zanonid4b19312012-11-29 11:29:32 -02008704int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8705{
8706 /*
8707 * Account for spread spectrum to avoid
8708 * oversubscribing the link. Max center spread
8709 * is 2.5%; use 5% for safety's sake.
8710 */
8711 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008712 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008713}
8714
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008715static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008716{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008717 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008718}
8719
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008720static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008722 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008723{
8724 struct drm_crtc *crtc = &intel_crtc->base;
8725 struct drm_device *dev = crtc->dev;
8726 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008727 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008728 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008729 struct drm_connector_state *connector_state;
8730 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008731 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008732 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008733 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008734
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008735 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008736 if (connector_state->crtc != crtc_state->base.crtc)
8737 continue;
8738
8739 encoder = to_intel_encoder(connector_state->best_encoder);
8740
8741 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008742 case INTEL_OUTPUT_LVDS:
8743 is_lvds = true;
8744 break;
8745 case INTEL_OUTPUT_SDVO:
8746 case INTEL_OUTPUT_HDMI:
8747 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008749 default:
8750 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008751 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008752 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008753
Chris Wilsonc1858122010-12-03 21:35:48 +00008754 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008755 factor = 21;
8756 if (is_lvds) {
8757 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008758 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008759 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008760 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008761 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008762 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008763
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008764 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008765
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008766 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8767 fp |= FP_CB_TUNE;
8768
8769 if (reduced_clock) {
8770 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8771
8772 if (reduced_clock->m < factor * reduced_clock->n)
8773 fp2 |= FP_CB_TUNE;
8774 } else {
8775 fp2 = fp;
8776 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008777
Chris Wilson5eddb702010-09-11 13:48:45 +01008778 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008779
Eric Anholta07d6782011-03-30 13:01:08 -07008780 if (is_lvds)
8781 dpll |= DPLLB_MODE_LVDS;
8782 else
8783 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008784
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008785 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008786 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008787
8788 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008789 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008790 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008791 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008792
Eric Anholta07d6782011-03-30 13:01:08 -07008793 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008794 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008795 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008796 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008797
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008798 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008799 case 5:
8800 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8801 break;
8802 case 7:
8803 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8804 break;
8805 case 10:
8806 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8807 break;
8808 case 14:
8809 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8810 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 }
8812
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008813 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008814 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008815 else
8816 dpll |= PLL_REF_INPUT_DREFCLK;
8817
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008818 dpll |= DPLL_VCO_ENABLE;
8819
8820 crtc_state->dpll_hw_state.dpll = dpll;
8821 crtc_state->dpll_hw_state.fp0 = fp;
8822 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008823}
8824
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008825static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8826 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008827{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008828 struct drm_device *dev = crtc->base.dev;
8829 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008830 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008831 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008832 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008833 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008834 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008835
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008836 memset(&crtc_state->dpll_hw_state, 0,
8837 sizeof(crtc_state->dpll_hw_state));
8838
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008839 crtc->lowfreq_avail = false;
8840
8841 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8842 if (!crtc_state->has_pch_encoder)
8843 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008844
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008845 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8846 if (intel_panel_use_ssc(dev_priv)) {
8847 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8848 dev_priv->vbt.lvds_ssc_freq);
8849 refclk = dev_priv->vbt.lvds_ssc_freq;
8850 }
8851
8852 if (intel_is_dual_link_lvds(dev)) {
8853 if (refclk == 100000)
8854 limit = &intel_limits_ironlake_dual_lvds_100m;
8855 else
8856 limit = &intel_limits_ironlake_dual_lvds;
8857 } else {
8858 if (refclk == 100000)
8859 limit = &intel_limits_ironlake_single_lvds_100m;
8860 else
8861 limit = &intel_limits_ironlake_single_lvds;
8862 }
8863 } else {
8864 limit = &intel_limits_ironlake_dac;
8865 }
8866
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008867 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008868 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8869 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008870 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8871 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008872 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008873
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008874 ironlake_compute_dpll(crtc, crtc_state,
8875 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008876
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008877 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8878 if (pll == NULL) {
8879 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8880 pipe_name(crtc->pipe));
8881 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008882 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008883
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008884 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8885 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008886 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008887
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008888 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008889}
8890
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008891static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8892 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008893{
8894 struct drm_device *dev = crtc->base.dev;
8895 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008896 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008897
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8899 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8900 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8901 & ~TU_SIZE_MASK;
8902 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8903 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8904 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8905}
8906
8907static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8908 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008909 struct intel_link_m_n *m_n,
8910 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008911{
8912 struct drm_device *dev = crtc->base.dev;
8913 struct drm_i915_private *dev_priv = dev->dev_private;
8914 enum pipe pipe = crtc->pipe;
8915
8916 if (INTEL_INFO(dev)->gen >= 5) {
8917 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8918 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8919 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8920 & ~TU_SIZE_MASK;
8921 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8922 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008924 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8925 * gen < 8) and if DRRS is supported (to make sure the
8926 * registers are not unnecessarily read).
8927 */
8928 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008929 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008930 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8931 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8932 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8933 & ~TU_SIZE_MASK;
8934 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8935 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8936 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8937 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938 } else {
8939 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8940 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8941 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8942 & ~TU_SIZE_MASK;
8943 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8944 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8945 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8946 }
8947}
8948
8949void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008950 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008952 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008953 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8954 else
8955 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008956 &pipe_config->dp_m_n,
8957 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008958}
8959
Daniel Vetter72419202013-04-04 13:28:53 +02008960static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008961 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008962{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008963 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008964 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008965}
8966
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008967static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008968 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008969{
8970 struct drm_device *dev = crtc->base.dev;
8971 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008972 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8973 uint32_t ps_ctrl = 0;
8974 int id = -1;
8975 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008976
Chandra Kondurua1b22782015-04-07 15:28:45 -07008977 /* find scaler attached to this pipe */
8978 for (i = 0; i < crtc->num_scalers; i++) {
8979 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8980 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8981 id = i;
8982 pipe_config->pch_pfit.enabled = true;
8983 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8984 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8985 break;
8986 }
8987 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008988
Chandra Kondurua1b22782015-04-07 15:28:45 -07008989 scaler_state->scaler_id = id;
8990 if (id >= 0) {
8991 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8992 } else {
8993 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008994 }
8995}
8996
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008997static void
8998skylake_get_initial_plane_config(struct intel_crtc *crtc,
8999 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009000{
9001 struct drm_device *dev = crtc->base.dev;
9002 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009003 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009004 int pipe = crtc->pipe;
9005 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009006 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009008 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009009
Damien Lespiaud9806c92015-01-21 14:07:19 +00009010 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009011 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009012 DRM_DEBUG_KMS("failed to alloc fb\n");
9013 return;
9014 }
9015
Damien Lespiau1b842c82015-01-21 13:50:54 +00009016 fb = &intel_fb->base;
9017
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009018 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009019 if (!(val & PLANE_CTL_ENABLE))
9020 goto error;
9021
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009022 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9023 fourcc = skl_format_to_fourcc(pixel_format,
9024 val & PLANE_CTL_ORDER_RGBX,
9025 val & PLANE_CTL_ALPHA_MASK);
9026 fb->pixel_format = fourcc;
9027 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9028
Damien Lespiau40f46282015-02-27 11:15:21 +00009029 tiling = val & PLANE_CTL_TILED_MASK;
9030 switch (tiling) {
9031 case PLANE_CTL_TILED_LINEAR:
9032 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9033 break;
9034 case PLANE_CTL_TILED_X:
9035 plane_config->tiling = I915_TILING_X;
9036 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9037 break;
9038 case PLANE_CTL_TILED_Y:
9039 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9040 break;
9041 case PLANE_CTL_TILED_YF:
9042 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9043 break;
9044 default:
9045 MISSING_CASE(tiling);
9046 goto error;
9047 }
9048
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009049 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9050 plane_config->base = base;
9051
9052 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9053
9054 val = I915_READ(PLANE_SIZE(pipe, 0));
9055 fb->height = ((val >> 16) & 0xfff) + 1;
9056 fb->width = ((val >> 0) & 0x1fff) + 1;
9057
9058 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009059 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009060 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009061 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9062
9063 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009064 fb->pixel_format,
9065 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009066
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009067 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009068
9069 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9070 pipe_name(pipe), fb->width, fb->height,
9071 fb->bits_per_pixel, base, fb->pitches[0],
9072 plane_config->size);
9073
Damien Lespiau2d140302015-02-05 17:22:18 +00009074 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075 return;
9076
9077error:
9078 kfree(fb);
9079}
9080
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009081static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009082 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009083{
9084 struct drm_device *dev = crtc->base.dev;
9085 struct drm_i915_private *dev_priv = dev->dev_private;
9086 uint32_t tmp;
9087
9088 tmp = I915_READ(PF_CTL(crtc->pipe));
9089
9090 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009091 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009092 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9093 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009094
9095 /* We currently do not free assignements of panel fitters on
9096 * ivb/hsw (since we don't use the higher upscaling modes which
9097 * differentiates them) so just WARN about this case for now. */
9098 if (IS_GEN7(dev)) {
9099 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9100 PF_PIPE_SEL_IVB(crtc->pipe));
9101 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009102 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009103}
9104
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009105static void
9106ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9107 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009108{
9109 struct drm_device *dev = crtc->base.dev;
9110 struct drm_i915_private *dev_priv = dev->dev_private;
9111 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009112 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009113 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009114 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009115 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009116 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009117
Damien Lespiau42a7b082015-02-05 19:35:13 +00009118 val = I915_READ(DSPCNTR(pipe));
9119 if (!(val & DISPLAY_PLANE_ENABLE))
9120 return;
9121
Damien Lespiaud9806c92015-01-21 14:07:19 +00009122 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009123 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124 DRM_DEBUG_KMS("failed to alloc fb\n");
9125 return;
9126 }
9127
Damien Lespiau1b842c82015-01-21 13:50:54 +00009128 fb = &intel_fb->base;
9129
Daniel Vetter18c52472015-02-10 17:16:09 +00009130 if (INTEL_INFO(dev)->gen >= 4) {
9131 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009132 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009133 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9134 }
9135 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136
9137 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009138 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009139 fb->pixel_format = fourcc;
9140 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009141
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009142 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009144 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009145 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009146 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009147 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009149 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150 }
9151 plane_config->base = base;
9152
9153 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009154 fb->width = ((val >> 16) & 0xfff) + 1;
9155 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009156
9157 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009158 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009160 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009161 fb->pixel_format,
9162 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009163
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009164 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009165
Damien Lespiau2844a922015-01-20 12:51:48 +00009166 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9167 pipe_name(pipe), fb->width, fb->height,
9168 fb->bits_per_pixel, base, fb->pitches[0],
9169 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009170
Damien Lespiau2d140302015-02-05 17:22:18 +00009171 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172}
9173
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009174static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009175 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009176{
9177 struct drm_device *dev = crtc->base.dev;
9178 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009179 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009180 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009181 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009182
Imre Deak17290502016-02-12 18:55:11 +02009183 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9184 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009185 return false;
9186
Daniel Vettere143a212013-07-04 12:01:15 +02009187 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009188 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009189
Imre Deak17290502016-02-12 18:55:11 +02009190 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009191 tmp = I915_READ(PIPECONF(crtc->pipe));
9192 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009193 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009194
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009195 switch (tmp & PIPECONF_BPC_MASK) {
9196 case PIPECONF_6BPC:
9197 pipe_config->pipe_bpp = 18;
9198 break;
9199 case PIPECONF_8BPC:
9200 pipe_config->pipe_bpp = 24;
9201 break;
9202 case PIPECONF_10BPC:
9203 pipe_config->pipe_bpp = 30;
9204 break;
9205 case PIPECONF_12BPC:
9206 pipe_config->pipe_bpp = 36;
9207 break;
9208 default:
9209 break;
9210 }
9211
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009212 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9213 pipe_config->limited_color_range = true;
9214
Daniel Vetterab9412b2013-05-03 11:49:46 +02009215 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009216 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009217 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009218
Daniel Vetter88adfff2013-03-28 10:42:01 +01009219 pipe_config->has_pch_encoder = true;
9220
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009221 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9222 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9223 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009224
9225 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009226
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009227 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009228 /*
9229 * The pipe->pch transcoder and pch transcoder->pll
9230 * mapping is fixed.
9231 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009232 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009233 } else {
9234 tmp = I915_READ(PCH_DPLL_SEL);
9235 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009236 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009237 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009238 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009239 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009240
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009241 pipe_config->shared_dpll =
9242 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9243 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009244
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009245 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9246 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009247
9248 tmp = pipe_config->dpll_hw_state.dpll;
9249 pipe_config->pixel_multiplier =
9250 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9251 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009252
9253 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009254 } else {
9255 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009256 }
9257
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009258 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009259 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009260
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009261 ironlake_get_pfit_config(crtc, pipe_config);
9262
Imre Deak17290502016-02-12 18:55:11 +02009263 ret = true;
9264
9265out:
9266 intel_display_power_put(dev_priv, power_domain);
9267
9268 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009269}
9270
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009271static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9272{
9273 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009274 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009276 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009277 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009278 pipe_name(crtc->pipe));
9279
Rob Clarke2c719b2014-12-15 13:56:32 -05009280 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9281 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009282 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9283 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009284 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9285 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009286 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009287 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009288 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009289 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009290 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009291 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009292 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009293 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009294 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009295
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009296 /*
9297 * In theory we can still leave IRQs enabled, as long as only the HPD
9298 * interrupts remain enabled. We used to check for that, but since it's
9299 * gen-specific and since we only disable LCPLL after we fully disable
9300 * the interrupts, the check below should be enough.
9301 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009302 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009303}
9304
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009305static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9306{
9307 struct drm_device *dev = dev_priv->dev;
9308
9309 if (IS_HASWELL(dev))
9310 return I915_READ(D_COMP_HSW);
9311 else
9312 return I915_READ(D_COMP_BDW);
9313}
9314
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009315static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9316{
9317 struct drm_device *dev = dev_priv->dev;
9318
9319 if (IS_HASWELL(dev)) {
9320 mutex_lock(&dev_priv->rps.hw_lock);
9321 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9322 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009323 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009324 mutex_unlock(&dev_priv->rps.hw_lock);
9325 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009326 I915_WRITE(D_COMP_BDW, val);
9327 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009328 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329}
9330
9331/*
9332 * This function implements pieces of two sequences from BSpec:
9333 * - Sequence for display software to disable LCPLL
9334 * - Sequence for display software to allow package C8+
9335 * The steps implemented here are just the steps that actually touch the LCPLL
9336 * register. Callers should take care of disabling all the display engine
9337 * functions, doing the mode unset, fixing interrupts, etc.
9338 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009339static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9340 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341{
9342 uint32_t val;
9343
9344 assert_can_disable_lcpll(dev_priv);
9345
9346 val = I915_READ(LCPLL_CTL);
9347
9348 if (switch_to_fclk) {
9349 val |= LCPLL_CD_SOURCE_FCLK;
9350 I915_WRITE(LCPLL_CTL, val);
9351
9352 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9353 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9354 DRM_ERROR("Switching to FCLK failed\n");
9355
9356 val = I915_READ(LCPLL_CTL);
9357 }
9358
9359 val |= LCPLL_PLL_DISABLE;
9360 I915_WRITE(LCPLL_CTL, val);
9361 POSTING_READ(LCPLL_CTL);
9362
9363 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9364 DRM_ERROR("LCPLL still locked\n");
9365
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009366 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009368 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369 ndelay(100);
9370
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009371 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9372 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373 DRM_ERROR("D_COMP RCOMP still in progress\n");
9374
9375 if (allow_power_down) {
9376 val = I915_READ(LCPLL_CTL);
9377 val |= LCPLL_POWER_DOWN_ALLOW;
9378 I915_WRITE(LCPLL_CTL, val);
9379 POSTING_READ(LCPLL_CTL);
9380 }
9381}
9382
9383/*
9384 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9385 * source.
9386 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009387static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388{
9389 uint32_t val;
9390
9391 val = I915_READ(LCPLL_CTL);
9392
9393 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9394 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9395 return;
9396
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009397 /*
9398 * Make sure we're not on PC8 state before disabling PC8, otherwise
9399 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009400 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009401 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009402
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403 if (val & LCPLL_POWER_DOWN_ALLOW) {
9404 val &= ~LCPLL_POWER_DOWN_ALLOW;
9405 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009406 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407 }
9408
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009409 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009410 val |= D_COMP_COMP_FORCE;
9411 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009412 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009413
9414 val = I915_READ(LCPLL_CTL);
9415 val &= ~LCPLL_PLL_DISABLE;
9416 I915_WRITE(LCPLL_CTL, val);
9417
9418 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9419 DRM_ERROR("LCPLL not locked yet\n");
9420
9421 if (val & LCPLL_CD_SOURCE_FCLK) {
9422 val = I915_READ(LCPLL_CTL);
9423 val &= ~LCPLL_CD_SOURCE_FCLK;
9424 I915_WRITE(LCPLL_CTL, val);
9425
9426 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9427 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9428 DRM_ERROR("Switching back to LCPLL failed\n");
9429 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009430
Mika Kuoppala59bad942015-01-16 11:34:40 +02009431 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009432 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009433}
9434
Paulo Zanoni765dab672014-03-07 20:08:18 -03009435/*
9436 * Package states C8 and deeper are really deep PC states that can only be
9437 * reached when all the devices on the system allow it, so even if the graphics
9438 * device allows PC8+, it doesn't mean the system will actually get to these
9439 * states. Our driver only allows PC8+ when going into runtime PM.
9440 *
9441 * The requirements for PC8+ are that all the outputs are disabled, the power
9442 * well is disabled and most interrupts are disabled, and these are also
9443 * requirements for runtime PM. When these conditions are met, we manually do
9444 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9445 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9446 * hang the machine.
9447 *
9448 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9449 * the state of some registers, so when we come back from PC8+ we need to
9450 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9451 * need to take care of the registers kept by RC6. Notice that this happens even
9452 * if we don't put the device in PCI D3 state (which is what currently happens
9453 * because of the runtime PM support).
9454 *
9455 * For more, read "Display Sequences for Package C8" on the hardware
9456 * documentation.
9457 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009458void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009459{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009460 struct drm_device *dev = dev_priv->dev;
9461 uint32_t val;
9462
Paulo Zanonic67a4702013-08-19 13:18:09 -03009463 DRM_DEBUG_KMS("Enabling package C8+\n");
9464
Ville Syrjäläc2699522015-08-27 23:55:59 +03009465 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009466 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9467 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9468 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9469 }
9470
9471 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009472 hsw_disable_lcpll(dev_priv, true, true);
9473}
9474
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009475void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009476{
9477 struct drm_device *dev = dev_priv->dev;
9478 uint32_t val;
9479
Paulo Zanonic67a4702013-08-19 13:18:09 -03009480 DRM_DEBUG_KMS("Disabling package C8+\n");
9481
9482 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009483 lpt_init_pch_refclk(dev);
9484
Ville Syrjäläc2699522015-08-27 23:55:59 +03009485 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009486 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9487 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9488 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9489 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490}
9491
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309493{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009494 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009495 struct intel_atomic_state *old_intel_state =
9496 to_intel_atomic_state(old_state);
9497 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309498
Imre Deakc6c46962016-04-01 16:02:40 +03009499 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309500}
9501
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009502/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009503static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009504{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009505 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9506 struct drm_i915_private *dev_priv = state->dev->dev_private;
9507 struct drm_crtc *crtc;
9508 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009509 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009510 unsigned max_pixel_rate = 0, i;
9511 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009512
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009513 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9514 sizeof(intel_state->min_pixclk));
9515
9516 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009517 int pixel_rate;
9518
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009519 crtc_state = to_intel_crtc_state(cstate);
9520 if (!crtc_state->base.enable) {
9521 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009522 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009523 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009524
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009525 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009526
9527 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009528 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009529 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9530
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009531 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009532 }
9533
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009534 for_each_pipe(dev_priv, pipe)
9535 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9536
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009537 return max_pixel_rate;
9538}
9539
9540static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9541{
9542 struct drm_i915_private *dev_priv = dev->dev_private;
9543 uint32_t val, data;
9544 int ret;
9545
9546 if (WARN((I915_READ(LCPLL_CTL) &
9547 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9548 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9549 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9550 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9551 "trying to change cdclk frequency with cdclk not enabled\n"))
9552 return;
9553
9554 mutex_lock(&dev_priv->rps.hw_lock);
9555 ret = sandybridge_pcode_write(dev_priv,
9556 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9557 mutex_unlock(&dev_priv->rps.hw_lock);
9558 if (ret) {
9559 DRM_ERROR("failed to inform pcode about cdclk change\n");
9560 return;
9561 }
9562
9563 val = I915_READ(LCPLL_CTL);
9564 val |= LCPLL_CD_SOURCE_FCLK;
9565 I915_WRITE(LCPLL_CTL, val);
9566
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009567 if (wait_for_us(I915_READ(LCPLL_CTL) &
9568 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009569 DRM_ERROR("Switching to FCLK failed\n");
9570
9571 val = I915_READ(LCPLL_CTL);
9572 val &= ~LCPLL_CLK_FREQ_MASK;
9573
9574 switch (cdclk) {
9575 case 450000:
9576 val |= LCPLL_CLK_FREQ_450;
9577 data = 0;
9578 break;
9579 case 540000:
9580 val |= LCPLL_CLK_FREQ_54O_BDW;
9581 data = 1;
9582 break;
9583 case 337500:
9584 val |= LCPLL_CLK_FREQ_337_5_BDW;
9585 data = 2;
9586 break;
9587 case 675000:
9588 val |= LCPLL_CLK_FREQ_675_BDW;
9589 data = 3;
9590 break;
9591 default:
9592 WARN(1, "invalid cdclk frequency\n");
9593 return;
9594 }
9595
9596 I915_WRITE(LCPLL_CTL, val);
9597
9598 val = I915_READ(LCPLL_CTL);
9599 val &= ~LCPLL_CD_SOURCE_FCLK;
9600 I915_WRITE(LCPLL_CTL, val);
9601
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009602 if (wait_for_us((I915_READ(LCPLL_CTL) &
9603 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604 DRM_ERROR("Switching back to LCPLL failed\n");
9605
9606 mutex_lock(&dev_priv->rps.hw_lock);
9607 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9608 mutex_unlock(&dev_priv->rps.hw_lock);
9609
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009610 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9611
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009612 intel_update_cdclk(dev);
9613
9614 WARN(cdclk != dev_priv->cdclk_freq,
9615 "cdclk requested %d kHz but got %d kHz\n",
9616 cdclk, dev_priv->cdclk_freq);
9617}
9618
Ville Syrjälä587c7912016-05-11 22:44:41 +03009619static int broadwell_calc_cdclk(int max_pixclk)
9620{
9621 if (max_pixclk > 540000)
9622 return 675000;
9623 else if (max_pixclk > 450000)
9624 return 540000;
9625 else if (max_pixclk > 337500)
9626 return 450000;
9627 else
9628 return 337500;
9629}
9630
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009631static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009632{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009633 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009634 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009635 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636 int cdclk;
9637
9638 /*
9639 * FIXME should also account for plane ratio
9640 * once 64bpp pixel formats are supported.
9641 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009642 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009643
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009644 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009645 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9646 cdclk, dev_priv->max_cdclk_freq);
9647 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009648 }
9649
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009650 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9651 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009652 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009653
9654 return 0;
9655}
9656
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009657static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009658{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009659 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009660 struct intel_atomic_state *old_intel_state =
9661 to_intel_atomic_state(old_state);
9662 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009663
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009664 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009665}
9666
Clint Taylorc89e39f2016-05-13 23:41:21 +03009667static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9668{
9669 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9670 struct drm_i915_private *dev_priv = to_i915(state->dev);
9671 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009672 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009673 int cdclk;
9674
9675 /*
9676 * FIXME should also account for plane ratio
9677 * once 64bpp pixel formats are supported.
9678 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009679 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009680
9681 /*
9682 * FIXME move the cdclk caclulation to
9683 * compute_config() so we can fail gracegully.
9684 */
9685 if (cdclk > dev_priv->max_cdclk_freq) {
9686 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9687 cdclk, dev_priv->max_cdclk_freq);
9688 cdclk = dev_priv->max_cdclk_freq;
9689 }
9690
9691 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9692 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009693 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009694
9695 return 0;
9696}
9697
9698static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9699{
9700 struct drm_device *dev = old_state->dev;
9701 struct drm_i915_private *dev_priv = dev->dev_private;
9702 unsigned int req_cdclk = to_intel_atomic_state(old_state)->dev_cdclk;
9703
9704 /*
9705 * FIXME disable/enable PLL should wrap set_cdclk()
9706 */
9707 skl_set_cdclk(dev_priv, req_cdclk);
9708
9709 dev_priv->skl_vco_freq = to_intel_atomic_state(old_state)->cdclk_pll_vco;
9710}
9711
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009712static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9713 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009714{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009715 struct intel_encoder *intel_encoder =
9716 intel_ddi_get_crtc_new_encoder(crtc_state);
9717
9718 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9719 if (!intel_ddi_pll_select(crtc, crtc_state))
9720 return -EINVAL;
9721 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009722
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009723 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009724
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009725 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009726}
9727
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309728static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9729 enum port port,
9730 struct intel_crtc_state *pipe_config)
9731{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009732 enum intel_dpll_id id;
9733
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309734 switch (port) {
9735 case PORT_A:
9736 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009737 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309738 break;
9739 case PORT_B:
9740 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009741 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309742 break;
9743 case PORT_C:
9744 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009745 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309746 break;
9747 default:
9748 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009749 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309750 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009751
9752 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309753}
9754
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009755static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9756 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009757 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009758{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009759 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009760 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009761
9762 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9763 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9764
9765 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009766 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009767 id = DPLL_ID_SKL_DPLL0;
9768 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009769 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009770 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009771 break;
9772 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009773 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009774 break;
9775 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009776 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009777 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009778 default:
9779 MISSING_CASE(pipe_config->ddi_pll_sel);
9780 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009781 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009782
9783 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009784}
9785
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009786static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9787 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009788 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009789{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009790 enum intel_dpll_id id;
9791
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009792 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9793
9794 switch (pipe_config->ddi_pll_sel) {
9795 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009796 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009797 break;
9798 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009799 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009800 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009801 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009802 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009803 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009804 case PORT_CLK_SEL_LCPLL_810:
9805 id = DPLL_ID_LCPLL_810;
9806 break;
9807 case PORT_CLK_SEL_LCPLL_1350:
9808 id = DPLL_ID_LCPLL_1350;
9809 break;
9810 case PORT_CLK_SEL_LCPLL_2700:
9811 id = DPLL_ID_LCPLL_2700;
9812 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009813 default:
9814 MISSING_CASE(pipe_config->ddi_pll_sel);
9815 /* fall through */
9816 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009817 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009818 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009819
9820 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009821}
9822
Jani Nikulacf304292016-03-18 17:05:41 +02009823static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9824 struct intel_crtc_state *pipe_config,
9825 unsigned long *power_domain_mask)
9826{
9827 struct drm_device *dev = crtc->base.dev;
9828 struct drm_i915_private *dev_priv = dev->dev_private;
9829 enum intel_display_power_domain power_domain;
9830 u32 tmp;
9831
Imre Deakd9a7bc62016-05-12 16:18:50 +03009832 /*
9833 * The pipe->transcoder mapping is fixed with the exception of the eDP
9834 * transcoder handled below.
9835 */
Jani Nikulacf304292016-03-18 17:05:41 +02009836 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9837
9838 /*
9839 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9840 * consistency and less surprising code; it's in always on power).
9841 */
9842 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9843 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9844 enum pipe trans_edp_pipe;
9845 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9846 default:
9847 WARN(1, "unknown pipe linked to edp transcoder\n");
9848 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9849 case TRANS_DDI_EDP_INPUT_A_ON:
9850 trans_edp_pipe = PIPE_A;
9851 break;
9852 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9853 trans_edp_pipe = PIPE_B;
9854 break;
9855 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9856 trans_edp_pipe = PIPE_C;
9857 break;
9858 }
9859
9860 if (trans_edp_pipe == crtc->pipe)
9861 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9862 }
9863
9864 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9865 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9866 return false;
9867 *power_domain_mask |= BIT(power_domain);
9868
9869 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9870
9871 return tmp & PIPECONF_ENABLE;
9872}
9873
Jani Nikula4d1de972016-03-18 17:05:42 +02009874static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9875 struct intel_crtc_state *pipe_config,
9876 unsigned long *power_domain_mask)
9877{
9878 struct drm_device *dev = crtc->base.dev;
9879 struct drm_i915_private *dev_priv = dev->dev_private;
9880 enum intel_display_power_domain power_domain;
9881 enum port port;
9882 enum transcoder cpu_transcoder;
9883 u32 tmp;
9884
9885 pipe_config->has_dsi_encoder = false;
9886
9887 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9888 if (port == PORT_A)
9889 cpu_transcoder = TRANSCODER_DSI_A;
9890 else
9891 cpu_transcoder = TRANSCODER_DSI_C;
9892
9893 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9894 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9895 continue;
9896 *power_domain_mask |= BIT(power_domain);
9897
Imre Deakdb18b6a2016-03-24 12:41:40 +02009898 /*
9899 * The PLL needs to be enabled with a valid divider
9900 * configuration, otherwise accessing DSI registers will hang
9901 * the machine. See BSpec North Display Engine
9902 * registers/MIPI[BXT]. We can break out here early, since we
9903 * need the same DSI PLL to be enabled for both DSI ports.
9904 */
9905 if (!intel_dsi_pll_is_enabled(dev_priv))
9906 break;
9907
Jani Nikula4d1de972016-03-18 17:05:42 +02009908 /* XXX: this works for video mode only */
9909 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9910 if (!(tmp & DPI_ENABLE))
9911 continue;
9912
9913 tmp = I915_READ(MIPI_CTRL(port));
9914 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9915 continue;
9916
9917 pipe_config->cpu_transcoder = cpu_transcoder;
9918 pipe_config->has_dsi_encoder = true;
9919 break;
9920 }
9921
9922 return pipe_config->has_dsi_encoder;
9923}
9924
Daniel Vetter26804af2014-06-25 22:01:55 +03009925static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009926 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009927{
9928 struct drm_device *dev = crtc->base.dev;
9929 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009930 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009931 enum port port;
9932 uint32_t tmp;
9933
9934 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9935
9936 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9937
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009938 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009939 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309940 else if (IS_BROXTON(dev))
9941 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009942 else
9943 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009944
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009945 pll = pipe_config->shared_dpll;
9946 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009947 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9948 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009949 }
9950
Daniel Vetter26804af2014-06-25 22:01:55 +03009951 /*
9952 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9953 * DDI E. So just check whether this pipe is wired to DDI E and whether
9954 * the PCH transcoder is on.
9955 */
Damien Lespiauca370452013-12-03 13:56:24 +00009956 if (INTEL_INFO(dev)->gen < 9 &&
9957 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009958 pipe_config->has_pch_encoder = true;
9959
9960 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9961 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9962 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9963
9964 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9965 }
9966}
9967
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009968static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009969 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009970{
9971 struct drm_device *dev = crtc->base.dev;
9972 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009973 enum intel_display_power_domain power_domain;
9974 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009975 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009976
Imre Deak17290502016-02-12 18:55:11 +02009977 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9978 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009979 return false;
Imre Deak17290502016-02-12 18:55:11 +02009980 power_domain_mask = BIT(power_domain);
9981
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009982 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009983
Jani Nikulacf304292016-03-18 17:05:41 +02009984 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009985
Jani Nikula4d1de972016-03-18 17:05:42 +02009986 if (IS_BROXTON(dev_priv)) {
9987 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9988 &power_domain_mask);
9989 WARN_ON(active && pipe_config->has_dsi_encoder);
9990 if (pipe_config->has_dsi_encoder)
9991 active = true;
9992 }
9993
Jani Nikulacf304292016-03-18 17:05:41 +02009994 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009995 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009996
Jani Nikula4d1de972016-03-18 17:05:42 +02009997 if (!pipe_config->has_dsi_encoder) {
9998 haswell_get_ddi_port_state(crtc, pipe_config);
9999 intel_get_pipe_timings(crtc, pipe_config);
10000 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010001
Jani Nikulabc58be62016-03-18 17:05:39 +020010002 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010003
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010004 pipe_config->gamma_mode =
10005 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10006
Chandra Kondurua1b22782015-04-07 15:28:45 -070010007 if (INTEL_INFO(dev)->gen >= 9) {
10008 skl_init_scalers(dev, crtc, pipe_config);
10009 }
10010
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010011 if (INTEL_INFO(dev)->gen >= 9) {
10012 pipe_config->scaler_state.scaler_id = -1;
10013 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10014 }
10015
Imre Deak17290502016-02-12 18:55:11 +020010016 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10017 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10018 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010019 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010020 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010021 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010022 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010023 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010024
Jesse Barnese59150d2014-01-07 13:30:45 -080010025 if (IS_HASWELL(dev))
10026 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10027 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010028
Jani Nikula4d1de972016-03-18 17:05:42 +020010029 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10030 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010031 pipe_config->pixel_multiplier =
10032 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10033 } else {
10034 pipe_config->pixel_multiplier = 1;
10035 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010036
Imre Deak17290502016-02-12 18:55:11 +020010037out:
10038 for_each_power_domain(power_domain, power_domain_mask)
10039 intel_display_power_put(dev_priv, power_domain);
10040
Jani Nikulacf304292016-03-18 17:05:41 +020010041 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010042}
10043
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010044static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10045 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010046{
10047 struct drm_device *dev = crtc->dev;
10048 struct drm_i915_private *dev_priv = dev->dev_private;
10049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010050 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010051
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010052 if (plane_state && plane_state->visible) {
10053 unsigned int width = plane_state->base.crtc_w;
10054 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010055 unsigned int stride = roundup_pow_of_two(width) * 4;
10056
10057 switch (stride) {
10058 default:
10059 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10060 width, stride);
10061 stride = 256;
10062 /* fallthrough */
10063 case 256:
10064 case 512:
10065 case 1024:
10066 case 2048:
10067 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010068 }
10069
Ville Syrjälädc41c152014-08-13 11:57:05 +030010070 cntl |= CURSOR_ENABLE |
10071 CURSOR_GAMMA_ENABLE |
10072 CURSOR_FORMAT_ARGB |
10073 CURSOR_STRIDE(stride);
10074
10075 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010076 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010077
Ville Syrjälädc41c152014-08-13 11:57:05 +030010078 if (intel_crtc->cursor_cntl != 0 &&
10079 (intel_crtc->cursor_base != base ||
10080 intel_crtc->cursor_size != size ||
10081 intel_crtc->cursor_cntl != cntl)) {
10082 /* On these chipsets we can only modify the base/size/stride
10083 * whilst the cursor is disabled.
10084 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010085 I915_WRITE(CURCNTR(PIPE_A), 0);
10086 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010087 intel_crtc->cursor_cntl = 0;
10088 }
10089
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010090 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010091 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010092 intel_crtc->cursor_base = base;
10093 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010094
10095 if (intel_crtc->cursor_size != size) {
10096 I915_WRITE(CURSIZE, size);
10097 intel_crtc->cursor_size = size;
10098 }
10099
Chris Wilson4b0e3332014-05-30 16:35:26 +030010100 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010101 I915_WRITE(CURCNTR(PIPE_A), cntl);
10102 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010103 intel_crtc->cursor_cntl = cntl;
10104 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010105}
10106
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010107static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10108 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010109{
10110 struct drm_device *dev = crtc->dev;
10111 struct drm_i915_private *dev_priv = dev->dev_private;
10112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10113 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010114 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010115
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010116 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010117 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010118 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010119 case 64:
10120 cntl |= CURSOR_MODE_64_ARGB_AX;
10121 break;
10122 case 128:
10123 cntl |= CURSOR_MODE_128_ARGB_AX;
10124 break;
10125 case 256:
10126 cntl |= CURSOR_MODE_256_ARGB_AX;
10127 break;
10128 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010129 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010130 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010131 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010132 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010133
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010134 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010135 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010136
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010137 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10138 cntl |= CURSOR_ROTATE_180;
10139 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010140
Chris Wilson4b0e3332014-05-30 16:35:26 +030010141 if (intel_crtc->cursor_cntl != cntl) {
10142 I915_WRITE(CURCNTR(pipe), cntl);
10143 POSTING_READ(CURCNTR(pipe));
10144 intel_crtc->cursor_cntl = cntl;
10145 }
10146
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010147 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010148 I915_WRITE(CURBASE(pipe), base);
10149 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010150
10151 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010152}
10153
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010154/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010155static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010156 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010157{
10158 struct drm_device *dev = crtc->dev;
10159 struct drm_i915_private *dev_priv = dev->dev_private;
10160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10161 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010162 u32 base = intel_crtc->cursor_addr;
10163 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010164
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010165 if (plane_state) {
10166 int x = plane_state->base.crtc_x;
10167 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010168
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010169 if (x < 0) {
10170 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10171 x = -x;
10172 }
10173 pos |= x << CURSOR_X_SHIFT;
10174
10175 if (y < 0) {
10176 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10177 y = -y;
10178 }
10179 pos |= y << CURSOR_Y_SHIFT;
10180
10181 /* ILK+ do this automagically */
10182 if (HAS_GMCH_DISPLAY(dev) &&
10183 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10184 base += (plane_state->base.crtc_h *
10185 plane_state->base.crtc_w - 1) * 4;
10186 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010187 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010188
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010189 I915_WRITE(CURPOS(pipe), pos);
10190
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010191 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010192 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010193 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010194 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010195}
10196
Ville Syrjälädc41c152014-08-13 11:57:05 +030010197static bool cursor_size_ok(struct drm_device *dev,
10198 uint32_t width, uint32_t height)
10199{
10200 if (width == 0 || height == 0)
10201 return false;
10202
10203 /*
10204 * 845g/865g are special in that they are only limited by
10205 * the width of their cursors, the height is arbitrary up to
10206 * the precision of the register. Everything else requires
10207 * square cursors, limited to a few power-of-two sizes.
10208 */
10209 if (IS_845G(dev) || IS_I865G(dev)) {
10210 if ((width & 63) != 0)
10211 return false;
10212
10213 if (width > (IS_845G(dev) ? 64 : 512))
10214 return false;
10215
10216 if (height > 1023)
10217 return false;
10218 } else {
10219 switch (width | height) {
10220 case 256:
10221 case 128:
10222 if (IS_GEN2(dev))
10223 return false;
10224 case 64:
10225 break;
10226 default:
10227 return false;
10228 }
10229 }
10230
10231 return true;
10232}
10233
Jesse Barnes79e53942008-11-07 14:24:08 -080010234/* VESA 640x480x72Hz mode to set on the pipe */
10235static struct drm_display_mode load_detect_mode = {
10236 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10237 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10238};
10239
Daniel Vettera8bb6812014-02-10 18:00:39 +010010240struct drm_framebuffer *
10241__intel_framebuffer_create(struct drm_device *dev,
10242 struct drm_mode_fb_cmd2 *mode_cmd,
10243 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010244{
10245 struct intel_framebuffer *intel_fb;
10246 int ret;
10247
10248 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010249 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010250 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010251
10252 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010253 if (ret)
10254 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010255
10256 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010257
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010258err:
10259 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010260 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010261}
10262
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010263static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010264intel_framebuffer_create(struct drm_device *dev,
10265 struct drm_mode_fb_cmd2 *mode_cmd,
10266 struct drm_i915_gem_object *obj)
10267{
10268 struct drm_framebuffer *fb;
10269 int ret;
10270
10271 ret = i915_mutex_lock_interruptible(dev);
10272 if (ret)
10273 return ERR_PTR(ret);
10274 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10275 mutex_unlock(&dev->struct_mutex);
10276
10277 return fb;
10278}
10279
Chris Wilsond2dff872011-04-19 08:36:26 +010010280static u32
10281intel_framebuffer_pitch_for_width(int width, int bpp)
10282{
10283 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10284 return ALIGN(pitch, 64);
10285}
10286
10287static u32
10288intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10289{
10290 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010291 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010292}
10293
10294static struct drm_framebuffer *
10295intel_framebuffer_create_for_mode(struct drm_device *dev,
10296 struct drm_display_mode *mode,
10297 int depth, int bpp)
10298{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010299 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010300 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010301 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010302
Dave Gordond37cd8a2016-04-22 19:14:32 +010010303 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010304 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010305 if (IS_ERR(obj))
10306 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010307
10308 mode_cmd.width = mode->hdisplay;
10309 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010310 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10311 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010312 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010313
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010314 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10315 if (IS_ERR(fb))
10316 drm_gem_object_unreference_unlocked(&obj->base);
10317
10318 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010319}
10320
10321static struct drm_framebuffer *
10322mode_fits_in_fbdev(struct drm_device *dev,
10323 struct drm_display_mode *mode)
10324{
Daniel Vetter06957262015-08-10 13:34:08 +020010325#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010326 struct drm_i915_private *dev_priv = dev->dev_private;
10327 struct drm_i915_gem_object *obj;
10328 struct drm_framebuffer *fb;
10329
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010330 if (!dev_priv->fbdev)
10331 return NULL;
10332
10333 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 return NULL;
10335
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010336 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010337 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010338
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010339 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010340 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10341 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010342 return NULL;
10343
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010344 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 return NULL;
10346
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010347 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010348 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010349#else
10350 return NULL;
10351#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010352}
10353
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010354static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10355 struct drm_crtc *crtc,
10356 struct drm_display_mode *mode,
10357 struct drm_framebuffer *fb,
10358 int x, int y)
10359{
10360 struct drm_plane_state *plane_state;
10361 int hdisplay, vdisplay;
10362 int ret;
10363
10364 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10365 if (IS_ERR(plane_state))
10366 return PTR_ERR(plane_state);
10367
10368 if (mode)
10369 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10370 else
10371 hdisplay = vdisplay = 0;
10372
10373 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10374 if (ret)
10375 return ret;
10376 drm_atomic_set_fb_for_plane(plane_state, fb);
10377 plane_state->crtc_x = 0;
10378 plane_state->crtc_y = 0;
10379 plane_state->crtc_w = hdisplay;
10380 plane_state->crtc_h = vdisplay;
10381 plane_state->src_x = x << 16;
10382 plane_state->src_y = y << 16;
10383 plane_state->src_w = hdisplay << 16;
10384 plane_state->src_h = vdisplay << 16;
10385
10386 return 0;
10387}
10388
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010389bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010390 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010393{
10394 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010397 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010398 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010399 struct drm_crtc *crtc = NULL;
10400 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010401 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010402 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010403 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010404 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010405 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010406 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010407
Chris Wilsond2dff872011-04-19 08:36:26 +010010408 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010409 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010410 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010411
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010412 old->restore_state = NULL;
10413
Rob Clark51fd3712013-11-19 12:10:12 -050010414retry:
10415 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10416 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010417 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010418
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 /*
10420 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010421 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010422 * - if the connector already has an assigned crtc, use it (but make
10423 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010424 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010425 * - try to find the first unused crtc that can drive this connector,
10426 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010427 */
10428
10429 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010430 if (connector->state->crtc) {
10431 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010432
Rob Clark51fd3712013-11-19 12:10:12 -050010433 ret = drm_modeset_lock(&crtc->mutex, ctx);
10434 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010435 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010436
10437 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010438 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 }
10440
10441 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010442 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 i++;
10444 if (!(encoder->possible_crtcs & (1 << i)))
10445 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010446
10447 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10448 if (ret)
10449 goto fail;
10450
10451 if (possible_crtc->state->enable) {
10452 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010453 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010454 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010455
10456 crtc = possible_crtc;
10457 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010458 }
10459
10460 /*
10461 * If we didn't find an unused CRTC, don't use any.
10462 */
10463 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010464 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010465 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010466 }
10467
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010468found:
10469 intel_crtc = to_intel_crtc(crtc);
10470
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010471 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10472 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010473 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010475 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010476 restore_state = drm_atomic_state_alloc(dev);
10477 if (!state || !restore_state) {
10478 ret = -ENOMEM;
10479 goto fail;
10480 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010481
10482 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010483 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010484
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010485 connector_state = drm_atomic_get_connector_state(state, connector);
10486 if (IS_ERR(connector_state)) {
10487 ret = PTR_ERR(connector_state);
10488 goto fail;
10489 }
10490
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010491 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10492 if (ret)
10493 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010494
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010495 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10496 if (IS_ERR(crtc_state)) {
10497 ret = PTR_ERR(crtc_state);
10498 goto fail;
10499 }
10500
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010501 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010502
Chris Wilson64927112011-04-20 07:25:26 +010010503 if (!mode)
10504 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010505
Chris Wilsond2dff872011-04-19 08:36:26 +010010506 /* We need a framebuffer large enough to accommodate all accesses
10507 * that the plane may generate whilst we perform load detection.
10508 * We can not rely on the fbcon either being present (we get called
10509 * during its initialisation to detect all boot displays, or it may
10510 * not even exist) or that it is large enough to satisfy the
10511 * requested mode.
10512 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010513 fb = mode_fits_in_fbdev(dev, mode);
10514 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010515 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010516 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010517 } else
10518 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010519 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010520 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010521 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010523
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010524 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10525 if (ret)
10526 goto fail;
10527
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010528 drm_framebuffer_unreference(fb);
10529
10530 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10531 if (ret)
10532 goto fail;
10533
10534 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10535 if (!ret)
10536 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10537 if (!ret)
10538 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10539 if (ret) {
10540 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10541 goto fail;
10542 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010543
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010544 ret = drm_atomic_commit(state);
10545 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010546 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010547 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010549
10550 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010551
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010553 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010554 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010555
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010556fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010557 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010558 drm_atomic_state_free(restore_state);
10559 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010560
Rob Clark51fd3712013-11-19 12:10:12 -050010561 if (ret == -EDEADLK) {
10562 drm_modeset_backoff(ctx);
10563 goto retry;
10564 }
10565
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010566 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567}
10568
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010569void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010570 struct intel_load_detect_pipe *old,
10571 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010572{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010573 struct intel_encoder *intel_encoder =
10574 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010575 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010576 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010577 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578
Chris Wilsond2dff872011-04-19 08:36:26 +010010579 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010580 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010581 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010582
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010583 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010584 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010585
10586 ret = drm_atomic_commit(state);
10587 if (ret) {
10588 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10589 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010590 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010591}
10592
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010593static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010594 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010595{
10596 struct drm_i915_private *dev_priv = dev->dev_private;
10597 u32 dpll = pipe_config->dpll_hw_state.dpll;
10598
10599 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010600 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010601 else if (HAS_PCH_SPLIT(dev))
10602 return 120000;
10603 else if (!IS_GEN2(dev))
10604 return 96000;
10605 else
10606 return 48000;
10607}
10608
Jesse Barnes79e53942008-11-07 14:24:08 -080010609/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010610static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010611 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010612{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010613 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010616 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010617 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010618 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010619 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010620 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010621
10622 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010623 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010624 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010625 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010626
10627 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010628 if (IS_PINEVIEW(dev)) {
10629 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10630 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010631 } else {
10632 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10633 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10634 }
10635
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010636 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010637 if (IS_PINEVIEW(dev))
10638 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10639 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010640 else
10641 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 DPLL_FPA01_P1_POST_DIV_SHIFT);
10643
10644 switch (dpll & DPLL_MODE_MASK) {
10645 case DPLLB_MODE_DAC_SERIAL:
10646 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10647 5 : 10;
10648 break;
10649 case DPLLB_MODE_LVDS:
10650 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10651 7 : 14;
10652 break;
10653 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010654 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010656 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010657 }
10658
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010659 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010660 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010661 else
Imre Deakdccbea32015-06-22 23:35:51 +030010662 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010663 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010664 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010665 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010666
10667 if (is_lvds) {
10668 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10669 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010670
10671 if (lvds & LVDS_CLKB_POWER_UP)
10672 clock.p2 = 7;
10673 else
10674 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010675 } else {
10676 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10677 clock.p1 = 2;
10678 else {
10679 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10680 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10681 }
10682 if (dpll & PLL_P2_DIVIDE_BY_4)
10683 clock.p2 = 4;
10684 else
10685 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010686 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010687
Imre Deakdccbea32015-06-22 23:35:51 +030010688 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 }
10690
Ville Syrjälä18442d02013-09-13 16:00:08 +030010691 /*
10692 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010693 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010694 * encoder's get_config() function.
10695 */
Imre Deakdccbea32015-06-22 23:35:51 +030010696 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010697}
10698
Ville Syrjälä6878da02013-09-13 15:59:11 +030010699int intel_dotclock_calculate(int link_freq,
10700 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010701{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010702 /*
10703 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010704 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010705 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010706 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707 *
10708 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010709 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 */
10711
Ville Syrjälä6878da02013-09-13 15:59:11 +030010712 if (!m_n->link_n)
10713 return 0;
10714
10715 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10716}
10717
Ville Syrjälä18442d02013-09-13 16:00:08 +030010718static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010719 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010720{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010721 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010722
10723 /* read out port_clock from the DPLL */
10724 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010725
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010726 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010727 * In case there is an active pipe without active ports,
10728 * we may need some idea for the dotclock anyway.
10729 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010730 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010731 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010732 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010733 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010734}
10735
10736/** Returns the currently programmed mode of the given pipe. */
10737struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10738 struct drm_crtc *crtc)
10739{
Jesse Barnes548f2452011-02-17 10:40:53 -080010740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010742 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010743 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010744 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010745 int htot = I915_READ(HTOTAL(cpu_transcoder));
10746 int hsync = I915_READ(HSYNC(cpu_transcoder));
10747 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10748 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010749 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010750
10751 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10752 if (!mode)
10753 return NULL;
10754
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010755 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10756 if (!pipe_config) {
10757 kfree(mode);
10758 return NULL;
10759 }
10760
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010761 /*
10762 * Construct a pipe_config sufficient for getting the clock info
10763 * back out of crtc_clock_get.
10764 *
10765 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10766 * to use a real value here instead.
10767 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010768 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10769 pipe_config->pixel_multiplier = 1;
10770 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10771 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10772 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10773 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010774
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010775 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010776 mode->hdisplay = (htot & 0xffff) + 1;
10777 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10778 mode->hsync_start = (hsync & 0xffff) + 1;
10779 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10780 mode->vdisplay = (vtot & 0xffff) + 1;
10781 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10782 mode->vsync_start = (vsync & 0xffff) + 1;
10783 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10784
10785 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010786
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010787 kfree(pipe_config);
10788
Jesse Barnes79e53942008-11-07 14:24:08 -080010789 return mode;
10790}
10791
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010792void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010793{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010794 if (dev_priv->mm.busy)
10795 return;
10796
Paulo Zanoni43694d62014-03-07 20:08:08 -030010797 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010798 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010799 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010800 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010801 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010802}
10803
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010804void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010805{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010806 if (!dev_priv->mm.busy)
10807 return;
10808
10809 dev_priv->mm.busy = false;
10810
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010811 if (INTEL_GEN(dev_priv) >= 6)
10812 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010813
Paulo Zanoni43694d62014-03-07 20:08:08 -030010814 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010815}
10816
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010817void intel_free_flip_work(struct intel_flip_work *work)
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010818{
10819 kfree(work->old_connector_state);
10820 kfree(work->new_connector_state);
10821 kfree(work);
10822}
10823
Jesse Barnes79e53942008-11-07 14:24:08 -080010824static void intel_crtc_destroy(struct drm_crtc *crtc)
10825{
10826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010827 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010828 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010829
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010830 spin_lock_irq(&dev->event_lock);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010831 while (!list_empty(&intel_crtc->flip_work)) {
10832 work = list_first_entry(&intel_crtc->flip_work,
10833 struct intel_flip_work, head);
10834 list_del_init(&work->head);
10835 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010836
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010837 cancel_work_sync(&work->mmio_work);
10838 cancel_work_sync(&work->unpin_work);
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010839 intel_free_flip_work(work);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010840
10841 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010842 }
Maarten Lankhorst68858432016-05-17 15:07:52 +020010843 spin_unlock_irq(&dev->event_lock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010844
10845 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010846
Jesse Barnes79e53942008-11-07 14:24:08 -080010847 kfree(intel_crtc);
10848}
10849
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010850static void intel_crtc_post_flip_update(struct intel_flip_work *work,
10851 struct drm_crtc *crtc)
10852{
10853 struct intel_crtc_state *crtc_state = work->new_crtc_state;
10854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10855
10856 if (crtc_state->disable_cxsr)
10857 intel_crtc->wm.cxsr_allowed = true;
10858
10859 if (crtc_state->update_wm_post && crtc_state->base.active)
10860 intel_update_watermarks(crtc);
10861
10862 if (work->num_planes > 0 &&
10863 work->old_plane_state[0]->base.plane == crtc->primary) {
10864 struct intel_plane_state *plane_state =
10865 work->new_plane_state[0];
10866
10867 if (plane_state->visible &&
10868 (needs_modeset(&crtc_state->base) ||
10869 !work->old_plane_state[0]->visible))
10870 intel_post_enable_primary(crtc);
10871 }
10872}
10873
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010874static void intel_unpin_work_fn(struct work_struct *__work)
10875{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010876 struct intel_flip_work *work =
10877 container_of(__work, struct intel_flip_work, unpin_work);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010878 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
10879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10880 struct drm_device *dev = crtc->dev;
10881 struct drm_i915_private *dev_priv = dev->dev_private;
10882 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010883
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010884 if (work->fb_bits)
10885 intel_frontbuffer_flip_complete(dev, work->fb_bits);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010886
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010887 /*
10888 * Unless work->can_async_unpin is false, there's no way to ensure
10889 * that work->new_crtc_state contains valid memory during unpin
10890 * because intel_atomic_commit may free it before this runs.
10891 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010892 if (!work->can_async_unpin) {
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010893 intel_crtc_post_flip_update(work, crtc);
10894
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010895 if (dev_priv->display.optimize_watermarks)
10896 dev_priv->display.optimize_watermarks(work->new_crtc_state);
10897 }
10898
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010899 if (work->fb_bits & to_intel_plane(crtc->primary)->frontbuffer_bit)
10900 intel_fbc_post_update(intel_crtc);
10901
10902 if (work->put_power_domains)
10903 modeset_put_power_domains(dev_priv, work->put_power_domains);
10904
10905 /* Make sure mmio work is completely finished before freeing all state here. */
10906 flush_work(&work->mmio_work);
10907
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010908 if (!work->can_async_unpin &&
10909 (work->new_crtc_state->update_pipe ||
10910 needs_modeset(&work->new_crtc_state->base))) {
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010911 /* This must be called before work is unpinned for serialization. */
10912 intel_modeset_verify_crtc(crtc, &work->old_crtc_state->base,
10913 &work->new_crtc_state->base);
10914
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010915 for (i = 0; i < work->num_new_connectors; i++) {
10916 struct drm_connector_state *conn_state =
10917 work->new_connector_state[i];
10918 struct drm_connector *con = conn_state->connector;
10919
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010920 WARN_ON(!con);
10921
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010922 intel_connector_verify_state(to_intel_connector(con),
10923 conn_state);
10924 }
10925 }
10926
10927 for (i = 0; i < work->num_old_connectors; i++) {
10928 struct drm_connector_state *old_con_state =
10929 work->old_connector_state[i];
10930 struct drm_connector *con =
10931 old_con_state->connector;
10932
10933 con->funcs->atomic_destroy_state(con, old_con_state);
10934 }
10935
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010936 if (!work->can_async_unpin || !list_empty(&work->head)) {
10937 spin_lock_irq(&dev->event_lock);
10938 WARN(list_empty(&work->head) != work->can_async_unpin,
10939 "[CRTC:%i] Pin work %p async %i with %i planes, active %i -> %i ms %i\n",
10940 crtc->base.id, work, work->can_async_unpin, work->num_planes,
10941 work->old_crtc_state->base.active, work->new_crtc_state->base.active,
10942 needs_modeset(&work->new_crtc_state->base));
10943
10944 if (!list_empty(&work->head))
10945 list_del(&work->head);
10946
10947 wake_up_all(&dev_priv->pending_flip_queue);
10948 spin_unlock_irq(&dev->event_lock);
10949 }
10950
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010951 /* New crtc_state freed? */
10952 if (work->free_new_crtc_state)
10953 intel_crtc_destroy_state(crtc, &work->new_crtc_state->base);
10954
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010955 intel_crtc_destroy_state(crtc, &work->old_crtc_state->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010956
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010957 for (i = 0; i < work->num_planes; i++) {
10958 struct intel_plane_state *old_plane_state =
10959 work->old_plane_state[i];
10960 struct drm_framebuffer *old_fb = old_plane_state->base.fb;
10961 struct drm_plane *plane = old_plane_state->base.plane;
10962 struct drm_i915_gem_request *req;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010963
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010964 req = old_plane_state->wait_req;
10965 old_plane_state->wait_req = NULL;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010966 if (req)
10967 i915_gem_request_unreference(req);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010968
10969 fence_put(old_plane_state->base.fence);
10970 old_plane_state->base.fence = NULL;
10971
10972 if (old_fb &&
10973 (plane->type != DRM_PLANE_TYPE_CURSOR ||
10974 !INTEL_INFO(dev_priv)->cursor_needs_physical)) {
10975 mutex_lock(&dev->struct_mutex);
10976 intel_unpin_fb_obj(old_fb, old_plane_state->base.rotation);
10977 mutex_unlock(&dev->struct_mutex);
10978 }
10979
10980 intel_plane_destroy_state(plane, &old_plane_state->base);
10981 }
10982
10983 if (!WARN_ON(atomic_read(&intel_crtc->unpin_work_count) == 0))
10984 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010985
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010986 intel_free_flip_work(work);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010987}
10988
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010989
10990static bool pageflip_finished(struct intel_crtc *crtc,
10991 struct intel_flip_work *work)
10992{
10993 if (!atomic_read(&work->pending))
10994 return false;
10995
10996 smp_rmb();
10997
Daniel Vetterf3260382014-09-15 14:55:23 +020010998 /*
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020010999 * MMIO work completes when vblank is different from
11000 * flip_queued_vblank.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011001 */
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020011002 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011003}
11004
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011005void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011006{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011007 struct drm_device *dev = dev_priv->dev;
11008 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11010 struct intel_flip_work *work;
11011 unsigned long flags;
11012
11013 /* Ignore early vblank irqs */
11014 if (!crtc)
11015 return;
11016
11017 /*
11018 * This is called both by irq handlers and the reset code (to complete
11019 * lost pageflips) so needs the full irqsave spinlocks.
11020 */
11021 spin_lock_irqsave(&dev->event_lock, flags);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011022 while (!list_empty(&intel_crtc->flip_work)) {
11023 work = list_first_entry(&intel_crtc->flip_work,
11024 struct intel_flip_work,
11025 head);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011026
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011027 if (!pageflip_finished(intel_crtc, work) ||
11028 work_busy(&work->unpin_work))
Maarten Lankhorst68858432016-05-17 15:07:52 +020011029 break;
11030
11031 page_flip_completed(intel_crtc, work);
11032 }
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011033 spin_unlock_irqrestore(&dev->event_lock, flags);
11034}
11035
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011036static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000011037{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011038 struct intel_flip_work *work =
11039 container_of(w, struct intel_flip_work, mmio_work);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011040 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
11041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11042 struct intel_crtc_state *crtc_state = work->new_crtc_state;
11043 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020011044 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011045 struct drm_i915_gem_request *req;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011046 int i, ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011047
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011048 if (!needs_modeset(&crtc_state->base) && crtc_state->update_pipe) {
11049 work->put_power_domains =
11050 modeset_get_crtc_power_domains(crtc, crtc_state);
11051 }
11052
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011053 for (i = 0; i < work->num_planes; i++) {
11054 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
11055
11056 /* For framebuffer backed by dmabuf, wait for fence */
11057 if (old_plane_state->base.fence)
11058 WARN_ON(fence_wait(old_plane_state->base.fence, false) < 0);
11059
11060 req = old_plane_state->wait_req;
11061 if (!req)
11062 continue;
11063
11064 WARN_ON(__i915_wait_request(req, false, NULL,
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011065 &dev_priv->rps.mmioflips));
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011066 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011067
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011068 ret = drm_crtc_vblank_get(crtc);
11069 I915_STATE_WARN(ret < 0, "enabling vblank failed with %i\n", ret);
11070
11071 if (work->num_planes &&
11072 work->old_plane_state[0]->base.plane == crtc->primary)
11073 intel_fbc_enable(intel_crtc, work->new_crtc_state, work->new_plane_state[0]);
11074
11075 intel_frontbuffer_flip_prepare(dev, work->fb_bits);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011076
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011077 intel_pipe_update_start(intel_crtc);
11078 if (!needs_modeset(&crtc_state->base)) {
11079 if (crtc_state->base.color_mgmt_changed || crtc_state->update_pipe) {
11080 intel_color_set_csc(&crtc_state->base);
11081 intel_color_load_luts(&crtc_state->base);
11082 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011083
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011084 if (crtc_state->update_pipe)
11085 intel_update_pipe_config(intel_crtc, work->old_crtc_state);
11086 else if (INTEL_INFO(dev)->gen >= 9)
11087 skl_detach_scalers(intel_crtc);
11088 }
11089
11090 for (i = 0; i < work->num_planes; i++) {
11091 struct intel_plane_state *new_plane_state = work->new_plane_state[i];
11092 struct intel_plane *plane = to_intel_plane(new_plane_state->base.plane);
11093
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011094 if (new_plane_state->visible)
11095 plane->update_plane(&plane->base, crtc_state, new_plane_state);
11096 else
11097 plane->disable_plane(&plane->base, crtc);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011098 }
11099
11100 intel_pipe_update_end(intel_crtc, work);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011101}
11102
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011103/**
11104 * intel_wm_need_update - Check whether watermarks need updating
11105 * @plane: drm plane
11106 * @state: new plane state
11107 *
11108 * Check current plane state versus the new one to determine whether
11109 * watermarks need to be recalculated.
11110 *
11111 * Returns true or false.
11112 */
11113static bool intel_wm_need_update(struct drm_plane *plane,
11114 struct drm_plane_state *state)
11115{
Matt Roperd21fbe82015-09-24 15:53:12 -070011116 struct intel_plane_state *new = to_intel_plane_state(state);
11117 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11118
11119 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011120 if (new->visible != cur->visible)
11121 return true;
11122
11123 if (!cur->base.fb || !new->base.fb)
11124 return false;
11125
11126 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11127 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011128 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11129 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11130 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11131 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011132 return true;
11133
11134 return false;
11135}
11136
Matt Roperd21fbe82015-09-24 15:53:12 -070011137static bool needs_scaling(struct intel_plane_state *state)
11138{
11139 int src_w = drm_rect_width(&state->src) >> 16;
11140 int src_h = drm_rect_height(&state->src) >> 16;
11141 int dst_w = drm_rect_width(&state->dst);
11142 int dst_h = drm_rect_height(&state->dst);
11143
11144 return (src_w != dst_w || src_h != dst_h);
11145}
11146
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011147int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11148 struct drm_plane_state *plane_state)
11149{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011150 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011151 struct drm_crtc *crtc = crtc_state->crtc;
11152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11153 struct drm_plane *plane = plane_state->plane;
11154 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011155 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011156 struct intel_plane_state *old_plane_state =
11157 to_intel_plane_state(plane->state);
11158 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011159 bool mode_changed = needs_modeset(crtc_state);
11160 bool was_crtc_enabled = crtc->state->active;
11161 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011162 bool turn_off, turn_on, visible, was_visible;
11163 struct drm_framebuffer *fb = plane_state->fb;
11164
11165 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11166 plane->type != DRM_PLANE_TYPE_CURSOR) {
11167 ret = skl_update_scaler_plane(
11168 to_intel_crtc_state(crtc_state),
11169 to_intel_plane_state(plane_state));
11170 if (ret)
11171 return ret;
11172 }
11173
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011174 was_visible = old_plane_state->visible;
11175 visible = to_intel_plane_state(plane_state)->visible;
11176
11177 if (!was_crtc_enabled && WARN_ON(was_visible))
11178 was_visible = false;
11179
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011180 /*
11181 * Visibility is calculated as if the crtc was on, but
11182 * after scaler setup everything depends on it being off
11183 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011184 *
11185 * FIXME this is wrong for watermarks. Watermarks should also
11186 * be computed as if the pipe would be active. Perhaps move
11187 * per-plane wm computation to the .check_plane() hook, and
11188 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011189 */
11190 if (!is_crtc_enabled)
11191 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011192
11193 if (!was_visible && !visible)
11194 return 0;
11195
Maarten Lankhorste8861672016-02-24 11:24:26 +010011196 if (fb != old_plane_state->base.fb)
11197 pipe_config->fb_changed = true;
11198
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011199 turn_off = was_visible && (!visible || mode_changed);
11200 turn_on = visible && (!was_visible || mode_changed);
11201
11202 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11203 plane->base.id, fb ? fb->base.id : -1);
11204
11205 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11206 plane->base.id, was_visible, visible,
11207 turn_off, turn_on, mode_changed);
11208
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011209 if (turn_on) {
11210 pipe_config->update_wm_pre = true;
11211
11212 /* must disable cxsr around plane enable/disable */
11213 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11214 pipe_config->disable_cxsr = true;
11215 } else if (turn_off) {
11216 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011217
Ville Syrjälä852eb002015-06-24 22:00:07 +030011218 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011219 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011220 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011221 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011222 /* FIXME bollocks */
11223 pipe_config->update_wm_pre = true;
11224 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011225 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011226
Matt Ropered4a6a72016-02-23 17:20:13 -080011227 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011228 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11229 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011230 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11231
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011232 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011233 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011234
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011235 /*
11236 * WaCxSRDisabledForSpriteScaling:ivb
11237 *
11238 * cstate->update_wm was already set above, so this flag will
11239 * take effect when we commit and program watermarks.
11240 */
11241 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11242 needs_scaling(to_intel_plane_state(plane_state)) &&
11243 !needs_scaling(old_plane_state))
11244 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011245
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011246 return 0;
11247}
11248
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011249static bool encoders_cloneable(const struct intel_encoder *a,
11250 const struct intel_encoder *b)
11251{
11252 /* masks could be asymmetric, so check both ways */
11253 return a == b || (a->cloneable & (1 << b->type) &&
11254 b->cloneable & (1 << a->type));
11255}
11256
11257static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11258 struct intel_crtc *crtc,
11259 struct intel_encoder *encoder)
11260{
11261 struct intel_encoder *source_encoder;
11262 struct drm_connector *connector;
11263 struct drm_connector_state *connector_state;
11264 int i;
11265
11266 for_each_connector_in_state(state, connector, connector_state, i) {
11267 if (connector_state->crtc != &crtc->base)
11268 continue;
11269
11270 source_encoder =
11271 to_intel_encoder(connector_state->best_encoder);
11272 if (!encoders_cloneable(encoder, source_encoder))
11273 return false;
11274 }
11275
11276 return true;
11277}
11278
11279static bool check_encoder_cloning(struct drm_atomic_state *state,
11280 struct intel_crtc *crtc)
11281{
11282 struct intel_encoder *encoder;
11283 struct drm_connector *connector;
11284 struct drm_connector_state *connector_state;
11285 int i;
11286
11287 for_each_connector_in_state(state, connector, connector_state, i) {
11288 if (connector_state->crtc != &crtc->base)
11289 continue;
11290
11291 encoder = to_intel_encoder(connector_state->best_encoder);
11292 if (!check_single_encoder_cloning(state, crtc, encoder))
11293 return false;
11294 }
11295
11296 return true;
11297}
11298
11299static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11300 struct drm_crtc_state *crtc_state)
11301{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011302 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011303 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011305 struct intel_crtc_state *pipe_config =
11306 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011307 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011308 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011309 bool mode_changed = needs_modeset(crtc_state);
11310
11311 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11312 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11313 return -EINVAL;
11314 }
11315
Ville Syrjälä852eb002015-06-24 22:00:07 +030011316 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011317 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011318
Maarten Lankhorstad421372015-06-15 12:33:42 +020011319 if (mode_changed && crtc_state->enable &&
11320 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011321 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011322 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11323 pipe_config);
11324 if (ret)
11325 return ret;
11326 }
11327
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011328 if (crtc_state->color_mgmt_changed) {
11329 ret = intel_color_check(crtc, crtc_state);
11330 if (ret)
11331 return ret;
11332 }
11333
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011334 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011335 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011336 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011337 if (ret) {
11338 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011339 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011340 }
11341 }
11342
11343 if (dev_priv->display.compute_intermediate_wm &&
11344 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11345 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11346 return 0;
11347
11348 /*
11349 * Calculate 'intermediate' watermarks that satisfy both the
11350 * old state and the new state. We can program these
11351 * immediately.
11352 */
11353 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11354 intel_crtc,
11355 pipe_config);
11356 if (ret) {
11357 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11358 return ret;
11359 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011360 } else if (dev_priv->display.compute_intermediate_wm) {
11361 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11362 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011363 }
11364
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011365 if (INTEL_INFO(dev)->gen >= 9) {
11366 if (mode_changed)
11367 ret = skl_update_scaler_crtc(pipe_config);
11368
11369 if (!ret)
11370 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11371 pipe_config);
11372 }
11373
11374 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011375}
11376
Jani Nikula65b38e02015-04-13 11:26:56 +030011377static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011378 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011379 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011380};
11381
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011382static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11383{
11384 struct intel_connector *connector;
11385
11386 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011387 if (connector->base.state->crtc)
11388 drm_connector_unreference(&connector->base);
11389
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011390 if (connector->base.encoder) {
11391 connector->base.state->best_encoder =
11392 connector->base.encoder;
11393 connector->base.state->crtc =
11394 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011395
11396 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011397 } else {
11398 connector->base.state->best_encoder = NULL;
11399 connector->base.state->crtc = NULL;
11400 }
11401 }
11402}
11403
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011404static void
Robin Schroereba905b2014-05-18 02:24:50 +020011405connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011406 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011407{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011408 int bpp = pipe_config->pipe_bpp;
11409
11410 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11411 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011412 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011413
11414 /* Don't use an invalid EDID bpc value */
11415 if (connector->base.display_info.bpc &&
11416 connector->base.display_info.bpc * 3 < bpp) {
11417 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11418 bpp, connector->base.display_info.bpc*3);
11419 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11420 }
11421
Jani Nikula013dd9e2016-01-13 16:35:20 +020011422 /* Clamp bpp to default limit on screens without EDID 1.4 */
11423 if (connector->base.display_info.bpc == 0) {
11424 int type = connector->base.connector_type;
11425 int clamp_bpp = 24;
11426
11427 /* Fall back to 18 bpp when DP sink capability is unknown. */
11428 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
11429 type == DRM_MODE_CONNECTOR_eDP)
11430 clamp_bpp = 18;
11431
11432 if (bpp > clamp_bpp) {
11433 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
11434 bpp, clamp_bpp);
11435 pipe_config->pipe_bpp = clamp_bpp;
11436 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011437 }
11438}
11439
11440static int
11441compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011442 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011443{
11444 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011445 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011446 struct drm_connector *connector;
11447 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011448 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011449
Wayne Boyer666a4532015-12-09 12:29:35 -080011450 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011451 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011452 else if (INTEL_INFO(dev)->gen >= 5)
11453 bpp = 12*3;
11454 else
11455 bpp = 8*3;
11456
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011457
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011458 pipe_config->pipe_bpp = bpp;
11459
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011460 state = pipe_config->base.state;
11461
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011462 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011463 for_each_connector_in_state(state, connector, connector_state, i) {
11464 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011465 continue;
11466
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011467 connected_sink_compute_bpp(to_intel_connector(connector),
11468 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011469 }
11470
11471 return bpp;
11472}
11473
Daniel Vetter644db712013-09-19 14:53:58 +020011474static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11475{
11476 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11477 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011478 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011479 mode->crtc_hdisplay, mode->crtc_hsync_start,
11480 mode->crtc_hsync_end, mode->crtc_htotal,
11481 mode->crtc_vdisplay, mode->crtc_vsync_start,
11482 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11483}
11484
Daniel Vetterc0b03412013-05-28 12:05:54 +020011485static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011486 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011487 const char *context)
11488{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011489 struct drm_device *dev = crtc->base.dev;
11490 struct drm_plane *plane;
11491 struct intel_plane *intel_plane;
11492 struct intel_plane_state *state;
11493 struct drm_framebuffer *fb;
11494
11495 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11496 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011497
Jani Nikulada205632016-03-15 21:51:10 +020011498 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011499 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11500 pipe_config->pipe_bpp, pipe_config->dither);
11501 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11502 pipe_config->has_pch_encoder,
11503 pipe_config->fdi_lanes,
11504 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11505 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11506 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011507 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011508 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011509 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011510 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11511 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11512 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011513
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011514 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011515 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011516 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011517 pipe_config->dp_m2_n2.gmch_m,
11518 pipe_config->dp_m2_n2.gmch_n,
11519 pipe_config->dp_m2_n2.link_m,
11520 pipe_config->dp_m2_n2.link_n,
11521 pipe_config->dp_m2_n2.tu);
11522
Daniel Vetter55072d12014-11-20 16:10:28 +010011523 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11524 pipe_config->has_audio,
11525 pipe_config->has_infoframe);
11526
Daniel Vetterc0b03412013-05-28 12:05:54 +020011527 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011528 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011529 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011530 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11531 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011532 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011533 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11534 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011535 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11536 crtc->num_scalers,
11537 pipe_config->scaler_state.scaler_users,
11538 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011539 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11540 pipe_config->gmch_pfit.control,
11541 pipe_config->gmch_pfit.pgm_ratios,
11542 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011543 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011544 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011545 pipe_config->pch_pfit.size,
11546 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011547 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011548 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011549
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011550 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011551 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011552 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011553 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011554 pipe_config->ddi_pll_sel,
11555 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011556 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011557 pipe_config->dpll_hw_state.pll0,
11558 pipe_config->dpll_hw_state.pll1,
11559 pipe_config->dpll_hw_state.pll2,
11560 pipe_config->dpll_hw_state.pll3,
11561 pipe_config->dpll_hw_state.pll6,
11562 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011563 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011564 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011565 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070011566 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011567 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11568 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11569 pipe_config->ddi_pll_sel,
11570 pipe_config->dpll_hw_state.ctrl1,
11571 pipe_config->dpll_hw_state.cfgcr1,
11572 pipe_config->dpll_hw_state.cfgcr2);
11573 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020011574 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011575 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011576 pipe_config->dpll_hw_state.wrpll,
11577 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011578 } else {
11579 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11580 "fp0: 0x%x, fp1: 0x%x\n",
11581 pipe_config->dpll_hw_state.dpll,
11582 pipe_config->dpll_hw_state.dpll_md,
11583 pipe_config->dpll_hw_state.fp0,
11584 pipe_config->dpll_hw_state.fp1);
11585 }
11586
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011587 DRM_DEBUG_KMS("planes on this crtc\n");
11588 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11589 intel_plane = to_intel_plane(plane);
11590 if (intel_plane->pipe != crtc->pipe)
11591 continue;
11592
11593 state = to_intel_plane_state(plane->state);
11594 fb = state->base.fb;
11595 if (!fb) {
11596 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11597 "disabled, scaler_id = %d\n",
11598 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11599 plane->base.id, intel_plane->pipe,
11600 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11601 drm_plane_index(plane), state->scaler_id);
11602 continue;
11603 }
11604
11605 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11606 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11607 plane->base.id, intel_plane->pipe,
11608 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11609 drm_plane_index(plane));
11610 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11611 fb->base.id, fb->width, fb->height, fb->pixel_format);
11612 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11613 state->scaler_id,
11614 state->src.x1 >> 16, state->src.y1 >> 16,
11615 drm_rect_width(&state->src) >> 16,
11616 drm_rect_height(&state->src) >> 16,
11617 state->dst.x1, state->dst.y1,
11618 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11619 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011620}
11621
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011622static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011623{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011624 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011625 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011626 unsigned int used_ports = 0;
11627
11628 /*
11629 * Walk the connector list instead of the encoder
11630 * list to detect the problem on ddi platforms
11631 * where there's just one encoder per digital port.
11632 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011633 drm_for_each_connector(connector, dev) {
11634 struct drm_connector_state *connector_state;
11635 struct intel_encoder *encoder;
11636
11637 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11638 if (!connector_state)
11639 connector_state = connector->state;
11640
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011641 if (!connector_state->best_encoder)
11642 continue;
11643
11644 encoder = to_intel_encoder(connector_state->best_encoder);
11645
11646 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011647
11648 switch (encoder->type) {
11649 unsigned int port_mask;
11650 case INTEL_OUTPUT_UNKNOWN:
11651 if (WARN_ON(!HAS_DDI(dev)))
11652 break;
11653 case INTEL_OUTPUT_DISPLAYPORT:
11654 case INTEL_OUTPUT_HDMI:
11655 case INTEL_OUTPUT_EDP:
11656 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11657
11658 /* the same port mustn't appear more than once */
11659 if (used_ports & port_mask)
11660 return false;
11661
11662 used_ports |= port_mask;
11663 default:
11664 break;
11665 }
11666 }
11667
11668 return true;
11669}
11670
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011671static void
11672clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11673{
11674 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011675 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011676 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011677 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011678 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011679 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011680
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011681 /* FIXME: before the switch to atomic started, a new pipe_config was
11682 * kzalloc'd. Code that depends on any field being zero should be
11683 * fixed, so that the crtc_state can be safely duplicated. For now,
11684 * only fields that are know to not cause problems are preserved. */
11685
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011686 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011687 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011688 shared_dpll = crtc_state->shared_dpll;
11689 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011690 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011691 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011692
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011693 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011694
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011695 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011696 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011697 crtc_state->shared_dpll = shared_dpll;
11698 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011699 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011700 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011701}
11702
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011703static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011704intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011705 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011706{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011707 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011708 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011709 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011710 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011711 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011712 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011713 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011714
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011715 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011716
Daniel Vettere143a212013-07-04 12:01:15 +020011717 pipe_config->cpu_transcoder =
11718 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011719
Imre Deak2960bc92013-07-30 13:36:32 +030011720 /*
11721 * Sanitize sync polarity flags based on requested ones. If neither
11722 * positive or negative polarity is requested, treat this as meaning
11723 * negative polarity.
11724 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011725 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011726 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011727 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011729 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011730 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011731 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011732
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011733 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11734 pipe_config);
11735 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011736 goto fail;
11737
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011738 /*
11739 * Determine the real pipe dimensions. Note that stereo modes can
11740 * increase the actual pipe size due to the frame doubling and
11741 * insertion of additional space for blanks between the frame. This
11742 * is stored in the crtc timings. We use the requested mode to do this
11743 * computation to clearly distinguish it from the adjusted mode, which
11744 * can be changed by the connectors in the below retry loop.
11745 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011746 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011747 &pipe_config->pipe_src_w,
11748 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011749
Daniel Vettere29c22c2013-02-21 00:00:16 +010011750encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011751 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011752 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011753 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011754
Daniel Vetter135c81b2013-07-21 21:37:09 +020011755 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011756 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11757 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011758
Daniel Vetter7758a112012-07-08 19:40:39 +020011759 /* Pass our mode to the connectors and the CRTC to give them a chance to
11760 * adjust it according to limitations or connector properties, and also
11761 * a chance to reject the mode entirely.
11762 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011763 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011764 if (connector_state->crtc != crtc)
11765 continue;
11766
11767 encoder = to_intel_encoder(connector_state->best_encoder);
11768
Daniel Vetterefea6e82013-07-21 21:36:59 +020011769 if (!(encoder->compute_config(encoder, pipe_config))) {
11770 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011771 goto fail;
11772 }
11773 }
11774
Daniel Vetterff9a6752013-06-01 17:16:21 +020011775 /* Set default port clock if not overwritten by the encoder. Needs to be
11776 * done afterwards in case the encoder adjusts the mode. */
11777 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011778 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011779 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011780
Daniel Vettera43f6e02013-06-07 23:10:32 +020011781 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011782 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011783 DRM_DEBUG_KMS("CRTC fixup failed\n");
11784 goto fail;
11785 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011786
11787 if (ret == RETRY) {
11788 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11789 ret = -EINVAL;
11790 goto fail;
11791 }
11792
11793 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11794 retry = false;
11795 goto encoder_retry;
11796 }
11797
Daniel Vettere8fa4272015-08-12 11:43:34 +020011798 /* Dithering seems to not pass-through bits correctly when it should, so
11799 * only enable it on 6bpc panels. */
11800 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011801 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011802 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011803
Daniel Vetter7758a112012-07-08 19:40:39 +020011804fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011805 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011806}
11807
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011808static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011809intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011810{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011811 struct drm_crtc *crtc;
11812 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011813 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011814
Ville Syrjälä76688512014-01-10 11:28:06 +020011815 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011816 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011817 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011818
11819 /* Update hwmode for vblank functions */
11820 if (crtc->state->active)
11821 crtc->hwmode = crtc->state->adjusted_mode;
11822 else
11823 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011824
11825 /*
11826 * Update legacy state to satisfy fbc code. This can
11827 * be removed when fbc uses the atomic state.
11828 */
11829 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11830 struct drm_plane_state *plane_state = crtc->primary->state;
11831
11832 crtc->primary->fb = plane_state->fb;
11833 crtc->x = plane_state->src_x >> 16;
11834 crtc->y = plane_state->src_y >> 16;
11835 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011836 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011837}
11838
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011839static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011840{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011841 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011842
11843 if (clock1 == clock2)
11844 return true;
11845
11846 if (!clock1 || !clock2)
11847 return false;
11848
11849 diff = abs(clock1 - clock2);
11850
11851 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11852 return true;
11853
11854 return false;
11855}
11856
Daniel Vetter25c5b262012-07-08 22:08:04 +020011857#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11858 list_for_each_entry((intel_crtc), \
11859 &(dev)->mode_config.crtc_list, \
11860 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020011861 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011862
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011863static bool
11864intel_compare_m_n(unsigned int m, unsigned int n,
11865 unsigned int m2, unsigned int n2,
11866 bool exact)
11867{
11868 if (m == m2 && n == n2)
11869 return true;
11870
11871 if (exact || !m || !n || !m2 || !n2)
11872 return false;
11873
11874 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11875
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011876 if (n > n2) {
11877 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011878 m2 <<= 1;
11879 n2 <<= 1;
11880 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011881 } else if (n < n2) {
11882 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011883 m <<= 1;
11884 n <<= 1;
11885 }
11886 }
11887
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011888 if (n != n2)
11889 return false;
11890
11891 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011892}
11893
11894static bool
11895intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11896 struct intel_link_m_n *m2_n2,
11897 bool adjust)
11898{
11899 if (m_n->tu == m2_n2->tu &&
11900 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11901 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11902 intel_compare_m_n(m_n->link_m, m_n->link_n,
11903 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11904 if (adjust)
11905 *m2_n2 = *m_n;
11906
11907 return true;
11908 }
11909
11910 return false;
11911}
11912
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011913static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011914intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011915 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011916 struct intel_crtc_state *pipe_config,
11917 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011918{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011919 bool ret = true;
11920
11921#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
11922 do { \
11923 if (!adjust) \
11924 DRM_ERROR(fmt, ##__VA_ARGS__); \
11925 else \
11926 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
11927 } while (0)
11928
Daniel Vetter66e985c2013-06-05 13:34:20 +020011929#define PIPE_CONF_CHECK_X(name) \
11930 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011931 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011932 "(expected 0x%08x, found 0x%08x)\n", \
11933 current_config->name, \
11934 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011935 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011936 }
11937
Daniel Vetter08a24032013-04-19 11:25:34 +020011938#define PIPE_CONF_CHECK_I(name) \
11939 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011940 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020011941 "(expected %i, found %i)\n", \
11942 current_config->name, \
11943 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011944 ret = false; \
11945 }
11946
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011947#define PIPE_CONF_CHECK_P(name) \
11948 if (current_config->name != pipe_config->name) { \
11949 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
11950 "(expected %p, found %p)\n", \
11951 current_config->name, \
11952 pipe_config->name); \
11953 ret = false; \
11954 }
11955
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011956#define PIPE_CONF_CHECK_M_N(name) \
11957 if (!intel_compare_link_m_n(&current_config->name, \
11958 &pipe_config->name,\
11959 adjust)) { \
11960 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
11961 "(expected tu %i gmch %i/%i link %i/%i, " \
11962 "found tu %i, gmch %i/%i link %i/%i)\n", \
11963 current_config->name.tu, \
11964 current_config->name.gmch_m, \
11965 current_config->name.gmch_n, \
11966 current_config->name.link_m, \
11967 current_config->name.link_n, \
11968 pipe_config->name.tu, \
11969 pipe_config->name.gmch_m, \
11970 pipe_config->name.gmch_n, \
11971 pipe_config->name.link_m, \
11972 pipe_config->name.link_n); \
11973 ret = false; \
11974 }
11975
Daniel Vetter55c561a2016-03-30 11:34:36 +020011976/* This is required for BDW+ where there is only one set of registers for
11977 * switching between high and low RR.
11978 * This macro can be used whenever a comparison has to be made between one
11979 * hw state and multiple sw state variables.
11980 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011981#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11982 if (!intel_compare_link_m_n(&current_config->name, \
11983 &pipe_config->name, adjust) && \
11984 !intel_compare_link_m_n(&current_config->alt_name, \
11985 &pipe_config->name, adjust)) { \
11986 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
11987 "(expected tu %i gmch %i/%i link %i/%i, " \
11988 "or tu %i gmch %i/%i link %i/%i, " \
11989 "found tu %i, gmch %i/%i link %i/%i)\n", \
11990 current_config->name.tu, \
11991 current_config->name.gmch_m, \
11992 current_config->name.gmch_n, \
11993 current_config->name.link_m, \
11994 current_config->name.link_n, \
11995 current_config->alt_name.tu, \
11996 current_config->alt_name.gmch_m, \
11997 current_config->alt_name.gmch_n, \
11998 current_config->alt_name.link_m, \
11999 current_config->alt_name.link_n, \
12000 pipe_config->name.tu, \
12001 pipe_config->name.gmch_m, \
12002 pipe_config->name.gmch_n, \
12003 pipe_config->name.link_m, \
12004 pipe_config->name.link_n); \
12005 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012006 }
12007
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012008#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12009 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012010 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012011 "(expected %i, found %i)\n", \
12012 current_config->name & (mask), \
12013 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012014 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012015 }
12016
Ville Syrjälä5e550652013-09-06 23:29:07 +030012017#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12018 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012019 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012020 "(expected %i, found %i)\n", \
12021 current_config->name, \
12022 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012023 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012024 }
12025
Daniel Vetterbb760062013-06-06 14:55:52 +020012026#define PIPE_CONF_QUIRK(quirk) \
12027 ((current_config->quirks | pipe_config->quirks) & (quirk))
12028
Daniel Vettereccb1402013-05-22 00:50:22 +020012029 PIPE_CONF_CHECK_I(cpu_transcoder);
12030
Daniel Vetter08a24032013-04-19 11:25:34 +020012031 PIPE_CONF_CHECK_I(has_pch_encoder);
12032 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012033 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012034
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012035 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012036 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012037
12038 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012039 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012040
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012041 if (current_config->has_drrs)
12042 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12043 } else
12044 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012045
Jani Nikulaa65347b2015-11-27 12:21:46 +020012046 PIPE_CONF_CHECK_I(has_dsi_encoder);
12047
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012048 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12049 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12050 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12051 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12052 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12053 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012054
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012055 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12056 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12057 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12058 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12059 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12060 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012061
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012062 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012063 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012064 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012065 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012066 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012067 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012068
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012069 PIPE_CONF_CHECK_I(has_audio);
12070
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012071 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012072 DRM_MODE_FLAG_INTERLACE);
12073
Daniel Vetterbb760062013-06-06 14:55:52 +020012074 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012075 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012076 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012077 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012078 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012079 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012080 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012081 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012082 DRM_MODE_FLAG_NVSYNC);
12083 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012084
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012085 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012086 /* pfit ratios are autocomputed by the hw on gen4+ */
12087 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012088 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012089 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012090
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012091 if (!adjust) {
12092 PIPE_CONF_CHECK_I(pipe_src_w);
12093 PIPE_CONF_CHECK_I(pipe_src_h);
12094
12095 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12096 if (current_config->pch_pfit.enabled) {
12097 PIPE_CONF_CHECK_X(pch_pfit.pos);
12098 PIPE_CONF_CHECK_X(pch_pfit.size);
12099 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012100
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012101 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12102 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012103
Jesse Barnese59150d2014-01-07 13:30:45 -080012104 /* BDW+ don't expose a synchronous way to read the state */
12105 if (IS_HASWELL(dev))
12106 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012107
Ville Syrjälä282740f2013-09-04 18:30:03 +030012108 PIPE_CONF_CHECK_I(double_wide);
12109
Daniel Vetter26804af2014-06-25 22:01:55 +030012110 PIPE_CONF_CHECK_X(ddi_pll_sel);
12111
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012112 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012113 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012114 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012115 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12116 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012117 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012118 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012119 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12120 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12121 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012122
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012123 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12124 PIPE_CONF_CHECK_X(dsi_pll.div);
12125
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012126 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12127 PIPE_CONF_CHECK_I(pipe_bpp);
12128
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012129 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012130 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012131
Daniel Vetter66e985c2013-06-05 13:34:20 +020012132#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012133#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012134#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012135#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012136#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012137#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012138#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012139
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012140 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012141}
12142
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012143static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12144 const struct intel_crtc_state *pipe_config)
12145{
12146 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012147 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012148 &pipe_config->fdi_m_n);
12149 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12150
12151 /*
12152 * FDI already provided one idea for the dotclock.
12153 * Yell if the encoder disagrees.
12154 */
12155 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12156 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12157 fdi_dotclock, dotclock);
12158 }
12159}
12160
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012161static void verify_wm_state(struct drm_crtc *crtc,
12162 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012163{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012164 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012165 struct drm_i915_private *dev_priv = dev->dev_private;
12166 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012167 struct skl_ddb_entry *hw_entry, *sw_entry;
12168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12169 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012170 int plane;
12171
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012172 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012173 return;
12174
12175 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12176 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12177
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012178 /* planes */
12179 for_each_plane(dev_priv, pipe, plane) {
12180 hw_entry = &hw_ddb.plane[pipe][plane];
12181 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012182
12183 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12184 continue;
12185
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012186 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12187 "(expected (%u,%u), found (%u,%u))\n",
12188 pipe_name(pipe), plane + 1,
12189 sw_entry->start, sw_entry->end,
12190 hw_entry->start, hw_entry->end);
12191 }
12192
12193 /* cursor */
12194 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12195 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12196
12197 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012198 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12199 "(expected (%u,%u), found (%u,%u))\n",
12200 pipe_name(pipe),
12201 sw_entry->start, sw_entry->end,
12202 hw_entry->start, hw_entry->end);
12203 }
12204}
12205
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012206static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012207verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012208{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012209 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012210
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012211 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012212 struct drm_encoder *encoder = connector->encoder;
12213 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012214
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012215 if (state->crtc != crtc)
12216 continue;
12217
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020012218 intel_connector_verify_state(to_intel_connector(connector),
12219 connector->state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012220
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012221 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012222 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012223 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012224}
12225
12226static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012227verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012228{
12229 struct intel_encoder *encoder;
12230 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012231
Damien Lespiaub2784e12014-08-05 11:29:37 +010012232 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012233 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012234 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012235
12236 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12237 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012238 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012239
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012240 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012241 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012242 continue;
12243 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012244
12245 I915_STATE_WARN(connector->base.state->crtc !=
12246 encoder->base.crtc,
12247 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012248 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012249
Rob Clarke2c719b2014-12-15 13:56:32 -050012250 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012251 "encoder's enabled state mismatch "
12252 "(expected %i, found %i)\n",
12253 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012254
12255 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012256 bool active;
12257
12258 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012259 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012260 "encoder detached but still enabled on pipe %c.\n",
12261 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012262 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012263 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012264}
12265
12266static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012267verify_crtc_state(struct drm_crtc *crtc,
12268 struct drm_crtc_state *old_crtc_state,
12269 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012270{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012271 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012272 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012273 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12275 struct intel_crtc_state *pipe_config, *sw_config;
12276 struct drm_atomic_state *old_state;
12277 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012278
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012279 old_state = old_crtc_state->state;
12280 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12281 pipe_config = to_intel_crtc_state(old_crtc_state);
12282 memset(pipe_config, 0, sizeof(*pipe_config));
12283 pipe_config->base.crtc = crtc;
12284 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012285
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012286 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012287
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012288 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012289
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012290 /* hw state is inconsistent with the pipe quirk */
12291 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12292 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12293 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012294
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012295 I915_STATE_WARN(new_crtc_state->active != active,
12296 "crtc active state doesn't match with hw state "
12297 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012298
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012299 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12300 "transitional active state does not match atomic hw state "
12301 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012302
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012303 for_each_encoder_on_crtc(dev, crtc, encoder) {
12304 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012305
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012306 active = encoder->get_hw_state(encoder, &pipe);
12307 I915_STATE_WARN(active != new_crtc_state->active,
12308 "[ENCODER:%i] active %i with crtc active %i\n",
12309 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012310
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012311 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12312 "Encoder connected to wrong pipe %c\n",
12313 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012314
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012315 if (active)
12316 encoder->get_config(encoder, pipe_config);
12317 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012318
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012319 if (!new_crtc_state->active)
12320 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012321
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012322 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012323
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012324 sw_config = to_intel_crtc_state(crtc->state);
12325 if (!intel_pipe_config_compare(dev, sw_config,
12326 pipe_config, false)) {
12327 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12328 intel_dump_pipe_config(intel_crtc, pipe_config,
12329 "[hw state]");
12330 intel_dump_pipe_config(intel_crtc, sw_config,
12331 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012332 }
12333}
12334
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012335static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012336verify_single_dpll_state(struct drm_i915_private *dev_priv,
12337 struct intel_shared_dpll *pll,
12338 struct drm_crtc *crtc,
12339 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012340{
12341 struct intel_dpll_hw_state dpll_hw_state;
12342 unsigned crtc_mask;
12343 bool active;
12344
12345 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12346
12347 DRM_DEBUG_KMS("%s\n", pll->name);
12348
12349 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12350
12351 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12352 I915_STATE_WARN(!pll->on && pll->active_mask,
12353 "pll in active use but not on in sw tracking\n");
12354 I915_STATE_WARN(pll->on && !pll->active_mask,
12355 "pll is on but not used by any active crtc\n");
12356 I915_STATE_WARN(pll->on != active,
12357 "pll on state mismatch (expected %i, found %i)\n",
12358 pll->on, active);
12359 }
12360
12361 if (!crtc) {
12362 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12363 "more active pll users than references: %x vs %x\n",
12364 pll->active_mask, pll->config.crtc_mask);
12365
12366 return;
12367 }
12368
12369 crtc_mask = 1 << drm_crtc_index(crtc);
12370
12371 if (new_state->active)
12372 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12373 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12374 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12375 else
12376 I915_STATE_WARN(pll->active_mask & crtc_mask,
12377 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12378 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12379
12380 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
12381 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12382 crtc_mask, pll->config.crtc_mask);
12383
12384 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
12385 &dpll_hw_state,
12386 sizeof(dpll_hw_state)),
12387 "pll hw state mismatch\n");
12388}
12389
12390static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012391verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12392 struct drm_crtc_state *old_crtc_state,
12393 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012394{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012395 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012396 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12397 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12398
12399 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012400 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012401
12402 if (old_state->shared_dpll &&
12403 old_state->shared_dpll != new_state->shared_dpll) {
12404 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12405 struct intel_shared_dpll *pll = old_state->shared_dpll;
12406
12407 I915_STATE_WARN(pll->active_mask & crtc_mask,
12408 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12409 pipe_name(drm_crtc_index(crtc)));
12410 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
12411 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12412 pipe_name(drm_crtc_index(crtc)));
12413 }
12414}
12415
12416static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012417intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012418 struct drm_crtc_state *old_state,
12419 struct drm_crtc_state *new_state)
12420{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012421 verify_wm_state(crtc, new_state);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012422 verify_crtc_state(crtc, old_state, new_state);
12423 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012424}
12425
12426static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012427verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012428{
12429 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012430 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012431
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012432 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012433 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012434}
Daniel Vetter53589012013-06-05 13:34:16 +020012435
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012436static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012437intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012438{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012439 verify_encoder_state(dev);
12440 verify_connector_state(dev, NULL);
12441 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012442}
12443
Ville Syrjälä80715b22014-05-15 20:23:23 +030012444static void update_scanline_offset(struct intel_crtc *crtc)
12445{
12446 struct drm_device *dev = crtc->base.dev;
12447
12448 /*
12449 * The scanline counter increments at the leading edge of hsync.
12450 *
12451 * On most platforms it starts counting from vtotal-1 on the
12452 * first active line. That means the scanline counter value is
12453 * always one less than what we would expect. Ie. just after
12454 * start of vblank, which also occurs at start of hsync (on the
12455 * last active line), the scanline counter will read vblank_start-1.
12456 *
12457 * On gen2 the scanline counter starts counting from 1 instead
12458 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12459 * to keep the value positive), instead of adding one.
12460 *
12461 * On HSW+ the behaviour of the scanline counter depends on the output
12462 * type. For DP ports it behaves like most other platforms, but on HDMI
12463 * there's an extra 1 line difference. So we need to add two instead of
12464 * one to the value.
12465 */
12466 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012467 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012468 int vtotal;
12469
Ville Syrjälä124abe02015-09-08 13:40:45 +030012470 vtotal = adjusted_mode->crtc_vtotal;
12471 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012472 vtotal /= 2;
12473
12474 crtc->scanline_offset = vtotal - 1;
12475 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012476 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012477 crtc->scanline_offset = 2;
12478 } else
12479 crtc->scanline_offset = 1;
12480}
12481
Maarten Lankhorstad421372015-06-15 12:33:42 +020012482static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012483{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012484 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012485 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012486 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012487 struct drm_crtc *crtc;
12488 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012489 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012490
12491 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012492 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012493
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012494 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012496 struct intel_shared_dpll *old_dpll =
12497 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012498
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012499 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012500 continue;
12501
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012502 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012503
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012504 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012505 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012506
Maarten Lankhorstad421372015-06-15 12:33:42 +020012507 if (!shared_dpll)
12508 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12509
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012510 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012511 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012512}
12513
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012514/*
12515 * This implements the workaround described in the "notes" section of the mode
12516 * set sequence documentation. When going from no pipes or single pipe to
12517 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12518 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12519 */
12520static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12521{
12522 struct drm_crtc_state *crtc_state;
12523 struct intel_crtc *intel_crtc;
12524 struct drm_crtc *crtc;
12525 struct intel_crtc_state *first_crtc_state = NULL;
12526 struct intel_crtc_state *other_crtc_state = NULL;
12527 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12528 int i;
12529
12530 /* look at all crtc's that are going to be enabled in during modeset */
12531 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12532 intel_crtc = to_intel_crtc(crtc);
12533
12534 if (!crtc_state->active || !needs_modeset(crtc_state))
12535 continue;
12536
12537 if (first_crtc_state) {
12538 other_crtc_state = to_intel_crtc_state(crtc_state);
12539 break;
12540 } else {
12541 first_crtc_state = to_intel_crtc_state(crtc_state);
12542 first_pipe = intel_crtc->pipe;
12543 }
12544 }
12545
12546 /* No workaround needed? */
12547 if (!first_crtc_state)
12548 return 0;
12549
12550 /* w/a possibly needed, check how many crtc's are already enabled. */
12551 for_each_intel_crtc(state->dev, intel_crtc) {
12552 struct intel_crtc_state *pipe_config;
12553
12554 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12555 if (IS_ERR(pipe_config))
12556 return PTR_ERR(pipe_config);
12557
12558 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12559
12560 if (!pipe_config->base.active ||
12561 needs_modeset(&pipe_config->base))
12562 continue;
12563
12564 /* 2 or more enabled crtcs means no need for w/a */
12565 if (enabled_pipe != INVALID_PIPE)
12566 return 0;
12567
12568 enabled_pipe = intel_crtc->pipe;
12569 }
12570
12571 if (enabled_pipe != INVALID_PIPE)
12572 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12573 else if (other_crtc_state)
12574 other_crtc_state->hsw_workaround_pipe = first_pipe;
12575
12576 return 0;
12577}
12578
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012579static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12580{
12581 struct drm_crtc *crtc;
12582 struct drm_crtc_state *crtc_state;
12583 int ret = 0;
12584
12585 /* add all active pipes to the state */
12586 for_each_crtc(state->dev, crtc) {
12587 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12588 if (IS_ERR(crtc_state))
12589 return PTR_ERR(crtc_state);
12590
12591 if (!crtc_state->active || needs_modeset(crtc_state))
12592 continue;
12593
12594 crtc_state->mode_changed = true;
12595
12596 ret = drm_atomic_add_affected_connectors(state, crtc);
12597 if (ret)
12598 break;
12599
12600 ret = drm_atomic_add_affected_planes(state, crtc);
12601 if (ret)
12602 break;
12603 }
12604
12605 return ret;
12606}
12607
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012608static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012609{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012610 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12611 struct drm_i915_private *dev_priv = state->dev->dev_private;
12612 struct drm_crtc *crtc;
12613 struct drm_crtc_state *crtc_state;
12614 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012615
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012616 if (!check_digital_port_conflicts(state)) {
12617 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12618 return -EINVAL;
12619 }
12620
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012621 intel_state->modeset = true;
12622 intel_state->active_crtcs = dev_priv->active_crtcs;
12623
12624 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12625 if (crtc_state->active)
12626 intel_state->active_crtcs |= 1 << i;
12627 else
12628 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012629
12630 if (crtc_state->active != crtc->state->active)
12631 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012632 }
12633
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012634 /*
12635 * See if the config requires any additional preparation, e.g.
12636 * to adjust global state with pipes off. We need to do this
12637 * here so we can get the modeset_pipe updated config for the new
12638 * mode set on this crtc. For other crtcs we need to use the
12639 * adjusted_mode bits in the crtc directly.
12640 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012641 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012642 if (!intel_state->cdclk_pll_vco)
12643 intel_state->cdclk_pll_vco = dev_priv->skl_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012644
Clint Taylorc89e39f2016-05-13 23:41:21 +030012645 ret = dev_priv->display.modeset_calc_cdclk(state);
12646 if (ret < 0)
12647 return ret;
12648
12649 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
12650 intel_state->cdclk_pll_vco != dev_priv->skl_vco_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012651 ret = intel_modeset_all_pipes(state);
12652
12653 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012654 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012655
12656 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
12657 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012658 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010012659 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012660
Maarten Lankhorstad421372015-06-15 12:33:42 +020012661 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012662
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012663 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012664 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012665
Maarten Lankhorstad421372015-06-15 12:33:42 +020012666 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012667}
12668
Matt Roperaa363132015-09-24 15:53:18 -070012669/*
12670 * Handle calculation of various watermark data at the end of the atomic check
12671 * phase. The code here should be run after the per-crtc and per-plane 'check'
12672 * handlers to ensure that all derived state has been updated.
12673 */
Matt Roper55994c22016-05-12 07:06:08 -070012674static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012675{
12676 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012677 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012678
12679 /* Is there platform-specific watermark information to calculate? */
12680 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012681 return dev_priv->display.compute_global_watermarks(state);
12682
12683 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012684}
12685
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012686/**
12687 * intel_atomic_check - validate state object
12688 * @dev: drm device
12689 * @state: state to validate
12690 */
12691static int intel_atomic_check(struct drm_device *dev,
12692 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012693{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012694 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012695 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012696 struct drm_crtc *crtc;
12697 struct drm_crtc_state *crtc_state;
12698 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012699 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012700
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012701 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012702 if (ret)
12703 return ret;
12704
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012705 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012706 struct intel_crtc_state *pipe_config =
12707 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012708
12709 /* Catch I915_MODE_FLAG_INHERITED */
12710 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12711 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012712
Daniel Vetter26495482015-07-15 14:15:52 +020012713 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012714 continue;
12715
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012716 if (!crtc_state->enable) {
12717 any_ms = true;
12718 continue;
12719 }
12720
Daniel Vetter26495482015-07-15 14:15:52 +020012721 /* FIXME: For only active_changed we shouldn't need to do any
12722 * state recomputation at all. */
12723
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012724 ret = drm_atomic_add_affected_connectors(state, crtc);
12725 if (ret)
12726 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012727
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012728 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012729 if (ret) {
12730 intel_dump_pipe_config(to_intel_crtc(crtc),
12731 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012732 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012733 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012734
Jani Nikula73831232015-11-19 10:26:30 +020012735 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012736 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012737 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012738 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012739 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012740 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012741 }
12742
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012743 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012744 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012745
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012746 ret = drm_atomic_add_affected_planes(state, crtc);
12747 if (ret)
12748 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012749
Daniel Vetter26495482015-07-15 14:15:52 +020012750 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12751 needs_modeset(crtc_state) ?
12752 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012753 }
12754
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012755 if (any_ms) {
12756 ret = intel_modeset_checks(state);
12757
12758 if (ret)
12759 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012760 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012761 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012762
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012763 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012764 if (ret)
12765 return ret;
12766
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012767 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012768 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012769}
12770
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012771static bool needs_work(struct drm_crtc_state *crtc_state)
12772{
12773 /* hw state checker needs to run */
12774 if (needs_modeset(crtc_state))
12775 return true;
12776
12777 /* unpin old fb's, possibly vblank update */
12778 if (crtc_state->planes_changed)
12779 return true;
12780
12781 /* pipe parameters need to be updated, and hw state checker */
12782 if (to_intel_crtc_state(crtc_state)->update_pipe)
12783 return true;
12784
12785 /* vblank event requested? */
12786 if (crtc_state->event)
12787 return true;
12788
12789 return false;
12790}
12791
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012792static int intel_atomic_prepare_commit(struct drm_device *dev,
12793 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020012794 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012795{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012796 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012797 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012798 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012799 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012800 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012801 struct drm_crtc *crtc;
12802 int i, ret;
12803
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012804 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12806 struct intel_flip_work *work;
12807
Maarten Lankhorst95c2ccd2016-05-17 15:08:02 +020012808 if (!state->legacy_cursor_update) {
12809 ret = intel_crtc_wait_for_pending_flips(crtc);
12810 if (ret)
12811 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012812
Maarten Lankhorst95c2ccd2016-05-17 15:08:02 +020012813 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12814 flush_workqueue(dev_priv->wq);
12815 }
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012816
12817 /* test if we need to update something */
12818 if (!needs_work(crtc_state))
12819 continue;
12820
12821 intel_state->work[i] = work =
12822 kzalloc(sizeof(**intel_state->work), GFP_KERNEL);
12823
12824 if (!work)
12825 return -ENOMEM;
12826
12827 if (needs_modeset(crtc_state) ||
12828 to_intel_crtc_state(crtc_state)->update_pipe) {
12829 work->num_old_connectors = hweight32(crtc->state->connector_mask);
12830
12831 work->old_connector_state = kcalloc(work->num_old_connectors,
12832 sizeof(*work->old_connector_state),
12833 GFP_KERNEL);
12834
12835 work->num_new_connectors = hweight32(crtc_state->connector_mask);
12836 work->new_connector_state = kcalloc(work->num_new_connectors,
12837 sizeof(*work->new_connector_state),
12838 GFP_KERNEL);
12839
12840 if (!work->old_connector_state || !work->new_connector_state)
12841 return -ENOMEM;
12842 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012843 }
12844
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012845 if (intel_state->modeset && nonblock) {
12846 DRM_DEBUG_ATOMIC("Nonblock modesets are not yet supported!\n");
12847 return -EINVAL;
12848 }
12849
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012850 ret = mutex_lock_interruptible(&dev->struct_mutex);
12851 if (ret)
12852 return ret;
12853
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012854 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012855 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012856
Dave Airlie21daaee2016-05-05 09:56:30 +100012857 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012858 for_each_plane_in_state(state, plane, plane_state, i) {
12859 struct intel_plane_state *intel_plane_state =
12860 to_intel_plane_state(plane_state);
12861
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020012862 if (plane_state->fence) {
12863 long lret = fence_wait(plane_state->fence, true);
12864
12865 if (lret < 0) {
12866 ret = lret;
12867 break;
12868 }
12869 }
12870
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012871 if (!intel_plane_state->wait_req)
12872 continue;
12873
12874 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010012875 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012876 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012877 /* Any hang should be swallowed by the wait */
12878 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012879 mutex_lock(&dev->struct_mutex);
12880 drm_atomic_helper_cleanup_planes(dev, state);
12881 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012882 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010012883 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012884 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012885 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012886
12887 return ret;
12888}
12889
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012890u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12891{
12892 struct drm_device *dev = crtc->base.dev;
12893
12894 if (!dev->max_vblank_count)
12895 return drm_accurate_vblank_count(&crtc->base);
12896
12897 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12898}
12899
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012900static void intel_prepare_work(struct drm_crtc *crtc,
12901 struct intel_flip_work *work,
12902 struct drm_atomic_state *state,
12903 struct drm_crtc_state *old_crtc_state)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012904{
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12906 struct drm_plane_state *old_plane_state;
12907 struct drm_plane *plane;
12908 int i, j = 0;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012909
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012910 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12911 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12912 atomic_inc(&intel_crtc->unpin_work_count);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012913
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012914 for_each_plane_in_state(state, plane, old_plane_state, i) {
12915 struct intel_plane_state *old_state = to_intel_plane_state(old_plane_state);
12916 struct intel_plane_state *new_state = to_intel_plane_state(plane->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012917
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012918 if (old_state->base.crtc != crtc &&
12919 new_state->base.crtc != crtc)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012920 continue;
12921
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012922 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
12923 plane->fb = new_state->base.fb;
12924 crtc->x = new_state->base.src_x >> 16;
12925 crtc->y = new_state->base.src_y >> 16;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012926 }
12927
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012928 old_state->wait_req = new_state->wait_req;
12929 new_state->wait_req = NULL;
12930
12931 old_state->base.fence = new_state->base.fence;
12932 new_state->base.fence = NULL;
12933
12934 /* remove plane state from the atomic state and move it to work */
12935 old_plane_state->state = NULL;
12936 state->planes[i] = NULL;
12937 state->plane_states[i] = NULL;
12938
12939 work->old_plane_state[j] = old_state;
12940 work->new_plane_state[j++] = new_state;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012941 }
12942
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012943 old_crtc_state->state = NULL;
12944 state->crtcs[drm_crtc_index(crtc)] = NULL;
12945 state->crtc_states[drm_crtc_index(crtc)] = NULL;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012946
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012947 work->old_crtc_state = to_intel_crtc_state(old_crtc_state);
12948 work->new_crtc_state = to_intel_crtc_state(crtc->state);
12949 work->num_planes = j;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012950
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012951 work->event = crtc->state->event;
12952 crtc->state->event = NULL;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012953
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012954 if (needs_modeset(crtc->state) || work->new_crtc_state->update_pipe) {
12955 struct drm_connector *conn;
12956 struct drm_connector_state *old_conn_state;
12957 int k = 0;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012958
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012959 j = 0;
12960
12961 /*
12962 * intel_unpin_work_fn cannot depend on the connector list
12963 * because it may be freed from underneath it, so add
12964 * them all to the work struct while we're holding locks.
12965 */
12966 for_each_connector_in_state(state, conn, old_conn_state, i) {
12967 if (old_conn_state->crtc == crtc) {
12968 work->old_connector_state[j++] = old_conn_state;
12969
12970 state->connectors[i] = NULL;
12971 state->connector_states[i] = NULL;
12972 }
12973 }
12974
12975 /* If another crtc has stolen the connector from state,
12976 * then for_each_connector_in_state is no longer reliable,
12977 * so use drm_for_each_connector here.
12978 */
12979 drm_for_each_connector(conn, state->dev)
12980 if (conn->state->crtc == crtc)
12981 work->new_connector_state[k++] = conn->state;
12982
12983 WARN(j != work->num_old_connectors, "j = %i, expected %i\n", j, work->num_old_connectors);
12984 WARN(k != work->num_new_connectors, "k = %i, expected %i\n", k, work->num_new_connectors);
12985 } else if (!work->new_crtc_state->update_wm_post)
12986 work->can_async_unpin = true;
12987
12988 work->fb_bits = work->new_crtc_state->fb_bits;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012989}
12990
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012991static void intel_schedule_unpin(struct drm_crtc *crtc,
12992 struct intel_atomic_state *state,
12993 struct intel_flip_work *work)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012994{
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012995 struct drm_device *dev = crtc->dev;
12996 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012997
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012998 to_intel_crtc(crtc)->config = work->new_crtc_state;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012999
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013000 queue_work(dev_priv->wq, &work->unpin_work);
13001}
Maarten Lankhorste8861672016-02-24 11:24:26 +010013002
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013003static void intel_schedule_flip(struct drm_crtc *crtc,
13004 struct intel_atomic_state *state,
13005 struct intel_flip_work *work,
13006 bool nonblock)
13007{
13008 struct intel_crtc_state *crtc_state = work->new_crtc_state;
13009
13010 if (crtc_state->base.planes_changed ||
13011 needs_modeset(&crtc_state->base) ||
13012 crtc_state->update_pipe) {
13013 if (nonblock)
13014 schedule_work(&work->mmio_work);
13015 else
13016 intel_mmio_flip_work_func(&work->mmio_work);
13017 } else {
13018 int ret;
13019
13020 ret = drm_crtc_vblank_get(crtc);
13021 I915_STATE_WARN(ret < 0, "enabling vblank failed with %i\n", ret);
13022
13023 work->flip_queued_vblank = intel_crtc_get_vblank_counter(to_intel_crtc(crtc));
13024 smp_mb__before_atomic();
13025 atomic_set(&work->pending, 1);
13026 }
13027}
13028
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013029static void intel_schedule_update(struct drm_crtc *crtc,
13030 struct intel_atomic_state *state,
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013031 struct intel_flip_work *work,
13032 bool nonblock)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013033{
13034 struct drm_device *dev = crtc->dev;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013035 struct intel_crtc_state *pipe_config = work->new_crtc_state;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013036
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013037 if (!pipe_config->base.active && work->can_async_unpin) {
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013038 INIT_LIST_HEAD(&work->head);
13039 intel_schedule_unpin(crtc, state, work);
13040 return;
13041 }
13042
13043 spin_lock_irq(&dev->event_lock);
13044 list_add_tail(&work->head, &to_intel_crtc(crtc)->flip_work);
13045 spin_unlock_irq(&dev->event_lock);
13046
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013047 if (!pipe_config->base.active)
13048 intel_schedule_unpin(crtc, state, work);
13049 else
13050 intel_schedule_flip(crtc, state, work, nonblock);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013051}
13052
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013053/**
13054 * intel_atomic_commit - commit validated state object
13055 * @dev: DRM device
13056 * @state: the top-level driver state object
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013057 * @nonblock: nonblocking commit
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013058 *
13059 * This function commits a top-level state object that has been validated
13060 * with drm_atomic_helper_check().
13061 *
13062 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13063 * we can only handle plane-related operations and do not yet support
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013064 * nonblocking commit.
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013065 *
13066 * RETURNS
13067 * Zero for success or -errno.
13068 */
13069static int intel_atomic_commit(struct drm_device *dev,
13070 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013071 bool nonblock)
Daniel Vettera6778b32012-07-02 09:56:42 +020013072{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013073 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013074 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013075 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013076 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013077 int ret = 0, i;
Daniel Vettera6778b32012-07-02 09:56:42 +020013078
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013079 ret = intel_atomic_prepare_commit(dev, state, nonblock);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013080 if (ret) {
13081 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013082 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013083 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013084
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013085 drm_atomic_helper_swap_state(dev, state);
Matt Roper279e99d2016-05-12 07:06:02 -070013086 dev_priv->wm.distrust_bios_wm = false;
Matt Roper734fa012016-05-12 15:11:40 -070013087 dev_priv->wm.skl_results = intel_state->wm_results;
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013088 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013089
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013090 if (intel_state->modeset) {
13091 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13092 sizeof(intel_state->min_pixclk));
13093 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013094 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013095 }
13096
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013097 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13099
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013100 if (!needs_modeset(crtc->state))
13101 continue;
13102
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013103 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013104
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013105 intel_state->work[i]->put_power_domains =
13106 modeset_get_crtc_power_domains(crtc,
13107 to_intel_crtc_state(crtc->state));
13108
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013109 if (old_crtc_state->active) {
13110 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013111 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013112 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013113 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013114 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013115
13116 /*
13117 * Underruns don't always raise
13118 * interrupts, so check manually.
13119 */
13120 intel_check_cpu_fifo_underruns(dev_priv);
13121 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013122
13123 if (!crtc->state->active)
13124 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013125 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013126 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013127
Daniel Vetterea9d7582012-07-10 10:42:52 +020013128 /* Only after disabling all output pipelines that will be changed can we
13129 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013130 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013131
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013132 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013133 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013134
13135 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030013136 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
13137 intel_state->cdclk_pll_vco != dev_priv->skl_vco_freq))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013138 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013139
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013140 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013141 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013142
Daniel Vettera6778b32012-07-02 09:56:42 +020013143 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013144 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013145 struct intel_flip_work *work = intel_state->work[i];
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13147 bool modeset = needs_modeset(crtc->state);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013148
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013149 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013150 update_scanline_offset(to_intel_crtc(crtc));
13151 dev_priv->display.crtc_enable(crtc);
13152 }
13153
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013154 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013155 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013156
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013157 if (!work) {
13158 if (!list_empty_careful(&intel_crtc->flip_work)) {
13159 spin_lock_irq(&dev->event_lock);
13160 if (!list_empty(&intel_crtc->flip_work))
13161 work = list_last_entry(&intel_crtc->flip_work,
13162 struct intel_flip_work, head);
13163
13164 if (work && work->new_crtc_state == to_intel_crtc_state(old_crtc_state)) {
13165 work->free_new_crtc_state = true;
13166 state->crtc_states[i] = NULL;
13167 state->crtcs[i] = NULL;
13168 }
13169 spin_unlock_irq(&dev->event_lock);
13170 }
13171 continue;
13172 }
13173
13174 intel_state->work[i] = NULL;
13175 intel_prepare_work(crtc, work, state, old_crtc_state);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013176 intel_schedule_update(crtc, intel_state, work, nonblock);
Matt Ropered4a6a72016-02-23 17:20:13 -080013177 }
13178
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013179 /* FIXME: add subpixel order */
13180
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013181 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013182
Mika Kuoppala75714942015-12-16 09:26:48 +020013183 /* As one of the primary mmio accessors, KMS has a high likelihood
13184 * of triggering bugs in unclaimed access. After we finish
13185 * modesetting, see if an error has been flagged, and if so
13186 * enable debugging for the next modeset - and hope we catch
13187 * the culprit.
13188 *
13189 * XXX note that we assume display power is on at this point.
13190 * This might hold true now but we need to add pm helper to check
13191 * unclaimed only when the hardware is on, as atomic commits
13192 * can happen also when the device is completely off.
13193 */
13194 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13195
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013196 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013197}
13198
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013199void intel_crtc_restore_mode(struct drm_crtc *crtc)
13200{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013201 struct drm_device *dev = crtc->dev;
13202 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013203 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013204 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013205
13206 state = drm_atomic_state_alloc(dev);
13207 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013208 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013209 crtc->base.id);
13210 return;
13211 }
13212
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013213 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013214
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013215retry:
13216 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13217 ret = PTR_ERR_OR_ZERO(crtc_state);
13218 if (!ret) {
13219 if (!crtc_state->active)
13220 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013221
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013222 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013223 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013224 }
13225
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013226 if (ret == -EDEADLK) {
13227 drm_atomic_state_clear(state);
13228 drm_modeset_backoff(state->acquire_ctx);
13229 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013230 }
13231
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013232 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013233out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013234 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013235}
13236
Daniel Vetter25c5b262012-07-08 22:08:04 +020013237#undef for_each_intel_crtc_masked
13238
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013239static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013240 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013241 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013242 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013243 .destroy = intel_crtc_destroy,
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013244 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013245 .atomic_duplicate_state = intel_crtc_duplicate_state,
13246 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013247};
13248
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013249static struct fence *intel_get_excl_fence(struct drm_i915_gem_object *obj)
13250{
13251 struct reservation_object *resv;
13252
13253
13254 if (!obj->base.dma_buf)
13255 return NULL;
13256
13257 resv = obj->base.dma_buf->resv;
13258
13259 /* For framebuffer backed by dmabuf, wait for fence */
13260 while (1) {
13261 struct fence *fence_excl, *ret = NULL;
13262
13263 rcu_read_lock();
13264
13265 fence_excl = rcu_dereference(resv->fence_excl);
13266 if (fence_excl)
13267 ret = fence_get_rcu(fence_excl);
13268
13269 rcu_read_unlock();
13270
13271 if (ret == fence_excl)
13272 return ret;
13273 }
13274}
13275
Matt Roper6beb8c232014-12-01 15:40:14 -080013276/**
13277 * intel_prepare_plane_fb - Prepare fb for usage on plane
13278 * @plane: drm plane to prepare for
13279 * @fb: framebuffer to prepare for presentation
13280 *
13281 * Prepares a framebuffer for usage on a display plane. Generally this
13282 * involves pinning the underlying object and updating the frontbuffer tracking
13283 * bits. Some older platforms need special physical address handling for
13284 * cursor planes.
13285 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013286 * Must be called with struct_mutex held.
13287 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013288 * Returns 0 on success, negative error code on failure.
13289 */
13290int
13291intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013292 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013293{
13294 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013295 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013296 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013297 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013298 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Maarten Lankhorst15c86bd2016-05-17 15:08:03 +020013299 struct drm_crtc *crtc = new_state->crtc ?: plane->state->crtc;
Matt Roper6beb8c232014-12-01 15:40:14 -080013300 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013301
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013302 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013303 return 0;
13304
Maarten Lankhorst15c86bd2016-05-17 15:08:03 +020013305 if (WARN_ON(!new_state->state) || WARN_ON(!crtc) ||
13306 WARN_ON(!to_intel_atomic_state(new_state->state)->work[to_intel_crtc(crtc)->pipe])) {
13307 if (WARN_ON(old_obj != obj))
13308 return -EINVAL;
13309
13310 return 0;
13311 }
13312
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013313 if (old_obj) {
13314 struct drm_crtc_state *crtc_state =
13315 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13316
13317 /* Big Hammer, we also need to ensure that any pending
13318 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13319 * current scanout is retired before unpinning the old
13320 * framebuffer. Note that we rely on userspace rendering
13321 * into the buffer attached to the pipe they are waiting
13322 * on. If not, userspace generates a GPU hang with IPEHR
13323 * point to the MI_WAIT_FOR_EVENT.
13324 *
13325 * This should only fail upon a hung GPU, in which case we
13326 * can safely continue.
13327 */
13328 if (needs_modeset(crtc_state))
13329 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013330 if (ret) {
13331 /* GPU hangs should have been swallowed by the wait */
13332 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013333 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013334 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013335 }
13336
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013337 if (!obj) {
13338 ret = 0;
13339 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013340 INTEL_INFO(dev)->cursor_needs_physical) {
13341 int align = IS_I830(dev) ? 16 * 1024 : 256;
13342 ret = i915_gem_object_attach_phys(obj, align);
13343 if (ret)
13344 DRM_DEBUG_KMS("failed to attach phys object\n");
13345 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013346 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013347 }
13348
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013349 if (ret == 0) {
13350 if (obj) {
13351 struct intel_plane_state *plane_state =
13352 to_intel_plane_state(new_state);
13353
13354 i915_gem_request_assign(&plane_state->wait_req,
13355 obj->last_write_req);
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020013356
13357 plane_state->base.fence = intel_get_excl_fence(obj);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013358 }
13359
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013360 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013361 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013362
Matt Roper6beb8c232014-12-01 15:40:14 -080013363 return ret;
13364}
13365
Matt Roper38f3ce32014-12-02 07:45:25 -080013366/**
13367 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13368 * @plane: drm plane to clean up for
13369 * @fb: old framebuffer that was on plane
13370 *
13371 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013372 *
13373 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013374 */
13375void
13376intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013377 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013378{
13379 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013380 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013381 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013382 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13383 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013384
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013385 old_intel_state = to_intel_plane_state(old_state);
13386
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013387 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013388 return;
13389
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013390 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13391 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013392 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013393
13394 /* prepare_fb aborted? */
13395 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13396 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13397 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013398
13399 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020013400
13401 fence_put(old_intel_state->base.fence);
13402 old_intel_state->base.fence = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013403}
13404
Chandra Konduru6156a452015-04-27 13:48:39 -070013405int
13406skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13407{
13408 int max_scale;
13409 struct drm_device *dev;
13410 struct drm_i915_private *dev_priv;
13411 int crtc_clock, cdclk;
13412
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013413 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013414 return DRM_PLANE_HELPER_NO_SCALING;
13415
13416 dev = intel_crtc->base.dev;
13417 dev_priv = dev->dev_private;
13418 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013419 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013420
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013421 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013422 return DRM_PLANE_HELPER_NO_SCALING;
13423
13424 /*
13425 * skl max scale is lower of:
13426 * close to 3 but not 3, -1 is for that purpose
13427 * or
13428 * cdclk/crtc_clock
13429 */
13430 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13431
13432 return max_scale;
13433}
13434
Matt Roper465c1202014-05-29 08:06:54 -070013435static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013436intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013437 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013438 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013439{
Matt Roper2b875c22014-12-01 15:40:13 -080013440 struct drm_crtc *crtc = state->base.crtc;
13441 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013442 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013443 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13444 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013445
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013446 if (INTEL_INFO(plane->dev)->gen >= 9) {
13447 /* use scaler when colorkey is not required */
13448 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13449 min_scale = 1;
13450 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13451 }
Sonika Jindald8106362015-04-10 14:37:28 +053013452 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013453 }
Sonika Jindald8106362015-04-10 14:37:28 +053013454
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013455 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13456 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013457 min_scale, max_scale,
13458 can_position, true,
13459 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013460}
13461
Matt Ropercf4c7c12014-12-04 10:27:42 -080013462/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013463 * intel_plane_destroy - destroy a plane
13464 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013465 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013466 * Common destruction function for all types of planes (primary, cursor,
13467 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013468 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013469void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013470{
13471 struct intel_plane *intel_plane = to_intel_plane(plane);
13472 drm_plane_cleanup(plane);
13473 kfree(intel_plane);
13474}
13475
Matt Roper65a3fea2015-01-21 16:35:42 -080013476const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013477 .update_plane = drm_atomic_helper_update_plane,
13478 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013479 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013480 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013481 .atomic_get_property = intel_plane_atomic_get_property,
13482 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013483 .atomic_duplicate_state = intel_plane_duplicate_state,
13484 .atomic_destroy_state = intel_plane_destroy_state,
13485
Matt Roper465c1202014-05-29 08:06:54 -070013486};
13487
13488static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13489 int pipe)
13490{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013491 struct intel_plane *primary = NULL;
13492 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013493 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013494 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013495 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013496
13497 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013498 if (!primary)
13499 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070013500
Matt Roper8e7d6882015-01-21 16:35:41 -080013501 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013502 if (!state)
13503 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080013504 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013505
Matt Roper465c1202014-05-29 08:06:54 -070013506 primary->can_scale = false;
13507 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013508 if (INTEL_INFO(dev)->gen >= 9) {
13509 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013510 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013511 }
Matt Roper465c1202014-05-29 08:06:54 -070013512 primary->pipe = pipe;
13513 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013514 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013515 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013516 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13517 primary->plane = !pipe;
13518
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013519 if (INTEL_INFO(dev)->gen >= 9) {
13520 intel_primary_formats = skl_primary_formats;
13521 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013522
13523 primary->update_plane = skylake_update_primary_plane;
13524 primary->disable_plane = skylake_disable_primary_plane;
13525 } else if (HAS_PCH_SPLIT(dev)) {
13526 intel_primary_formats = i965_primary_formats;
13527 num_formats = ARRAY_SIZE(i965_primary_formats);
13528
13529 primary->update_plane = ironlake_update_primary_plane;
13530 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013531 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013532 intel_primary_formats = i965_primary_formats;
13533 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013534
13535 primary->update_plane = i9xx_update_primary_plane;
13536 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013537 } else {
13538 intel_primary_formats = i8xx_primary_formats;
13539 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013540
13541 primary->update_plane = i9xx_update_primary_plane;
13542 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013543 }
13544
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013545 ret = drm_universal_plane_init(dev, &primary->base, 0,
13546 &intel_plane_funcs,
13547 intel_primary_formats, num_formats,
13548 DRM_PLANE_TYPE_PRIMARY, NULL);
13549 if (ret)
13550 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013551
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013552 if (INTEL_INFO(dev)->gen >= 4)
13553 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013554
Matt Roperea2c67b2014-12-23 10:41:52 -080013555 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13556
Matt Roper465c1202014-05-29 08:06:54 -070013557 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013558
13559fail:
13560 kfree(state);
13561 kfree(primary);
13562
13563 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013564}
13565
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013566void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13567{
13568 if (!dev->mode_config.rotation_property) {
13569 unsigned long flags = BIT(DRM_ROTATE_0) |
13570 BIT(DRM_ROTATE_180);
13571
13572 if (INTEL_INFO(dev)->gen >= 9)
13573 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13574
13575 dev->mode_config.rotation_property =
13576 drm_mode_create_rotation_property(dev, flags);
13577 }
13578 if (dev->mode_config.rotation_property)
13579 drm_object_attach_property(&plane->base.base,
13580 dev->mode_config.rotation_property,
13581 plane->base.state->rotation);
13582}
13583
Matt Roper3d7d6512014-06-10 08:28:13 -070013584static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013585intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013586 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013587 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013588{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013589 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013590 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013591 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013592 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013593 unsigned stride;
13594 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013595
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013596 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13597 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013598 DRM_PLANE_HELPER_NO_SCALING,
13599 DRM_PLANE_HELPER_NO_SCALING,
13600 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013601 if (ret)
13602 return ret;
13603
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013604 /* if we want to turn off the cursor ignore width and height */
13605 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013606 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013607
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013608 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013609 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013610 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13611 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013612 return -EINVAL;
13613 }
13614
Matt Roperea2c67b2014-12-23 10:41:52 -080013615 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13616 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013617 DRM_DEBUG_KMS("buffer is too small\n");
13618 return -ENOMEM;
13619 }
13620
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013621 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013622 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013623 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013624 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013625
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013626 /*
13627 * There's something wrong with the cursor on CHV pipe C.
13628 * If it straddles the left edge of the screen then
13629 * moving it away from the edge or disabling it often
13630 * results in a pipe underrun, and often that can lead to
13631 * dead pipe (constant underrun reported, and it scans
13632 * out just a solid color). To recover from that, the
13633 * display power well must be turned off and on again.
13634 * Refuse the put the cursor into that compromised position.
13635 */
13636 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
13637 state->visible && state->base.crtc_x < 0) {
13638 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13639 return -EINVAL;
13640 }
13641
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013642 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013643}
13644
Matt Roperf4a2cf22014-12-01 15:40:12 -080013645static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013646intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013647 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013648{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13650
13651 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013652 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013653}
13654
13655static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013656intel_update_cursor_plane(struct drm_plane *plane,
13657 const struct intel_crtc_state *crtc_state,
13658 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013659{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013660 struct drm_crtc *crtc = crtc_state->base.crtc;
13661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013662 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013663 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013664 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013665
Matt Roperf4a2cf22014-12-01 15:40:12 -080013666 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013667 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013668 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013669 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013670 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013671 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013672
Gustavo Padovana912f122014-12-01 15:40:10 -080013673 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013674 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013675}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013676
Matt Roper3d7d6512014-06-10 08:28:13 -070013677static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13678 int pipe)
13679{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013680 struct intel_plane *cursor = NULL;
13681 struct intel_plane_state *state = NULL;
13682 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013683
13684 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013685 if (!cursor)
13686 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070013687
Matt Roper8e7d6882015-01-21 16:35:41 -080013688 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013689 if (!state)
13690 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080013691 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013692
Matt Roper3d7d6512014-06-10 08:28:13 -070013693 cursor->can_scale = false;
13694 cursor->max_downscale = 1;
13695 cursor->pipe = pipe;
13696 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013697 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013698 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013699 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013700 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013701
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013702 ret = drm_universal_plane_init(dev, &cursor->base, 0,
13703 &intel_plane_funcs,
13704 intel_cursor_formats,
13705 ARRAY_SIZE(intel_cursor_formats),
13706 DRM_PLANE_TYPE_CURSOR, NULL);
13707 if (ret)
13708 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013709
13710 if (INTEL_INFO(dev)->gen >= 4) {
13711 if (!dev->mode_config.rotation_property)
13712 dev->mode_config.rotation_property =
13713 drm_mode_create_rotation_property(dev,
13714 BIT(DRM_ROTATE_0) |
13715 BIT(DRM_ROTATE_180));
13716 if (dev->mode_config.rotation_property)
13717 drm_object_attach_property(&cursor->base.base,
13718 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013719 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013720 }
13721
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013722 if (INTEL_INFO(dev)->gen >=9)
13723 state->scaler_id = -1;
13724
Matt Roperea2c67b2014-12-23 10:41:52 -080013725 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13726
Matt Roper3d7d6512014-06-10 08:28:13 -070013727 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013728
13729fail:
13730 kfree(state);
13731 kfree(cursor);
13732
13733 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013734}
13735
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013736static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13737 struct intel_crtc_state *crtc_state)
13738{
13739 int i;
13740 struct intel_scaler *intel_scaler;
13741 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13742
13743 for (i = 0; i < intel_crtc->num_scalers; i++) {
13744 intel_scaler = &scaler_state->scalers[i];
13745 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013746 intel_scaler->mode = PS_SCALER_MODE_DYN;
13747 }
13748
13749 scaler_state->scaler_id = -1;
13750}
13751
Hannes Ederb358d0a2008-12-18 21:18:47 +010013752static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013753{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013755 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013756 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013757 struct drm_plane *primary = NULL;
13758 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013759 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013760
Daniel Vetter955382f2013-09-19 14:05:45 +020013761 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013762 if (intel_crtc == NULL)
13763 return;
13764
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013765 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13766 if (!crtc_state)
13767 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013768 intel_crtc->config = crtc_state;
13769 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013770 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013771
Maarten Lankhorst68858432016-05-17 15:07:52 +020013772 INIT_LIST_HEAD(&intel_crtc->flip_work);
13773
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013774 /* initialize shared scalers */
13775 if (INTEL_INFO(dev)->gen >= 9) {
13776 if (pipe == PIPE_C)
13777 intel_crtc->num_scalers = 1;
13778 else
13779 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13780
13781 skl_init_scalers(dev, intel_crtc, crtc_state);
13782 }
13783
Matt Roper465c1202014-05-29 08:06:54 -070013784 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013785 if (!primary)
13786 goto fail;
13787
13788 cursor = intel_cursor_plane_create(dev, pipe);
13789 if (!cursor)
13790 goto fail;
13791
Matt Roper465c1202014-05-29 08:06:54 -070013792 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020013793 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070013794 if (ret)
13795 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013796
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013797 /*
13798 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013799 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013800 */
Jesse Barnes80824002009-09-10 15:28:06 -070013801 intel_crtc->pipe = pipe;
13802 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013803 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013804 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013805 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013806 }
13807
Chris Wilson4b0e3332014-05-30 16:35:26 +030013808 intel_crtc->cursor_base = ~0;
13809 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013810 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013811
Ville Syrjälä852eb002015-06-24 22:00:07 +030013812 intel_crtc->wm.cxsr_allowed = true;
13813
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013814 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13815 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13816 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13817 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13818
Jesse Barnes79e53942008-11-07 14:24:08 -080013819 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013820
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013821 intel_color_init(&intel_crtc->base);
13822
Daniel Vetter87b6b102014-05-15 15:33:46 +020013823 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013824 return;
13825
13826fail:
13827 if (primary)
13828 drm_plane_cleanup(primary);
13829 if (cursor)
13830 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013831 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013832 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013833}
13834
Jesse Barnes752aa882013-10-31 18:55:49 +020013835enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13836{
13837 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013838 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013839
Rob Clark51fd3712013-11-19 12:10:12 -050013840 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013841
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013842 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013843 return INVALID_PIPE;
13844
13845 return to_intel_crtc(encoder->crtc)->pipe;
13846}
13847
Carl Worth08d7b3d2009-04-29 14:43:54 -070013848int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013849 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013850{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013851 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013852 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013853 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013854
Rob Clark7707e652014-07-17 23:30:04 -040013855 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013856
Rob Clark7707e652014-07-17 23:30:04 -040013857 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013858 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013859 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013860 }
13861
Rob Clark7707e652014-07-17 23:30:04 -040013862 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013863 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013864
Daniel Vetterc05422d2009-08-11 16:05:30 +020013865 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013866}
13867
Daniel Vetter66a92782012-07-12 20:08:18 +020013868static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013869{
Daniel Vetter66a92782012-07-12 20:08:18 +020013870 struct drm_device *dev = encoder->base.dev;
13871 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013872 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013873 int entry = 0;
13874
Damien Lespiaub2784e12014-08-05 11:29:37 +010013875 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013876 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013877 index_mask |= (1 << entry);
13878
Jesse Barnes79e53942008-11-07 14:24:08 -080013879 entry++;
13880 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013881
Jesse Barnes79e53942008-11-07 14:24:08 -080013882 return index_mask;
13883}
13884
Chris Wilson4d302442010-12-14 19:21:29 +000013885static bool has_edp_a(struct drm_device *dev)
13886{
13887 struct drm_i915_private *dev_priv = dev->dev_private;
13888
13889 if (!IS_MOBILE(dev))
13890 return false;
13891
13892 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13893 return false;
13894
Damien Lespiaue3589902014-02-07 19:12:50 +000013895 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013896 return false;
13897
13898 return true;
13899}
13900
Jesse Barnes84b4e042014-06-25 08:24:29 -070013901static bool intel_crt_present(struct drm_device *dev)
13902{
13903 struct drm_i915_private *dev_priv = dev->dev_private;
13904
Damien Lespiau884497e2013-12-03 13:56:23 +000013905 if (INTEL_INFO(dev)->gen >= 9)
13906 return false;
13907
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013908 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013909 return false;
13910
13911 if (IS_CHERRYVIEW(dev))
13912 return false;
13913
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013914 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
13915 return false;
13916
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013917 /* DDI E can't be used if DDI A requires 4 lanes */
13918 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
13919 return false;
13920
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013921 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013922 return false;
13923
13924 return true;
13925}
13926
Jesse Barnes79e53942008-11-07 14:24:08 -080013927static void intel_setup_outputs(struct drm_device *dev)
13928{
Eric Anholt725e30a2009-01-22 13:01:02 -080013929 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013930 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013931 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013932
Daniel Vetterc9093352013-06-06 22:22:47 +020013933 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013934
Jesse Barnes84b4e042014-06-25 08:24:29 -070013935 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013936 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013937
Vandana Kannanc776eb22014-08-19 12:05:01 +053013938 if (IS_BROXTON(dev)) {
13939 /*
13940 * FIXME: Broxton doesn't support port detection via the
13941 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13942 * detect the ports.
13943 */
13944 intel_ddi_init(dev, PORT_A);
13945 intel_ddi_init(dev, PORT_B);
13946 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013947
13948 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053013949 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013950 int found;
13951
Jesse Barnesde31fac2015-03-06 15:53:32 -080013952 /*
13953 * Haswell uses DDI functions to detect digital outputs.
13954 * On SKL pre-D0 the strap isn't connected, so we assume
13955 * it's there.
13956 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013957 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013958 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070013959 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013960 intel_ddi_init(dev, PORT_A);
13961
13962 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13963 * register */
13964 found = I915_READ(SFUSE_STRAP);
13965
13966 if (found & SFUSE_STRAP_DDIB_DETECTED)
13967 intel_ddi_init(dev, PORT_B);
13968 if (found & SFUSE_STRAP_DDIC_DETECTED)
13969 intel_ddi_init(dev, PORT_C);
13970 if (found & SFUSE_STRAP_DDID_DETECTED)
13971 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013972 /*
13973 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13974 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070013975 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013976 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13977 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13978 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13979 intel_ddi_init(dev, PORT_E);
13980
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013981 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013982 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013983 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013984
13985 if (has_edp_a(dev))
13986 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013987
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013988 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013989 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020013990 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013991 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013992 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013993 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013994 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013995 }
13996
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013997 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013998 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013999
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014000 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014001 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014002
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014003 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014004 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014005
Daniel Vetter270b3042012-10-27 15:52:05 +020014006 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014007 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014008 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014009 /*
14010 * The DP_DETECTED bit is the latched state of the DDC
14011 * SDA pin at boot. However since eDP doesn't require DDC
14012 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14013 * eDP ports may have been muxed to an alternate function.
14014 * Thus we can't rely on the DP_DETECTED bit alone to detect
14015 * eDP ports. Consult the VBT as well as DP_DETECTED to
14016 * detect eDP ports.
14017 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014018 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014019 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014020 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14021 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014022 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014023 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014024
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014025 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014026 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014027 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14028 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014029 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014030 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014031
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014032 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014033 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014034 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14035 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14036 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14037 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014038 }
14039
Jani Nikula3cfca972013-08-27 15:12:26 +030014040 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014041 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014042 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014043
Paulo Zanonie2debe92013-02-18 19:00:27 -030014044 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014045 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014046 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014047 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014048 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014049 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014050 }
Ma Ling27185ae2009-08-24 13:50:23 +080014051
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014052 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014053 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014054 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014055
14056 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014057
Paulo Zanonie2debe92013-02-18 19:00:27 -030014058 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014059 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014060 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014061 }
Ma Ling27185ae2009-08-24 13:50:23 +080014062
Paulo Zanonie2debe92013-02-18 19:00:27 -030014063 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014064
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014065 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014066 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014067 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014068 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014069 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014070 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014071 }
Ma Ling27185ae2009-08-24 13:50:23 +080014072
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014073 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014074 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014075 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014076 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014077 intel_dvo_init(dev);
14078
Zhenyu Wang103a1962009-11-27 11:44:36 +080014079 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014080 intel_tv_init(dev);
14081
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014082 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014083
Damien Lespiaub2784e12014-08-05 11:29:37 +010014084 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014085 encoder->base.possible_crtcs = encoder->crtc_mask;
14086 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014087 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014088 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014089
Paulo Zanonidde86e22012-12-01 12:04:25 -020014090 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014091
14092 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014093}
14094
14095static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14096{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014097 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014098 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014099
Daniel Vetteref2d6332014-02-10 18:00:38 +010014100 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014101 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014102 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014103 drm_gem_object_unreference(&intel_fb->obj->base);
14104 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014105 kfree(intel_fb);
14106}
14107
14108static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014109 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014110 unsigned int *handle)
14111{
14112 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014113 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014114
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014115 if (obj->userptr.mm) {
14116 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14117 return -EINVAL;
14118 }
14119
Chris Wilson05394f32010-11-08 19:18:58 +000014120 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014121}
14122
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014123static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14124 struct drm_file *file,
14125 unsigned flags, unsigned color,
14126 struct drm_clip_rect *clips,
14127 unsigned num_clips)
14128{
14129 struct drm_device *dev = fb->dev;
14130 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14131 struct drm_i915_gem_object *obj = intel_fb->obj;
14132
14133 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014134 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014135 mutex_unlock(&dev->struct_mutex);
14136
14137 return 0;
14138}
14139
Jesse Barnes79e53942008-11-07 14:24:08 -080014140static const struct drm_framebuffer_funcs intel_fb_funcs = {
14141 .destroy = intel_user_framebuffer_destroy,
14142 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014143 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014144};
14145
Damien Lespiaub3218032015-02-27 11:15:18 +000014146static
14147u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14148 uint32_t pixel_format)
14149{
14150 u32 gen = INTEL_INFO(dev)->gen;
14151
14152 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014153 int cpp = drm_format_plane_cpp(pixel_format, 0);
14154
Damien Lespiaub3218032015-02-27 11:15:18 +000014155 /* "The stride in bytes must not exceed the of the size of 8K
14156 * pixels and 32K bytes."
14157 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014158 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014159 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014160 return 32*1024;
14161 } else if (gen >= 4) {
14162 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14163 return 16*1024;
14164 else
14165 return 32*1024;
14166 } else if (gen >= 3) {
14167 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14168 return 8*1024;
14169 else
14170 return 16*1024;
14171 } else {
14172 /* XXX DSPC is limited to 4k tiled */
14173 return 8*1024;
14174 }
14175}
14176
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014177static int intel_framebuffer_init(struct drm_device *dev,
14178 struct intel_framebuffer *intel_fb,
14179 struct drm_mode_fb_cmd2 *mode_cmd,
14180 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014181{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014182 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014183 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014184 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014185 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014186
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014187 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14188
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014189 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14190 /* Enforce that fb modifier and tiling mode match, but only for
14191 * X-tiled. This is needed for FBC. */
14192 if (!!(obj->tiling_mode == I915_TILING_X) !=
14193 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14194 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14195 return -EINVAL;
14196 }
14197 } else {
14198 if (obj->tiling_mode == I915_TILING_X)
14199 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14200 else if (obj->tiling_mode == I915_TILING_Y) {
14201 DRM_DEBUG("No Y tiling for legacy addfb\n");
14202 return -EINVAL;
14203 }
14204 }
14205
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014206 /* Passed in modifier sanity checking. */
14207 switch (mode_cmd->modifier[0]) {
14208 case I915_FORMAT_MOD_Y_TILED:
14209 case I915_FORMAT_MOD_Yf_TILED:
14210 if (INTEL_INFO(dev)->gen < 9) {
14211 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14212 mode_cmd->modifier[0]);
14213 return -EINVAL;
14214 }
14215 case DRM_FORMAT_MOD_NONE:
14216 case I915_FORMAT_MOD_X_TILED:
14217 break;
14218 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014219 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14220 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014221 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014222 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014223
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014224 stride_alignment = intel_fb_stride_alignment(dev_priv,
14225 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014226 mode_cmd->pixel_format);
14227 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14228 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14229 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014230 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014231 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014232
Damien Lespiaub3218032015-02-27 11:15:18 +000014233 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14234 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014235 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014236 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14237 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014238 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014239 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014240 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014241 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014242
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014243 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014244 mode_cmd->pitches[0] != obj->stride) {
14245 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14246 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014247 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014248 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014249
Ville Syrjälä57779d02012-10-31 17:50:14 +020014250 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014251 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014252 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014253 case DRM_FORMAT_RGB565:
14254 case DRM_FORMAT_XRGB8888:
14255 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014256 break;
14257 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014258 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014259 DRM_DEBUG("unsupported pixel format: %s\n",
14260 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014261 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014262 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014263 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014264 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014265 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14266 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014267 DRM_DEBUG("unsupported pixel format: %s\n",
14268 drm_get_format_name(mode_cmd->pixel_format));
14269 return -EINVAL;
14270 }
14271 break;
14272 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014273 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014274 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014275 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014276 DRM_DEBUG("unsupported pixel format: %s\n",
14277 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014278 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014279 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014280 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014281 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014282 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014283 DRM_DEBUG("unsupported pixel format: %s\n",
14284 drm_get_format_name(mode_cmd->pixel_format));
14285 return -EINVAL;
14286 }
14287 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014288 case DRM_FORMAT_YUYV:
14289 case DRM_FORMAT_UYVY:
14290 case DRM_FORMAT_YVYU:
14291 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014292 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014293 DRM_DEBUG("unsupported pixel format: %s\n",
14294 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014295 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014296 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014297 break;
14298 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014299 DRM_DEBUG("unsupported pixel format: %s\n",
14300 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014301 return -EINVAL;
14302 }
14303
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014304 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14305 if (mode_cmd->offsets[0] != 0)
14306 return -EINVAL;
14307
Damien Lespiauec2c9812015-01-20 12:51:45 +000014308 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014309 mode_cmd->pixel_format,
14310 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014311 /* FIXME drm helper for size checks (especially planar formats)? */
14312 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14313 return -EINVAL;
14314
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014315 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14316 intel_fb->obj = obj;
14317
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014318 intel_fill_fb_info(dev_priv, &intel_fb->base);
14319
Jesse Barnes79e53942008-11-07 14:24:08 -080014320 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14321 if (ret) {
14322 DRM_ERROR("framebuffer init failed %d\n", ret);
14323 return ret;
14324 }
14325
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014326 intel_fb->obj->framebuffer_references++;
14327
Jesse Barnes79e53942008-11-07 14:24:08 -080014328 return 0;
14329}
14330
Jesse Barnes79e53942008-11-07 14:24:08 -080014331static struct drm_framebuffer *
14332intel_user_framebuffer_create(struct drm_device *dev,
14333 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014334 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014335{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014336 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014337 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014338 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014339
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014340 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014341 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014342 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014343 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014344
Daniel Vetter92907cb2015-11-23 09:04:05 +010014345 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014346 if (IS_ERR(fb))
14347 drm_gem_object_unreference_unlocked(&obj->base);
14348
14349 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014350}
14351
Daniel Vetter06957262015-08-10 13:34:08 +020014352#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014353static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014354{
14355}
14356#endif
14357
Jesse Barnes79e53942008-11-07 14:24:08 -080014358static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014359 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014360 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014361 .atomic_check = intel_atomic_check,
14362 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014363 .atomic_state_alloc = intel_atomic_state_alloc,
14364 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014365};
14366
Imre Deak88212942016-03-16 13:38:53 +020014367/**
14368 * intel_init_display_hooks - initialize the display modesetting hooks
14369 * @dev_priv: device private
14370 */
14371void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014372{
Imre Deak88212942016-03-16 13:38:53 +020014373 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014374 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014375 dev_priv->display.get_initial_plane_config =
14376 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014377 dev_priv->display.crtc_compute_clock =
14378 haswell_crtc_compute_clock;
14379 dev_priv->display.crtc_enable = haswell_crtc_enable;
14380 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014381 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014382 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014383 dev_priv->display.get_initial_plane_config =
14384 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014385 dev_priv->display.crtc_compute_clock =
14386 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014387 dev_priv->display.crtc_enable = haswell_crtc_enable;
14388 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014389 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014390 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014391 dev_priv->display.get_initial_plane_config =
14392 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014393 dev_priv->display.crtc_compute_clock =
14394 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014395 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14396 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014397 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014398 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014399 dev_priv->display.get_initial_plane_config =
14400 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014401 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14402 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14403 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14404 } else if (IS_VALLEYVIEW(dev_priv)) {
14405 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14406 dev_priv->display.get_initial_plane_config =
14407 i9xx_get_initial_plane_config;
14408 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014409 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14410 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014411 } else if (IS_G4X(dev_priv)) {
14412 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14413 dev_priv->display.get_initial_plane_config =
14414 i9xx_get_initial_plane_config;
14415 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14416 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14417 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014418 } else if (IS_PINEVIEW(dev_priv)) {
14419 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14420 dev_priv->display.get_initial_plane_config =
14421 i9xx_get_initial_plane_config;
14422 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14423 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14424 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014425 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014426 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014427 dev_priv->display.get_initial_plane_config =
14428 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014429 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014430 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14431 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014432 } else {
14433 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14434 dev_priv->display.get_initial_plane_config =
14435 i9xx_get_initial_plane_config;
14436 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14437 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14438 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014439 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014440
Jesse Barnese70236a2009-09-21 10:42:27 -070014441 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014442 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014443 dev_priv->display.get_display_clock_speed =
14444 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014445 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014446 dev_priv->display.get_display_clock_speed =
14447 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014448 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014449 dev_priv->display.get_display_clock_speed =
14450 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014451 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014452 dev_priv->display.get_display_clock_speed =
14453 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014454 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014455 dev_priv->display.get_display_clock_speed =
14456 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014457 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014458 dev_priv->display.get_display_clock_speed =
14459 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014460 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14461 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014462 dev_priv->display.get_display_clock_speed =
14463 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014464 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014465 dev_priv->display.get_display_clock_speed =
14466 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014467 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014468 dev_priv->display.get_display_clock_speed =
14469 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014470 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014471 dev_priv->display.get_display_clock_speed =
14472 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014473 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014474 dev_priv->display.get_display_clock_speed =
14475 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014476 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014477 dev_priv->display.get_display_clock_speed =
14478 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014479 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014480 dev_priv->display.get_display_clock_speed =
14481 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014482 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014483 dev_priv->display.get_display_clock_speed =
14484 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014485 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014486 dev_priv->display.get_display_clock_speed =
14487 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014488 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014489 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014490 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014491 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020014492 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014493 dev_priv->display.get_display_clock_speed =
14494 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014495 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014496
Imre Deak88212942016-03-16 13:38:53 +020014497 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014498 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014499 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014500 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014501 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014502 /* FIXME: detect B0+ stepping and use auto training */
14503 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014504 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014505 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014506 }
14507
14508 if (IS_BROADWELL(dev_priv)) {
14509 dev_priv->display.modeset_commit_cdclk =
14510 broadwell_modeset_commit_cdclk;
14511 dev_priv->display.modeset_calc_cdclk =
14512 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014513 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014514 dev_priv->display.modeset_commit_cdclk =
14515 valleyview_modeset_commit_cdclk;
14516 dev_priv->display.modeset_calc_cdclk =
14517 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014518 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014519 dev_priv->display.modeset_commit_cdclk =
14520 broxton_modeset_commit_cdclk;
14521 dev_priv->display.modeset_calc_cdclk =
14522 broxton_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030014523 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
14524 dev_priv->display.modeset_commit_cdclk =
14525 skl_modeset_commit_cdclk;
14526 dev_priv->display.modeset_calc_cdclk =
14527 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014528 }
14529}
14530
Jesse Barnesb690e962010-07-19 13:53:12 -070014531/*
14532 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14533 * resume, or other times. This quirk makes sure that's the case for
14534 * affected systems.
14535 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014536static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014537{
14538 struct drm_i915_private *dev_priv = dev->dev_private;
14539
14540 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014541 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014542}
14543
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014544static void quirk_pipeb_force(struct drm_device *dev)
14545{
14546 struct drm_i915_private *dev_priv = dev->dev_private;
14547
14548 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14549 DRM_INFO("applying pipe b force quirk\n");
14550}
14551
Keith Packard435793d2011-07-12 14:56:22 -070014552/*
14553 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14554 */
14555static void quirk_ssc_force_disable(struct drm_device *dev)
14556{
14557 struct drm_i915_private *dev_priv = dev->dev_private;
14558 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014559 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014560}
14561
Carsten Emde4dca20e2012-03-15 15:56:26 +010014562/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014563 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14564 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014565 */
14566static void quirk_invert_brightness(struct drm_device *dev)
14567{
14568 struct drm_i915_private *dev_priv = dev->dev_private;
14569 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014570 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014571}
14572
Scot Doyle9c72cc62014-07-03 23:27:50 +000014573/* Some VBT's incorrectly indicate no backlight is present */
14574static void quirk_backlight_present(struct drm_device *dev)
14575{
14576 struct drm_i915_private *dev_priv = dev->dev_private;
14577 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14578 DRM_INFO("applying backlight present quirk\n");
14579}
14580
Jesse Barnesb690e962010-07-19 13:53:12 -070014581struct intel_quirk {
14582 int device;
14583 int subsystem_vendor;
14584 int subsystem_device;
14585 void (*hook)(struct drm_device *dev);
14586};
14587
Egbert Eich5f85f172012-10-14 15:46:38 +020014588/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14589struct intel_dmi_quirk {
14590 void (*hook)(struct drm_device *dev);
14591 const struct dmi_system_id (*dmi_id_list)[];
14592};
14593
14594static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14595{
14596 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14597 return 1;
14598}
14599
14600static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14601 {
14602 .dmi_id_list = &(const struct dmi_system_id[]) {
14603 {
14604 .callback = intel_dmi_reverse_brightness,
14605 .ident = "NCR Corporation",
14606 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14607 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14608 },
14609 },
14610 { } /* terminating entry */
14611 },
14612 .hook = quirk_invert_brightness,
14613 },
14614};
14615
Ben Widawskyc43b5632012-04-16 14:07:40 -070014616static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014617 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14618 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14619
Jesse Barnesb690e962010-07-19 13:53:12 -070014620 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14621 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14622
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014623 /* 830 needs to leave pipe A & dpll A up */
14624 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14625
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014626 /* 830 needs to leave pipe B & dpll B up */
14627 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14628
Keith Packard435793d2011-07-12 14:56:22 -070014629 /* Lenovo U160 cannot use SSC on LVDS */
14630 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014631
14632 /* Sony Vaio Y cannot use SSC on LVDS */
14633 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014634
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014635 /* Acer Aspire 5734Z must invert backlight brightness */
14636 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14637
14638 /* Acer/eMachines G725 */
14639 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14640
14641 /* Acer/eMachines e725 */
14642 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14643
14644 /* Acer/Packard Bell NCL20 */
14645 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14646
14647 /* Acer Aspire 4736Z */
14648 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014649
14650 /* Acer Aspire 5336 */
14651 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014652
14653 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14654 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014655
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014656 /* Acer C720 Chromebook (Core i3 4005U) */
14657 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14658
jens steinb2a96012014-10-28 20:25:53 +010014659 /* Apple Macbook 2,1 (Core 2 T7400) */
14660 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14661
Jani Nikula1b9448b2015-11-05 11:49:59 +020014662 /* Apple Macbook 4,1 */
14663 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14664
Scot Doyled4967d82014-07-03 23:27:52 +000014665 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14666 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014667
14668 /* HP Chromebook 14 (Celeron 2955U) */
14669 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014670
14671 /* Dell Chromebook 11 */
14672 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014673
14674 /* Dell Chromebook 11 (2015 version) */
14675 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014676};
14677
14678static void intel_init_quirks(struct drm_device *dev)
14679{
14680 struct pci_dev *d = dev->pdev;
14681 int i;
14682
14683 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14684 struct intel_quirk *q = &intel_quirks[i];
14685
14686 if (d->device == q->device &&
14687 (d->subsystem_vendor == q->subsystem_vendor ||
14688 q->subsystem_vendor == PCI_ANY_ID) &&
14689 (d->subsystem_device == q->subsystem_device ||
14690 q->subsystem_device == PCI_ANY_ID))
14691 q->hook(dev);
14692 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014693 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14694 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14695 intel_dmi_quirks[i].hook(dev);
14696 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014697}
14698
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014699/* Disable the VGA plane that we never use */
14700static void i915_disable_vga(struct drm_device *dev)
14701{
14702 struct drm_i915_private *dev_priv = dev->dev_private;
14703 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020014704 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014705
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014706 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014707 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014708 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014709 sr1 = inb(VGA_SR_DATA);
14710 outb(sr1 | 1<<5, VGA_SR_DATA);
14711 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14712 udelay(300);
14713
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014714 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014715 POSTING_READ(vga_reg);
14716}
14717
Daniel Vetterf8175862012-04-10 15:50:11 +020014718void intel_modeset_init_hw(struct drm_device *dev)
14719{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014720 struct drm_i915_private *dev_priv = dev->dev_private;
14721
Ville Syrjäläb6283052015-06-03 15:45:07 +030014722 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014723
14724 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
14725
Daniel Vetterf8175862012-04-10 15:50:11 +020014726 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010014727 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014728}
14729
Matt Roperd93c0372015-12-03 11:37:41 -080014730/*
14731 * Calculate what we think the watermarks should be for the state we've read
14732 * out of the hardware and then immediately program those watermarks so that
14733 * we ensure the hardware settings match our internal state.
14734 *
14735 * We can calculate what we think WM's should be by creating a duplicate of the
14736 * current state (which was constructed during hardware readout) and running it
14737 * through the atomic check code to calculate new watermark values in the
14738 * state object.
14739 */
14740static void sanitize_watermarks(struct drm_device *dev)
14741{
14742 struct drm_i915_private *dev_priv = to_i915(dev);
14743 struct drm_atomic_state *state;
14744 struct drm_crtc *crtc;
14745 struct drm_crtc_state *cstate;
14746 struct drm_modeset_acquire_ctx ctx;
14747 int ret;
14748 int i;
14749
14750 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014751 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014752 return;
14753
14754 /*
14755 * We need to hold connection_mutex before calling duplicate_state so
14756 * that the connector loop is protected.
14757 */
14758 drm_modeset_acquire_init(&ctx, 0);
14759retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014760 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014761 if (ret == -EDEADLK) {
14762 drm_modeset_backoff(&ctx);
14763 goto retry;
14764 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014765 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014766 }
14767
14768 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14769 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014770 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014771
Matt Ropered4a6a72016-02-23 17:20:13 -080014772 /*
14773 * Hardware readout is the only time we don't want to calculate
14774 * intermediate watermarks (since we don't trust the current
14775 * watermarks).
14776 */
14777 to_intel_atomic_state(state)->skip_intermediate_wm = true;
14778
Matt Roperd93c0372015-12-03 11:37:41 -080014779 ret = intel_atomic_check(dev, state);
14780 if (ret) {
14781 /*
14782 * If we fail here, it means that the hardware appears to be
14783 * programmed in a way that shouldn't be possible, given our
14784 * understanding of watermark requirements. This might mean a
14785 * mistake in the hardware readout code or a mistake in the
14786 * watermark calculations for a given platform. Raise a WARN
14787 * so that this is noticeable.
14788 *
14789 * If this actually happens, we'll have to just leave the
14790 * BIOS-programmed watermarks untouched and hope for the best.
14791 */
14792 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080014793 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014794 }
14795
14796 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014797 for_each_crtc_in_state(state, crtc, cstate, i) {
14798 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14799
Matt Ropered4a6a72016-02-23 17:20:13 -080014800 cs->wm.need_postvbl_update = true;
14801 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014802 }
14803
14804 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014805fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014806 drm_modeset_drop_locks(&ctx);
14807 drm_modeset_acquire_fini(&ctx);
14808}
14809
Jesse Barnes79e53942008-11-07 14:24:08 -080014810void intel_modeset_init(struct drm_device *dev)
14811{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014812 struct drm_i915_private *dev_priv = to_i915(dev);
14813 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014814 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014815 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014816 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014817
14818 drm_mode_config_init(dev);
14819
14820 dev->mode_config.min_width = 0;
14821 dev->mode_config.min_height = 0;
14822
Dave Airlie019d96c2011-09-29 16:20:42 +010014823 dev->mode_config.preferred_depth = 24;
14824 dev->mode_config.prefer_shadow = 1;
14825
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014826 dev->mode_config.allow_fb_modifiers = true;
14827
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014828 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014829
Jesse Barnesb690e962010-07-19 13:53:12 -070014830 intel_init_quirks(dev);
14831
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014832 intel_init_pm(dev);
14833
Ben Widawskye3c74752013-04-05 13:12:39 -070014834 if (INTEL_INFO(dev)->num_pipes == 0)
14835 return;
14836
Lukas Wunner69f92f62015-07-15 13:57:35 +020014837 /*
14838 * There may be no VBT; and if the BIOS enabled SSC we can
14839 * just keep using it to avoid unnecessary flicker. Whereas if the
14840 * BIOS isn't using it, don't assume it will work even if the VBT
14841 * indicates as much.
14842 */
14843 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14844 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14845 DREF_SSC1_ENABLE);
14846
14847 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14848 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14849 bios_lvds_use_ssc ? "en" : "dis",
14850 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14851 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14852 }
14853 }
14854
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014855 if (IS_GEN2(dev)) {
14856 dev->mode_config.max_width = 2048;
14857 dev->mode_config.max_height = 2048;
14858 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014859 dev->mode_config.max_width = 4096;
14860 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014861 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014862 dev->mode_config.max_width = 8192;
14863 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014864 }
Damien Lespiau068be562014-03-28 14:17:49 +000014865
Ville Syrjälädc41c152014-08-13 11:57:05 +030014866 if (IS_845G(dev) || IS_I865G(dev)) {
14867 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14868 dev->mode_config.cursor_height = 1023;
14869 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014870 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14871 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14872 } else {
14873 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14874 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14875 }
14876
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014877 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014878
Zhao Yakui28c97732009-10-09 11:39:41 +080014879 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014880 INTEL_INFO(dev)->num_pipes,
14881 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014882
Damien Lespiau055e3932014-08-18 13:49:10 +010014883 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014884 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014885 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014886 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014887 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014888 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014889 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014890 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014891 }
14892
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014893 intel_update_czclk(dev_priv);
14894 intel_update_cdclk(dev);
14895
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014896 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014897
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014898 /* Just disable it once at startup */
14899 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014900 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014901
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014902 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014903 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014904 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014905
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014906 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014907 struct intel_initial_plane_config plane_config = {};
14908
Jesse Barnes46f297f2014-03-07 08:57:48 -080014909 if (!crtc->active)
14910 continue;
14911
Jesse Barnes46f297f2014-03-07 08:57:48 -080014912 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014913 * Note that reserving the BIOS fb up front prevents us
14914 * from stuffing other stolen allocations like the ring
14915 * on top. This prevents some ugliness at boot time, and
14916 * can even allow for smooth boot transitions if the BIOS
14917 * fb is large enough for the active pipe configuration.
14918 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014919 dev_priv->display.get_initial_plane_config(crtc,
14920 &plane_config);
14921
14922 /*
14923 * If the fb is shared between multiple heads, we'll
14924 * just get the first one.
14925 */
14926 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014927 }
Matt Roperd93c0372015-12-03 11:37:41 -080014928
14929 /*
14930 * Make sure hardware watermarks really match the state we read out.
14931 * Note that we need to do this after reconstructing the BIOS fb's
14932 * since the watermark calculation done here will use pstate->fb.
14933 */
14934 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014935}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014936
Daniel Vetter7fad7982012-07-04 17:51:47 +020014937static void intel_enable_pipe_a(struct drm_device *dev)
14938{
14939 struct intel_connector *connector;
14940 struct drm_connector *crt = NULL;
14941 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014942 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014943
14944 /* We can't just switch on the pipe A, we need to set things up with a
14945 * proper mode and output configuration. As a gross hack, enable pipe A
14946 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014947 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014948 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14949 crt = &connector->base;
14950 break;
14951 }
14952 }
14953
14954 if (!crt)
14955 return;
14956
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014957 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014958 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014959}
14960
Daniel Vetterfa555832012-10-10 23:14:00 +020014961static bool
14962intel_check_plane_mapping(struct intel_crtc *crtc)
14963{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014964 struct drm_device *dev = crtc->base.dev;
14965 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014966 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014967
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014968 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014969 return true;
14970
Ville Syrjälä649636e2015-09-22 19:50:01 +030014971 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014972
14973 if ((val & DISPLAY_PLANE_ENABLE) &&
14974 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14975 return false;
14976
14977 return true;
14978}
14979
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014980static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14981{
14982 struct drm_device *dev = crtc->base.dev;
14983 struct intel_encoder *encoder;
14984
14985 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14986 return true;
14987
14988 return false;
14989}
14990
Ville Syrjälädd756192016-02-17 21:28:45 +020014991static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
14992{
14993 struct drm_device *dev = encoder->base.dev;
14994 struct intel_connector *connector;
14995
14996 for_each_connector_on_encoder(dev, &encoder->base, connector)
14997 return true;
14998
14999 return false;
15000}
15001
Daniel Vetter24929352012-07-02 20:28:59 +020015002static void intel_sanitize_crtc(struct intel_crtc *crtc)
15003{
15004 struct drm_device *dev = crtc->base.dev;
15005 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015006 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015007
Daniel Vetter24929352012-07-02 20:28:59 +020015008 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015009 if (!transcoder_is_dsi(cpu_transcoder)) {
15010 i915_reg_t reg = PIPECONF(cpu_transcoder);
15011
15012 I915_WRITE(reg,
15013 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15014 }
Daniel Vetter24929352012-07-02 20:28:59 +020015015
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015016 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015017 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015018 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015019 struct intel_plane *plane;
15020
Daniel Vetter96256042015-02-13 21:03:42 +010015021 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015022
15023 /* Disable everything but the primary plane */
15024 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15025 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15026 continue;
15027
15028 plane->disable_plane(&plane->base, &crtc->base);
15029 }
Daniel Vetter96256042015-02-13 21:03:42 +010015030 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015031
Daniel Vetter24929352012-07-02 20:28:59 +020015032 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015033 * disable the crtc (and hence change the state) if it is wrong. Note
15034 * that gen4+ has a fixed plane -> pipe mapping. */
15035 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015036 bool plane;
15037
Daniel Vetter24929352012-07-02 20:28:59 +020015038 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15039 crtc->base.base.id);
15040
15041 /* Pipe has the wrong plane attached and the plane is active.
15042 * Temporarily change the plane mapping and disable everything
15043 * ... */
15044 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015045 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015046 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015047 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015048 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015049 }
Daniel Vetter24929352012-07-02 20:28:59 +020015050
Daniel Vetter7fad7982012-07-04 17:51:47 +020015051 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15052 crtc->pipe == PIPE_A && !crtc->active) {
15053 /* BIOS forgot to enable pipe A, this mostly happens after
15054 * resume. Force-enable the pipe to fix this, the update_dpms
15055 * call below we restore the pipe to the right state, but leave
15056 * the required bits on. */
15057 intel_enable_pipe_a(dev);
15058 }
15059
Daniel Vetter24929352012-07-02 20:28:59 +020015060 /* Adjust the state of the output pipe according to whether we
15061 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015062 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015063 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015064
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015065 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015066 /*
15067 * We start out with underrun reporting disabled to avoid races.
15068 * For correct bookkeeping mark this on active crtcs.
15069 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015070 * Also on gmch platforms we dont have any hardware bits to
15071 * disable the underrun reporting. Which means we need to start
15072 * out with underrun reporting disabled also on inactive pipes,
15073 * since otherwise we'll complain about the garbage we read when
15074 * e.g. coming up after runtime pm.
15075 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015076 * No protection against concurrent access is required - at
15077 * worst a fifo underrun happens which also sets this to false.
15078 */
15079 crtc->cpu_fifo_underrun_disabled = true;
15080 crtc->pch_fifo_underrun_disabled = true;
15081 }
Daniel Vetter24929352012-07-02 20:28:59 +020015082}
15083
15084static void intel_sanitize_encoder(struct intel_encoder *encoder)
15085{
15086 struct intel_connector *connector;
15087 struct drm_device *dev = encoder->base.dev;
15088
15089 /* We need to check both for a crtc link (meaning that the
15090 * encoder is active and trying to read from a pipe) and the
15091 * pipe itself being active. */
15092 bool has_active_crtc = encoder->base.crtc &&
15093 to_intel_crtc(encoder->base.crtc)->active;
15094
Ville Syrjälädd756192016-02-17 21:28:45 +020015095 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015096 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15097 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015098 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015099
15100 /* Connector is active, but has no active pipe. This is
15101 * fallout from our resume register restoring. Disable
15102 * the encoder manually again. */
15103 if (encoder->base.crtc) {
15104 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15105 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015106 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015107 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015108 if (encoder->post_disable)
15109 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015110 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015111 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015112
15113 /* Inconsistent output/port/pipe state happens presumably due to
15114 * a bug in one of the get_hw_state functions. Or someplace else
15115 * in our code, like the register restore mess on resume. Clamp
15116 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015117 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015118 if (connector->encoder != encoder)
15119 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015120 connector->base.dpms = DRM_MODE_DPMS_OFF;
15121 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015122 }
15123 }
15124 /* Enabled encoders without active connectors will be fixed in
15125 * the crtc fixup. */
15126}
15127
Imre Deak04098752014-02-18 00:02:16 +020015128void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015129{
15130 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015131 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015132
Imre Deak04098752014-02-18 00:02:16 +020015133 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15134 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15135 i915_disable_vga(dev);
15136 }
15137}
15138
15139void i915_redisable_vga(struct drm_device *dev)
15140{
15141 struct drm_i915_private *dev_priv = dev->dev_private;
15142
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015143 /* This function can be called both from intel_modeset_setup_hw_state or
15144 * at a very early point in our resume sequence, where the power well
15145 * structures are not yet restored. Since this function is at a very
15146 * paranoid "someone might have enabled VGA while we were not looking"
15147 * level, just check if the power well is enabled instead of trying to
15148 * follow the "don't touch the power well if we don't need it" policy
15149 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015150 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015151 return;
15152
Imre Deak04098752014-02-18 00:02:16 +020015153 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015154
15155 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015156}
15157
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015158static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015159{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015160 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015161
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015162 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015163}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015164
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015165/* FIXME read out full plane state for all planes */
15166static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015167{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015168 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015169 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015170 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015171
Matt Roper19b8d382015-09-24 15:53:17 -070015172 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015173 primary_get_hw_state(to_intel_plane(primary));
15174
15175 if (plane_state->visible)
15176 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015177}
15178
Daniel Vetter30e984d2013-06-05 13:34:17 +020015179static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015180{
15181 struct drm_i915_private *dev_priv = dev->dev_private;
15182 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015183 struct intel_crtc *crtc;
15184 struct intel_encoder *encoder;
15185 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015186 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015187
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015188 dev_priv->active_crtcs = 0;
15189
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015190 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015191 struct intel_crtc_state *crtc_state = crtc->config;
15192 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015193
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015194 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15195 memset(crtc_state, 0, sizeof(*crtc_state));
15196 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015197
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015198 crtc_state->base.active = crtc_state->base.enable =
15199 dev_priv->display.get_pipe_config(crtc, crtc_state);
15200
15201 crtc->base.enabled = crtc_state->base.enable;
15202 crtc->active = crtc_state->base.active;
15203
15204 if (crtc_state->base.active) {
15205 dev_priv->active_crtcs |= 1 << crtc->pipe;
15206
Clint Taylorc89e39f2016-05-13 23:41:21 +030015207 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015208 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030015209 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015210 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15211 else
15212 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030015213
15214 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15215 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
15216 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015217 }
15218
15219 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015220
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015221 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015222
15223 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15224 crtc->base.base.id,
15225 crtc->active ? "enabled" : "disabled");
15226 }
15227
Daniel Vetter53589012013-06-05 13:34:16 +020015228 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15229 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15230
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015231 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15232 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015233 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015234 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015235 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015236 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015237 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015238 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015239
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015240 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015241 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015242 }
15243
Damien Lespiaub2784e12014-08-05 11:29:37 +010015244 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015245 pipe = 0;
15246
15247 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015248 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15249 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015250 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015251 } else {
15252 encoder->base.crtc = NULL;
15253 }
15254
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015255 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015256 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015257 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015258 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015259 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015260 }
15261
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015262 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015263 if (connector->get_hw_state(connector)) {
15264 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015265
15266 encoder = connector->encoder;
15267 connector->base.encoder = &encoder->base;
15268
15269 if (encoder->base.crtc &&
15270 encoder->base.crtc->state->active) {
15271 /*
15272 * This has to be done during hardware readout
15273 * because anything calling .crtc_disable may
15274 * rely on the connector_mask being accurate.
15275 */
15276 encoder->base.crtc->state->connector_mask |=
15277 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015278 encoder->base.crtc->state->encoder_mask |=
15279 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015280 }
15281
Daniel Vetter24929352012-07-02 20:28:59 +020015282 } else {
15283 connector->base.dpms = DRM_MODE_DPMS_OFF;
15284 connector->base.encoder = NULL;
15285 }
15286 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15287 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015288 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015289 connector->base.encoder ? "enabled" : "disabled");
15290 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015291
15292 for_each_intel_crtc(dev, crtc) {
15293 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15294
15295 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15296 if (crtc->base.state->active) {
15297 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15298 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15299 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15300
15301 /*
15302 * The initial mode needs to be set in order to keep
15303 * the atomic core happy. It wants a valid mode if the
15304 * crtc's enabled, so we do the above call.
15305 *
15306 * At this point some state updated by the connectors
15307 * in their ->detect() callback has not run yet, so
15308 * no recalculation can be done yet.
15309 *
15310 * Even if we could do a recalculation and modeset
15311 * right now it would cause a double modeset if
15312 * fbdev or userspace chooses a different initial mode.
15313 *
15314 * If that happens, someone indicated they wanted a
15315 * mode change, which means it's safe to do a full
15316 * recalculation.
15317 */
15318 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015319
15320 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15321 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015322 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015323
15324 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015325 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015326}
15327
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015328/* Scan out the current hw modeset state,
15329 * and sanitizes it to the current state
15330 */
15331static void
15332intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015333{
15334 struct drm_i915_private *dev_priv = dev->dev_private;
15335 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015336 struct intel_crtc *crtc;
15337 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015338 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015339
15340 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015341
15342 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015343 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015344 intel_sanitize_encoder(encoder);
15345 }
15346
Damien Lespiau055e3932014-08-18 13:49:10 +010015347 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015348 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15349 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015350 intel_dump_pipe_config(crtc, crtc->config,
15351 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015352 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015353
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015354 intel_modeset_update_connector_atomic_state(dev);
15355
Daniel Vetter35c95372013-07-17 06:55:04 +020015356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15357 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15358
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015359 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015360 continue;
15361
15362 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15363
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015364 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015365 pll->on = false;
15366 }
15367
Wayne Boyer666a4532015-12-09 12:29:35 -080015368 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015369 vlv_wm_get_hw_state(dev);
15370 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015371 skl_wm_get_hw_state(dev);
15372 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015373 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015374
15375 for_each_intel_crtc(dev, crtc) {
15376 unsigned long put_domains;
15377
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015378 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015379 if (WARN_ON(put_domains))
15380 modeset_put_power_domains(dev_priv, put_domains);
15381 }
15382 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015383
15384 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015385}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015386
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015387void intel_display_resume(struct drm_device *dev)
15388{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015389 struct drm_i915_private *dev_priv = to_i915(dev);
15390 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15391 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015392 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015393 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015394
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015395 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015396
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015397 /*
15398 * This is a cludge because with real atomic modeset mode_config.mutex
15399 * won't be taken. Unfortunately some probed state like
15400 * audio_codec_enable is still protected by mode_config.mutex, so lock
15401 * it here for now.
15402 */
15403 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015404 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015405
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015406retry:
15407 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015408
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015409 if (ret == 0 && !setup) {
15410 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015411
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015412 intel_modeset_setup_hw_state(dev);
15413 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015414 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015415
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015416 if (ret == 0 && state) {
15417 struct drm_crtc_state *crtc_state;
15418 struct drm_crtc *crtc;
15419 int i;
15420
15421 state->acquire_ctx = &ctx;
15422
Ville Syrjäläe3d54572016-05-13 10:10:42 -070015423 /* ignore any reset values/BIOS leftovers in the WM registers */
15424 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15425
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015426 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15427 /*
15428 * Force recalculation even if we restore
15429 * current state. With fast modeset this may not result
15430 * in a modeset when the state is compatible.
15431 */
15432 crtc_state->mode_changed = true;
15433 }
15434
15435 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015436 }
15437
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015438 if (ret == -EDEADLK) {
15439 drm_modeset_backoff(&ctx);
15440 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015441 }
15442
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015443 drm_modeset_drop_locks(&ctx);
15444 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015445 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015446
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015447 if (ret) {
15448 DRM_ERROR("Restoring old state failed with %i\n", ret);
15449 drm_atomic_state_free(state);
15450 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015451}
15452
15453void intel_modeset_gem_init(struct drm_device *dev)
15454{
Chris Wilsondc979972016-05-10 14:10:04 +010015455 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015456 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015457 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015458 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015459
Chris Wilsondc979972016-05-10 14:10:04 +010015460 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015461
Chris Wilson1833b132012-05-09 11:56:28 +010015462 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015463
Chris Wilson1ee8da62016-05-12 12:43:23 +010015464 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015465
15466 /*
15467 * Make sure any fbs we allocated at startup are properly
15468 * pinned & fenced. When we do the allocation it's too early
15469 * for this.
15470 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015471 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015472 obj = intel_fb_obj(c->primary->fb);
15473 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015474 continue;
15475
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015476 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015477 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15478 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015479 mutex_unlock(&dev->struct_mutex);
15480 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015481 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15482 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015483 drm_framebuffer_unreference(c->primary->fb);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020015484 drm_framebuffer_unreference(c->primary->state->fb);
15485 c->primary->fb = c->primary->state->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015486 c->primary->crtc = c->primary->state->crtc = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015487 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015488 }
15489 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015490
15491 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015492}
15493
Imre Deak4932e2c2014-02-11 17:12:48 +020015494void intel_connector_unregister(struct intel_connector *intel_connector)
15495{
15496 struct drm_connector *connector = &intel_connector->base;
15497
15498 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015499 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015500}
15501
Jesse Barnes79e53942008-11-07 14:24:08 -080015502void intel_modeset_cleanup(struct drm_device *dev)
15503{
Jesse Barnes652c3932009-08-17 13:31:43 -070015504 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015505 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015506
Chris Wilsondc979972016-05-10 14:10:04 +010015507 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015508
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015509 intel_backlight_unregister(dev);
15510
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015511 /*
15512 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015513 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015514 * experience fancy races otherwise.
15515 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015516 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015517
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015518 /*
15519 * Due to the hpd irq storm handling the hotplug work can re-arm the
15520 * poll handlers. Hence disable polling after hpd handling is shut down.
15521 */
Keith Packardf87ea762010-10-03 19:36:26 -070015522 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015523
Jesse Barnes723bfd72010-10-07 16:01:13 -070015524 intel_unregister_dsm_handler();
15525
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015526 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015527
Chris Wilson1630fe72011-07-08 12:22:42 +010015528 /* flush any delayed tasks or pending work */
15529 flush_scheduled_work();
15530
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015531 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020015532 for_each_intel_connector(dev, connector)
15533 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030015534
Jesse Barnes79e53942008-11-07 14:24:08 -080015535 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015536
Chris Wilson1ee8da62016-05-12 12:43:23 +010015537 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015538
Chris Wilsondc979972016-05-10 14:10:04 +010015539 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015540
15541 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015542}
15543
Dave Airlie28d52042009-09-21 14:33:58 +100015544/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015545 * Return which encoder is currently attached for connector.
15546 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015547struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015548{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015549 return &intel_attached_encoder(connector)->base;
15550}
Jesse Barnes79e53942008-11-07 14:24:08 -080015551
Chris Wilsondf0e9242010-09-09 16:20:55 +010015552void intel_connector_attach_encoder(struct intel_connector *connector,
15553 struct intel_encoder *encoder)
15554{
15555 connector->encoder = encoder;
15556 drm_mode_connector_attach_encoder(&connector->base,
15557 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015558}
Dave Airlie28d52042009-09-21 14:33:58 +100015559
15560/*
15561 * set vga decode state - true == enable VGA decode
15562 */
15563int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15564{
15565 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015566 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015567 u16 gmch_ctrl;
15568
Chris Wilson75fa0412014-02-07 18:37:02 -020015569 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15570 DRM_ERROR("failed to read control word\n");
15571 return -EIO;
15572 }
15573
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015574 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15575 return 0;
15576
Dave Airlie28d52042009-09-21 14:33:58 +100015577 if (state)
15578 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15579 else
15580 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015581
15582 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15583 DRM_ERROR("failed to write control word\n");
15584 return -EIO;
15585 }
15586
Dave Airlie28d52042009-09-21 14:33:58 +100015587 return 0;
15588}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015589
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015590struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015591
15592 u32 power_well_driver;
15593
Chris Wilson63b66e52013-08-08 15:12:06 +020015594 int num_transcoders;
15595
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015596 struct intel_cursor_error_state {
15597 u32 control;
15598 u32 position;
15599 u32 base;
15600 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015601 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015602
15603 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015604 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015605 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015606 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015607 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015608
15609 struct intel_plane_error_state {
15610 u32 control;
15611 u32 stride;
15612 u32 size;
15613 u32 pos;
15614 u32 addr;
15615 u32 surface;
15616 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015617 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015618
15619 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015620 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015621 enum transcoder cpu_transcoder;
15622
15623 u32 conf;
15624
15625 u32 htotal;
15626 u32 hblank;
15627 u32 hsync;
15628 u32 vtotal;
15629 u32 vblank;
15630 u32 vsync;
15631 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015632};
15633
15634struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015635intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015636{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015637 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015638 int transcoders[] = {
15639 TRANSCODER_A,
15640 TRANSCODER_B,
15641 TRANSCODER_C,
15642 TRANSCODER_EDP,
15643 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015644 int i;
15645
Chris Wilsonc0336662016-05-06 15:40:21 +010015646 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015647 return NULL;
15648
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015649 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015650 if (error == NULL)
15651 return NULL;
15652
Chris Wilsonc0336662016-05-06 15:40:21 +010015653 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015654 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15655
Damien Lespiau055e3932014-08-18 13:49:10 +010015656 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015657 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015658 __intel_display_power_is_enabled(dev_priv,
15659 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015660 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015661 continue;
15662
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015663 error->cursor[i].control = I915_READ(CURCNTR(i));
15664 error->cursor[i].position = I915_READ(CURPOS(i));
15665 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015666
15667 error->plane[i].control = I915_READ(DSPCNTR(i));
15668 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015669 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015670 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015671 error->plane[i].pos = I915_READ(DSPPOS(i));
15672 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015673 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015674 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015675 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015676 error->plane[i].surface = I915_READ(DSPSURF(i));
15677 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15678 }
15679
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015680 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015681
Chris Wilsonc0336662016-05-06 15:40:21 +010015682 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015683 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015684 }
15685
Jani Nikula4d1de972016-03-18 17:05:42 +020015686 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015687 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015688 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015689 error->num_transcoders++; /* Account for eDP. */
15690
15691 for (i = 0; i < error->num_transcoders; i++) {
15692 enum transcoder cpu_transcoder = transcoders[i];
15693
Imre Deakddf9c532013-11-27 22:02:02 +020015694 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015695 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015696 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015697 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015698 continue;
15699
Chris Wilson63b66e52013-08-08 15:12:06 +020015700 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15701
15702 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15703 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15704 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15705 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15706 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15707 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15708 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015709 }
15710
15711 return error;
15712}
15713
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015714#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15715
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015716void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015717intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015718 struct drm_device *dev,
15719 struct intel_display_error_state *error)
15720{
Damien Lespiau055e3932014-08-18 13:49:10 +010015721 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015722 int i;
15723
Chris Wilson63b66e52013-08-08 15:12:06 +020015724 if (!error)
15725 return;
15726
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015727 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015728 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015729 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015730 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015731 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015732 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015733 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015734 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015735 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015736 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015738 err_printf(m, "Plane [%d]:\n", i);
15739 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15740 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015741 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015742 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15743 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015744 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015745 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015746 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015747 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015748 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15749 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015750 }
15751
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015752 err_printf(m, "Cursor [%d]:\n", i);
15753 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15754 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15755 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015756 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015757
15758 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015759 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015760 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015761 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015762 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015763 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15764 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15765 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15766 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15767 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15768 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15769 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15770 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771}