blob: aa58ecc876ab9b549723392a80a9f5e85811257d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300152{
153 u32 val;
154 int divider;
155
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300177}
178
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200181{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200183}
184
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300187{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300188 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200189 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
190 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200191}
192
193static int
194intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
195{
Jani Nikula79e50a42015-08-26 10:58:20 +0300196 uint32_t clkcfg;
197
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 clkcfg = I915_READ(CLKCFG);
200 switch (clkcfg & CLKCFG_FSB_MASK) {
201 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 /* these two are just a guess; one of them might be right */
214 case CLKCFG_FSB_1600:
215 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200218 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300219 }
220}
221
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300222void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200223{
224 if (HAS_PCH_SPLIT(dev_priv))
225 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
226 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
228 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
229 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
230 else
231 return; /* no rawclk on other platforms, or no need to know it */
232
233 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
234}
235
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300236static void intel_update_czclk(struct drm_i915_private *dev_priv)
237{
Wayne Boyer666a4532015-12-09 12:29:35 -0800238 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239 return;
240
241 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
242 CCK_CZ_CLOCK_CONTROL);
243
244 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
245}
246
Chris Wilson021357a2010-09-07 20:54:59 +0100247static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248intel_fdi_link_freq(struct drm_i915_private *dev_priv,
249 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100250{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251 if (HAS_DDI(dev_priv))
252 return pipe_config->port_clock; /* SPLL */
253 else if (IS_GEN5(dev_priv))
254 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200255 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200256 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100257}
258
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200261 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200262 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .m = { .min = 96, .max = 140 },
264 .m1 = { .min = 18, .max = 26 },
265 .m2 = { .min = 6, .max = 16 },
266 .p = { .min = 4, .max = 128 },
267 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 165000,
269 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Daniel Vetter5d536e22013-07-06 12:52:06 +0200272static const intel_limit_t intel_limits_i8xx_dvo = {
273 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200274 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200275 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .m = { .min = 96, .max = 140 },
277 .m1 = { .min = 18, .max = 26 },
278 .m2 = { .min = 6, .max = 16 },
279 .p = { .min = 4, .max = 128 },
280 .p1 = { .min = 2, .max = 33 },
281 .p2 = { .dot_limit = 165000,
282 .p2_slow = 4, .p2_fast = 4 },
283};
284
Keith Packarde4b36692009-06-05 19:22:17 -0700285static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200287 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200288 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .m = { .min = 96, .max = 140 },
290 .m1 = { .min = 18, .max = 26 },
291 .m2 = { .min = 6, .max = 16 },
292 .p = { .min = 4, .max = 128 },
293 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 165000,
295 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
Eric Anholt273e27c2011-03-30 13:01:10 -0700297
Keith Packarde4b36692009-06-05 19:22:17 -0700298static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 .dot = { .min = 20000, .max = 400000 },
300 .vco = { .min = 1400000, .max = 2800000 },
301 .n = { .min = 1, .max = 6 },
302 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100303 .m1 = { .min = 8, .max = 18 },
304 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .p2 = { .dot_limit = 200000,
308 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
311static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400312 .dot = { .min = 20000, .max = 400000 },
313 .vco = { .min = 1400000, .max = 2800000 },
314 .n = { .min = 1, .max = 6 },
315 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100316 .m1 = { .min = 8, .max = 18 },
317 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400318 .p = { .min = 7, .max = 98 },
319 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700320 .p2 = { .dot_limit = 112000,
321 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324
Keith Packarde4b36692009-06-05 19:22:17 -0700325static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 1750000, .max = 3500000},
328 .n = { .min = 1, .max = 4 },
329 .m = { .min = 104, .max = 138 },
330 .m1 = { .min = 17, .max = 23 },
331 .m2 = { .min = 5, .max = 11 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 1, .max = 3},
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 10,
336 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800337 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
340static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 22000, .max = 400000 },
342 .vco = { .min = 1750000, .max = 3500000},
343 .n = { .min = 1, .max = 4 },
344 .m = { .min = 104, .max = 138 },
345 .m1 = { .min = 16, .max = 23 },
346 .m2 = { .min = 5, .max = 11 },
347 .p = { .min = 5, .max = 80 },
348 .p1 = { .min = 1, .max = 8},
349 .p2 = { .dot_limit = 165000,
350 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
353static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 20000, .max = 115000 },
355 .vco = { .min = 1750000, .max = 3500000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 104, .max = 138 },
358 .m1 = { .min = 17, .max = 23 },
359 .m2 = { .min = 5, .max = 11 },
360 .p = { .min = 28, .max = 112 },
361 .p1 = { .min = 2, .max = 8 },
362 .p2 = { .dot_limit = 0,
363 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800364 },
Keith Packarde4b36692009-06-05 19:22:17 -0700365};
366
367static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 80000, .max = 224000 },
369 .vco = { .min = 1750000, .max = 3500000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 104, .max = 138 },
372 .m1 = { .min = 17, .max = 23 },
373 .m2 = { .min = 5, .max = 11 },
374 .p = { .min = 14, .max = 42 },
375 .p1 = { .min = 2, .max = 6 },
376 .p2 = { .dot_limit = 0,
377 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800378 },
Keith Packarde4b36692009-06-05 19:22:17 -0700379};
380
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500381static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400382 .dot = { .min = 20000, .max = 400000},
383 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .n = { .min = 3, .max = 6 },
386 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .m1 = { .min = 0, .max = 0 },
389 .m2 = { .min = 0, .max = 254 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .p2 = { .dot_limit = 200000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500396static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400397 .dot = { .min = 20000, .max = 400000 },
398 .vco = { .min = 1700000, .max = 3500000 },
399 .n = { .min = 3, .max = 6 },
400 .m = { .min = 2, .max = 256 },
401 .m1 = { .min = 0, .max = 0 },
402 .m2 = { .min = 0, .max = 254 },
403 .p = { .min = 7, .max = 112 },
404 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .p2 = { .dot_limit = 112000,
406 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700407};
408
Eric Anholt273e27c2011-03-30 13:01:10 -0700409/* Ironlake / Sandybridge
410 *
411 * We calculate clock using (register_value + 2) for N/M1/M2, so here
412 * the range value for them is (actual_value - 2).
413 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700415 .dot = { .min = 25000, .max = 350000 },
416 .vco = { .min = 1760000, .max = 3510000 },
417 .n = { .min = 1, .max = 5 },
418 .m = { .min = 79, .max = 127 },
419 .m1 = { .min = 12, .max = 22 },
420 .m2 = { .min = 5, .max = 9 },
421 .p = { .min = 5, .max = 80 },
422 .p1 = { .min = 1, .max = 8 },
423 .p2 = { .dot_limit = 225000,
424 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700425};
426
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700428 .dot = { .min = 25000, .max = 350000 },
429 .vco = { .min = 1760000, .max = 3510000 },
430 .n = { .min = 1, .max = 3 },
431 .m = { .min = 79, .max = 118 },
432 .m1 = { .min = 12, .max = 22 },
433 .m2 = { .min = 5, .max = 9 },
434 .p = { .min = 28, .max = 112 },
435 .p1 = { .min = 2, .max = 8 },
436 .p2 = { .dot_limit = 225000,
437 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800438};
439
440static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .dot = { .min = 25000, .max = 350000 },
442 .vco = { .min = 1760000, .max = 3510000 },
443 .n = { .min = 1, .max = 3 },
444 .m = { .min = 79, .max = 127 },
445 .m1 = { .min = 12, .max = 22 },
446 .m2 = { .min = 5, .max = 9 },
447 .p = { .min = 14, .max = 56 },
448 .p1 = { .min = 2, .max = 8 },
449 .p2 = { .dot_limit = 225000,
450 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800451};
452
Eric Anholt273e27c2011-03-30 13:01:10 -0700453/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .dot = { .min = 25000, .max = 350000 },
456 .vco = { .min = 1760000, .max = 3510000 },
457 .n = { .min = 1, .max = 2 },
458 .m = { .min = 79, .max = 126 },
459 .m1 = { .min = 12, .max = 22 },
460 .m2 = { .min = 5, .max = 9 },
461 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700463 .p2 = { .dot_limit = 225000,
464 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800465};
466
467static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .dot = { .min = 25000, .max = 350000 },
469 .vco = { .min = 1760000, .max = 3510000 },
470 .n = { .min = 1, .max = 3 },
471 .m = { .min = 79, .max = 126 },
472 .m1 = { .min = 12, .max = 22 },
473 .m2 = { .min = 5, .max = 9 },
474 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700476 .p2 = { .dot_limit = 225000,
477 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800478};
479
Ville Syrjälädc730512013-09-24 21:26:30 +0300480static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300481 /*
482 * These are the data rate limits (measured in fast clocks)
483 * since those are the strictest limits we have. The fast
484 * clock and actual rate limits are more relaxed, so checking
485 * them would make no difference.
486 */
487 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200488 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700489 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700490 .m1 = { .min = 2, .max = 3 },
491 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300492 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300493 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494};
495
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300496static const intel_limit_t intel_limits_chv = {
497 /*
498 * These are the data rate limits (measured in fast clocks)
499 * since those are the strictest limits we have. The fast
500 * clock and actual rate limits are more relaxed, so checking
501 * them would make no difference.
502 */
503 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200504 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300505 .n = { .min = 1, .max = 1 },
506 .m1 = { .min = 2, .max = 2 },
507 .m2 = { .min = 24 << 22, .max = 175 << 22 },
508 .p1 = { .min = 2, .max = 4 },
509 .p2 = { .p2_slow = 1, .p2_fast = 14 },
510};
511
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200512static const intel_limit_t intel_limits_bxt = {
513 /* FIXME: find real dot limits */
514 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530515 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 .n = { .min = 1, .max = 1 },
517 .m1 = { .min = 2, .max = 2 },
518 /* FIXME: find real m2 limits */
519 .m2 = { .min = 2 << 22, .max = 255 << 22 },
520 .p1 = { .min = 2, .max = 4 },
521 .p2 = { .p2_slow = 1, .p2_fast = 20 },
522};
523
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200524static bool
525needs_modeset(struct drm_crtc_state *state)
526{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200527 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528}
529
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300530/**
531 * Returns whether any output on the specified pipe is of the specified type
532 */
Damien Lespiau40935612014-10-29 11:16:59 +0000533bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300534{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300535 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300536 struct intel_encoder *encoder;
537
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 if (encoder->type == type)
540 return true;
541
542 return false;
543}
544
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545/**
546 * Returns whether any output on the specified pipe will have the specified
547 * type after a staged modeset is complete, i.e., the same as
548 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
549 * encoder->crtc.
550 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
552 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200553{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300555 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200557 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200559
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300560 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 if (connector_state->crtc != crtc_state->base.crtc)
562 continue;
563
564 num_connectors++;
565
566 encoder = to_intel_encoder(connector_state->best_encoder);
567 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200568 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200569 }
570
571 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200572
573 return false;
574}
575
Imre Deakdccbea32015-06-22 23:35:51 +0300576/*
577 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
578 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
579 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
580 * The helpers' return value is the rate of the clock that is fed to the
581 * display engine's pipe which can be the above fast dot clock rate or a
582 * divided-down version of it.
583 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500584/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300585static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
Shaohua Li21778322009-02-23 15:19:16 +0800587 clock->m = clock->m2 + 2;
588 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200589 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300590 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300591 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800595}
596
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200597static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
598{
599 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
600}
601
Imre Deakdccbea32015-06-22 23:35:51 +0300602static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800603{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200604 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200606 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300607 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300608 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
609 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300610
611 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800612}
613
Imre Deakdccbea32015-06-22 23:35:51 +0300614static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300615{
616 clock->m = clock->m1 * clock->m2;
617 clock->p = clock->p1 * clock->p2;
618 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300619 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300622
623 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300624}
625
Imre Deakdccbea32015-06-22 23:35:51 +0300626int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300631 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300632 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
633 clock->n << 22);
634 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300635
636 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300649 if (clock->n < limit->n.min || limit->n.max < clock->n)
650 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300657
Wayne Boyer666a4532015-12-09 12:29:35 -0800658 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
659 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660 if (clock->m1 <= clock->m2)
661 INTELPllInvalid("m1 <= m2\n");
662
Wayne Boyer666a4532015-12-09 12:29:35 -0800663 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300664 if (clock->p < limit->p.min || limit->p.max < clock->p)
665 INTELPllInvalid("p out of range\n");
666 if (clock->m < limit->m.min || limit->m.max < clock->m)
667 INTELPllInvalid("m out of range\n");
668 }
669
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400671 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
673 * connector, etc., rather than just a single range.
674 */
675 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400676 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800677
678 return true;
679}
680
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static int
682i9xx_select_p2_div(const intel_limit_t *limit,
683 const struct intel_crtc_state *crtc_state,
684 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800685{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200688 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100690 * For LVDS just rely on its current settings for dual-channel.
691 * We haven't figured out how to reliably set up different
692 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100694 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300695 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 } else {
699 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704}
705
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200706/*
707 * Returns a set of divisors for the desired target clock with the given
708 * refclk, or FALSE. The returned values represent the clock equation:
709 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
710 *
711 * Target and reference clocks are specified in kHz.
712 *
713 * If match_clock is provided, then best_clock P divider must match the P
714 * divider from @match_clock used for LVDS downclocking.
715 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300716static bool
717i9xx_find_best_dpll(const intel_limit_t *limit,
718 struct intel_crtc_state *crtc_state,
719 int target, int refclk, intel_clock_t *match_clock,
720 intel_clock_t *best_clock)
721{
722 struct drm_device *dev = crtc_state->base.crtc->dev;
723 intel_clock_t clock;
724 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800725
Akshay Joshi0206e352011-08-16 15:34:10 -0400726 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800727
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300728 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
729
Zhao Yakui42158662009-11-20 11:24:18 +0800730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200734 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800735 break;
736 for (clock.n = limit->n.min;
737 clock.n <= limit->n.max; clock.n++) {
738 for (clock.p1 = limit->p1.min;
739 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800740 int this_err;
741
Imre Deakdccbea32015-06-22 23:35:51 +0300742 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000743 if (!intel_PLL_is_valid(dev, limit,
744 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800746 if (match_clock &&
747 clock.p != match_clock->p)
748 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800749
750 this_err = abs(clock.dot - target);
751 if (this_err < err) {
752 *best_clock = clock;
753 err = this_err;
754 }
755 }
756 }
757 }
758 }
759
760 return (err != target);
761}
762
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200763/*
764 * Returns a set of divisors for the desired target clock with the given
765 * refclk, or FALSE. The returned values represent the clock equation:
766 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
767 *
768 * Target and reference clocks are specified in kHz.
769 *
770 * If match_clock is provided, then best_clock P divider must match the P
771 * divider from @match_clock used for LVDS downclocking.
772 */
Ma Lingd4906092009-03-18 20:13:27 +0800773static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200774pnv_find_best_dpll(const intel_limit_t *limit,
775 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200776 int target, int refclk, intel_clock_t *match_clock,
777 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300779 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200780 intel_clock_t clock;
781 int err = target;
782
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200783 memset(best_clock, 0, sizeof(*best_clock));
784
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300785 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
786
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200787 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
788 clock.m1++) {
789 for (clock.m2 = limit->m2.min;
790 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200791 for (clock.n = limit->n.min;
792 clock.n <= limit->n.max; clock.n++) {
793 for (clock.p1 = limit->p1.min;
794 clock.p1 <= limit->p1.max; clock.p1++) {
795 int this_err;
796
Imre Deakdccbea32015-06-22 23:35:51 +0300797 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800798 if (!intel_PLL_is_valid(dev, limit,
799 &clock))
800 continue;
801 if (match_clock &&
802 clock.p != match_clock->p)
803 continue;
804
805 this_err = abs(clock.dot - target);
806 if (this_err < err) {
807 *best_clock = clock;
808 err = this_err;
809 }
810 }
811 }
812 }
813 }
814
815 return (err != target);
816}
817
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200822 *
823 * Target and reference clocks are specified in kHz.
824 *
825 * If match_clock is provided, then best_clock P divider must match the P
826 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200827 */
Ma Lingd4906092009-03-18 20:13:27 +0800828static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829g4x_find_best_dpll(const intel_limit_t *limit,
830 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200831 int target, int refclk, intel_clock_t *match_clock,
832 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800833{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800835 intel_clock_t clock;
836 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400838 /* approximately equals target * 0.00585 */
839 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800840
841 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300842
843 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
844
Ma Lingd4906092009-03-18 20:13:27 +0800845 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200846 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800847 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200848 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800849 for (clock.m1 = limit->m1.max;
850 clock.m1 >= limit->m1.min; clock.m1--) {
851 for (clock.m2 = limit->m2.max;
852 clock.m2 >= limit->m2.min; clock.m2--) {
853 for (clock.p1 = limit->p1.max;
854 clock.p1 >= limit->p1.min; clock.p1--) {
855 int this_err;
856
Imre Deakdccbea32015-06-22 23:35:51 +0300857 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000858 if (!intel_PLL_is_valid(dev, limit,
859 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800860 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000861
862 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800863 if (this_err < err_most) {
864 *best_clock = clock;
865 err_most = this_err;
866 max_n = clock.n;
867 found = true;
868 }
869 }
870 }
871 }
872 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800873 return found;
874}
Ma Lingd4906092009-03-18 20:13:27 +0800875
Imre Deakd5dd62b2015-03-17 11:40:03 +0200876/*
877 * Check if the calculated PLL configuration is more optimal compared to the
878 * best configuration and error found so far. Return the calculated error.
879 */
880static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
881 const intel_clock_t *calculated_clock,
882 const intel_clock_t *best_clock,
883 unsigned int best_error_ppm,
884 unsigned int *error_ppm)
885{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200886 /*
887 * For CHV ignore the error and consider only the P value.
888 * Prefer a bigger P value based on HW requirements.
889 */
890 if (IS_CHERRYVIEW(dev)) {
891 *error_ppm = 0;
892
893 return calculated_clock->p > best_clock->p;
894 }
895
Imre Deak24be4e42015-03-17 11:40:04 +0200896 if (WARN_ON_ONCE(!target_freq))
897 return false;
898
Imre Deakd5dd62b2015-03-17 11:40:03 +0200899 *error_ppm = div_u64(1000000ULL *
900 abs(target_freq - calculated_clock->dot),
901 target_freq);
902 /*
903 * Prefer a better P value over a better (smaller) error if the error
904 * is small. Ensure this preference for future configurations too by
905 * setting the error to 0.
906 */
907 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
908 *error_ppm = 0;
909
910 return true;
911 }
912
913 return *error_ppm + 10 < best_error_ppm;
914}
915
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200916/*
917 * Returns a set of divisors for the desired target clock with the given
918 * refclk, or FALSE. The returned values represent the clock equation:
919 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
920 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200922vlv_find_best_dpll(const intel_limit_t *limit,
923 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200924 int target, int refclk, intel_clock_t *match_clock,
925 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700926{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200927 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300928 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300929 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300930 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300931 /* min update 19.2 MHz */
932 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300933 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300935 target *= 5; /* fast clock */
936
937 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700938
939 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300940 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300941 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300942 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300943 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300944 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700945 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300946 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200947 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300948
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
950 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300951
Imre Deakdccbea32015-06-22 23:35:51 +0300952 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300953
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300954 if (!intel_PLL_is_valid(dev, limit,
955 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300956 continue;
957
Imre Deakd5dd62b2015-03-17 11:40:03 +0200958 if (!vlv_PLL_is_optimal(dev, target,
959 &clock,
960 best_clock,
961 bestppm, &ppm))
962 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300963
Imre Deakd5dd62b2015-03-17 11:40:03 +0200964 *best_clock = clock;
965 bestppm = ppm;
966 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700967 }
968 }
969 }
970 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700971
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300972 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700973}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200975/*
976 * Returns a set of divisors for the desired target clock with the given
977 * refclk, or FALSE. The returned values represent the clock equation:
978 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
979 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300980static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200981chv_find_best_dpll(const intel_limit_t *limit,
982 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983 int target, int refclk, intel_clock_t *match_clock,
984 intel_clock_t *best_clock)
985{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200986 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300987 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300989 intel_clock_t clock;
990 uint64_t m2;
991 int found = false;
992
993 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995
996 /*
997 * Based on hardware doc, the n always set to 1, and m1 always
998 * set to 2. If requires to support 200Mhz refclk, we need to
999 * revisit this because n may not 1 anymore.
1000 */
1001 clock.n = 1, clock.m1 = 2;
1002 target *= 5; /* fast clock */
1003
1004 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1005 for (clock.p2 = limit->p2.p2_fast;
1006 clock.p2 >= limit->p2.p2_slow;
1007 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009
1010 clock.p = clock.p1 * clock.p2;
1011
1012 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1013 clock.n) << 22, refclk * clock.m1);
1014
1015 if (m2 > INT_MAX/clock.m1)
1016 continue;
1017
1018 clock.m2 = m2;
1019
Imre Deakdccbea32015-06-22 23:35:51 +03001020 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001021
1022 if (!intel_PLL_is_valid(dev, limit, &clock))
1023 continue;
1024
Imre Deak9ca3ba02015-03-17 11:40:05 +02001025 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1026 best_error_ppm, &error_ppm))
1027 continue;
1028
1029 *best_clock = clock;
1030 best_error_ppm = error_ppm;
1031 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001032 }
1033 }
1034
1035 return found;
1036}
1037
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001038bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1039 intel_clock_t *best_clock)
1040{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001041 int refclk = 100000;
1042 const intel_limit_t *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001045 target_clock, refclk, NULL, best_clock);
1046}
1047
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001048bool intel_crtc_active(struct drm_crtc *crtc)
1049{
1050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1051
1052 /* Be paranoid as we can arrive here with only partial
1053 * state retrieved from the hardware during setup.
1054 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001055 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001056 * as Haswell has gained clock readout/fastboot support.
1057 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001058 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001060 *
1061 * FIXME: The intel_crtc->active here should be switched to
1062 * crtc->state->active once we have proper CRTC states wired up
1063 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001064 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001065 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001066 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067}
1068
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001069enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1070 enum pipe pipe)
1071{
1072 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001076}
1077
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001078static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1079{
1080 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082 u32 line1, line2;
1083 u32 line_mask;
1084
1085 if (IS_GEN2(dev))
1086 line_mask = DSL_LINEMASK_GEN2;
1087 else
1088 line_mask = DSL_LINEMASK_GEN3;
1089
1090 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001091 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001092 line2 = I915_READ(reg) & line_mask;
1093
1094 return line1 == line2;
1095}
1096
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097/*
1098 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001099 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001100 *
1101 * After disabling a pipe, we can't wait for vblank in the usual way,
1102 * spinning on the vblank interrupt status bit, since we won't actually
1103 * see an interrupt when the pipe is disabled.
1104 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001105 * On Gen4 and above:
1106 * wait for the pipe register state bit to turn off
1107 *
1108 * Otherwise:
1109 * wait for the display line value to settle (it usually
1110 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001111 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001112 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001113static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001114{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001115 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001117 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119
Keith Packardab7ad7f2010-10-03 00:33:06 -07001120 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001124 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1125 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001126 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001127 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001128 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001129 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001130 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001132}
1133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001135void assert_pll(struct drm_i915_private *dev_priv,
1136 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 u32 val;
1139 bool cur_state;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001143 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001145 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001146}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147
Jani Nikula23538ef2013-08-27 15:12:22 +03001148/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001149void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001150{
1151 u32 val;
1152 bool cur_state;
1153
Ville Syrjäläa5805162015-05-26 20:42:30 +03001154 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001155 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001156 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001157
1158 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001159 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001160 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001161 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001162}
Jani Nikula23538ef2013-08-27 15:12:22 +03001163
Jesse Barnes040484a2011-01-03 12:14:26 -08001164static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1165 enum pipe pipe, bool state)
1166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001168 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1169 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001170
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001171 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001172 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001174 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001175 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001176 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001177 cur_state = !!(val & FDI_TX_ENABLE);
1178 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001181 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
1183#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1184#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1185
1186static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, bool state)
1188{
Jesse Barnes040484a2011-01-03 12:14:26 -08001189 u32 val;
1190 bool cur_state;
1191
Ville Syrjälä649636e2015-09-22 19:50:01 +03001192 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001193 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001194 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001195 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001196 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001197}
1198#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1199#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1200
1201static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1202 enum pipe pipe)
1203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 u32 val;
1205
1206 /* ILK FDI PLL is always enabled */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001207 if (INTEL_INFO(dev_priv)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 return;
1209
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001211 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001212 return;
1213
Ville Syrjälä649636e2015-09-22 19:50:01 +03001214 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001216}
1217
Daniel Vetter55607e82013-06-16 21:42:39 +02001218void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001220{
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001222 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Ville Syrjälä649636e2015-09-22 19:50:01 +03001224 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001225 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001226 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001227 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001228 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001229}
1230
Daniel Vetterb680c372014-09-19 18:27:27 +02001231void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001234 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001235 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001236 u32 val;
1237 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001238 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001239
Jani Nikulabedd4db2014-08-22 15:04:13 +03001240 if (WARN_ON(HAS_DDI(dev)))
1241 return;
1242
1243 if (HAS_PCH_SPLIT(dev)) {
1244 u32 port_sel;
1245
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001247 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1248
1249 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1250 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1251 panel_pipe = PIPE_B;
1252 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001253 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001254 /* presumably write lock depends on pipe, not port select */
1255 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1256 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257 } else {
1258 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001259 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1260 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 }
1262
1263 val = I915_READ(pp_reg);
1264 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001265 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 locked = false;
1267
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271}
1272
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001273static void assert_cursor(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
1275{
1276 struct drm_device *dev = dev_priv->dev;
1277 bool cur_state;
1278
Paulo Zanonid9d82082014-02-27 16:30:56 -03001279 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001280 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001281 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001282 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283
Rob Clarke2c719b2014-12-15 13:56:32 -05001284 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001285 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001286 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001287}
1288#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1289#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1290
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001291void assert_pipe(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001294 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001295 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1296 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001297 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001299 /* if we need the pipe quirk it must be always on */
1300 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1301 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001302 state = true;
1303
Imre Deak4feed0e2016-02-12 18:55:14 +02001304 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1305 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001306 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001307 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001308
1309 intel_display_power_put(dev_priv, power_domain);
1310 } else {
1311 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001312 }
1313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001315 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001316 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317}
1318
Chris Wilson931872f2012-01-16 23:01:13 +00001319static void assert_plane(struct drm_i915_private *dev_priv,
1320 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001323 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324
Ville Syrjälä649636e2015-09-22 19:50:01 +03001325 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001326 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001327 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001328 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001329 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330}
1331
Chris Wilson931872f2012-01-16 23:01:13 +00001332#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1333#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1334
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1336 enum pipe pipe)
1337{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001338 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001339 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340
Ville Syrjälä653e1022013-06-04 13:49:05 +03001341 /* Primary planes are fixed to pipes on gen4+ */
1342 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001345 "plane %c assertion failure, should be disabled but not\n",
1346 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001347 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001348 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001349
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001351 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001352 u32 val = I915_READ(DSPCNTR(i));
1353 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 }
1359}
1360
Jesse Barnes19332d72013-03-28 09:55:38 -07001361static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
1363{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001364 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001366
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001367 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001368 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001369 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001371 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1372 sprite, pipe_name(pipe));
1373 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001374 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001375 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001378 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001379 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001380 }
1381 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001382 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001383 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001384 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 plane_name(pipe), pipe_name(pipe));
1386 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001387 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001388 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1390 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001391 }
1392}
1393
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001394static void assert_vblank_disabled(struct drm_crtc *crtc)
1395{
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001397 drm_crtc_vblank_put(crtc);
1398}
1399
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001400void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001402{
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 u32 val;
1404 bool enabled;
1405
Ville Syrjälä649636e2015-09-22 19:50:01 +03001406 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1410 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001411}
1412
Keith Packard4e634382011-08-06 10:39:45 -07001413static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001415{
1416 if ((val & DP_PORT_EN) == 0)
1417 return false;
1418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001420 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001421 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1422 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001424 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1425 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001426 } else {
1427 if ((val & DP_PIPE_MASK) != (pipe << 30))
1428 return false;
1429 }
1430 return true;
1431}
1432
Keith Packard1519b992011-08-06 10:35:34 -07001433static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe, u32 val)
1435{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001436 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001437 return false;
1438
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001439 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001440 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001441 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001442 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001443 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1444 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001445 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001446 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001447 return false;
1448 }
1449 return true;
1450}
1451
1452static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1453 enum pipe pipe, u32 val)
1454{
1455 if ((val & LVDS_PORT_EN) == 0)
1456 return false;
1457
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001458 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001459 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1460 return false;
1461 } else {
1462 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1463 return false;
1464 }
1465 return true;
1466}
1467
1468static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 val)
1470{
1471 if ((val & ADPA_DAC_ENABLE) == 0)
1472 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001473 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001474 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1475 return false;
1476 } else {
1477 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1478 return false;
1479 }
1480 return true;
1481}
1482
Jesse Barnes291906f2011-02-02 12:28:03 -08001483static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001484 enum pipe pipe, i915_reg_t reg,
1485 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001486{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001487 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001488 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001489 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001490 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001492 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001493 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001494 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001495}
1496
1497static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001498 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001499{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001500 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001501 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001502 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001503 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001505 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001506 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001507 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001508}
1509
1510static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1511 enum pipe pipe)
1512{
Jesse Barnes291906f2011-02-02 12:28:03 -08001513 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001514
Keith Packardf0575e92011-07-25 22:12:43 -07001515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1517 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001518
Ville Syrjälä649636e2015-09-22 19:50:01 +03001519 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001520 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001521 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001522 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001523
Ville Syrjälä649636e2015-09-22 19:50:01 +03001524 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001534static void _vlv_enable_pll(struct intel_crtc *crtc,
1535 const struct intel_crtc_state *pipe_config)
1536{
1537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1538 enum pipe pipe = crtc->pipe;
1539
1540 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1541 POSTING_READ(DPLL(pipe));
1542 udelay(150);
1543
1544 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1545 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001551 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001552 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001553
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001554 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001555
Daniel Vetter87442f72013-06-06 00:52:17 +02001556 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001557 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001558
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1560 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001561
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001562 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001564}
1565
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001566
1567static void _chv_enable_pll(struct intel_crtc *crtc,
1568 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001571 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573 u32 tmp;
1574
Ville Syrjäläa5805162015-05-26 20:42:30 +03001575 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Enable back the 10bit clock to display controller */
1578 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1579 tmp |= DPIO_DCLKP_EN;
1580 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1581
Ville Syrjälä54433e92015-05-26 20:42:31 +03001582 mutex_unlock(&dev_priv->sb_lock);
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001590 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591
1592 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001593 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001594 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001595}
1596
1597static void chv_enable_pll(struct intel_crtc *crtc,
1598 const struct intel_crtc_state *pipe_config)
1599{
1600 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1601 enum pipe pipe = crtc->pipe;
1602
1603 assert_pipe_disabled(dev_priv, pipe);
1604
1605 /* PLL is protected by panel, make sure we can write it */
1606 assert_panel_unlocked(dev_priv, pipe);
1607
1608 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1609 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001610
Ville Syrjäläc2317752016-03-15 16:39:56 +02001611 if (pipe != PIPE_A) {
1612 /*
1613 * WaPixelRepeatModeFixForC0:chv
1614 *
1615 * DPLLCMD is AWOL. Use chicken bits to propagate
1616 * the value from DPLLBMD to either pipe B or C.
1617 */
1618 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1619 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1620 I915_WRITE(CBR4_VLV, 0);
1621 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1622
1623 /*
1624 * DPLLB VGA mode also seems to cause problems.
1625 * We should always have it disabled.
1626 */
1627 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1628 } else {
1629 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1630 POSTING_READ(DPLL_MD(pipe));
1631 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001632}
1633
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001634static int intel_num_dvo_pipes(struct drm_device *dev)
1635{
1636 struct intel_crtc *crtc;
1637 int count = 0;
1638
1639 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001640 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001641 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642
1643 return count;
1644}
1645
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001647{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 struct drm_device *dev = crtc->base.dev;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001650 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001651 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001654
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 if (IS_MOBILE(dev) && !IS_I830(dev))
1657 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001659 /* Enable DVO 2x clock on both PLLs if necessary */
1660 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1661 /*
1662 * It appears to be important that we don't enable this
1663 * for the current pipe before otherwise configuring the
1664 * PLL. No idea how this should be handled if multiple
1665 * DVO outputs are enabled simultaneosly.
1666 */
1667 dpll |= DPLL_DVO_2X_MODE;
1668 I915_WRITE(DPLL(!crtc->pipe),
1669 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1670 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001671
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001672 /*
1673 * Apparently we need to have VGA mode enabled prior to changing
1674 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1675 * dividers, even though the register value does change.
1676 */
1677 I915_WRITE(reg, 0);
1678
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001679 I915_WRITE(reg, dpll);
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 /* Wait for the clocks to stabilize. */
1682 POSTING_READ(reg);
1683 udelay(150);
1684
1685 if (INTEL_INFO(dev)->gen >= 4) {
1686 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001687 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 } else {
1689 /* The pixel multiplier can only be updated once the
1690 * DPLL is enabled and the clocks are stable.
1691 *
1692 * So write it again.
1693 */
1694 I915_WRITE(reg, dpll);
1695 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
1697 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699 POSTING_READ(reg);
1700 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001701 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
1707}
1708
1709/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001710 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe PLL to disable
1713 *
1714 * Disable the PLL for @pipe, making sure the pipe is off first.
1715 *
1716 * Note! This is for pre-ILK only.
1717 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001720 struct drm_device *dev = crtc->base.dev;
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 enum pipe pipe = crtc->pipe;
1723
1724 /* Disable DVO 2x clock on both PLLs if necessary */
1725 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001726 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001727 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001728 I915_WRITE(DPLL(PIPE_B),
1729 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1730 I915_WRITE(DPLL(PIPE_A),
1731 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1732 }
1733
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001734 /* Don't disable pipe or pipe PLLs if needed */
1735 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1736 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 return;
1738
1739 /* Make sure the pipe isn't still relying on us */
1740 assert_pipe_disabled(dev_priv, pipe);
1741
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001742 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001743 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001744}
1745
Jesse Barnesf6071162013-10-01 10:41:38 -07001746static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1747{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001748 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001749
1750 /* Make sure the pipe isn't still relying on us */
1751 assert_pipe_disabled(dev_priv, pipe);
1752
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001753 val = DPLL_INTEGRATED_REF_CLK_VLV |
1754 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1755 if (pipe != PIPE_A)
1756 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1757
Jesse Barnesf6071162013-10-01 10:41:38 -07001758 I915_WRITE(DPLL(pipe), val);
1759 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001760}
1761
1762static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1763{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001764 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001765 u32 val;
1766
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001767 /* Make sure the pipe isn't still relying on us */
1768 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001769
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001770 val = DPLL_SSC_REF_CLK_CHV |
1771 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001772 if (pipe != PIPE_A)
1773 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001774
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001775 I915_WRITE(DPLL(pipe), val);
1776 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001777
Ville Syrjäläa5805162015-05-26 20:42:30 +03001778 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001779
1780 /* Disable 10bit clock to display controller */
1781 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1782 val &= ~DPIO_DCLKP_EN;
1783 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1784
Ville Syrjäläa5805162015-05-26 20:42:30 +03001785 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001786}
1787
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001788void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001789 struct intel_digital_port *dport,
1790 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001791{
1792 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001795 switch (dport->port) {
1796 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001799 break;
1800 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001802 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001803 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001804 break;
1805 case PORT_D:
1806 port_mask = DPLL_PORTD_READY_MASK;
1807 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001808 break;
1809 default:
1810 BUG();
1811 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001813 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1814 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1815 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816}
1817
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001818static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001820{
Daniel Vetter23670b322012-11-01 09:15:30 +01001821 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001822 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001824 i915_reg_t reg;
1825 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001826
Jesse Barnes040484a2011-01-03 12:14:26 -08001827 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001828 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001829
1830 /* FDI must be feeding us bits for PCH ports */
1831 assert_fdi_tx_enabled(dev_priv, pipe);
1832 assert_fdi_rx_enabled(dev_priv, pipe);
1833
Daniel Vetter23670b322012-11-01 09:15:30 +01001834 if (HAS_PCH_CPT(dev)) {
1835 /* Workaround: Set the timing override bit before enabling the
1836 * pch transcoder. */
1837 reg = TRANS_CHICKEN2(pipe);
1838 val = I915_READ(reg);
1839 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1840 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001841 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001842
Daniel Vetterab9412b2013-05-03 11:49:46 +02001843 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001845 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001846
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001847 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001848 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001849 * Make the BPC in transcoder be consistent with
1850 * that in pipeconf reg. For HDMI we must use 8bpc
1851 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001852 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001853 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001854 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1855 val |= PIPECONF_8BPC;
1856 else
1857 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001858 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001859
1860 val &= ~TRANS_INTERLACE_MASK;
1861 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001862 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001863 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001864 val |= TRANS_LEGACY_INTERLACED_ILK;
1865 else
1866 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001867 else
1868 val |= TRANS_PROGRESSIVE;
1869
Jesse Barnes040484a2011-01-03 12:14:26 -08001870 I915_WRITE(reg, val | TRANS_ENABLE);
1871 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001872 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001873}
1874
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001876 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001877{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001880 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001881 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001882 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001884 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001885 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001887 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001888
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001889 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001890 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001892 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1893 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001894 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895 else
1896 val |= TRANS_PROGRESSIVE;
1897
Daniel Vetterab9412b2013-05-03 11:49:46 +02001898 I915_WRITE(LPT_TRANSCONF, val);
1899 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901}
1902
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001903static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1904 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001905{
Daniel Vetter23670b322012-11-01 09:15:30 +01001906 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001907 i915_reg_t reg;
1908 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001909
1910 /* FDI relies on the transcoder */
1911 assert_fdi_tx_disabled(dev_priv, pipe);
1912 assert_fdi_rx_disabled(dev_priv, pipe);
1913
Jesse Barnes291906f2011-02-02 12:28:03 -08001914 /* Ports must be off as well */
1915 assert_pch_ports_disabled(dev_priv, pipe);
1916
Daniel Vetterab9412b2013-05-03 11:49:46 +02001917 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 val = I915_READ(reg);
1919 val &= ~TRANS_ENABLE;
1920 I915_WRITE(reg, val);
1921 /* wait for PCH transcoder off, transcoder state */
1922 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001923 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001924
Ville Syrjäläc4656132015-10-29 21:25:56 +02001925 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001926 /* Workaround: Clear the timing override chicken bit again. */
1927 reg = TRANS_CHICKEN2(pipe);
1928 val = I915_READ(reg);
1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1930 I915_WRITE(reg, val);
1931 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001934static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001936 u32 val;
1937
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001942 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001943 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001944
1945 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001946 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001948 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001949}
1950
1951/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001952 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001953 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001955 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001958static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001959{
Paulo Zanoni03722642014-01-17 13:51:09 -02001960 struct drm_device *dev = crtc->base.dev;
1961 struct drm_i915_private *dev_priv = dev->dev_private;
1962 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001963 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001964 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001966 u32 val;
1967
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001968 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1969
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001970 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001971 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001972 assert_sprites_disabled(dev_priv, pipe);
1973
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001974 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001975 pch_transcoder = TRANSCODER_A;
1976 else
1977 pch_transcoder = pipe;
1978
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 /*
1980 * A pipe without a PLL won't actually be able to drive bits from
1981 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1982 * need the check.
1983 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001984 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001985 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001986 assert_dsi_pll_enabled(dev_priv);
1987 else
1988 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001990 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001992 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001993 assert_fdi_tx_pll_enabled(dev_priv,
1994 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001995 }
1996 /* FIXME: assert CPU port conditions for SNB+ */
1997 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001999 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002001 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002002 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2003 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002004 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002005 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002006
2007 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002008 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002009
2010 /*
2011 * Until the pipe starts DSL will read as 0, which would cause
2012 * an apparent vblank timestamp jump, which messes up also the
2013 * frame count when it's derived from the timestamps. So let's
2014 * wait for the pipe to start properly before we call
2015 * drm_crtc_vblank_on()
2016 */
2017 if (dev->max_vblank_count == 0 &&
2018 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2019 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020}
2021
2022/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002023 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002024 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002026 * Disable the pipe of @crtc, making sure that various hardware
2027 * specific requirements are met, if applicable, e.g. plane
2028 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 *
2030 * Will wait until the pipe has shut down before returning.
2031 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002032static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002034 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002036 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002037 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002038 u32 val;
2039
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002040 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2041
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042 /*
2043 * Make sure planes won't keep trying to pump pixels to us,
2044 * or we might hang the display.
2045 */
2046 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002047 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002048 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002050 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002052 if ((val & PIPECONF_ENABLE) == 0)
2053 return;
2054
Ville Syrjälä67adc642014-08-15 01:21:57 +03002055 /*
2056 * Double wide has implications for planes
2057 * so best keep it disabled when not needed.
2058 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002059 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002060 val &= ~PIPECONF_DOUBLE_WIDE;
2061
2062 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002063 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2064 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002065 val &= ~PIPECONF_ENABLE;
2066
2067 I915_WRITE(reg, val);
2068 if ((val & PIPECONF_ENABLE) == 0)
2069 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070}
2071
Chris Wilson693db182013-03-05 14:52:39 +00002072static bool need_vtd_wa(struct drm_device *dev)
2073{
2074#ifdef CONFIG_INTEL_IOMMU
2075 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2076 return true;
2077#endif
2078 return false;
2079}
2080
Ville Syrjälä832be822016-01-12 21:08:33 +02002081static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2082{
2083 return IS_GEN2(dev_priv) ? 2048 : 4096;
2084}
2085
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002086static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2087 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002088{
2089 switch (fb_modifier) {
2090 case DRM_FORMAT_MOD_NONE:
2091 return cpp;
2092 case I915_FORMAT_MOD_X_TILED:
2093 if (IS_GEN2(dev_priv))
2094 return 128;
2095 else
2096 return 512;
2097 case I915_FORMAT_MOD_Y_TILED:
2098 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2099 return 128;
2100 else
2101 return 512;
2102 case I915_FORMAT_MOD_Yf_TILED:
2103 switch (cpp) {
2104 case 1:
2105 return 64;
2106 case 2:
2107 case 4:
2108 return 128;
2109 case 8:
2110 case 16:
2111 return 256;
2112 default:
2113 MISSING_CASE(cpp);
2114 return cpp;
2115 }
2116 break;
2117 default:
2118 MISSING_CASE(fb_modifier);
2119 return cpp;
2120 }
2121}
2122
Ville Syrjälä832be822016-01-12 21:08:33 +02002123unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2124 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002125{
Ville Syrjälä832be822016-01-12 21:08:33 +02002126 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2127 return 1;
2128 else
2129 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002130 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002131}
2132
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002133/* Return the tile dimensions in pixel units */
2134static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2135 unsigned int *tile_width,
2136 unsigned int *tile_height,
2137 uint64_t fb_modifier,
2138 unsigned int cpp)
2139{
2140 unsigned int tile_width_bytes =
2141 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2142
2143 *tile_width = tile_width_bytes / cpp;
2144 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2145}
2146
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002147unsigned int
2148intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002149 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002150{
Ville Syrjälä832be822016-01-12 21:08:33 +02002151 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2152 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2153
2154 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002155}
2156
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002157unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2158{
2159 unsigned int size = 0;
2160 int i;
2161
2162 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2163 size += rot_info->plane[i].width * rot_info->plane[i].height;
2164
2165 return size;
2166}
2167
Daniel Vetter75c82a52015-10-14 16:51:04 +02002168static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002169intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2170 const struct drm_framebuffer *fb,
2171 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002173 if (intel_rotation_90_or_270(rotation)) {
2174 *view = i915_ggtt_view_rotated;
2175 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2176 } else {
2177 *view = i915_ggtt_view_normal;
2178 }
2179}
2180
2181static void
2182intel_fill_fb_info(struct drm_i915_private *dev_priv,
2183 struct drm_framebuffer *fb)
2184{
2185 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002186 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002187
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002188 tile_size = intel_tile_size(dev_priv);
2189
2190 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002191 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2192 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002193
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002194 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2195 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002196
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002197 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002198 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002199 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2200 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002201
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002202 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002203 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2204 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002205 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002206}
2207
Ville Syrjälä603525d2016-01-12 21:08:37 +02002208static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002209{
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002212 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002213 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002214 return 128 * 1024;
2215 else if (INTEL_INFO(dev_priv)->gen >= 4)
2216 return 4 * 1024;
2217 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002218 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002219}
2220
Ville Syrjälä603525d2016-01-12 21:08:37 +02002221static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2222 uint64_t fb_modifier)
2223{
2224 switch (fb_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 return intel_linear_alignment(dev_priv);
2227 case I915_FORMAT_MOD_X_TILED:
2228 if (INTEL_INFO(dev_priv)->gen >= 9)
2229 return 256 * 1024;
2230 return 0;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 case I915_FORMAT_MOD_Yf_TILED:
2233 return 1 * 1024 * 1024;
2234 default:
2235 MISSING_CASE(fb_modifier);
2236 return 0;
2237 }
2238}
2239
Chris Wilson127bd2a2010-07-23 23:32:05 +01002240int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002241intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2242 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002244 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002245 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002246 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002247 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248 u32 alignment;
2249 int ret;
2250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2252
Ville Syrjälä603525d2016-01-12 21:08:37 +02002253 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
Ville Syrjälä3465c582016-02-15 22:54:43 +02002255 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002256
Chris Wilson693db182013-03-05 14:52:39 +00002257 /* Note that the w/a also requires 64 PTE of padding following the
2258 * bo. We currently fill all unused PTE with the shadow page and so
2259 * we should always have valid PTE following the scanout preventing
2260 * the VT-d warning.
2261 */
2262 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2263 alignment = 256 * 1024;
2264
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002265 /*
2266 * Global gtt pte registers are special registers which actually forward
2267 * writes to a chunk of system memory. Which means that there is no risk
2268 * that the register values disappear as soon as we call
2269 * intel_runtime_pm_put(), so it is correct to wrap only the
2270 * pin/unpin/fence and not more.
2271 */
2272 intel_runtime_pm_get(dev_priv);
2273
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002274 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2275 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002276 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002277 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278
2279 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2280 * fence, whereas 965+ only requires a fence if using
2281 * framebuffer compression. For simplicity, we always install
2282 * a fence as the cost is not that onerous.
2283 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002284 if (view.type == I915_GGTT_VIEW_NORMAL) {
2285 ret = i915_gem_object_get_fence(obj);
2286 if (ret == -EDEADLK) {
2287 /*
2288 * -EDEADLK means there are no free fences
2289 * no pending flips.
2290 *
2291 * This is propagated to atomic, but it uses
2292 * -EDEADLK to force a locking recovery, so
2293 * change the returned error to -EBUSY.
2294 */
2295 ret = -EBUSY;
2296 goto err_unpin;
2297 } else if (ret)
2298 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002299
Vivek Kasireddy98072162015-10-29 18:54:38 -07002300 i915_gem_object_pin_fence(obj);
2301 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002302
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002303 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002304 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002305
2306err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002307 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002308err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002309 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002310 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002311}
2312
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002313void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002314{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002315 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002316 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002317
Matt Roperebcdd392014-07-09 16:22:11 -07002318 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2319
Ville Syrjälä3465c582016-02-15 22:54:43 +02002320 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002321
Vivek Kasireddy98072162015-10-29 18:54:38 -07002322 if (view.type == I915_GGTT_VIEW_NORMAL)
2323 i915_gem_object_unpin_fence(obj);
2324
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002326}
2327
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002328/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002329 * Adjust the tile offset by moving the difference into
2330 * the x/y offsets.
2331 *
2332 * Input tile dimensions and pitch must already be
2333 * rotated to match x and y, and in pixel units.
2334 */
2335static u32 intel_adjust_tile_offset(int *x, int *y,
2336 unsigned int tile_width,
2337 unsigned int tile_height,
2338 unsigned int tile_size,
2339 unsigned int pitch_tiles,
2340 u32 old_offset,
2341 u32 new_offset)
2342{
2343 unsigned int tiles;
2344
2345 WARN_ON(old_offset & (tile_size - 1));
2346 WARN_ON(new_offset & (tile_size - 1));
2347 WARN_ON(new_offset > old_offset);
2348
2349 tiles = (old_offset - new_offset) / tile_size;
2350
2351 *y += tiles / pitch_tiles * tile_height;
2352 *x += tiles % pitch_tiles * tile_width;
2353
2354 return new_offset;
2355}
2356
2357/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002358 * Computes the linear offset to the base tile and adjusts
2359 * x, y. bytes per pixel is assumed to be a power-of-two.
2360 *
2361 * In the 90/270 rotated case, x and y are assumed
2362 * to be already rotated to match the rotated GTT view, and
2363 * pitch is the tile_height aligned framebuffer height.
2364 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002365u32 intel_compute_tile_offset(int *x, int *y,
2366 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002367 unsigned int pitch,
2368 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002369{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002370 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2371 uint64_t fb_modifier = fb->modifier[plane];
2372 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002373 u32 offset, offset_aligned, alignment;
2374
2375 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2376 if (alignment)
2377 alignment--;
2378
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002379 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 unsigned int tile_size, tile_width, tile_height;
2381 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002382
Ville Syrjäläd8433102016-01-12 21:08:35 +02002383 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002384 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2385 fb_modifier, cpp);
2386
2387 if (intel_rotation_90_or_270(rotation)) {
2388 pitch_tiles = pitch / tile_height;
2389 swap(tile_width, tile_height);
2390 } else {
2391 pitch_tiles = pitch / (tile_width * cpp);
2392 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393
Ville Syrjäläd8433102016-01-12 21:08:35 +02002394 tile_rows = *y / tile_height;
2395 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002396
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002397 tiles = *x / tile_width;
2398 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002399
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002400 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2401 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002402
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002403 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2404 tile_size, pitch_tiles,
2405 offset, offset_aligned);
2406 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002407 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 offset_aligned = offset & ~alignment;
2409
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002410 *y = (offset & alignment) / pitch;
2411 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002412 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002413
2414 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415}
2416
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002417static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002418{
2419 switch (format) {
2420 case DISPPLANE_8BPP:
2421 return DRM_FORMAT_C8;
2422 case DISPPLANE_BGRX555:
2423 return DRM_FORMAT_XRGB1555;
2424 case DISPPLANE_BGRX565:
2425 return DRM_FORMAT_RGB565;
2426 default:
2427 case DISPPLANE_BGRX888:
2428 return DRM_FORMAT_XRGB8888;
2429 case DISPPLANE_RGBX888:
2430 return DRM_FORMAT_XBGR8888;
2431 case DISPPLANE_BGRX101010:
2432 return DRM_FORMAT_XRGB2101010;
2433 case DISPPLANE_RGBX101010:
2434 return DRM_FORMAT_XBGR2101010;
2435 }
2436}
2437
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002438static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2439{
2440 switch (format) {
2441 case PLANE_CTL_FORMAT_RGB_565:
2442 return DRM_FORMAT_RGB565;
2443 default:
2444 case PLANE_CTL_FORMAT_XRGB_8888:
2445 if (rgb_order) {
2446 if (alpha)
2447 return DRM_FORMAT_ABGR8888;
2448 else
2449 return DRM_FORMAT_XBGR8888;
2450 } else {
2451 if (alpha)
2452 return DRM_FORMAT_ARGB8888;
2453 else
2454 return DRM_FORMAT_XRGB8888;
2455 }
2456 case PLANE_CTL_FORMAT_XRGB_2101010:
2457 if (rgb_order)
2458 return DRM_FORMAT_XBGR2101010;
2459 else
2460 return DRM_FORMAT_XRGB2101010;
2461 }
2462}
2463
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002464static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002465intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2466 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002469 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002470 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002471 struct drm_i915_gem_object *obj = NULL;
2472 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002473 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002474 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2475 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2476 PAGE_SIZE);
2477
2478 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002479
Chris Wilsonff2652e2014-03-10 08:07:02 +00002480 if (plane_config->size == 0)
2481 return false;
2482
Paulo Zanoni3badb492015-09-23 12:52:23 -03002483 /* If the FB is too big, just don't use it since fbdev is not very
2484 * important and we should probably use that space with FBC or other
2485 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002486 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002487 return false;
2488
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002489 mutex_lock(&dev->struct_mutex);
2490
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002491 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2492 base_aligned,
2493 base_aligned,
2494 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002495 if (!obj) {
2496 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002497 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002498 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Damien Lespiau49af4492015-01-20 12:51:44 +00002500 obj->tiling_mode = plane_config->tiling;
2501 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002502 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002503
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002504 mode_cmd.pixel_format = fb->pixel_format;
2505 mode_cmd.width = fb->width;
2506 mode_cmd.height = fb->height;
2507 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002508 mode_cmd.modifier[0] = fb->modifier[0];
2509 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002511 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002512 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 DRM_DEBUG_KMS("intel fb init failed\n");
2514 goto out_unref_obj;
2515 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002516
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002520 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
2522out_unref_obj:
2523 drm_gem_object_unreference(&obj->base);
2524 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002525 return false;
2526}
2527
Matt Roperafd65eb2015-02-03 13:10:04 -08002528/* Update plane->state->fb to match plane->fb after driver-internal updates */
2529static void
2530update_state_fb(struct drm_plane *plane)
2531{
2532 if (plane->fb == plane->state->fb)
2533 return;
2534
2535 if (plane->state->fb)
2536 drm_framebuffer_unreference(plane->state->fb);
2537 plane->state->fb = plane->fb;
2538 if (plane->state->fb)
2539 drm_framebuffer_reference(plane->state->fb);
2540}
2541
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002542static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002543intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2544 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545{
2546 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002547 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002548 struct drm_crtc *c;
2549 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002550 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002551 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002552 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002553 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2554 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002555 struct intel_plane_state *intel_state =
2556 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002557 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558
Damien Lespiau2d140302015-02-05 17:22:18 +00002559 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 return;
2561
Daniel Vetterf6936e22015-03-26 12:17:05 +01002562 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002563 fb = &plane_config->fb->base;
2564 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002565 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566
Damien Lespiau2d140302015-02-05 17:22:18 +00002567 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568
2569 /*
2570 * Failed to alloc the obj, check to see if we should share
2571 * an fb with another CRTC instead
2572 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002573 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 i = to_intel_crtc(c);
2575
2576 if (c == &intel_crtc->base)
2577 continue;
2578
Matt Roper2ff8fde2014-07-08 07:50:07 -07002579 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 continue;
2581
Daniel Vetter88595ac2015-03-26 12:42:24 +01002582 fb = c->primary->fb;
2583 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002584 continue;
2585
Daniel Vetter88595ac2015-03-26 12:42:24 +01002586 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588 drm_framebuffer_reference(fb);
2589 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 }
2591 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592
Matt Roper200757f2015-12-03 11:37:36 -08002593 /*
2594 * We've failed to reconstruct the BIOS FB. Current display state
2595 * indicates that the primary plane is visible, but has a NULL FB,
2596 * which will lead to problems later if we don't fix it up. The
2597 * simplest solution is to just disable the primary plane now and
2598 * pretend the BIOS never had it enabled.
2599 */
2600 to_intel_plane_state(plane_state)->visible = false;
2601 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002602 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002603 intel_plane->disable_plane(primary, &intel_crtc->base);
2604
Daniel Vetter88595ac2015-03-26 12:42:24 +01002605 return;
2606
2607valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002608 plane_state->src_x = 0;
2609 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002610 plane_state->src_w = fb->width << 16;
2611 plane_state->src_h = fb->height << 16;
2612
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002613 plane_state->crtc_x = 0;
2614 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002615 plane_state->crtc_w = fb->width;
2616 plane_state->crtc_h = fb->height;
2617
Matt Roper0a8d8a82015-12-03 11:37:38 -08002618 intel_state->src.x1 = plane_state->src_x;
2619 intel_state->src.y1 = plane_state->src_y;
2620 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2621 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2622 intel_state->dst.x1 = plane_state->crtc_x;
2623 intel_state->dst.y1 = plane_state->crtc_y;
2624 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2625 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 obj = intel_fb_obj(fb);
2628 if (obj->tiling_mode != I915_TILING_NONE)
2629 dev_priv->preserve_bios_swizzle = true;
2630
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002631 drm_framebuffer_reference(fb);
2632 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002633 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002634 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002635 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002636}
2637
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002638static void i9xx_update_primary_plane(struct drm_plane *primary,
2639 const struct intel_crtc_state *crtc_state,
2640 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002641{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002642 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002643 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2645 struct drm_framebuffer *fb = plane_state->base.fb;
2646 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002647 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002648 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002649 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002650 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002651 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002652 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002653 int x = plane_state->src.x1 >> 16;
2654 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002655
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656 dspcntr = DISPPLANE_GAMMA_ENABLE;
2657
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002658 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002659
2660 if (INTEL_INFO(dev)->gen < 4) {
2661 if (intel_crtc->pipe == PIPE_B)
2662 dspcntr |= DISPPLANE_SEL_PIPE_B;
2663
2664 /* pipesrc and dspsize control the size that is scaled from,
2665 * which should always be the user's requested size.
2666 */
2667 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002668 ((crtc_state->pipe_src_h - 1) << 16) |
2669 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002670 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002671 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2672 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002673 ((crtc_state->pipe_src_h - 1) << 16) |
2674 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002675 I915_WRITE(PRIMPOS(plane), 0);
2676 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677 }
2678
Ville Syrjälä57779d02012-10-31 17:50:14 +02002679 switch (fb->pixel_format) {
2680 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002681 dspcntr |= DISPPLANE_8BPP;
2682 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002684 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002685 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002686 case DRM_FORMAT_RGB565:
2687 dspcntr |= DISPPLANE_BGRX565;
2688 break;
2689 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 dspcntr |= DISPPLANE_BGRX888;
2691 break;
2692 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002693 dspcntr |= DISPPLANE_RGBX888;
2694 break;
2695 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 dspcntr |= DISPPLANE_BGRX101010;
2697 break;
2698 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002700 break;
2701 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002702 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002703 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 if (INTEL_INFO(dev)->gen >= 4 &&
2706 obj->tiling_mode != I915_TILING_NONE)
2707 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002708
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002709 if (IS_G4X(dev))
2710 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2711
Ville Syrjäläac484962016-01-20 21:05:26 +02002712 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002713
Daniel Vetterc2c75132012-07-05 12:17:30 +02002714 if (INTEL_INFO(dev)->gen >= 4) {
2715 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002716 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002717 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002718 linear_offset -= intel_crtc->dspaddr_offset;
2719 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002720 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002721 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002722
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002723 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302724 dspcntr |= DISPPLANE_ROTATE_180;
2725
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002726 x += (crtc_state->pipe_src_w - 1);
2727 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302728
2729 /* Finding the last pixel of the last line of the display
2730 data and adding to linear_offset*/
2731 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002732 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002733 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302734 }
2735
Paulo Zanoni2db33662015-09-14 15:20:03 -03002736 intel_crtc->adjusted_x = x;
2737 intel_crtc->adjusted_y = y;
2738
Sonika Jindal48404c12014-08-22 14:06:04 +05302739 I915_WRITE(reg, dspcntr);
2740
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002741 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002742 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002743 I915_WRITE(DSPSURF(plane),
2744 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002746 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002748 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750}
2751
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002752static void i9xx_disable_primary_plane(struct drm_plane *primary,
2753 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002754{
2755 struct drm_device *dev = crtc->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002758 int plane = intel_crtc->plane;
2759
2760 I915_WRITE(DSPCNTR(plane), 0);
2761 if (INTEL_INFO(dev_priv)->gen >= 4)
2762 I915_WRITE(DSPSURF(plane), 0);
2763 else
2764 I915_WRITE(DSPADDR(plane), 0);
2765 POSTING_READ(DSPCNTR(plane));
2766}
2767
2768static void ironlake_update_primary_plane(struct drm_plane *primary,
2769 const struct intel_crtc_state *crtc_state,
2770 const struct intel_plane_state *plane_state)
2771{
2772 struct drm_device *dev = primary->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2775 struct drm_framebuffer *fb = plane_state->base.fb;
2776 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002778 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002780 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002781 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002782 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002783 int x = plane_state->src.x1 >> 16;
2784 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002785
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002786 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002787 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002788
2789 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2790 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2791
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 switch (fb->pixel_format) {
2793 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 dspcntr |= DISPPLANE_8BPP;
2795 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002796 case DRM_FORMAT_RGB565:
2797 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002798 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002799 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800 dspcntr |= DISPPLANE_BGRX888;
2801 break;
2802 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002803 dspcntr |= DISPPLANE_RGBX888;
2804 break;
2805 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 dspcntr |= DISPPLANE_BGRX101010;
2807 break;
2808 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810 break;
2811 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002812 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 }
2814
2815 if (obj->tiling_mode != I915_TILING_NONE)
2816 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002818 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002819 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820
Ville Syrjäläac484962016-01-20 21:05:26 +02002821 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002822 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002823 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002824 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002825 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002826 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302827 dspcntr |= DISPPLANE_ROTATE_180;
2828
2829 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002830 x += (crtc_state->pipe_src_w - 1);
2831 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302832
2833 /* Finding the last pixel of the last line of the display
2834 data and adding to linear_offset*/
2835 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002836 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002837 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302838 }
2839 }
2840
Paulo Zanoni2db33662015-09-14 15:20:03 -03002841 intel_crtc->adjusted_x = x;
2842 intel_crtc->adjusted_y = y;
2843
Sonika Jindal48404c12014-08-22 14:06:04 +05302844 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002846 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002847 I915_WRITE(DSPSURF(plane),
2848 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002849 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002850 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2851 } else {
2852 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2853 I915_WRITE(DSPLINOFF(plane), linear_offset);
2854 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002855 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856}
2857
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002858u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2859 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002860{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002861 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2862 return 64;
2863 } else {
2864 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002865
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002866 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002867 }
2868}
2869
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002870u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2871 struct drm_i915_gem_object *obj,
2872 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002873{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002874 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002875 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002876 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002877
Ville Syrjäläe7941292016-01-19 18:23:17 +02002878 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002879 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002880
Daniel Vetterce7f1722015-10-14 16:51:06 +02002881 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002882 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002883 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002884 return -1;
2885
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002886 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002887
2888 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002889 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002890 PAGE_SIZE;
2891 }
2892
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002893 WARN_ON(upper_32_bits(offset));
2894
2895 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002896}
2897
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002898static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2899{
2900 struct drm_device *dev = intel_crtc->base.dev;
2901 struct drm_i915_private *dev_priv = dev->dev_private;
2902
2903 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2904 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2905 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002906}
2907
Chandra Kondurua1b22782015-04-07 15:28:45 -07002908/*
2909 * This function detaches (aka. unbinds) unused scalers in hardware
2910 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002911static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002912{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916 scaler_state = &intel_crtc->config->scaler_state;
2917
2918 /* loop through and disable scalers that aren't in use */
2919 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002920 if (!scaler_state->scalers[i].in_use)
2921 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002922 }
2923}
2924
Chandra Konduru6156a452015-04-27 13:48:39 -07002925u32 skl_plane_ctl_format(uint32_t pixel_format)
2926{
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002928 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002929 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002931 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002932 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002933 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002934 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002935 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002936 /*
2937 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2938 * to be already pre-multiplied. We need to add a knob (or a different
2939 * DRM_FORMAT) for user-space to configure that.
2940 */
2941 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002960 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002962
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964}
2965
2966u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2967{
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 switch (fb_modifier) {
2969 case DRM_FORMAT_MOD_NONE:
2970 break;
2971 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 default:
2978 MISSING_CASE(fb_modifier);
2979 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002980
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982}
2983
2984u32 skl_plane_ctl_rotation(unsigned int rotation)
2985{
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 switch (rotation) {
2987 case BIT(DRM_ROTATE_0):
2988 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302989 /*
2990 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2991 * while i915 HW rotation is clockwise, thats why this swapping.
2992 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302994 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302998 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 default:
3000 MISSING_CASE(rotation);
3001 }
3002
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004}
3005
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003006static void skylake_update_primary_plane(struct drm_plane *plane,
3007 const struct intel_crtc_state *crtc_state,
3008 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003009{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003011 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3013 struct drm_framebuffer *fb = plane_state->base.fb;
3014 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003015 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303016 u32 plane_ctl, stride_div, stride;
3017 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003018 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303019 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003020 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003021 int scaler_id = plane_state->scaler_id;
3022 int src_x = plane_state->src.x1 >> 16;
3023 int src_y = plane_state->src.y1 >> 16;
3024 int src_w = drm_rect_width(&plane_state->src) >> 16;
3025 int src_h = drm_rect_height(&plane_state->src) >> 16;
3026 int dst_x = plane_state->dst.x1;
3027 int dst_y = plane_state->dst.y1;
3028 int dst_w = drm_rect_width(&plane_state->dst);
3029 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030
3031 plane_ctl = PLANE_CTL_ENABLE |
3032 PLANE_CTL_PIPE_GAMMA_ENABLE |
3033 PLANE_CTL_PIPE_CSC_ENABLE;
3034
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3036 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003037 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003040 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003041 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003042 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303043
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003044 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003045
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003047 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3048
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303049 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003050 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303051 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003052 x_offset = stride * tile_height - src_y - src_h;
3053 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303055 } else {
3056 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003057 x_offset = src_x;
3058 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303060 }
3061 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003062
Paulo Zanoni2db33662015-09-14 15:20:03 -03003063 intel_crtc->adjusted_x = x_offset;
3064 intel_crtc->adjusted_y = y_offset;
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303067 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3068 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3069 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003070
3071 if (scaler_id >= 0) {
3072 uint32_t ps_ctrl = 0;
3073
3074 WARN_ON(!dst_w || !dst_h);
3075 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3076 crtc_state->scaler_state.scalers[scaler_id].mode;
3077 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3078 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3079 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3080 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3081 I915_WRITE(PLANE_POS(pipe, 0), 0);
3082 } else {
3083 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3084 }
3085
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003086 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003087
3088 POSTING_READ(PLANE_SURF(pipe, 0));
3089}
3090
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003091static void skylake_disable_primary_plane(struct drm_plane *primary,
3092 struct drm_crtc *crtc)
3093{
3094 struct drm_device *dev = crtc->dev;
3095 struct drm_i915_private *dev_priv = dev->dev_private;
3096 int pipe = to_intel_crtc(crtc)->pipe;
3097
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003098 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3099 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3100 POSTING_READ(PLANE_SURF(pipe, 0));
3101}
3102
Jesse Barnes17638cd2011-06-24 12:19:23 -07003103/* Assume fb object is pinned & idle & fenced and just update base pointers */
3104static int
3105intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3106 int x, int y, enum mode_set_atomic state)
3107{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003108 /* Support for kgdboc is disabled, this needs a major rework. */
3109 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003112}
3113
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003114static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003115{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003116 struct drm_crtc *crtc;
3117
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003118 for_each_crtc(dev_priv->dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3120 enum plane plane = intel_crtc->plane;
3121
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003122 intel_prepare_page_flip(dev_priv, plane);
3123 intel_finish_page_flip_plane(dev_priv, plane);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003124 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003125}
3126
3127static void intel_update_primary_planes(struct drm_device *dev)
3128{
Ville Syrjälä75147472014-11-24 18:28:11 +02003129 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003130
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003131 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003132 struct intel_plane *plane = to_intel_plane(crtc->primary);
3133 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003134
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003135 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003136 plane_state = to_intel_plane_state(plane->base.state);
3137
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003138 if (plane_state->visible)
3139 plane->update_plane(&plane->base,
3140 to_intel_crtc_state(crtc->state),
3141 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003142
3143 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003144 }
3145}
3146
Ville Syrjälä75147472014-11-24 18:28:11 +02003147void intel_prepare_reset(struct drm_device *dev)
3148{
3149 /* no reset support for gen2 */
3150 if (IS_GEN2(dev))
3151 return;
3152
3153 /* reset doesn't touch the display */
3154 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3155 return;
3156
3157 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003158 /*
3159 * Disabling the crtcs gracefully seems nicer. Also the
3160 * g33 docs say we should at least disable all the planes.
3161 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003162 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003163}
3164
3165void intel_finish_reset(struct drm_device *dev)
3166{
3167 struct drm_i915_private *dev_priv = to_i915(dev);
3168
3169 /*
3170 * Flips in the rings will be nuked by the reset,
3171 * so complete all pending flips so that user space
3172 * will get its events and not get stuck.
3173 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003174 intel_complete_page_flips(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003175
3176 /* no reset support for gen2 */
3177 if (IS_GEN2(dev))
3178 return;
3179
3180 /* reset doesn't touch the display */
3181 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3182 /*
3183 * Flips in the rings have been nuked by the reset,
3184 * so update the base address of all primary
3185 * planes to the the last fb to make sure we're
3186 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003187 *
3188 * FIXME: Atomic will make this obsolete since we won't schedule
3189 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 */
3191 intel_update_primary_planes(dev);
3192 return;
3193 }
3194
3195 /*
3196 * The display has been reset as well,
3197 * so need a full re-initialization.
3198 */
3199 intel_runtime_pm_disable_interrupts(dev_priv);
3200 intel_runtime_pm_enable_interrupts(dev_priv);
3201
3202 intel_modeset_init_hw(dev);
3203
3204 spin_lock_irq(&dev_priv->irq_lock);
3205 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003206 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003207 spin_unlock_irq(&dev_priv->irq_lock);
3208
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003209 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003210
3211 intel_hpd_init(dev_priv);
3212
3213 drm_modeset_unlock_all(dev);
3214}
3215
Chris Wilson7d5e3792014-03-04 13:15:08 +00003216static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3217{
3218 struct drm_device *dev = crtc->dev;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonc19ae982016-04-13 17:35:03 +01003220 unsigned reset_counter;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003221 bool pending;
3222
Chris Wilson7f1847e2016-04-13 17:35:04 +01003223 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3224 if (intel_crtc->reset_counter != reset_counter)
Chris Wilson7d5e3792014-03-04 13:15:08 +00003225 return false;
3226
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003227 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003228 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003229 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003230
3231 return pending;
3232}
3233
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003234static void intel_update_pipe_config(struct intel_crtc *crtc,
3235 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003236{
3237 struct drm_device *dev = crtc->base.dev;
3238 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003239 struct intel_crtc_state *pipe_config =
3240 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003241
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003242 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3243 crtc->base.mode = crtc->base.state->mode;
3244
3245 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3246 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3247 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003248
3249 /*
3250 * Update pipe size and adjust fitter if needed: the reason for this is
3251 * that in compute_mode_changes we check the native mode (not the pfit
3252 * mode) to see if we can flip rather than do a full mode set. In the
3253 * fastboot case, we'll flip, but if we don't update the pipesrc and
3254 * pfit state, we'll end up with a big fb scanned out into the wrong
3255 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256 */
3257
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003258 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003259 ((pipe_config->pipe_src_w - 1) << 16) |
3260 (pipe_config->pipe_src_h - 1));
3261
3262 /* on skylake this is done by detaching scalers */
3263 if (INTEL_INFO(dev)->gen >= 9) {
3264 skl_detach_scalers(crtc);
3265
3266 if (pipe_config->pch_pfit.enabled)
3267 skylake_pfit_enable(crtc);
3268 } else if (HAS_PCH_SPLIT(dev)) {
3269 if (pipe_config->pch_pfit.enabled)
3270 ironlake_pfit_enable(crtc);
3271 else if (old_crtc_state->pch_pfit.enabled)
3272 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003273 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003274}
3275
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003276static void intel_fdi_normal_train(struct drm_crtc *crtc)
3277{
3278 struct drm_device *dev = crtc->dev;
3279 struct drm_i915_private *dev_priv = dev->dev_private;
3280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3281 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003282 i915_reg_t reg;
3283 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003284
3285 /* enable normal train */
3286 reg = FDI_TX_CTL(pipe);
3287 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003288 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003289 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3290 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003291 } else {
3292 temp &= ~FDI_LINK_TRAIN_NONE;
3293 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003294 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003295 I915_WRITE(reg, temp);
3296
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 if (HAS_PCH_CPT(dev)) {
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3302 } else {
3303 temp &= ~FDI_LINK_TRAIN_NONE;
3304 temp |= FDI_LINK_TRAIN_NONE;
3305 }
3306 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3307
3308 /* wait one idle pattern time */
3309 POSTING_READ(reg);
3310 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003311
3312 /* IVB wants error correction enabled */
3313 if (IS_IVYBRIDGE(dev))
3314 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3315 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003316}
3317
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003318/* The FDI link training functions for ILK/Ibexpeak. */
3319static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3320{
3321 struct drm_device *dev = crtc->dev;
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3324 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003325 i915_reg_t reg;
3326 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003327
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003328 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003329 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003330
Adam Jacksone1a44742010-06-25 15:32:14 -04003331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3332 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 reg = FDI_RX_IMR(pipe);
3334 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003335 temp &= ~FDI_RX_SYMBOL_LOCK;
3336 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003337 I915_WRITE(reg, temp);
3338 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003339 udelay(150);
3340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003342 reg = FDI_TX_CTL(pipe);
3343 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003344 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003345 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003346 temp &= ~FDI_LINK_TRAIN_NONE;
3347 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003349
Chris Wilson5eddb702010-09-11 13:48:45 +01003350 reg = FDI_RX_CTL(pipe);
3351 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003352 temp &= ~FDI_LINK_TRAIN_NONE;
3353 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3355
3356 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003357 udelay(150);
3358
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003359 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003360 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3362 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003363
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003365 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3368
3369 if ((temp & FDI_RX_BIT_LOCK)) {
3370 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 break;
3373 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003374 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003375 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003376 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377
3378 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 reg = FDI_TX_CTL(pipe);
3380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381 temp &= ~FDI_LINK_TRAIN_NONE;
3382 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003383 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003384
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 reg = FDI_RX_CTL(pipe);
3386 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 temp &= ~FDI_LINK_TRAIN_NONE;
3388 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 I915_WRITE(reg, temp);
3390
3391 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392 udelay(150);
3393
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003395 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3398
3399 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401 DRM_DEBUG_KMS("FDI train 2 done.\n");
3402 break;
3403 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
3408 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003409
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410}
3411
Akshay Joshi0206e352011-08-16 15:34:10 -04003412static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3414 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3415 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3416 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3417};
3418
3419/* The FDI link training functions for SNB/Cougarpoint. */
3420static void gen6_fdi_link_train(struct drm_crtc *crtc)
3421{
3422 struct drm_device *dev = crtc->dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3425 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003426 i915_reg_t reg;
3427 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3430 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 reg = FDI_RX_IMR(pipe);
3432 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 temp &= ~FDI_RX_SYMBOL_LOCK;
3434 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp);
3436
3437 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003438 udelay(150);
3439
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 reg = FDI_TX_CTL(pipe);
3442 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003443 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003444 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_1;
3447 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3448 /* SNB-B */
3449 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
Daniel Vetterd74cf322012-10-26 10:58:13 +02003452 I915_WRITE(FDI_RX_MISC(pipe),
3453 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3454
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 if (HAS_PCH_CPT(dev)) {
3458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3459 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3460 } else {
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_1;
3463 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3465
3466 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 udelay(150);
3468
Akshay Joshi0206e352011-08-16 15:34:10 -04003469 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 reg = FDI_TX_CTL(pipe);
3471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3473 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp);
3475
3476 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 udelay(500);
3478
Sean Paulfa37d392012-03-02 12:53:39 -05003479 for (retry = 0; retry < 5; retry++) {
3480 reg = FDI_RX_IIR(pipe);
3481 temp = I915_READ(reg);
3482 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3483 if (temp & FDI_RX_BIT_LOCK) {
3484 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3485 DRM_DEBUG_KMS("FDI train 1 done.\n");
3486 break;
3487 }
3488 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003489 }
Sean Paulfa37d392012-03-02 12:53:39 -05003490 if (retry < 5)
3491 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 }
3493 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495
3496 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 reg = FDI_TX_CTL(pipe);
3498 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 temp &= ~FDI_LINK_TRAIN_NONE;
3500 temp |= FDI_LINK_TRAIN_PATTERN_2;
3501 if (IS_GEN6(dev)) {
3502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3503 /* SNB-B */
3504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3505 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_2;
3516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp);
3518
3519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 udelay(150);
3521
Akshay Joshi0206e352011-08-16 15:34:10 -04003522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 udelay(500);
3531
Sean Paulfa37d392012-03-02 12:53:39 -05003532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_SYMBOL_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3538 DRM_DEBUG_KMS("FDI train 2 done.\n");
3539 break;
3540 }
3541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 }
Sean Paulfa37d392012-03-02 12:53:39 -05003543 if (retry < 5)
3544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 }
3546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548
3549 DRM_DEBUG_KMS("FDI train done.\n");
3550}
3551
Jesse Barnes357555c2011-04-28 15:09:55 -07003552/* Manual link training for Ivy Bridge A0 parts */
3553static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3554{
3555 struct drm_device *dev = crtc->dev;
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3558 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003559 i915_reg_t reg;
3560 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003561
3562 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3563 for train result */
3564 reg = FDI_RX_IMR(pipe);
3565 temp = I915_READ(reg);
3566 temp &= ~FDI_RX_SYMBOL_LOCK;
3567 temp &= ~FDI_RX_BIT_LOCK;
3568 I915_WRITE(reg, temp);
3569
3570 POSTING_READ(reg);
3571 udelay(150);
3572
Daniel Vetter01a415f2012-10-27 15:58:40 +02003573 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3574 I915_READ(FDI_RX_IIR(pipe)));
3575
Jesse Barnes139ccd32013-08-19 11:04:55 -07003576 /* Try each vswing and preemphasis setting twice before moving on */
3577 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3578 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003579 reg = FDI_TX_CTL(pipe);
3580 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003581 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3582 temp &= ~FDI_TX_ENABLE;
3583 I915_WRITE(reg, temp);
3584
3585 reg = FDI_RX_CTL(pipe);
3586 temp = I915_READ(reg);
3587 temp &= ~FDI_LINK_TRAIN_AUTO;
3588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3589 temp &= ~FDI_RX_ENABLE;
3590 I915_WRITE(reg, temp);
3591
3592 /* enable CPU FDI TX and PCH FDI RX */
3593 reg = FDI_TX_CTL(pipe);
3594 temp = I915_READ(reg);
3595 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003596 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003597 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 temp |= snb_b_fdi_train_param[j/2];
3600 temp |= FDI_COMPOSITE_SYNC;
3601 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3602
3603 I915_WRITE(FDI_RX_MISC(pipe),
3604 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3605
3606 reg = FDI_RX_CTL(pipe);
3607 temp = I915_READ(reg);
3608 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3609 temp |= FDI_COMPOSITE_SYNC;
3610 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3611
3612 POSTING_READ(reg);
3613 udelay(1); /* should be 0.5us */
3614
3615 for (i = 0; i < 4; i++) {
3616 reg = FDI_RX_IIR(pipe);
3617 temp = I915_READ(reg);
3618 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3619
3620 if (temp & FDI_RX_BIT_LOCK ||
3621 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3622 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3623 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3624 i);
3625 break;
3626 }
3627 udelay(1); /* should be 0.5us */
3628 }
3629 if (i == 4) {
3630 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3631 continue;
3632 }
3633
3634 /* Train 2 */
3635 reg = FDI_TX_CTL(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3638 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3639 I915_WRITE(reg, temp);
3640
3641 reg = FDI_RX_CTL(pipe);
3642 temp = I915_READ(reg);
3643 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3644 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645 I915_WRITE(reg, temp);
3646
3647 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 for (i = 0; i < 4; i++) {
3651 reg = FDI_RX_IIR(pipe);
3652 temp = I915_READ(reg);
3653 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003654
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 if (temp & FDI_RX_SYMBOL_LOCK ||
3656 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3657 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3658 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3659 i);
3660 goto train_done;
3661 }
3662 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003664 if (i == 4)
3665 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003666 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003667
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003669 DRM_DEBUG_KMS("FDI train done.\n");
3670}
3671
Daniel Vetter88cefb62012-08-12 19:27:14 +02003672static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003673{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003674 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003676 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003677 i915_reg_t reg;
3678 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003679
Jesse Barnes0e23b992010-09-10 11:10:00 -07003680 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003681 reg = FDI_RX_CTL(pipe);
3682 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003683 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003684 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003685 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003686 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3687
3688 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003689 udelay(200);
3690
3691 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003692 temp = I915_READ(reg);
3693 I915_WRITE(reg, temp | FDI_PCDCLK);
3694
3695 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003696 udelay(200);
3697
Paulo Zanoni20749732012-11-23 15:30:38 -02003698 /* Enable CPU FDI TX PLL, always on for Ironlake */
3699 reg = FDI_TX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3702 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003703
Paulo Zanoni20749732012-11-23 15:30:38 -02003704 POSTING_READ(reg);
3705 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003706 }
3707}
3708
Daniel Vetter88cefb62012-08-12 19:27:14 +02003709static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3710{
3711 struct drm_device *dev = intel_crtc->base.dev;
3712 struct drm_i915_private *dev_priv = dev->dev_private;
3713 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003714 i915_reg_t reg;
3715 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003716
3717 /* Switch from PCDclk to Rawclk */
3718 reg = FDI_RX_CTL(pipe);
3719 temp = I915_READ(reg);
3720 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3721
3722 /* Disable CPU FDI TX PLL */
3723 reg = FDI_TX_CTL(pipe);
3724 temp = I915_READ(reg);
3725 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3726
3727 POSTING_READ(reg);
3728 udelay(100);
3729
3730 reg = FDI_RX_CTL(pipe);
3731 temp = I915_READ(reg);
3732 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3733
3734 /* Wait for the clocks to turn off. */
3735 POSTING_READ(reg);
3736 udelay(100);
3737}
3738
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003739static void ironlake_fdi_disable(struct drm_crtc *crtc)
3740{
3741 struct drm_device *dev = crtc->dev;
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3744 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003745 i915_reg_t reg;
3746 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003747
3748 /* disable CPU FDI tx and PCH FDI rx */
3749 reg = FDI_TX_CTL(pipe);
3750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3752 POSTING_READ(reg);
3753
3754 reg = FDI_RX_CTL(pipe);
3755 temp = I915_READ(reg);
3756 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003758 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3759
3760 POSTING_READ(reg);
3761 udelay(100);
3762
3763 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003764 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003765 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003766
3767 /* still set train pattern 1 */
3768 reg = FDI_TX_CTL(pipe);
3769 temp = I915_READ(reg);
3770 temp &= ~FDI_LINK_TRAIN_NONE;
3771 temp |= FDI_LINK_TRAIN_PATTERN_1;
3772 I915_WRITE(reg, temp);
3773
3774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 if (HAS_PCH_CPT(dev)) {
3777 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3778 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3779 } else {
3780 temp &= ~FDI_LINK_TRAIN_NONE;
3781 temp |= FDI_LINK_TRAIN_PATTERN_1;
3782 }
3783 /* BPC in FDI rx is consistent with that in PIPECONF */
3784 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003785 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003786 I915_WRITE(reg, temp);
3787
3788 POSTING_READ(reg);
3789 udelay(100);
3790}
3791
Chris Wilson5dce5b932014-01-20 10:17:36 +00003792bool intel_has_pending_fb_unpin(struct drm_device *dev)
3793{
3794 struct intel_crtc *crtc;
3795
3796 /* Note that we don't need to be called with mode_config.lock here
3797 * as our list of CRTC objects is static for the lifetime of the
3798 * device and so cannot disappear as we iterate. Similarly, we can
3799 * happily treat the predicates as racy, atomic checks as userspace
3800 * cannot claim and pin a new fb without at least acquring the
3801 * struct_mutex and so serialising with us.
3802 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003803 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003804 if (atomic_read(&crtc->unpin_work_count) == 0)
3805 continue;
3806
3807 if (crtc->unpin_work)
3808 intel_wait_for_vblank(dev, crtc->pipe);
3809
3810 return true;
3811 }
3812
3813 return false;
3814}
3815
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003816static void page_flip_completed(struct intel_crtc *intel_crtc)
3817{
3818 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3819 struct intel_unpin_work *work = intel_crtc->unpin_work;
3820
3821 /* ensure that the unpin work is consistent wrt ->pending. */
3822 smp_rmb();
3823 intel_crtc->unpin_work = NULL;
3824
3825 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003826 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003827
3828 drm_crtc_vblank_put(&intel_crtc->base);
3829
3830 wake_up_all(&dev_priv->pending_flip_queue);
3831 queue_work(dev_priv->wq, &work->work);
3832
3833 trace_i915_flip_complete(intel_crtc->plane,
3834 work->pending_flip_obj);
3835}
3836
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003837static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003838{
Chris Wilson0f911282012-04-17 10:05:38 +01003839 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003840 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003841 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003842
Daniel Vetter2c10d572012-12-20 21:24:07 +01003843 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003844
3845 ret = wait_event_interruptible_timeout(
3846 dev_priv->pending_flip_queue,
3847 !intel_crtc_has_pending_flip(crtc),
3848 60*HZ);
3849
3850 if (ret < 0)
3851 return ret;
3852
3853 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003855
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003856 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003857 if (intel_crtc->unpin_work) {
3858 WARN_ONCE(1, "Removing stuck page flip\n");
3859 page_flip_completed(intel_crtc);
3860 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003861 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003862 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003863
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003864 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003865}
3866
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003867static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3868{
3869 u32 temp;
3870
3871 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3872
3873 mutex_lock(&dev_priv->sb_lock);
3874
3875 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3876 temp |= SBI_SSCCTL_DISABLE;
3877 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3878
3879 mutex_unlock(&dev_priv->sb_lock);
3880}
3881
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003882/* Program iCLKIP clock to the desired frequency */
3883static void lpt_program_iclkip(struct drm_crtc *crtc)
3884{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003885 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003886 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003887 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3888 u32 temp;
3889
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003890 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003891
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003892 /* The iCLK virtual clock root frequency is in MHz,
3893 * but the adjusted_mode->crtc_clock in in KHz. To get the
3894 * divisors, it is necessary to divide one by another, so we
3895 * convert the virtual clock precision to KHz here for higher
3896 * precision.
3897 */
3898 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003899 u32 iclk_virtual_root_freq = 172800 * 1000;
3900 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003901 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003902
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003903 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3904 clock << auxdiv);
3905 divsel = (desired_divisor / iclk_pi_range) - 2;
3906 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003907
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003908 /*
3909 * Near 20MHz is a corner case which is
3910 * out of range for the 7-bit divisor
3911 */
3912 if (divsel <= 0x7f)
3913 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003914 }
3915
3916 /* This should not happen with any sane values */
3917 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3918 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3919 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3920 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3921
3922 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003923 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 auxdiv,
3925 divsel,
3926 phasedir,
3927 phaseinc);
3928
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003929 mutex_lock(&dev_priv->sb_lock);
3930
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003931 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003932 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003933 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3934 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3935 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3936 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3937 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3938 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003939 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003940
3941 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003942 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3944 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003945 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946
3947 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003951
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003952 mutex_unlock(&dev_priv->sb_lock);
3953
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 /* Wait for initialization time */
3955 udelay(24);
3956
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3958}
3959
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003960int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3961{
3962 u32 divsel, phaseinc, auxdiv;
3963 u32 iclk_virtual_root_freq = 172800 * 1000;
3964 u32 iclk_pi_range = 64;
3965 u32 desired_divisor;
3966 u32 temp;
3967
3968 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3969 return 0;
3970
3971 mutex_lock(&dev_priv->sb_lock);
3972
3973 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3974 if (temp & SBI_SSCCTL_DISABLE) {
3975 mutex_unlock(&dev_priv->sb_lock);
3976 return 0;
3977 }
3978
3979 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3980 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3981 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3982 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3983 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3984
3985 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3986 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3987 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3988
3989 mutex_unlock(&dev_priv->sb_lock);
3990
3991 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3992
3993 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3994 desired_divisor << auxdiv);
3995}
3996
Daniel Vetter275f01b22013-05-03 11:49:47 +02003997static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3998 enum pipe pch_transcoder)
3999{
4000 struct drm_device *dev = crtc->base.dev;
4001 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004002 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004003
4004 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4005 I915_READ(HTOTAL(cpu_transcoder)));
4006 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4007 I915_READ(HBLANK(cpu_transcoder)));
4008 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4009 I915_READ(HSYNC(cpu_transcoder)));
4010
4011 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4012 I915_READ(VTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4014 I915_READ(VBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4016 I915_READ(VSYNC(cpu_transcoder)));
4017 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4018 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4019}
4020
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004021static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004022{
4023 struct drm_i915_private *dev_priv = dev->dev_private;
4024 uint32_t temp;
4025
4026 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004027 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004028 return;
4029
4030 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4031 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4032
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004033 temp &= ~FDI_BC_BIFURCATION_SELECT;
4034 if (enable)
4035 temp |= FDI_BC_BIFURCATION_SELECT;
4036
4037 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004038 I915_WRITE(SOUTH_CHICKEN1, temp);
4039 POSTING_READ(SOUTH_CHICKEN1);
4040}
4041
4042static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4043{
4044 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045
4046 switch (intel_crtc->pipe) {
4047 case PIPE_A:
4048 break;
4049 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004050 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004051 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004053 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004054
4055 break;
4056 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004057 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004058
4059 break;
4060 default:
4061 BUG();
4062 }
4063}
4064
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004065/* Return which DP Port should be selected for Transcoder DP control */
4066static enum port
4067intel_trans_dp_port_sel(struct drm_crtc *crtc)
4068{
4069 struct drm_device *dev = crtc->dev;
4070 struct intel_encoder *encoder;
4071
4072 for_each_encoder_on_crtc(dev, crtc, encoder) {
4073 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4074 encoder->type == INTEL_OUTPUT_EDP)
4075 return enc_to_dig_port(&encoder->base)->port;
4076 }
4077
4078 return -1;
4079}
4080
Jesse Barnesf67a5592011-01-05 10:31:48 -08004081/*
4082 * Enable PCH resources required for PCH ports:
4083 * - PCH PLLs
4084 * - FDI training & RX/TX
4085 * - update transcoder timings
4086 * - DP transcoding bits
4087 * - transcoder
4088 */
4089static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004090{
4091 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004092 struct drm_i915_private *dev_priv = dev->dev_private;
4093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4094 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004095 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004096
Daniel Vetterab9412b2013-05-03 11:49:46 +02004097 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004098
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099 if (IS_IVYBRIDGE(dev))
4100 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4101
Daniel Vettercd986ab2012-10-26 10:58:12 +02004102 /* Write the TU size bits before fdi link training, so that error
4103 * detection works. */
4104 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4105 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4106
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004107 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004108 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004109
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004110 /* We need to program the right clock selection before writing the pixel
4111 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004112 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004113 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004116 temp |= TRANS_DPLL_ENABLE(pipe);
4117 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004118 if (intel_crtc->config->shared_dpll ==
4119 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004120 temp |= sel;
4121 else
4122 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004124 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004125
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004126 /* XXX: pch pll's can be enabled any time before we enable the PCH
4127 * transcoder, and we actually should do this to not upset any PCH
4128 * transcoder that already use the clock when we share it.
4129 *
4130 * Note that enable_shared_dpll tries to do the right thing, but
4131 * get_shared_dpll unconditionally resets the pll - we need that to have
4132 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004133 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004134
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004135 /* set transcoder timing, panel must allow it */
4136 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004137 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004139 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004140
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004142 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004143 const struct drm_display_mode *adjusted_mode =
4144 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004145 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004146 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 temp = I915_READ(reg);
4148 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004149 TRANS_DP_SYNC_MASK |
4150 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004151 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004152 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004154 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004156 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004157 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004158
4159 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004160 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004163 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004164 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004166 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168 break;
4169 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004170 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004171 }
4172
Chris Wilson5eddb702010-09-11 13:48:45 +01004173 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174 }
4175
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004176 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004177}
4178
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004179static void lpt_pch_enable(struct drm_crtc *crtc)
4180{
4181 struct drm_device *dev = crtc->dev;
4182 struct drm_i915_private *dev_priv = dev->dev_private;
4183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004185
Daniel Vetterab9412b2013-05-03 11:49:46 +02004186 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004188 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004189
Paulo Zanoni0540e482012-10-31 18:12:40 -02004190 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004191 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004192
Paulo Zanoni937bb612012-10-31 18:12:47 -02004193 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004194}
4195
Daniel Vettera1520312013-05-03 11:49:50 +02004196static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004197{
4198 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004199 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004200 u32 temp;
4201
4202 temp = I915_READ(dslreg);
4203 udelay(500);
4204 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004205 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004206 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004207 }
4208}
4209
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004210static int
4211skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4212 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4213 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004214{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004215 struct intel_crtc_scaler_state *scaler_state =
4216 &crtc_state->scaler_state;
4217 struct intel_crtc *intel_crtc =
4218 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004219 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004220
4221 need_scaling = intel_rotation_90_or_270(rotation) ?
4222 (src_h != dst_w || src_w != dst_h):
4223 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004224
4225 /*
4226 * if plane is being disabled or scaler is no more required or force detach
4227 * - free scaler binded to this plane/crtc
4228 * - in order to do this, update crtc->scaler_usage
4229 *
4230 * Here scaler state in crtc_state is set free so that
4231 * scaler can be assigned to other user. Actual register
4232 * update to free the scaler is done in plane/panel-fit programming.
4233 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4234 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004235 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004236 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004237 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004238 scaler_state->scalers[*scaler_id].in_use = 0;
4239
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004240 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4241 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4242 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004243 scaler_state->scaler_users);
4244 *scaler_id = -1;
4245 }
4246 return 0;
4247 }
4248
4249 /* range checks */
4250 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4251 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4252
4253 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4254 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004255 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004256 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004257 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004258 return -EINVAL;
4259 }
4260
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004261 /* mark this plane as a scaler user in crtc_state */
4262 scaler_state->scaler_users |= (1 << scaler_user);
4263 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4264 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4265 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4266 scaler_state->scaler_users);
4267
4268 return 0;
4269}
4270
4271/**
4272 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4273 *
4274 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004275 *
4276 * Return
4277 * 0 - scaler_usage updated successfully
4278 * error - requested scaling cannot be supported or other error condition
4279 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004280int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004281{
4282 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004283 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004284
4285 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4286 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4287
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004288 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004289 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004291 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004292}
4293
4294/**
4295 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4296 *
4297 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004298 * @plane_state: atomic plane state to update
4299 *
4300 * Return
4301 * 0 - scaler_usage updated successfully
4302 * error - requested scaling cannot be supported or other error condition
4303 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004304static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4305 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004306{
4307
4308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004309 struct intel_plane *intel_plane =
4310 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004311 struct drm_framebuffer *fb = plane_state->base.fb;
4312 int ret;
4313
4314 bool force_detach = !fb || !plane_state->visible;
4315
4316 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4317 intel_plane->base.base.id, intel_crtc->pipe,
4318 drm_plane_index(&intel_plane->base));
4319
4320 ret = skl_update_scaler(crtc_state, force_detach,
4321 drm_plane_index(&intel_plane->base),
4322 &plane_state->scaler_id,
4323 plane_state->base.rotation,
4324 drm_rect_width(&plane_state->src) >> 16,
4325 drm_rect_height(&plane_state->src) >> 16,
4326 drm_rect_width(&plane_state->dst),
4327 drm_rect_height(&plane_state->dst));
4328
4329 if (ret || plane_state->scaler_id < 0)
4330 return ret;
4331
Chandra Kondurua1b22782015-04-07 15:28:45 -07004332 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004333 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004334 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004335 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004336 return -EINVAL;
4337 }
4338
4339 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004340 switch (fb->pixel_format) {
4341 case DRM_FORMAT_RGB565:
4342 case DRM_FORMAT_XBGR8888:
4343 case DRM_FORMAT_XRGB8888:
4344 case DRM_FORMAT_ABGR8888:
4345 case DRM_FORMAT_ARGB8888:
4346 case DRM_FORMAT_XRGB2101010:
4347 case DRM_FORMAT_XBGR2101010:
4348 case DRM_FORMAT_YUYV:
4349 case DRM_FORMAT_YVYU:
4350 case DRM_FORMAT_UYVY:
4351 case DRM_FORMAT_VYUY:
4352 break;
4353 default:
4354 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4355 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4356 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004357 }
4358
Chandra Kondurua1b22782015-04-07 15:28:45 -07004359 return 0;
4360}
4361
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004362static void skylake_scaler_disable(struct intel_crtc *crtc)
4363{
4364 int i;
4365
4366 for (i = 0; i < crtc->num_scalers; i++)
4367 skl_detach_scaler(crtc, i);
4368}
4369
4370static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004371{
4372 struct drm_device *dev = crtc->base.dev;
4373 struct drm_i915_private *dev_priv = dev->dev_private;
4374 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 struct intel_crtc_scaler_state *scaler_state =
4376 &crtc->config->scaler_state;
4377
4378 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4379
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004380 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004381 int id;
4382
4383 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4384 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4385 return;
4386 }
4387
4388 id = scaler_state->scaler_id;
4389 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4390 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4391 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4392 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4393
4394 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004395 }
4396}
4397
Jesse Barnesb074cec2013-04-25 12:55:02 -07004398static void ironlake_pfit_enable(struct intel_crtc *crtc)
4399{
4400 struct drm_device *dev = crtc->base.dev;
4401 struct drm_i915_private *dev_priv = dev->dev_private;
4402 int pipe = crtc->pipe;
4403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004404 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004405 /* Force use of hard-coded filter coefficients
4406 * as some pre-programmed values are broken,
4407 * e.g. x201.
4408 */
4409 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4410 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4411 PF_PIPE_SEL_IVB(pipe));
4412 else
4413 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004414 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4415 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004416 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004417}
4418
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004419void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004420{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004421 struct drm_device *dev = crtc->base.dev;
4422 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004424 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004425 return;
4426
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004427 /*
4428 * We can only enable IPS after we enable a plane and wait for a vblank
4429 * This function is called from post_plane_update, which is run after
4430 * a vblank wait.
4431 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004432
Paulo Zanonid77e4532013-09-24 13:52:55 -03004433 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004434 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004435 mutex_lock(&dev_priv->rps.hw_lock);
4436 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4437 mutex_unlock(&dev_priv->rps.hw_lock);
4438 /* Quoting Art Runyan: "its not safe to expect any particular
4439 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004440 * mailbox." Moreover, the mailbox may return a bogus state,
4441 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004442 */
4443 } else {
4444 I915_WRITE(IPS_CTL, IPS_ENABLE);
4445 /* The bit only becomes 1 in the next vblank, so this wait here
4446 * is essentially intel_wait_for_vblank. If we don't have this
4447 * and don't wait for vblanks until the end of crtc_enable, then
4448 * the HW state readout code will complain that the expected
4449 * IPS_CTL value is not the one we read. */
4450 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4451 DRM_ERROR("Timed out waiting for IPS enable\n");
4452 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004453}
4454
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004455void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004456{
4457 struct drm_device *dev = crtc->base.dev;
4458 struct drm_i915_private *dev_priv = dev->dev_private;
4459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004460 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004461 return;
4462
4463 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004464 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004465 mutex_lock(&dev_priv->rps.hw_lock);
4466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4467 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004468 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4469 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4470 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004471 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004472 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004473 POSTING_READ(IPS_CTL);
4474 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004475
4476 /* We need to wait for a vblank before we can disable the plane. */
4477 intel_wait_for_vblank(dev, crtc->pipe);
4478}
4479
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004480static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004481{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004482 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004483 struct drm_device *dev = intel_crtc->base.dev;
4484 struct drm_i915_private *dev_priv = dev->dev_private;
4485
4486 mutex_lock(&dev->struct_mutex);
4487 dev_priv->mm.interruptible = false;
4488 (void) intel_overlay_switch_off(intel_crtc->overlay);
4489 dev_priv->mm.interruptible = true;
4490 mutex_unlock(&dev->struct_mutex);
4491 }
4492
4493 /* Let userspace switch the overlay on again. In most cases userspace
4494 * has to recompute where to put it anyway.
4495 */
4496}
4497
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004498/**
4499 * intel_post_enable_primary - Perform operations after enabling primary plane
4500 * @crtc: the CRTC whose primary plane was just enabled
4501 *
4502 * Performs potentially sleeping operations that must be done after the primary
4503 * plane is enabled, such as updating FBC and IPS. Note that this may be
4504 * called due to an explicit primary plane update, or due to an implicit
4505 * re-enable that is caused when a sprite plane is updated to no longer
4506 * completely hide the primary plane.
4507 */
4508static void
4509intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004510{
4511 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004512 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4514 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004515
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004516 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004517 * FIXME IPS should be fine as long as one plane is
4518 * enabled, but in practice it seems to have problems
4519 * when going from primary only to sprite only and vice
4520 * versa.
4521 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004522 hsw_enable_ips(intel_crtc);
4523
Daniel Vetterf99d7062014-06-19 16:01:59 +02004524 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004525 * Gen2 reports pipe underruns whenever all planes are disabled.
4526 * So don't enable underrun reporting before at least some planes
4527 * are enabled.
4528 * FIXME: Need to fix the logic to work when we turn off all planes
4529 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004530 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004531 if (IS_GEN2(dev))
4532 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4533
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004534 /* Underruns don't always raise interrupts, so check manually. */
4535 intel_check_cpu_fifo_underruns(dev_priv);
4536 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004537}
4538
Ville Syrjälä2622a082016-03-09 19:07:26 +02004539/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004540static void
4541intel_pre_disable_primary(struct drm_crtc *crtc)
4542{
4543 struct drm_device *dev = crtc->dev;
4544 struct drm_i915_private *dev_priv = dev->dev_private;
4545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4546 int pipe = intel_crtc->pipe;
4547
4548 /*
4549 * Gen2 reports pipe underruns whenever all planes are disabled.
4550 * So diasble underrun reporting before all the planes get disabled.
4551 * FIXME: Need to fix the logic to work when we turn off all planes
4552 * but leave the pipe running.
4553 */
4554 if (IS_GEN2(dev))
4555 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4556
4557 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004558 * FIXME IPS should be fine as long as one plane is
4559 * enabled, but in practice it seems to have problems
4560 * when going from primary only to sprite only and vice
4561 * versa.
4562 */
4563 hsw_disable_ips(intel_crtc);
4564}
4565
4566/* FIXME get rid of this and use pre_plane_update */
4567static void
4568intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4569{
4570 struct drm_device *dev = crtc->dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
4572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4573 int pipe = intel_crtc->pipe;
4574
4575 intel_pre_disable_primary(crtc);
4576
4577 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004578 * Vblank time updates from the shadow to live plane control register
4579 * are blocked if the memory self-refresh mode is active at that
4580 * moment. So to make sure the plane gets truly disabled, disable
4581 * first the self-refresh mode. The self-refresh enable bit in turn
4582 * will be checked/applied by the HW only at the next frame start
4583 * event which is after the vblank start event, so we need to have a
4584 * wait-for-vblank between disabling the plane and the pipe.
4585 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004586 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004587 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004588 dev_priv->wm.vlv.cxsr = false;
4589 intel_wait_for_vblank(dev, pipe);
4590 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004591}
4592
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004593static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004594{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004595 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4596 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004597 struct intel_crtc_state *pipe_config =
4598 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004599 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004600 struct drm_plane *primary = crtc->base.primary;
4601 struct drm_plane_state *old_pri_state =
4602 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004603
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004604 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004605
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004606 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004607
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004608 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004609 intel_update_watermarks(&crtc->base);
4610
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004611 if (old_pri_state) {
4612 struct intel_plane_state *primary_state =
4613 to_intel_plane_state(primary->state);
4614 struct intel_plane_state *old_primary_state =
4615 to_intel_plane_state(old_pri_state);
4616
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004617 intel_fbc_post_update(crtc);
4618
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004619 if (primary_state->visible &&
4620 (needs_modeset(&pipe_config->base) ||
4621 !old_primary_state->visible))
4622 intel_post_enable_primary(&crtc->base);
4623 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004624}
4625
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004626static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004627{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004628 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004629 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004630 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004631 struct intel_crtc_state *pipe_config =
4632 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004633 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4634 struct drm_plane *primary = crtc->base.primary;
4635 struct drm_plane_state *old_pri_state =
4636 drm_atomic_get_existing_plane_state(old_state, primary);
4637 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004638
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004639 if (old_pri_state) {
4640 struct intel_plane_state *primary_state =
4641 to_intel_plane_state(primary->state);
4642 struct intel_plane_state *old_primary_state =
4643 to_intel_plane_state(old_pri_state);
4644
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004645 intel_fbc_pre_update(crtc);
4646
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004647 if (old_primary_state->visible &&
4648 (modeset || !primary_state->visible))
4649 intel_pre_disable_primary(&crtc->base);
4650 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004651
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004652 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004653 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004654
Ville Syrjälä2622a082016-03-09 19:07:26 +02004655 /*
4656 * Vblank time updates from the shadow to live plane control register
4657 * are blocked if the memory self-refresh mode is active at that
4658 * moment. So to make sure the plane gets truly disabled, disable
4659 * first the self-refresh mode. The self-refresh enable bit in turn
4660 * will be checked/applied by the HW only at the next frame start
4661 * event which is after the vblank start event, so we need to have a
4662 * wait-for-vblank between disabling the plane and the pipe.
4663 */
4664 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004665 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004666 dev_priv->wm.vlv.cxsr = false;
4667 intel_wait_for_vblank(dev, crtc->pipe);
4668 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004669 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004670
Matt Ropered4a6a72016-02-23 17:20:13 -08004671 /*
4672 * IVB workaround: must disable low power watermarks for at least
4673 * one frame before enabling scaling. LP watermarks can be re-enabled
4674 * when scaling is disabled.
4675 *
4676 * WaCxSRDisabledForSpriteScaling:ivb
4677 */
4678 if (pipe_config->disable_lp_wm) {
4679 ilk_disable_lp_wm(dev);
4680 intel_wait_for_vblank(dev, crtc->pipe);
4681 }
4682
4683 /*
4684 * If we're doing a modeset, we're done. No need to do any pre-vblank
4685 * watermark programming here.
4686 */
4687 if (needs_modeset(&pipe_config->base))
4688 return;
4689
4690 /*
4691 * For platforms that support atomic watermarks, program the
4692 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4693 * will be the intermediate values that are safe for both pre- and
4694 * post- vblank; when vblank happens, the 'active' values will be set
4695 * to the final 'target' values and we'll do this again to get the
4696 * optimal watermarks. For gen9+ platforms, the values we program here
4697 * will be the final target values which will get automatically latched
4698 * at vblank time; no further programming will be necessary.
4699 *
4700 * If a platform hasn't been transitioned to atomic watermarks yet,
4701 * we'll continue to update watermarks the old way, if flags tell
4702 * us to.
4703 */
4704 if (dev_priv->display.initial_watermarks != NULL)
4705 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004706 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004707 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004708}
4709
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004710static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711{
4712 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004714 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004715 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004716
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004717 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004718
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004719 drm_for_each_plane_mask(p, dev, plane_mask)
4720 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004721
Daniel Vetterf99d7062014-06-19 16:01:59 +02004722 /*
4723 * FIXME: Once we grow proper nuclear flip support out of this we need
4724 * to compute the mask of flip planes precisely. For the time being
4725 * consider this a flip to a NULL plane.
4726 */
4727 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004728}
4729
Jesse Barnesf67a5592011-01-05 10:31:48 -08004730static void ironlake_crtc_enable(struct drm_crtc *crtc)
4731{
4732 struct drm_device *dev = crtc->dev;
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004735 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004736 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004737 struct intel_crtc_state *pipe_config =
4738 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004739
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004740 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004741 return;
4742
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004743 /*
4744 * Sometimes spurious CPU pipe underruns happen during FDI
4745 * training, at least with VGA+HDMI cloning. Suppress them.
4746 *
4747 * On ILK we get an occasional spurious CPU pipe underruns
4748 * between eDP port A enable and vdd enable. Also PCH port
4749 * enable seems to result in the occasional CPU pipe underrun.
4750 *
4751 * Spurious PCH underruns also occur during PCH enabling.
4752 */
4753 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4754 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004755 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004756 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4757
4758 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004759 intel_prepare_shared_dpll(intel_crtc);
4760
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004761 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304762 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004763
4764 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004765 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004767 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004768 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004769 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004770 }
4771
4772 ironlake_set_pipeconf(crtc);
4773
Jesse Barnesf67a5592011-01-05 10:31:48 -08004774 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004775
Daniel Vetterf6736a12013-06-05 13:34:30 +02004776 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004777 if (encoder->pre_enable)
4778 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004780 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004781 /* Note: FDI PLL enabling _must_ be done before we enable the
4782 * cpu pipes, hence this is separate from all the other fdi/pch
4783 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004784 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004785 } else {
4786 assert_fdi_tx_disabled(dev_priv, pipe);
4787 assert_fdi_rx_disabled(dev_priv, pipe);
4788 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004789
Jesse Barnesb074cec2013-04-25 12:55:02 -07004790 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004791
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004792 /*
4793 * On ILK+ LUT must be loaded before the pipe is running but with
4794 * clocks enabled
4795 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004796 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004797
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004798 if (dev_priv->display.initial_watermarks != NULL)
4799 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004800 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004801
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004802 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004803 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004804
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004805 assert_vblank_disabled(crtc);
4806 drm_crtc_vblank_on(crtc);
4807
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004808 for_each_encoder_on_crtc(dev, crtc, encoder)
4809 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004810
4811 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004812 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004813
4814 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4815 if (intel_crtc->config->has_pch_encoder)
4816 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004817 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004818 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004819}
4820
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004821/* IPS only exists on ULT machines and is tied to pipe A. */
4822static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4823{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004824 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004825}
4826
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004827static void haswell_crtc_enable(struct drm_crtc *crtc)
4828{
4829 struct drm_device *dev = crtc->dev;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4832 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004833 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004834 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004835 struct intel_crtc_state *pipe_config =
4836 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004837
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004838 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004839 return;
4840
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004841 if (intel_crtc->config->has_pch_encoder)
4842 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4843 false);
4844
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004845 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004846 intel_enable_shared_dpll(intel_crtc);
4847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304849 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004850
Jani Nikula4d1de972016-03-18 17:05:42 +02004851 if (!intel_crtc->config->has_dsi_encoder)
4852 intel_set_pipe_timings(intel_crtc);
4853
Jani Nikulabc58be62016-03-18 17:05:39 +02004854 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004855
Jani Nikula4d1de972016-03-18 17:05:42 +02004856 if (cpu_transcoder != TRANSCODER_EDP &&
4857 !transcoder_is_dsi(cpu_transcoder)) {
4858 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004859 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004860 }
4861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004863 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004864 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004865 }
4866
Jani Nikula4d1de972016-03-18 17:05:42 +02004867 if (!intel_crtc->config->has_dsi_encoder)
4868 haswell_set_pipeconf(crtc);
4869
Jani Nikula391bf042016-03-18 17:05:40 +02004870 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004871
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004872 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004873
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004874 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004875
Daniel Vetter6b698512015-11-28 11:05:39 +01004876 if (intel_crtc->config->has_pch_encoder)
4877 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4878 else
4879 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4880
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304881 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004882 if (encoder->pre_enable)
4883 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304884 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004885
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004886 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004887 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004888
Jani Nikulaa65347b2015-11-27 12:21:46 +02004889 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304890 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004891
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004892 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004893 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004894 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004895 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896
4897 /*
4898 * On ILK+ LUT must be loaded before the pipe is running but with
4899 * clocks enabled
4900 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004901 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004902
Paulo Zanoni1f544382012-10-24 11:32:00 -02004903 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004904 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304905 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004906
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004907 if (dev_priv->display.initial_watermarks != NULL)
4908 dev_priv->display.initial_watermarks(pipe_config);
4909 else
4910 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004911
4912 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4913 if (!intel_crtc->config->has_dsi_encoder)
4914 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004917 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004918
Jani Nikulaa65347b2015-11-27 12:21:46 +02004919 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004920 intel_ddi_set_vc_payload_alloc(crtc, true);
4921
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004922 assert_vblank_disabled(crtc);
4923 drm_crtc_vblank_on(crtc);
4924
Jani Nikula8807e552013-08-30 19:40:32 +03004925 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004926 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004927 intel_opregion_notify_encoder(encoder, true);
4928 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929
Daniel Vetter6b698512015-11-28 11:05:39 +01004930 if (intel_crtc->config->has_pch_encoder) {
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_wait_for_vblank(dev, pipe);
4933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004934 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4935 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004936 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004937
Paulo Zanonie4916942013-09-20 16:21:19 -03004938 /* If we change the relative order between pipe/planes enabling, we need
4939 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004940 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4941 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4942 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4943 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4944 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945}
4946
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004947static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004948{
4949 struct drm_device *dev = crtc->base.dev;
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951 int pipe = crtc->pipe;
4952
4953 /* To avoid upsetting the power well on haswell only disable the pfit if
4954 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004955 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004956 I915_WRITE(PF_CTL(pipe), 0);
4957 I915_WRITE(PF_WIN_POS(pipe), 0);
4958 I915_WRITE(PF_WIN_SZ(pipe), 0);
4959 }
4960}
4961
Jesse Barnes6be4a602010-09-10 10:26:01 -07004962static void ironlake_crtc_disable(struct drm_crtc *crtc)
4963{
4964 struct drm_device *dev = crtc->dev;
4965 struct drm_i915_private *dev_priv = dev->dev_private;
4966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004967 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004968 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004969
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004970 /*
4971 * Sometimes spurious CPU pipe underruns happen when the
4972 * pipe is already disabled, but FDI RX/TX is still enabled.
4973 * Happens at least with VGA+HDMI cloning. Suppress them.
4974 */
4975 if (intel_crtc->config->has_pch_encoder) {
4976 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004977 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004978 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004979
Daniel Vetterea9d7582012-07-10 10:42:52 +02004980 for_each_encoder_on_crtc(dev, crtc, encoder)
4981 encoder->disable(encoder);
4982
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004983 drm_crtc_vblank_off(crtc);
4984 assert_vblank_disabled(crtc);
4985
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004986 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004987
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004988 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004989
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004990 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004991 ironlake_fdi_disable(crtc);
4992
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004993 for_each_encoder_on_crtc(dev, crtc, encoder)
4994 if (encoder->post_disable)
4995 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004997 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004998 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004999
Daniel Vetterd925c592013-06-05 13:34:04 +02005000 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005001 i915_reg_t reg;
5002 u32 temp;
5003
Daniel Vetterd925c592013-06-05 13:34:04 +02005004 /* disable TRANS_DP_CTL */
5005 reg = TRANS_DP_CTL(pipe);
5006 temp = I915_READ(reg);
5007 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5008 TRANS_DP_PORT_SEL_MASK);
5009 temp |= TRANS_DP_PORT_SEL_NONE;
5010 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011
Daniel Vetterd925c592013-06-05 13:34:04 +02005012 /* disable DPLL_SEL */
5013 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005014 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005015 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005016 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005017
Daniel Vetterd925c592013-06-05 13:34:04 +02005018 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005019 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005020
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005022 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023}
5024
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025static void haswell_crtc_disable(struct drm_crtc *crtc)
5026{
5027 struct drm_device *dev = crtc->dev;
5028 struct drm_i915_private *dev_priv = dev->dev_private;
5029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5030 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005031 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005033 if (intel_crtc->config->has_pch_encoder)
5034 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5035 false);
5036
Jani Nikula8807e552013-08-30 19:40:32 +03005037 for_each_encoder_on_crtc(dev, crtc, encoder) {
5038 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005039 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005040 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005041
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005042 drm_crtc_vblank_off(crtc);
5043 assert_vblank_disabled(crtc);
5044
Jani Nikula4d1de972016-03-18 17:05:42 +02005045 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5046 if (!intel_crtc->config->has_dsi_encoder)
5047 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005049 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005050 intel_ddi_set_vc_payload_alloc(crtc, false);
5051
Jani Nikulaa65347b2015-11-27 12:21:46 +02005052 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305053 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005054
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005055 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005056 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005057 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005058 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Jani Nikulaa65347b2015-11-27 12:21:46 +02005060 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305061 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005062
Imre Deak97b040a2014-06-25 22:01:50 +03005063 for_each_encoder_on_crtc(dev, crtc, encoder)
5064 if (encoder->post_disable)
5065 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005066
Ville Syrjälä92966a32015-12-08 16:05:48 +02005067 if (intel_crtc->config->has_pch_encoder) {
5068 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005069 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005070 intel_ddi_fdi_disable(crtc);
5071
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005072 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5073 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005074 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075}
5076
Jesse Barnes2dd24552013-04-25 12:55:01 -07005077static void i9xx_pfit_enable(struct intel_crtc *crtc)
5078{
5079 struct drm_device *dev = crtc->base.dev;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005081 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005082
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005083 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005084 return;
5085
Daniel Vetterc0b03412013-05-28 12:05:54 +02005086 /*
5087 * The panel fitter should only be adjusted whilst the pipe is disabled,
5088 * according to register description and PRM.
5089 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005090 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5091 assert_pipe_disabled(dev_priv, crtc->pipe);
5092
Jesse Barnesb074cec2013-04-25 12:55:02 -07005093 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5094 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005095
5096 /* Border color in case we don't scale up to the full screen. Black by
5097 * default, change to something else for debugging. */
5098 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005099}
5100
Dave Airlied05410f2014-06-05 13:22:59 +10005101static enum intel_display_power_domain port_to_power_domain(enum port port)
5102{
5103 switch (port) {
5104 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005105 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005106 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005107 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005108 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005109 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005110 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005111 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005112 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005113 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005114 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005115 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005116 return POWER_DOMAIN_PORT_OTHER;
5117 }
5118}
5119
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005120static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5121{
5122 switch (port) {
5123 case PORT_A:
5124 return POWER_DOMAIN_AUX_A;
5125 case PORT_B:
5126 return POWER_DOMAIN_AUX_B;
5127 case PORT_C:
5128 return POWER_DOMAIN_AUX_C;
5129 case PORT_D:
5130 return POWER_DOMAIN_AUX_D;
5131 case PORT_E:
5132 /* FIXME: Check VBT for actual wiring of PORT E */
5133 return POWER_DOMAIN_AUX_D;
5134 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005135 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005136 return POWER_DOMAIN_AUX_A;
5137 }
5138}
5139
Imre Deak319be8a2014-03-04 19:22:57 +02005140enum intel_display_power_domain
5141intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005142{
Imre Deak319be8a2014-03-04 19:22:57 +02005143 struct drm_device *dev = intel_encoder->base.dev;
5144 struct intel_digital_port *intel_dig_port;
5145
5146 switch (intel_encoder->type) {
5147 case INTEL_OUTPUT_UNKNOWN:
5148 /* Only DDI platforms should ever use this output type */
5149 WARN_ON_ONCE(!HAS_DDI(dev));
5150 case INTEL_OUTPUT_DISPLAYPORT:
5151 case INTEL_OUTPUT_HDMI:
5152 case INTEL_OUTPUT_EDP:
5153 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005154 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005155 case INTEL_OUTPUT_DP_MST:
5156 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5157 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005158 case INTEL_OUTPUT_ANALOG:
5159 return POWER_DOMAIN_PORT_CRT;
5160 case INTEL_OUTPUT_DSI:
5161 return POWER_DOMAIN_PORT_DSI;
5162 default:
5163 return POWER_DOMAIN_PORT_OTHER;
5164 }
5165}
5166
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005167enum intel_display_power_domain
5168intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5169{
5170 struct drm_device *dev = intel_encoder->base.dev;
5171 struct intel_digital_port *intel_dig_port;
5172
5173 switch (intel_encoder->type) {
5174 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005175 case INTEL_OUTPUT_HDMI:
5176 /*
5177 * Only DDI platforms should ever use these output types.
5178 * We can get here after the HDMI detect code has already set
5179 * the type of the shared encoder. Since we can't be sure
5180 * what's the status of the given connectors, play safe and
5181 * run the DP detection too.
5182 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005183 WARN_ON_ONCE(!HAS_DDI(dev));
5184 case INTEL_OUTPUT_DISPLAYPORT:
5185 case INTEL_OUTPUT_EDP:
5186 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5187 return port_to_aux_power_domain(intel_dig_port->port);
5188 case INTEL_OUTPUT_DP_MST:
5189 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5190 return port_to_aux_power_domain(intel_dig_port->port);
5191 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005192 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005193 return POWER_DOMAIN_AUX_A;
5194 }
5195}
5196
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005197static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5198 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005199{
5200 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005201 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5203 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005204 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005205 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005206
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005207 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005208 return 0;
5209
Imre Deak77d22dc2014-03-05 16:20:52 +02005210 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5211 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005212 if (crtc_state->pch_pfit.enabled ||
5213 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005214 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5215
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005216 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5217 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5218
Imre Deak319be8a2014-03-04 19:22:57 +02005219 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005220 }
Imre Deak319be8a2014-03-04 19:22:57 +02005221
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005222 if (crtc_state->shared_dpll)
5223 mask |= BIT(POWER_DOMAIN_PLLS);
5224
Imre Deak77d22dc2014-03-05 16:20:52 +02005225 return mask;
5226}
5227
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005228static unsigned long
5229modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5230 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005231{
5232 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5234 enum intel_display_power_domain domain;
5235 unsigned long domains, new_domains, old_domains;
5236
5237 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005238 intel_crtc->enabled_power_domains = new_domains =
5239 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005240
5241 domains = new_domains & ~old_domains;
5242
5243 for_each_power_domain(domain, domains)
5244 intel_display_power_get(dev_priv, domain);
5245
5246 return old_domains & ~new_domains;
5247}
5248
5249static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5250 unsigned long domains)
5251{
5252 enum intel_display_power_domain domain;
5253
5254 for_each_power_domain(domain, domains)
5255 intel_display_power_put(dev_priv, domain);
5256}
5257
Mika Kaholaadafdc62015-08-18 14:36:59 +03005258static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5259{
5260 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5261
5262 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5263 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5264 return max_cdclk_freq;
5265 else if (IS_CHERRYVIEW(dev_priv))
5266 return max_cdclk_freq*95/100;
5267 else if (INTEL_INFO(dev_priv)->gen < 4)
5268 return 2*max_cdclk_freq*90/100;
5269 else
5270 return max_cdclk_freq*90/100;
5271}
5272
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005273static void intel_update_max_cdclk(struct drm_device *dev)
5274{
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005277 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005278 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5279
5280 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5281 dev_priv->max_cdclk_freq = 675000;
5282 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5283 dev_priv->max_cdclk_freq = 540000;
5284 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5285 dev_priv->max_cdclk_freq = 450000;
5286 else
5287 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005288 } else if (IS_BROXTON(dev)) {
5289 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005290 } else if (IS_BROADWELL(dev)) {
5291 /*
5292 * FIXME with extra cooling we can allow
5293 * 540 MHz for ULX and 675 Mhz for ULT.
5294 * How can we know if extra cooling is
5295 * available? PCI ID, VTB, something else?
5296 */
5297 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5298 dev_priv->max_cdclk_freq = 450000;
5299 else if (IS_BDW_ULX(dev))
5300 dev_priv->max_cdclk_freq = 450000;
5301 else if (IS_BDW_ULT(dev))
5302 dev_priv->max_cdclk_freq = 540000;
5303 else
5304 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005305 } else if (IS_CHERRYVIEW(dev)) {
5306 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005307 } else if (IS_VALLEYVIEW(dev)) {
5308 dev_priv->max_cdclk_freq = 400000;
5309 } else {
5310 /* otherwise assume cdclk is fixed */
5311 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5312 }
5313
Mika Kaholaadafdc62015-08-18 14:36:59 +03005314 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5315
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005316 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5317 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005318
5319 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5320 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005321}
5322
5323static void intel_update_cdclk(struct drm_device *dev)
5324{
5325 struct drm_i915_private *dev_priv = dev->dev_private;
5326
5327 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5328 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5329 dev_priv->cdclk_freq);
5330
5331 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005332 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5333 * Programmng [sic] note: bit[9:2] should be programmed to the number
5334 * of cdclk that generates 4MHz reference clock freq which is used to
5335 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005336 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005337 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005338 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005339
5340 if (dev_priv->max_cdclk_freq == 0)
5341 intel_update_max_cdclk(dev);
5342}
5343
Imre Deakc6c46962016-04-01 16:02:40 +03005344static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305345{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305346 uint32_t divider;
5347 uint32_t ratio;
5348 uint32_t current_freq;
5349 int ret;
5350
5351 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5352 switch (frequency) {
5353 case 144000:
5354 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5355 ratio = BXT_DE_PLL_RATIO(60);
5356 break;
5357 case 288000:
5358 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5359 ratio = BXT_DE_PLL_RATIO(60);
5360 break;
5361 case 384000:
5362 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5363 ratio = BXT_DE_PLL_RATIO(60);
5364 break;
5365 case 576000:
5366 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5367 ratio = BXT_DE_PLL_RATIO(60);
5368 break;
5369 case 624000:
5370 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5371 ratio = BXT_DE_PLL_RATIO(65);
5372 break;
5373 case 19200:
5374 /*
5375 * Bypass frequency with DE PLL disabled. Init ratio, divider
5376 * to suppress GCC warning.
5377 */
5378 ratio = 0;
5379 divider = 0;
5380 break;
5381 default:
5382 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5383
5384 return;
5385 }
5386
5387 mutex_lock(&dev_priv->rps.hw_lock);
5388 /* Inform power controller of upcoming frequency change */
5389 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5390 0x80000000);
5391 mutex_unlock(&dev_priv->rps.hw_lock);
5392
5393 if (ret) {
5394 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5395 ret, frequency);
5396 return;
5397 }
5398
5399 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5400 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5401 current_freq = current_freq * 500 + 1000;
5402
5403 /*
5404 * DE PLL has to be disabled when
5405 * - setting to 19.2MHz (bypass, PLL isn't used)
5406 * - before setting to 624MHz (PLL needs toggling)
5407 * - before setting to any frequency from 624MHz (PLL needs toggling)
5408 */
5409 if (frequency == 19200 || frequency == 624000 ||
5410 current_freq == 624000) {
5411 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5412 /* Timeout 200us */
5413 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5414 1))
5415 DRM_ERROR("timout waiting for DE PLL unlock\n");
5416 }
5417
5418 if (frequency != 19200) {
5419 uint32_t val;
5420
5421 val = I915_READ(BXT_DE_PLL_CTL);
5422 val &= ~BXT_DE_PLL_RATIO_MASK;
5423 val |= ratio;
5424 I915_WRITE(BXT_DE_PLL_CTL, val);
5425
5426 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5427 /* Timeout 200us */
5428 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5429 DRM_ERROR("timeout waiting for DE PLL lock\n");
5430
5431 val = I915_READ(CDCLK_CTL);
5432 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5433 val |= divider;
5434 /*
5435 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5436 * enable otherwise.
5437 */
5438 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5439 if (frequency >= 500000)
5440 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5441
5442 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5443 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5444 val |= (frequency - 1000) / 500;
5445 I915_WRITE(CDCLK_CTL, val);
5446 }
5447
5448 mutex_lock(&dev_priv->rps.hw_lock);
5449 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5450 DIV_ROUND_UP(frequency, 25000));
5451 mutex_unlock(&dev_priv->rps.hw_lock);
5452
5453 if (ret) {
5454 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5455 ret, frequency);
5456 return;
5457 }
5458
Imre Deakc6c46962016-04-01 16:02:40 +03005459 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305460}
5461
Imre Deakc2e001e2016-04-01 16:02:43 +03005462static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5463{
5464 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5465 return false;
5466
5467 /* TODO: Check for a valid CDCLK rate */
5468
5469 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5470 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5471
5472 return false;
5473 }
5474
5475 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5476 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5477
5478 return false;
5479 }
5480
5481 return true;
5482}
5483
Imre Deakadc7f042016-04-04 17:27:10 +03005484bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5485{
5486 return broxton_cdclk_is_enabled(dev_priv);
5487}
5488
Imre Deakc6c46962016-04-01 16:02:40 +03005489void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305490{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305491 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005492 if (broxton_cdclk_is_enabled(dev_priv)) {
5493 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305494 return;
5495 }
5496
Imre Deakc2e001e2016-04-01 16:02:43 +03005497 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5498
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305499 /*
5500 * FIXME:
5501 * - The initial CDCLK needs to be read from VBT.
5502 * Need to make this change after VBT has changes for BXT.
5503 * - check if setting the max (or any) cdclk freq is really necessary
5504 * here, it belongs to modeset time
5505 */
Imre Deakc6c46962016-04-01 16:02:40 +03005506 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305507
5508 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005509 POSTING_READ(DBUF_CTL);
5510
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305511 udelay(10);
5512
5513 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5514 DRM_ERROR("DBuf power enable timeout!\n");
5515}
5516
Imre Deakc6c46962016-04-01 16:02:40 +03005517void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305518{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305519 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005520 POSTING_READ(DBUF_CTL);
5521
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305522 udelay(10);
5523
5524 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5525 DRM_ERROR("DBuf power disable timeout!\n");
5526
5527 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005528 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305529}
5530
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005531static const struct skl_cdclk_entry {
5532 unsigned int freq;
5533 unsigned int vco;
5534} skl_cdclk_frequencies[] = {
5535 { .freq = 308570, .vco = 8640 },
5536 { .freq = 337500, .vco = 8100 },
5537 { .freq = 432000, .vco = 8640 },
5538 { .freq = 450000, .vco = 8100 },
5539 { .freq = 540000, .vco = 8100 },
5540 { .freq = 617140, .vco = 8640 },
5541 { .freq = 675000, .vco = 8100 },
5542};
5543
5544static unsigned int skl_cdclk_decimal(unsigned int freq)
5545{
5546 return (freq - 1000) / 500;
5547}
5548
5549static unsigned int skl_cdclk_get_vco(unsigned int freq)
5550{
5551 unsigned int i;
5552
5553 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5554 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5555
5556 if (e->freq == freq)
5557 return e->vco;
5558 }
5559
5560 return 8100;
5561}
5562
5563static void
5564skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5565{
5566 unsigned int min_freq;
5567 u32 val;
5568
5569 /* select the minimum CDCLK before enabling DPLL 0 */
5570 val = I915_READ(CDCLK_CTL);
5571 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5572 val |= CDCLK_FREQ_337_308;
5573
5574 if (required_vco == 8640)
5575 min_freq = 308570;
5576 else
5577 min_freq = 337500;
5578
5579 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5580
5581 I915_WRITE(CDCLK_CTL, val);
5582 POSTING_READ(CDCLK_CTL);
5583
5584 /*
5585 * We always enable DPLL0 with the lowest link rate possible, but still
5586 * taking into account the VCO required to operate the eDP panel at the
5587 * desired frequency. The usual DP link rates operate with a VCO of
5588 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5589 * The modeset code is responsible for the selection of the exact link
5590 * rate later on, with the constraint of choosing a frequency that
5591 * works with required_vco.
5592 */
5593 val = I915_READ(DPLL_CTRL1);
5594
5595 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5596 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5597 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5598 if (required_vco == 8640)
5599 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5600 SKL_DPLL0);
5601 else
5602 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5603 SKL_DPLL0);
5604
5605 I915_WRITE(DPLL_CTRL1, val);
5606 POSTING_READ(DPLL_CTRL1);
5607
5608 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5609
5610 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5611 DRM_ERROR("DPLL0 not locked\n");
5612}
5613
5614static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5615{
5616 int ret;
5617 u32 val;
5618
5619 /* inform PCU we want to change CDCLK */
5620 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5621 mutex_lock(&dev_priv->rps.hw_lock);
5622 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5623 mutex_unlock(&dev_priv->rps.hw_lock);
5624
5625 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5626}
5627
5628static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5629{
5630 unsigned int i;
5631
5632 for (i = 0; i < 15; i++) {
5633 if (skl_cdclk_pcu_ready(dev_priv))
5634 return true;
5635 udelay(10);
5636 }
5637
5638 return false;
5639}
5640
5641static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5642{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005643 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005644 u32 freq_select, pcu_ack;
5645
5646 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5647
5648 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5649 DRM_ERROR("failed to inform PCU about cdclk change\n");
5650 return;
5651 }
5652
5653 /* set CDCLK_CTL */
5654 switch(freq) {
5655 case 450000:
5656 case 432000:
5657 freq_select = CDCLK_FREQ_450_432;
5658 pcu_ack = 1;
5659 break;
5660 case 540000:
5661 freq_select = CDCLK_FREQ_540;
5662 pcu_ack = 2;
5663 break;
5664 case 308570:
5665 case 337500:
5666 default:
5667 freq_select = CDCLK_FREQ_337_308;
5668 pcu_ack = 0;
5669 break;
5670 case 617140:
5671 case 675000:
5672 freq_select = CDCLK_FREQ_675_617;
5673 pcu_ack = 3;
5674 break;
5675 }
5676
5677 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5678 POSTING_READ(CDCLK_CTL);
5679
5680 /* inform PCU of the change */
5681 mutex_lock(&dev_priv->rps.hw_lock);
5682 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5683 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005684
5685 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005686}
5687
5688void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5689{
5690 /* disable DBUF power */
5691 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5692 POSTING_READ(DBUF_CTL);
5693
5694 udelay(10);
5695
5696 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5697 DRM_ERROR("DBuf power disable timeout\n");
5698
Imre Deakab96c1ee2015-11-04 19:24:18 +02005699 /* disable DPLL0 */
5700 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5701 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5702 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005703}
5704
5705void skl_init_cdclk(struct drm_i915_private *dev_priv)
5706{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005707 unsigned int required_vco;
5708
Gary Wang39d9b852015-08-28 16:40:34 +08005709 /* DPLL0 not enabled (happens on early BIOS versions) */
5710 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5711 /* enable DPLL0 */
5712 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5713 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005714 }
5715
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005716 /* set CDCLK to the frequency the BIOS chose */
5717 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5718
5719 /* enable DBUF power */
5720 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5721 POSTING_READ(DBUF_CTL);
5722
5723 udelay(10);
5724
5725 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5726 DRM_ERROR("DBuf power enable timeout\n");
5727}
5728
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305729int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5730{
5731 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5732 uint32_t cdctl = I915_READ(CDCLK_CTL);
5733 int freq = dev_priv->skl_boot_cdclk;
5734
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305735 /*
5736 * check if the pre-os intialized the display
5737 * There is SWF18 scratchpad register defined which is set by the
5738 * pre-os which can be used by the OS drivers to check the status
5739 */
5740 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5741 goto sanitize;
5742
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305743 /* Is PLL enabled and locked ? */
5744 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5745 goto sanitize;
5746
5747 /* DPLL okay; verify the cdclock
5748 *
5749 * Noticed in some instances that the freq selection is correct but
5750 * decimal part is programmed wrong from BIOS where pre-os does not
5751 * enable display. Verify the same as well.
5752 */
5753 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5754 /* All well; nothing to sanitize */
5755 return false;
5756sanitize:
5757 /*
5758 * As of now initialize with max cdclk till
5759 * we get dynamic cdclk support
5760 * */
5761 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5762 skl_init_cdclk(dev_priv);
5763
5764 /* we did have to sanitize */
5765 return true;
5766}
5767
Jesse Barnes30a970c2013-11-04 13:48:12 -08005768/* Adjust CDclk dividers to allow high res or save power if possible */
5769static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5770{
5771 struct drm_i915_private *dev_priv = dev->dev_private;
5772 u32 val, cmd;
5773
Vandana Kannan164dfd22014-11-24 13:37:41 +05305774 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5775 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005776
Ville Syrjälädfcab172014-06-13 13:37:47 +03005777 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005779 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780 cmd = 1;
5781 else
5782 cmd = 0;
5783
5784 mutex_lock(&dev_priv->rps.hw_lock);
5785 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5786 val &= ~DSPFREQGUAR_MASK;
5787 val |= (cmd << DSPFREQGUAR_SHIFT);
5788 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5789 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5790 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5791 50)) {
5792 DRM_ERROR("timed out waiting for CDclk change\n");
5793 }
5794 mutex_unlock(&dev_priv->rps.hw_lock);
5795
Ville Syrjälä54433e92015-05-26 20:42:31 +03005796 mutex_lock(&dev_priv->sb_lock);
5797
Ville Syrjälädfcab172014-06-13 13:37:47 +03005798 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005799 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005800
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005801 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005802
Jesse Barnes30a970c2013-11-04 13:48:12 -08005803 /* adjust cdclk divider */
5804 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005805 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806 val |= divider;
5807 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005808
5809 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005810 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005811 50))
5812 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005813 }
5814
Jesse Barnes30a970c2013-11-04 13:48:12 -08005815 /* adjust self-refresh exit latency value */
5816 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5817 val &= ~0x7f;
5818
5819 /*
5820 * For high bandwidth configs, we set a higher latency in the bunit
5821 * so that the core display fetch happens in time to avoid underruns.
5822 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005823 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 val |= 4500 / 250; /* 4.5 usec */
5825 else
5826 val |= 3000 / 250; /* 3.0 usec */
5827 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005828
Ville Syrjäläa5805162015-05-26 20:42:30 +03005829 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005830
Ville Syrjäläb6283052015-06-03 15:45:07 +03005831 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005832}
5833
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005834static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 u32 val, cmd;
5838
Vandana Kannan164dfd22014-11-24 13:37:41 +05305839 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5840 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841
5842 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843 case 333333:
5844 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005846 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005847 break;
5848 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005849 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005850 return;
5851 }
5852
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005853 /*
5854 * Specs are full of misinformation, but testing on actual
5855 * hardware has shown that we just need to write the desired
5856 * CCK divider into the Punit register.
5857 */
5858 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5859
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005860 mutex_lock(&dev_priv->rps.hw_lock);
5861 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5862 val &= ~DSPFREQGUAR_MASK_CHV;
5863 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5864 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5865 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5866 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5867 50)) {
5868 DRM_ERROR("timed out waiting for CDclk change\n");
5869 }
5870 mutex_unlock(&dev_priv->rps.hw_lock);
5871
Ville Syrjäläb6283052015-06-03 15:45:07 +03005872 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005873}
5874
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5876 int max_pixclk)
5877{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005878 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005879 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005880
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881 /*
5882 * Really only a few cases to deal with, as only 4 CDclks are supported:
5883 * 200MHz
5884 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005885 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005886 * 400MHz (VLV only)
5887 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5888 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005889 *
5890 * We seem to get an unstable or solid color picture at 200MHz.
5891 * Not sure what's wrong. For now use 200MHz only when all pipes
5892 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005893 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005894 if (!IS_CHERRYVIEW(dev_priv) &&
5895 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005897 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005898 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005899 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005900 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005901 else
5902 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903}
5904
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305905static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5906 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305908 /*
5909 * FIXME:
5910 * - remove the guardband, it's not needed on BXT
5911 * - set 19.2MHz bypass frequency if there are no active pipes
5912 */
5913 if (max_pixclk > 576000*9/10)
5914 return 624000;
5915 else if (max_pixclk > 384000*9/10)
5916 return 576000;
5917 else if (max_pixclk > 288000*9/10)
5918 return 384000;
5919 else if (max_pixclk > 144000*9/10)
5920 return 288000;
5921 else
5922 return 144000;
5923}
5924
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005925/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005926static int intel_mode_max_pixclk(struct drm_device *dev,
5927 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005929 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5930 struct drm_i915_private *dev_priv = dev->dev_private;
5931 struct drm_crtc *crtc;
5932 struct drm_crtc_state *crtc_state;
5933 unsigned max_pixclk = 0, i;
5934 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005936 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5937 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005938
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005939 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5940 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005941
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005942 if (crtc_state->enable)
5943 pixclk = crtc_state->adjusted_mode.crtc_clock;
5944
5945 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946 }
5947
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005948 for_each_pipe(dev_priv, pipe)
5949 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5950
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951 return max_pixclk;
5952}
5953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005956 struct drm_device *dev = state->dev;
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005959 struct intel_atomic_state *intel_state =
5960 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005962 if (max_pixclk < 0)
5963 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005965 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005966 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305967
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005968 if (!intel_state->active_crtcs)
5969 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005971 return 0;
5972}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5975{
5976 struct drm_device *dev = state->dev;
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005979 struct intel_atomic_state *intel_state =
5980 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005981
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005982 if (max_pixclk < 0)
5983 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005984
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005985 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005986 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005987
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005988 if (!intel_state->active_crtcs)
5989 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5990
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005991 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992}
5993
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005994static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5995{
5996 unsigned int credits, default_credits;
5997
5998 if (IS_CHERRYVIEW(dev_priv))
5999 default_credits = PFI_CREDIT(12);
6000 else
6001 default_credits = PFI_CREDIT(8);
6002
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006003 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006004 /* CHV suggested value is 31 or 63 */
6005 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006006 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006007 else
6008 credits = PFI_CREDIT(15);
6009 } else {
6010 credits = default_credits;
6011 }
6012
6013 /*
6014 * WA - write default credits before re-programming
6015 * FIXME: should we also set the resend bit here?
6016 */
6017 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6018 default_credits);
6019
6020 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6021 credits | PFI_CREDIT_RESEND);
6022
6023 /*
6024 * FIXME is this guaranteed to clear
6025 * immediately or should we poll for it?
6026 */
6027 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6028}
6029
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006030static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006032 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006033 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006034 struct intel_atomic_state *old_intel_state =
6035 to_intel_atomic_state(old_state);
6036 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006037
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006038 /*
6039 * FIXME: We can end up here with all power domains off, yet
6040 * with a CDCLK frequency other than the minimum. To account
6041 * for this take the PIPE-A power domain, which covers the HW
6042 * blocks needed for the following programming. This can be
6043 * removed once it's guaranteed that we get here either with
6044 * the minimum CDCLK set, or the required power domains
6045 * enabled.
6046 */
6047 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006048
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006049 if (IS_CHERRYVIEW(dev))
6050 cherryview_set_cdclk(dev, req_cdclk);
6051 else
6052 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006053
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006054 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006055
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006056 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006057}
6058
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059static void valleyview_crtc_enable(struct drm_crtc *crtc)
6060{
6061 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006062 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6064 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006065 struct intel_crtc_state *pipe_config =
6066 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006069 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070 return;
6071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006072 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306073 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006074
6075 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006076 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006077
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006078 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6079 struct drm_i915_private *dev_priv = dev->dev_private;
6080
6081 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6082 I915_WRITE(CHV_CANVAS(pipe), 0);
6083 }
6084
Daniel Vetter5b18e572014-04-24 23:55:06 +02006085 i9xx_set_pipeconf(intel_crtc);
6086
Jesse Barnes89b667f2013-04-18 14:51:36 -07006087 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006088
Daniel Vettera72e4c92014-09-30 10:56:47 +02006089 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006090
Jesse Barnes89b667f2013-04-18 14:51:36 -07006091 for_each_encoder_on_crtc(dev, crtc, encoder)
6092 if (encoder->pre_pll_enable)
6093 encoder->pre_pll_enable(encoder);
6094
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006095 if (IS_CHERRYVIEW(dev)) {
6096 chv_prepare_pll(intel_crtc, intel_crtc->config);
6097 chv_enable_pll(intel_crtc, intel_crtc->config);
6098 } else {
6099 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6100 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006101 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006102
6103 for_each_encoder_on_crtc(dev, crtc, encoder)
6104 if (encoder->pre_enable)
6105 encoder->pre_enable(encoder);
6106
Jesse Barnes2dd24552013-04-25 12:55:01 -07006107 i9xx_pfit_enable(intel_crtc);
6108
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006109 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006110
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006111 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006112 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006113
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006114 assert_vblank_disabled(crtc);
6115 drm_crtc_vblank_on(crtc);
6116
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006117 for_each_encoder_on_crtc(dev, crtc, encoder)
6118 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006119}
6120
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006121static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6122{
6123 struct drm_device *dev = crtc->base.dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006126 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6127 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006128}
6129
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006130static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006131{
6132 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006133 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006135 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006136 struct intel_crtc_state *pipe_config =
6137 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006138 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006139
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006140 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006141 return;
6142
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006143 i9xx_set_pll_dividers(intel_crtc);
6144
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006145 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306146 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006147
6148 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006149 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006150
Daniel Vetter5b18e572014-04-24 23:55:06 +02006151 i9xx_set_pipeconf(intel_crtc);
6152
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006153 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006154
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006155 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006156 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006157
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006158 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006159 if (encoder->pre_enable)
6160 encoder->pre_enable(encoder);
6161
Daniel Vetterf6736a12013-06-05 13:34:30 +02006162 i9xx_enable_pll(intel_crtc);
6163
Jesse Barnes2dd24552013-04-25 12:55:01 -07006164 i9xx_pfit_enable(intel_crtc);
6165
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006166 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006167
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006168 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006169 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006170
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006171 assert_vblank_disabled(crtc);
6172 drm_crtc_vblank_on(crtc);
6173
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006174 for_each_encoder_on_crtc(dev, crtc, encoder)
6175 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006176}
6177
Daniel Vetter87476d62013-04-11 16:29:06 +02006178static void i9xx_pfit_disable(struct intel_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->base.dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006182
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006183 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006184 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006185
6186 assert_pipe_disabled(dev_priv, crtc->pipe);
6187
Daniel Vetter328d8e82013-05-08 10:36:31 +02006188 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6189 I915_READ(PFIT_CONTROL));
6190 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006191}
6192
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006193static void i9xx_crtc_disable(struct drm_crtc *crtc)
6194{
6195 struct drm_device *dev = crtc->dev;
6196 struct drm_i915_private *dev_priv = dev->dev_private;
6197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006198 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006199 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006200
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006201 /*
6202 * On gen2 planes are double buffered but the pipe isn't, so we must
6203 * wait for planes to fully turn off before disabling the pipe.
6204 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006205 if (IS_GEN2(dev))
6206 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006207
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006208 for_each_encoder_on_crtc(dev, crtc, encoder)
6209 encoder->disable(encoder);
6210
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006211 drm_crtc_vblank_off(crtc);
6212 assert_vblank_disabled(crtc);
6213
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006214 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006215
Daniel Vetter87476d62013-04-11 16:29:06 +02006216 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006217
Jesse Barnes89b667f2013-04-18 14:51:36 -07006218 for_each_encoder_on_crtc(dev, crtc, encoder)
6219 if (encoder->post_disable)
6220 encoder->post_disable(encoder);
6221
Jani Nikulaa65347b2015-11-27 12:21:46 +02006222 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006223 if (IS_CHERRYVIEW(dev))
6224 chv_disable_pll(dev_priv, pipe);
6225 else if (IS_VALLEYVIEW(dev))
6226 vlv_disable_pll(dev_priv, pipe);
6227 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006228 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006229 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006230
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006231 for_each_encoder_on_crtc(dev, crtc, encoder)
6232 if (encoder->post_pll_disable)
6233 encoder->post_pll_disable(encoder);
6234
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006235 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006236 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006237}
6238
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006239static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006240{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006241 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006243 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006244 enum intel_display_power_domain domain;
6245 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006246
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006247 if (!intel_crtc->active)
6248 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006249
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006250 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006251 WARN_ON(intel_crtc->unpin_work);
6252
Ville Syrjälä2622a082016-03-09 19:07:26 +02006253 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006254
6255 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6256 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006257 }
6258
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006259 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006260
6261 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6262 crtc->base.id);
6263
6264 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6265 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006266 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006267 crtc->enabled = false;
6268 crtc->state->connector_mask = 0;
6269 crtc->state->encoder_mask = 0;
6270
6271 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6272 encoder->base.crtc = NULL;
6273
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006274 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006275 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006276 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006277
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006278 domains = intel_crtc->enabled_power_domains;
6279 for_each_power_domain(domain, domains)
6280 intel_display_power_put(dev_priv, domain);
6281 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006282
6283 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6284 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006285}
6286
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006287/*
6288 * turn all crtc's off, but do not adjust state
6289 * This has to be paired with a call to intel_modeset_setup_hw_state.
6290 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006291int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006292{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006293 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006294 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006295 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006296
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006297 state = drm_atomic_helper_suspend(dev);
6298 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006299 if (ret)
6300 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006301 else
6302 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006303 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006304}
6305
Chris Wilsonea5b2132010-08-04 13:50:23 +01006306void intel_encoder_destroy(struct drm_encoder *encoder)
6307{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006308 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006309
Chris Wilsonea5b2132010-08-04 13:50:23 +01006310 drm_encoder_cleanup(encoder);
6311 kfree(intel_encoder);
6312}
6313
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006314/* Cross check the actual hw state with our own modeset state tracking (and it's
6315 * internal consistency). */
Maarten Lankhorstc0ead702016-03-30 10:00:05 +02006316static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006317{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006318 struct drm_crtc *crtc = connector->base.state->crtc;
6319
6320 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6321 connector->base.base.id,
6322 connector->base.name);
6323
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006325 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006328 I915_STATE_WARN(!crtc,
6329 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006330
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006331 if (!crtc)
6332 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006334 I915_STATE_WARN(!crtc->state->active,
6335 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006336
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006337 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006338 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006339
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006340 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006341 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006342
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006343 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006344 "attached encoder crtc differs from connector crtc\n");
6345 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006346 I915_STATE_WARN(crtc && crtc->state->active,
6347 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006348 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6349 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006350 }
6351}
6352
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006353int intel_connector_init(struct intel_connector *connector)
6354{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006355 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006356
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006357 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006358 return -ENOMEM;
6359
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006360 return 0;
6361}
6362
6363struct intel_connector *intel_connector_alloc(void)
6364{
6365 struct intel_connector *connector;
6366
6367 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6368 if (!connector)
6369 return NULL;
6370
6371 if (intel_connector_init(connector) < 0) {
6372 kfree(connector);
6373 return NULL;
6374 }
6375
6376 return connector;
6377}
6378
Daniel Vetterf0947c32012-07-02 13:10:34 +02006379/* Simple connector->get_hw_state implementation for encoders that support only
6380 * one connector and no cloning and hence the encoder state determines the state
6381 * of the connector. */
6382bool intel_connector_get_hw_state(struct intel_connector *connector)
6383{
Daniel Vetter24929352012-07-02 20:28:59 +02006384 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006385 struct intel_encoder *encoder = connector->encoder;
6386
6387 return encoder->get_hw_state(encoder, &pipe);
6388}
6389
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006390static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006391{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006392 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6393 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006394
6395 return 0;
6396}
6397
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006398static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006399 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006400{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006401 struct drm_atomic_state *state = pipe_config->base.state;
6402 struct intel_crtc *other_crtc;
6403 struct intel_crtc_state *other_crtc_state;
6404
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6406 pipe_name(pipe), pipe_config->fdi_lanes);
6407 if (pipe_config->fdi_lanes > 4) {
6408 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6409 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006411 }
6412
Paulo Zanonibafb6552013-11-02 21:07:44 -07006413 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006414 if (pipe_config->fdi_lanes > 2) {
6415 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6416 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006420 }
6421 }
6422
6423 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425
6426 /* Ivybridge 3 pipe is really complicated */
6427 switch (pipe) {
6428 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 if (pipe_config->fdi_lanes <= 2)
6432 return 0;
6433
6434 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6435 other_crtc_state =
6436 intel_atomic_get_crtc_state(state, other_crtc);
6437 if (IS_ERR(other_crtc_state))
6438 return PTR_ERR(other_crtc_state);
6439
6440 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006441 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6442 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006447 if (pipe_config->fdi_lanes > 2) {
6448 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6449 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006451 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006452
6453 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6454 other_crtc_state =
6455 intel_atomic_get_crtc_state(state, other_crtc);
6456 if (IS_ERR(other_crtc_state))
6457 return PTR_ERR(other_crtc_state);
6458
6459 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006464 default:
6465 BUG();
6466 }
6467}
6468
Daniel Vettere29c22c2013-02-21 00:00:16 +01006469#define RETRY 1
6470static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006471 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006472{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006474 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 int lane, link_bw, fdi_dotclock, ret;
6476 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477
Daniel Vettere29c22c2013-02-21 00:00:16 +01006478retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006479 /* FDI is a binary signal running at ~2.7GHz, encoding
6480 * each output octet as 10 bits. The actual frequency
6481 * is stored as a divider into a 100MHz clock, and the
6482 * mode pixel clock is stored in units of 1KHz.
6483 * Hence the bw of each lane in terms of the mode signal
6484 * is:
6485 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006486 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006487
Damien Lespiau241bfc32013-09-25 16:45:37 +01006488 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006490 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006491 pipe_config->pipe_bpp);
6492
6493 pipe_config->fdi_lanes = lane;
6494
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006495 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006496 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006497
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006498 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006500 pipe_config->pipe_bpp -= 2*3;
6501 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6502 pipe_config->pipe_bpp);
6503 needs_recompute = true;
6504 pipe_config->bw_constrained = true;
6505
6506 goto retry;
6507 }
6508
6509 if (needs_recompute)
6510 return RETRY;
6511
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006512 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006513}
6514
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006515static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6516 struct intel_crtc_state *pipe_config)
6517{
6518 if (pipe_config->pipe_bpp > 24)
6519 return false;
6520
6521 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006522 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006523 return true;
6524
6525 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006526 * We compare against max which means we must take
6527 * the increased cdclk requirement into account when
6528 * calculating the new cdclk.
6529 *
6530 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006531 */
6532 return ilk_pipe_pixel_rate(pipe_config) <=
6533 dev_priv->max_cdclk_freq * 95 / 100;
6534}
6535
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006536static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006537 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006538{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006539 struct drm_device *dev = crtc->base.dev;
6540 struct drm_i915_private *dev_priv = dev->dev_private;
6541
Jani Nikulad330a952014-01-21 11:24:25 +02006542 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006543 hsw_crtc_supports_ips(crtc) &&
6544 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006545}
6546
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006547static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6548{
6549 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6550
6551 /* GDG double wide on either pipe, otherwise pipe A only */
6552 return INTEL_INFO(dev_priv)->gen < 4 &&
6553 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6554}
6555
Daniel Vettera43f6e02013-06-07 23:10:32 +02006556static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006557 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006558{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006559 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006560 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006561 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006562
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006563 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006564 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006565 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006566
6567 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006568 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006569 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006570 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006571 if (intel_crtc_supports_double_wide(crtc) &&
6572 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006573 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006574 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006575 }
6576
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006577 if (adjusted_mode->crtc_clock > clock_limit) {
6578 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6579 adjusted_mode->crtc_clock, clock_limit,
6580 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006581 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006582 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006583 }
Chris Wilson89749352010-09-12 18:25:19 +01006584
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006585 /*
6586 * Pipe horizontal size must be even in:
6587 * - DVO ganged mode
6588 * - LVDS dual channel mode
6589 * - Double wide pipe
6590 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006591 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006592 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6593 pipe_config->pipe_src_w &= ~1;
6594
Damien Lespiau8693a822013-05-03 18:48:11 +01006595 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6596 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006597 */
6598 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006599 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006600 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006601
Damien Lespiauf5adf942013-06-24 18:29:34 +01006602 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006603 hsw_compute_ips_config(crtc, pipe_config);
6604
Daniel Vetter877d48d2013-04-19 11:24:43 +02006605 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006606 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006607
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006608 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006609}
6610
Ville Syrjälä1652d192015-03-31 14:12:01 +03006611static int skylake_get_display_clock_speed(struct drm_device *dev)
6612{
6613 struct drm_i915_private *dev_priv = to_i915(dev);
6614 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6615 uint32_t cdctl = I915_READ(CDCLK_CTL);
6616 uint32_t linkrate;
6617
Damien Lespiau414355a2015-06-04 18:21:31 +01006618 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006619 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006620
6621 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6622 return 540000;
6623
6624 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006625 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006626
Damien Lespiau71cd8422015-04-30 16:39:17 +01006627 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6628 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006629 /* vco 8640 */
6630 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6631 case CDCLK_FREQ_450_432:
6632 return 432000;
6633 case CDCLK_FREQ_337_308:
6634 return 308570;
6635 case CDCLK_FREQ_675_617:
6636 return 617140;
6637 default:
6638 WARN(1, "Unknown cd freq selection\n");
6639 }
6640 } else {
6641 /* vco 8100 */
6642 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6643 case CDCLK_FREQ_450_432:
6644 return 450000;
6645 case CDCLK_FREQ_337_308:
6646 return 337500;
6647 case CDCLK_FREQ_675_617:
6648 return 675000;
6649 default:
6650 WARN(1, "Unknown cd freq selection\n");
6651 }
6652 }
6653
6654 /* error case, do as if DPLL0 isn't enabled */
6655 return 24000;
6656}
6657
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006658static int broxton_get_display_clock_speed(struct drm_device *dev)
6659{
6660 struct drm_i915_private *dev_priv = to_i915(dev);
6661 uint32_t cdctl = I915_READ(CDCLK_CTL);
6662 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6663 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6664 int cdclk;
6665
6666 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6667 return 19200;
6668
6669 cdclk = 19200 * pll_ratio / 2;
6670
6671 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6672 case BXT_CDCLK_CD2X_DIV_SEL_1:
6673 return cdclk; /* 576MHz or 624MHz */
6674 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6675 return cdclk * 2 / 3; /* 384MHz */
6676 case BXT_CDCLK_CD2X_DIV_SEL_2:
6677 return cdclk / 2; /* 288MHz */
6678 case BXT_CDCLK_CD2X_DIV_SEL_4:
6679 return cdclk / 4; /* 144MHz */
6680 }
6681
6682 /* error case, do as if DE PLL isn't enabled */
6683 return 19200;
6684}
6685
Ville Syrjälä1652d192015-03-31 14:12:01 +03006686static int broadwell_get_display_clock_speed(struct drm_device *dev)
6687{
6688 struct drm_i915_private *dev_priv = dev->dev_private;
6689 uint32_t lcpll = I915_READ(LCPLL_CTL);
6690 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6691
6692 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6693 return 800000;
6694 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6695 return 450000;
6696 else if (freq == LCPLL_CLK_FREQ_450)
6697 return 450000;
6698 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6699 return 540000;
6700 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6701 return 337500;
6702 else
6703 return 675000;
6704}
6705
6706static int haswell_get_display_clock_speed(struct drm_device *dev)
6707{
6708 struct drm_i915_private *dev_priv = dev->dev_private;
6709 uint32_t lcpll = I915_READ(LCPLL_CTL);
6710 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6711
6712 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6713 return 800000;
6714 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6715 return 450000;
6716 else if (freq == LCPLL_CLK_FREQ_450)
6717 return 450000;
6718 else if (IS_HSW_ULT(dev))
6719 return 337500;
6720 else
6721 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006722}
6723
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006724static int valleyview_get_display_clock_speed(struct drm_device *dev)
6725{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006726 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6727 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006728}
6729
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006730static int ilk_get_display_clock_speed(struct drm_device *dev)
6731{
6732 return 450000;
6733}
6734
Jesse Barnese70236a2009-09-21 10:42:27 -07006735static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006736{
Jesse Barnese70236a2009-09-21 10:42:27 -07006737 return 400000;
6738}
Jesse Barnes79e53942008-11-07 14:24:08 -08006739
Jesse Barnese70236a2009-09-21 10:42:27 -07006740static int i915_get_display_clock_speed(struct drm_device *dev)
6741{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006742 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006743}
Jesse Barnes79e53942008-11-07 14:24:08 -08006744
Jesse Barnese70236a2009-09-21 10:42:27 -07006745static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6746{
6747 return 200000;
6748}
Jesse Barnes79e53942008-11-07 14:24:08 -08006749
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006750static int pnv_get_display_clock_speed(struct drm_device *dev)
6751{
6752 u16 gcfgc = 0;
6753
6754 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6755
6756 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6757 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006758 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006759 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006761 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006762 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6764 return 200000;
6765 default:
6766 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6767 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006769 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006770 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006771 }
6772}
6773
Jesse Barnese70236a2009-09-21 10:42:27 -07006774static int i915gm_get_display_clock_speed(struct drm_device *dev)
6775{
6776 u16 gcfgc = 0;
6777
6778 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6779
6780 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006782 else {
6783 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6784 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006785 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006786 default:
6787 case GC_DISPLAY_CLOCK_190_200_MHZ:
6788 return 190000;
6789 }
6790 }
6791}
Jesse Barnes79e53942008-11-07 14:24:08 -08006792
Jesse Barnese70236a2009-09-21 10:42:27 -07006793static int i865_get_display_clock_speed(struct drm_device *dev)
6794{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006795 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006796}
6797
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006798static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006799{
6800 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006801
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006802 /*
6803 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6804 * encoding is different :(
6805 * FIXME is this the right way to detect 852GM/852GMV?
6806 */
6807 if (dev->pdev->revision == 0x1)
6808 return 133333;
6809
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006810 pci_bus_read_config_word(dev->pdev->bus,
6811 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6812
Jesse Barnese70236a2009-09-21 10:42:27 -07006813 /* Assume that the hardware is in the high speed state. This
6814 * should be the default.
6815 */
6816 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6817 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006818 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006819 case GC_CLOCK_100_200:
6820 return 200000;
6821 case GC_CLOCK_166_250:
6822 return 250000;
6823 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006824 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006825 case GC_CLOCK_133_266:
6826 case GC_CLOCK_133_266_2:
6827 case GC_CLOCK_166_266:
6828 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006829 }
6830
6831 /* Shouldn't happen */
6832 return 0;
6833}
6834
6835static int i830_get_display_clock_speed(struct drm_device *dev)
6836{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006837 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838}
6839
Ville Syrjälä34edce22015-05-22 11:22:33 +03006840static unsigned int intel_hpll_vco(struct drm_device *dev)
6841{
6842 struct drm_i915_private *dev_priv = dev->dev_private;
6843 static const unsigned int blb_vco[8] = {
6844 [0] = 3200000,
6845 [1] = 4000000,
6846 [2] = 5333333,
6847 [3] = 4800000,
6848 [4] = 6400000,
6849 };
6850 static const unsigned int pnv_vco[8] = {
6851 [0] = 3200000,
6852 [1] = 4000000,
6853 [2] = 5333333,
6854 [3] = 4800000,
6855 [4] = 2666667,
6856 };
6857 static const unsigned int cl_vco[8] = {
6858 [0] = 3200000,
6859 [1] = 4000000,
6860 [2] = 5333333,
6861 [3] = 6400000,
6862 [4] = 3333333,
6863 [5] = 3566667,
6864 [6] = 4266667,
6865 };
6866 static const unsigned int elk_vco[8] = {
6867 [0] = 3200000,
6868 [1] = 4000000,
6869 [2] = 5333333,
6870 [3] = 4800000,
6871 };
6872 static const unsigned int ctg_vco[8] = {
6873 [0] = 3200000,
6874 [1] = 4000000,
6875 [2] = 5333333,
6876 [3] = 6400000,
6877 [4] = 2666667,
6878 [5] = 4266667,
6879 };
6880 const unsigned int *vco_table;
6881 unsigned int vco;
6882 uint8_t tmp = 0;
6883
6884 /* FIXME other chipsets? */
6885 if (IS_GM45(dev))
6886 vco_table = ctg_vco;
6887 else if (IS_G4X(dev))
6888 vco_table = elk_vco;
6889 else if (IS_CRESTLINE(dev))
6890 vco_table = cl_vco;
6891 else if (IS_PINEVIEW(dev))
6892 vco_table = pnv_vco;
6893 else if (IS_G33(dev))
6894 vco_table = blb_vco;
6895 else
6896 return 0;
6897
6898 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6899
6900 vco = vco_table[tmp & 0x7];
6901 if (vco == 0)
6902 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6903 else
6904 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6905
6906 return vco;
6907}
6908
6909static int gm45_get_display_clock_speed(struct drm_device *dev)
6910{
6911 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6912 uint16_t tmp = 0;
6913
6914 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6915
6916 cdclk_sel = (tmp >> 12) & 0x1;
6917
6918 switch (vco) {
6919 case 2666667:
6920 case 4000000:
6921 case 5333333:
6922 return cdclk_sel ? 333333 : 222222;
6923 case 3200000:
6924 return cdclk_sel ? 320000 : 228571;
6925 default:
6926 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6927 return 222222;
6928 }
6929}
6930
6931static int i965gm_get_display_clock_speed(struct drm_device *dev)
6932{
6933 static const uint8_t div_3200[] = { 16, 10, 8 };
6934 static const uint8_t div_4000[] = { 20, 12, 10 };
6935 static const uint8_t div_5333[] = { 24, 16, 14 };
6936 const uint8_t *div_table;
6937 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6938 uint16_t tmp = 0;
6939
6940 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6941
6942 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6943
6944 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6945 goto fail;
6946
6947 switch (vco) {
6948 case 3200000:
6949 div_table = div_3200;
6950 break;
6951 case 4000000:
6952 div_table = div_4000;
6953 break;
6954 case 5333333:
6955 div_table = div_5333;
6956 break;
6957 default:
6958 goto fail;
6959 }
6960
6961 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6962
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006963fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006964 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6965 return 200000;
6966}
6967
6968static int g33_get_display_clock_speed(struct drm_device *dev)
6969{
6970 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6971 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6972 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6973 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6974 const uint8_t *div_table;
6975 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6976 uint16_t tmp = 0;
6977
6978 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6979
6980 cdclk_sel = (tmp >> 4) & 0x7;
6981
6982 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6983 goto fail;
6984
6985 switch (vco) {
6986 case 3200000:
6987 div_table = div_3200;
6988 break;
6989 case 4000000:
6990 div_table = div_4000;
6991 break;
6992 case 4800000:
6993 div_table = div_4800;
6994 break;
6995 case 5333333:
6996 div_table = div_5333;
6997 break;
6998 default:
6999 goto fail;
7000 }
7001
7002 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7003
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007004fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007005 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7006 return 190476;
7007}
7008
Zhenyu Wang2c072452009-06-05 15:38:42 +08007009static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007010intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007011{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007012 while (*num > DATA_LINK_M_N_MASK ||
7013 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007014 *num >>= 1;
7015 *den >>= 1;
7016 }
7017}
7018
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007019static void compute_m_n(unsigned int m, unsigned int n,
7020 uint32_t *ret_m, uint32_t *ret_n)
7021{
7022 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7023 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7024 intel_reduce_m_n_ratio(ret_m, ret_n);
7025}
7026
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007027void
7028intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7029 int pixel_clock, int link_clock,
7030 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007031{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007032 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007033
7034 compute_m_n(bits_per_pixel * pixel_clock,
7035 link_clock * nlanes * 8,
7036 &m_n->gmch_m, &m_n->gmch_n);
7037
7038 compute_m_n(pixel_clock, link_clock,
7039 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007040}
7041
Chris Wilsona7615032011-01-12 17:04:08 +00007042static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7043{
Jani Nikulad330a952014-01-21 11:24:25 +02007044 if (i915.panel_use_ssc >= 0)
7045 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007046 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007047 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007048}
7049
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007050static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007051{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007052 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007053}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007054
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007055static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7056{
7057 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007058}
7059
Daniel Vetterf47709a2013-03-28 10:42:02 +01007060static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007061 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007062 intel_clock_t *reduced_clock)
7063{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007064 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007065 u32 fp, fp2 = 0;
7066
7067 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007068 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007069 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007070 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007071 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007072 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007073 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007074 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007075 }
7076
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007077 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007078
Daniel Vetterf47709a2013-03-28 10:42:02 +01007079 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007080 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007081 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007082 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007083 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007084 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007085 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007086 }
7087}
7088
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007089static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7090 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007091{
7092 u32 reg_val;
7093
7094 /*
7095 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7096 * and set it to a reasonable value instead.
7097 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007098 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007099 reg_val &= 0xffffff00;
7100 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007101 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007102
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007103 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007104 reg_val &= 0x8cffffff;
7105 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007106 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007107
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007108 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007109 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007110 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007111
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007112 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007113 reg_val &= 0x00ffffff;
7114 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007115 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116}
7117
Daniel Vetterb5518422013-05-03 11:49:48 +02007118static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7119 struct intel_link_m_n *m_n)
7120{
7121 struct drm_device *dev = crtc->base.dev;
7122 struct drm_i915_private *dev_priv = dev->dev_private;
7123 int pipe = crtc->pipe;
7124
Daniel Vettere3b95f12013-05-03 11:49:49 +02007125 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7126 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7127 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7128 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007129}
7130
7131static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007132 struct intel_link_m_n *m_n,
7133 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007134{
7135 struct drm_device *dev = crtc->base.dev;
7136 struct drm_i915_private *dev_priv = dev->dev_private;
7137 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007138 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007139
7140 if (INTEL_INFO(dev)->gen >= 5) {
7141 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7142 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7143 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7144 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007145 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7146 * for gen < 8) and if DRRS is supported (to make sure the
7147 * registers are not unnecessarily accessed).
7148 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307149 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007150 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007151 I915_WRITE(PIPE_DATA_M2(transcoder),
7152 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7153 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7154 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7155 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7156 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007157 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007158 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7159 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7160 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7161 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007162 }
7163}
7164
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307165void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007166{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307167 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7168
7169 if (m_n == M1_N1) {
7170 dp_m_n = &crtc->config->dp_m_n;
7171 dp_m2_n2 = &crtc->config->dp_m2_n2;
7172 } else if (m_n == M2_N2) {
7173
7174 /*
7175 * M2_N2 registers are not supported. Hence m2_n2 divider value
7176 * needs to be programmed into M1_N1.
7177 */
7178 dp_m_n = &crtc->config->dp_m2_n2;
7179 } else {
7180 DRM_ERROR("Unsupported divider value\n");
7181 return;
7182 }
7183
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007184 if (crtc->config->has_pch_encoder)
7185 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007186 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307187 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007188}
7189
Daniel Vetter251ac862015-06-18 10:30:24 +02007190static void vlv_compute_dpll(struct intel_crtc *crtc,
7191 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007192{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007193 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007194 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007195 if (crtc->pipe != PIPE_A)
7196 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007197
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007198 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007199 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007200 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7201 DPLL_EXT_BUFFER_ENABLE_VLV;
7202
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007203 pipe_config->dpll_hw_state.dpll_md =
7204 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7205}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007206
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007207static void chv_compute_dpll(struct intel_crtc *crtc,
7208 struct intel_crtc_state *pipe_config)
7209{
7210 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007211 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007212 if (crtc->pipe != PIPE_A)
7213 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7214
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007215 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007216 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007217 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7218
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007219 pipe_config->dpll_hw_state.dpll_md =
7220 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007221}
7222
Ville Syrjäläd288f652014-10-28 13:20:22 +02007223static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007224 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007226 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007227 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007228 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007230 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007232
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007233 /* Enable Refclk */
7234 I915_WRITE(DPLL(pipe),
7235 pipe_config->dpll_hw_state.dpll &
7236 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7237
7238 /* No need to actually set up the DPLL with DSI */
7239 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7240 return;
7241
Ville Syrjäläa5805162015-05-26 20:42:30 +03007242 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007243
Ville Syrjäläd288f652014-10-28 13:20:22 +02007244 bestn = pipe_config->dpll.n;
7245 bestm1 = pipe_config->dpll.m1;
7246 bestm2 = pipe_config->dpll.m2;
7247 bestp1 = pipe_config->dpll.p1;
7248 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007249
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250 /* See eDP HDMI DPIO driver vbios notes doc */
7251
7252 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007253 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007254 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255
7256 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258
7259 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263
7264 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266
7267 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007268 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7269 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7270 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007271 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007272
7273 /*
7274 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7275 * but we don't support that).
7276 * Note: don't use the DAC post divider as it seems unstable.
7277 */
7278 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007280
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007281 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007283
Jesse Barnes89b667f2013-04-18 14:51:36 -07007284 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007285 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007286 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7287 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007289 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007293
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007294 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007296 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 0x0df40000);
7299 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 0x0df70000);
7302 } else { /* HDMI or VGA */
7303 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007304 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 0x0df70000);
7307 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 0x0df40000);
7310 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007311
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007314 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7315 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007320 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007321}
7322
Ville Syrjäläd288f652014-10-28 13:20:22 +02007323static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007324 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007325{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007326 struct drm_device *dev = crtc->base.dev;
7327 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007328 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007329 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307330 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007331 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307332 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307333 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007334
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007335 /* Enable Refclk and SSC */
7336 I915_WRITE(DPLL(pipe),
7337 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7338
7339 /* No need to actually set up the DPLL with DSI */
7340 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7341 return;
7342
Ville Syrjäläd288f652014-10-28 13:20:22 +02007343 bestn = pipe_config->dpll.n;
7344 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7345 bestm1 = pipe_config->dpll.m1;
7346 bestm2 = pipe_config->dpll.m2 >> 22;
7347 bestp1 = pipe_config->dpll.p1;
7348 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307349 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307350 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307351 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007352
Ville Syrjäläa5805162015-05-26 20:42:30 +03007353 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007354
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007355 /* p1 and p2 divider */
7356 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7357 5 << DPIO_CHV_S1_DIV_SHIFT |
7358 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7359 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7360 1 << DPIO_CHV_K_DIV_SHIFT);
7361
7362 /* Feedback post-divider - m2 */
7363 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7364
7365 /* Feedback refclk divider - n and m1 */
7366 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7367 DPIO_CHV_M1_DIV_BY_2 |
7368 1 << DPIO_CHV_N_DIV_SHIFT);
7369
7370 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007371 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007372
7373 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307374 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7375 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7376 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7377 if (bestm2_frac)
7378 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7379 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007380
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307381 /* Program digital lock detect threshold */
7382 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7383 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7384 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7385 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7386 if (!bestm2_frac)
7387 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7389
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307391 if (vco == 5400000) {
7392 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7393 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7394 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7395 tribuf_calcntr = 0x9;
7396 } else if (vco <= 6200000) {
7397 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0x9;
7401 } else if (vco <= 6480000) {
7402 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7403 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7404 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7405 tribuf_calcntr = 0x8;
7406 } else {
7407 /* Not supported. Apply the same limits as in the max case */
7408 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7409 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7410 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7411 tribuf_calcntr = 0;
7412 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007413 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7414
Ville Syrjälä968040b2015-03-11 22:52:08 +02007415 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307416 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7417 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7418 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7419
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007420 /* AFC Recal */
7421 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7422 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7423 DPIO_AFC_RECAL);
7424
Ville Syrjäläa5805162015-05-26 20:42:30 +03007425 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007426}
7427
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428/**
7429 * vlv_force_pll_on - forcibly enable just the PLL
7430 * @dev_priv: i915 private structure
7431 * @pipe: pipe PLL to enable
7432 * @dpll: PLL configuration
7433 *
7434 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7435 * in cases where we need the PLL enabled even when @pipe is not going to
7436 * be enabled.
7437 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007438int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7439 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440{
7441 struct intel_crtc *crtc =
7442 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007443 struct intel_crtc_state *pipe_config;
7444
7445 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7446 if (!pipe_config)
7447 return -ENOMEM;
7448
7449 pipe_config->base.crtc = &crtc->base;
7450 pipe_config->pixel_multiplier = 1;
7451 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007452
7453 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007454 chv_compute_dpll(crtc, pipe_config);
7455 chv_prepare_pll(crtc, pipe_config);
7456 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007457 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007458 vlv_compute_dpll(crtc, pipe_config);
7459 vlv_prepare_pll(crtc, pipe_config);
7460 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007462
7463 kfree(pipe_config);
7464
7465 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007466}
7467
7468/**
7469 * vlv_force_pll_off - forcibly disable just the PLL
7470 * @dev_priv: i915 private structure
7471 * @pipe: pipe PLL to disable
7472 *
7473 * Disable the PLL for @pipe. To be used in cases where we need
7474 * the PLL enabled even when @pipe is not going to be enabled.
7475 */
7476void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7477{
7478 if (IS_CHERRYVIEW(dev))
7479 chv_disable_pll(to_i915(dev), pipe);
7480 else
7481 vlv_disable_pll(to_i915(dev), pipe);
7482}
7483
Daniel Vetter251ac862015-06-18 10:30:24 +02007484static void i9xx_compute_dpll(struct intel_crtc *crtc,
7485 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007486 intel_clock_t *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007487{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007488 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007489 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007490 u32 dpll;
7491 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007493
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007494 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307495
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007496 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7497 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007498
7499 dpll = DPLL_VGA_MODE_DIS;
7500
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007501 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 dpll |= DPLLB_MODE_LVDS;
7503 else
7504 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007505
Daniel Vetteref1b4602013-06-01 17:17:04 +02007506 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007508 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007509 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007510
7511 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007512 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007513
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007514 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007515 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516
7517 /* compute bitmask from p1 value */
7518 if (IS_PINEVIEW(dev))
7519 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7520 else {
7521 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7522 if (IS_G4X(dev) && reduced_clock)
7523 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7524 }
7525 switch (clock->p2) {
7526 case 5:
7527 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7528 break;
7529 case 7:
7530 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7531 break;
7532 case 10:
7533 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7534 break;
7535 case 14:
7536 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7537 break;
7538 }
7539 if (INTEL_INFO(dev)->gen >= 4)
7540 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7541
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007542 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007543 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007544 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007545 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7547 else
7548 dpll |= PLL_REF_INPUT_DREFCLK;
7549
7550 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007552
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007555 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 }
7558}
7559
Daniel Vetter251ac862015-06-18 10:30:24 +02007560static void i8xx_compute_dpll(struct intel_crtc *crtc,
7561 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007562 intel_clock_t *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007563{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007564 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007565 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007569 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307570
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 dpll = DPLL_VGA_MODE_DIS;
7572
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7575 } else {
7576 if (clock->p1 == 2)
7577 dpll |= PLL_P1_DIVIDE_BY_TWO;
7578 else
7579 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7580 if (clock->p2 == 4)
7581 dpll |= PLL_P2_DIVIDE_BY_4;
7582 }
7583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007584 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007585 dpll |= DPLL_DVO_2X_MODE;
7586
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007587 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007588 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7590 else
7591 dpll |= PLL_REF_INPUT_DREFCLK;
7592
7593 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007594 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595}
7596
Daniel Vetter8a654f32013-06-01 17:16:22 +02007597static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007598{
7599 struct drm_device *dev = intel_crtc->base.dev;
7600 struct drm_i915_private *dev_priv = dev->dev_private;
7601 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007602 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007603 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007604 uint32_t crtc_vtotal, crtc_vblank_end;
7605 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007606
7607 /* We need to be careful not to changed the adjusted mode, for otherwise
7608 * the hw state checker will get angry at the mismatch. */
7609 crtc_vtotal = adjusted_mode->crtc_vtotal;
7610 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007611
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007612 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007613 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007614 crtc_vtotal -= 1;
7615 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007616
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007617 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007618 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7619 else
7620 vsyncshift = adjusted_mode->crtc_hsync_start -
7621 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007622 if (vsyncshift < 0)
7623 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007624 }
7625
7626 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007627 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007629 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007630 (adjusted_mode->crtc_hdisplay - 1) |
7631 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007632 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007633 (adjusted_mode->crtc_hblank_start - 1) |
7634 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007635 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007636 (adjusted_mode->crtc_hsync_start - 1) |
7637 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7638
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007639 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007640 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007641 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007642 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007643 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007644 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007645 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007646 (adjusted_mode->crtc_vsync_start - 1) |
7647 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7648
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007649 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7650 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7651 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7652 * bits. */
7653 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7654 (pipe == PIPE_B || pipe == PIPE_C))
7655 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7656
Jani Nikulabc58be62016-03-18 17:05:39 +02007657}
7658
7659static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7660{
7661 struct drm_device *dev = intel_crtc->base.dev;
7662 struct drm_i915_private *dev_priv = dev->dev_private;
7663 enum pipe pipe = intel_crtc->pipe;
7664
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007665 /* pipesrc controls the size that is scaled from, which should
7666 * always be the user's requested size.
7667 */
7668 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007669 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7670 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007671}
7672
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007673static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007674 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007675{
7676 struct drm_device *dev = crtc->base.dev;
7677 struct drm_i915_private *dev_priv = dev->dev_private;
7678 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7679 uint32_t tmp;
7680
7681 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007682 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7683 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007684 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007685 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7686 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007687 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007688 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690
7691 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007692 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7693 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007694 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7696 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700
7701 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007702 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7703 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7704 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007706}
7707
7708static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7709 struct intel_crtc_state *pipe_config)
7710{
7711 struct drm_device *dev = crtc->base.dev;
7712 struct drm_i915_private *dev_priv = dev->dev_private;
7713 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007714
7715 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007716 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7717 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7718
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7720 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721}
7722
Daniel Vetterf6a83282014-02-11 15:28:57 -08007723void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007724 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007725{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7727 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7728 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7729 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007730
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007731 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7732 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7733 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7734 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007735
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007737 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007738
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007739 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7740 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007741
7742 mode->hsync = drm_mode_hsync(mode);
7743 mode->vrefresh = drm_mode_vrefresh(mode);
7744 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007745}
7746
Daniel Vetter84b046f2013-02-19 18:48:54 +01007747static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7748{
7749 struct drm_device *dev = intel_crtc->base.dev;
7750 struct drm_i915_private *dev_priv = dev->dev_private;
7751 uint32_t pipeconf;
7752
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007753 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007754
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007755 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7756 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7757 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007759 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007760 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007761
Daniel Vetterff9ce462013-04-24 14:57:17 +02007762 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007763 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007764 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007765 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007766 pipeconf |= PIPECONF_DITHER_EN |
7767 PIPECONF_DITHER_TYPE_SP;
7768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007769 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007770 case 18:
7771 pipeconf |= PIPECONF_6BPC;
7772 break;
7773 case 24:
7774 pipeconf |= PIPECONF_8BPC;
7775 break;
7776 case 30:
7777 pipeconf |= PIPECONF_10BPC;
7778 break;
7779 default:
7780 /* Case prevented by intel_choose_pipe_bpp_dither. */
7781 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007782 }
7783 }
7784
7785 if (HAS_PIPE_CXSR(dev)) {
7786 if (intel_crtc->lowfreq_avail) {
7787 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7788 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7789 } else {
7790 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007791 }
7792 }
7793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007794 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007795 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007796 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007797 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7798 else
7799 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7800 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007801 pipeconf |= PIPECONF_PROGRESSIVE;
7802
Wayne Boyer666a4532015-12-09 12:29:35 -08007803 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7804 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007805 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007806
Daniel Vetter84b046f2013-02-19 18:48:54 +01007807 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7808 POSTING_READ(PIPECONF(intel_crtc->pipe));
7809}
7810
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007811static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7812 struct intel_crtc_state *crtc_state)
7813{
7814 struct drm_device *dev = crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 const intel_limit_t *limit;
7817 int refclk = 48000;
7818
7819 memset(&crtc_state->dpll_hw_state, 0,
7820 sizeof(crtc_state->dpll_hw_state));
7821
7822 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7823 if (intel_panel_use_ssc(dev_priv)) {
7824 refclk = dev_priv->vbt.lvds_ssc_freq;
7825 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7826 }
7827
7828 limit = &intel_limits_i8xx_lvds;
7829 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7830 limit = &intel_limits_i8xx_dvo;
7831 } else {
7832 limit = &intel_limits_i8xx_dac;
7833 }
7834
7835 if (!crtc_state->clock_set &&
7836 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7837 refclk, NULL, &crtc_state->dpll)) {
7838 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7839 return -EINVAL;
7840 }
7841
7842 i8xx_compute_dpll(crtc, crtc_state, NULL);
7843
7844 return 0;
7845}
7846
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007847static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7848 struct intel_crtc_state *crtc_state)
7849{
7850 struct drm_device *dev = crtc->base.dev;
7851 struct drm_i915_private *dev_priv = dev->dev_private;
7852 const intel_limit_t *limit;
7853 int refclk = 96000;
7854
7855 memset(&crtc_state->dpll_hw_state, 0,
7856 sizeof(crtc_state->dpll_hw_state));
7857
7858 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7859 if (intel_panel_use_ssc(dev_priv)) {
7860 refclk = dev_priv->vbt.lvds_ssc_freq;
7861 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7862 }
7863
7864 if (intel_is_dual_link_lvds(dev))
7865 limit = &intel_limits_g4x_dual_channel_lvds;
7866 else
7867 limit = &intel_limits_g4x_single_channel_lvds;
7868 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7869 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7870 limit = &intel_limits_g4x_hdmi;
7871 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7872 limit = &intel_limits_g4x_sdvo;
7873 } else {
7874 /* The option is for other outputs */
7875 limit = &intel_limits_i9xx_sdvo;
7876 }
7877
7878 if (!crtc_state->clock_set &&
7879 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7880 refclk, NULL, &crtc_state->dpll)) {
7881 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7882 return -EINVAL;
7883 }
7884
7885 i9xx_compute_dpll(crtc, crtc_state, NULL);
7886
7887 return 0;
7888}
7889
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007890static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7891 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007892{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007893 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007894 struct drm_i915_private *dev_priv = dev->dev_private;
Ma Lingd4906092009-03-18 20:13:27 +08007895 const intel_limit_t *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007896 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007897
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007898 memset(&crtc_state->dpll_hw_state, 0,
7899 sizeof(crtc_state->dpll_hw_state));
7900
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007901 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7902 if (intel_panel_use_ssc(dev_priv)) {
7903 refclk = dev_priv->vbt.lvds_ssc_freq;
7904 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7905 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007906
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007907 limit = &intel_limits_pineview_lvds;
7908 } else {
7909 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007910 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007911
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007912 if (!crtc_state->clock_set &&
7913 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7914 refclk, NULL, &crtc_state->dpll)) {
7915 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7916 return -EINVAL;
7917 }
7918
7919 i9xx_compute_dpll(crtc, crtc_state, NULL);
7920
7921 return 0;
7922}
7923
7924static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7925 struct intel_crtc_state *crtc_state)
7926{
7927 struct drm_device *dev = crtc->base.dev;
7928 struct drm_i915_private *dev_priv = dev->dev_private;
7929 const intel_limit_t *limit;
7930 int refclk = 96000;
7931
7932 memset(&crtc_state->dpll_hw_state, 0,
7933 sizeof(crtc_state->dpll_hw_state));
7934
7935 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7936 if (intel_panel_use_ssc(dev_priv)) {
7937 refclk = dev_priv->vbt.lvds_ssc_freq;
7938 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007939 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007940
7941 limit = &intel_limits_i9xx_lvds;
7942 } else {
7943 limit = &intel_limits_i9xx_sdvo;
7944 }
7945
7946 if (!crtc_state->clock_set &&
7947 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7948 refclk, NULL, &crtc_state->dpll)) {
7949 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7950 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007951 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007952
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007953 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007954
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007955 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007956}
7957
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007958static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7959 struct intel_crtc_state *crtc_state)
7960{
7961 int refclk = 100000;
7962 const intel_limit_t *limit = &intel_limits_chv;
7963
7964 memset(&crtc_state->dpll_hw_state, 0,
7965 sizeof(crtc_state->dpll_hw_state));
7966
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007967 if (!crtc_state->clock_set &&
7968 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7969 refclk, NULL, &crtc_state->dpll)) {
7970 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7971 return -EINVAL;
7972 }
7973
7974 chv_compute_dpll(crtc, crtc_state);
7975
7976 return 0;
7977}
7978
7979static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7980 struct intel_crtc_state *crtc_state)
7981{
7982 int refclk = 100000;
7983 const intel_limit_t *limit = &intel_limits_vlv;
7984
7985 memset(&crtc_state->dpll_hw_state, 0,
7986 sizeof(crtc_state->dpll_hw_state));
7987
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007988 if (!crtc_state->clock_set &&
7989 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7990 refclk, NULL, &crtc_state->dpll)) {
7991 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7992 return -EINVAL;
7993 }
7994
7995 vlv_compute_dpll(crtc, crtc_state);
7996
7997 return 0;
7998}
7999
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008000static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008001 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008002{
8003 struct drm_device *dev = crtc->base.dev;
8004 struct drm_i915_private *dev_priv = dev->dev_private;
8005 uint32_t tmp;
8006
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008007 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8008 return;
8009
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008010 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008011 if (!(tmp & PFIT_ENABLE))
8012 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008013
Daniel Vetter06922822013-07-11 13:35:40 +02008014 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008015 if (INTEL_INFO(dev)->gen < 4) {
8016 if (crtc->pipe != PIPE_B)
8017 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008018 } else {
8019 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8020 return;
8021 }
8022
Daniel Vetter06922822013-07-11 13:35:40 +02008023 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008024 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008025}
8026
Jesse Barnesacbec812013-09-20 11:29:32 -07008027static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008028 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008029{
8030 struct drm_device *dev = crtc->base.dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032 int pipe = pipe_config->cpu_transcoder;
8033 intel_clock_t clock;
8034 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008035 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008036
Ville Syrjäläb5219732016-03-15 16:40:01 +02008037 /* In case of DSI, DPLL will not be used */
8038 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308039 return;
8040
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008042 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008043 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008044
8045 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8046 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8047 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8048 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8049 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8050
Imre Deakdccbea32015-06-22 23:35:51 +03008051 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008052}
8053
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008054static void
8055i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8056 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008057{
8058 struct drm_device *dev = crtc->base.dev;
8059 struct drm_i915_private *dev_priv = dev->dev_private;
8060 u32 val, base, offset;
8061 int pipe = crtc->pipe, plane = crtc->plane;
8062 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008063 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008064 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008065 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008066
Damien Lespiau42a7b082015-02-05 19:35:13 +00008067 val = I915_READ(DSPCNTR(plane));
8068 if (!(val & DISPLAY_PLANE_ENABLE))
8069 return;
8070
Damien Lespiaud9806c92015-01-21 14:07:19 +00008071 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008072 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008073 DRM_DEBUG_KMS("failed to alloc fb\n");
8074 return;
8075 }
8076
Damien Lespiau1b842c82015-01-21 13:50:54 +00008077 fb = &intel_fb->base;
8078
Daniel Vetter18c52472015-02-10 17:16:09 +00008079 if (INTEL_INFO(dev)->gen >= 4) {
8080 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008081 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008082 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8083 }
8084 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085
8086 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008087 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008088 fb->pixel_format = fourcc;
8089 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008090
8091 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008092 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008093 offset = I915_READ(DSPTILEOFF(plane));
8094 else
8095 offset = I915_READ(DSPLINOFF(plane));
8096 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8097 } else {
8098 base = I915_READ(DSPADDR(plane));
8099 }
8100 plane_config->base = base;
8101
8102 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008103 fb->width = ((val >> 16) & 0xfff) + 1;
8104 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008105
8106 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008108
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008109 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008110 fb->pixel_format,
8111 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008113 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008114
Damien Lespiau2844a922015-01-20 12:51:48 +00008115 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8116 pipe_name(pipe), plane, fb->width, fb->height,
8117 fb->bits_per_pixel, base, fb->pitches[0],
8118 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119
Damien Lespiau2d140302015-02-05 17:22:18 +00008120 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008121}
8122
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008123static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008124 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008125{
8126 struct drm_device *dev = crtc->base.dev;
8127 struct drm_i915_private *dev_priv = dev->dev_private;
8128 int pipe = pipe_config->cpu_transcoder;
8129 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8130 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008131 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008132 int refclk = 100000;
8133
Ville Syrjäläb5219732016-03-15 16:40:01 +02008134 /* In case of DSI, DPLL will not be used */
8135 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8136 return;
8137
Ville Syrjäläa5805162015-05-26 20:42:30 +03008138 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008139 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8140 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8141 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8142 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008143 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008144 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008145
8146 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008147 clock.m2 = (pll_dw0 & 0xff) << 22;
8148 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8149 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008150 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8151 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8152 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8153
Imre Deakdccbea32015-06-22 23:35:51 +03008154 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008155}
8156
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008158 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008159{
8160 struct drm_device *dev = crtc->base.dev;
8161 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008162 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008163 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008164 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008165
Imre Deak17290502016-02-12 18:55:11 +02008166 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8167 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008168 return false;
8169
Daniel Vettere143a212013-07-04 12:01:15 +02008170 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008171 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008172
Imre Deak17290502016-02-12 18:55:11 +02008173 ret = false;
8174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008175 tmp = I915_READ(PIPECONF(crtc->pipe));
8176 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008177 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008178
Wayne Boyer666a4532015-12-09 12:29:35 -08008179 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008180 switch (tmp & PIPECONF_BPC_MASK) {
8181 case PIPECONF_6BPC:
8182 pipe_config->pipe_bpp = 18;
8183 break;
8184 case PIPECONF_8BPC:
8185 pipe_config->pipe_bpp = 24;
8186 break;
8187 case PIPECONF_10BPC:
8188 pipe_config->pipe_bpp = 30;
8189 break;
8190 default:
8191 break;
8192 }
8193 }
8194
Wayne Boyer666a4532015-12-09 12:29:35 -08008195 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8196 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008197 pipe_config->limited_color_range = true;
8198
Ville Syrjälä282740f2013-09-04 18:30:03 +03008199 if (INTEL_INFO(dev)->gen < 4)
8200 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8201
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008202 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008203 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008204
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008205 i9xx_get_pfit_config(crtc, pipe_config);
8206
Daniel Vetter6c49f242013-06-06 12:45:25 +02008207 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008208 /* No way to read it out on pipes B and C */
8209 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8210 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8211 else
8212 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008213 pipe_config->pixel_multiplier =
8214 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8215 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008216 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008217 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8218 tmp = I915_READ(DPLL(crtc->pipe));
8219 pipe_config->pixel_multiplier =
8220 ((tmp & SDVO_MULTIPLIER_MASK)
8221 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8222 } else {
8223 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8224 * port and will be fixed up in the encoder->get_config
8225 * function. */
8226 pipe_config->pixel_multiplier = 1;
8227 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008228 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008229 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008230 /*
8231 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8232 * on 830. Filter it out here so that we don't
8233 * report errors due to that.
8234 */
8235 if (IS_I830(dev))
8236 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8237
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008238 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8239 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008240 } else {
8241 /* Mask out read-only status bits. */
8242 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8243 DPLL_PORTC_READY_MASK |
8244 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008245 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008246
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008247 if (IS_CHERRYVIEW(dev))
8248 chv_crtc_clock_get(crtc, pipe_config);
8249 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008250 vlv_crtc_clock_get(crtc, pipe_config);
8251 else
8252 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008253
Ville Syrjälä0f646142015-08-26 19:39:18 +03008254 /*
8255 * Normally the dotclock is filled in by the encoder .get_config()
8256 * but in case the pipe is enabled w/o any ports we need a sane
8257 * default.
8258 */
8259 pipe_config->base.adjusted_mode.crtc_clock =
8260 pipe_config->port_clock / pipe_config->pixel_multiplier;
8261
Imre Deak17290502016-02-12 18:55:11 +02008262 ret = true;
8263
8264out:
8265 intel_display_power_put(dev_priv, power_domain);
8266
8267 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008268}
8269
Paulo Zanonidde86e22012-12-01 12:04:25 -02008270static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008271{
8272 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008276 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008277 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008278 bool has_ck505 = false;
8279 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280
8281 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008282 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008283 switch (encoder->type) {
8284 case INTEL_OUTPUT_LVDS:
8285 has_panel = true;
8286 has_lvds = true;
8287 break;
8288 case INTEL_OUTPUT_EDP:
8289 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008290 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008291 has_cpu_edp = true;
8292 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008293 default:
8294 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008295 }
8296 }
8297
Keith Packard99eb6a02011-09-26 14:29:12 -07008298 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008299 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008300 can_ssc = has_ck505;
8301 } else {
8302 has_ck505 = false;
8303 can_ssc = true;
8304 }
8305
Imre Deak2de69052013-05-08 13:14:04 +03008306 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8307 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008308
8309 /* Ironlake: try to setup display ref clock before DPLL
8310 * enabling. This is only under driver's control after
8311 * PCH B stepping, previous chipset stepping should be
8312 * ignoring this setting.
8313 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008314 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008315
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008316 /* As we must carefully and slowly disable/enable each source in turn,
8317 * compute the final state we want first and check if we need to
8318 * make any changes at all.
8319 */
8320 final = val;
8321 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008322 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008324 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8326
8327 final &= ~DREF_SSC_SOURCE_MASK;
8328 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8329 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008330
Keith Packard199e5d72011-09-22 12:01:57 -07008331 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008332 final |= DREF_SSC_SOURCE_ENABLE;
8333
8334 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8335 final |= DREF_SSC1_ENABLE;
8336
8337 if (has_cpu_edp) {
8338 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8339 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8340 else
8341 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8342 } else
8343 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8344 } else {
8345 final |= DREF_SSC_SOURCE_DISABLE;
8346 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8347 }
8348
8349 if (final == val)
8350 return;
8351
8352 /* Always enable nonspread source */
8353 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8354
8355 if (has_ck505)
8356 val |= DREF_NONSPREAD_CK505_ENABLE;
8357 else
8358 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8359
8360 if (has_panel) {
8361 val &= ~DREF_SSC_SOURCE_MASK;
8362 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008363
Keith Packard199e5d72011-09-22 12:01:57 -07008364 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008365 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008366 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008368 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008369 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008370
8371 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008372 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008373 POSTING_READ(PCH_DREF_CONTROL);
8374 udelay(200);
8375
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008377
8378 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008379 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008380 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008381 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008383 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008384 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008385 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008386 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008387
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008389 POSTING_READ(PCH_DREF_CONTROL);
8390 udelay(200);
8391 } else {
8392 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8393
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008394 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008395
8396 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008397 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008398
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008399 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008400 POSTING_READ(PCH_DREF_CONTROL);
8401 udelay(200);
8402
8403 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008404 val &= ~DREF_SSC_SOURCE_MASK;
8405 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008406
8407 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008408 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008409
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008410 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008411 POSTING_READ(PCH_DREF_CONTROL);
8412 udelay(200);
8413 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008414
8415 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008416}
8417
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008418static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008419{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008420 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008421
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008422 tmp = I915_READ(SOUTH_CHICKEN2);
8423 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8424 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008425
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008426 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8427 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8428 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008430 tmp = I915_READ(SOUTH_CHICKEN2);
8431 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8432 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008433
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008434 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8435 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8436 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008437}
8438
8439/* WaMPhyProgramming:hsw */
8440static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8441{
8442 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008443
8444 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8445 tmp &= ~(0xFF << 24);
8446 tmp |= (0x12 << 24);
8447 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8448
Paulo Zanonidde86e22012-12-01 12:04:25 -02008449 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8450 tmp |= (1 << 11);
8451 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8452
8453 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8454 tmp |= (1 << 11);
8455 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8456
Paulo Zanonidde86e22012-12-01 12:04:25 -02008457 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8458 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8459 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8460
8461 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8462 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8463 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8464
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008465 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8466 tmp &= ~(7 << 13);
8467 tmp |= (5 << 13);
8468 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008469
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008470 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8471 tmp &= ~(7 << 13);
8472 tmp |= (5 << 13);
8473 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008474
8475 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8476 tmp &= ~0xFF;
8477 tmp |= 0x1C;
8478 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8479
8480 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8481 tmp &= ~0xFF;
8482 tmp |= 0x1C;
8483 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8484
8485 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8486 tmp &= ~(0xFF << 16);
8487 tmp |= (0x1C << 16);
8488 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8489
8490 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8491 tmp &= ~(0xFF << 16);
8492 tmp |= (0x1C << 16);
8493 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8494
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008495 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8496 tmp |= (1 << 27);
8497 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008498
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008499 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8500 tmp |= (1 << 27);
8501 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008502
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008503 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8504 tmp &= ~(0xF << 28);
8505 tmp |= (4 << 28);
8506 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008507
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008508 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8509 tmp &= ~(0xF << 28);
8510 tmp |= (4 << 28);
8511 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008512}
8513
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008514/* Implements 3 different sequences from BSpec chapter "Display iCLK
8515 * Programming" based on the parameters passed:
8516 * - Sequence to enable CLKOUT_DP
8517 * - Sequence to enable CLKOUT_DP without spread
8518 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8519 */
8520static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8521 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008522{
8523 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008524 uint32_t reg, tmp;
8525
8526 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8527 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008528 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008529 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008530
Ville Syrjäläa5805162015-05-26 20:42:30 +03008531 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008532
8533 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8534 tmp &= ~SBI_SSCCTL_DISABLE;
8535 tmp |= SBI_SSCCTL_PATHALT;
8536 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8537
8538 udelay(24);
8539
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008540 if (with_spread) {
8541 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8542 tmp &= ~SBI_SSCCTL_PATHALT;
8543 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008544
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008545 if (with_fdi) {
8546 lpt_reset_fdi_mphy(dev_priv);
8547 lpt_program_fdi_mphy(dev_priv);
8548 }
8549 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008550
Ville Syrjäläc2699522015-08-27 23:55:59 +03008551 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008552 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8553 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8554 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008555
Ville Syrjäläa5805162015-05-26 20:42:30 +03008556 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008557}
8558
Paulo Zanoni47701c32013-07-23 11:19:25 -03008559/* Sequence to disable CLKOUT_DP */
8560static void lpt_disable_clkout_dp(struct drm_device *dev)
8561{
8562 struct drm_i915_private *dev_priv = dev->dev_private;
8563 uint32_t reg, tmp;
8564
Ville Syrjäläa5805162015-05-26 20:42:30 +03008565 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008566
Ville Syrjäläc2699522015-08-27 23:55:59 +03008567 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008568 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8569 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8570 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8571
8572 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8573 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8574 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8575 tmp |= SBI_SSCCTL_PATHALT;
8576 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8577 udelay(32);
8578 }
8579 tmp |= SBI_SSCCTL_DISABLE;
8580 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8581 }
8582
Ville Syrjäläa5805162015-05-26 20:42:30 +03008583 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008584}
8585
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008586#define BEND_IDX(steps) ((50 + (steps)) / 5)
8587
8588static const uint16_t sscdivintphase[] = {
8589 [BEND_IDX( 50)] = 0x3B23,
8590 [BEND_IDX( 45)] = 0x3B23,
8591 [BEND_IDX( 40)] = 0x3C23,
8592 [BEND_IDX( 35)] = 0x3C23,
8593 [BEND_IDX( 30)] = 0x3D23,
8594 [BEND_IDX( 25)] = 0x3D23,
8595 [BEND_IDX( 20)] = 0x3E23,
8596 [BEND_IDX( 15)] = 0x3E23,
8597 [BEND_IDX( 10)] = 0x3F23,
8598 [BEND_IDX( 5)] = 0x3F23,
8599 [BEND_IDX( 0)] = 0x0025,
8600 [BEND_IDX( -5)] = 0x0025,
8601 [BEND_IDX(-10)] = 0x0125,
8602 [BEND_IDX(-15)] = 0x0125,
8603 [BEND_IDX(-20)] = 0x0225,
8604 [BEND_IDX(-25)] = 0x0225,
8605 [BEND_IDX(-30)] = 0x0325,
8606 [BEND_IDX(-35)] = 0x0325,
8607 [BEND_IDX(-40)] = 0x0425,
8608 [BEND_IDX(-45)] = 0x0425,
8609 [BEND_IDX(-50)] = 0x0525,
8610};
8611
8612/*
8613 * Bend CLKOUT_DP
8614 * steps -50 to 50 inclusive, in steps of 5
8615 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8616 * change in clock period = -(steps / 10) * 5.787 ps
8617 */
8618static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8619{
8620 uint32_t tmp;
8621 int idx = BEND_IDX(steps);
8622
8623 if (WARN_ON(steps % 5 != 0))
8624 return;
8625
8626 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8627 return;
8628
8629 mutex_lock(&dev_priv->sb_lock);
8630
8631 if (steps % 10 != 0)
8632 tmp = 0xAAAAAAAB;
8633 else
8634 tmp = 0x00000000;
8635 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8636
8637 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8638 tmp &= 0xffff0000;
8639 tmp |= sscdivintphase[idx];
8640 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8641
8642 mutex_unlock(&dev_priv->sb_lock);
8643}
8644
8645#undef BEND_IDX
8646
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008647static void lpt_init_pch_refclk(struct drm_device *dev)
8648{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008649 struct intel_encoder *encoder;
8650 bool has_vga = false;
8651
Damien Lespiaub2784e12014-08-05 11:29:37 +01008652 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008653 switch (encoder->type) {
8654 case INTEL_OUTPUT_ANALOG:
8655 has_vga = true;
8656 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008657 default:
8658 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008659 }
8660 }
8661
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008662 if (has_vga) {
8663 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008664 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008665 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008666 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008667 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008668}
8669
Paulo Zanonidde86e22012-12-01 12:04:25 -02008670/*
8671 * Initialize reference clocks when the driver loads
8672 */
8673void intel_init_pch_refclk(struct drm_device *dev)
8674{
8675 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8676 ironlake_init_pch_refclk(dev);
8677 else if (HAS_PCH_LPT(dev))
8678 lpt_init_pch_refclk(dev);
8679}
8680
Daniel Vetter6ff93602013-04-19 11:24:36 +02008681static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008682{
8683 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8685 int pipe = intel_crtc->pipe;
8686 uint32_t val;
8687
Daniel Vetter78114072013-06-13 00:54:57 +02008688 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008689
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008690 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008691 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008692 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008693 break;
8694 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008695 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008696 break;
8697 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008698 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008699 break;
8700 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008701 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008702 break;
8703 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008704 /* Case prevented by intel_choose_pipe_bpp_dither. */
8705 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008706 }
8707
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008708 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008709 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8710
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008711 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008712 val |= PIPECONF_INTERLACED_ILK;
8713 else
8714 val |= PIPECONF_PROGRESSIVE;
8715
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008716 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008717 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008718
Paulo Zanonic8203562012-09-12 10:06:29 -03008719 I915_WRITE(PIPECONF(pipe), val);
8720 POSTING_READ(PIPECONF(pipe));
8721}
8722
Daniel Vetter6ff93602013-04-19 11:24:36 +02008723static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008724{
Jani Nikula391bf042016-03-18 17:05:40 +02008725 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008727 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008728 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008729
Jani Nikula391bf042016-03-18 17:05:40 +02008730 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008731 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008733 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008734 val |= PIPECONF_INTERLACED_ILK;
8735 else
8736 val |= PIPECONF_PROGRESSIVE;
8737
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008738 I915_WRITE(PIPECONF(cpu_transcoder), val);
8739 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008740}
8741
Jani Nikula391bf042016-03-18 17:05:40 +02008742static void haswell_set_pipemisc(struct drm_crtc *crtc)
8743{
8744 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8746
8747 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8748 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008749
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008750 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008751 case 18:
8752 val |= PIPEMISC_DITHER_6_BPC;
8753 break;
8754 case 24:
8755 val |= PIPEMISC_DITHER_8_BPC;
8756 break;
8757 case 30:
8758 val |= PIPEMISC_DITHER_10_BPC;
8759 break;
8760 case 36:
8761 val |= PIPEMISC_DITHER_12_BPC;
8762 break;
8763 default:
8764 /* Case prevented by pipe_config_set_bpp. */
8765 BUG();
8766 }
8767
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008768 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008769 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8770
Jani Nikula391bf042016-03-18 17:05:40 +02008771 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008772 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008773}
8774
Paulo Zanonid4b19312012-11-29 11:29:32 -02008775int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8776{
8777 /*
8778 * Account for spread spectrum to avoid
8779 * oversubscribing the link. Max center spread
8780 * is 2.5%; use 5% for safety's sake.
8781 */
8782 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008783 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008784}
8785
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008786static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008787{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008788 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008789}
8790
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008791static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8792 struct intel_crtc_state *crtc_state,
8793 intel_clock_t *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008794{
8795 struct drm_crtc *crtc = &intel_crtc->base;
8796 struct drm_device *dev = crtc->dev;
8797 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008798 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008799 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008800 struct drm_connector_state *connector_state;
8801 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008802 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008803 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008804 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008805
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008806 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008807 if (connector_state->crtc != crtc_state->base.crtc)
8808 continue;
8809
8810 encoder = to_intel_encoder(connector_state->best_encoder);
8811
8812 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008813 case INTEL_OUTPUT_LVDS:
8814 is_lvds = true;
8815 break;
8816 case INTEL_OUTPUT_SDVO:
8817 case INTEL_OUTPUT_HDMI:
8818 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008819 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008820 default:
8821 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008822 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008823 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008824
Chris Wilsonc1858122010-12-03 21:35:48 +00008825 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008826 factor = 21;
8827 if (is_lvds) {
8828 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008829 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008830 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008831 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008833 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008834
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008835 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008836
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008837 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8838 fp |= FP_CB_TUNE;
8839
8840 if (reduced_clock) {
8841 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8842
8843 if (reduced_clock->m < factor * reduced_clock->n)
8844 fp2 |= FP_CB_TUNE;
8845 } else {
8846 fp2 = fp;
8847 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008848
Chris Wilson5eddb702010-09-11 13:48:45 +01008849 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008850
Eric Anholta07d6782011-03-30 13:01:08 -07008851 if (is_lvds)
8852 dpll |= DPLLB_MODE_LVDS;
8853 else
8854 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008855
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008857 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008858
8859 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008860 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008862 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008863
Eric Anholta07d6782011-03-30 13:01:08 -07008864 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008866 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008868
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008870 case 5:
8871 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8872 break;
8873 case 7:
8874 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8875 break;
8876 case 10:
8877 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8878 break;
8879 case 14:
8880 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8881 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 }
8883
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008884 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008885 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 else
8887 dpll |= PLL_REF_INPUT_DREFCLK;
8888
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008889 dpll |= DPLL_VCO_ENABLE;
8890
8891 crtc_state->dpll_hw_state.dpll = dpll;
8892 crtc_state->dpll_hw_state.fp0 = fp;
8893 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008894}
8895
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8897 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008898{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008899 struct drm_device *dev = crtc->base.dev;
8900 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008901 intel_clock_t reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008902 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008903 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008904 const intel_limit_t *limit;
8905 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008906
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008907 memset(&crtc_state->dpll_hw_state, 0,
8908 sizeof(crtc_state->dpll_hw_state));
8909
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008910 crtc->lowfreq_avail = false;
8911
8912 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8913 if (!crtc_state->has_pch_encoder)
8914 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008915
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008916 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8917 if (intel_panel_use_ssc(dev_priv)) {
8918 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8919 dev_priv->vbt.lvds_ssc_freq);
8920 refclk = dev_priv->vbt.lvds_ssc_freq;
8921 }
8922
8923 if (intel_is_dual_link_lvds(dev)) {
8924 if (refclk == 100000)
8925 limit = &intel_limits_ironlake_dual_lvds_100m;
8926 else
8927 limit = &intel_limits_ironlake_dual_lvds;
8928 } else {
8929 if (refclk == 100000)
8930 limit = &intel_limits_ironlake_single_lvds_100m;
8931 else
8932 limit = &intel_limits_ironlake_single_lvds;
8933 }
8934 } else {
8935 limit = &intel_limits_ironlake_dac;
8936 }
8937
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008938 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008939 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8940 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008941 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8942 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008943 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008944
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008945 ironlake_compute_dpll(crtc, crtc_state,
8946 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008947
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008948 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8949 if (pll == NULL) {
8950 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8951 pipe_name(crtc->pipe));
8952 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008953 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008954
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008955 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8956 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008957 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008958
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008959 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008960}
8961
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008962static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8963 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008967 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008968
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008969 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8970 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8971 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8972 & ~TU_SIZE_MASK;
8973 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8974 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8975 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8976}
8977
8978static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8979 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008980 struct intel_link_m_n *m_n,
8981 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
8985 enum pipe pipe = crtc->pipe;
8986
8987 if (INTEL_INFO(dev)->gen >= 5) {
8988 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8989 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8990 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8991 & ~TU_SIZE_MASK;
8992 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8993 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8994 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008995 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8996 * gen < 8) and if DRRS is supported (to make sure the
8997 * registers are not unnecessarily read).
8998 */
8999 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009000 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009001 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9002 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9003 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9004 & ~TU_SIZE_MASK;
9005 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9006 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9007 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9008 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009009 } else {
9010 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9011 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9012 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9013 & ~TU_SIZE_MASK;
9014 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9015 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9016 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9017 }
9018}
9019
9020void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009021 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009022{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009023 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009024 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9025 else
9026 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009027 &pipe_config->dp_m_n,
9028 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009029}
9030
Daniel Vetter72419202013-04-04 13:28:53 +02009031static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009032 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009033{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009034 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009035 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009036}
9037
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009038static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009039 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009040{
9041 struct drm_device *dev = crtc->base.dev;
9042 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009043 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9044 uint32_t ps_ctrl = 0;
9045 int id = -1;
9046 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009047
Chandra Kondurua1b22782015-04-07 15:28:45 -07009048 /* find scaler attached to this pipe */
9049 for (i = 0; i < crtc->num_scalers; i++) {
9050 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9051 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9052 id = i;
9053 pipe_config->pch_pfit.enabled = true;
9054 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9055 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9056 break;
9057 }
9058 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009059
Chandra Kondurua1b22782015-04-07 15:28:45 -07009060 scaler_state->scaler_id = id;
9061 if (id >= 0) {
9062 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9063 } else {
9064 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009065 }
9066}
9067
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009068static void
9069skylake_get_initial_plane_config(struct intel_crtc *crtc,
9070 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071{
9072 struct drm_device *dev = crtc->base.dev;
9073 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009074 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075 int pipe = crtc->pipe;
9076 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009077 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009078 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009079 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009080
Damien Lespiaud9806c92015-01-21 14:07:19 +00009081 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009082 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009083 DRM_DEBUG_KMS("failed to alloc fb\n");
9084 return;
9085 }
9086
Damien Lespiau1b842c82015-01-21 13:50:54 +00009087 fb = &intel_fb->base;
9088
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009090 if (!(val & PLANE_CTL_ENABLE))
9091 goto error;
9092
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009093 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9094 fourcc = skl_format_to_fourcc(pixel_format,
9095 val & PLANE_CTL_ORDER_RGBX,
9096 val & PLANE_CTL_ALPHA_MASK);
9097 fb->pixel_format = fourcc;
9098 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9099
Damien Lespiau40f46282015-02-27 11:15:21 +00009100 tiling = val & PLANE_CTL_TILED_MASK;
9101 switch (tiling) {
9102 case PLANE_CTL_TILED_LINEAR:
9103 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9104 break;
9105 case PLANE_CTL_TILED_X:
9106 plane_config->tiling = I915_TILING_X;
9107 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9108 break;
9109 case PLANE_CTL_TILED_Y:
9110 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9111 break;
9112 case PLANE_CTL_TILED_YF:
9113 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9114 break;
9115 default:
9116 MISSING_CASE(tiling);
9117 goto error;
9118 }
9119
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009120 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9121 plane_config->base = base;
9122
9123 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9124
9125 val = I915_READ(PLANE_SIZE(pipe, 0));
9126 fb->height = ((val >> 16) & 0xfff) + 1;
9127 fb->width = ((val >> 0) & 0x1fff) + 1;
9128
9129 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009130 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009131 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009132 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9133
9134 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009135 fb->pixel_format,
9136 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009137
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009138 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009139
9140 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9141 pipe_name(pipe), fb->width, fb->height,
9142 fb->bits_per_pixel, base, fb->pitches[0],
9143 plane_config->size);
9144
Damien Lespiau2d140302015-02-05 17:22:18 +00009145 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009146 return;
9147
9148error:
9149 kfree(fb);
9150}
9151
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009152static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009153 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157 uint32_t tmp;
9158
9159 tmp = I915_READ(PF_CTL(crtc->pipe));
9160
9161 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009162 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009163 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9164 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009165
9166 /* We currently do not free assignements of panel fitters on
9167 * ivb/hsw (since we don't use the higher upscaling modes which
9168 * differentiates them) so just WARN about this case for now. */
9169 if (IS_GEN7(dev)) {
9170 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9171 PF_PIPE_SEL_IVB(crtc->pipe));
9172 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009173 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009174}
9175
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009176static void
9177ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9178 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009179{
9180 struct drm_device *dev = crtc->base.dev;
9181 struct drm_i915_private *dev_priv = dev->dev_private;
9182 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009183 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009184 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009185 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009186 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009187 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009188
Damien Lespiau42a7b082015-02-05 19:35:13 +00009189 val = I915_READ(DSPCNTR(pipe));
9190 if (!(val & DISPLAY_PLANE_ENABLE))
9191 return;
9192
Damien Lespiaud9806c92015-01-21 14:07:19 +00009193 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009194 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009195 DRM_DEBUG_KMS("failed to alloc fb\n");
9196 return;
9197 }
9198
Damien Lespiau1b842c82015-01-21 13:50:54 +00009199 fb = &intel_fb->base;
9200
Daniel Vetter18c52472015-02-10 17:16:09 +00009201 if (INTEL_INFO(dev)->gen >= 4) {
9202 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009203 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009204 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9205 }
9206 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009207
9208 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009209 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009210 fb->pixel_format = fourcc;
9211 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009213 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009214 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009215 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009217 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009218 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009219 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009220 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009221 }
9222 plane_config->base = base;
9223
9224 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009225 fb->width = ((val >> 16) & 0xfff) + 1;
9226 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009227
9228 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009230
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009231 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009232 fb->pixel_format,
9233 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009235 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009236
Damien Lespiau2844a922015-01-20 12:51:48 +00009237 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9238 pipe_name(pipe), fb->width, fb->height,
9239 fb->bits_per_pixel, base, fb->pitches[0],
9240 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009241
Damien Lespiau2d140302015-02-05 17:22:18 +00009242 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009243}
9244
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009245static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009246 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009247{
9248 struct drm_device *dev = crtc->base.dev;
9249 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009250 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009252 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009253
Imre Deak17290502016-02-12 18:55:11 +02009254 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9255 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009256 return false;
9257
Daniel Vettere143a212013-07-04 12:01:15 +02009258 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009259 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009260
Imre Deak17290502016-02-12 18:55:11 +02009261 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009262 tmp = I915_READ(PIPECONF(crtc->pipe));
9263 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009264 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009265
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009266 switch (tmp & PIPECONF_BPC_MASK) {
9267 case PIPECONF_6BPC:
9268 pipe_config->pipe_bpp = 18;
9269 break;
9270 case PIPECONF_8BPC:
9271 pipe_config->pipe_bpp = 24;
9272 break;
9273 case PIPECONF_10BPC:
9274 pipe_config->pipe_bpp = 30;
9275 break;
9276 case PIPECONF_12BPC:
9277 pipe_config->pipe_bpp = 36;
9278 break;
9279 default:
9280 break;
9281 }
9282
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009283 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9284 pipe_config->limited_color_range = true;
9285
Daniel Vetterab9412b2013-05-03 11:49:46 +02009286 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009287 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009288 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009289
Daniel Vetter88adfff2013-03-28 10:42:01 +01009290 pipe_config->has_pch_encoder = true;
9291
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009292 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9293 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9294 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009295
9296 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009297
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009298 if (HAS_PCH_IBX(dev_priv)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009299 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009300 } else {
9301 tmp = I915_READ(PCH_DPLL_SEL);
9302 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009303 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009304 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009305 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009306 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009307
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009308 pipe_config->shared_dpll =
9309 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9310 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009311
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009312 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9313 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009314
9315 tmp = pipe_config->dpll_hw_state.dpll;
9316 pipe_config->pixel_multiplier =
9317 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9318 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009319
9320 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009321 } else {
9322 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009323 }
9324
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009325 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009326 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009327
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009328 ironlake_get_pfit_config(crtc, pipe_config);
9329
Imre Deak17290502016-02-12 18:55:11 +02009330 ret = true;
9331
9332out:
9333 intel_display_power_put(dev_priv, power_domain);
9334
9335 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009336}
9337
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009338static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9339{
9340 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009342
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009343 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009344 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 pipe_name(crtc->pipe));
9346
Rob Clarke2c719b2014-12-15 13:56:32 -05009347 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9348 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009349 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9350 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009351 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9352 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009354 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009355 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009356 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009357 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009358 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009359 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009361 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009362
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009363 /*
9364 * In theory we can still leave IRQs enabled, as long as only the HPD
9365 * interrupts remain enabled. We used to check for that, but since it's
9366 * gen-specific and since we only disable LCPLL after we fully disable
9367 * the interrupts, the check below should be enough.
9368 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009369 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009370}
9371
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009372static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9373{
9374 struct drm_device *dev = dev_priv->dev;
9375
9376 if (IS_HASWELL(dev))
9377 return I915_READ(D_COMP_HSW);
9378 else
9379 return I915_READ(D_COMP_BDW);
9380}
9381
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009382static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9383{
9384 struct drm_device *dev = dev_priv->dev;
9385
9386 if (IS_HASWELL(dev)) {
9387 mutex_lock(&dev_priv->rps.hw_lock);
9388 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9389 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009390 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009391 mutex_unlock(&dev_priv->rps.hw_lock);
9392 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009393 I915_WRITE(D_COMP_BDW, val);
9394 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009395 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009396}
9397
9398/*
9399 * This function implements pieces of two sequences from BSpec:
9400 * - Sequence for display software to disable LCPLL
9401 * - Sequence for display software to allow package C8+
9402 * The steps implemented here are just the steps that actually touch the LCPLL
9403 * register. Callers should take care of disabling all the display engine
9404 * functions, doing the mode unset, fixing interrupts, etc.
9405 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009406static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9407 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009408{
9409 uint32_t val;
9410
9411 assert_can_disable_lcpll(dev_priv);
9412
9413 val = I915_READ(LCPLL_CTL);
9414
9415 if (switch_to_fclk) {
9416 val |= LCPLL_CD_SOURCE_FCLK;
9417 I915_WRITE(LCPLL_CTL, val);
9418
9419 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9420 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9421 DRM_ERROR("Switching to FCLK failed\n");
9422
9423 val = I915_READ(LCPLL_CTL);
9424 }
9425
9426 val |= LCPLL_PLL_DISABLE;
9427 I915_WRITE(LCPLL_CTL, val);
9428 POSTING_READ(LCPLL_CTL);
9429
9430 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9431 DRM_ERROR("LCPLL still locked\n");
9432
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009433 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009434 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009435 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009436 ndelay(100);
9437
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009438 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9439 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440 DRM_ERROR("D_COMP RCOMP still in progress\n");
9441
9442 if (allow_power_down) {
9443 val = I915_READ(LCPLL_CTL);
9444 val |= LCPLL_POWER_DOWN_ALLOW;
9445 I915_WRITE(LCPLL_CTL, val);
9446 POSTING_READ(LCPLL_CTL);
9447 }
9448}
9449
9450/*
9451 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9452 * source.
9453 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009454static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009455{
9456 uint32_t val;
9457
9458 val = I915_READ(LCPLL_CTL);
9459
9460 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9461 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9462 return;
9463
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009464 /*
9465 * Make sure we're not on PC8 state before disabling PC8, otherwise
9466 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009467 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009468 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009469
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009470 if (val & LCPLL_POWER_DOWN_ALLOW) {
9471 val &= ~LCPLL_POWER_DOWN_ALLOW;
9472 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009473 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009474 }
9475
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009476 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477 val |= D_COMP_COMP_FORCE;
9478 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009479 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009480
9481 val = I915_READ(LCPLL_CTL);
9482 val &= ~LCPLL_PLL_DISABLE;
9483 I915_WRITE(LCPLL_CTL, val);
9484
9485 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9486 DRM_ERROR("LCPLL not locked yet\n");
9487
9488 if (val & LCPLL_CD_SOURCE_FCLK) {
9489 val = I915_READ(LCPLL_CTL);
9490 val &= ~LCPLL_CD_SOURCE_FCLK;
9491 I915_WRITE(LCPLL_CTL, val);
9492
9493 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9494 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9495 DRM_ERROR("Switching back to LCPLL failed\n");
9496 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009497
Mika Kuoppala59bad942015-01-16 11:34:40 +02009498 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009499 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009500}
9501
Paulo Zanoni765dab672014-03-07 20:08:18 -03009502/*
9503 * Package states C8 and deeper are really deep PC states that can only be
9504 * reached when all the devices on the system allow it, so even if the graphics
9505 * device allows PC8+, it doesn't mean the system will actually get to these
9506 * states. Our driver only allows PC8+ when going into runtime PM.
9507 *
9508 * The requirements for PC8+ are that all the outputs are disabled, the power
9509 * well is disabled and most interrupts are disabled, and these are also
9510 * requirements for runtime PM. When these conditions are met, we manually do
9511 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9512 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9513 * hang the machine.
9514 *
9515 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9516 * the state of some registers, so when we come back from PC8+ we need to
9517 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9518 * need to take care of the registers kept by RC6. Notice that this happens even
9519 * if we don't put the device in PCI D3 state (which is what currently happens
9520 * because of the runtime PM support).
9521 *
9522 * For more, read "Display Sequences for Package C8" on the hardware
9523 * documentation.
9524 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009525void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009526{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009527 struct drm_device *dev = dev_priv->dev;
9528 uint32_t val;
9529
Paulo Zanonic67a4702013-08-19 13:18:09 -03009530 DRM_DEBUG_KMS("Enabling package C8+\n");
9531
Ville Syrjäläc2699522015-08-27 23:55:59 +03009532 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009533 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9534 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9535 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9536 }
9537
9538 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009539 hsw_disable_lcpll(dev_priv, true, true);
9540}
9541
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009542void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009543{
9544 struct drm_device *dev = dev_priv->dev;
9545 uint32_t val;
9546
Paulo Zanonic67a4702013-08-19 13:18:09 -03009547 DRM_DEBUG_KMS("Disabling package C8+\n");
9548
9549 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009550 lpt_init_pch_refclk(dev);
9551
Ville Syrjäläc2699522015-08-27 23:55:59 +03009552 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009553 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9554 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9555 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9556 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009557}
9558
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009559static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309560{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009561 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009562 struct intel_atomic_state *old_intel_state =
9563 to_intel_atomic_state(old_state);
9564 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309565
Imre Deakc6c46962016-04-01 16:02:40 +03009566 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309567}
9568
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009569/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009570static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009571{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009572 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9573 struct drm_i915_private *dev_priv = state->dev->dev_private;
9574 struct drm_crtc *crtc;
9575 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009576 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009577 unsigned max_pixel_rate = 0, i;
9578 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009579
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009580 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9581 sizeof(intel_state->min_pixclk));
9582
9583 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009584 int pixel_rate;
9585
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009586 crtc_state = to_intel_crtc_state(cstate);
9587 if (!crtc_state->base.enable) {
9588 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009589 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009590 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593
9594 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009595 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009596 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9597
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009598 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009599 }
9600
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009601 for_each_pipe(dev_priv, pipe)
9602 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9603
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604 return max_pixel_rate;
9605}
9606
9607static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9608{
9609 struct drm_i915_private *dev_priv = dev->dev_private;
9610 uint32_t val, data;
9611 int ret;
9612
9613 if (WARN((I915_READ(LCPLL_CTL) &
9614 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9615 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9616 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9617 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9618 "trying to change cdclk frequency with cdclk not enabled\n"))
9619 return;
9620
9621 mutex_lock(&dev_priv->rps.hw_lock);
9622 ret = sandybridge_pcode_write(dev_priv,
9623 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9624 mutex_unlock(&dev_priv->rps.hw_lock);
9625 if (ret) {
9626 DRM_ERROR("failed to inform pcode about cdclk change\n");
9627 return;
9628 }
9629
9630 val = I915_READ(LCPLL_CTL);
9631 val |= LCPLL_CD_SOURCE_FCLK;
9632 I915_WRITE(LCPLL_CTL, val);
9633
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009634 if (wait_for_us(I915_READ(LCPLL_CTL) &
9635 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636 DRM_ERROR("Switching to FCLK failed\n");
9637
9638 val = I915_READ(LCPLL_CTL);
9639 val &= ~LCPLL_CLK_FREQ_MASK;
9640
9641 switch (cdclk) {
9642 case 450000:
9643 val |= LCPLL_CLK_FREQ_450;
9644 data = 0;
9645 break;
9646 case 540000:
9647 val |= LCPLL_CLK_FREQ_54O_BDW;
9648 data = 1;
9649 break;
9650 case 337500:
9651 val |= LCPLL_CLK_FREQ_337_5_BDW;
9652 data = 2;
9653 break;
9654 case 675000:
9655 val |= LCPLL_CLK_FREQ_675_BDW;
9656 data = 3;
9657 break;
9658 default:
9659 WARN(1, "invalid cdclk frequency\n");
9660 return;
9661 }
9662
9663 I915_WRITE(LCPLL_CTL, val);
9664
9665 val = I915_READ(LCPLL_CTL);
9666 val &= ~LCPLL_CD_SOURCE_FCLK;
9667 I915_WRITE(LCPLL_CTL, val);
9668
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009669 if (wait_for_us((I915_READ(LCPLL_CTL) &
9670 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009671 DRM_ERROR("Switching back to LCPLL failed\n");
9672
9673 mutex_lock(&dev_priv->rps.hw_lock);
9674 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9675 mutex_unlock(&dev_priv->rps.hw_lock);
9676
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009677 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9678
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009679 intel_update_cdclk(dev);
9680
9681 WARN(cdclk != dev_priv->cdclk_freq,
9682 "cdclk requested %d kHz but got %d kHz\n",
9683 cdclk, dev_priv->cdclk_freq);
9684}
9685
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009686static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009687{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009688 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009689 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009690 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009691 int cdclk;
9692
9693 /*
9694 * FIXME should also account for plane ratio
9695 * once 64bpp pixel formats are supported.
9696 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009697 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009699 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009701 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009702 cdclk = 450000;
9703 else
9704 cdclk = 337500;
9705
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009706 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009707 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9708 cdclk, dev_priv->max_cdclk_freq);
9709 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710 }
9711
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009712 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9713 if (!intel_state->active_crtcs)
9714 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009715
9716 return 0;
9717}
9718
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009719static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009720{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009721 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009722 struct intel_atomic_state *old_intel_state =
9723 to_intel_atomic_state(old_state);
9724 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009725
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009726 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009727}
9728
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009729static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9730 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009731{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009732 struct intel_encoder *intel_encoder =
9733 intel_ddi_get_crtc_new_encoder(crtc_state);
9734
9735 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9736 if (!intel_ddi_pll_select(crtc, crtc_state))
9737 return -EINVAL;
9738 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009739
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009740 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009741
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009742 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009743}
9744
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309745static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9746 enum port port,
9747 struct intel_crtc_state *pipe_config)
9748{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009749 enum intel_dpll_id id;
9750
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309751 switch (port) {
9752 case PORT_A:
9753 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009754 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309755 break;
9756 case PORT_B:
9757 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009758 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309759 break;
9760 case PORT_C:
9761 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009762 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309763 break;
9764 default:
9765 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009766 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309767 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009768
9769 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309770}
9771
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009772static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9773 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009774 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009775{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009776 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009777 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009778
9779 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9780 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9781
9782 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009783 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009784 id = DPLL_ID_SKL_DPLL0;
9785 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009786 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009787 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009788 break;
9789 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009790 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009791 break;
9792 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009793 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009794 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009795 default:
9796 MISSING_CASE(pipe_config->ddi_pll_sel);
9797 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009798 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009799
9800 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009801}
9802
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009803static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9804 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009805 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009806{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009807 enum intel_dpll_id id;
9808
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009809 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9810
9811 switch (pipe_config->ddi_pll_sel) {
9812 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009813 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009814 break;
9815 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009816 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009817 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009818 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009819 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009820 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009821 case PORT_CLK_SEL_LCPLL_810:
9822 id = DPLL_ID_LCPLL_810;
9823 break;
9824 case PORT_CLK_SEL_LCPLL_1350:
9825 id = DPLL_ID_LCPLL_1350;
9826 break;
9827 case PORT_CLK_SEL_LCPLL_2700:
9828 id = DPLL_ID_LCPLL_2700;
9829 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009830 default:
9831 MISSING_CASE(pipe_config->ddi_pll_sel);
9832 /* fall through */
9833 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009834 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009835 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009836
9837 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009838}
9839
Jani Nikulacf304292016-03-18 17:05:41 +02009840static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9841 struct intel_crtc_state *pipe_config,
9842 unsigned long *power_domain_mask)
9843{
9844 struct drm_device *dev = crtc->base.dev;
9845 struct drm_i915_private *dev_priv = dev->dev_private;
9846 enum intel_display_power_domain power_domain;
9847 u32 tmp;
9848
9849 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9850
9851 /*
9852 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9853 * consistency and less surprising code; it's in always on power).
9854 */
9855 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9856 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9857 enum pipe trans_edp_pipe;
9858 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9859 default:
9860 WARN(1, "unknown pipe linked to edp transcoder\n");
9861 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9862 case TRANS_DDI_EDP_INPUT_A_ON:
9863 trans_edp_pipe = PIPE_A;
9864 break;
9865 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9866 trans_edp_pipe = PIPE_B;
9867 break;
9868 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9869 trans_edp_pipe = PIPE_C;
9870 break;
9871 }
9872
9873 if (trans_edp_pipe == crtc->pipe)
9874 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9875 }
9876
9877 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9878 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9879 return false;
9880 *power_domain_mask |= BIT(power_domain);
9881
9882 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9883
9884 return tmp & PIPECONF_ENABLE;
9885}
9886
Jani Nikula4d1de972016-03-18 17:05:42 +02009887static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9888 struct intel_crtc_state *pipe_config,
9889 unsigned long *power_domain_mask)
9890{
9891 struct drm_device *dev = crtc->base.dev;
9892 struct drm_i915_private *dev_priv = dev->dev_private;
9893 enum intel_display_power_domain power_domain;
9894 enum port port;
9895 enum transcoder cpu_transcoder;
9896 u32 tmp;
9897
9898 pipe_config->has_dsi_encoder = false;
9899
9900 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9901 if (port == PORT_A)
9902 cpu_transcoder = TRANSCODER_DSI_A;
9903 else
9904 cpu_transcoder = TRANSCODER_DSI_C;
9905
9906 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9907 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9908 continue;
9909 *power_domain_mask |= BIT(power_domain);
9910
Imre Deakdb18b6a2016-03-24 12:41:40 +02009911 /*
9912 * The PLL needs to be enabled with a valid divider
9913 * configuration, otherwise accessing DSI registers will hang
9914 * the machine. See BSpec North Display Engine
9915 * registers/MIPI[BXT]. We can break out here early, since we
9916 * need the same DSI PLL to be enabled for both DSI ports.
9917 */
9918 if (!intel_dsi_pll_is_enabled(dev_priv))
9919 break;
9920
Jani Nikula4d1de972016-03-18 17:05:42 +02009921 /* XXX: this works for video mode only */
9922 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9923 if (!(tmp & DPI_ENABLE))
9924 continue;
9925
9926 tmp = I915_READ(MIPI_CTRL(port));
9927 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9928 continue;
9929
9930 pipe_config->cpu_transcoder = cpu_transcoder;
9931 pipe_config->has_dsi_encoder = true;
9932 break;
9933 }
9934
9935 return pipe_config->has_dsi_encoder;
9936}
9937
Daniel Vetter26804af2014-06-25 22:01:55 +03009938static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009939 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009940{
9941 struct drm_device *dev = crtc->base.dev;
9942 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009943 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009944 enum port port;
9945 uint32_t tmp;
9946
9947 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9948
9949 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9950
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009951 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009952 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309953 else if (IS_BROXTON(dev))
9954 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009955 else
9956 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009957
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009958 pll = pipe_config->shared_dpll;
9959 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009960 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9961 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009962 }
9963
Daniel Vetter26804af2014-06-25 22:01:55 +03009964 /*
9965 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9966 * DDI E. So just check whether this pipe is wired to DDI E and whether
9967 * the PCH transcoder is on.
9968 */
Damien Lespiauca370452013-12-03 13:56:24 +00009969 if (INTEL_INFO(dev)->gen < 9 &&
9970 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009971 pipe_config->has_pch_encoder = true;
9972
9973 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9974 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9975 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9976
9977 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9978 }
9979}
9980
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009981static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009982 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009983{
9984 struct drm_device *dev = crtc->base.dev;
9985 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009986 enum intel_display_power_domain power_domain;
9987 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009988 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009989
Imre Deak17290502016-02-12 18:55:11 +02009990 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9991 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009992 return false;
Imre Deak17290502016-02-12 18:55:11 +02009993 power_domain_mask = BIT(power_domain);
9994
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009995 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009996
Jani Nikulacf304292016-03-18 17:05:41 +02009997 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009998
Jani Nikula4d1de972016-03-18 17:05:42 +02009999 if (IS_BROXTON(dev_priv)) {
10000 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10001 &power_domain_mask);
10002 WARN_ON(active && pipe_config->has_dsi_encoder);
10003 if (pipe_config->has_dsi_encoder)
10004 active = true;
10005 }
10006
Jani Nikulacf304292016-03-18 17:05:41 +020010007 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010008 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010009
Jani Nikula4d1de972016-03-18 17:05:42 +020010010 if (!pipe_config->has_dsi_encoder) {
10011 haswell_get_ddi_port_state(crtc, pipe_config);
10012 intel_get_pipe_timings(crtc, pipe_config);
10013 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010014
Jani Nikulabc58be62016-03-18 17:05:39 +020010015 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010016
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010017 pipe_config->gamma_mode =
10018 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10019
Chandra Kondurua1b22782015-04-07 15:28:45 -070010020 if (INTEL_INFO(dev)->gen >= 9) {
10021 skl_init_scalers(dev, crtc, pipe_config);
10022 }
10023
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010024 if (INTEL_INFO(dev)->gen >= 9) {
10025 pipe_config->scaler_state.scaler_id = -1;
10026 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10027 }
10028
Imre Deak17290502016-02-12 18:55:11 +020010029 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10030 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10031 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010032 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010033 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010034 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010035 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010036 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010037
Jesse Barnese59150d2014-01-07 13:30:45 -080010038 if (IS_HASWELL(dev))
10039 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10040 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010041
Jani Nikula4d1de972016-03-18 17:05:42 +020010042 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10043 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010044 pipe_config->pixel_multiplier =
10045 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10046 } else {
10047 pipe_config->pixel_multiplier = 1;
10048 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010049
Imre Deak17290502016-02-12 18:55:11 +020010050out:
10051 for_each_power_domain(power_domain, power_domain_mask)
10052 intel_display_power_put(dev_priv, power_domain);
10053
Jani Nikulacf304292016-03-18 17:05:41 +020010054 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010055}
10056
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010057static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10058 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010059{
10060 struct drm_device *dev = crtc->dev;
10061 struct drm_i915_private *dev_priv = dev->dev_private;
10062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010063 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010064
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010065 if (plane_state && plane_state->visible) {
10066 unsigned int width = plane_state->base.crtc_w;
10067 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010068 unsigned int stride = roundup_pow_of_two(width) * 4;
10069
10070 switch (stride) {
10071 default:
10072 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10073 width, stride);
10074 stride = 256;
10075 /* fallthrough */
10076 case 256:
10077 case 512:
10078 case 1024:
10079 case 2048:
10080 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010081 }
10082
Ville Syrjälädc41c152014-08-13 11:57:05 +030010083 cntl |= CURSOR_ENABLE |
10084 CURSOR_GAMMA_ENABLE |
10085 CURSOR_FORMAT_ARGB |
10086 CURSOR_STRIDE(stride);
10087
10088 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010089 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010090
Ville Syrjälädc41c152014-08-13 11:57:05 +030010091 if (intel_crtc->cursor_cntl != 0 &&
10092 (intel_crtc->cursor_base != base ||
10093 intel_crtc->cursor_size != size ||
10094 intel_crtc->cursor_cntl != cntl)) {
10095 /* On these chipsets we can only modify the base/size/stride
10096 * whilst the cursor is disabled.
10097 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010098 I915_WRITE(CURCNTR(PIPE_A), 0);
10099 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010100 intel_crtc->cursor_cntl = 0;
10101 }
10102
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010103 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010104 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010105 intel_crtc->cursor_base = base;
10106 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010107
10108 if (intel_crtc->cursor_size != size) {
10109 I915_WRITE(CURSIZE, size);
10110 intel_crtc->cursor_size = size;
10111 }
10112
Chris Wilson4b0e3332014-05-30 16:35:26 +030010113 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010114 I915_WRITE(CURCNTR(PIPE_A), cntl);
10115 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010116 intel_crtc->cursor_cntl = cntl;
10117 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010118}
10119
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010120static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10121 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010122{
10123 struct drm_device *dev = crtc->dev;
10124 struct drm_i915_private *dev_priv = dev->dev_private;
10125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10126 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010127 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010128
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010129 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010130 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010131 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010132 case 64:
10133 cntl |= CURSOR_MODE_64_ARGB_AX;
10134 break;
10135 case 128:
10136 cntl |= CURSOR_MODE_128_ARGB_AX;
10137 break;
10138 case 256:
10139 cntl |= CURSOR_MODE_256_ARGB_AX;
10140 break;
10141 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010142 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010143 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010144 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010145 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010146
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010147 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010148 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010149
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010150 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10151 cntl |= CURSOR_ROTATE_180;
10152 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010153
Chris Wilson4b0e3332014-05-30 16:35:26 +030010154 if (intel_crtc->cursor_cntl != cntl) {
10155 I915_WRITE(CURCNTR(pipe), cntl);
10156 POSTING_READ(CURCNTR(pipe));
10157 intel_crtc->cursor_cntl = cntl;
10158 }
10159
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010160 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010161 I915_WRITE(CURBASE(pipe), base);
10162 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010163
10164 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010165}
10166
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010167/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010168static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010169 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010170{
10171 struct drm_device *dev = crtc->dev;
10172 struct drm_i915_private *dev_priv = dev->dev_private;
10173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10174 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010175 u32 base = intel_crtc->cursor_addr;
10176 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010177
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010178 if (plane_state) {
10179 int x = plane_state->base.crtc_x;
10180 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010181
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010182 if (x < 0) {
10183 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10184 x = -x;
10185 }
10186 pos |= x << CURSOR_X_SHIFT;
10187
10188 if (y < 0) {
10189 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10190 y = -y;
10191 }
10192 pos |= y << CURSOR_Y_SHIFT;
10193
10194 /* ILK+ do this automagically */
10195 if (HAS_GMCH_DISPLAY(dev) &&
10196 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10197 base += (plane_state->base.crtc_h *
10198 plane_state->base.crtc_w - 1) * 4;
10199 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010200 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010201
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010202 I915_WRITE(CURPOS(pipe), pos);
10203
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010204 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010205 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010206 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010207 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010208}
10209
Ville Syrjälädc41c152014-08-13 11:57:05 +030010210static bool cursor_size_ok(struct drm_device *dev,
10211 uint32_t width, uint32_t height)
10212{
10213 if (width == 0 || height == 0)
10214 return false;
10215
10216 /*
10217 * 845g/865g are special in that they are only limited by
10218 * the width of their cursors, the height is arbitrary up to
10219 * the precision of the register. Everything else requires
10220 * square cursors, limited to a few power-of-two sizes.
10221 */
10222 if (IS_845G(dev) || IS_I865G(dev)) {
10223 if ((width & 63) != 0)
10224 return false;
10225
10226 if (width > (IS_845G(dev) ? 64 : 512))
10227 return false;
10228
10229 if (height > 1023)
10230 return false;
10231 } else {
10232 switch (width | height) {
10233 case 256:
10234 case 128:
10235 if (IS_GEN2(dev))
10236 return false;
10237 case 64:
10238 break;
10239 default:
10240 return false;
10241 }
10242 }
10243
10244 return true;
10245}
10246
Jesse Barnes79e53942008-11-07 14:24:08 -080010247/* VESA 640x480x72Hz mode to set on the pipe */
10248static struct drm_display_mode load_detect_mode = {
10249 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10250 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10251};
10252
Daniel Vettera8bb6812014-02-10 18:00:39 +010010253struct drm_framebuffer *
10254__intel_framebuffer_create(struct drm_device *dev,
10255 struct drm_mode_fb_cmd2 *mode_cmd,
10256 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010257{
10258 struct intel_framebuffer *intel_fb;
10259 int ret;
10260
10261 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010262 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010263 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010264
10265 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010266 if (ret)
10267 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010268
10269 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010270
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010271err:
10272 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010273 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010274}
10275
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010276static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010277intel_framebuffer_create(struct drm_device *dev,
10278 struct drm_mode_fb_cmd2 *mode_cmd,
10279 struct drm_i915_gem_object *obj)
10280{
10281 struct drm_framebuffer *fb;
10282 int ret;
10283
10284 ret = i915_mutex_lock_interruptible(dev);
10285 if (ret)
10286 return ERR_PTR(ret);
10287 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10288 mutex_unlock(&dev->struct_mutex);
10289
10290 return fb;
10291}
10292
Chris Wilsond2dff872011-04-19 08:36:26 +010010293static u32
10294intel_framebuffer_pitch_for_width(int width, int bpp)
10295{
10296 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10297 return ALIGN(pitch, 64);
10298}
10299
10300static u32
10301intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10302{
10303 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010304 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010305}
10306
10307static struct drm_framebuffer *
10308intel_framebuffer_create_for_mode(struct drm_device *dev,
10309 struct drm_display_mode *mode,
10310 int depth, int bpp)
10311{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010312 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010313 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010314 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010315
Dave Gordond37cd8a2016-04-22 19:14:32 +010010316 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010317 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010318 if (IS_ERR(obj))
10319 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010320
10321 mode_cmd.width = mode->hdisplay;
10322 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010323 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10324 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010325 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010326
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010327 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10328 if (IS_ERR(fb))
10329 drm_gem_object_unreference_unlocked(&obj->base);
10330
10331 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010332}
10333
10334static struct drm_framebuffer *
10335mode_fits_in_fbdev(struct drm_device *dev,
10336 struct drm_display_mode *mode)
10337{
Daniel Vetter06957262015-08-10 13:34:08 +020010338#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010339 struct drm_i915_private *dev_priv = dev->dev_private;
10340 struct drm_i915_gem_object *obj;
10341 struct drm_framebuffer *fb;
10342
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010343 if (!dev_priv->fbdev)
10344 return NULL;
10345
10346 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010347 return NULL;
10348
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010349 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010350 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010351
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010352 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010353 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10354 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010355 return NULL;
10356
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010357 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010358 return NULL;
10359
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010360 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010361 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010362#else
10363 return NULL;
10364#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010365}
10366
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010367static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10368 struct drm_crtc *crtc,
10369 struct drm_display_mode *mode,
10370 struct drm_framebuffer *fb,
10371 int x, int y)
10372{
10373 struct drm_plane_state *plane_state;
10374 int hdisplay, vdisplay;
10375 int ret;
10376
10377 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10378 if (IS_ERR(plane_state))
10379 return PTR_ERR(plane_state);
10380
10381 if (mode)
10382 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10383 else
10384 hdisplay = vdisplay = 0;
10385
10386 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10387 if (ret)
10388 return ret;
10389 drm_atomic_set_fb_for_plane(plane_state, fb);
10390 plane_state->crtc_x = 0;
10391 plane_state->crtc_y = 0;
10392 plane_state->crtc_w = hdisplay;
10393 plane_state->crtc_h = vdisplay;
10394 plane_state->src_x = x << 16;
10395 plane_state->src_y = y << 16;
10396 plane_state->src_w = hdisplay << 16;
10397 plane_state->src_h = vdisplay << 16;
10398
10399 return 0;
10400}
10401
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010402bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010403 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010404 struct intel_load_detect_pipe *old,
10405 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010406{
10407 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010408 struct intel_encoder *intel_encoder =
10409 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010410 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010411 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010412 struct drm_crtc *crtc = NULL;
10413 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010414 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010415 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010416 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010417 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010418 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010419 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010420
Chris Wilsond2dff872011-04-19 08:36:26 +010010421 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010422 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010423 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010424
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010425 old->restore_state = NULL;
10426
Rob Clark51fd3712013-11-19 12:10:12 -050010427retry:
10428 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10429 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010430 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010431
Jesse Barnes79e53942008-11-07 14:24:08 -080010432 /*
10433 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010434 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 * - if the connector already has an assigned crtc, use it (but make
10436 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010437 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 * - try to find the first unused crtc that can drive this connector,
10439 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 */
10441
10442 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010443 if (connector->state->crtc) {
10444 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010445
Rob Clark51fd3712013-11-19 12:10:12 -050010446 ret = drm_modeset_lock(&crtc->mutex, ctx);
10447 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010448 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010449
10450 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010451 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 }
10453
10454 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010455 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010456 i++;
10457 if (!(encoder->possible_crtcs & (1 << i)))
10458 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010459
10460 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10461 if (ret)
10462 goto fail;
10463
10464 if (possible_crtc->state->enable) {
10465 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010466 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010467 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010468
10469 crtc = possible_crtc;
10470 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010471 }
10472
10473 /*
10474 * If we didn't find an unused CRTC, don't use any.
10475 */
10476 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010477 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010478 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 }
10480
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010481found:
10482 intel_crtc = to_intel_crtc(crtc);
10483
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010484 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10485 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010486 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010488 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010489 restore_state = drm_atomic_state_alloc(dev);
10490 if (!state || !restore_state) {
10491 ret = -ENOMEM;
10492 goto fail;
10493 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010494
10495 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010496 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010497
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010498 connector_state = drm_atomic_get_connector_state(state, connector);
10499 if (IS_ERR(connector_state)) {
10500 ret = PTR_ERR(connector_state);
10501 goto fail;
10502 }
10503
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010504 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10505 if (ret)
10506 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010507
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010508 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10509 if (IS_ERR(crtc_state)) {
10510 ret = PTR_ERR(crtc_state);
10511 goto fail;
10512 }
10513
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010514 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010515
Chris Wilson64927112011-04-20 07:25:26 +010010516 if (!mode)
10517 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010518
Chris Wilsond2dff872011-04-19 08:36:26 +010010519 /* We need a framebuffer large enough to accommodate all accesses
10520 * that the plane may generate whilst we perform load detection.
10521 * We can not rely on the fbcon either being present (we get called
10522 * during its initialisation to detect all boot displays, or it may
10523 * not even exist) or that it is large enough to satisfy the
10524 * requested mode.
10525 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010526 fb = mode_fits_in_fbdev(dev, mode);
10527 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010528 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010529 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010530 } else
10531 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010532 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010533 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010534 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010536
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010537 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10538 if (ret)
10539 goto fail;
10540
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010541 drm_framebuffer_unreference(fb);
10542
10543 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10544 if (ret)
10545 goto fail;
10546
10547 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10548 if (!ret)
10549 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10550 if (!ret)
10551 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10552 if (ret) {
10553 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10554 goto fail;
10555 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010556
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010557 ret = drm_atomic_commit(state);
10558 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010559 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010560 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010561 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010562
10563 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010564
Jesse Barnes79e53942008-11-07 14:24:08 -080010565 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010566 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010567 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010568
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010569fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010570 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010571 drm_atomic_state_free(restore_state);
10572 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010573
Rob Clark51fd3712013-11-19 12:10:12 -050010574 if (ret == -EDEADLK) {
10575 drm_modeset_backoff(ctx);
10576 goto retry;
10577 }
10578
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010579 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010580}
10581
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010582void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010583 struct intel_load_detect_pipe *old,
10584 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010585{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010586 struct intel_encoder *intel_encoder =
10587 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010588 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010589 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010590 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010591
Chris Wilsond2dff872011-04-19 08:36:26 +010010592 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010593 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010594 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010595
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010596 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010597 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010598
10599 ret = drm_atomic_commit(state);
10600 if (ret) {
10601 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10602 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010603 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010604}
10605
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010606static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010607 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010608{
10609 struct drm_i915_private *dev_priv = dev->dev_private;
10610 u32 dpll = pipe_config->dpll_hw_state.dpll;
10611
10612 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010613 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010614 else if (HAS_PCH_SPLIT(dev))
10615 return 120000;
10616 else if (!IS_GEN2(dev))
10617 return 96000;
10618 else
10619 return 48000;
10620}
10621
Jesse Barnes79e53942008-11-07 14:24:08 -080010622/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010623static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010624 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010625{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010628 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010629 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010630 u32 fp;
10631 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010632 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010633 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010634
10635 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010636 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010637 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010638 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010639
10640 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010641 if (IS_PINEVIEW(dev)) {
10642 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10643 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010644 } else {
10645 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10646 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10647 }
10648
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010649 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010650 if (IS_PINEVIEW(dev))
10651 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10652 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010653 else
10654 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 DPLL_FPA01_P1_POST_DIV_SHIFT);
10656
10657 switch (dpll & DPLL_MODE_MASK) {
10658 case DPLLB_MODE_DAC_SERIAL:
10659 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10660 5 : 10;
10661 break;
10662 case DPLLB_MODE_LVDS:
10663 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10664 7 : 14;
10665 break;
10666 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010667 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010669 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 }
10671
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010672 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010673 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010674 else
Imre Deakdccbea32015-06-22 23:35:51 +030010675 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010676 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010677 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010678 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010679
10680 if (is_lvds) {
10681 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10682 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010683
10684 if (lvds & LVDS_CLKB_POWER_UP)
10685 clock.p2 = 7;
10686 else
10687 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010688 } else {
10689 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10690 clock.p1 = 2;
10691 else {
10692 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10693 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10694 }
10695 if (dpll & PLL_P2_DIVIDE_BY_4)
10696 clock.p2 = 4;
10697 else
10698 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010699 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010700
Imre Deakdccbea32015-06-22 23:35:51 +030010701 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010702 }
10703
Ville Syrjälä18442d02013-09-13 16:00:08 +030010704 /*
10705 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010706 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010707 * encoder's get_config() function.
10708 */
Imre Deakdccbea32015-06-22 23:35:51 +030010709 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010710}
10711
Ville Syrjälä6878da02013-09-13 15:59:11 +030010712int intel_dotclock_calculate(int link_freq,
10713 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010714{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010715 /*
10716 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010717 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010718 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010719 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010720 *
10721 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010722 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010723 */
10724
Ville Syrjälä6878da02013-09-13 15:59:11 +030010725 if (!m_n->link_n)
10726 return 0;
10727
10728 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10729}
10730
Ville Syrjälä18442d02013-09-13 16:00:08 +030010731static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010732 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010733{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010734 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010735
10736 /* read out port_clock from the DPLL */
10737 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010738
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010739 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010740 * In case there is an active pipe without active ports,
10741 * we may need some idea for the dotclock anyway.
10742 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010743 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010744 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010745 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010746 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010747}
10748
10749/** Returns the currently programmed mode of the given pipe. */
10750struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10751 struct drm_crtc *crtc)
10752{
Jesse Barnes548f2452011-02-17 10:40:53 -080010753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010755 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010756 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010757 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010758 int htot = I915_READ(HTOTAL(cpu_transcoder));
10759 int hsync = I915_READ(HSYNC(cpu_transcoder));
10760 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10761 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010762 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010763
10764 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10765 if (!mode)
10766 return NULL;
10767
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010768 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10769 if (!pipe_config) {
10770 kfree(mode);
10771 return NULL;
10772 }
10773
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010774 /*
10775 * Construct a pipe_config sufficient for getting the clock info
10776 * back out of crtc_clock_get.
10777 *
10778 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10779 * to use a real value here instead.
10780 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010781 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10782 pipe_config->pixel_multiplier = 1;
10783 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10784 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10785 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10786 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010787
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010788 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010789 mode->hdisplay = (htot & 0xffff) + 1;
10790 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10791 mode->hsync_start = (hsync & 0xffff) + 1;
10792 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10793 mode->vdisplay = (vtot & 0xffff) + 1;
10794 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10795 mode->vsync_start = (vsync & 0xffff) + 1;
10796 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10797
10798 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010799
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010800 kfree(pipe_config);
10801
Jesse Barnes79e53942008-11-07 14:24:08 -080010802 return mode;
10803}
10804
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010805void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010806{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010807 if (dev_priv->mm.busy)
10808 return;
10809
Paulo Zanoni43694d62014-03-07 20:08:08 -030010810 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010811 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010812 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010813 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010814 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010815}
10816
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010817void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010818{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010819 if (!dev_priv->mm.busy)
10820 return;
10821
10822 dev_priv->mm.busy = false;
10823
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010824 if (INTEL_GEN(dev_priv) >= 6)
10825 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010826
Paulo Zanoni43694d62014-03-07 20:08:08 -030010827 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010828}
10829
Jesse Barnes79e53942008-11-07 14:24:08 -080010830static void intel_crtc_destroy(struct drm_crtc *crtc)
10831{
10832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010833 struct drm_device *dev = crtc->dev;
10834 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010835
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010836 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010837 work = intel_crtc->unpin_work;
10838 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010839 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010840
10841 if (work) {
10842 cancel_work_sync(&work->work);
10843 kfree(work);
10844 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010845
10846 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010847
Jesse Barnes79e53942008-11-07 14:24:08 -080010848 kfree(intel_crtc);
10849}
10850
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010851static void intel_unpin_work_fn(struct work_struct *__work)
10852{
10853 struct intel_unpin_work *work =
10854 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010855 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10856 struct drm_device *dev = crtc->base.dev;
10857 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010858
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010859 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010860 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010861 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010862
John Harrisonf06cc1b2014-11-24 18:49:37 +000010863 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010864 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010865 mutex_unlock(&dev->struct_mutex);
10866
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010867 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010868 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010869 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010870
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010871 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10872 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010873
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010874 kfree(work);
10875}
10876
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010877static void do_intel_finish_page_flip(struct drm_i915_private *dev_priv,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010878 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010880 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10882 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010883 unsigned long flags;
10884
10885 /* Ignore early vblank irqs */
10886 if (intel_crtc == NULL)
10887 return;
10888
Daniel Vetterf3260382014-09-15 14:55:23 +020010889 /*
10890 * This is called both by irq handlers and the reset code (to complete
10891 * lost pageflips) so needs the full irqsave spinlocks.
10892 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010893 spin_lock_irqsave(&dev->event_lock, flags);
10894 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010895
10896 /* Ensure we don't miss a work->pending update ... */
10897 smp_rmb();
10898
10899 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010900 spin_unlock_irqrestore(&dev->event_lock, flags);
10901 return;
10902 }
10903
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010904 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010905
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010906 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010907}
10908
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010909void intel_finish_page_flip(struct drm_i915_private *dev_priv, int pipe)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010910{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010911 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10912
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010913 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010914}
10915
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010916void intel_finish_page_flip_plane(struct drm_i915_private *dev_priv, int plane)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010917{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010918 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10919
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010920 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010921}
10922
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010923/* Is 'a' after or equal to 'b'? */
10924static bool g4x_flip_count_after_eq(u32 a, u32 b)
10925{
10926 return !((a - b) & 0x80000000);
10927}
10928
10929static bool page_flip_finished(struct intel_crtc *crtc)
10930{
10931 struct drm_device *dev = crtc->base.dev;
10932 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc19ae982016-04-13 17:35:03 +010010933 unsigned reset_counter;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010934
Chris Wilsonc19ae982016-04-13 17:35:03 +010010935 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010010936 if (crtc->reset_counter != reset_counter)
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010937 return true;
10938
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010939 /*
10940 * The relevant registers doen't exist on pre-ctg.
10941 * As the flip done interrupt doesn't trigger for mmio
10942 * flips on gmch platforms, a flip count check isn't
10943 * really needed there. But since ctg has the registers,
10944 * include it in the check anyway.
10945 */
10946 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10947 return true;
10948
10949 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010950 * BDW signals flip done immediately if the plane
10951 * is disabled, even if the plane enable is already
10952 * armed to occur at the next vblank :(
10953 */
10954
10955 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010956 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10957 * used the same base address. In that case the mmio flip might
10958 * have completed, but the CS hasn't even executed the flip yet.
10959 *
10960 * A flip count check isn't enough as the CS might have updated
10961 * the base address just after start of vblank, but before we
10962 * managed to process the interrupt. This means we'd complete the
10963 * CS flip too soon.
10964 *
10965 * Combining both checks should get us a good enough result. It may
10966 * still happen that the CS flip has been executed, but has not
10967 * yet actually completed. But in case the base address is the same
10968 * anyway, we don't really care.
10969 */
10970 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10971 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010972 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973 crtc->unpin_work->flip_count);
10974}
10975
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010976void intel_prepare_page_flip(struct drm_i915_private *dev_priv, int plane)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010977{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010978 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010979 struct intel_crtc *intel_crtc =
10980 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10981 unsigned long flags;
10982
Daniel Vetterf3260382014-09-15 14:55:23 +020010983
10984 /*
10985 * This is called both by irq handlers and the reset code (to complete
10986 * lost pageflips) so needs the full irqsave spinlocks.
10987 *
10988 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010989 * generate a page-flip completion irq, i.e. every modeset
10990 * is also accompanied by a spurious intel_prepare_page_flip().
10991 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010992 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010993 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010994 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010995 spin_unlock_irqrestore(&dev->event_lock, flags);
10996}
10997
Chris Wilson60426392015-10-10 10:44:32 +010010998static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010999{
11000 /* Ensure that the work item is consistent when activating it ... */
11001 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011002 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011003 /* and that it is marked active as soon as the irq could fire. */
11004 smp_wmb();
11005}
11006
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011007static int intel_gen2_queue_flip(struct drm_device *dev,
11008 struct drm_crtc *crtc,
11009 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011010 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011011 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011012 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011013{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011014 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011016 u32 flip_mask;
11017 int ret;
11018
John Harrison5fb9de12015-05-29 17:44:07 +010011019 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011020 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011021 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022
11023 /* Can't queue multiple flips, so wait for the previous
11024 * one to finish before executing the next.
11025 */
11026 if (intel_crtc->plane)
11027 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11028 else
11029 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011030 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11031 intel_ring_emit(engine, MI_NOOP);
11032 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011033 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011034 intel_ring_emit(engine, fb->pitches[0]);
11035 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11036 intel_ring_emit(engine, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011037
Chris Wilson60426392015-10-10 10:44:32 +010011038 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011039 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011040}
11041
11042static int intel_gen3_queue_flip(struct drm_device *dev,
11043 struct drm_crtc *crtc,
11044 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011045 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011046 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011047 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011049 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011051 u32 flip_mask;
11052 int ret;
11053
John Harrison5fb9de12015-05-29 17:44:07 +010011054 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011056 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011057
11058 if (intel_crtc->plane)
11059 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11060 else
11061 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011062 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11063 intel_ring_emit(engine, MI_NOOP);
11064 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011065 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011066 intel_ring_emit(engine, fb->pitches[0]);
11067 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11068 intel_ring_emit(engine, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011069
Chris Wilson60426392015-10-10 10:44:32 +010011070 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011071 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072}
11073
11074static int intel_gen4_queue_flip(struct drm_device *dev,
11075 struct drm_crtc *crtc,
11076 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011077 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011078 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011079 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011081 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011082 struct drm_i915_private *dev_priv = dev->dev_private;
11083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11084 uint32_t pf, pipesrc;
11085 int ret;
11086
John Harrison5fb9de12015-05-29 17:44:07 +010011087 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011088 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011089 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011090
11091 /* i965+ uses the linear or tiled offsets from the
11092 * Display Registers (which do not change across a page-flip)
11093 * so we need only reprogram the base address.
11094 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011095 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011096 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011097 intel_ring_emit(engine, fb->pitches[0]);
11098 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011099 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100
11101 /* XXX Enabling the panel-fitter across page-flip is so far
11102 * untested on non-native modes, so ignore it for now.
11103 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11104 */
11105 pf = 0;
11106 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011107 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011108
Chris Wilson60426392015-10-10 10:44:32 +010011109 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011110 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011111}
11112
11113static int intel_gen6_queue_flip(struct drm_device *dev,
11114 struct drm_crtc *crtc,
11115 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011116 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011117 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011118 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011120 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121 struct drm_i915_private *dev_priv = dev->dev_private;
11122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11123 uint32_t pf, pipesrc;
11124 int ret;
11125
John Harrison5fb9de12015-05-29 17:44:07 +010011126 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011127 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011128 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011129
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011130 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011131 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011132 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11133 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134
Chris Wilson99d9acd2012-04-17 20:37:00 +010011135 /* Contrary to the suggestions in the documentation,
11136 * "Enable Panel Fitter" does not seem to be required when page
11137 * flipping with a non-native mode, and worse causes a normal
11138 * modeset to fail.
11139 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11140 */
11141 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011142 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011143 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011144
Chris Wilson60426392015-10-10 10:44:32 +010011145 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011146 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011147}
11148
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011149static int intel_gen7_queue_flip(struct drm_device *dev,
11150 struct drm_crtc *crtc,
11151 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011152 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011153 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011154 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011155{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011156 struct intel_engine_cs *engine = req->engine;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011158 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011159 int len, ret;
11160
Robin Schroereba905b2014-05-18 02:24:50 +020011161 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011162 case PLANE_A:
11163 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11164 break;
11165 case PLANE_B:
11166 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11167 break;
11168 case PLANE_C:
11169 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11170 break;
11171 default:
11172 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011173 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011174 }
11175
Chris Wilsonffe74d72013-08-26 20:58:12 +010011176 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011177 if (engine->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011178 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011179 /*
11180 * On Gen 8, SRM is now taking an extra dword to accommodate
11181 * 48bits addresses, and we need a NOOP for the batch size to
11182 * stay even.
11183 */
11184 if (IS_GEN8(dev))
11185 len += 2;
11186 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011187
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011188 /*
11189 * BSpec MI_DISPLAY_FLIP for IVB:
11190 * "The full packet must be contained within the same cache line."
11191 *
11192 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11193 * cacheline, if we ever start emitting more commands before
11194 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11195 * then do the cacheline alignment, and finally emit the
11196 * MI_DISPLAY_FLIP.
11197 */
John Harrisonbba09b12015-05-29 17:44:06 +010011198 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011199 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011200 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011201
John Harrison5fb9de12015-05-29 17:44:07 +010011202 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011203 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011204 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011205
Chris Wilsonffe74d72013-08-26 20:58:12 +010011206 /* Unmask the flip-done completion message. Note that the bspec says that
11207 * we should do this for both the BCS and RCS, and that we must not unmask
11208 * more than one flip event at any time (or ensure that one flip message
11209 * can be sent by waiting for flip-done prior to queueing new flips).
11210 * Experimentation says that BCS works despite DERRMR masking all
11211 * flip-done completion events and that unmasking all planes at once
11212 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11213 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11214 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011215 if (engine->id == RCS) {
11216 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11217 intel_ring_emit_reg(engine, DERRMR);
11218 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11219 DERRMR_PIPEB_PRI_FLIP_DONE |
11220 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011221 if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011222 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011223 MI_SRM_LRM_GLOBAL_GTT);
11224 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011225 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011226 MI_SRM_LRM_GLOBAL_GTT);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011227 intel_ring_emit_reg(engine, DERRMR);
11228 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011229 if (IS_GEN8(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011230 intel_ring_emit(engine, 0);
11231 intel_ring_emit(engine, MI_NOOP);
Damien Lespiauf4768282014-04-07 20:24:34 +010011232 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011233 }
11234
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011235 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11236 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11237 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11238 intel_ring_emit(engine, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011239
Chris Wilson60426392015-10-10 10:44:32 +010011240 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011241 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011242}
11243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011244static bool use_mmio_flip(struct intel_engine_cs *engine,
Sourab Gupta84c33a62014-06-02 16:47:17 +053011245 struct drm_i915_gem_object *obj)
11246{
11247 /*
11248 * This is not being used for older platforms, because
11249 * non-availability of flip done interrupt forces us to use
11250 * CS flips. Older platforms derive flip done using some clever
11251 * tricks involving the flip_pending status bits and vblank irqs.
11252 * So using MMIO flips there would disrupt this mechanism.
11253 */
11254
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011255 if (engine == NULL)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011256 return true;
11257
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011258 if (INTEL_INFO(engine->dev)->gen < 5)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011259 return false;
11260
11261 if (i915.use_mmio_flip < 0)
11262 return false;
11263 else if (i915.use_mmio_flip > 0)
11264 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011265 else if (i915.enable_execlists)
11266 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011267 else if (obj->base.dma_buf &&
11268 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11269 false))
11270 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011271 else
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011272 return engine != i915_gem_request_get_engine(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011273}
11274
Chris Wilson60426392015-10-10 10:44:32 +010011275static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011276 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011277 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011278{
11279 struct drm_device *dev = intel_crtc->base.dev;
11280 struct drm_i915_private *dev_priv = dev->dev_private;
11281 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011282 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011283 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011284
11285 ctl = I915_READ(PLANE_CTL(pipe, 0));
11286 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011287 switch (fb->modifier[0]) {
11288 case DRM_FORMAT_MOD_NONE:
11289 break;
11290 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011291 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011292 break;
11293 case I915_FORMAT_MOD_Y_TILED:
11294 ctl |= PLANE_CTL_TILED_Y;
11295 break;
11296 case I915_FORMAT_MOD_Yf_TILED:
11297 ctl |= PLANE_CTL_TILED_YF;
11298 break;
11299 default:
11300 MISSING_CASE(fb->modifier[0]);
11301 }
Damien Lespiauff944562014-11-20 14:58:16 +000011302
11303 /*
11304 * The stride is either expressed as a multiple of 64 bytes chunks for
11305 * linear buffers or in number of tiles for tiled buffers.
11306 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011307 if (intel_rotation_90_or_270(rotation)) {
11308 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011309 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011310 stride = DIV_ROUND_UP(fb->height, tile_height);
11311 } else {
11312 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011313 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11314 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011315 }
Damien Lespiauff944562014-11-20 14:58:16 +000011316
11317 /*
11318 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11319 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11320 */
11321 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11322 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11323
Chris Wilson60426392015-10-10 10:44:32 +010011324 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011325 POSTING_READ(PLANE_SURF(pipe, 0));
11326}
11327
Chris Wilson60426392015-10-10 10:44:32 +010011328static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11329 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011330{
11331 struct drm_device *dev = intel_crtc->base.dev;
11332 struct drm_i915_private *dev_priv = dev->dev_private;
11333 struct intel_framebuffer *intel_fb =
11334 to_intel_framebuffer(intel_crtc->base.primary->fb);
11335 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011336 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338
Sourab Gupta84c33a62014-06-02 16:47:17 +053011339 dspcntr = I915_READ(reg);
11340
Damien Lespiauc5d97472014-10-25 00:11:11 +010011341 if (obj->tiling_mode != I915_TILING_NONE)
11342 dspcntr |= DISPPLANE_TILED;
11343 else
11344 dspcntr &= ~DISPPLANE_TILED;
11345
Sourab Gupta84c33a62014-06-02 16:47:17 +053011346 I915_WRITE(reg, dspcntr);
11347
Chris Wilson60426392015-10-10 10:44:32 +010011348 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011349 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011350}
11351
11352/*
11353 * XXX: This is the temporary way to update the plane registers until we get
11354 * around to using the usual plane update functions for MMIO flips
11355 */
Chris Wilson60426392015-10-10 10:44:32 +010011356static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011357{
Chris Wilson60426392015-10-10 10:44:32 +010011358 struct intel_crtc *crtc = mmio_flip->crtc;
11359 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011360
Chris Wilson60426392015-10-10 10:44:32 +010011361 spin_lock_irq(&crtc->base.dev->event_lock);
11362 work = crtc->unpin_work;
11363 spin_unlock_irq(&crtc->base.dev->event_lock);
11364 if (work == NULL)
11365 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011366
Chris Wilson60426392015-10-10 10:44:32 +010011367 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011368
Chris Wilson60426392015-10-10 10:44:32 +010011369 intel_pipe_update_start(crtc);
11370
11371 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011372 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011373 else
11374 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011375 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011376
Chris Wilson60426392015-10-10 10:44:32 +010011377 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011378}
11379
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011380static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011381{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011382 struct intel_mmio_flip *mmio_flip =
11383 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011384 struct intel_framebuffer *intel_fb =
11385 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11386 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387
Chris Wilson60426392015-10-10 10:44:32 +010011388 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011389 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011390 false, NULL,
11391 &mmio_flip->i915->rps.mmioflips));
Chris Wilson73db04c2016-04-28 09:56:55 +010011392 i915_gem_request_unreference(mmio_flip->req);
Chris Wilson60426392015-10-10 10:44:32 +010011393 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011394
Alex Goinsfd8e0582015-11-25 18:43:38 -080011395 /* For framebuffer backed by dmabuf, wait for fence */
11396 if (obj->base.dma_buf)
11397 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11398 false, false,
11399 MAX_SCHEDULE_TIMEOUT) < 0);
11400
Chris Wilson60426392015-10-10 10:44:32 +010011401 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011402 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011403}
11404
11405static int intel_queue_mmio_flip(struct drm_device *dev,
11406 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011407 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011408{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011409 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011410
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011411 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11412 if (mmio_flip == NULL)
11413 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011414
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011415 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011416 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011417 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011418 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011419
11420 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11421 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011422
Sourab Gupta84c33a62014-06-02 16:47:17 +053011423 return 0;
11424}
11425
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011426static int intel_default_queue_flip(struct drm_device *dev,
11427 struct drm_crtc *crtc,
11428 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011429 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011430 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011431 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011432{
11433 return -ENODEV;
11434}
11435
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011436static bool __intel_pageflip_stall_check(struct drm_device *dev,
11437 struct drm_crtc *crtc)
11438{
11439 struct drm_i915_private *dev_priv = dev->dev_private;
11440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11441 struct intel_unpin_work *work = intel_crtc->unpin_work;
11442 u32 addr;
11443
11444 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11445 return true;
11446
Chris Wilson908565c2015-08-12 13:08:22 +010011447 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11448 return false;
11449
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011450 if (!work->enable_stall_check)
11451 return false;
11452
11453 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011454 if (work->flip_queued_req &&
11455 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011456 return false;
11457
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011458 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 }
11460
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011461 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011462 return false;
11463
11464 /* Potential stall - if we see that the flip has happened,
11465 * assume a missed interrupt. */
11466 if (INTEL_INFO(dev)->gen >= 4)
11467 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11468 else
11469 addr = I915_READ(DSPADDR(intel_crtc->plane));
11470
11471 /* There is a potential issue here with a false positive after a flip
11472 * to the same address. We could address this by checking for a
11473 * non-incrementing frame counter.
11474 */
11475 return addr == work->gtt_offset;
11476}
11477
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011478void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011480 struct drm_device *dev = dev_priv->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011481 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011483 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011484
Dave Gordon6c51d462015-03-06 15:34:26 +000011485 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011486
11487 if (crtc == NULL)
11488 return;
11489
Daniel Vetterf3260382014-09-15 14:55:23 +020011490 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011491 work = intel_crtc->unpin_work;
11492 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011494 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011495 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011496 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011497 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011498 if (work != NULL &&
11499 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011500 intel_queue_rps_boost_for_request(work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011501 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011502}
11503
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011504static int intel_crtc_page_flip(struct drm_crtc *crtc,
11505 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011506 struct drm_pending_vblank_event *event,
11507 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011508{
11509 struct drm_device *dev = crtc->dev;
11510 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011511 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011512 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011514 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011515 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011516 struct intel_unpin_work *work;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011517 struct intel_engine_cs *engine;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011518 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011519 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011520 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011521
Matt Roper2ff8fde2014-07-08 07:50:07 -070011522 /*
11523 * drm_mode_page_flip_ioctl() should already catch this, but double
11524 * check to be safe. In the future we may enable pageflipping from
11525 * a disabled primary plane.
11526 */
11527 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11528 return -EBUSY;
11529
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011530 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011531 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011532 return -EINVAL;
11533
11534 /*
11535 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11536 * Note that pitch changes could also affect these register.
11537 */
11538 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011539 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11540 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011541 return -EINVAL;
11542
Chris Wilsonf900db42014-02-20 09:26:13 +000011543 if (i915_terminally_wedged(&dev_priv->gpu_error))
11544 goto out_hang;
11545
Daniel Vetterb14c5672013-09-19 12:18:32 +020011546 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547 if (work == NULL)
11548 return -ENOMEM;
11549
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011551 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011552 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011553 INIT_WORK(&work->work, intel_unpin_work_fn);
11554
Daniel Vetter87b6b102014-05-15 15:33:46 +020011555 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011556 if (ret)
11557 goto free_work;
11558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011559 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011560 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011561 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011562 /* Before declaring the flip queue wedged, check if
11563 * the hardware completed the operation behind our backs.
11564 */
11565 if (__intel_pageflip_stall_check(dev, crtc)) {
11566 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11567 page_flip_completed(intel_crtc);
11568 } else {
11569 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011570 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011571
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011572 drm_crtc_vblank_put(crtc);
11573 kfree(work);
11574 return -EBUSY;
11575 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011576 }
11577 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011578 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011580 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11581 flush_workqueue(dev_priv->wq);
11582
Jesse Barnes75dfca82010-02-10 15:09:44 -080011583 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011584 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011585 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586
Matt Roperf4510a22014-04-01 15:22:40 -070011587 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011588 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011589 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011590
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011591 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011592
Chris Wilson89ed88b2015-02-16 14:31:49 +000011593 ret = i915_mutex_lock_interruptible(dev);
11594 if (ret)
11595 goto cleanup;
11596
Chris Wilsonc19ae982016-04-13 17:35:03 +010011597 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010011598 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11599 ret = -EIO;
11600 goto cleanup;
11601 }
11602
11603 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011604
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011605 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011606 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011607
Wayne Boyer666a4532015-12-09 12:29:35 -080011608 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011609 engine = &dev_priv->engine[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011610 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011611 /* vlv: DISPLAY_FLIP fails to change tiling */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011612 engine = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011613 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011614 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011615 } else if (INTEL_INFO(dev)->gen >= 7) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011616 engine = i915_gem_request_get_engine(obj->last_write_req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011617 if (engine == NULL || engine->id != RCS)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011618 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011619 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011620 engine = &dev_priv->engine[RCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011621 }
11622
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011623 mmio_flip = use_mmio_flip(engine, obj);
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011624
11625 /* When using CS flips, we want to emit semaphores between rings.
11626 * However, when using mmio flips we will create a task to do the
11627 * synchronisation, so all we want here is to pin the framebuffer
11628 * into the display plane and skip any waits.
11629 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011630 if (!mmio_flip) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011631 ret = i915_gem_object_sync(obj, engine, &request);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011632 if (ret)
11633 goto cleanup_pending;
11634 }
11635
Ville Syrjälä3465c582016-02-15 22:54:43 +020011636 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011637 if (ret)
11638 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011639
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011640 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11641 obj, 0);
11642 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011643
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011644 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011645 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011646 if (ret)
11647 goto cleanup_unpin;
11648
John Harrisonf06cc1b2014-11-24 18:49:37 +000011649 i915_gem_request_assign(&work->flip_queued_req,
11650 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011651 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011652 if (!request) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011653 request = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +000011654 if (IS_ERR(request)) {
11655 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011656 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011657 }
John Harrison6258fbe2015-05-29 17:43:48 +010011658 }
11659
11660 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011661 page_flip_flags);
11662 if (ret)
11663 goto cleanup_unpin;
11664
John Harrison6258fbe2015-05-29 17:43:48 +010011665 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011666 }
11667
John Harrison91af1272015-06-18 13:14:56 +010011668 if (request)
John Harrison75289872015-05-29 17:43:49 +010011669 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011670
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011671 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011672 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011673
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011674 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011675 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011676 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011677
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011678 intel_frontbuffer_flip_prepare(dev,
11679 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011680
Jesse Barnese5510fa2010-07-01 16:48:37 -070011681 trace_i915_flip_request(intel_crtc->plane, obj);
11682
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011683 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011684
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011685cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011686 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011687cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011688 if (!IS_ERR_OR_NULL(request))
Chris Wilsonaa9b7812016-04-13 17:35:15 +010011689 i915_add_request_no_flush(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011690 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011691 mutex_unlock(&dev->struct_mutex);
11692cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011693 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011694 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011695
Chris Wilson89ed88b2015-02-16 14:31:49 +000011696 drm_gem_object_unreference_unlocked(&obj->base);
11697 drm_framebuffer_unreference(work->old_fb);
11698
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011699 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011700 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011701 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011702
Daniel Vetter87b6b102014-05-15 15:33:46 +020011703 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011704free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011705 kfree(work);
11706
Chris Wilsonf900db42014-02-20 09:26:13 +000011707 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011708 struct drm_atomic_state *state;
11709 struct drm_plane_state *plane_state;
11710
Chris Wilsonf900db42014-02-20 09:26:13 +000011711out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011712 state = drm_atomic_state_alloc(dev);
11713 if (!state)
11714 return -ENOMEM;
11715 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11716
11717retry:
11718 plane_state = drm_atomic_get_plane_state(state, primary);
11719 ret = PTR_ERR_OR_ZERO(plane_state);
11720 if (!ret) {
11721 drm_atomic_set_fb_for_plane(plane_state, fb);
11722
11723 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11724 if (!ret)
11725 ret = drm_atomic_commit(state);
11726 }
11727
11728 if (ret == -EDEADLK) {
11729 drm_modeset_backoff(state->acquire_ctx);
11730 drm_atomic_state_clear(state);
11731 goto retry;
11732 }
11733
11734 if (ret)
11735 drm_atomic_state_free(state);
11736
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011737 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011738 spin_lock_irq(&dev->event_lock);
Gustavo Padovan560ce1d2016-04-14 10:48:15 -070011739 drm_crtc_send_vblank_event(crtc, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011740 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011741 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011742 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011743 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011744}
11745
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011746
11747/**
11748 * intel_wm_need_update - Check whether watermarks need updating
11749 * @plane: drm plane
11750 * @state: new plane state
11751 *
11752 * Check current plane state versus the new one to determine whether
11753 * watermarks need to be recalculated.
11754 *
11755 * Returns true or false.
11756 */
11757static bool intel_wm_need_update(struct drm_plane *plane,
11758 struct drm_plane_state *state)
11759{
Matt Roperd21fbe82015-09-24 15:53:12 -070011760 struct intel_plane_state *new = to_intel_plane_state(state);
11761 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11762
11763 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011764 if (new->visible != cur->visible)
11765 return true;
11766
11767 if (!cur->base.fb || !new->base.fb)
11768 return false;
11769
11770 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11771 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011772 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11773 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11774 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11775 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011776 return true;
11777
11778 return false;
11779}
11780
Matt Roperd21fbe82015-09-24 15:53:12 -070011781static bool needs_scaling(struct intel_plane_state *state)
11782{
11783 int src_w = drm_rect_width(&state->src) >> 16;
11784 int src_h = drm_rect_height(&state->src) >> 16;
11785 int dst_w = drm_rect_width(&state->dst);
11786 int dst_h = drm_rect_height(&state->dst);
11787
11788 return (src_w != dst_w || src_h != dst_h);
11789}
11790
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011791int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11792 struct drm_plane_state *plane_state)
11793{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011794 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011795 struct drm_crtc *crtc = crtc_state->crtc;
11796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11797 struct drm_plane *plane = plane_state->plane;
11798 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011799 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011800 struct intel_plane_state *old_plane_state =
11801 to_intel_plane_state(plane->state);
11802 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011803 bool mode_changed = needs_modeset(crtc_state);
11804 bool was_crtc_enabled = crtc->state->active;
11805 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011806 bool turn_off, turn_on, visible, was_visible;
11807 struct drm_framebuffer *fb = plane_state->fb;
11808
11809 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11810 plane->type != DRM_PLANE_TYPE_CURSOR) {
11811 ret = skl_update_scaler_plane(
11812 to_intel_crtc_state(crtc_state),
11813 to_intel_plane_state(plane_state));
11814 if (ret)
11815 return ret;
11816 }
11817
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011818 was_visible = old_plane_state->visible;
11819 visible = to_intel_plane_state(plane_state)->visible;
11820
11821 if (!was_crtc_enabled && WARN_ON(was_visible))
11822 was_visible = false;
11823
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011824 /*
11825 * Visibility is calculated as if the crtc was on, but
11826 * after scaler setup everything depends on it being off
11827 * when the crtc isn't active.
11828 */
11829 if (!is_crtc_enabled)
11830 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011831
11832 if (!was_visible && !visible)
11833 return 0;
11834
Maarten Lankhorste8861672016-02-24 11:24:26 +010011835 if (fb != old_plane_state->base.fb)
11836 pipe_config->fb_changed = true;
11837
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011838 turn_off = was_visible && (!visible || mode_changed);
11839 turn_on = visible && (!was_visible || mode_changed);
11840
11841 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11842 plane->base.id, fb ? fb->base.id : -1);
11843
11844 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11845 plane->base.id, was_visible, visible,
11846 turn_off, turn_on, mode_changed);
11847
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011848 if (turn_on) {
11849 pipe_config->update_wm_pre = true;
11850
11851 /* must disable cxsr around plane enable/disable */
11852 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11853 pipe_config->disable_cxsr = true;
11854 } else if (turn_off) {
11855 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011856
Ville Syrjälä852eb002015-06-24 22:00:07 +030011857 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011858 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011859 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011860 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011861 /* FIXME bollocks */
11862 pipe_config->update_wm_pre = true;
11863 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011864 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011865
Matt Ropered4a6a72016-02-23 17:20:13 -080011866 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011867 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11868 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011869 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11870
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011871 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011872 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011873
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011874 /*
11875 * WaCxSRDisabledForSpriteScaling:ivb
11876 *
11877 * cstate->update_wm was already set above, so this flag will
11878 * take effect when we commit and program watermarks.
11879 */
11880 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11881 needs_scaling(to_intel_plane_state(plane_state)) &&
11882 !needs_scaling(old_plane_state))
11883 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011884
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011885 return 0;
11886}
11887
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011888static bool encoders_cloneable(const struct intel_encoder *a,
11889 const struct intel_encoder *b)
11890{
11891 /* masks could be asymmetric, so check both ways */
11892 return a == b || (a->cloneable & (1 << b->type) &&
11893 b->cloneable & (1 << a->type));
11894}
11895
11896static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11897 struct intel_crtc *crtc,
11898 struct intel_encoder *encoder)
11899{
11900 struct intel_encoder *source_encoder;
11901 struct drm_connector *connector;
11902 struct drm_connector_state *connector_state;
11903 int i;
11904
11905 for_each_connector_in_state(state, connector, connector_state, i) {
11906 if (connector_state->crtc != &crtc->base)
11907 continue;
11908
11909 source_encoder =
11910 to_intel_encoder(connector_state->best_encoder);
11911 if (!encoders_cloneable(encoder, source_encoder))
11912 return false;
11913 }
11914
11915 return true;
11916}
11917
11918static bool check_encoder_cloning(struct drm_atomic_state *state,
11919 struct intel_crtc *crtc)
11920{
11921 struct intel_encoder *encoder;
11922 struct drm_connector *connector;
11923 struct drm_connector_state *connector_state;
11924 int i;
11925
11926 for_each_connector_in_state(state, connector, connector_state, i) {
11927 if (connector_state->crtc != &crtc->base)
11928 continue;
11929
11930 encoder = to_intel_encoder(connector_state->best_encoder);
11931 if (!check_single_encoder_cloning(state, crtc, encoder))
11932 return false;
11933 }
11934
11935 return true;
11936}
11937
11938static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11939 struct drm_crtc_state *crtc_state)
11940{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011941 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011942 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011944 struct intel_crtc_state *pipe_config =
11945 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011946 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011947 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011948 bool mode_changed = needs_modeset(crtc_state);
11949
11950 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11951 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11952 return -EINVAL;
11953 }
11954
Ville Syrjälä852eb002015-06-24 22:00:07 +030011955 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011956 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011957
Maarten Lankhorstad421372015-06-15 12:33:42 +020011958 if (mode_changed && crtc_state->enable &&
11959 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011960 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011961 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11962 pipe_config);
11963 if (ret)
11964 return ret;
11965 }
11966
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011967 if (crtc_state->color_mgmt_changed) {
11968 ret = intel_color_check(crtc, crtc_state);
11969 if (ret)
11970 return ret;
11971 }
11972
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011973 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011974 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011975 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011976 if (ret) {
11977 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011978 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011979 }
11980 }
11981
11982 if (dev_priv->display.compute_intermediate_wm &&
11983 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11984 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11985 return 0;
11986
11987 /*
11988 * Calculate 'intermediate' watermarks that satisfy both the
11989 * old state and the new state. We can program these
11990 * immediately.
11991 */
11992 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11993 intel_crtc,
11994 pipe_config);
11995 if (ret) {
11996 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11997 return ret;
11998 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011999 }
12000
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012001 if (INTEL_INFO(dev)->gen >= 9) {
12002 if (mode_changed)
12003 ret = skl_update_scaler_crtc(pipe_config);
12004
12005 if (!ret)
12006 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12007 pipe_config);
12008 }
12009
12010 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012011}
12012
Jani Nikula65b38e02015-04-13 11:26:56 +030012013static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012014 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Matt Roperea2c67b2014-12-23 10:41:52 -080012015 .atomic_begin = intel_begin_crtc_commit,
12016 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012017 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012018};
12019
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012020static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12021{
12022 struct intel_connector *connector;
12023
12024 for_each_intel_connector(dev, connector) {
12025 if (connector->base.encoder) {
12026 connector->base.state->best_encoder =
12027 connector->base.encoder;
12028 connector->base.state->crtc =
12029 connector->base.encoder->crtc;
12030 } else {
12031 connector->base.state->best_encoder = NULL;
12032 connector->base.state->crtc = NULL;
12033 }
12034 }
12035}
12036
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012037static void
Robin Schroereba905b2014-05-18 02:24:50 +020012038connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012039 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012040{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012041 int bpp = pipe_config->pipe_bpp;
12042
12043 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12044 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012045 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012046
12047 /* Don't use an invalid EDID bpc value */
12048 if (connector->base.display_info.bpc &&
12049 connector->base.display_info.bpc * 3 < bpp) {
12050 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12051 bpp, connector->base.display_info.bpc*3);
12052 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12053 }
12054
Jani Nikula013dd9e2016-01-13 16:35:20 +020012055 /* Clamp bpp to default limit on screens without EDID 1.4 */
12056 if (connector->base.display_info.bpc == 0) {
12057 int type = connector->base.connector_type;
12058 int clamp_bpp = 24;
12059
12060 /* Fall back to 18 bpp when DP sink capability is unknown. */
12061 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12062 type == DRM_MODE_CONNECTOR_eDP)
12063 clamp_bpp = 18;
12064
12065 if (bpp > clamp_bpp) {
12066 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12067 bpp, clamp_bpp);
12068 pipe_config->pipe_bpp = clamp_bpp;
12069 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012070 }
12071}
12072
12073static int
12074compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012075 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012076{
12077 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012078 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012079 struct drm_connector *connector;
12080 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012081 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012082
Wayne Boyer666a4532015-12-09 12:29:35 -080012083 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012084 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012085 else if (INTEL_INFO(dev)->gen >= 5)
12086 bpp = 12*3;
12087 else
12088 bpp = 8*3;
12089
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012090
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012091 pipe_config->pipe_bpp = bpp;
12092
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012093 state = pipe_config->base.state;
12094
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012095 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012096 for_each_connector_in_state(state, connector, connector_state, i) {
12097 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012098 continue;
12099
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012100 connected_sink_compute_bpp(to_intel_connector(connector),
12101 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012102 }
12103
12104 return bpp;
12105}
12106
Daniel Vetter644db712013-09-19 14:53:58 +020012107static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12108{
12109 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12110 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012111 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012112 mode->crtc_hdisplay, mode->crtc_hsync_start,
12113 mode->crtc_hsync_end, mode->crtc_htotal,
12114 mode->crtc_vdisplay, mode->crtc_vsync_start,
12115 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12116}
12117
Daniel Vetterc0b03412013-05-28 12:05:54 +020012118static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012119 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012120 const char *context)
12121{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012122 struct drm_device *dev = crtc->base.dev;
12123 struct drm_plane *plane;
12124 struct intel_plane *intel_plane;
12125 struct intel_plane_state *state;
12126 struct drm_framebuffer *fb;
12127
12128 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12129 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012130
Jani Nikulada205632016-03-15 21:51:10 +020012131 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012132 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12133 pipe_config->pipe_bpp, pipe_config->dither);
12134 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12135 pipe_config->has_pch_encoder,
12136 pipe_config->fdi_lanes,
12137 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12138 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12139 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012140 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012141 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012142 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012143 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12144 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12145 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012146
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012147 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012148 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012149 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012150 pipe_config->dp_m2_n2.gmch_m,
12151 pipe_config->dp_m2_n2.gmch_n,
12152 pipe_config->dp_m2_n2.link_m,
12153 pipe_config->dp_m2_n2.link_n,
12154 pipe_config->dp_m2_n2.tu);
12155
Daniel Vetter55072d12014-11-20 16:10:28 +010012156 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12157 pipe_config->has_audio,
12158 pipe_config->has_infoframe);
12159
Daniel Vetterc0b03412013-05-28 12:05:54 +020012160 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012161 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012162 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012163 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12164 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012165 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012166 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12167 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012168 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12169 crtc->num_scalers,
12170 pipe_config->scaler_state.scaler_users,
12171 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012172 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12173 pipe_config->gmch_pfit.control,
12174 pipe_config->gmch_pfit.pgm_ratios,
12175 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012176 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012177 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012178 pipe_config->pch_pfit.size,
12179 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012180 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012181 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012182
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012183 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012184 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012185 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012186 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012187 pipe_config->ddi_pll_sel,
12188 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012189 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012190 pipe_config->dpll_hw_state.pll0,
12191 pipe_config->dpll_hw_state.pll1,
12192 pipe_config->dpll_hw_state.pll2,
12193 pipe_config->dpll_hw_state.pll3,
12194 pipe_config->dpll_hw_state.pll6,
12195 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012196 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012197 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012198 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012199 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012200 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12201 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12202 pipe_config->ddi_pll_sel,
12203 pipe_config->dpll_hw_state.ctrl1,
12204 pipe_config->dpll_hw_state.cfgcr1,
12205 pipe_config->dpll_hw_state.cfgcr2);
12206 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012207 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012208 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012209 pipe_config->dpll_hw_state.wrpll,
12210 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012211 } else {
12212 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12213 "fp0: 0x%x, fp1: 0x%x\n",
12214 pipe_config->dpll_hw_state.dpll,
12215 pipe_config->dpll_hw_state.dpll_md,
12216 pipe_config->dpll_hw_state.fp0,
12217 pipe_config->dpll_hw_state.fp1);
12218 }
12219
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012220 DRM_DEBUG_KMS("planes on this crtc\n");
12221 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12222 intel_plane = to_intel_plane(plane);
12223 if (intel_plane->pipe != crtc->pipe)
12224 continue;
12225
12226 state = to_intel_plane_state(plane->state);
12227 fb = state->base.fb;
12228 if (!fb) {
12229 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12230 "disabled, scaler_id = %d\n",
12231 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12232 plane->base.id, intel_plane->pipe,
12233 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12234 drm_plane_index(plane), state->scaler_id);
12235 continue;
12236 }
12237
12238 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12239 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12240 plane->base.id, intel_plane->pipe,
12241 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12242 drm_plane_index(plane));
12243 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12244 fb->base.id, fb->width, fb->height, fb->pixel_format);
12245 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12246 state->scaler_id,
12247 state->src.x1 >> 16, state->src.y1 >> 16,
12248 drm_rect_width(&state->src) >> 16,
12249 drm_rect_height(&state->src) >> 16,
12250 state->dst.x1, state->dst.y1,
12251 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12252 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012253}
12254
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012255static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012256{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012257 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012258 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012259 unsigned int used_ports = 0;
12260
12261 /*
12262 * Walk the connector list instead of the encoder
12263 * list to detect the problem on ddi platforms
12264 * where there's just one encoder per digital port.
12265 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012266 drm_for_each_connector(connector, dev) {
12267 struct drm_connector_state *connector_state;
12268 struct intel_encoder *encoder;
12269
12270 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12271 if (!connector_state)
12272 connector_state = connector->state;
12273
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012274 if (!connector_state->best_encoder)
12275 continue;
12276
12277 encoder = to_intel_encoder(connector_state->best_encoder);
12278
12279 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012280
12281 switch (encoder->type) {
12282 unsigned int port_mask;
12283 case INTEL_OUTPUT_UNKNOWN:
12284 if (WARN_ON(!HAS_DDI(dev)))
12285 break;
12286 case INTEL_OUTPUT_DISPLAYPORT:
12287 case INTEL_OUTPUT_HDMI:
12288 case INTEL_OUTPUT_EDP:
12289 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12290
12291 /* the same port mustn't appear more than once */
12292 if (used_ports & port_mask)
12293 return false;
12294
12295 used_ports |= port_mask;
12296 default:
12297 break;
12298 }
12299 }
12300
12301 return true;
12302}
12303
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012304static void
12305clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12306{
12307 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012308 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012309 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012310 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012311 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012312 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012313
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012314 /* FIXME: before the switch to atomic started, a new pipe_config was
12315 * kzalloc'd. Code that depends on any field being zero should be
12316 * fixed, so that the crtc_state can be safely duplicated. For now,
12317 * only fields that are know to not cause problems are preserved. */
12318
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012319 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012320 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012321 shared_dpll = crtc_state->shared_dpll;
12322 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012323 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012324 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012325
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012326 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012327
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012328 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012329 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012330 crtc_state->shared_dpll = shared_dpll;
12331 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012332 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012333 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012334}
12335
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012336static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012337intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012338 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012339{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012340 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012341 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012342 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012343 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012344 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012345 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012346 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012347
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012348 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012349
Daniel Vettere143a212013-07-04 12:01:15 +020012350 pipe_config->cpu_transcoder =
12351 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012352
Imre Deak2960bc92013-07-30 13:36:32 +030012353 /*
12354 * Sanitize sync polarity flags based on requested ones. If neither
12355 * positive or negative polarity is requested, treat this as meaning
12356 * negative polarity.
12357 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012358 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012359 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012360 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012361
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012362 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012363 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012364 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012365
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012366 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12367 pipe_config);
12368 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012369 goto fail;
12370
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012371 /*
12372 * Determine the real pipe dimensions. Note that stereo modes can
12373 * increase the actual pipe size due to the frame doubling and
12374 * insertion of additional space for blanks between the frame. This
12375 * is stored in the crtc timings. We use the requested mode to do this
12376 * computation to clearly distinguish it from the adjusted mode, which
12377 * can be changed by the connectors in the below retry loop.
12378 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012379 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012380 &pipe_config->pipe_src_w,
12381 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012382
Daniel Vettere29c22c2013-02-21 00:00:16 +010012383encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012384 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012385 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012386 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012387
Daniel Vetter135c81b2013-07-21 21:37:09 +020012388 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012389 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12390 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012391
Daniel Vetter7758a112012-07-08 19:40:39 +020012392 /* Pass our mode to the connectors and the CRTC to give them a chance to
12393 * adjust it according to limitations or connector properties, and also
12394 * a chance to reject the mode entirely.
12395 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012396 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012397 if (connector_state->crtc != crtc)
12398 continue;
12399
12400 encoder = to_intel_encoder(connector_state->best_encoder);
12401
Daniel Vetterefea6e82013-07-21 21:36:59 +020012402 if (!(encoder->compute_config(encoder, pipe_config))) {
12403 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012404 goto fail;
12405 }
12406 }
12407
Daniel Vetterff9a6752013-06-01 17:16:21 +020012408 /* Set default port clock if not overwritten by the encoder. Needs to be
12409 * done afterwards in case the encoder adjusts the mode. */
12410 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012411 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012412 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012413
Daniel Vettera43f6e02013-06-07 23:10:32 +020012414 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012415 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012416 DRM_DEBUG_KMS("CRTC fixup failed\n");
12417 goto fail;
12418 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012419
12420 if (ret == RETRY) {
12421 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12422 ret = -EINVAL;
12423 goto fail;
12424 }
12425
12426 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12427 retry = false;
12428 goto encoder_retry;
12429 }
12430
Daniel Vettere8fa4272015-08-12 11:43:34 +020012431 /* Dithering seems to not pass-through bits correctly when it should, so
12432 * only enable it on 6bpc panels. */
12433 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012434 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012435 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012436
Daniel Vetter7758a112012-07-08 19:40:39 +020012437fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012438 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012439}
12440
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012441static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012442intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012443{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012444 struct drm_crtc *crtc;
12445 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012446 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012447
Ville Syrjälä76688512014-01-10 11:28:06 +020012448 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012449 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012450 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012451
12452 /* Update hwmode for vblank functions */
12453 if (crtc->state->active)
12454 crtc->hwmode = crtc->state->adjusted_mode;
12455 else
12456 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012457
12458 /*
12459 * Update legacy state to satisfy fbc code. This can
12460 * be removed when fbc uses the atomic state.
12461 */
12462 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12463 struct drm_plane_state *plane_state = crtc->primary->state;
12464
12465 crtc->primary->fb = plane_state->fb;
12466 crtc->x = plane_state->src_x >> 16;
12467 crtc->y = plane_state->src_y >> 16;
12468 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012469 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012470}
12471
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012472static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012473{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012474 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012475
12476 if (clock1 == clock2)
12477 return true;
12478
12479 if (!clock1 || !clock2)
12480 return false;
12481
12482 diff = abs(clock1 - clock2);
12483
12484 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12485 return true;
12486
12487 return false;
12488}
12489
Daniel Vetter25c5b262012-07-08 22:08:04 +020012490#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12491 list_for_each_entry((intel_crtc), \
12492 &(dev)->mode_config.crtc_list, \
12493 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012494 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012495
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012496static bool
12497intel_compare_m_n(unsigned int m, unsigned int n,
12498 unsigned int m2, unsigned int n2,
12499 bool exact)
12500{
12501 if (m == m2 && n == n2)
12502 return true;
12503
12504 if (exact || !m || !n || !m2 || !n2)
12505 return false;
12506
12507 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12508
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012509 if (n > n2) {
12510 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012511 m2 <<= 1;
12512 n2 <<= 1;
12513 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012514 } else if (n < n2) {
12515 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516 m <<= 1;
12517 n <<= 1;
12518 }
12519 }
12520
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012521 if (n != n2)
12522 return false;
12523
12524 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012525}
12526
12527static bool
12528intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12529 struct intel_link_m_n *m2_n2,
12530 bool adjust)
12531{
12532 if (m_n->tu == m2_n2->tu &&
12533 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12534 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12535 intel_compare_m_n(m_n->link_m, m_n->link_n,
12536 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12537 if (adjust)
12538 *m2_n2 = *m_n;
12539
12540 return true;
12541 }
12542
12543 return false;
12544}
12545
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012546static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012547intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012548 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012549 struct intel_crtc_state *pipe_config,
12550 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012551{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012552 bool ret = true;
12553
12554#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12555 do { \
12556 if (!adjust) \
12557 DRM_ERROR(fmt, ##__VA_ARGS__); \
12558 else \
12559 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12560 } while (0)
12561
Daniel Vetter66e985c2013-06-05 13:34:20 +020012562#define PIPE_CONF_CHECK_X(name) \
12563 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012564 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012565 "(expected 0x%08x, found 0x%08x)\n", \
12566 current_config->name, \
12567 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012568 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012569 }
12570
Daniel Vetter08a24032013-04-19 11:25:34 +020012571#define PIPE_CONF_CHECK_I(name) \
12572 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012573 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012574 "(expected %i, found %i)\n", \
12575 current_config->name, \
12576 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012577 ret = false; \
12578 }
12579
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012580#define PIPE_CONF_CHECK_P(name) \
12581 if (current_config->name != pipe_config->name) { \
12582 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12583 "(expected %p, found %p)\n", \
12584 current_config->name, \
12585 pipe_config->name); \
12586 ret = false; \
12587 }
12588
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012589#define PIPE_CONF_CHECK_M_N(name) \
12590 if (!intel_compare_link_m_n(&current_config->name, \
12591 &pipe_config->name,\
12592 adjust)) { \
12593 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12594 "(expected tu %i gmch %i/%i link %i/%i, " \
12595 "found tu %i, gmch %i/%i link %i/%i)\n", \
12596 current_config->name.tu, \
12597 current_config->name.gmch_m, \
12598 current_config->name.gmch_n, \
12599 current_config->name.link_m, \
12600 current_config->name.link_n, \
12601 pipe_config->name.tu, \
12602 pipe_config->name.gmch_m, \
12603 pipe_config->name.gmch_n, \
12604 pipe_config->name.link_m, \
12605 pipe_config->name.link_n); \
12606 ret = false; \
12607 }
12608
Daniel Vetter55c561a2016-03-30 11:34:36 +020012609/* This is required for BDW+ where there is only one set of registers for
12610 * switching between high and low RR.
12611 * This macro can be used whenever a comparison has to be made between one
12612 * hw state and multiple sw state variables.
12613 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012614#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12615 if (!intel_compare_link_m_n(&current_config->name, \
12616 &pipe_config->name, adjust) && \
12617 !intel_compare_link_m_n(&current_config->alt_name, \
12618 &pipe_config->name, adjust)) { \
12619 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12620 "(expected tu %i gmch %i/%i link %i/%i, " \
12621 "or tu %i gmch %i/%i link %i/%i, " \
12622 "found tu %i, gmch %i/%i link %i/%i)\n", \
12623 current_config->name.tu, \
12624 current_config->name.gmch_m, \
12625 current_config->name.gmch_n, \
12626 current_config->name.link_m, \
12627 current_config->name.link_n, \
12628 current_config->alt_name.tu, \
12629 current_config->alt_name.gmch_m, \
12630 current_config->alt_name.gmch_n, \
12631 current_config->alt_name.link_m, \
12632 current_config->alt_name.link_n, \
12633 pipe_config->name.tu, \
12634 pipe_config->name.gmch_m, \
12635 pipe_config->name.gmch_n, \
12636 pipe_config->name.link_m, \
12637 pipe_config->name.link_n); \
12638 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012639 }
12640
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012641#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12642 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012643 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012644 "(expected %i, found %i)\n", \
12645 current_config->name & (mask), \
12646 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012647 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012648 }
12649
Ville Syrjälä5e550652013-09-06 23:29:07 +030012650#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12651 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012652 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012653 "(expected %i, found %i)\n", \
12654 current_config->name, \
12655 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012657 }
12658
Daniel Vetterbb760062013-06-06 14:55:52 +020012659#define PIPE_CONF_QUIRK(quirk) \
12660 ((current_config->quirks | pipe_config->quirks) & (quirk))
12661
Daniel Vettereccb1402013-05-22 00:50:22 +020012662 PIPE_CONF_CHECK_I(cpu_transcoder);
12663
Daniel Vetter08a24032013-04-19 11:25:34 +020012664 PIPE_CONF_CHECK_I(has_pch_encoder);
12665 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012667
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012668 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012669 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012670
12671 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012673
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012674 if (current_config->has_drrs)
12675 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12676 } else
12677 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012678
Jani Nikulaa65347b2015-11-27 12:21:46 +020012679 PIPE_CONF_CHECK_I(has_dsi_encoder);
12680
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012681 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12682 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012687
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012694
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012695 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012696 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012697 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012698 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012699 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012700 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012701
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012702 PIPE_CONF_CHECK_I(has_audio);
12703
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012704 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012705 DRM_MODE_FLAG_INTERLACE);
12706
Daniel Vetterbb760062013-06-06 14:55:52 +020012707 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012708 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012709 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012710 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012711 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012712 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012713 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012714 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012715 DRM_MODE_FLAG_NVSYNC);
12716 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012717
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012718 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012719 /* pfit ratios are autocomputed by the hw on gen4+ */
12720 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012721 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012722 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012723
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012724 if (!adjust) {
12725 PIPE_CONF_CHECK_I(pipe_src_w);
12726 PIPE_CONF_CHECK_I(pipe_src_h);
12727
12728 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12729 if (current_config->pch_pfit.enabled) {
12730 PIPE_CONF_CHECK_X(pch_pfit.pos);
12731 PIPE_CONF_CHECK_X(pch_pfit.size);
12732 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012733
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012734 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12735 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012736
Jesse Barnese59150d2014-01-07 13:30:45 -080012737 /* BDW+ don't expose a synchronous way to read the state */
12738 if (IS_HASWELL(dev))
12739 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012740
Ville Syrjälä282740f2013-09-04 18:30:03 +030012741 PIPE_CONF_CHECK_I(double_wide);
12742
Daniel Vetter26804af2014-06-25 22:01:55 +030012743 PIPE_CONF_CHECK_X(ddi_pll_sel);
12744
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012745 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012746 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012747 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012748 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12749 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012750 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012751 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012752 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12753 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12754 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012755
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012756 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12757 PIPE_CONF_CHECK_X(dsi_pll.div);
12758
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012759 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12760 PIPE_CONF_CHECK_I(pipe_bpp);
12761
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012762 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012763 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012764
Daniel Vetter66e985c2013-06-05 13:34:20 +020012765#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012766#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012767#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012768#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012769#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012770#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012771#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012772
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012773 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012774}
12775
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012776static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12777 const struct intel_crtc_state *pipe_config)
12778{
12779 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012780 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012781 &pipe_config->fdi_m_n);
12782 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12783
12784 /*
12785 * FDI already provided one idea for the dotclock.
12786 * Yell if the encoder disagrees.
12787 */
12788 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12789 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12790 fdi_dotclock, dotclock);
12791 }
12792}
12793
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012794static void verify_wm_state(struct drm_crtc *crtc,
12795 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012796{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012797 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012798 struct drm_i915_private *dev_priv = dev->dev_private;
12799 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012800 struct skl_ddb_entry *hw_entry, *sw_entry;
12801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12802 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012803 int plane;
12804
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012805 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012806 return;
12807
12808 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12809 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12810
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012811 /* planes */
12812 for_each_plane(dev_priv, pipe, plane) {
12813 hw_entry = &hw_ddb.plane[pipe][plane];
12814 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012815
12816 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12817 continue;
12818
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012819 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12820 "(expected (%u,%u), found (%u,%u))\n",
12821 pipe_name(pipe), plane + 1,
12822 sw_entry->start, sw_entry->end,
12823 hw_entry->start, hw_entry->end);
12824 }
12825
12826 /* cursor */
12827 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12828 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12829
12830 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012831 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12832 "(expected (%u,%u), found (%u,%u))\n",
12833 pipe_name(pipe),
12834 sw_entry->start, sw_entry->end,
12835 hw_entry->start, hw_entry->end);
12836 }
12837}
12838
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012839static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012840verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012841{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012842 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012843
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012844 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012845 struct drm_encoder *encoder = connector->encoder;
12846 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012847
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012848 if (state->crtc != crtc)
12849 continue;
12850
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012851 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012852
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012853 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012854 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012855 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012856}
12857
12858static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012859verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012860{
12861 struct intel_encoder *encoder;
12862 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863
Damien Lespiaub2784e12014-08-05 11:29:37 +010012864 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012865 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012866 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012867
12868 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12869 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012870 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012871
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012872 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012873 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012874 continue;
12875 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012876
12877 I915_STATE_WARN(connector->base.state->crtc !=
12878 encoder->base.crtc,
12879 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012880 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012881
Rob Clarke2c719b2014-12-15 13:56:32 -050012882 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012883 "encoder's enabled state mismatch "
12884 "(expected %i, found %i)\n",
12885 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012886
12887 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012888 bool active;
12889
12890 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012891 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012892 "encoder detached but still enabled on pipe %c.\n",
12893 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012894 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012895 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012896}
12897
12898static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012899verify_crtc_state(struct drm_crtc *crtc,
12900 struct drm_crtc_state *old_crtc_state,
12901 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012902{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012903 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012904 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012905 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12907 struct intel_crtc_state *pipe_config, *sw_config;
12908 struct drm_atomic_state *old_state;
12909 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012910
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012911 old_state = old_crtc_state->state;
12912 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12913 pipe_config = to_intel_crtc_state(old_crtc_state);
12914 memset(pipe_config, 0, sizeof(*pipe_config));
12915 pipe_config->base.crtc = crtc;
12916 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012917
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012918 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012919
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012920 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012921
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012922 /* hw state is inconsistent with the pipe quirk */
12923 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12924 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12925 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012926
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012927 I915_STATE_WARN(new_crtc_state->active != active,
12928 "crtc active state doesn't match with hw state "
12929 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012930
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012931 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12932 "transitional active state does not match atomic hw state "
12933 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012934
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012935 for_each_encoder_on_crtc(dev, crtc, encoder) {
12936 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012937
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012938 active = encoder->get_hw_state(encoder, &pipe);
12939 I915_STATE_WARN(active != new_crtc_state->active,
12940 "[ENCODER:%i] active %i with crtc active %i\n",
12941 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012942
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012943 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12944 "Encoder connected to wrong pipe %c\n",
12945 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012946
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012947 if (active)
12948 encoder->get_config(encoder, pipe_config);
12949 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012950
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012951 if (!new_crtc_state->active)
12952 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012953
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012954 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012955
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012956 sw_config = to_intel_crtc_state(crtc->state);
12957 if (!intel_pipe_config_compare(dev, sw_config,
12958 pipe_config, false)) {
12959 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12960 intel_dump_pipe_config(intel_crtc, pipe_config,
12961 "[hw state]");
12962 intel_dump_pipe_config(intel_crtc, sw_config,
12963 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012964 }
12965}
12966
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012967static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012968verify_single_dpll_state(struct drm_i915_private *dev_priv,
12969 struct intel_shared_dpll *pll,
12970 struct drm_crtc *crtc,
12971 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012972{
12973 struct intel_dpll_hw_state dpll_hw_state;
12974 unsigned crtc_mask;
12975 bool active;
12976
12977 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12978
12979 DRM_DEBUG_KMS("%s\n", pll->name);
12980
12981 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12982
12983 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12984 I915_STATE_WARN(!pll->on && pll->active_mask,
12985 "pll in active use but not on in sw tracking\n");
12986 I915_STATE_WARN(pll->on && !pll->active_mask,
12987 "pll is on but not used by any active crtc\n");
12988 I915_STATE_WARN(pll->on != active,
12989 "pll on state mismatch (expected %i, found %i)\n",
12990 pll->on, active);
12991 }
12992
12993 if (!crtc) {
12994 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12995 "more active pll users than references: %x vs %x\n",
12996 pll->active_mask, pll->config.crtc_mask);
12997
12998 return;
12999 }
13000
13001 crtc_mask = 1 << drm_crtc_index(crtc);
13002
13003 if (new_state->active)
13004 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13005 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13006 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13007 else
13008 I915_STATE_WARN(pll->active_mask & crtc_mask,
13009 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13010 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13011
13012 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13013 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13014 crtc_mask, pll->config.crtc_mask);
13015
13016 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13017 &dpll_hw_state,
13018 sizeof(dpll_hw_state)),
13019 "pll hw state mismatch\n");
13020}
13021
13022static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013023verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13024 struct drm_crtc_state *old_crtc_state,
13025 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013026{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013027 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013028 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13029 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13030
13031 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013032 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013033
13034 if (old_state->shared_dpll &&
13035 old_state->shared_dpll != new_state->shared_dpll) {
13036 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13037 struct intel_shared_dpll *pll = old_state->shared_dpll;
13038
13039 I915_STATE_WARN(pll->active_mask & crtc_mask,
13040 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13041 pipe_name(drm_crtc_index(crtc)));
13042 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13043 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13044 pipe_name(drm_crtc_index(crtc)));
13045 }
13046}
13047
13048static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013049intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013050 struct drm_crtc_state *old_state,
13051 struct drm_crtc_state *new_state)
13052{
13053 if (!needs_modeset(new_state) &&
13054 !to_intel_crtc_state(new_state)->update_pipe)
13055 return;
13056
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013057 verify_wm_state(crtc, new_state);
13058 verify_connector_state(crtc->dev, crtc);
13059 verify_crtc_state(crtc, old_state, new_state);
13060 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013061}
13062
13063static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013064verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013065{
13066 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013067 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013068
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013069 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013070 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013071}
Daniel Vetter53589012013-06-05 13:34:16 +020013072
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013073static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013074intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013075{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013076 verify_encoder_state(dev);
13077 verify_connector_state(dev, NULL);
13078 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013079}
13080
Ville Syrjälä80715b22014-05-15 20:23:23 +030013081static void update_scanline_offset(struct intel_crtc *crtc)
13082{
13083 struct drm_device *dev = crtc->base.dev;
13084
13085 /*
13086 * The scanline counter increments at the leading edge of hsync.
13087 *
13088 * On most platforms it starts counting from vtotal-1 on the
13089 * first active line. That means the scanline counter value is
13090 * always one less than what we would expect. Ie. just after
13091 * start of vblank, which also occurs at start of hsync (on the
13092 * last active line), the scanline counter will read vblank_start-1.
13093 *
13094 * On gen2 the scanline counter starts counting from 1 instead
13095 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13096 * to keep the value positive), instead of adding one.
13097 *
13098 * On HSW+ the behaviour of the scanline counter depends on the output
13099 * type. For DP ports it behaves like most other platforms, but on HDMI
13100 * there's an extra 1 line difference. So we need to add two instead of
13101 * one to the value.
13102 */
13103 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013104 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013105 int vtotal;
13106
Ville Syrjälä124abe02015-09-08 13:40:45 +030013107 vtotal = adjusted_mode->crtc_vtotal;
13108 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013109 vtotal /= 2;
13110
13111 crtc->scanline_offset = vtotal - 1;
13112 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013113 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013114 crtc->scanline_offset = 2;
13115 } else
13116 crtc->scanline_offset = 1;
13117}
13118
Maarten Lankhorstad421372015-06-15 12:33:42 +020013119static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013120{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013121 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013122 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013123 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013124 struct drm_crtc *crtc;
13125 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013126 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013127
13128 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013129 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013130
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013131 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013133 struct intel_shared_dpll *old_dpll =
13134 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013135
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013136 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013137 continue;
13138
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013139 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013140
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013141 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013142 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013143
Maarten Lankhorstad421372015-06-15 12:33:42 +020013144 if (!shared_dpll)
13145 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13146
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013147 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013148 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013149}
13150
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013151/*
13152 * This implements the workaround described in the "notes" section of the mode
13153 * set sequence documentation. When going from no pipes or single pipe to
13154 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13155 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13156 */
13157static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13158{
13159 struct drm_crtc_state *crtc_state;
13160 struct intel_crtc *intel_crtc;
13161 struct drm_crtc *crtc;
13162 struct intel_crtc_state *first_crtc_state = NULL;
13163 struct intel_crtc_state *other_crtc_state = NULL;
13164 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13165 int i;
13166
13167 /* look at all crtc's that are going to be enabled in during modeset */
13168 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13169 intel_crtc = to_intel_crtc(crtc);
13170
13171 if (!crtc_state->active || !needs_modeset(crtc_state))
13172 continue;
13173
13174 if (first_crtc_state) {
13175 other_crtc_state = to_intel_crtc_state(crtc_state);
13176 break;
13177 } else {
13178 first_crtc_state = to_intel_crtc_state(crtc_state);
13179 first_pipe = intel_crtc->pipe;
13180 }
13181 }
13182
13183 /* No workaround needed? */
13184 if (!first_crtc_state)
13185 return 0;
13186
13187 /* w/a possibly needed, check how many crtc's are already enabled. */
13188 for_each_intel_crtc(state->dev, intel_crtc) {
13189 struct intel_crtc_state *pipe_config;
13190
13191 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13192 if (IS_ERR(pipe_config))
13193 return PTR_ERR(pipe_config);
13194
13195 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13196
13197 if (!pipe_config->base.active ||
13198 needs_modeset(&pipe_config->base))
13199 continue;
13200
13201 /* 2 or more enabled crtcs means no need for w/a */
13202 if (enabled_pipe != INVALID_PIPE)
13203 return 0;
13204
13205 enabled_pipe = intel_crtc->pipe;
13206 }
13207
13208 if (enabled_pipe != INVALID_PIPE)
13209 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13210 else if (other_crtc_state)
13211 other_crtc_state->hsw_workaround_pipe = first_pipe;
13212
13213 return 0;
13214}
13215
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013216static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13217{
13218 struct drm_crtc *crtc;
13219 struct drm_crtc_state *crtc_state;
13220 int ret = 0;
13221
13222 /* add all active pipes to the state */
13223 for_each_crtc(state->dev, crtc) {
13224 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13225 if (IS_ERR(crtc_state))
13226 return PTR_ERR(crtc_state);
13227
13228 if (!crtc_state->active || needs_modeset(crtc_state))
13229 continue;
13230
13231 crtc_state->mode_changed = true;
13232
13233 ret = drm_atomic_add_affected_connectors(state, crtc);
13234 if (ret)
13235 break;
13236
13237 ret = drm_atomic_add_affected_planes(state, crtc);
13238 if (ret)
13239 break;
13240 }
13241
13242 return ret;
13243}
13244
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013245static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013246{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013247 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13248 struct drm_i915_private *dev_priv = state->dev->dev_private;
13249 struct drm_crtc *crtc;
13250 struct drm_crtc_state *crtc_state;
13251 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013252
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013253 if (!check_digital_port_conflicts(state)) {
13254 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13255 return -EINVAL;
13256 }
13257
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013258 intel_state->modeset = true;
13259 intel_state->active_crtcs = dev_priv->active_crtcs;
13260
13261 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13262 if (crtc_state->active)
13263 intel_state->active_crtcs |= 1 << i;
13264 else
13265 intel_state->active_crtcs &= ~(1 << i);
13266 }
13267
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013268 /*
13269 * See if the config requires any additional preparation, e.g.
13270 * to adjust global state with pipes off. We need to do this
13271 * here so we can get the modeset_pipe updated config for the new
13272 * mode set on this crtc. For other crtcs we need to use the
13273 * adjusted_mode bits in the crtc directly.
13274 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013275 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013276 ret = dev_priv->display.modeset_calc_cdclk(state);
13277
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013278 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013279 ret = intel_modeset_all_pipes(state);
13280
13281 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013282 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013283
13284 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13285 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013286 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013287 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013288
Maarten Lankhorstad421372015-06-15 12:33:42 +020013289 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013290
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013291 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013292 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013293
Maarten Lankhorstad421372015-06-15 12:33:42 +020013294 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013295}
13296
Matt Roperaa363132015-09-24 15:53:18 -070013297/*
13298 * Handle calculation of various watermark data at the end of the atomic check
13299 * phase. The code here should be run after the per-crtc and per-plane 'check'
13300 * handlers to ensure that all derived state has been updated.
13301 */
13302static void calc_watermark_data(struct drm_atomic_state *state)
13303{
13304 struct drm_device *dev = state->dev;
13305 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13306 struct drm_crtc *crtc;
13307 struct drm_crtc_state *cstate;
13308 struct drm_plane *plane;
13309 struct drm_plane_state *pstate;
13310
13311 /*
13312 * Calculate watermark configuration details now that derived
13313 * plane/crtc state is all properly updated.
13314 */
13315 drm_for_each_crtc(crtc, dev) {
13316 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13317 crtc->state;
13318
13319 if (cstate->active)
13320 intel_state->wm_config.num_pipes_active++;
13321 }
13322 drm_for_each_legacy_plane(plane, dev) {
13323 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13324 plane->state;
13325
13326 if (!to_intel_plane_state(pstate)->visible)
13327 continue;
13328
13329 intel_state->wm_config.sprites_enabled = true;
13330 if (pstate->crtc_w != pstate->src_w >> 16 ||
13331 pstate->crtc_h != pstate->src_h >> 16)
13332 intel_state->wm_config.sprites_scaled = true;
13333 }
13334}
13335
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013336/**
13337 * intel_atomic_check - validate state object
13338 * @dev: drm device
13339 * @state: state to validate
13340 */
13341static int intel_atomic_check(struct drm_device *dev,
13342 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013343{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013344 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013345 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013346 struct drm_crtc *crtc;
13347 struct drm_crtc_state *crtc_state;
13348 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013349 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013350
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013351 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013352 if (ret)
13353 return ret;
13354
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013355 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013356 struct intel_crtc_state *pipe_config =
13357 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013358
13359 /* Catch I915_MODE_FLAG_INHERITED */
13360 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13361 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013362
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013363 if (!crtc_state->enable) {
13364 if (needs_modeset(crtc_state))
13365 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013366 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013367 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013368
Daniel Vetter26495482015-07-15 14:15:52 +020013369 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013370 continue;
13371
Daniel Vetter26495482015-07-15 14:15:52 +020013372 /* FIXME: For only active_changed we shouldn't need to do any
13373 * state recomputation at all. */
13374
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013375 ret = drm_atomic_add_affected_connectors(state, crtc);
13376 if (ret)
13377 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013378
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013379 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013380 if (ret) {
13381 intel_dump_pipe_config(to_intel_crtc(crtc),
13382 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013383 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013384 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013385
Jani Nikula73831232015-11-19 10:26:30 +020013386 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013387 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013388 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013389 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013390 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013391 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013392 }
13393
13394 if (needs_modeset(crtc_state)) {
13395 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013396
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013397 ret = drm_atomic_add_affected_planes(state, crtc);
13398 if (ret)
13399 return ret;
13400 }
13401
Daniel Vetter26495482015-07-15 14:15:52 +020013402 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13403 needs_modeset(crtc_state) ?
13404 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013405 }
13406
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013407 if (any_ms) {
13408 ret = intel_modeset_checks(state);
13409
13410 if (ret)
13411 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013412 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013413 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013414
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013415 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013416 if (ret)
13417 return ret;
13418
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013419 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013420 calc_watermark_data(state);
13421
13422 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013423}
13424
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013425static int intel_atomic_prepare_commit(struct drm_device *dev,
13426 struct drm_atomic_state *state,
13427 bool async)
13428{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013429 struct drm_i915_private *dev_priv = dev->dev_private;
13430 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013431 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013432 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013433 struct drm_crtc *crtc;
13434 int i, ret;
13435
13436 if (async) {
13437 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13438 return -EINVAL;
13439 }
13440
13441 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Chris Wilsonacf4e842016-04-17 20:42:46 +010013442 if (state->legacy_cursor_update)
13443 continue;
13444
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013445 ret = intel_crtc_wait_for_pending_flips(crtc);
13446 if (ret)
13447 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013448
13449 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13450 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013451 }
13452
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013453 ret = mutex_lock_interruptible(&dev->struct_mutex);
13454 if (ret)
13455 return ret;
13456
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013457 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013458 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013459
Chris Wilsonf7e58382016-04-13 17:35:07 +010013460 if (!ret && !async) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013461 for_each_plane_in_state(state, plane, plane_state, i) {
13462 struct intel_plane_state *intel_plane_state =
13463 to_intel_plane_state(plane_state);
13464
13465 if (!intel_plane_state->wait_req)
13466 continue;
13467
13468 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013469 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013470 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013471 /* Any hang should be swallowed by the wait */
13472 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013473 mutex_lock(&dev->struct_mutex);
13474 drm_atomic_helper_cleanup_planes(dev, state);
13475 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013476 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013477 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013478 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013479 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013480
13481 return ret;
13482}
13483
Maarten Lankhorste8861672016-02-24 11:24:26 +010013484static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13485 struct drm_i915_private *dev_priv,
13486 unsigned crtc_mask)
13487{
13488 unsigned last_vblank_count[I915_MAX_PIPES];
13489 enum pipe pipe;
13490 int ret;
13491
13492 if (!crtc_mask)
13493 return;
13494
13495 for_each_pipe(dev_priv, pipe) {
13496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13497
13498 if (!((1 << pipe) & crtc_mask))
13499 continue;
13500
13501 ret = drm_crtc_vblank_get(crtc);
13502 if (WARN_ON(ret != 0)) {
13503 crtc_mask &= ~(1 << pipe);
13504 continue;
13505 }
13506
13507 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13508 }
13509
13510 for_each_pipe(dev_priv, pipe) {
13511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13512 long lret;
13513
13514 if (!((1 << pipe) & crtc_mask))
13515 continue;
13516
13517 lret = wait_event_timeout(dev->vblank[pipe].queue,
13518 last_vblank_count[pipe] !=
13519 drm_crtc_vblank_count(crtc),
13520 msecs_to_jiffies(50));
13521
Ville Syrjälä8a8dae22016-04-18 14:29:32 +030013522 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013523
13524 drm_crtc_vblank_put(crtc);
13525 }
13526}
13527
13528static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13529{
13530 /* fb updated, need to unpin old fb */
13531 if (crtc_state->fb_changed)
13532 return true;
13533
13534 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013535 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013536 return true;
13537
13538 /*
13539 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013540 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013541 * but added for clarity.
13542 */
13543 if (crtc_state->disable_cxsr)
13544 return true;
13545
13546 return false;
13547}
13548
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013549/**
13550 * intel_atomic_commit - commit validated state object
13551 * @dev: DRM device
13552 * @state: the top-level driver state object
13553 * @async: asynchronous commit
13554 *
13555 * This function commits a top-level state object that has been validated
13556 * with drm_atomic_helper_check().
13557 *
13558 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13559 * we can only handle plane-related operations and do not yet support
13560 * asynchronous commit.
13561 *
13562 * RETURNS
13563 * Zero for success or -errno.
13564 */
13565static int intel_atomic_commit(struct drm_device *dev,
13566 struct drm_atomic_state *state,
13567 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013568{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013569 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013570 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013571 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013572 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013573 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013574 int ret = 0, i;
13575 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013576 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013577 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013578
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013579 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013580 if (ret) {
13581 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013582 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013583 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013584
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013585 drm_atomic_helper_swap_state(dev, state);
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013586 dev_priv->wm.config = intel_state->wm_config;
13587 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013588
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013589 if (intel_state->modeset) {
13590 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13591 sizeof(intel_state->min_pixclk));
13592 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013593 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013594
13595 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013596 }
13597
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013598 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13600
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013601 if (needs_modeset(crtc->state) ||
13602 to_intel_crtc_state(crtc->state)->update_pipe) {
13603 hw_check = true;
13604
13605 put_domains[to_intel_crtc(crtc)->pipe] =
13606 modeset_get_crtc_power_domains(crtc,
13607 to_intel_crtc_state(crtc->state));
13608 }
13609
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013610 if (!needs_modeset(crtc->state))
13611 continue;
13612
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013613 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013614
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013615 if (old_crtc_state->active) {
13616 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013617 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013618 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013619 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013620 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013621
13622 /*
13623 * Underruns don't always raise
13624 * interrupts, so check manually.
13625 */
13626 intel_check_cpu_fifo_underruns(dev_priv);
13627 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013628
13629 if (!crtc->state->active)
13630 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013631 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013632 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013633
Daniel Vetterea9d7582012-07-10 10:42:52 +020013634 /* Only after disabling all output pipelines that will be changed can we
13635 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013636 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013637
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013638 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013639 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013640
13641 if (dev_priv->display.modeset_commit_cdclk &&
13642 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13643 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013644
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013645 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013646 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013647
Daniel Vettera6778b32012-07-02 09:56:42 +020013648 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013649 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13651 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013652 struct intel_crtc_state *pipe_config =
13653 to_intel_crtc_state(crtc->state);
13654 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013655
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013656 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013657 update_scanline_offset(to_intel_crtc(crtc));
13658 dev_priv->display.crtc_enable(crtc);
13659 }
13660
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013661 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013662 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013663
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013664 if (crtc->state->active &&
13665 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013666 intel_fbc_enable(intel_crtc);
13667
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013668 if (crtc->state->active &&
13669 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013670 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013671
Maarten Lankhorste8861672016-02-24 11:24:26 +010013672 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13673 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013674 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013675
Daniel Vettera6778b32012-07-02 09:56:42 +020013676 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013677
Maarten Lankhorste8861672016-02-24 11:24:26 +010013678 if (!state->legacy_cursor_update)
13679 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013680
Matt Ropered4a6a72016-02-23 17:20:13 -080013681 /*
13682 * Now that the vblank has passed, we can go ahead and program the
13683 * optimal watermarks on platforms that need two-step watermark
13684 * programming.
13685 *
13686 * TODO: Move this (and other cleanup) to an async worker eventually.
13687 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013688 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013689 intel_cstate = to_intel_crtc_state(crtc->state);
13690
13691 if (dev_priv->display.optimize_watermarks)
13692 dev_priv->display.optimize_watermarks(intel_cstate);
13693 }
13694
Matt Roper177246a2016-03-04 15:59:39 -080013695 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13696 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13697
13698 if (put_domains[i])
13699 modeset_put_power_domains(dev_priv, put_domains[i]);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013700
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013701 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
Matt Roper177246a2016-03-04 15:59:39 -080013702 }
13703
13704 if (intel_state->modeset)
13705 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13706
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013707 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013708 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013709 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013710
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013711 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013712
Mika Kuoppala75714942015-12-16 09:26:48 +020013713 /* As one of the primary mmio accessors, KMS has a high likelihood
13714 * of triggering bugs in unclaimed access. After we finish
13715 * modesetting, see if an error has been flagged, and if so
13716 * enable debugging for the next modeset - and hope we catch
13717 * the culprit.
13718 *
13719 * XXX note that we assume display power is on at this point.
13720 * This might hold true now but we need to add pm helper to check
13721 * unclaimed only when the hardware is on, as atomic commits
13722 * can happen also when the device is completely off.
13723 */
13724 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13725
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013726 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013727}
13728
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013729void intel_crtc_restore_mode(struct drm_crtc *crtc)
13730{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013731 struct drm_device *dev = crtc->dev;
13732 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013733 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013734 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013735
13736 state = drm_atomic_state_alloc(dev);
13737 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013738 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013739 crtc->base.id);
13740 return;
13741 }
13742
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013743 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013744
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013745retry:
13746 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13747 ret = PTR_ERR_OR_ZERO(crtc_state);
13748 if (!ret) {
13749 if (!crtc_state->active)
13750 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013751
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013752 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013753 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013754 }
13755
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013756 if (ret == -EDEADLK) {
13757 drm_atomic_state_clear(state);
13758 drm_modeset_backoff(state->acquire_ctx);
13759 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013760 }
13761
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013762 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013763out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013764 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013765}
13766
Daniel Vetter25c5b262012-07-08 22:08:04 +020013767#undef for_each_intel_crtc_masked
13768
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013769static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013770 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013771 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013772 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013773 .destroy = intel_crtc_destroy,
13774 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013775 .atomic_duplicate_state = intel_crtc_duplicate_state,
13776 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013777};
13778
Matt Roper6beb8c232014-12-01 15:40:14 -080013779/**
13780 * intel_prepare_plane_fb - Prepare fb for usage on plane
13781 * @plane: drm plane to prepare for
13782 * @fb: framebuffer to prepare for presentation
13783 *
13784 * Prepares a framebuffer for usage on a display plane. Generally this
13785 * involves pinning the underlying object and updating the frontbuffer tracking
13786 * bits. Some older platforms need special physical address handling for
13787 * cursor planes.
13788 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013789 * Must be called with struct_mutex held.
13790 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013791 * Returns 0 on success, negative error code on failure.
13792 */
13793int
13794intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013795 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013796{
13797 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013798 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013799 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013800 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013801 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013802 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013803
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013804 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013805 return 0;
13806
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013807 if (old_obj) {
13808 struct drm_crtc_state *crtc_state =
13809 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13810
13811 /* Big Hammer, we also need to ensure that any pending
13812 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13813 * current scanout is retired before unpinning the old
13814 * framebuffer. Note that we rely on userspace rendering
13815 * into the buffer attached to the pipe they are waiting
13816 * on. If not, userspace generates a GPU hang with IPEHR
13817 * point to the MI_WAIT_FOR_EVENT.
13818 *
13819 * This should only fail upon a hung GPU, in which case we
13820 * can safely continue.
13821 */
13822 if (needs_modeset(crtc_state))
13823 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013824 if (ret) {
13825 /* GPU hangs should have been swallowed by the wait */
13826 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013827 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013828 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013829 }
13830
Alex Goins3c28ff22015-11-25 18:43:39 -080013831 /* For framebuffer backed by dmabuf, wait for fence */
13832 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013833 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013834
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013835 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13836 false, true,
13837 MAX_SCHEDULE_TIMEOUT);
13838 if (lret == -ERESTARTSYS)
13839 return lret;
13840
13841 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013842 }
13843
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013844 if (!obj) {
13845 ret = 0;
13846 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013847 INTEL_INFO(dev)->cursor_needs_physical) {
13848 int align = IS_I830(dev) ? 16 * 1024 : 256;
13849 ret = i915_gem_object_attach_phys(obj, align);
13850 if (ret)
13851 DRM_DEBUG_KMS("failed to attach phys object\n");
13852 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013853 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013854 }
13855
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013856 if (ret == 0) {
13857 if (obj) {
13858 struct intel_plane_state *plane_state =
13859 to_intel_plane_state(new_state);
13860
13861 i915_gem_request_assign(&plane_state->wait_req,
13862 obj->last_write_req);
13863 }
13864
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013865 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013866 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013867
Matt Roper6beb8c232014-12-01 15:40:14 -080013868 return ret;
13869}
13870
Matt Roper38f3ce32014-12-02 07:45:25 -080013871/**
13872 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13873 * @plane: drm plane to clean up for
13874 * @fb: old framebuffer that was on plane
13875 *
13876 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013877 *
13878 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013879 */
13880void
13881intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013882 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013883{
13884 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013885 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013886 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013887 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13888 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013889
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013890 old_intel_state = to_intel_plane_state(old_state);
13891
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013892 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013893 return;
13894
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013895 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13896 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013897 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013898
13899 /* prepare_fb aborted? */
13900 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13901 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13902 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013903
13904 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013905}
13906
Chandra Konduru6156a452015-04-27 13:48:39 -070013907int
13908skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13909{
13910 int max_scale;
13911 struct drm_device *dev;
13912 struct drm_i915_private *dev_priv;
13913 int crtc_clock, cdclk;
13914
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013915 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013916 return DRM_PLANE_HELPER_NO_SCALING;
13917
13918 dev = intel_crtc->base.dev;
13919 dev_priv = dev->dev_private;
13920 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013921 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013922
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013923 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013924 return DRM_PLANE_HELPER_NO_SCALING;
13925
13926 /*
13927 * skl max scale is lower of:
13928 * close to 3 but not 3, -1 is for that purpose
13929 * or
13930 * cdclk/crtc_clock
13931 */
13932 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13933
13934 return max_scale;
13935}
13936
Matt Roper465c1202014-05-29 08:06:54 -070013937static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013938intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013939 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013940 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013941{
Matt Roper2b875c22014-12-01 15:40:13 -080013942 struct drm_crtc *crtc = state->base.crtc;
13943 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013944 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013945 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13946 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013947
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013948 if (INTEL_INFO(plane->dev)->gen >= 9) {
13949 /* use scaler when colorkey is not required */
13950 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13951 min_scale = 1;
13952 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13953 }
Sonika Jindald8106362015-04-10 14:37:28 +053013954 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013955 }
Sonika Jindald8106362015-04-10 14:37:28 +053013956
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013957 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13958 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013959 min_scale, max_scale,
13960 can_position, true,
13961 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013962}
13963
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013964static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13965 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013966{
13967 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013969 struct intel_crtc_state *old_intel_state =
13970 to_intel_crtc_state(old_crtc_state);
13971 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013972
Matt Roperc34c9ee2014-12-23 10:41:50 -080013973 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013974 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013975
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013976 if (modeset)
13977 return;
13978
Maarten Lankhorst20a34e72016-03-30 17:16:36 +020013979 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13980 intel_color_set_csc(crtc->state);
13981 intel_color_load_luts(crtc->state);
13982 }
13983
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013984 if (to_intel_crtc_state(crtc->state)->update_pipe)
13985 intel_update_pipe_config(intel_crtc, old_intel_state);
13986 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013987 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013988}
13989
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013990static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13991 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013992{
Matt Roper32b7eee2014-12-24 07:59:06 -080013993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013994
Maarten Lankhorst62852622015-09-23 16:29:38 +020013995 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013996}
13997
Matt Ropercf4c7c12014-12-04 10:27:42 -080013998/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013999 * intel_plane_destroy - destroy a plane
14000 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014001 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014002 * Common destruction function for all types of planes (primary, cursor,
14003 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014004 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014005void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014006{
14007 struct intel_plane *intel_plane = to_intel_plane(plane);
14008 drm_plane_cleanup(plane);
14009 kfree(intel_plane);
14010}
14011
Matt Roper65a3fea2015-01-21 16:35:42 -080014012const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014013 .update_plane = drm_atomic_helper_update_plane,
14014 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014015 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014016 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014017 .atomic_get_property = intel_plane_atomic_get_property,
14018 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014019 .atomic_duplicate_state = intel_plane_duplicate_state,
14020 .atomic_destroy_state = intel_plane_destroy_state,
14021
Matt Roper465c1202014-05-29 08:06:54 -070014022};
14023
14024static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14025 int pipe)
14026{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014027 struct intel_plane *primary = NULL;
14028 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014029 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014030 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014031 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014032
14033 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014034 if (!primary)
14035 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014036
Matt Roper8e7d6882015-01-21 16:35:41 -080014037 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014038 if (!state)
14039 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014040 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014041
Matt Roper465c1202014-05-29 08:06:54 -070014042 primary->can_scale = false;
14043 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014044 if (INTEL_INFO(dev)->gen >= 9) {
14045 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014046 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014047 }
Matt Roper465c1202014-05-29 08:06:54 -070014048 primary->pipe = pipe;
14049 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014050 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014051 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014052 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14053 primary->plane = !pipe;
14054
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014055 if (INTEL_INFO(dev)->gen >= 9) {
14056 intel_primary_formats = skl_primary_formats;
14057 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014058
14059 primary->update_plane = skylake_update_primary_plane;
14060 primary->disable_plane = skylake_disable_primary_plane;
14061 } else if (HAS_PCH_SPLIT(dev)) {
14062 intel_primary_formats = i965_primary_formats;
14063 num_formats = ARRAY_SIZE(i965_primary_formats);
14064
14065 primary->update_plane = ironlake_update_primary_plane;
14066 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014067 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014068 intel_primary_formats = i965_primary_formats;
14069 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014070
14071 primary->update_plane = i9xx_update_primary_plane;
14072 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014073 } else {
14074 intel_primary_formats = i8xx_primary_formats;
14075 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014076
14077 primary->update_plane = i9xx_update_primary_plane;
14078 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014079 }
14080
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014081 ret = drm_universal_plane_init(dev, &primary->base, 0,
14082 &intel_plane_funcs,
14083 intel_primary_formats, num_formats,
14084 DRM_PLANE_TYPE_PRIMARY, NULL);
14085 if (ret)
14086 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014087
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014088 if (INTEL_INFO(dev)->gen >= 4)
14089 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014090
Matt Roperea2c67b2014-12-23 10:41:52 -080014091 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14092
Matt Roper465c1202014-05-29 08:06:54 -070014093 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014094
14095fail:
14096 kfree(state);
14097 kfree(primary);
14098
14099 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014100}
14101
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014102void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14103{
14104 if (!dev->mode_config.rotation_property) {
14105 unsigned long flags = BIT(DRM_ROTATE_0) |
14106 BIT(DRM_ROTATE_180);
14107
14108 if (INTEL_INFO(dev)->gen >= 9)
14109 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14110
14111 dev->mode_config.rotation_property =
14112 drm_mode_create_rotation_property(dev, flags);
14113 }
14114 if (dev->mode_config.rotation_property)
14115 drm_object_attach_property(&plane->base.base,
14116 dev->mode_config.rotation_property,
14117 plane->base.state->rotation);
14118}
14119
Matt Roper3d7d6512014-06-10 08:28:13 -070014120static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014121intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014122 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014123 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014124{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014125 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014126 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014127 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014128 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014129 unsigned stride;
14130 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014131
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014132 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14133 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014134 DRM_PLANE_HELPER_NO_SCALING,
14135 DRM_PLANE_HELPER_NO_SCALING,
14136 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014137 if (ret)
14138 return ret;
14139
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014140 /* if we want to turn off the cursor ignore width and height */
14141 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014142 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014143
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014144 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014145 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014146 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14147 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014148 return -EINVAL;
14149 }
14150
Matt Roperea2c67b2014-12-23 10:41:52 -080014151 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14152 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014153 DRM_DEBUG_KMS("buffer is too small\n");
14154 return -ENOMEM;
14155 }
14156
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014157 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014158 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014159 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014160 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014161
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014162 /*
14163 * There's something wrong with the cursor on CHV pipe C.
14164 * If it straddles the left edge of the screen then
14165 * moving it away from the edge or disabling it often
14166 * results in a pipe underrun, and often that can lead to
14167 * dead pipe (constant underrun reported, and it scans
14168 * out just a solid color). To recover from that, the
14169 * display power well must be turned off and on again.
14170 * Refuse the put the cursor into that compromised position.
14171 */
14172 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14173 state->visible && state->base.crtc_x < 0) {
14174 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14175 return -EINVAL;
14176 }
14177
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014178 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014179}
14180
Matt Roperf4a2cf22014-12-01 15:40:12 -080014181static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014182intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014183 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014184{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14186
14187 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014188 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014189}
14190
14191static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014192intel_update_cursor_plane(struct drm_plane *plane,
14193 const struct intel_crtc_state *crtc_state,
14194 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014195{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014196 struct drm_crtc *crtc = crtc_state->base.crtc;
14197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014198 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014199 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014200 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014201
Matt Roperf4a2cf22014-12-01 15:40:12 -080014202 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014203 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014204 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014205 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014206 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014207 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014208
Gustavo Padovana912f122014-12-01 15:40:10 -080014209 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014210 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014211}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014212
Matt Roper3d7d6512014-06-10 08:28:13 -070014213static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14214 int pipe)
14215{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014216 struct intel_plane *cursor = NULL;
14217 struct intel_plane_state *state = NULL;
14218 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014219
14220 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014221 if (!cursor)
14222 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014223
Matt Roper8e7d6882015-01-21 16:35:41 -080014224 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014225 if (!state)
14226 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014227 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014228
Matt Roper3d7d6512014-06-10 08:28:13 -070014229 cursor->can_scale = false;
14230 cursor->max_downscale = 1;
14231 cursor->pipe = pipe;
14232 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014233 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014234 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014235 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014236 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014237
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014238 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14239 &intel_plane_funcs,
14240 intel_cursor_formats,
14241 ARRAY_SIZE(intel_cursor_formats),
14242 DRM_PLANE_TYPE_CURSOR, NULL);
14243 if (ret)
14244 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014245
14246 if (INTEL_INFO(dev)->gen >= 4) {
14247 if (!dev->mode_config.rotation_property)
14248 dev->mode_config.rotation_property =
14249 drm_mode_create_rotation_property(dev,
14250 BIT(DRM_ROTATE_0) |
14251 BIT(DRM_ROTATE_180));
14252 if (dev->mode_config.rotation_property)
14253 drm_object_attach_property(&cursor->base.base,
14254 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014255 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014256 }
14257
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014258 if (INTEL_INFO(dev)->gen >=9)
14259 state->scaler_id = -1;
14260
Matt Roperea2c67b2014-12-23 10:41:52 -080014261 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14262
Matt Roper3d7d6512014-06-10 08:28:13 -070014263 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014264
14265fail:
14266 kfree(state);
14267 kfree(cursor);
14268
14269 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014270}
14271
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014272static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14273 struct intel_crtc_state *crtc_state)
14274{
14275 int i;
14276 struct intel_scaler *intel_scaler;
14277 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14278
14279 for (i = 0; i < intel_crtc->num_scalers; i++) {
14280 intel_scaler = &scaler_state->scalers[i];
14281 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014282 intel_scaler->mode = PS_SCALER_MODE_DYN;
14283 }
14284
14285 scaler_state->scaler_id = -1;
14286}
14287
Hannes Ederb358d0a2008-12-18 21:18:47 +010014288static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014289{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014290 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014291 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014292 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014293 struct drm_plane *primary = NULL;
14294 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014295 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014296
Daniel Vetter955382f2013-09-19 14:05:45 +020014297 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014298 if (intel_crtc == NULL)
14299 return;
14300
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014301 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14302 if (!crtc_state)
14303 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014304 intel_crtc->config = crtc_state;
14305 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014306 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014307
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014308 /* initialize shared scalers */
14309 if (INTEL_INFO(dev)->gen >= 9) {
14310 if (pipe == PIPE_C)
14311 intel_crtc->num_scalers = 1;
14312 else
14313 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14314
14315 skl_init_scalers(dev, intel_crtc, crtc_state);
14316 }
14317
Matt Roper465c1202014-05-29 08:06:54 -070014318 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014319 if (!primary)
14320 goto fail;
14321
14322 cursor = intel_cursor_plane_create(dev, pipe);
14323 if (!cursor)
14324 goto fail;
14325
Matt Roper465c1202014-05-29 08:06:54 -070014326 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014327 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014328 if (ret)
14329 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014330
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014331 /*
14332 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014333 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014334 */
Jesse Barnes80824002009-09-10 15:28:06 -070014335 intel_crtc->pipe = pipe;
14336 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014337 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014338 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014339 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014340 }
14341
Chris Wilson4b0e3332014-05-30 16:35:26 +030014342 intel_crtc->cursor_base = ~0;
14343 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014344 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014345
Ville Syrjälä852eb002015-06-24 22:00:07 +030014346 intel_crtc->wm.cxsr_allowed = true;
14347
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014348 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14349 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14350 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14351 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14352
Jesse Barnes79e53942008-11-07 14:24:08 -080014353 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014354
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014355 intel_color_init(&intel_crtc->base);
14356
Daniel Vetter87b6b102014-05-15 15:33:46 +020014357 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014358 return;
14359
14360fail:
14361 if (primary)
14362 drm_plane_cleanup(primary);
14363 if (cursor)
14364 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014365 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014366 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014367}
14368
Jesse Barnes752aa882013-10-31 18:55:49 +020014369enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14370{
14371 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014372 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014373
Rob Clark51fd3712013-11-19 12:10:12 -050014374 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014375
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014376 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014377 return INVALID_PIPE;
14378
14379 return to_intel_crtc(encoder->crtc)->pipe;
14380}
14381
Carl Worth08d7b3d2009-04-29 14:43:54 -070014382int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014383 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014384{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014385 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014386 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014387 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014388
Rob Clark7707e652014-07-17 23:30:04 -040014389 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014390
Rob Clark7707e652014-07-17 23:30:04 -040014391 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014392 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014393 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014394 }
14395
Rob Clark7707e652014-07-17 23:30:04 -040014396 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014397 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014398
Daniel Vetterc05422d2009-08-11 16:05:30 +020014399 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014400}
14401
Daniel Vetter66a92782012-07-12 20:08:18 +020014402static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014403{
Daniel Vetter66a92782012-07-12 20:08:18 +020014404 struct drm_device *dev = encoder->base.dev;
14405 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014406 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014407 int entry = 0;
14408
Damien Lespiaub2784e12014-08-05 11:29:37 +010014409 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014410 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014411 index_mask |= (1 << entry);
14412
Jesse Barnes79e53942008-11-07 14:24:08 -080014413 entry++;
14414 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014415
Jesse Barnes79e53942008-11-07 14:24:08 -080014416 return index_mask;
14417}
14418
Chris Wilson4d302442010-12-14 19:21:29 +000014419static bool has_edp_a(struct drm_device *dev)
14420{
14421 struct drm_i915_private *dev_priv = dev->dev_private;
14422
14423 if (!IS_MOBILE(dev))
14424 return false;
14425
14426 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14427 return false;
14428
Damien Lespiaue3589902014-02-07 19:12:50 +000014429 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014430 return false;
14431
14432 return true;
14433}
14434
Jesse Barnes84b4e042014-06-25 08:24:29 -070014435static bool intel_crt_present(struct drm_device *dev)
14436{
14437 struct drm_i915_private *dev_priv = dev->dev_private;
14438
Damien Lespiau884497e2013-12-03 13:56:23 +000014439 if (INTEL_INFO(dev)->gen >= 9)
14440 return false;
14441
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014442 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014443 return false;
14444
14445 if (IS_CHERRYVIEW(dev))
14446 return false;
14447
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014448 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14449 return false;
14450
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014451 /* DDI E can't be used if DDI A requires 4 lanes */
14452 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14453 return false;
14454
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014455 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014456 return false;
14457
14458 return true;
14459}
14460
Jesse Barnes79e53942008-11-07 14:24:08 -080014461static void intel_setup_outputs(struct drm_device *dev)
14462{
Eric Anholt725e30a2009-01-22 13:01:02 -080014463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014464 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014465 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014466
Daniel Vetterc9093352013-06-06 22:22:47 +020014467 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014468
Jesse Barnes84b4e042014-06-25 08:24:29 -070014469 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014470 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014471
Vandana Kannanc776eb22014-08-19 12:05:01 +053014472 if (IS_BROXTON(dev)) {
14473 /*
14474 * FIXME: Broxton doesn't support port detection via the
14475 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14476 * detect the ports.
14477 */
14478 intel_ddi_init(dev, PORT_A);
14479 intel_ddi_init(dev, PORT_B);
14480 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014481
14482 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014483 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014484 int found;
14485
Jesse Barnesde31fac2015-03-06 15:53:32 -080014486 /*
14487 * Haswell uses DDI functions to detect digital outputs.
14488 * On SKL pre-D0 the strap isn't connected, so we assume
14489 * it's there.
14490 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014491 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014492 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014493 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014494 intel_ddi_init(dev, PORT_A);
14495
14496 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14497 * register */
14498 found = I915_READ(SFUSE_STRAP);
14499
14500 if (found & SFUSE_STRAP_DDIB_DETECTED)
14501 intel_ddi_init(dev, PORT_B);
14502 if (found & SFUSE_STRAP_DDIC_DETECTED)
14503 intel_ddi_init(dev, PORT_C);
14504 if (found & SFUSE_STRAP_DDID_DETECTED)
14505 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014506 /*
14507 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14508 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014509 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014510 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14511 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14512 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14513 intel_ddi_init(dev, PORT_E);
14514
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014515 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014516 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014517 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014518
14519 if (has_edp_a(dev))
14520 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014521
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014522 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014523 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014524 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014525 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014526 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014527 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014528 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014529 }
14530
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014531 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014532 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014533
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014534 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014535 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014536
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014537 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014538 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014539
Daniel Vetter270b3042012-10-27 15:52:05 +020014540 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014541 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014542 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014543 /*
14544 * The DP_DETECTED bit is the latched state of the DDC
14545 * SDA pin at boot. However since eDP doesn't require DDC
14546 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14547 * eDP ports may have been muxed to an alternate function.
14548 * Thus we can't rely on the DP_DETECTED bit alone to detect
14549 * eDP ports. Consult the VBT as well as DP_DETECTED to
14550 * detect eDP ports.
14551 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014552 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014553 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014554 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14555 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014556 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014557 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014558
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014559 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014560 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014561 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14562 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014563 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014564 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014565
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014566 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014567 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014568 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14569 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14570 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14571 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014572 }
14573
Jani Nikula3cfca972013-08-27 15:12:26 +030014574 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014575 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014576 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014577
Paulo Zanonie2debe92013-02-18 19:00:27 -030014578 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014579 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014580 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014581 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014582 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014583 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014584 }
Ma Ling27185ae2009-08-24 13:50:23 +080014585
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014586 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014587 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014588 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014589
14590 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014591
Paulo Zanonie2debe92013-02-18 19:00:27 -030014592 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014593 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014594 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014595 }
Ma Ling27185ae2009-08-24 13:50:23 +080014596
Paulo Zanonie2debe92013-02-18 19:00:27 -030014597 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014598
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014599 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014600 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014601 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014602 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014603 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014604 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014605 }
Ma Ling27185ae2009-08-24 13:50:23 +080014606
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014607 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014608 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014609 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014610 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014611 intel_dvo_init(dev);
14612
Zhenyu Wang103a1962009-11-27 11:44:36 +080014613 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014614 intel_tv_init(dev);
14615
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014616 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014617
Damien Lespiaub2784e12014-08-05 11:29:37 +010014618 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014619 encoder->base.possible_crtcs = encoder->crtc_mask;
14620 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014621 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014622 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014623
Paulo Zanonidde86e22012-12-01 12:04:25 -020014624 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014625
14626 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014627}
14628
14629static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14630{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014631 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014632 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014633
Daniel Vetteref2d6332014-02-10 18:00:38 +010014634 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014635 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014636 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014637 drm_gem_object_unreference(&intel_fb->obj->base);
14638 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014639 kfree(intel_fb);
14640}
14641
14642static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014643 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014644 unsigned int *handle)
14645{
14646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014647 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014648
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014649 if (obj->userptr.mm) {
14650 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14651 return -EINVAL;
14652 }
14653
Chris Wilson05394f32010-11-08 19:18:58 +000014654 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014655}
14656
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014657static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14658 struct drm_file *file,
14659 unsigned flags, unsigned color,
14660 struct drm_clip_rect *clips,
14661 unsigned num_clips)
14662{
14663 struct drm_device *dev = fb->dev;
14664 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14665 struct drm_i915_gem_object *obj = intel_fb->obj;
14666
14667 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014668 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014669 mutex_unlock(&dev->struct_mutex);
14670
14671 return 0;
14672}
14673
Jesse Barnes79e53942008-11-07 14:24:08 -080014674static const struct drm_framebuffer_funcs intel_fb_funcs = {
14675 .destroy = intel_user_framebuffer_destroy,
14676 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014677 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014678};
14679
Damien Lespiaub3218032015-02-27 11:15:18 +000014680static
14681u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14682 uint32_t pixel_format)
14683{
14684 u32 gen = INTEL_INFO(dev)->gen;
14685
14686 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014687 int cpp = drm_format_plane_cpp(pixel_format, 0);
14688
Damien Lespiaub3218032015-02-27 11:15:18 +000014689 /* "The stride in bytes must not exceed the of the size of 8K
14690 * pixels and 32K bytes."
14691 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014692 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014693 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014694 return 32*1024;
14695 } else if (gen >= 4) {
14696 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14697 return 16*1024;
14698 else
14699 return 32*1024;
14700 } else if (gen >= 3) {
14701 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14702 return 8*1024;
14703 else
14704 return 16*1024;
14705 } else {
14706 /* XXX DSPC is limited to 4k tiled */
14707 return 8*1024;
14708 }
14709}
14710
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014711static int intel_framebuffer_init(struct drm_device *dev,
14712 struct intel_framebuffer *intel_fb,
14713 struct drm_mode_fb_cmd2 *mode_cmd,
14714 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014715{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014716 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014717 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014718 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014719 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014720
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014721 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14722
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014723 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14724 /* Enforce that fb modifier and tiling mode match, but only for
14725 * X-tiled. This is needed for FBC. */
14726 if (!!(obj->tiling_mode == I915_TILING_X) !=
14727 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14728 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14729 return -EINVAL;
14730 }
14731 } else {
14732 if (obj->tiling_mode == I915_TILING_X)
14733 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14734 else if (obj->tiling_mode == I915_TILING_Y) {
14735 DRM_DEBUG("No Y tiling for legacy addfb\n");
14736 return -EINVAL;
14737 }
14738 }
14739
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014740 /* Passed in modifier sanity checking. */
14741 switch (mode_cmd->modifier[0]) {
14742 case I915_FORMAT_MOD_Y_TILED:
14743 case I915_FORMAT_MOD_Yf_TILED:
14744 if (INTEL_INFO(dev)->gen < 9) {
14745 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14746 mode_cmd->modifier[0]);
14747 return -EINVAL;
14748 }
14749 case DRM_FORMAT_MOD_NONE:
14750 case I915_FORMAT_MOD_X_TILED:
14751 break;
14752 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014753 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14754 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014755 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014756 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014757
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014758 stride_alignment = intel_fb_stride_alignment(dev_priv,
14759 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014760 mode_cmd->pixel_format);
14761 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14762 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14763 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014764 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014765 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014766
Damien Lespiaub3218032015-02-27 11:15:18 +000014767 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14768 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014769 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014770 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14771 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014772 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014773 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014774 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014775 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014776
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014777 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014778 mode_cmd->pitches[0] != obj->stride) {
14779 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14780 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014781 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014782 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014783
Ville Syrjälä57779d02012-10-31 17:50:14 +020014784 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014785 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014786 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014787 case DRM_FORMAT_RGB565:
14788 case DRM_FORMAT_XRGB8888:
14789 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014790 break;
14791 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014792 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014793 DRM_DEBUG("unsupported pixel format: %s\n",
14794 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014795 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014796 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014797 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014798 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014799 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14800 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014801 DRM_DEBUG("unsupported pixel format: %s\n",
14802 drm_get_format_name(mode_cmd->pixel_format));
14803 return -EINVAL;
14804 }
14805 break;
14806 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014807 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014808 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014809 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014810 DRM_DEBUG("unsupported pixel format: %s\n",
14811 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014812 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014813 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014814 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014815 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014816 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014817 DRM_DEBUG("unsupported pixel format: %s\n",
14818 drm_get_format_name(mode_cmd->pixel_format));
14819 return -EINVAL;
14820 }
14821 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014822 case DRM_FORMAT_YUYV:
14823 case DRM_FORMAT_UYVY:
14824 case DRM_FORMAT_YVYU:
14825 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014826 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014827 DRM_DEBUG("unsupported pixel format: %s\n",
14828 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014829 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014830 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014831 break;
14832 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014833 DRM_DEBUG("unsupported pixel format: %s\n",
14834 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014835 return -EINVAL;
14836 }
14837
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014838 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14839 if (mode_cmd->offsets[0] != 0)
14840 return -EINVAL;
14841
Damien Lespiauec2c9812015-01-20 12:51:45 +000014842 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014843 mode_cmd->pixel_format,
14844 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014845 /* FIXME drm helper for size checks (especially planar formats)? */
14846 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14847 return -EINVAL;
14848
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014849 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14850 intel_fb->obj = obj;
14851
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014852 intel_fill_fb_info(dev_priv, &intel_fb->base);
14853
Jesse Barnes79e53942008-11-07 14:24:08 -080014854 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14855 if (ret) {
14856 DRM_ERROR("framebuffer init failed %d\n", ret);
14857 return ret;
14858 }
14859
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014860 intel_fb->obj->framebuffer_references++;
14861
Jesse Barnes79e53942008-11-07 14:24:08 -080014862 return 0;
14863}
14864
Jesse Barnes79e53942008-11-07 14:24:08 -080014865static struct drm_framebuffer *
14866intel_user_framebuffer_create(struct drm_device *dev,
14867 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014868 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014869{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014870 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014871 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014872 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014873
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014874 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014875 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014876 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014877 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014878
Daniel Vetter92907cb2015-11-23 09:04:05 +010014879 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014880 if (IS_ERR(fb))
14881 drm_gem_object_unreference_unlocked(&obj->base);
14882
14883 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014884}
14885
Daniel Vetter06957262015-08-10 13:34:08 +020014886#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014887static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014888{
14889}
14890#endif
14891
Jesse Barnes79e53942008-11-07 14:24:08 -080014892static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014893 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014894 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014895 .atomic_check = intel_atomic_check,
14896 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014897 .atomic_state_alloc = intel_atomic_state_alloc,
14898 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014899};
14900
Imre Deak88212942016-03-16 13:38:53 +020014901/**
14902 * intel_init_display_hooks - initialize the display modesetting hooks
14903 * @dev_priv: device private
14904 */
14905void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014906{
Imre Deak88212942016-03-16 13:38:53 +020014907 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014908 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014909 dev_priv->display.get_initial_plane_config =
14910 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014911 dev_priv->display.crtc_compute_clock =
14912 haswell_crtc_compute_clock;
14913 dev_priv->display.crtc_enable = haswell_crtc_enable;
14914 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014915 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014916 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014917 dev_priv->display.get_initial_plane_config =
14918 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014919 dev_priv->display.crtc_compute_clock =
14920 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014921 dev_priv->display.crtc_enable = haswell_crtc_enable;
14922 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014923 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014924 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014925 dev_priv->display.get_initial_plane_config =
14926 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014927 dev_priv->display.crtc_compute_clock =
14928 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014929 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14930 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014931 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014932 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014933 dev_priv->display.get_initial_plane_config =
14934 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014935 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14936 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14937 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14938 } else if (IS_VALLEYVIEW(dev_priv)) {
14939 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14940 dev_priv->display.get_initial_plane_config =
14941 i9xx_get_initial_plane_config;
14942 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014943 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14944 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014945 } else if (IS_G4X(dev_priv)) {
14946 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14947 dev_priv->display.get_initial_plane_config =
14948 i9xx_get_initial_plane_config;
14949 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14950 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14951 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014952 } else if (IS_PINEVIEW(dev_priv)) {
14953 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14954 dev_priv->display.get_initial_plane_config =
14955 i9xx_get_initial_plane_config;
14956 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14957 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14958 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014959 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014960 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014961 dev_priv->display.get_initial_plane_config =
14962 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014963 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014964 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14965 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014966 } else {
14967 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14968 dev_priv->display.get_initial_plane_config =
14969 i9xx_get_initial_plane_config;
14970 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14971 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14972 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014973 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014974
Jesse Barnese70236a2009-09-21 10:42:27 -070014975 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014976 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014977 dev_priv->display.get_display_clock_speed =
14978 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014979 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014980 dev_priv->display.get_display_clock_speed =
14981 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014982 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014983 dev_priv->display.get_display_clock_speed =
14984 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014985 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014986 dev_priv->display.get_display_clock_speed =
14987 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014988 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014989 dev_priv->display.get_display_clock_speed =
14990 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014991 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014992 dev_priv->display.get_display_clock_speed =
14993 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014994 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14995 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014996 dev_priv->display.get_display_clock_speed =
14997 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014998 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014999 dev_priv->display.get_display_clock_speed =
15000 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015001 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015002 dev_priv->display.get_display_clock_speed =
15003 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015004 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015005 dev_priv->display.get_display_clock_speed =
15006 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015007 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015008 dev_priv->display.get_display_clock_speed =
15009 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015010 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015011 dev_priv->display.get_display_clock_speed =
15012 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015013 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015014 dev_priv->display.get_display_clock_speed =
15015 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015016 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015017 dev_priv->display.get_display_clock_speed =
15018 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015019 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015020 dev_priv->display.get_display_clock_speed =
15021 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015022 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015023 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015024 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015025 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015026 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015027 dev_priv->display.get_display_clock_speed =
15028 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015029 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015030
Imre Deak88212942016-03-16 13:38:53 +020015031 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015032 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015033 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015034 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015035 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015036 /* FIXME: detect B0+ stepping and use auto training */
15037 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015038 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015039 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015040 if (IS_BROADWELL(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015041 dev_priv->display.modeset_commit_cdclk =
15042 broadwell_modeset_commit_cdclk;
15043 dev_priv->display.modeset_calc_cdclk =
15044 broadwell_modeset_calc_cdclk;
15045 }
Imre Deak88212942016-03-16 13:38:53 +020015046 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015047 dev_priv->display.modeset_commit_cdclk =
15048 valleyview_modeset_commit_cdclk;
15049 dev_priv->display.modeset_calc_cdclk =
15050 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015051 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015052 dev_priv->display.modeset_commit_cdclk =
15053 broxton_modeset_commit_cdclk;
15054 dev_priv->display.modeset_calc_cdclk =
15055 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015056 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015057
Imre Deak88212942016-03-16 13:38:53 +020015058 switch (INTEL_INFO(dev_priv)->gen) {
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015059 case 2:
15060 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15061 break;
15062
15063 case 3:
15064 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15065 break;
15066
15067 case 4:
15068 case 5:
15069 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15070 break;
15071
15072 case 6:
15073 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15074 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015075 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015076 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015077 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15078 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015079 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015080 /* Drop through - unsupported since execlist only. */
15081 default:
15082 /* Default just returns -ENODEV to indicate unsupported */
15083 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015084 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015085}
15086
Jesse Barnesb690e962010-07-19 13:53:12 -070015087/*
15088 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15089 * resume, or other times. This quirk makes sure that's the case for
15090 * affected systems.
15091 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015092static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015093{
15094 struct drm_i915_private *dev_priv = dev->dev_private;
15095
15096 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015097 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015098}
15099
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015100static void quirk_pipeb_force(struct drm_device *dev)
15101{
15102 struct drm_i915_private *dev_priv = dev->dev_private;
15103
15104 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15105 DRM_INFO("applying pipe b force quirk\n");
15106}
15107
Keith Packard435793d2011-07-12 14:56:22 -070015108/*
15109 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15110 */
15111static void quirk_ssc_force_disable(struct drm_device *dev)
15112{
15113 struct drm_i915_private *dev_priv = dev->dev_private;
15114 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015115 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015116}
15117
Carsten Emde4dca20e2012-03-15 15:56:26 +010015118/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015119 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15120 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015121 */
15122static void quirk_invert_brightness(struct drm_device *dev)
15123{
15124 struct drm_i915_private *dev_priv = dev->dev_private;
15125 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015126 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015127}
15128
Scot Doyle9c72cc62014-07-03 23:27:50 +000015129/* Some VBT's incorrectly indicate no backlight is present */
15130static void quirk_backlight_present(struct drm_device *dev)
15131{
15132 struct drm_i915_private *dev_priv = dev->dev_private;
15133 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15134 DRM_INFO("applying backlight present quirk\n");
15135}
15136
Jesse Barnesb690e962010-07-19 13:53:12 -070015137struct intel_quirk {
15138 int device;
15139 int subsystem_vendor;
15140 int subsystem_device;
15141 void (*hook)(struct drm_device *dev);
15142};
15143
Egbert Eich5f85f172012-10-14 15:46:38 +020015144/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15145struct intel_dmi_quirk {
15146 void (*hook)(struct drm_device *dev);
15147 const struct dmi_system_id (*dmi_id_list)[];
15148};
15149
15150static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15151{
15152 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15153 return 1;
15154}
15155
15156static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15157 {
15158 .dmi_id_list = &(const struct dmi_system_id[]) {
15159 {
15160 .callback = intel_dmi_reverse_brightness,
15161 .ident = "NCR Corporation",
15162 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15163 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15164 },
15165 },
15166 { } /* terminating entry */
15167 },
15168 .hook = quirk_invert_brightness,
15169 },
15170};
15171
Ben Widawskyc43b5632012-04-16 14:07:40 -070015172static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015173 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15174 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15175
Jesse Barnesb690e962010-07-19 13:53:12 -070015176 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15177 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15178
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015179 /* 830 needs to leave pipe A & dpll A up */
15180 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15181
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015182 /* 830 needs to leave pipe B & dpll B up */
15183 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15184
Keith Packard435793d2011-07-12 14:56:22 -070015185 /* Lenovo U160 cannot use SSC on LVDS */
15186 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015187
15188 /* Sony Vaio Y cannot use SSC on LVDS */
15189 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015190
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015191 /* Acer Aspire 5734Z must invert backlight brightness */
15192 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15193
15194 /* Acer/eMachines G725 */
15195 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15196
15197 /* Acer/eMachines e725 */
15198 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15199
15200 /* Acer/Packard Bell NCL20 */
15201 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15202
15203 /* Acer Aspire 4736Z */
15204 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015205
15206 /* Acer Aspire 5336 */
15207 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015208
15209 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15210 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015211
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015212 /* Acer C720 Chromebook (Core i3 4005U) */
15213 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15214
jens steinb2a96012014-10-28 20:25:53 +010015215 /* Apple Macbook 2,1 (Core 2 T7400) */
15216 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15217
Jani Nikula1b9448b2015-11-05 11:49:59 +020015218 /* Apple Macbook 4,1 */
15219 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15220
Scot Doyled4967d82014-07-03 23:27:52 +000015221 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15222 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015223
15224 /* HP Chromebook 14 (Celeron 2955U) */
15225 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015226
15227 /* Dell Chromebook 11 */
15228 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015229
15230 /* Dell Chromebook 11 (2015 version) */
15231 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015232};
15233
15234static void intel_init_quirks(struct drm_device *dev)
15235{
15236 struct pci_dev *d = dev->pdev;
15237 int i;
15238
15239 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15240 struct intel_quirk *q = &intel_quirks[i];
15241
15242 if (d->device == q->device &&
15243 (d->subsystem_vendor == q->subsystem_vendor ||
15244 q->subsystem_vendor == PCI_ANY_ID) &&
15245 (d->subsystem_device == q->subsystem_device ||
15246 q->subsystem_device == PCI_ANY_ID))
15247 q->hook(dev);
15248 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015249 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15250 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15251 intel_dmi_quirks[i].hook(dev);
15252 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015253}
15254
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015255/* Disable the VGA plane that we never use */
15256static void i915_disable_vga(struct drm_device *dev)
15257{
15258 struct drm_i915_private *dev_priv = dev->dev_private;
15259 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015260 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015261
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015262 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015263 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015264 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015265 sr1 = inb(VGA_SR_DATA);
15266 outb(sr1 | 1<<5, VGA_SR_DATA);
15267 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15268 udelay(300);
15269
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015270 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015271 POSTING_READ(vga_reg);
15272}
15273
Daniel Vetterf8175862012-04-10 15:50:11 +020015274void intel_modeset_init_hw(struct drm_device *dev)
15275{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015276 struct drm_i915_private *dev_priv = dev->dev_private;
15277
Ville Syrjäläb6283052015-06-03 15:45:07 +030015278 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015279
15280 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15281
Daniel Vetterf8175862012-04-10 15:50:11 +020015282 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015283 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015284}
15285
Matt Roperd93c0372015-12-03 11:37:41 -080015286/*
15287 * Calculate what we think the watermarks should be for the state we've read
15288 * out of the hardware and then immediately program those watermarks so that
15289 * we ensure the hardware settings match our internal state.
15290 *
15291 * We can calculate what we think WM's should be by creating a duplicate of the
15292 * current state (which was constructed during hardware readout) and running it
15293 * through the atomic check code to calculate new watermark values in the
15294 * state object.
15295 */
15296static void sanitize_watermarks(struct drm_device *dev)
15297{
15298 struct drm_i915_private *dev_priv = to_i915(dev);
15299 struct drm_atomic_state *state;
15300 struct drm_crtc *crtc;
15301 struct drm_crtc_state *cstate;
15302 struct drm_modeset_acquire_ctx ctx;
15303 int ret;
15304 int i;
15305
15306 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015307 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015308 return;
15309
15310 /*
15311 * We need to hold connection_mutex before calling duplicate_state so
15312 * that the connector loop is protected.
15313 */
15314 drm_modeset_acquire_init(&ctx, 0);
15315retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015316 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015317 if (ret == -EDEADLK) {
15318 drm_modeset_backoff(&ctx);
15319 goto retry;
15320 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015321 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015322 }
15323
15324 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15325 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015326 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015327
Matt Ropered4a6a72016-02-23 17:20:13 -080015328 /*
15329 * Hardware readout is the only time we don't want to calculate
15330 * intermediate watermarks (since we don't trust the current
15331 * watermarks).
15332 */
15333 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15334
Matt Roperd93c0372015-12-03 11:37:41 -080015335 ret = intel_atomic_check(dev, state);
15336 if (ret) {
15337 /*
15338 * If we fail here, it means that the hardware appears to be
15339 * programmed in a way that shouldn't be possible, given our
15340 * understanding of watermark requirements. This might mean a
15341 * mistake in the hardware readout code or a mistake in the
15342 * watermark calculations for a given platform. Raise a WARN
15343 * so that this is noticeable.
15344 *
15345 * If this actually happens, we'll have to just leave the
15346 * BIOS-programmed watermarks untouched and hope for the best.
15347 */
15348 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015349 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015350 }
15351
15352 /* Write calculated watermark values back */
15353 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15354 for_each_crtc_in_state(state, crtc, cstate, i) {
15355 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15356
Matt Ropered4a6a72016-02-23 17:20:13 -080015357 cs->wm.need_postvbl_update = true;
15358 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015359 }
15360
15361 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015362fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015363 drm_modeset_drop_locks(&ctx);
15364 drm_modeset_acquire_fini(&ctx);
15365}
15366
Jesse Barnes79e53942008-11-07 14:24:08 -080015367void intel_modeset_init(struct drm_device *dev)
15368{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015369 struct drm_i915_private *dev_priv = to_i915(dev);
15370 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015371 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015372 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015373 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015374
15375 drm_mode_config_init(dev);
15376
15377 dev->mode_config.min_width = 0;
15378 dev->mode_config.min_height = 0;
15379
Dave Airlie019d96c2011-09-29 16:20:42 +010015380 dev->mode_config.preferred_depth = 24;
15381 dev->mode_config.prefer_shadow = 1;
15382
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015383 dev->mode_config.allow_fb_modifiers = true;
15384
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015385 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015386
Jesse Barnesb690e962010-07-19 13:53:12 -070015387 intel_init_quirks(dev);
15388
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015389 intel_init_pm(dev);
15390
Ben Widawskye3c74752013-04-05 13:12:39 -070015391 if (INTEL_INFO(dev)->num_pipes == 0)
15392 return;
15393
Lukas Wunner69f92f62015-07-15 13:57:35 +020015394 /*
15395 * There may be no VBT; and if the BIOS enabled SSC we can
15396 * just keep using it to avoid unnecessary flicker. Whereas if the
15397 * BIOS isn't using it, don't assume it will work even if the VBT
15398 * indicates as much.
15399 */
15400 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15401 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15402 DREF_SSC1_ENABLE);
15403
15404 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15405 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15406 bios_lvds_use_ssc ? "en" : "dis",
15407 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15408 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15409 }
15410 }
15411
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015412 if (IS_GEN2(dev)) {
15413 dev->mode_config.max_width = 2048;
15414 dev->mode_config.max_height = 2048;
15415 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015416 dev->mode_config.max_width = 4096;
15417 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015418 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015419 dev->mode_config.max_width = 8192;
15420 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015421 }
Damien Lespiau068be562014-03-28 14:17:49 +000015422
Ville Syrjälädc41c152014-08-13 11:57:05 +030015423 if (IS_845G(dev) || IS_I865G(dev)) {
15424 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15425 dev->mode_config.cursor_height = 1023;
15426 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015427 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15428 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15429 } else {
15430 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15431 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15432 }
15433
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015434 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015435
Zhao Yakui28c97732009-10-09 11:39:41 +080015436 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015437 INTEL_INFO(dev)->num_pipes,
15438 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015439
Damien Lespiau055e3932014-08-18 13:49:10 +010015440 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015441 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015442 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015443 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015444 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015445 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015446 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015447 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015448 }
15449
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015450 intel_update_czclk(dev_priv);
15451 intel_update_cdclk(dev);
15452
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015453 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015454
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015455 /* Just disable it once at startup */
15456 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015457 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015458
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015459 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015460 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015461 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015462
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015463 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015464 struct intel_initial_plane_config plane_config = {};
15465
Jesse Barnes46f297f2014-03-07 08:57:48 -080015466 if (!crtc->active)
15467 continue;
15468
Jesse Barnes46f297f2014-03-07 08:57:48 -080015469 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015470 * Note that reserving the BIOS fb up front prevents us
15471 * from stuffing other stolen allocations like the ring
15472 * on top. This prevents some ugliness at boot time, and
15473 * can even allow for smooth boot transitions if the BIOS
15474 * fb is large enough for the active pipe configuration.
15475 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015476 dev_priv->display.get_initial_plane_config(crtc,
15477 &plane_config);
15478
15479 /*
15480 * If the fb is shared between multiple heads, we'll
15481 * just get the first one.
15482 */
15483 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015484 }
Matt Roperd93c0372015-12-03 11:37:41 -080015485
15486 /*
15487 * Make sure hardware watermarks really match the state we read out.
15488 * Note that we need to do this after reconstructing the BIOS fb's
15489 * since the watermark calculation done here will use pstate->fb.
15490 */
15491 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015492}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015493
Daniel Vetter7fad7982012-07-04 17:51:47 +020015494static void intel_enable_pipe_a(struct drm_device *dev)
15495{
15496 struct intel_connector *connector;
15497 struct drm_connector *crt = NULL;
15498 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015499 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015500
15501 /* We can't just switch on the pipe A, we need to set things up with a
15502 * proper mode and output configuration. As a gross hack, enable pipe A
15503 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015504 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015505 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15506 crt = &connector->base;
15507 break;
15508 }
15509 }
15510
15511 if (!crt)
15512 return;
15513
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015514 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015515 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015516}
15517
Daniel Vetterfa555832012-10-10 23:14:00 +020015518static bool
15519intel_check_plane_mapping(struct intel_crtc *crtc)
15520{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015521 struct drm_device *dev = crtc->base.dev;
15522 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015523 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015524
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015525 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015526 return true;
15527
Ville Syrjälä649636e2015-09-22 19:50:01 +030015528 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015529
15530 if ((val & DISPLAY_PLANE_ENABLE) &&
15531 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15532 return false;
15533
15534 return true;
15535}
15536
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015537static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15538{
15539 struct drm_device *dev = crtc->base.dev;
15540 struct intel_encoder *encoder;
15541
15542 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15543 return true;
15544
15545 return false;
15546}
15547
Ville Syrjälädd756192016-02-17 21:28:45 +020015548static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15549{
15550 struct drm_device *dev = encoder->base.dev;
15551 struct intel_connector *connector;
15552
15553 for_each_connector_on_encoder(dev, &encoder->base, connector)
15554 return true;
15555
15556 return false;
15557}
15558
Daniel Vetter24929352012-07-02 20:28:59 +020015559static void intel_sanitize_crtc(struct intel_crtc *crtc)
15560{
15561 struct drm_device *dev = crtc->base.dev;
15562 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015563 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015564
Daniel Vetter24929352012-07-02 20:28:59 +020015565 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015566 if (!transcoder_is_dsi(cpu_transcoder)) {
15567 i915_reg_t reg = PIPECONF(cpu_transcoder);
15568
15569 I915_WRITE(reg,
15570 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15571 }
Daniel Vetter24929352012-07-02 20:28:59 +020015572
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015573 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015574 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015575 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015576 struct intel_plane *plane;
15577
Daniel Vetter96256042015-02-13 21:03:42 +010015578 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015579
15580 /* Disable everything but the primary plane */
15581 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15582 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15583 continue;
15584
15585 plane->disable_plane(&plane->base, &crtc->base);
15586 }
Daniel Vetter96256042015-02-13 21:03:42 +010015587 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015588
Daniel Vetter24929352012-07-02 20:28:59 +020015589 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015590 * disable the crtc (and hence change the state) if it is wrong. Note
15591 * that gen4+ has a fixed plane -> pipe mapping. */
15592 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015593 bool plane;
15594
Daniel Vetter24929352012-07-02 20:28:59 +020015595 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15596 crtc->base.base.id);
15597
15598 /* Pipe has the wrong plane attached and the plane is active.
15599 * Temporarily change the plane mapping and disable everything
15600 * ... */
15601 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015602 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015603 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015604 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015605 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015606 }
Daniel Vetter24929352012-07-02 20:28:59 +020015607
Daniel Vetter7fad7982012-07-04 17:51:47 +020015608 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15609 crtc->pipe == PIPE_A && !crtc->active) {
15610 /* BIOS forgot to enable pipe A, this mostly happens after
15611 * resume. Force-enable the pipe to fix this, the update_dpms
15612 * call below we restore the pipe to the right state, but leave
15613 * the required bits on. */
15614 intel_enable_pipe_a(dev);
15615 }
15616
Daniel Vetter24929352012-07-02 20:28:59 +020015617 /* Adjust the state of the output pipe according to whether we
15618 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015619 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015620 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015621
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015622 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015623 /*
15624 * We start out with underrun reporting disabled to avoid races.
15625 * For correct bookkeeping mark this on active crtcs.
15626 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015627 * Also on gmch platforms we dont have any hardware bits to
15628 * disable the underrun reporting. Which means we need to start
15629 * out with underrun reporting disabled also on inactive pipes,
15630 * since otherwise we'll complain about the garbage we read when
15631 * e.g. coming up after runtime pm.
15632 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015633 * No protection against concurrent access is required - at
15634 * worst a fifo underrun happens which also sets this to false.
15635 */
15636 crtc->cpu_fifo_underrun_disabled = true;
15637 crtc->pch_fifo_underrun_disabled = true;
15638 }
Daniel Vetter24929352012-07-02 20:28:59 +020015639}
15640
15641static void intel_sanitize_encoder(struct intel_encoder *encoder)
15642{
15643 struct intel_connector *connector;
15644 struct drm_device *dev = encoder->base.dev;
15645
15646 /* We need to check both for a crtc link (meaning that the
15647 * encoder is active and trying to read from a pipe) and the
15648 * pipe itself being active. */
15649 bool has_active_crtc = encoder->base.crtc &&
15650 to_intel_crtc(encoder->base.crtc)->active;
15651
Ville Syrjälädd756192016-02-17 21:28:45 +020015652 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015653 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15654 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015655 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015656
15657 /* Connector is active, but has no active pipe. This is
15658 * fallout from our resume register restoring. Disable
15659 * the encoder manually again. */
15660 if (encoder->base.crtc) {
15661 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15662 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015663 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015664 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015665 if (encoder->post_disable)
15666 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015667 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015668 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015669
15670 /* Inconsistent output/port/pipe state happens presumably due to
15671 * a bug in one of the get_hw_state functions. Or someplace else
15672 * in our code, like the register restore mess on resume. Clamp
15673 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015674 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015675 if (connector->encoder != encoder)
15676 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015677 connector->base.dpms = DRM_MODE_DPMS_OFF;
15678 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015679 }
15680 }
15681 /* Enabled encoders without active connectors will be fixed in
15682 * the crtc fixup. */
15683}
15684
Imre Deak04098752014-02-18 00:02:16 +020015685void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015686{
15687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015688 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015689
Imre Deak04098752014-02-18 00:02:16 +020015690 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15691 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15692 i915_disable_vga(dev);
15693 }
15694}
15695
15696void i915_redisable_vga(struct drm_device *dev)
15697{
15698 struct drm_i915_private *dev_priv = dev->dev_private;
15699
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015700 /* This function can be called both from intel_modeset_setup_hw_state or
15701 * at a very early point in our resume sequence, where the power well
15702 * structures are not yet restored. Since this function is at a very
15703 * paranoid "someone might have enabled VGA while we were not looking"
15704 * level, just check if the power well is enabled instead of trying to
15705 * follow the "don't touch the power well if we don't need it" policy
15706 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015707 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015708 return;
15709
Imre Deak04098752014-02-18 00:02:16 +020015710 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015711
15712 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015713}
15714
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015715static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015716{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015717 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015718
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015719 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015720}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015721
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015722/* FIXME read out full plane state for all planes */
15723static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015724{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015725 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015726 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015727 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015728
Matt Roper19b8d382015-09-24 15:53:17 -070015729 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015730 primary_get_hw_state(to_intel_plane(primary));
15731
15732 if (plane_state->visible)
15733 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015734}
15735
Daniel Vetter30e984d2013-06-05 13:34:17 +020015736static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015737{
15738 struct drm_i915_private *dev_priv = dev->dev_private;
15739 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015740 struct intel_crtc *crtc;
15741 struct intel_encoder *encoder;
15742 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015743 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015744
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015745 dev_priv->active_crtcs = 0;
15746
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015747 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015748 struct intel_crtc_state *crtc_state = crtc->config;
15749 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015750
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015751 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15752 memset(crtc_state, 0, sizeof(*crtc_state));
15753 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015754
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015755 crtc_state->base.active = crtc_state->base.enable =
15756 dev_priv->display.get_pipe_config(crtc, crtc_state);
15757
15758 crtc->base.enabled = crtc_state->base.enable;
15759 crtc->active = crtc_state->base.active;
15760
15761 if (crtc_state->base.active) {
15762 dev_priv->active_crtcs |= 1 << crtc->pipe;
15763
15764 if (IS_BROADWELL(dev_priv)) {
15765 pixclk = ilk_pipe_pixel_rate(crtc_state);
15766
15767 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15768 if (crtc_state->ips_enabled)
15769 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15770 } else if (IS_VALLEYVIEW(dev_priv) ||
15771 IS_CHERRYVIEW(dev_priv) ||
15772 IS_BROXTON(dev_priv))
15773 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15774 else
15775 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15776 }
15777
15778 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015779
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015780 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015781
15782 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15783 crtc->base.base.id,
15784 crtc->active ? "enabled" : "disabled");
15785 }
15786
Daniel Vetter53589012013-06-05 13:34:16 +020015787 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15788 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15789
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015790 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15791 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015792 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015793 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015794 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015795 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015796 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015797 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015798
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015799 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015800 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015801 }
15802
Damien Lespiaub2784e12014-08-05 11:29:37 +010015803 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015804 pipe = 0;
15805
15806 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015807 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15808 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015809 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015810 } else {
15811 encoder->base.crtc = NULL;
15812 }
15813
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015814 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015815 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015816 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015817 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015818 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015819 }
15820
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015821 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015822 if (connector->get_hw_state(connector)) {
15823 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015824
15825 encoder = connector->encoder;
15826 connector->base.encoder = &encoder->base;
15827
15828 if (encoder->base.crtc &&
15829 encoder->base.crtc->state->active) {
15830 /*
15831 * This has to be done during hardware readout
15832 * because anything calling .crtc_disable may
15833 * rely on the connector_mask being accurate.
15834 */
15835 encoder->base.crtc->state->connector_mask |=
15836 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015837 encoder->base.crtc->state->encoder_mask |=
15838 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015839 }
15840
Daniel Vetter24929352012-07-02 20:28:59 +020015841 } else {
15842 connector->base.dpms = DRM_MODE_DPMS_OFF;
15843 connector->base.encoder = NULL;
15844 }
15845 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15846 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015847 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015848 connector->base.encoder ? "enabled" : "disabled");
15849 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015850
15851 for_each_intel_crtc(dev, crtc) {
15852 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15853
15854 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15855 if (crtc->base.state->active) {
15856 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15857 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15858 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15859
15860 /*
15861 * The initial mode needs to be set in order to keep
15862 * the atomic core happy. It wants a valid mode if the
15863 * crtc's enabled, so we do the above call.
15864 *
15865 * At this point some state updated by the connectors
15866 * in their ->detect() callback has not run yet, so
15867 * no recalculation can be done yet.
15868 *
15869 * Even if we could do a recalculation and modeset
15870 * right now it would cause a double modeset if
15871 * fbdev or userspace chooses a different initial mode.
15872 *
15873 * If that happens, someone indicated they wanted a
15874 * mode change, which means it's safe to do a full
15875 * recalculation.
15876 */
15877 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015878
15879 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15880 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015881 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015882
15883 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015884 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015885}
15886
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015887/* Scan out the current hw modeset state,
15888 * and sanitizes it to the current state
15889 */
15890static void
15891intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015892{
15893 struct drm_i915_private *dev_priv = dev->dev_private;
15894 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015895 struct intel_crtc *crtc;
15896 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015897 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015898
15899 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015900
15901 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015902 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015903 intel_sanitize_encoder(encoder);
15904 }
15905
Damien Lespiau055e3932014-08-18 13:49:10 +010015906 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015907 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15908 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015909 intel_dump_pipe_config(crtc, crtc->config,
15910 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015911 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015912
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015913 intel_modeset_update_connector_atomic_state(dev);
15914
Daniel Vetter35c95372013-07-17 06:55:04 +020015915 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15916 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15917
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015918 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015919 continue;
15920
15921 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15922
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015923 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015924 pll->on = false;
15925 }
15926
Wayne Boyer666a4532015-12-09 12:29:35 -080015927 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015928 vlv_wm_get_hw_state(dev);
15929 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015930 skl_wm_get_hw_state(dev);
15931 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015932 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015933
15934 for_each_intel_crtc(dev, crtc) {
15935 unsigned long put_domains;
15936
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015937 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015938 if (WARN_ON(put_domains))
15939 modeset_put_power_domains(dev_priv, put_domains);
15940 }
15941 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015942
15943 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015944}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015945
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015946void intel_display_resume(struct drm_device *dev)
15947{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015948 struct drm_i915_private *dev_priv = to_i915(dev);
15949 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15950 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015951 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015952 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015953
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015954 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015955
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015956 /*
15957 * This is a cludge because with real atomic modeset mode_config.mutex
15958 * won't be taken. Unfortunately some probed state like
15959 * audio_codec_enable is still protected by mode_config.mutex, so lock
15960 * it here for now.
15961 */
15962 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015963 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015964
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015965retry:
15966 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015967
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015968 if (ret == 0 && !setup) {
15969 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015970
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015971 intel_modeset_setup_hw_state(dev);
15972 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015973 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015974
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015975 if (ret == 0 && state) {
15976 struct drm_crtc_state *crtc_state;
15977 struct drm_crtc *crtc;
15978 int i;
15979
15980 state->acquire_ctx = &ctx;
15981
15982 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15983 /*
15984 * Force recalculation even if we restore
15985 * current state. With fast modeset this may not result
15986 * in a modeset when the state is compatible.
15987 */
15988 crtc_state->mode_changed = true;
15989 }
15990
15991 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015992 }
15993
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015994 if (ret == -EDEADLK) {
15995 drm_modeset_backoff(&ctx);
15996 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015997 }
15998
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015999 drm_modeset_drop_locks(&ctx);
16000 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016001 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016002
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016003 if (ret) {
16004 DRM_ERROR("Restoring old state failed with %i\n", ret);
16005 drm_atomic_state_free(state);
16006 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016007}
16008
16009void intel_modeset_gem_init(struct drm_device *dev)
16010{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016011 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016012 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016013 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016014
Imre Deakae484342014-03-31 15:10:44 +030016015 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030016016
Chris Wilson1833b132012-05-09 11:56:28 +010016017 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016018
16019 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016020
16021 /*
16022 * Make sure any fbs we allocated at startup are properly
16023 * pinned & fenced. When we do the allocation it's too early
16024 * for this.
16025 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016026 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016027 obj = intel_fb_obj(c->primary->fb);
16028 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016029 continue;
16030
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016031 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016032 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16033 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016034 mutex_unlock(&dev->struct_mutex);
16035 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016036 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16037 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016038 drm_framebuffer_unreference(c->primary->fb);
16039 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016040 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016041 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016042 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016043 }
16044 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016045
16046 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016047}
16048
Imre Deak4932e2c2014-02-11 17:12:48 +020016049void intel_connector_unregister(struct intel_connector *intel_connector)
16050{
16051 struct drm_connector *connector = &intel_connector->base;
16052
16053 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016054 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016055}
16056
Jesse Barnes79e53942008-11-07 14:24:08 -080016057void intel_modeset_cleanup(struct drm_device *dev)
16058{
Jesse Barnes652c3932009-08-17 13:31:43 -070016059 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016060 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016061
Imre Deak2eb52522014-11-19 15:30:05 +020016062 intel_disable_gt_powersave(dev);
16063
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016064 intel_backlight_unregister(dev);
16065
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016066 /*
16067 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016068 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016069 * experience fancy races otherwise.
16070 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016071 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016072
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016073 /*
16074 * Due to the hpd irq storm handling the hotplug work can re-arm the
16075 * poll handlers. Hence disable polling after hpd handling is shut down.
16076 */
Keith Packardf87ea762010-10-03 19:36:26 -070016077 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016078
Jesse Barnes723bfd72010-10-07 16:01:13 -070016079 intel_unregister_dsm_handler();
16080
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016081 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016082
Chris Wilson1630fe72011-07-08 12:22:42 +010016083 /* flush any delayed tasks or pending work */
16084 flush_scheduled_work();
16085
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016086 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016087 for_each_intel_connector(dev, connector)
16088 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016089
Jesse Barnes79e53942008-11-07 14:24:08 -080016090 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016091
16092 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016093
Imre Deakae484342014-03-31 15:10:44 +030016094 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016095
16096 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016097}
16098
Dave Airlie28d52042009-09-21 14:33:58 +100016099/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016100 * Return which encoder is currently attached for connector.
16101 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016102struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016103{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016104 return &intel_attached_encoder(connector)->base;
16105}
Jesse Barnes79e53942008-11-07 14:24:08 -080016106
Chris Wilsondf0e9242010-09-09 16:20:55 +010016107void intel_connector_attach_encoder(struct intel_connector *connector,
16108 struct intel_encoder *encoder)
16109{
16110 connector->encoder = encoder;
16111 drm_mode_connector_attach_encoder(&connector->base,
16112 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016113}
Dave Airlie28d52042009-09-21 14:33:58 +100016114
16115/*
16116 * set vga decode state - true == enable VGA decode
16117 */
16118int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16119{
16120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016121 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016122 u16 gmch_ctrl;
16123
Chris Wilson75fa0412014-02-07 18:37:02 -020016124 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16125 DRM_ERROR("failed to read control word\n");
16126 return -EIO;
16127 }
16128
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016129 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16130 return 0;
16131
Dave Airlie28d52042009-09-21 14:33:58 +100016132 if (state)
16133 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16134 else
16135 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016136
16137 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16138 DRM_ERROR("failed to write control word\n");
16139 return -EIO;
16140 }
16141
Dave Airlie28d52042009-09-21 14:33:58 +100016142 return 0;
16143}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016144
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016145struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016146
16147 u32 power_well_driver;
16148
Chris Wilson63b66e52013-08-08 15:12:06 +020016149 int num_transcoders;
16150
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016151 struct intel_cursor_error_state {
16152 u32 control;
16153 u32 position;
16154 u32 base;
16155 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016156 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016157
16158 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016159 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016160 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016161 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016162 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016163
16164 struct intel_plane_error_state {
16165 u32 control;
16166 u32 stride;
16167 u32 size;
16168 u32 pos;
16169 u32 addr;
16170 u32 surface;
16171 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016172 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016173
16174 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016175 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016176 enum transcoder cpu_transcoder;
16177
16178 u32 conf;
16179
16180 u32 htotal;
16181 u32 hblank;
16182 u32 hsync;
16183 u32 vtotal;
16184 u32 vblank;
16185 u32 vsync;
16186 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016187};
16188
16189struct intel_display_error_state *
16190intel_display_capture_error_state(struct drm_device *dev)
16191{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016192 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016193 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016194 int transcoders[] = {
16195 TRANSCODER_A,
16196 TRANSCODER_B,
16197 TRANSCODER_C,
16198 TRANSCODER_EDP,
16199 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016200 int i;
16201
Chris Wilson63b66e52013-08-08 15:12:06 +020016202 if (INTEL_INFO(dev)->num_pipes == 0)
16203 return NULL;
16204
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016205 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016206 if (error == NULL)
16207 return NULL;
16208
Imre Deak190be112013-11-25 17:15:31 +020016209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016210 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16211
Damien Lespiau055e3932014-08-18 13:49:10 +010016212 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016213 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016214 __intel_display_power_is_enabled(dev_priv,
16215 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016216 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016217 continue;
16218
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016219 error->cursor[i].control = I915_READ(CURCNTR(i));
16220 error->cursor[i].position = I915_READ(CURPOS(i));
16221 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016222
16223 error->plane[i].control = I915_READ(DSPCNTR(i));
16224 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016225 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016226 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016227 error->plane[i].pos = I915_READ(DSPPOS(i));
16228 }
Paulo Zanonica291362013-03-06 20:03:14 -030016229 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16230 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016231 if (INTEL_INFO(dev)->gen >= 4) {
16232 error->plane[i].surface = I915_READ(DSPSURF(i));
16233 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16234 }
16235
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016236 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016237
Sonika Jindal3abfce72014-07-21 15:23:43 +053016238 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016239 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016240 }
16241
Jani Nikula4d1de972016-03-18 17:05:42 +020016242 /* Note: this does not include DSI transcoders. */
Chris Wilson63b66e52013-08-08 15:12:06 +020016243 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016244 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016245 error->num_transcoders++; /* Account for eDP. */
16246
16247 for (i = 0; i < error->num_transcoders; i++) {
16248 enum transcoder cpu_transcoder = transcoders[i];
16249
Imre Deakddf9c532013-11-27 22:02:02 +020016250 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016251 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016252 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016253 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016254 continue;
16255
Chris Wilson63b66e52013-08-08 15:12:06 +020016256 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16257
16258 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16259 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16260 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16261 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16262 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16263 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16264 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016265 }
16266
16267 return error;
16268}
16269
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016270#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16271
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016272void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016273intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016274 struct drm_device *dev,
16275 struct intel_display_error_state *error)
16276{
Damien Lespiau055e3932014-08-18 13:49:10 +010016277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016278 int i;
16279
Chris Wilson63b66e52013-08-08 15:12:06 +020016280 if (!error)
16281 return;
16282
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016283 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016284 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016285 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016286 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016287 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016288 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016289 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016290 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016291 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016292 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016293
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016294 err_printf(m, "Plane [%d]:\n", i);
16295 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16296 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016297 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016298 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16299 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016300 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016301 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016302 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016303 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016304 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16305 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016306 }
16307
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016308 err_printf(m, "Cursor [%d]:\n", i);
16309 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16310 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16311 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016312 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016313
16314 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016315 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016316 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016317 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016318 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016319 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16320 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16321 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16322 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16323 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16324 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16325 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16326 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016327}