blob: 8b7b8b64b0086935f5a94a43b7d90291a9beaaae [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001346 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001348 /* if we need the pipe quirk it must be always on */
1349 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1350 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001351 state = true;
1352
Imre Deak4feed0e2016-02-12 18:55:14 +02001353 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1354 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001355 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001356 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001357
1358 intel_display_power_put(dev_priv, power_domain);
1359 } else {
1360 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 }
1362
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368static void assert_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001372 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001375 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001376 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001377 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001378 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379}
1380
Chris Wilson931872f2012-01-16 23:01:13 +00001381#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1382#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1383
Jesse Barnesb24e7172011-01-04 15:09:30 -08001384static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001389
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 /* Primary planes are fixed to pipes on gen4+ */
1391 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001392 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001393 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001394 "plane %c assertion failure, should be disabled but not\n",
1395 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001396 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001397 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001398
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001400 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 u32 val = I915_READ(DSPCNTR(i));
1402 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001403 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001404 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001405 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1406 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001407 }
1408}
1409
Jesse Barnes19332d72013-03-28 09:55:38 -07001410static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001413 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001414 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001415
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001416 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001420 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1421 sprite, pipe_name(pipe));
1422 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001423 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001424 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001425 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001426 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001427 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001428 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 }
1430 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001431 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001433 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 plane_name(pipe), pipe_name(pipe));
1435 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001436 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1439 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001440 }
1441}
1442
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443static void assert_vblank_disabled(struct drm_crtc *crtc)
1444{
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446 drm_crtc_vblank_put(crtc);
1447}
1448
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001449static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001450{
1451 u32 val;
1452 bool enabled;
1453
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001455
Jesse Barnes92f25842011-01-04 15:09:34 -08001456 val = I915_READ(PCH_DREF_CONTROL);
1457 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1458 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001460}
1461
Daniel Vetterab9412b2013-05-03 11:49:46 +02001462static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001464{
Jesse Barnes92f25842011-01-04 15:09:34 -08001465 u32 val;
1466 bool enabled;
1467
Ville Syrjälä649636e2015-09-22 19:50:01 +03001468 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001469 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001470 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001471 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1472 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001473}
1474
Keith Packard4e634382011-08-06 10:39:45 -07001475static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1476 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001477{
1478 if ((val & DP_PORT_EN) == 0)
1479 return false;
1480
1481 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001483 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1484 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001485 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1486 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1487 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001488 } else {
1489 if ((val & DP_PIPE_MASK) != (pipe << 30))
1490 return false;
1491 }
1492 return true;
1493}
1494
Keith Packard1519b992011-08-06 10:35:34 -07001495static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500
1501 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001504 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1505 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1506 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001507 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001508 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001509 return false;
1510 }
1511 return true;
1512}
1513
1514static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe, u32 val)
1516{
1517 if ((val & LVDS_PORT_EN) == 0)
1518 return false;
1519
1520 if (HAS_PCH_CPT(dev_priv->dev)) {
1521 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1522 return false;
1523 } else {
1524 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1525 return false;
1526 }
1527 return true;
1528}
1529
1530static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1531 enum pipe pipe, u32 val)
1532{
1533 if ((val & ADPA_DAC_ENABLE) == 0)
1534 return false;
1535 if (HAS_PCH_CPT(dev_priv->dev)) {
1536 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1537 return false;
1538 } else {
1539 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1540 return false;
1541 }
1542 return true;
1543}
1544
Jesse Barnes291906f2011-02-02 12:28:03 -08001545static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001546 enum pipe pipe, i915_reg_t reg,
1547 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001548{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001549 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001550 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001551 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001552 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553
Rob Clarke2c719b2014-12-15 13:56:32 -05001554 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001555 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001557}
1558
1559static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001560 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001561{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001562 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001563 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001564 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566
Rob Clarke2c719b2014-12-15 13:56:32 -05001567 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001568 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001570}
1571
1572static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
Jesse Barnes291906f2011-02-02 12:28:03 -08001575 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
Keith Packardf0575e92011-07-25 22:12:43 -07001577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
Ville Syrjälä649636e2015-09-22 19:50:01 +03001581 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
Ville Syrjälä649636e2015-09-22 19:50:01 +03001586 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001587 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001589 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001590
Paulo Zanonie2debe92013-02-18 19:00:27 -03001591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001594}
1595
Ville Syrjäläd288f652014-10-28 13:20:22 +02001596static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001597 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001598{
Daniel Vetter426115c2013-07-11 22:13:42 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001601 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001602 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001603
Daniel Vetter426115c2013-07-11 22:13:42 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001605
Daniel Vetter87442f72013-06-06 00:52:17 +02001606 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001607 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609
Daniel Vetter426115c2013-07-11 22:13:42 +02001610 I915_WRITE(reg, dpll);
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1615 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001619
1620 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001633 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001634{
1635 struct drm_device *dev = crtc->base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int pipe = crtc->pipe;
1638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001639 u32 tmp;
1640
1641 assert_pipe_disabled(dev_priv, crtc->pipe);
1642
Ville Syrjäläa5805162015-05-26 20:42:30 +03001643 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001644
1645 /* Enable back the 10bit clock to display controller */
1646 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1647 tmp |= DPIO_DCLKP_EN;
1648 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1649
Ville Syrjälä54433e92015-05-26 20:42:31 +03001650 mutex_unlock(&dev_priv->sb_lock);
1651
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652 /*
1653 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1654 */
1655 udelay(1);
1656
1657 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001658 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659
1660 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662 DRM_ERROR("PLL %d failed to lock\n", pipe);
1663
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001665 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667}
1668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669static int intel_num_dvo_pipes(struct drm_device *dev)
1670{
1671 struct intel_crtc *crtc;
1672 int count = 0;
1673
1674 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001675 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001676 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677
1678 return count;
1679}
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001682{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 struct drm_device *dev = crtc->base.dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001685 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001686 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001687
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001689
1690 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001691 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692
1693 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 if (IS_MOBILE(dev) && !IS_I830(dev))
1695 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001697 /* Enable DVO 2x clock on both PLLs if necessary */
1698 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1699 /*
1700 * It appears to be important that we don't enable this
1701 * for the current pipe before otherwise configuring the
1702 * PLL. No idea how this should be handled if multiple
1703 * DVO outputs are enabled simultaneosly.
1704 */
1705 dpll |= DPLL_DVO_2X_MODE;
1706 I915_WRITE(DPLL(!crtc->pipe),
1707 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1708 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001710 /*
1711 * Apparently we need to have VGA mode enabled prior to changing
1712 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1713 * dividers, even though the register value does change.
1714 */
1715 I915_WRITE(reg, 0);
1716
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001717 I915_WRITE(reg, dpll);
1718
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 /* Wait for the clocks to stabilize. */
1720 POSTING_READ(reg);
1721 udelay(150);
1722
1723 if (INTEL_INFO(dev)->gen >= 4) {
1724 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001725 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726 } else {
1727 /* The pixel multiplier can only be updated once the
1728 * DPLL is enabled and the clocks are stable.
1729 *
1730 * So write it again.
1731 */
1732 I915_WRITE(reg, dpll);
1733 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734
1735 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
1745}
1746
1747/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001748 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 * @dev_priv: i915 private structure
1750 * @pipe: pipe PLL to disable
1751 *
1752 * Disable the PLL for @pipe, making sure the pipe is off first.
1753 *
1754 * Note! This is for pre-ILK only.
1755 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001756static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001758 struct drm_device *dev = crtc->base.dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 enum pipe pipe = crtc->pipe;
1761
1762 /* Disable DVO 2x clock on both PLLs if necessary */
1763 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001764 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001765 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 I915_WRITE(DPLL(PIPE_B),
1767 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1768 I915_WRITE(DPLL(PIPE_A),
1769 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1770 }
1771
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001772 /* Don't disable pipe or pipe PLLs if needed */
1773 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1774 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001775 return;
1776
1777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
1779
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001780 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001781 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001782}
1783
Jesse Barnesf6071162013-10-01 10:41:38 -07001784static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1785{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001787
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
1790
Imre Deake5cbfbf2014-01-09 17:08:16 +02001791 /*
1792 * Leave integrated clock source and reference clock enabled for pipe B.
1793 * The latter is needed for VGA hotplug / manual detection.
1794 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001795 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001796 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001797 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001798 I915_WRITE(DPLL(pipe), val);
1799 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001800
1801}
1802
1803static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1804{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001805 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806 u32 val;
1807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Make sure the pipe isn't still relying on us */
1809 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001812 val = DPLL_SSC_REF_CLK_CHV |
1813 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 if (pipe != PIPE_A)
1815 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1816 I915_WRITE(DPLL(pipe), val);
1817 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818
Ville Syrjäläa5805162015-05-26 20:42:30 +03001819 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001820
1821 /* Disable 10bit clock to display controller */
1822 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1823 val &= ~DPIO_DCLKP_EN;
1824 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1825
Ville Syrjäläa5805162015-05-26 20:42:30 +03001826 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001827}
1828
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001830 struct intel_digital_port *dport,
1831 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832{
1833 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001836 switch (dport->port) {
1837 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001839 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001840 break;
1841 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001842 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001843 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001844 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 break;
1846 case PORT_D:
1847 port_mask = DPLL_PORTD_READY_MASK;
1848 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001849 break;
1850 default:
1851 BUG();
1852 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1855 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1856 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857}
1858
Daniel Vetterb14b1052014-04-24 23:55:13 +02001859static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1860{
1861 struct drm_device *dev = crtc->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1864
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001865 if (WARN_ON(pll == NULL))
1866 return;
1867
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001868 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001869 if (pll->active == 0) {
1870 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1871 WARN_ON(pll->on);
1872 assert_shared_dpll_disabled(dev_priv, pll);
1873
1874 pll->mode_set(dev_priv, pll);
1875 }
1876}
1877
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001878/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001879 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001880 * @dev_priv: i915 private structure
1881 * @pipe: pipe PLL to enable
1882 *
1883 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1884 * drives the transcoder clock.
1885 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001886static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001887{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001891
Daniel Vetter87a875b2013-06-05 13:34:19 +02001892 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
1894
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001895 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001897
Damien Lespiau74dd6922014-07-29 18:06:17 +01001898 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001899 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001901
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (pll->active++) {
1903 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001904 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905 return;
1906 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001907 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001909 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1910
Daniel Vetter46edb022013-06-05 13:34:12 +02001911 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001912 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001914}
1915
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001916static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001917{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001918 struct drm_device *dev = crtc->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001920 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001921
Jesse Barnes92f25842011-01-04 15:09:34 -08001922 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001923 if (INTEL_INFO(dev)->gen < 5)
1924 return;
1925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (pll == NULL)
1927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1933 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001934 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001937 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
1939 }
1940
Daniel Vettere9d69442013-06-05 13:34:15 +02001941 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001942 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001943 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945
Daniel Vetter46edb022013-06-05 13:34:12 +02001946 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001947 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001949
1950 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001951}
1952
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001953static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1954 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001955{
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959 i915_reg_t reg;
1960 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001963 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001966 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001967 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001968
1969 /* FDI must be feeding us bits for PCH ports */
1970 assert_fdi_tx_enabled(dev_priv, pipe);
1971 assert_fdi_rx_enabled(dev_priv, pipe);
1972
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 if (HAS_PCH_CPT(dev)) {
1974 /* Workaround: Set the timing override bit before enabling the
1975 * pch transcoder. */
1976 reg = TRANS_CHICKEN2(pipe);
1977 val = I915_READ(reg);
1978 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1979 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001980 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001981
Daniel Vetterab9412b2013-05-03 11:49:46 +02001982 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001983 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001984 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001985
1986 if (HAS_PCH_IBX(dev_priv->dev)) {
1987 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001988 * Make the BPC in transcoder be consistent with
1989 * that in pipeconf reg. For HDMI we must use 8bpc
1990 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001992 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001993 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1994 val |= PIPECONF_8BPC;
1995 else
1996 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001998
1999 val &= ~TRANS_INTERLACE_MASK;
2000 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002001 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002002 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002003 val |= TRANS_LEGACY_INTERLACED_ILK;
2004 else
2005 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006 else
2007 val |= TRANS_PROGRESSIVE;
2008
Jesse Barnes040484a2011-01-03 12:14:26 -08002009 I915_WRITE(reg, val | TRANS_ENABLE);
2010 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002011 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002012}
2013
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002015 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002016{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
2019 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002020 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002023 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002024 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002027 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002028 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002029 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002030
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002031 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002034 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2035 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002036 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 else
2038 val |= TRANS_PROGRESSIVE;
2039
Daniel Vetterab9412b2013-05-03 11:49:46 +02002040 I915_WRITE(LPT_TRANSCONF, val);
2041 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043}
2044
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002045static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2046 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002047{
Daniel Vetter23670b322012-11-01 09:15:30 +01002048 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002049 i915_reg_t reg;
2050 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002051
2052 /* FDI relies on the transcoder */
2053 assert_fdi_tx_disabled(dev_priv, pipe);
2054 assert_fdi_rx_disabled(dev_priv, pipe);
2055
Jesse Barnes291906f2011-02-02 12:28:03 -08002056 /* Ports must be off as well */
2057 assert_pch_ports_disabled(dev_priv, pipe);
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002060 val = I915_READ(reg);
2061 val &= ~TRANS_ENABLE;
2062 I915_WRITE(reg, val);
2063 /* wait for PCH transcoder off, transcoder state */
2064 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002065 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002066
Ville Syrjäläc4656132015-10-29 21:25:56 +02002067 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002068 /* Workaround: Clear the timing override chicken bit again. */
2069 reg = TRANS_CHICKEN2(pipe);
2070 val = I915_READ(reg);
2071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2072 I915_WRITE(reg, val);
2073 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002074}
2075
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002076static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002077{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 u32 val;
2079
Daniel Vetterab9412b2013-05-03 11:49:46 +02002080 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002082 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002085 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002086
2087 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002088 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002090 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002091}
2092
2093/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002094 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002095 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002100static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101{
Paulo Zanoni03722642014-01-17 13:51:09 -02002102 struct drm_device *dev = crtc->base.dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002106 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 u32 val;
2109
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002110 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2111
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002112 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002113 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002114 assert_sprites_disabled(dev_priv, pipe);
2115
Paulo Zanoni681e5812012-12-06 11:12:38 -02002116 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002117 pch_transcoder = TRANSCODER_A;
2118 else
2119 pch_transcoder = pipe;
2120
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 /*
2122 * A pipe without a PLL won't actually be able to drive bits from
2123 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2124 * need the check.
2125 */
Imre Deak50360402015-01-16 00:55:16 -08002126 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002127 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002128 assert_dsi_pll_enabled(dev_priv);
2129 else
2130 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002131 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002132 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002134 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002135 assert_fdi_tx_pll_enabled(dev_priv,
2136 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 }
2138 /* FIXME: assert CPU port conditions for SNB+ */
2139 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002141 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2145 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002146 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002147 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002148
2149 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002150 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002151
2152 /*
2153 * Until the pipe starts DSL will read as 0, which would cause
2154 * an apparent vblank timestamp jump, which messes up also the
2155 * frame count when it's derived from the timestamps. So let's
2156 * wait for the pipe to start properly before we call
2157 * drm_crtc_vblank_on()
2158 */
2159 if (dev->max_vblank_count == 0 &&
2160 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2161 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162}
2163
2164/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002165 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 * Disable the pipe of @crtc, making sure that various hardware
2169 * specific requirements are met, if applicable, e.g. plane
2170 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
2172 * Will wait until the pipe has shut down before returning.
2173 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002177 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002179 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 u32 val;
2181
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002182 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184 /*
2185 * Make sure planes won't keep trying to pump pixels to us,
2186 * or we might hang the display.
2187 */
2188 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002189 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002190 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002192 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002194 if ((val & PIPECONF_ENABLE) == 0)
2195 return;
2196
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 /*
2198 * Double wide has implications for planes
2199 * so best keep it disabled when not needed.
2200 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002201 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_DOUBLE_WIDE;
2203
2204 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002205 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2206 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002207 val &= ~PIPECONF_ENABLE;
2208
2209 I915_WRITE(reg, val);
2210 if ((val & PIPECONF_ENABLE) == 0)
2211 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002212}
2213
Chris Wilson693db182013-03-05 14:52:39 +00002214static bool need_vtd_wa(struct drm_device *dev)
2215{
2216#ifdef CONFIG_INTEL_IOMMU
2217 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2218 return true;
2219#endif
2220 return false;
2221}
2222
Ville Syrjälä832be822016-01-12 21:08:33 +02002223static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2224{
2225 return IS_GEN2(dev_priv) ? 2048 : 4096;
2226}
2227
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002228static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2229 uint64_t fb_modifier, unsigned int cpp)
2230{
2231 switch (fb_modifier) {
2232 case DRM_FORMAT_MOD_NONE:
2233 return cpp;
2234 case I915_FORMAT_MOD_X_TILED:
2235 if (IS_GEN2(dev_priv))
2236 return 128;
2237 else
2238 return 512;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2241 return 128;
2242 else
2243 return 512;
2244 case I915_FORMAT_MOD_Yf_TILED:
2245 switch (cpp) {
2246 case 1:
2247 return 64;
2248 case 2:
2249 case 4:
2250 return 128;
2251 case 8:
2252 case 16:
2253 return 256;
2254 default:
2255 MISSING_CASE(cpp);
2256 return cpp;
2257 }
2258 break;
2259 default:
2260 MISSING_CASE(fb_modifier);
2261 return cpp;
2262 }
2263}
2264
Ville Syrjälä832be822016-01-12 21:08:33 +02002265unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2266 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002267{
Ville Syrjälä832be822016-01-12 21:08:33 +02002268 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2269 return 1;
2270 else
2271 return intel_tile_size(dev_priv) /
2272 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273}
2274
2275unsigned int
2276intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002277 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002278{
Ville Syrjälä832be822016-01-12 21:08:33 +02002279 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2280 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2281
2282 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002283}
2284
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002286intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2287 const struct drm_plane_state *plane_state)
2288{
Ville Syrjälä832be822016-01-12 21:08:33 +02002289 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002290 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002291 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002293 *view = i915_ggtt_view_normal;
2294
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002298 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002299 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002301 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002306 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002307 info->fb_modifier = fb->modifier[0];
2308
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002309 tile_size = intel_tile_size(dev_priv);
2310
2311 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjäläb16bb012016-01-20 21:05:28 +02002312 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002313 tile_height = tile_size / tile_width;
2314
2315 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002316 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002317 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002318
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002319 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002320 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002321 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2322 tile_height = tile_size / tile_width;
2323
2324 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002325 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002326 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002327 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328}
2329
Ville Syrjälä603525d2016-01-12 21:08:37 +02002330static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002331{
2332 if (INTEL_INFO(dev_priv)->gen >= 9)
2333 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002334 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002335 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002336 return 128 * 1024;
2337 else if (INTEL_INFO(dev_priv)->gen >= 4)
2338 return 4 * 1024;
2339 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002340 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002341}
2342
Ville Syrjälä603525d2016-01-12 21:08:37 +02002343static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2344 uint64_t fb_modifier)
2345{
2346 switch (fb_modifier) {
2347 case DRM_FORMAT_MOD_NONE:
2348 return intel_linear_alignment(dev_priv);
2349 case I915_FORMAT_MOD_X_TILED:
2350 if (INTEL_INFO(dev_priv)->gen >= 9)
2351 return 256 * 1024;
2352 return 0;
2353 case I915_FORMAT_MOD_Y_TILED:
2354 case I915_FORMAT_MOD_Yf_TILED:
2355 return 1 * 1024 * 1024;
2356 default:
2357 MISSING_CASE(fb_modifier);
2358 return 0;
2359 }
2360}
2361
Chris Wilson127bd2a2010-07-23 23:32:05 +01002362int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002363intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2364 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002365 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002367 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002368 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002369 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002370 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 u32 alignment;
2372 int ret;
2373
Matt Roperebcdd392014-07-09 16:22:11 -07002374 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2375
Ville Syrjälä603525d2016-01-12 21:08:37 +02002376 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377
Daniel Vetter75c82a52015-10-14 16:51:04 +02002378 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002379
Chris Wilson693db182013-03-05 14:52:39 +00002380 /* Note that the w/a also requires 64 PTE of padding following the
2381 * bo. We currently fill all unused PTE with the shadow page and so
2382 * we should always have valid PTE following the scanout preventing
2383 * the VT-d warning.
2384 */
2385 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2386 alignment = 256 * 1024;
2387
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002388 /*
2389 * Global gtt pte registers are special registers which actually forward
2390 * writes to a chunk of system memory. Which means that there is no risk
2391 * that the register values disappear as soon as we call
2392 * intel_runtime_pm_put(), so it is correct to wrap only the
2393 * pin/unpin/fence and not more.
2394 */
2395 intel_runtime_pm_get(dev_priv);
2396
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002397 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2398 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002399 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002400 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002401
2402 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2403 * fence, whereas 965+ only requires a fence if using
2404 * framebuffer compression. For simplicity, we always install
2405 * a fence as the cost is not that onerous.
2406 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002407 if (view.type == I915_GGTT_VIEW_NORMAL) {
2408 ret = i915_gem_object_get_fence(obj);
2409 if (ret == -EDEADLK) {
2410 /*
2411 * -EDEADLK means there are no free fences
2412 * no pending flips.
2413 *
2414 * This is propagated to atomic, but it uses
2415 * -EDEADLK to force a locking recovery, so
2416 * change the returned error to -EBUSY.
2417 */
2418 ret = -EBUSY;
2419 goto err_unpin;
2420 } else if (ret)
2421 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422
Vivek Kasireddy98072162015-10-29 18:54:38 -07002423 i915_gem_object_pin_fence(obj);
2424 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002425
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002426 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002427 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002428
2429err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002431err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002432 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002433 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002434}
2435
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2437 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002440 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002441
Matt Roperebcdd392014-07-09 16:22:11 -07002442 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2443
Daniel Vetter75c82a52015-10-14 16:51:04 +02002444 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002445
Vivek Kasireddy98072162015-10-29 18:54:38 -07002446 if (view.type == I915_GGTT_VIEW_NORMAL)
2447 i915_gem_object_unpin_fence(obj);
2448
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002449 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002450}
2451
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2453 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002454u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2455 int *x, int *y,
2456 uint64_t fb_modifier,
2457 unsigned int cpp,
2458 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002460 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463
Ville Syrjäläd8433102016-01-12 21:08:35 +02002464 tile_size = intel_tile_size(dev_priv);
2465 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2466 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tile_rows = *y / tile_height;
2469 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002470
Ville Syrjäläd8433102016-01-12 21:08:35 +02002471 tiles = *x / (tile_width/cpp);
2472 *x %= tile_width/cpp;
2473
2474 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002476 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002477 unsigned int offset;
2478
2479 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002480 *y = (offset & alignment) / pitch;
2481 *x = ((offset & alignment) - *y * pitch) / cpp;
2482 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002483 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484}
2485
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002486static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002487{
2488 switch (format) {
2489 case DISPPLANE_8BPP:
2490 return DRM_FORMAT_C8;
2491 case DISPPLANE_BGRX555:
2492 return DRM_FORMAT_XRGB1555;
2493 case DISPPLANE_BGRX565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case DISPPLANE_BGRX888:
2497 return DRM_FORMAT_XRGB8888;
2498 case DISPPLANE_RGBX888:
2499 return DRM_FORMAT_XBGR8888;
2500 case DISPPLANE_BGRX101010:
2501 return DRM_FORMAT_XRGB2101010;
2502 case DISPPLANE_RGBX101010:
2503 return DRM_FORMAT_XBGR2101010;
2504 }
2505}
2506
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002507static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2508{
2509 switch (format) {
2510 case PLANE_CTL_FORMAT_RGB_565:
2511 return DRM_FORMAT_RGB565;
2512 default:
2513 case PLANE_CTL_FORMAT_XRGB_8888:
2514 if (rgb_order) {
2515 if (alpha)
2516 return DRM_FORMAT_ABGR8888;
2517 else
2518 return DRM_FORMAT_XBGR8888;
2519 } else {
2520 if (alpha)
2521 return DRM_FORMAT_ARGB8888;
2522 else
2523 return DRM_FORMAT_XRGB8888;
2524 }
2525 case PLANE_CTL_FORMAT_XRGB_2101010:
2526 if (rgb_order)
2527 return DRM_FORMAT_XBGR2101010;
2528 else
2529 return DRM_FORMAT_XRGB2101010;
2530 }
2531}
2532
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002533static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002534intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2535 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536{
2537 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002538 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539 struct drm_i915_gem_object *obj = NULL;
2540 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002541 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2543 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2544 PAGE_SIZE);
2545
2546 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Chris Wilsonff2652e2014-03-10 08:07:02 +00002548 if (plane_config->size == 0)
2549 return false;
2550
Paulo Zanoni3badb492015-09-23 12:52:23 -03002551 /* If the FB is too big, just don't use it since fbdev is not very
2552 * important and we should probably use that space with FBC or other
2553 * features. */
2554 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2555 return false;
2556
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002557 mutex_lock(&dev->struct_mutex);
2558
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002559 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2560 base_aligned,
2561 base_aligned,
2562 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002563 if (!obj) {
2564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002566 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567
Damien Lespiau49af4492015-01-20 12:51:44 +00002568 obj->tiling_mode = plane_config->tiling;
2569 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002570 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002572 mode_cmd.pixel_format = fb->pixel_format;
2573 mode_cmd.width = fb->width;
2574 mode_cmd.height = fb->height;
2575 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002576 mode_cmd.modifier[0] = fb->modifier[0];
2577 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002579 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002581 DRM_DEBUG_KMS("intel fb init failed\n");
2582 goto out_unref_obj;
2583 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002584
Jesse Barnes46f297f2014-03-07 08:57:48 -08002585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Daniel Vetterf6936e22015-03-26 12:17:05 +01002587 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002589
2590out_unref_obj:
2591 drm_gem_object_unreference(&obj->base);
2592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 return false;
2594}
2595
Matt Roperafd65eb2015-02-03 13:10:04 -08002596/* Update plane->state->fb to match plane->fb after driver-internal updates */
2597static void
2598update_state_fb(struct drm_plane *plane)
2599{
2600 if (plane->fb == plane->state->fb)
2601 return;
2602
2603 if (plane->state->fb)
2604 drm_framebuffer_unreference(plane->state->fb);
2605 plane->state->fb = plane->fb;
2606 if (plane->state->fb)
2607 drm_framebuffer_reference(plane->state->fb);
2608}
2609
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002610static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002611intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2612 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613{
2614 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002615 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 struct drm_crtc *c;
2617 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002620 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002621 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2622 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002623 struct intel_plane_state *intel_state =
2624 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002626
Damien Lespiau2d140302015-02-05 17:22:18 +00002627 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return;
2629
Daniel Vetterf6936e22015-03-26 12:17:05 +01002630 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 fb = &plane_config->fb->base;
2632 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002633 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634
Damien Lespiau2d140302015-02-05 17:22:18 +00002635 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002636
2637 /*
2638 * Failed to alloc the obj, check to see if we should share
2639 * an fb with another CRTC instead
2640 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002641 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002642 i = to_intel_crtc(c);
2643
2644 if (c == &intel_crtc->base)
2645 continue;
2646
Matt Roper2ff8fde2014-07-08 07:50:07 -07002647 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002648 continue;
2649
Daniel Vetter88595ac2015-03-26 12:42:24 +01002650 fb = c->primary->fb;
2651 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002652 continue;
2653
Daniel Vetter88595ac2015-03-26 12:42:24 +01002654 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002655 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002656 drm_framebuffer_reference(fb);
2657 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002658 }
2659 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002660
Matt Roper200757f2015-12-03 11:37:36 -08002661 /*
2662 * We've failed to reconstruct the BIOS FB. Current display state
2663 * indicates that the primary plane is visible, but has a NULL FB,
2664 * which will lead to problems later if we don't fix it up. The
2665 * simplest solution is to just disable the primary plane now and
2666 * pretend the BIOS never had it enabled.
2667 */
2668 to_intel_plane_state(plane_state)->visible = false;
2669 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2670 intel_pre_disable_primary(&intel_crtc->base);
2671 intel_plane->disable_plane(primary, &intel_crtc->base);
2672
Daniel Vetter88595ac2015-03-26 12:42:24 +01002673 return;
2674
2675valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002676 plane_state->src_x = 0;
2677 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002678 plane_state->src_w = fb->width << 16;
2679 plane_state->src_h = fb->height << 16;
2680
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002681 plane_state->crtc_x = 0;
2682 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002683 plane_state->crtc_w = fb->width;
2684 plane_state->crtc_h = fb->height;
2685
Matt Roper0a8d8a82015-12-03 11:37:38 -08002686 intel_state->src.x1 = plane_state->src_x;
2687 intel_state->src.y1 = plane_state->src_y;
2688 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2689 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2690 intel_state->dst.x1 = plane_state->crtc_x;
2691 intel_state->dst.y1 = plane_state->crtc_y;
2692 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2693 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2694
Daniel Vetter88595ac2015-03-26 12:42:24 +01002695 obj = intel_fb_obj(fb);
2696 if (obj->tiling_mode != I915_TILING_NONE)
2697 dev_priv->preserve_bios_swizzle = true;
2698
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002699 drm_framebuffer_reference(fb);
2700 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002701 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002702 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002703 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002704}
2705
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002706static void i9xx_update_primary_plane(struct drm_plane *primary,
2707 const struct intel_crtc_state *crtc_state,
2708 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002709{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002710 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002711 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2713 struct drm_framebuffer *fb = plane_state->base.fb;
2714 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002715 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002716 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002717 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002719 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002720 int x = plane_state->src.x1 >> 16;
2721 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002722
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723 dspcntr = DISPPLANE_GAMMA_ENABLE;
2724
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002725 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002726
2727 if (INTEL_INFO(dev)->gen < 4) {
2728 if (intel_crtc->pipe == PIPE_B)
2729 dspcntr |= DISPPLANE_SEL_PIPE_B;
2730
2731 /* pipesrc and dspsize control the size that is scaled from,
2732 * which should always be the user's requested size.
2733 */
2734 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002737 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002738 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2739 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002740 ((crtc_state->pipe_src_h - 1) << 16) |
2741 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002742 I915_WRITE(PRIMPOS(plane), 0);
2743 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002744 }
2745
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 switch (fb->pixel_format) {
2747 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002748 dspcntr |= DISPPLANE_8BPP;
2749 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002751 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002752 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002753 case DRM_FORMAT_RGB565:
2754 dspcntr |= DISPPLANE_BGRX565;
2755 break;
2756 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 dspcntr |= DISPPLANE_BGRX888;
2758 break;
2759 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002760 dspcntr |= DISPPLANE_RGBX888;
2761 break;
2762 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002763 dspcntr |= DISPPLANE_BGRX101010;
2764 break;
2765 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002766 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002767 break;
2768 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002769 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002770 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002771
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772 if (INTEL_INFO(dev)->gen >= 4 &&
2773 obj->tiling_mode != I915_TILING_NONE)
2774 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002775
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002776 if (IS_G4X(dev))
2777 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2778
Ville Syrjäläac484962016-01-20 21:05:26 +02002779 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002780
Daniel Vetterc2c75132012-07-05 12:17:30 +02002781 if (INTEL_INFO(dev)->gen >= 4) {
2782 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002783 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002784 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002785 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002786 linear_offset -= intel_crtc->dspaddr_offset;
2787 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002788 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002789 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002791 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302792 dspcntr |= DISPPLANE_ROTATE_180;
2793
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002794 x += (crtc_state->pipe_src_w - 1);
2795 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796
2797 /* Finding the last pixel of the last line of the display
2798 data and adding to linear_offset*/
2799 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002800 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002801 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302802 }
2803
Paulo Zanoni2db33662015-09-14 15:20:03 -03002804 intel_crtc->adjusted_x = x;
2805 intel_crtc->adjusted_y = y;
2806
Sonika Jindal48404c12014-08-22 14:06:04 +05302807 I915_WRITE(reg, dspcntr);
2808
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002809 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002810 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002811 I915_WRITE(DSPSURF(plane),
2812 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002813 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002814 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002816 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002817 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818}
2819
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002820static void i9xx_disable_primary_plane(struct drm_plane *primary,
2821 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002826 int plane = intel_crtc->plane;
2827
2828 I915_WRITE(DSPCNTR(plane), 0);
2829 if (INTEL_INFO(dev_priv)->gen >= 4)
2830 I915_WRITE(DSPSURF(plane), 0);
2831 else
2832 I915_WRITE(DSPADDR(plane), 0);
2833 POSTING_READ(DSPCNTR(plane));
2834}
2835
2836static void ironlake_update_primary_plane(struct drm_plane *primary,
2837 const struct intel_crtc_state *crtc_state,
2838 const struct intel_plane_state *plane_state)
2839{
2840 struct drm_device *dev = primary->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2843 struct drm_framebuffer *fb = plane_state->base.fb;
2844 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002846 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002848 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002849 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002850 int x = plane_state->src.x1 >> 16;
2851 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002852
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002853 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002854 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002855
2856 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2857 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2858
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 switch (fb->pixel_format) {
2860 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002861 dspcntr |= DISPPLANE_8BPP;
2862 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 case DRM_FORMAT_RGB565:
2864 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002867 dspcntr |= DISPPLANE_BGRX888;
2868 break;
2869 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002870 dspcntr |= DISPPLANE_RGBX888;
2871 break;
2872 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002873 dspcntr |= DISPPLANE_BGRX101010;
2874 break;
2875 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002876 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 break;
2878 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002879 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 }
2881
2882 if (obj->tiling_mode != I915_TILING_NONE)
2883 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002885 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002886 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002887
Ville Syrjäläac484962016-01-20 21:05:26 +02002888 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002889 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002890 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002891 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002892 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002893 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002894 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302895 dspcntr |= DISPPLANE_ROTATE_180;
2896
2897 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002898 x += (crtc_state->pipe_src_w - 1);
2899 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302900
2901 /* Finding the last pixel of the last line of the display
2902 data and adding to linear_offset*/
2903 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002904 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002905 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302906 }
2907 }
2908
Paulo Zanoni2db33662015-09-14 15:20:03 -03002909 intel_crtc->adjusted_x = x;
2910 intel_crtc->adjusted_y = y;
2911
Sonika Jindal48404c12014-08-22 14:06:04 +05302912 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002913
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002914 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002915 I915_WRITE(DSPSURF(plane),
2916 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002917 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002918 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2919 } else {
2920 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2921 I915_WRITE(DSPLINOFF(plane), linear_offset);
2922 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002923 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002924}
2925
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002926u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2927 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002928{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002929 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2930 return 64;
2931 } else {
2932 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002933
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002934 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002935 }
2936}
2937
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002938u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002942 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945
Ville Syrjäläe7941292016-01-19 18:23:17 +02002946 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002947 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002948
Daniel Vetterce7f1722015-10-14 16:51:06 +02002949 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002951 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002952 return -1;
2953
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002954 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955
2956 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002957 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002958 PAGE_SIZE;
2959 }
2960
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002961 WARN_ON(upper_32_bits(offset));
2962
2963 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002964}
2965
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2967{
2968 struct drm_device *dev = intel_crtc->base.dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970
2971 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2972 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2973 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002974}
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976/*
2977 * This function detaches (aka. unbinds) unused scalers in hardware
2978 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002979static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002980{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002981 struct intel_crtc_scaler_state *scaler_state;
2982 int i;
2983
Chandra Kondurua1b22782015-04-07 15:28:45 -07002984 scaler_state = &intel_crtc->config->scaler_state;
2985
2986 /* loop through and disable scalers that aren't in use */
2987 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002988 if (!scaler_state->scalers[i].in_use)
2989 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002990 }
2991}
2992
Chandra Konduru6156a452015-04-27 13:48:39 -07002993u32 skl_plane_ctl_format(uint32_t pixel_format)
2994{
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002996 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 /*
3005 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3006 * to be already pre-multiplied. We need to add a knob (or a different
3007 * DRM_FORMAT) for user-space to configure that.
3008 */
3009 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003026 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003028 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003030
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032}
3033
3034u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3035{
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 switch (fb_modifier) {
3037 case DRM_FORMAT_MOD_NONE:
3038 break;
3039 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 default:
3046 MISSING_CASE(fb_modifier);
3047 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003048
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003049 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050}
3051
3052u32 skl_plane_ctl_rotation(unsigned int rotation)
3053{
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 switch (rotation) {
3055 case BIT(DRM_ROTATE_0):
3056 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303057 /*
3058 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3059 * while i915 HW rotation is clockwise, thats why this swapping.
3060 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303062 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003064 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303066 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003067 default:
3068 MISSING_CASE(rotation);
3069 }
3070
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003071 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003072}
3073
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074static void skylake_update_primary_plane(struct drm_plane *plane,
3075 const struct intel_crtc_state *crtc_state,
3076 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003078 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3081 struct drm_framebuffer *fb = plane_state->base.fb;
3082 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003083 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303084 u32 plane_ctl, stride_div, stride;
3085 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003088 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003089 int scaler_id = plane_state->scaler_id;
3090 int src_x = plane_state->src.x1 >> 16;
3091 int src_y = plane_state->src.y1 >> 16;
3092 int src_w = drm_rect_width(&plane_state->src) >> 16;
3093 int src_h = drm_rect_height(&plane_state->src) >> 16;
3094 int dst_x = plane_state->dst.x1;
3095 int dst_y = plane_state->dst.y1;
3096 int dst_w = drm_rect_width(&plane_state->dst);
3097 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098
3099 plane_ctl = PLANE_CTL_ENABLE |
3100 PLANE_CTL_PIPE_GAMMA_ENABLE |
3101 PLANE_CTL_PIPE_CSC_ENABLE;
3102
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3104 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003108 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003109 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003110 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003112 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003115 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3116
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003118 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120 x_offset = stride * tile_height - src_y - src_h;
3121 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003125 x_offset = src_x;
3126 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159static void skylake_disable_primary_plane(struct drm_plane *primary,
3160 struct drm_crtc *crtc)
3161{
3162 struct drm_device *dev = crtc->dev;
3163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 int pipe = to_intel_crtc(crtc)->pipe;
3165
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003179 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003180}
3181
Ville Syrjälä75147472014-11-24 18:28:11 +02003182static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 struct drm_crtc *crtc;
3185
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003186 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003199 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003204 plane_state = to_intel_plane_state(plane->base.state);
3205
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210
3211 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003212 }
3213}
3214
Ville Syrjälä75147472014-11-24 18:28:11 +02003215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003230 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003277 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
Chris Wilson7d5e3792014-03-04 13:15:08 +00003284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003295 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003297 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003298
3299 return pending;
3300}
3301
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003316
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003327 */
3328
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003329 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345}
3346
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003353 i915_reg_t reg;
3354 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003359 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003365 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003387}
3388
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003396 i915_reg_t reg;
3397 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003399 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003400 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 udelay(150);
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003434
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 break;
3444 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003446 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
3449 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp);
3461
3462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 udelay(150);
3464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003480
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481}
3482
Akshay Joshi0206e352011-08-16 15:34:10 -04003483static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 i915_reg_t reg;
3498 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003509 udelay(150);
3510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Daniel Vetterd74cf322012-10-26 10:58:13 +02003523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 udelay(150);
3539
Akshay Joshi0206e352011-08-16 15:34:10 -04003540 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 udelay(500);
3549
Sean Paulfa37d392012-03-02 12:53:39 -05003550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
Sean Paulfa37d392012-03-02 12:53:39 -05003561 if (retry < 5)
3562 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
3564 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
3567 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 udelay(150);
3592
Akshay Joshi0206e352011-08-16 15:34:10 -04003593 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 udelay(500);
3602
Sean Paulfa37d392012-03-02 12:53:39 -05003603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 }
Sean Paulfa37d392012-03-02 12:53:39 -05003614 if (retry < 5)
3615 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
3617 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
Jesse Barnes357555c2011-04-28 15:09:55 -07003623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630 i915_reg_t reg;
3631 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
Daniel Vetter01a415f2012-10-27 15:58:40 +02003644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
3662
3663 /* enable CPU FDI TX and PCH FDI RX */
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3673
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3676
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3682
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
3685
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3690
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
3704
3705 /* Train 2 */
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003745 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003748 i915_reg_t reg;
3749 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003750
Jesse Barnes0e23b992010-09-10 11:10:00 -07003751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003767 udelay(200);
3768
Paulo Zanoni20749732012-11-23 15:30:38 -02003769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003774
Paulo Zanoni20749732012-11-23 15:30:38 -02003775 POSTING_READ(reg);
3776 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 }
3778}
3779
Daniel Vetter88cefb62012-08-12 19:27:14 +02003780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785 i915_reg_t reg;
3786 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816 i915_reg_t reg;
3817 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003835 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
Chris Wilson5dce5b932014-01-20 10:17:36 +00003863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003874 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911{
Chris Wilson0f911282012-04-17 10:05:38 +01003912 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003913 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003914 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003915
Daniel Vetter2c10d572012-12-20 21:24:07 +01003916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003928
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003929 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003934 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003935 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003936
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003937 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003938}
3939
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003964 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003998 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004004 mutex_lock(&dev_priv->sb_lock);
4005
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004027 mutex_unlock(&dev_priv->sb_lock);
4028
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
Daniel Vetter275f01b22013-05-03 11:49:47 +02004035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004088 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 break;
4094 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
Jesse Barnesf67a5592011-01-05 10:31:48 -08004119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004128{
4129 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004133 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004134
Daniel Vetterab9412b2013-05-03 11:49:46 +02004135 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004136
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
Daniel Vettercd986ab2012-10-26 10:58:12 +02004140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004152 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004153
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004156 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004157 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004158
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004163 temp |= sel;
4164 else
4165 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004176 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004177
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004182 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004183
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004196 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004197 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203
4204 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004211 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 break;
4214 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004215 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Chris Wilson5eddb702010-09-11 13:48:45 +01004218 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 }
4220
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004221 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004222}
4223
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Daniel Vetterab9412b2013-05-03 11:49:46 +02004231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004233 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni0540e482012-10-31 18:12:40 -02004235 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004237
Paulo Zanoni937bb612012-10-31 18:12:47 -02004238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004239}
4240
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243{
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004245 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004247 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004248 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004254 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004255 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Daniel Vetter46edb022013-06-05 13:34:12 +02004257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262 goto found;
4263 }
4264
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304281
4282 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304286
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004287 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004288 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289
4290 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292 continue;
4293
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004294 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004298 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004299 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004300 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004308 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004321
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004322 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004325
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004327
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004328 return pll;
4329}
4330
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
4340
4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004344 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004345 }
4346}
4347
Daniel Vettera1520312013-05-03 11:49:50 +02004348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004351 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004357 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004359 }
4360}
4361
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004410 return -EINVAL;
4411 }
4412
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004432int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004441 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004487 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004509 }
4510
Chandra Kondurua1b22782015-04-07 15:28:45 -07004511 return 0;
4512}
4513
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004547 }
4548}
4549
Jesse Barnesb074cec2013-04-25 12:55:02 -07004550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004568 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004569}
4570
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004571void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004576 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 return;
4578
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004583 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602}
4603
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004604void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004609 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004613 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004620 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004621 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004622 POSTING_READ(IPS_CTL);
4623 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004640 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 return;
4642
Imre Deak50360402015-01-16 00:55:16 -08004643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004644 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
Paulo Zanonid77e4532013-09-24 13:52:55 -03004650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004679{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004680 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708{
4709 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004714 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004720 hsw_enable_ips(intel_crtc);
4721
Daniel Vetterf99d7062014-06-19 16:01:59 +02004722 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004728 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004735}
4736
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
4754
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4763
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004773 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004778
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
4785 hsw_disable_ips(intel_crtc);
4786}
4787
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004797 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004798
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004799 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004800 intel_update_watermarks(&crtc->base);
4801
Paulo Zanonic80ac852015-07-02 19:25:13 -03004802 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004803 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004811static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004813 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004815 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004819 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4820 struct drm_plane *primary = crtc->base.primary;
4821 struct drm_plane_state *old_pri_state =
4822 drm_atomic_get_existing_plane_state(old_state, primary);
4823 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004825 if (atomic->update_fbc)
4826 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004828 if (old_pri_state) {
4829 struct intel_plane_state *primary_state =
4830 to_intel_plane_state(primary->state);
4831 struct intel_plane_state *old_primary_state =
4832 to_intel_plane_state(old_pri_state);
4833
4834 if (old_primary_state->visible &&
4835 (modeset || !primary_state->visible))
4836 intel_pre_disable_primary(&crtc->base);
4837 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004838
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004839 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004840 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004841
4842 if (old_crtc_state->base.active)
4843 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004844 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004845
Matt Roperbf220452016-01-19 11:43:04 -08004846 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004847 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004848}
4849
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004850static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004851{
4852 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004854 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004857 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004858
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004859 drm_for_each_plane_mask(p, dev, plane_mask)
4860 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004861
Daniel Vetterf99d7062014-06-19 16:01:59 +02004862 /*
4863 * FIXME: Once we grow proper nuclear flip support out of this we need
4864 * to compute the mask of flip planes precisely. For the time being
4865 * consider this a flip to a NULL plane.
4866 */
4867 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004868}
4869
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870static void ironlake_crtc_enable(struct drm_crtc *crtc)
4871{
4872 struct drm_device *dev = crtc->dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004875 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004877
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004878 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004879 return;
4880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004882 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4883
4884 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004885 intel_prepare_shared_dpll(intel_crtc);
4886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304888 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004889
4890 intel_set_pipe_timings(intel_crtc);
4891
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004892 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004893 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004895 }
4896
4897 ironlake_set_pipeconf(crtc);
4898
Jesse Barnesf67a5592011-01-05 10:31:48 -08004899 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004900
Daniel Vettera72e4c92014-09-30 10:56:47 +02004901 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004902
Daniel Vetterf6736a12013-06-05 13:34:30 +02004903 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004904 if (encoder->pre_enable)
4905 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004907 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004908 /* Note: FDI PLL enabling _must_ be done before we enable the
4909 * cpu pipes, hence this is separate from all the other fdi/pch
4910 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004911 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004912 } else {
4913 assert_fdi_tx_disabled(dev_priv, pipe);
4914 assert_fdi_rx_disabled(dev_priv, pipe);
4915 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916
Jesse Barnesb074cec2013-04-25 12:55:02 -07004917 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004918
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004919 /*
4920 * On ILK+ LUT must be loaded before the pipe is running but with
4921 * clocks enabled
4922 */
4923 intel_crtc_load_lut(crtc);
4924
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004925 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004926 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004929 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004930
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004931 assert_vblank_disabled(crtc);
4932 drm_crtc_vblank_on(crtc);
4933
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004934 for_each_encoder_on_crtc(dev, crtc, encoder)
4935 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004936
4937 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004938 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004939
4940 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4941 if (intel_crtc->config->has_pch_encoder)
4942 intel_wait_for_vblank(dev, pipe);
4943 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004944}
4945
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004946/* IPS only exists on ULT machines and is tied to pipe A. */
4947static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4948{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004949 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004950}
4951
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952static void haswell_crtc_enable(struct drm_crtc *crtc)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4957 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004958 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4959 struct intel_crtc_state *pipe_config =
4960 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004962 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963 return;
4964
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004965 if (intel_crtc->config->has_pch_encoder)
4966 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4967 false);
4968
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004969 if (intel_crtc_to_shared_dpll(intel_crtc))
4970 intel_enable_shared_dpll(intel_crtc);
4971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304973 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004974
4975 intel_set_pipe_timings(intel_crtc);
4976
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004977 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4978 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4979 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004980 }
4981
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004982 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004983 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004984 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004985 }
4986
4987 haswell_set_pipeconf(crtc);
4988
4989 intel_set_pipe_csc(crtc);
4990
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004992
Daniel Vetter6b698512015-11-28 11:05:39 +01004993 if (intel_crtc->config->has_pch_encoder)
4994 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4995 else
4996 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4997
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304998 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999 if (encoder->pre_enable)
5000 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305001 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005003 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005004 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005005
Jani Nikulaa65347b2015-11-27 12:21:46 +02005006 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305007 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005009 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005010 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005011 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005012 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005013
5014 /*
5015 * On ILK+ LUT must be loaded before the pipe is running but with
5016 * clocks enabled
5017 */
5018 intel_crtc_load_lut(crtc);
5019
Paulo Zanoni1f544382012-10-24 11:32:00 -02005020 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005021 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305022 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005023
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005024 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005025 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005026
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005027 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005028 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005029
Jani Nikulaa65347b2015-11-27 12:21:46 +02005030 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005031 intel_ddi_set_vc_payload_alloc(crtc, true);
5032
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005033 assert_vblank_disabled(crtc);
5034 drm_crtc_vblank_on(crtc);
5035
Jani Nikula8807e552013-08-30 19:40:32 +03005036 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005037 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005038 intel_opregion_notify_encoder(encoder, true);
5039 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005040
Daniel Vetter6b698512015-11-28 11:05:39 +01005041 if (intel_crtc->config->has_pch_encoder) {
5042 intel_wait_for_vblank(dev, pipe);
5043 intel_wait_for_vblank(dev, pipe);
5044 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005045 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5046 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005047 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005048
Paulo Zanonie4916942013-09-20 16:21:19 -03005049 /* If we change the relative order between pipe/planes enabling, we need
5050 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005051 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5052 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5053 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5054 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5055 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056}
5057
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005058static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005059{
5060 struct drm_device *dev = crtc->base.dev;
5061 struct drm_i915_private *dev_priv = dev->dev_private;
5062 int pipe = crtc->pipe;
5063
5064 /* To avoid upsetting the power well on haswell only disable the pfit if
5065 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005066 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005067 I915_WRITE(PF_CTL(pipe), 0);
5068 I915_WRITE(PF_WIN_POS(pipe), 0);
5069 I915_WRITE(PF_WIN_SZ(pipe), 0);
5070 }
5071}
5072
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073static void ironlake_crtc_disable(struct drm_crtc *crtc)
5074{
5075 struct drm_device *dev = crtc->dev;
5076 struct drm_i915_private *dev_priv = dev->dev_private;
5077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005078 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005080
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005081 if (intel_crtc->config->has_pch_encoder)
5082 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5083
Daniel Vetterea9d7582012-07-10 10:42:52 +02005084 for_each_encoder_on_crtc(dev, crtc, encoder)
5085 encoder->disable(encoder);
5086
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005087 drm_crtc_vblank_off(crtc);
5088 assert_vblank_disabled(crtc);
5089
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005090 /*
5091 * Sometimes spurious CPU pipe underruns happen when the
5092 * pipe is already disabled, but FDI RX/TX is still enabled.
5093 * Happens at least with VGA+HDMI cloning. Suppress them.
5094 */
5095 if (intel_crtc->config->has_pch_encoder)
5096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5097
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005098 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005099
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005100 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005101
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005102 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005103 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005104 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5105 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005106
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005107 for_each_encoder_on_crtc(dev, crtc, encoder)
5108 if (encoder->post_disable)
5109 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005110
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005111 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005112 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005113
Daniel Vetterd925c592013-06-05 13:34:04 +02005114 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005115 i915_reg_t reg;
5116 u32 temp;
5117
Daniel Vetterd925c592013-06-05 13:34:04 +02005118 /* disable TRANS_DP_CTL */
5119 reg = TRANS_DP_CTL(pipe);
5120 temp = I915_READ(reg);
5121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5122 TRANS_DP_PORT_SEL_MASK);
5123 temp |= TRANS_DP_PORT_SEL_NONE;
5124 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005125
Daniel Vetterd925c592013-06-05 13:34:04 +02005126 /* disable DPLL_SEL */
5127 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005129 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005130 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005131
Daniel Vetterd925c592013-06-05 13:34:04 +02005132 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005133 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005134
5135 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005136}
5137
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005138static void haswell_crtc_disable(struct drm_crtc *crtc)
5139{
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
5142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5143 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005144 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005146 if (intel_crtc->config->has_pch_encoder)
5147 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5148 false);
5149
Jani Nikula8807e552013-08-30 19:40:32 +03005150 for_each_encoder_on_crtc(dev, crtc, encoder) {
5151 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005153 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005154
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005155 drm_crtc_vblank_off(crtc);
5156 assert_vblank_disabled(crtc);
5157
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005158 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005160 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005161 intel_ddi_set_vc_payload_alloc(crtc, false);
5162
Jani Nikulaa65347b2015-11-27 12:21:46 +02005163 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305164 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005165
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005166 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005167 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005168 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005169 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005170
Jani Nikulaa65347b2015-11-27 12:21:46 +02005171 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305172 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005173
Imre Deak97b040a2014-06-25 22:01:50 +03005174 for_each_encoder_on_crtc(dev, crtc, encoder)
5175 if (encoder->post_disable)
5176 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005177
Ville Syrjälä92966a32015-12-08 16:05:48 +02005178 if (intel_crtc->config->has_pch_encoder) {
5179 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005180 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005181 intel_ddi_fdi_disable(crtc);
5182
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005183 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5184 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005185 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005186}
5187
Jesse Barnes2dd24552013-04-25 12:55:01 -07005188static void i9xx_pfit_enable(struct intel_crtc *crtc)
5189{
5190 struct drm_device *dev = crtc->base.dev;
5191 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005192 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005193
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005194 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005195 return;
5196
Daniel Vetterc0b03412013-05-28 12:05:54 +02005197 /*
5198 * The panel fitter should only be adjusted whilst the pipe is disabled,
5199 * according to register description and PRM.
5200 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005201 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5202 assert_pipe_disabled(dev_priv, crtc->pipe);
5203
Jesse Barnesb074cec2013-04-25 12:55:02 -07005204 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5205 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005206
5207 /* Border color in case we don't scale up to the full screen. Black by
5208 * default, change to something else for debugging. */
5209 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005210}
5211
Dave Airlied05410f2014-06-05 13:22:59 +10005212static enum intel_display_power_domain port_to_power_domain(enum port port)
5213{
5214 switch (port) {
5215 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005216 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005217 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005218 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005219 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005220 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005221 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005222 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005223 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005224 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005225 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005226 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005227 return POWER_DOMAIN_PORT_OTHER;
5228 }
5229}
5230
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005231static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5232{
5233 switch (port) {
5234 case PORT_A:
5235 return POWER_DOMAIN_AUX_A;
5236 case PORT_B:
5237 return POWER_DOMAIN_AUX_B;
5238 case PORT_C:
5239 return POWER_DOMAIN_AUX_C;
5240 case PORT_D:
5241 return POWER_DOMAIN_AUX_D;
5242 case PORT_E:
5243 /* FIXME: Check VBT for actual wiring of PORT E */
5244 return POWER_DOMAIN_AUX_D;
5245 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005246 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005247 return POWER_DOMAIN_AUX_A;
5248 }
5249}
5250
Imre Deak319be8a2014-03-04 19:22:57 +02005251enum intel_display_power_domain
5252intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005253{
Imre Deak319be8a2014-03-04 19:22:57 +02005254 struct drm_device *dev = intel_encoder->base.dev;
5255 struct intel_digital_port *intel_dig_port;
5256
5257 switch (intel_encoder->type) {
5258 case INTEL_OUTPUT_UNKNOWN:
5259 /* Only DDI platforms should ever use this output type */
5260 WARN_ON_ONCE(!HAS_DDI(dev));
5261 case INTEL_OUTPUT_DISPLAYPORT:
5262 case INTEL_OUTPUT_HDMI:
5263 case INTEL_OUTPUT_EDP:
5264 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005265 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005266 case INTEL_OUTPUT_DP_MST:
5267 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5268 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005269 case INTEL_OUTPUT_ANALOG:
5270 return POWER_DOMAIN_PORT_CRT;
5271 case INTEL_OUTPUT_DSI:
5272 return POWER_DOMAIN_PORT_DSI;
5273 default:
5274 return POWER_DOMAIN_PORT_OTHER;
5275 }
5276}
5277
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005278enum intel_display_power_domain
5279intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5280{
5281 struct drm_device *dev = intel_encoder->base.dev;
5282 struct intel_digital_port *intel_dig_port;
5283
5284 switch (intel_encoder->type) {
5285 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005286 case INTEL_OUTPUT_HDMI:
5287 /*
5288 * Only DDI platforms should ever use these output types.
5289 * We can get here after the HDMI detect code has already set
5290 * the type of the shared encoder. Since we can't be sure
5291 * what's the status of the given connectors, play safe and
5292 * run the DP detection too.
5293 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005294 WARN_ON_ONCE(!HAS_DDI(dev));
5295 case INTEL_OUTPUT_DISPLAYPORT:
5296 case INTEL_OUTPUT_EDP:
5297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5298 return port_to_aux_power_domain(intel_dig_port->port);
5299 case INTEL_OUTPUT_DP_MST:
5300 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5301 return port_to_aux_power_domain(intel_dig_port->port);
5302 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005303 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005304 return POWER_DOMAIN_AUX_A;
5305 }
5306}
5307
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005308static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5309 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005310{
5311 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005312 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005315 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005316 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005317
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005318 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005319 return 0;
5320
Imre Deak77d22dc2014-03-05 16:20:52 +02005321 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5322 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005323 if (crtc_state->pch_pfit.enabled ||
5324 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005325 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5326
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005327 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5328 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5329
Imre Deak319be8a2014-03-04 19:22:57 +02005330 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005331 }
Imre Deak319be8a2014-03-04 19:22:57 +02005332
Imre Deak77d22dc2014-03-05 16:20:52 +02005333 return mask;
5334}
5335
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005336static unsigned long
5337modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5338 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005339{
5340 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5342 enum intel_display_power_domain domain;
5343 unsigned long domains, new_domains, old_domains;
5344
5345 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005346 intel_crtc->enabled_power_domains = new_domains =
5347 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005348
5349 domains = new_domains & ~old_domains;
5350
5351 for_each_power_domain(domain, domains)
5352 intel_display_power_get(dev_priv, domain);
5353
5354 return old_domains & ~new_domains;
5355}
5356
5357static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5358 unsigned long domains)
5359{
5360 enum intel_display_power_domain domain;
5361
5362 for_each_power_domain(domain, domains)
5363 intel_display_power_put(dev_priv, domain);
5364}
5365
Mika Kaholaadafdc62015-08-18 14:36:59 +03005366static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5367{
5368 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5369
5370 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5371 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5372 return max_cdclk_freq;
5373 else if (IS_CHERRYVIEW(dev_priv))
5374 return max_cdclk_freq*95/100;
5375 else if (INTEL_INFO(dev_priv)->gen < 4)
5376 return 2*max_cdclk_freq*90/100;
5377 else
5378 return max_cdclk_freq*90/100;
5379}
5380
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005381static void intel_update_max_cdclk(struct drm_device *dev)
5382{
5383 struct drm_i915_private *dev_priv = dev->dev_private;
5384
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005385 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005386 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5387
5388 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5389 dev_priv->max_cdclk_freq = 675000;
5390 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5391 dev_priv->max_cdclk_freq = 540000;
5392 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5393 dev_priv->max_cdclk_freq = 450000;
5394 else
5395 dev_priv->max_cdclk_freq = 337500;
5396 } else if (IS_BROADWELL(dev)) {
5397 /*
5398 * FIXME with extra cooling we can allow
5399 * 540 MHz for ULX and 675 Mhz for ULT.
5400 * How can we know if extra cooling is
5401 * available? PCI ID, VTB, something else?
5402 */
5403 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5404 dev_priv->max_cdclk_freq = 450000;
5405 else if (IS_BDW_ULX(dev))
5406 dev_priv->max_cdclk_freq = 450000;
5407 else if (IS_BDW_ULT(dev))
5408 dev_priv->max_cdclk_freq = 540000;
5409 else
5410 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005411 } else if (IS_CHERRYVIEW(dev)) {
5412 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005413 } else if (IS_VALLEYVIEW(dev)) {
5414 dev_priv->max_cdclk_freq = 400000;
5415 } else {
5416 /* otherwise assume cdclk is fixed */
5417 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5418 }
5419
Mika Kaholaadafdc62015-08-18 14:36:59 +03005420 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5421
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005422 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5423 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005424
5425 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5426 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005427}
5428
5429static void intel_update_cdclk(struct drm_device *dev)
5430{
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432
5433 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5434 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5435 dev_priv->cdclk_freq);
5436
5437 /*
5438 * Program the gmbus_freq based on the cdclk frequency.
5439 * BSpec erroneously claims we should aim for 4MHz, but
5440 * in fact 1MHz is the correct frequency.
5441 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005442 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005443 /*
5444 * Program the gmbus_freq based on the cdclk frequency.
5445 * BSpec erroneously claims we should aim for 4MHz, but
5446 * in fact 1MHz is the correct frequency.
5447 */
5448 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5449 }
5450
5451 if (dev_priv->max_cdclk_freq == 0)
5452 intel_update_max_cdclk(dev);
5453}
5454
Damien Lespiau70d0c572015-06-04 18:21:29 +01005455static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305456{
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458 uint32_t divider;
5459 uint32_t ratio;
5460 uint32_t current_freq;
5461 int ret;
5462
5463 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5464 switch (frequency) {
5465 case 144000:
5466 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5467 ratio = BXT_DE_PLL_RATIO(60);
5468 break;
5469 case 288000:
5470 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5471 ratio = BXT_DE_PLL_RATIO(60);
5472 break;
5473 case 384000:
5474 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5475 ratio = BXT_DE_PLL_RATIO(60);
5476 break;
5477 case 576000:
5478 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5479 ratio = BXT_DE_PLL_RATIO(60);
5480 break;
5481 case 624000:
5482 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5483 ratio = BXT_DE_PLL_RATIO(65);
5484 break;
5485 case 19200:
5486 /*
5487 * Bypass frequency with DE PLL disabled. Init ratio, divider
5488 * to suppress GCC warning.
5489 */
5490 ratio = 0;
5491 divider = 0;
5492 break;
5493 default:
5494 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5495
5496 return;
5497 }
5498
5499 mutex_lock(&dev_priv->rps.hw_lock);
5500 /* Inform power controller of upcoming frequency change */
5501 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5502 0x80000000);
5503 mutex_unlock(&dev_priv->rps.hw_lock);
5504
5505 if (ret) {
5506 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5507 ret, frequency);
5508 return;
5509 }
5510
5511 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5512 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5513 current_freq = current_freq * 500 + 1000;
5514
5515 /*
5516 * DE PLL has to be disabled when
5517 * - setting to 19.2MHz (bypass, PLL isn't used)
5518 * - before setting to 624MHz (PLL needs toggling)
5519 * - before setting to any frequency from 624MHz (PLL needs toggling)
5520 */
5521 if (frequency == 19200 || frequency == 624000 ||
5522 current_freq == 624000) {
5523 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5524 /* Timeout 200us */
5525 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5526 1))
5527 DRM_ERROR("timout waiting for DE PLL unlock\n");
5528 }
5529
5530 if (frequency != 19200) {
5531 uint32_t val;
5532
5533 val = I915_READ(BXT_DE_PLL_CTL);
5534 val &= ~BXT_DE_PLL_RATIO_MASK;
5535 val |= ratio;
5536 I915_WRITE(BXT_DE_PLL_CTL, val);
5537
5538 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5539 /* Timeout 200us */
5540 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5541 DRM_ERROR("timeout waiting for DE PLL lock\n");
5542
5543 val = I915_READ(CDCLK_CTL);
5544 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5545 val |= divider;
5546 /*
5547 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5548 * enable otherwise.
5549 */
5550 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5551 if (frequency >= 500000)
5552 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5553
5554 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5555 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5556 val |= (frequency - 1000) / 500;
5557 I915_WRITE(CDCLK_CTL, val);
5558 }
5559
5560 mutex_lock(&dev_priv->rps.hw_lock);
5561 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5562 DIV_ROUND_UP(frequency, 25000));
5563 mutex_unlock(&dev_priv->rps.hw_lock);
5564
5565 if (ret) {
5566 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5567 ret, frequency);
5568 return;
5569 }
5570
Damien Lespiaua47871b2015-06-04 18:21:34 +01005571 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305572}
5573
5574void broxton_init_cdclk(struct drm_device *dev)
5575{
5576 struct drm_i915_private *dev_priv = dev->dev_private;
5577 uint32_t val;
5578
5579 /*
5580 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5581 * or else the reset will hang because there is no PCH to respond.
5582 * Move the handshake programming to initialization sequence.
5583 * Previously was left up to BIOS.
5584 */
5585 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5586 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5587 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5588
5589 /* Enable PG1 for cdclk */
5590 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5591
5592 /* check if cd clock is enabled */
5593 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5594 DRM_DEBUG_KMS("Display already initialized\n");
5595 return;
5596 }
5597
5598 /*
5599 * FIXME:
5600 * - The initial CDCLK needs to be read from VBT.
5601 * Need to make this change after VBT has changes for BXT.
5602 * - check if setting the max (or any) cdclk freq is really necessary
5603 * here, it belongs to modeset time
5604 */
5605 broxton_set_cdclk(dev, 624000);
5606
5607 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005608 POSTING_READ(DBUF_CTL);
5609
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305610 udelay(10);
5611
5612 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5613 DRM_ERROR("DBuf power enable timeout!\n");
5614}
5615
5616void broxton_uninit_cdclk(struct drm_device *dev)
5617{
5618 struct drm_i915_private *dev_priv = dev->dev_private;
5619
5620 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005621 POSTING_READ(DBUF_CTL);
5622
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305623 udelay(10);
5624
5625 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5626 DRM_ERROR("DBuf power disable timeout!\n");
5627
5628 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5629 broxton_set_cdclk(dev, 19200);
5630
5631 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5632}
5633
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005634static const struct skl_cdclk_entry {
5635 unsigned int freq;
5636 unsigned int vco;
5637} skl_cdclk_frequencies[] = {
5638 { .freq = 308570, .vco = 8640 },
5639 { .freq = 337500, .vco = 8100 },
5640 { .freq = 432000, .vco = 8640 },
5641 { .freq = 450000, .vco = 8100 },
5642 { .freq = 540000, .vco = 8100 },
5643 { .freq = 617140, .vco = 8640 },
5644 { .freq = 675000, .vco = 8100 },
5645};
5646
5647static unsigned int skl_cdclk_decimal(unsigned int freq)
5648{
5649 return (freq - 1000) / 500;
5650}
5651
5652static unsigned int skl_cdclk_get_vco(unsigned int freq)
5653{
5654 unsigned int i;
5655
5656 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5657 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5658
5659 if (e->freq == freq)
5660 return e->vco;
5661 }
5662
5663 return 8100;
5664}
5665
5666static void
5667skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5668{
5669 unsigned int min_freq;
5670 u32 val;
5671
5672 /* select the minimum CDCLK before enabling DPLL 0 */
5673 val = I915_READ(CDCLK_CTL);
5674 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5675 val |= CDCLK_FREQ_337_308;
5676
5677 if (required_vco == 8640)
5678 min_freq = 308570;
5679 else
5680 min_freq = 337500;
5681
5682 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5683
5684 I915_WRITE(CDCLK_CTL, val);
5685 POSTING_READ(CDCLK_CTL);
5686
5687 /*
5688 * We always enable DPLL0 with the lowest link rate possible, but still
5689 * taking into account the VCO required to operate the eDP panel at the
5690 * desired frequency. The usual DP link rates operate with a VCO of
5691 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5692 * The modeset code is responsible for the selection of the exact link
5693 * rate later on, with the constraint of choosing a frequency that
5694 * works with required_vco.
5695 */
5696 val = I915_READ(DPLL_CTRL1);
5697
5698 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5699 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5700 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5701 if (required_vco == 8640)
5702 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5703 SKL_DPLL0);
5704 else
5705 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5706 SKL_DPLL0);
5707
5708 I915_WRITE(DPLL_CTRL1, val);
5709 POSTING_READ(DPLL_CTRL1);
5710
5711 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5712
5713 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5714 DRM_ERROR("DPLL0 not locked\n");
5715}
5716
5717static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5718{
5719 int ret;
5720 u32 val;
5721
5722 /* inform PCU we want to change CDCLK */
5723 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5724 mutex_lock(&dev_priv->rps.hw_lock);
5725 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5726 mutex_unlock(&dev_priv->rps.hw_lock);
5727
5728 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5729}
5730
5731static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5732{
5733 unsigned int i;
5734
5735 for (i = 0; i < 15; i++) {
5736 if (skl_cdclk_pcu_ready(dev_priv))
5737 return true;
5738 udelay(10);
5739 }
5740
5741 return false;
5742}
5743
5744static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5745{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005746 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005747 u32 freq_select, pcu_ack;
5748
5749 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5750
5751 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5752 DRM_ERROR("failed to inform PCU about cdclk change\n");
5753 return;
5754 }
5755
5756 /* set CDCLK_CTL */
5757 switch(freq) {
5758 case 450000:
5759 case 432000:
5760 freq_select = CDCLK_FREQ_450_432;
5761 pcu_ack = 1;
5762 break;
5763 case 540000:
5764 freq_select = CDCLK_FREQ_540;
5765 pcu_ack = 2;
5766 break;
5767 case 308570:
5768 case 337500:
5769 default:
5770 freq_select = CDCLK_FREQ_337_308;
5771 pcu_ack = 0;
5772 break;
5773 case 617140:
5774 case 675000:
5775 freq_select = CDCLK_FREQ_675_617;
5776 pcu_ack = 3;
5777 break;
5778 }
5779
5780 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5781 POSTING_READ(CDCLK_CTL);
5782
5783 /* inform PCU of the change */
5784 mutex_lock(&dev_priv->rps.hw_lock);
5785 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5786 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005787
5788 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005789}
5790
5791void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5792{
5793 /* disable DBUF power */
5794 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5795 POSTING_READ(DBUF_CTL);
5796
5797 udelay(10);
5798
5799 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5800 DRM_ERROR("DBuf power disable timeout\n");
5801
Imre Deakab96c1ee2015-11-04 19:24:18 +02005802 /* disable DPLL0 */
5803 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5804 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5805 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005806}
5807
5808void skl_init_cdclk(struct drm_i915_private *dev_priv)
5809{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005810 unsigned int required_vco;
5811
Gary Wang39d9b852015-08-28 16:40:34 +08005812 /* DPLL0 not enabled (happens on early BIOS versions) */
5813 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5814 /* enable DPLL0 */
5815 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5816 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005817 }
5818
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005819 /* set CDCLK to the frequency the BIOS chose */
5820 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5821
5822 /* enable DBUF power */
5823 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5824 POSTING_READ(DBUF_CTL);
5825
5826 udelay(10);
5827
5828 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5829 DRM_ERROR("DBuf power enable timeout\n");
5830}
5831
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305832int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5833{
5834 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5835 uint32_t cdctl = I915_READ(CDCLK_CTL);
5836 int freq = dev_priv->skl_boot_cdclk;
5837
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305838 /*
5839 * check if the pre-os intialized the display
5840 * There is SWF18 scratchpad register defined which is set by the
5841 * pre-os which can be used by the OS drivers to check the status
5842 */
5843 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5844 goto sanitize;
5845
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305846 /* Is PLL enabled and locked ? */
5847 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5848 goto sanitize;
5849
5850 /* DPLL okay; verify the cdclock
5851 *
5852 * Noticed in some instances that the freq selection is correct but
5853 * decimal part is programmed wrong from BIOS where pre-os does not
5854 * enable display. Verify the same as well.
5855 */
5856 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5857 /* All well; nothing to sanitize */
5858 return false;
5859sanitize:
5860 /*
5861 * As of now initialize with max cdclk till
5862 * we get dynamic cdclk support
5863 * */
5864 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5865 skl_init_cdclk(dev_priv);
5866
5867 /* we did have to sanitize */
5868 return true;
5869}
5870
Jesse Barnes30a970c2013-11-04 13:48:12 -08005871/* Adjust CDclk dividers to allow high res or save power if possible */
5872static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5873{
5874 struct drm_i915_private *dev_priv = dev->dev_private;
5875 u32 val, cmd;
5876
Vandana Kannan164dfd22014-11-24 13:37:41 +05305877 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5878 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005879
Ville Syrjälädfcab172014-06-13 13:37:47 +03005880 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005882 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005883 cmd = 1;
5884 else
5885 cmd = 0;
5886
5887 mutex_lock(&dev_priv->rps.hw_lock);
5888 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5889 val &= ~DSPFREQGUAR_MASK;
5890 val |= (cmd << DSPFREQGUAR_SHIFT);
5891 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5892 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5893 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5894 50)) {
5895 DRM_ERROR("timed out waiting for CDclk change\n");
5896 }
5897 mutex_unlock(&dev_priv->rps.hw_lock);
5898
Ville Syrjälä54433e92015-05-26 20:42:31 +03005899 mutex_lock(&dev_priv->sb_lock);
5900
Ville Syrjälädfcab172014-06-13 13:37:47 +03005901 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005902 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005904 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905
Jesse Barnes30a970c2013-11-04 13:48:12 -08005906 /* adjust cdclk divider */
5907 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005908 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909 val |= divider;
5910 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005911
5912 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005913 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005914 50))
5915 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916 }
5917
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918 /* adjust self-refresh exit latency value */
5919 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5920 val &= ~0x7f;
5921
5922 /*
5923 * For high bandwidth configs, we set a higher latency in the bunit
5924 * so that the core display fetch happens in time to avoid underruns.
5925 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005926 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 val |= 4500 / 250; /* 4.5 usec */
5928 else
5929 val |= 3000 / 250; /* 3.0 usec */
5930 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005931
Ville Syrjäläa5805162015-05-26 20:42:30 +03005932 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933
Ville Syrjäläb6283052015-06-03 15:45:07 +03005934 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935}
5936
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005937static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5938{
5939 struct drm_i915_private *dev_priv = dev->dev_private;
5940 u32 val, cmd;
5941
Vandana Kannan164dfd22014-11-24 13:37:41 +05305942 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5943 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005944
5945 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005946 case 333333:
5947 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005948 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005949 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005950 break;
5951 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005952 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005953 return;
5954 }
5955
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005956 /*
5957 * Specs are full of misinformation, but testing on actual
5958 * hardware has shown that we just need to write the desired
5959 * CCK divider into the Punit register.
5960 */
5961 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5962
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005963 mutex_lock(&dev_priv->rps.hw_lock);
5964 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5965 val &= ~DSPFREQGUAR_MASK_CHV;
5966 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5967 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5968 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5969 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5970 50)) {
5971 DRM_ERROR("timed out waiting for CDclk change\n");
5972 }
5973 mutex_unlock(&dev_priv->rps.hw_lock);
5974
Ville Syrjäläb6283052015-06-03 15:45:07 +03005975 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005976}
5977
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5979 int max_pixclk)
5980{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005981 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005982 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005983
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984 /*
5985 * Really only a few cases to deal with, as only 4 CDclks are supported:
5986 * 200MHz
5987 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005988 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005989 * 400MHz (VLV only)
5990 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5991 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005992 *
5993 * We seem to get an unstable or solid color picture at 200MHz.
5994 * Not sure what's wrong. For now use 200MHz only when all pipes
5995 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005997 if (!IS_CHERRYVIEW(dev_priv) &&
5998 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005999 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006000 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006001 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006002 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006003 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006004 else
6005 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006006}
6007
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6009 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 /*
6012 * FIXME:
6013 * - remove the guardband, it's not needed on BXT
6014 * - set 19.2MHz bypass frequency if there are no active pipes
6015 */
6016 if (max_pixclk > 576000*9/10)
6017 return 624000;
6018 else if (max_pixclk > 384000*9/10)
6019 return 576000;
6020 else if (max_pixclk > 288000*9/10)
6021 return 384000;
6022 else if (max_pixclk > 144000*9/10)
6023 return 288000;
6024 else
6025 return 144000;
6026}
6027
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006028/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006029static int intel_mode_max_pixclk(struct drm_device *dev,
6030 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006032 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6033 struct drm_i915_private *dev_priv = dev->dev_private;
6034 struct drm_crtc *crtc;
6035 struct drm_crtc_state *crtc_state;
6036 unsigned max_pixclk = 0, i;
6037 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006039 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6040 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006041
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006042 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6043 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006044
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006045 if (crtc_state->enable)
6046 pixclk = crtc_state->adjusted_mode.crtc_clock;
6047
6048 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006049 }
6050
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006051 for_each_pipe(dev_priv, pipe)
6052 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6053
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054 return max_pixclk;
6055}
6056
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006057static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006058{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006059 struct drm_device *dev = state->dev;
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006062 struct intel_atomic_state *intel_state =
6063 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006064
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006065 if (max_pixclk < 0)
6066 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006067
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006068 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006069 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306070
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006071 if (!intel_state->active_crtcs)
6072 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6073
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006074 return 0;
6075}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006076
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6078{
6079 struct drm_device *dev = state->dev;
6080 struct drm_i915_private *dev_priv = dev->dev_private;
6081 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006082 struct intel_atomic_state *intel_state =
6083 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006084
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006085 if (max_pixclk < 0)
6086 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006087
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006088 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006089 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006090
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006091 if (!intel_state->active_crtcs)
6092 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006094 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006095}
6096
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006097static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6098{
6099 unsigned int credits, default_credits;
6100
6101 if (IS_CHERRYVIEW(dev_priv))
6102 default_credits = PFI_CREDIT(12);
6103 else
6104 default_credits = PFI_CREDIT(8);
6105
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006106 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006107 /* CHV suggested value is 31 or 63 */
6108 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006109 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006110 else
6111 credits = PFI_CREDIT(15);
6112 } else {
6113 credits = default_credits;
6114 }
6115
6116 /*
6117 * WA - write default credits before re-programming
6118 * FIXME: should we also set the resend bit here?
6119 */
6120 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6121 default_credits);
6122
6123 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6124 credits | PFI_CREDIT_RESEND);
6125
6126 /*
6127 * FIXME is this guaranteed to clear
6128 * immediately or should we poll for it?
6129 */
6130 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6131}
6132
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006134{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006135 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006136 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006137 struct intel_atomic_state *old_intel_state =
6138 to_intel_atomic_state(old_state);
6139 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006140
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006141 /*
6142 * FIXME: We can end up here with all power domains off, yet
6143 * with a CDCLK frequency other than the minimum. To account
6144 * for this take the PIPE-A power domain, which covers the HW
6145 * blocks needed for the following programming. This can be
6146 * removed once it's guaranteed that we get here either with
6147 * the minimum CDCLK set, or the required power domains
6148 * enabled.
6149 */
6150 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006151
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006152 if (IS_CHERRYVIEW(dev))
6153 cherryview_set_cdclk(dev, req_cdclk);
6154 else
6155 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006156
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006157 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006158
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006159 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006160}
6161
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162static void valleyview_crtc_enable(struct drm_crtc *crtc)
6163{
6164 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006165 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6167 struct intel_encoder *encoder;
6168 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006169
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006170 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006171 return;
6172
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006173 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306174 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006175
6176 intel_set_pipe_timings(intel_crtc);
6177
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006178 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6179 struct drm_i915_private *dev_priv = dev->dev_private;
6180
6181 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6182 I915_WRITE(CHV_CANVAS(pipe), 0);
6183 }
6184
Daniel Vetter5b18e572014-04-24 23:55:06 +02006185 i9xx_set_pipeconf(intel_crtc);
6186
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188
Daniel Vettera72e4c92014-09-30 10:56:47 +02006189 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006190
Jesse Barnes89b667f2013-04-18 14:51:36 -07006191 for_each_encoder_on_crtc(dev, crtc, encoder)
6192 if (encoder->pre_pll_enable)
6193 encoder->pre_pll_enable(encoder);
6194
Jani Nikulaa65347b2015-11-27 12:21:46 +02006195 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006196 if (IS_CHERRYVIEW(dev)) {
6197 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006198 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006199 } else {
6200 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006201 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006202 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006203 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006204
6205 for_each_encoder_on_crtc(dev, crtc, encoder)
6206 if (encoder->pre_enable)
6207 encoder->pre_enable(encoder);
6208
Jesse Barnes2dd24552013-04-25 12:55:01 -07006209 i9xx_pfit_enable(intel_crtc);
6210
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006211 intel_crtc_load_lut(crtc);
6212
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006213 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006214
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006215 assert_vblank_disabled(crtc);
6216 drm_crtc_vblank_on(crtc);
6217
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006218 for_each_encoder_on_crtc(dev, crtc, encoder)
6219 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006220}
6221
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006222static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6223{
6224 struct drm_device *dev = crtc->base.dev;
6225 struct drm_i915_private *dev_priv = dev->dev_private;
6226
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006227 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6228 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006229}
6230
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006231static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006232{
6233 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006234 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006236 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006237 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006238
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006239 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006240 return;
6241
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006242 i9xx_set_pll_dividers(intel_crtc);
6243
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006244 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306245 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006246
6247 intel_set_pipe_timings(intel_crtc);
6248
Daniel Vetter5b18e572014-04-24 23:55:06 +02006249 i9xx_set_pipeconf(intel_crtc);
6250
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006251 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006252
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006253 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006254 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006255
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006256 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006257 if (encoder->pre_enable)
6258 encoder->pre_enable(encoder);
6259
Daniel Vetterf6736a12013-06-05 13:34:30 +02006260 i9xx_enable_pll(intel_crtc);
6261
Jesse Barnes2dd24552013-04-25 12:55:01 -07006262 i9xx_pfit_enable(intel_crtc);
6263
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006264 intel_crtc_load_lut(crtc);
6265
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006266 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006267 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006268
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006269 assert_vblank_disabled(crtc);
6270 drm_crtc_vblank_on(crtc);
6271
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006272 for_each_encoder_on_crtc(dev, crtc, encoder)
6273 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006274}
6275
Daniel Vetter87476d62013-04-11 16:29:06 +02006276static void i9xx_pfit_disable(struct intel_crtc *crtc)
6277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006281 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006282 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006283
6284 assert_pipe_disabled(dev_priv, crtc->pipe);
6285
Daniel Vetter328d8e82013-05-08 10:36:31 +02006286 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6287 I915_READ(PFIT_CONTROL));
6288 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006289}
6290
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006291static void i9xx_crtc_disable(struct drm_crtc *crtc)
6292{
6293 struct drm_device *dev = crtc->dev;
6294 struct drm_i915_private *dev_priv = dev->dev_private;
6295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006296 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006297 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006298
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006299 /*
6300 * On gen2 planes are double buffered but the pipe isn't, so we must
6301 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006302 * We also need to wait on all gmch platforms because of the
6303 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006304 */
Imre Deak564ed192014-06-13 14:54:21 +03006305 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006306
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006307 for_each_encoder_on_crtc(dev, crtc, encoder)
6308 encoder->disable(encoder);
6309
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006310 drm_crtc_vblank_off(crtc);
6311 assert_vblank_disabled(crtc);
6312
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006313 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006314
Daniel Vetter87476d62013-04-11 16:29:06 +02006315 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006316
Jesse Barnes89b667f2013-04-18 14:51:36 -07006317 for_each_encoder_on_crtc(dev, crtc, encoder)
6318 if (encoder->post_disable)
6319 encoder->post_disable(encoder);
6320
Jani Nikulaa65347b2015-11-27 12:21:46 +02006321 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006322 if (IS_CHERRYVIEW(dev))
6323 chv_disable_pll(dev_priv, pipe);
6324 else if (IS_VALLEYVIEW(dev))
6325 vlv_disable_pll(dev_priv, pipe);
6326 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006327 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006328 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006329
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006330 for_each_encoder_on_crtc(dev, crtc, encoder)
6331 if (encoder->post_pll_disable)
6332 encoder->post_pll_disable(encoder);
6333
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006334 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006335 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006336}
6337
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006338static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006339{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006341 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006342 enum intel_display_power_domain domain;
6343 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006344
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006345 if (!intel_crtc->active)
6346 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006347
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006348 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006349 WARN_ON(intel_crtc->unpin_work);
6350
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006351 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006352
6353 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6354 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006355 }
6356
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006357 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006358 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006359 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006360 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006361 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006362
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006363 domains = intel_crtc->enabled_power_domains;
6364 for_each_power_domain(domain, domains)
6365 intel_display_power_put(dev_priv, domain);
6366 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006367
6368 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6369 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006370}
6371
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006372/*
6373 * turn all crtc's off, but do not adjust state
6374 * This has to be paired with a call to intel_modeset_setup_hw_state.
6375 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006376int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006377{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006378 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006379 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006380 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006381
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006382 state = drm_atomic_helper_suspend(dev);
6383 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006384 if (ret)
6385 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006386 else
6387 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006388 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006389}
6390
Chris Wilsonea5b2132010-08-04 13:50:23 +01006391void intel_encoder_destroy(struct drm_encoder *encoder)
6392{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006393 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006394
Chris Wilsonea5b2132010-08-04 13:50:23 +01006395 drm_encoder_cleanup(encoder);
6396 kfree(intel_encoder);
6397}
6398
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006399/* Cross check the actual hw state with our own modeset state tracking (and it's
6400 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006401static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006402{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006403 struct drm_crtc *crtc = connector->base.state->crtc;
6404
6405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6406 connector->base.base.id,
6407 connector->base.name);
6408
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006409 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006410 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006411 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006412
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006413 I915_STATE_WARN(!crtc,
6414 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006415
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006416 if (!crtc)
6417 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006418
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006419 I915_STATE_WARN(!crtc->state->active,
6420 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006421
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006422 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006423 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006424
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006425 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006426 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006427
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006428 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006429 "attached encoder crtc differs from connector crtc\n");
6430 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006431 I915_STATE_WARN(crtc && crtc->state->active,
6432 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006433 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6434 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006435 }
6436}
6437
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006438int intel_connector_init(struct intel_connector *connector)
6439{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006440 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006441
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006442 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006443 return -ENOMEM;
6444
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006445 return 0;
6446}
6447
6448struct intel_connector *intel_connector_alloc(void)
6449{
6450 struct intel_connector *connector;
6451
6452 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6453 if (!connector)
6454 return NULL;
6455
6456 if (intel_connector_init(connector) < 0) {
6457 kfree(connector);
6458 return NULL;
6459 }
6460
6461 return connector;
6462}
6463
Daniel Vetterf0947c32012-07-02 13:10:34 +02006464/* Simple connector->get_hw_state implementation for encoders that support only
6465 * one connector and no cloning and hence the encoder state determines the state
6466 * of the connector. */
6467bool intel_connector_get_hw_state(struct intel_connector *connector)
6468{
Daniel Vetter24929352012-07-02 20:28:59 +02006469 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006470 struct intel_encoder *encoder = connector->encoder;
6471
6472 return encoder->get_hw_state(encoder, &pipe);
6473}
6474
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006476{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006477 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6478 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006479
6480 return 0;
6481}
6482
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006484 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006486 struct drm_atomic_state *state = pipe_config->base.state;
6487 struct intel_crtc *other_crtc;
6488 struct intel_crtc_state *other_crtc_state;
6489
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006490 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6491 pipe_name(pipe), pipe_config->fdi_lanes);
6492 if (pipe_config->fdi_lanes > 4) {
6493 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6494 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496 }
6497
Paulo Zanonibafb6552013-11-02 21:07:44 -07006498 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006499 if (pipe_config->fdi_lanes > 2) {
6500 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6501 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006505 }
6506 }
6507
6508 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006509 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006510
6511 /* Ivybridge 3 pipe is really complicated */
6512 switch (pipe) {
6513 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 if (pipe_config->fdi_lanes <= 2)
6517 return 0;
6518
6519 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6520 other_crtc_state =
6521 intel_atomic_get_crtc_state(state, other_crtc);
6522 if (IS_ERR(other_crtc_state))
6523 return PTR_ERR(other_crtc_state);
6524
6525 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006526 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6527 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006531 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006532 if (pipe_config->fdi_lanes > 2) {
6533 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6534 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006535 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006536 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006537
6538 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6539 other_crtc_state =
6540 intel_atomic_get_crtc_state(state, other_crtc);
6541 if (IS_ERR(other_crtc_state))
6542 return PTR_ERR(other_crtc_state);
6543
6544 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006545 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006549 default:
6550 BUG();
6551 }
6552}
6553
Daniel Vettere29c22c2013-02-21 00:00:16 +01006554#define RETRY 1
6555static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006556 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006557{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006558 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006559 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 int lane, link_bw, fdi_dotclock, ret;
6561 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006562
Daniel Vettere29c22c2013-02-21 00:00:16 +01006563retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006564 /* FDI is a binary signal running at ~2.7GHz, encoding
6565 * each output octet as 10 bits. The actual frequency
6566 * is stored as a divider into a 100MHz clock, and the
6567 * mode pixel clock is stored in units of 1KHz.
6568 * Hence the bw of each lane in terms of the mode signal
6569 * is:
6570 */
6571 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6572
Damien Lespiau241bfc32013-09-25 16:45:37 +01006573 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006574
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006575 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006576 pipe_config->pipe_bpp);
6577
6578 pipe_config->fdi_lanes = lane;
6579
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006580 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006581 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006582
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006583 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6584 intel_crtc->pipe, pipe_config);
6585 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006586 pipe_config->pipe_bpp -= 2*3;
6587 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6588 pipe_config->pipe_bpp);
6589 needs_recompute = true;
6590 pipe_config->bw_constrained = true;
6591
6592 goto retry;
6593 }
6594
6595 if (needs_recompute)
6596 return RETRY;
6597
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006598 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006599}
6600
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006601static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6602 struct intel_crtc_state *pipe_config)
6603{
6604 if (pipe_config->pipe_bpp > 24)
6605 return false;
6606
6607 /* HSW can handle pixel rate up to cdclk? */
6608 if (IS_HASWELL(dev_priv->dev))
6609 return true;
6610
6611 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006612 * We compare against max which means we must take
6613 * the increased cdclk requirement into account when
6614 * calculating the new cdclk.
6615 *
6616 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006617 */
6618 return ilk_pipe_pixel_rate(pipe_config) <=
6619 dev_priv->max_cdclk_freq * 95 / 100;
6620}
6621
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006622static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006623 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006624{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006625 struct drm_device *dev = crtc->base.dev;
6626 struct drm_i915_private *dev_priv = dev->dev_private;
6627
Jani Nikulad330a952014-01-21 11:24:25 +02006628 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006629 hsw_crtc_supports_ips(crtc) &&
6630 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006631}
6632
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006633static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6634{
6635 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6636
6637 /* GDG double wide on either pipe, otherwise pipe A only */
6638 return INTEL_INFO(dev_priv)->gen < 4 &&
6639 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6640}
6641
Daniel Vettera43f6e02013-06-07 23:10:32 +02006642static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006643 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006644{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006645 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006646 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006647 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006648
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006649 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006650 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006651 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006652
6653 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006654 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006655 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006656 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006657 if (intel_crtc_supports_double_wide(crtc) &&
6658 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006659 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006660 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006661 }
6662
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006663 if (adjusted_mode->crtc_clock > clock_limit) {
6664 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6665 adjusted_mode->crtc_clock, clock_limit,
6666 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006667 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006668 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006669 }
Chris Wilson89749352010-09-12 18:25:19 +01006670
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006671 /*
6672 * Pipe horizontal size must be even in:
6673 * - DVO ganged mode
6674 * - LVDS dual channel mode
6675 * - Double wide pipe
6676 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006677 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006678 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6679 pipe_config->pipe_src_w &= ~1;
6680
Damien Lespiau8693a822013-05-03 18:48:11 +01006681 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6682 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006683 */
6684 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006685 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006686 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006687
Damien Lespiauf5adf942013-06-24 18:29:34 +01006688 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006689 hsw_compute_ips_config(crtc, pipe_config);
6690
Daniel Vetter877d48d2013-04-19 11:24:43 +02006691 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006692 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006693
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006694 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006695}
6696
Ville Syrjälä1652d192015-03-31 14:12:01 +03006697static int skylake_get_display_clock_speed(struct drm_device *dev)
6698{
6699 struct drm_i915_private *dev_priv = to_i915(dev);
6700 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6701 uint32_t cdctl = I915_READ(CDCLK_CTL);
6702 uint32_t linkrate;
6703
Damien Lespiau414355a2015-06-04 18:21:31 +01006704 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006705 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006706
6707 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6708 return 540000;
6709
6710 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006711 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006712
Damien Lespiau71cd8422015-04-30 16:39:17 +01006713 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6714 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006715 /* vco 8640 */
6716 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6717 case CDCLK_FREQ_450_432:
6718 return 432000;
6719 case CDCLK_FREQ_337_308:
6720 return 308570;
6721 case CDCLK_FREQ_675_617:
6722 return 617140;
6723 default:
6724 WARN(1, "Unknown cd freq selection\n");
6725 }
6726 } else {
6727 /* vco 8100 */
6728 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6729 case CDCLK_FREQ_450_432:
6730 return 450000;
6731 case CDCLK_FREQ_337_308:
6732 return 337500;
6733 case CDCLK_FREQ_675_617:
6734 return 675000;
6735 default:
6736 WARN(1, "Unknown cd freq selection\n");
6737 }
6738 }
6739
6740 /* error case, do as if DPLL0 isn't enabled */
6741 return 24000;
6742}
6743
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006744static int broxton_get_display_clock_speed(struct drm_device *dev)
6745{
6746 struct drm_i915_private *dev_priv = to_i915(dev);
6747 uint32_t cdctl = I915_READ(CDCLK_CTL);
6748 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6749 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6750 int cdclk;
6751
6752 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6753 return 19200;
6754
6755 cdclk = 19200 * pll_ratio / 2;
6756
6757 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6758 case BXT_CDCLK_CD2X_DIV_SEL_1:
6759 return cdclk; /* 576MHz or 624MHz */
6760 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6761 return cdclk * 2 / 3; /* 384MHz */
6762 case BXT_CDCLK_CD2X_DIV_SEL_2:
6763 return cdclk / 2; /* 288MHz */
6764 case BXT_CDCLK_CD2X_DIV_SEL_4:
6765 return cdclk / 4; /* 144MHz */
6766 }
6767
6768 /* error case, do as if DE PLL isn't enabled */
6769 return 19200;
6770}
6771
Ville Syrjälä1652d192015-03-31 14:12:01 +03006772static int broadwell_get_display_clock_speed(struct drm_device *dev)
6773{
6774 struct drm_i915_private *dev_priv = dev->dev_private;
6775 uint32_t lcpll = I915_READ(LCPLL_CTL);
6776 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6777
6778 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6779 return 800000;
6780 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6781 return 450000;
6782 else if (freq == LCPLL_CLK_FREQ_450)
6783 return 450000;
6784 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6785 return 540000;
6786 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6787 return 337500;
6788 else
6789 return 675000;
6790}
6791
6792static int haswell_get_display_clock_speed(struct drm_device *dev)
6793{
6794 struct drm_i915_private *dev_priv = dev->dev_private;
6795 uint32_t lcpll = I915_READ(LCPLL_CTL);
6796 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6797
6798 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6799 return 800000;
6800 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6801 return 450000;
6802 else if (freq == LCPLL_CLK_FREQ_450)
6803 return 450000;
6804 else if (IS_HSW_ULT(dev))
6805 return 337500;
6806 else
6807 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006808}
6809
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006810static int valleyview_get_display_clock_speed(struct drm_device *dev)
6811{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006812 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6813 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006814}
6815
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006816static int ilk_get_display_clock_speed(struct drm_device *dev)
6817{
6818 return 450000;
6819}
6820
Jesse Barnese70236a2009-09-21 10:42:27 -07006821static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006822{
Jesse Barnese70236a2009-09-21 10:42:27 -07006823 return 400000;
6824}
Jesse Barnes79e53942008-11-07 14:24:08 -08006825
Jesse Barnese70236a2009-09-21 10:42:27 -07006826static int i915_get_display_clock_speed(struct drm_device *dev)
6827{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006828 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006829}
Jesse Barnes79e53942008-11-07 14:24:08 -08006830
Jesse Barnese70236a2009-09-21 10:42:27 -07006831static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6832{
6833 return 200000;
6834}
Jesse Barnes79e53942008-11-07 14:24:08 -08006835
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006836static int pnv_get_display_clock_speed(struct drm_device *dev)
6837{
6838 u16 gcfgc = 0;
6839
6840 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6841
6842 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6843 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006844 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006845 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006846 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006847 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006848 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006849 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6850 return 200000;
6851 default:
6852 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6853 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006854 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006855 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006856 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006857 }
6858}
6859
Jesse Barnese70236a2009-09-21 10:42:27 -07006860static int i915gm_get_display_clock_speed(struct drm_device *dev)
6861{
6862 u16 gcfgc = 0;
6863
6864 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6865
6866 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006867 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006868 else {
6869 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6870 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006871 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006872 default:
6873 case GC_DISPLAY_CLOCK_190_200_MHZ:
6874 return 190000;
6875 }
6876 }
6877}
Jesse Barnes79e53942008-11-07 14:24:08 -08006878
Jesse Barnese70236a2009-09-21 10:42:27 -07006879static int i865_get_display_clock_speed(struct drm_device *dev)
6880{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006881 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006882}
6883
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006884static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006885{
6886 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006887
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006888 /*
6889 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6890 * encoding is different :(
6891 * FIXME is this the right way to detect 852GM/852GMV?
6892 */
6893 if (dev->pdev->revision == 0x1)
6894 return 133333;
6895
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006896 pci_bus_read_config_word(dev->pdev->bus,
6897 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6898
Jesse Barnese70236a2009-09-21 10:42:27 -07006899 /* Assume that the hardware is in the high speed state. This
6900 * should be the default.
6901 */
6902 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6903 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006904 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006905 case GC_CLOCK_100_200:
6906 return 200000;
6907 case GC_CLOCK_166_250:
6908 return 250000;
6909 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006910 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006911 case GC_CLOCK_133_266:
6912 case GC_CLOCK_133_266_2:
6913 case GC_CLOCK_166_266:
6914 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006915 }
6916
6917 /* Shouldn't happen */
6918 return 0;
6919}
6920
6921static int i830_get_display_clock_speed(struct drm_device *dev)
6922{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006923 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006924}
6925
Ville Syrjälä34edce22015-05-22 11:22:33 +03006926static unsigned int intel_hpll_vco(struct drm_device *dev)
6927{
6928 struct drm_i915_private *dev_priv = dev->dev_private;
6929 static const unsigned int blb_vco[8] = {
6930 [0] = 3200000,
6931 [1] = 4000000,
6932 [2] = 5333333,
6933 [3] = 4800000,
6934 [4] = 6400000,
6935 };
6936 static const unsigned int pnv_vco[8] = {
6937 [0] = 3200000,
6938 [1] = 4000000,
6939 [2] = 5333333,
6940 [3] = 4800000,
6941 [4] = 2666667,
6942 };
6943 static const unsigned int cl_vco[8] = {
6944 [0] = 3200000,
6945 [1] = 4000000,
6946 [2] = 5333333,
6947 [3] = 6400000,
6948 [4] = 3333333,
6949 [5] = 3566667,
6950 [6] = 4266667,
6951 };
6952 static const unsigned int elk_vco[8] = {
6953 [0] = 3200000,
6954 [1] = 4000000,
6955 [2] = 5333333,
6956 [3] = 4800000,
6957 };
6958 static const unsigned int ctg_vco[8] = {
6959 [0] = 3200000,
6960 [1] = 4000000,
6961 [2] = 5333333,
6962 [3] = 6400000,
6963 [4] = 2666667,
6964 [5] = 4266667,
6965 };
6966 const unsigned int *vco_table;
6967 unsigned int vco;
6968 uint8_t tmp = 0;
6969
6970 /* FIXME other chipsets? */
6971 if (IS_GM45(dev))
6972 vco_table = ctg_vco;
6973 else if (IS_G4X(dev))
6974 vco_table = elk_vco;
6975 else if (IS_CRESTLINE(dev))
6976 vco_table = cl_vco;
6977 else if (IS_PINEVIEW(dev))
6978 vco_table = pnv_vco;
6979 else if (IS_G33(dev))
6980 vco_table = blb_vco;
6981 else
6982 return 0;
6983
6984 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6985
6986 vco = vco_table[tmp & 0x7];
6987 if (vco == 0)
6988 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6989 else
6990 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6991
6992 return vco;
6993}
6994
6995static int gm45_get_display_clock_speed(struct drm_device *dev)
6996{
6997 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6998 uint16_t tmp = 0;
6999
7000 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7001
7002 cdclk_sel = (tmp >> 12) & 0x1;
7003
7004 switch (vco) {
7005 case 2666667:
7006 case 4000000:
7007 case 5333333:
7008 return cdclk_sel ? 333333 : 222222;
7009 case 3200000:
7010 return cdclk_sel ? 320000 : 228571;
7011 default:
7012 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7013 return 222222;
7014 }
7015}
7016
7017static int i965gm_get_display_clock_speed(struct drm_device *dev)
7018{
7019 static const uint8_t div_3200[] = { 16, 10, 8 };
7020 static const uint8_t div_4000[] = { 20, 12, 10 };
7021 static const uint8_t div_5333[] = { 24, 16, 14 };
7022 const uint8_t *div_table;
7023 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7024 uint16_t tmp = 0;
7025
7026 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7027
7028 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7029
7030 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7031 goto fail;
7032
7033 switch (vco) {
7034 case 3200000:
7035 div_table = div_3200;
7036 break;
7037 case 4000000:
7038 div_table = div_4000;
7039 break;
7040 case 5333333:
7041 div_table = div_5333;
7042 break;
7043 default:
7044 goto fail;
7045 }
7046
7047 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7048
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007049fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007050 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7051 return 200000;
7052}
7053
7054static int g33_get_display_clock_speed(struct drm_device *dev)
7055{
7056 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7057 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7058 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7059 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7060 const uint8_t *div_table;
7061 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7062 uint16_t tmp = 0;
7063
7064 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7065
7066 cdclk_sel = (tmp >> 4) & 0x7;
7067
7068 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7069 goto fail;
7070
7071 switch (vco) {
7072 case 3200000:
7073 div_table = div_3200;
7074 break;
7075 case 4000000:
7076 div_table = div_4000;
7077 break;
7078 case 4800000:
7079 div_table = div_4800;
7080 break;
7081 case 5333333:
7082 div_table = div_5333;
7083 break;
7084 default:
7085 goto fail;
7086 }
7087
7088 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7089
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007090fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007091 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7092 return 190476;
7093}
7094
Zhenyu Wang2c072452009-06-05 15:38:42 +08007095static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007096intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007097{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007098 while (*num > DATA_LINK_M_N_MASK ||
7099 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007100 *num >>= 1;
7101 *den >>= 1;
7102 }
7103}
7104
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007105static void compute_m_n(unsigned int m, unsigned int n,
7106 uint32_t *ret_m, uint32_t *ret_n)
7107{
7108 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7109 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7110 intel_reduce_m_n_ratio(ret_m, ret_n);
7111}
7112
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007113void
7114intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7115 int pixel_clock, int link_clock,
7116 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007117{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007118 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007119
7120 compute_m_n(bits_per_pixel * pixel_clock,
7121 link_clock * nlanes * 8,
7122 &m_n->gmch_m, &m_n->gmch_n);
7123
7124 compute_m_n(pixel_clock, link_clock,
7125 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007126}
7127
Chris Wilsona7615032011-01-12 17:04:08 +00007128static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7129{
Jani Nikulad330a952014-01-21 11:24:25 +02007130 if (i915.panel_use_ssc >= 0)
7131 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007132 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007133 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007134}
7135
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007136static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7137 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007138{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007139 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007140 struct drm_i915_private *dev_priv = dev->dev_private;
7141 int refclk;
7142
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007143 WARN_ON(!crtc_state->base.state);
7144
Wayne Boyer666a4532015-12-09 12:29:35 -08007145 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007146 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007147 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007148 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007149 refclk = dev_priv->vbt.lvds_ssc_freq;
7150 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007151 } else if (!IS_GEN2(dev)) {
7152 refclk = 96000;
7153 } else {
7154 refclk = 48000;
7155 }
7156
7157 return refclk;
7158}
7159
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007160static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007161{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007162 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007163}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007164
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007165static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7166{
7167 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007168}
7169
Daniel Vetterf47709a2013-03-28 10:42:02 +01007170static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007171 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007172 intel_clock_t *reduced_clock)
7173{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007174 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007175 u32 fp, fp2 = 0;
7176
7177 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007178 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007179 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007180 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007181 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007182 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007183 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007184 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007185 }
7186
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007187 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007188
Daniel Vetterf47709a2013-03-28 10:42:02 +01007189 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007190 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007191 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007192 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007193 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007194 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007195 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007196 }
7197}
7198
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007199static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7200 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007201{
7202 u32 reg_val;
7203
7204 /*
7205 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7206 * and set it to a reasonable value instead.
7207 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007208 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007209 reg_val &= 0xffffff00;
7210 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007211 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007212
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007213 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007214 reg_val &= 0x8cffffff;
7215 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007216 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007217
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007218 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007220 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007221
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007222 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007223 reg_val &= 0x00ffffff;
7224 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007225 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226}
7227
Daniel Vetterb5518422013-05-03 11:49:48 +02007228static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7229 struct intel_link_m_n *m_n)
7230{
7231 struct drm_device *dev = crtc->base.dev;
7232 struct drm_i915_private *dev_priv = dev->dev_private;
7233 int pipe = crtc->pipe;
7234
Daniel Vettere3b95f12013-05-03 11:49:49 +02007235 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7236 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7237 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7238 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007239}
7240
7241static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007242 struct intel_link_m_n *m_n,
7243 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007244{
7245 struct drm_device *dev = crtc->base.dev;
7246 struct drm_i915_private *dev_priv = dev->dev_private;
7247 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007248 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007249
7250 if (INTEL_INFO(dev)->gen >= 5) {
7251 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7252 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7253 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7254 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007255 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7256 * for gen < 8) and if DRRS is supported (to make sure the
7257 * registers are not unnecessarily accessed).
7258 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307259 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007260 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007261 I915_WRITE(PIPE_DATA_M2(transcoder),
7262 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7263 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7264 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7265 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7266 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007267 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007268 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7269 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7270 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7271 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007272 }
7273}
7274
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307275void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007276{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307277 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7278
7279 if (m_n == M1_N1) {
7280 dp_m_n = &crtc->config->dp_m_n;
7281 dp_m2_n2 = &crtc->config->dp_m2_n2;
7282 } else if (m_n == M2_N2) {
7283
7284 /*
7285 * M2_N2 registers are not supported. Hence m2_n2 divider value
7286 * needs to be programmed into M1_N1.
7287 */
7288 dp_m_n = &crtc->config->dp_m2_n2;
7289 } else {
7290 DRM_ERROR("Unsupported divider value\n");
7291 return;
7292 }
7293
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007294 if (crtc->config->has_pch_encoder)
7295 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007296 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307297 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007298}
7299
Daniel Vetter251ac862015-06-18 10:30:24 +02007300static void vlv_compute_dpll(struct intel_crtc *crtc,
7301 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007302{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007303 u32 dpll, dpll_md;
7304
7305 /*
7306 * Enable DPIO clock input. We should never disable the reference
7307 * clock for pipe B, since VGA hotplug / manual detection depends
7308 * on it.
7309 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007310 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7311 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007312 /* We should never disable this, set it here for state tracking */
7313 if (crtc->pipe == PIPE_B)
7314 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7315 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007316 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007317
Ville Syrjäläd288f652014-10-28 13:20:22 +02007318 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007319 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007320 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007321}
7322
Ville Syrjäläd288f652014-10-28 13:20:22 +02007323static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007324 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007325{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007326 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007327 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007328 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007329 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007330 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007331 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007332
Ville Syrjäläa5805162015-05-26 20:42:30 +03007333 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007334
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335 bestn = pipe_config->dpll.n;
7336 bestm1 = pipe_config->dpll.m1;
7337 bestm2 = pipe_config->dpll.m2;
7338 bestp1 = pipe_config->dpll.p1;
7339 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007340
Jesse Barnes89b667f2013-04-18 14:51:36 -07007341 /* See eDP HDMI DPIO driver vbios notes doc */
7342
7343 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007345 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007346
7347 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349
7350 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007351 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007352 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007353 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007354
7355 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007356 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007357
7358 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007359 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7360 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7361 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007362 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007363
7364 /*
7365 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7366 * but we don't support that).
7367 * Note: don't use the DAC post divider as it seems unstable.
7368 */
7369 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007370 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007371
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007372 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007373 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007374
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007377 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7378 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007379 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007380 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007381 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007384
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007385 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007386 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007387 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007389 0x0df40000);
7390 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392 0x0df70000);
7393 } else { /* HDMI or VGA */
7394 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007395 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007396 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007397 0x0df70000);
7398 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007399 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007400 0x0df40000);
7401 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007402
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007404 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007405 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7406 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007409
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007411 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007412}
7413
Daniel Vetter251ac862015-06-18 10:30:24 +02007414static void chv_compute_dpll(struct intel_crtc *crtc,
7415 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007416{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007417 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7418 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007419 DPLL_VCO_ENABLE;
7420 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007421 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007422
Ville Syrjäläd288f652014-10-28 13:20:22 +02007423 pipe_config->dpll_hw_state.dpll_md =
7424 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007425}
7426
Ville Syrjäläd288f652014-10-28 13:20:22 +02007427static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007428 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007429{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007430 struct drm_device *dev = crtc->base.dev;
7431 struct drm_i915_private *dev_priv = dev->dev_private;
7432 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007433 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007434 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307435 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007436 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307437 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307438 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007439
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440 bestn = pipe_config->dpll.n;
7441 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7442 bestm1 = pipe_config->dpll.m1;
7443 bestm2 = pipe_config->dpll.m2 >> 22;
7444 bestp1 = pipe_config->dpll.p1;
7445 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307446 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307447 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307448 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007449
7450 /*
7451 * Enable Refclk and SSC
7452 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007453 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007454 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007455
Ville Syrjäläa5805162015-05-26 20:42:30 +03007456 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007458 /* p1 and p2 divider */
7459 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7460 5 << DPIO_CHV_S1_DIV_SHIFT |
7461 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7462 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7463 1 << DPIO_CHV_K_DIV_SHIFT);
7464
7465 /* Feedback post-divider - m2 */
7466 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7467
7468 /* Feedback refclk divider - n and m1 */
7469 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7470 DPIO_CHV_M1_DIV_BY_2 |
7471 1 << DPIO_CHV_N_DIV_SHIFT);
7472
7473 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007474 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007475
7476 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307477 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7478 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7479 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7480 if (bestm2_frac)
7481 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7482 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007483
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307484 /* Program digital lock detect threshold */
7485 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7486 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7487 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7488 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7489 if (!bestm2_frac)
7490 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7491 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7492
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007493 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307494 if (vco == 5400000) {
7495 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7496 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7497 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7498 tribuf_calcntr = 0x9;
7499 } else if (vco <= 6200000) {
7500 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7501 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7502 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7503 tribuf_calcntr = 0x9;
7504 } else if (vco <= 6480000) {
7505 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7506 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7507 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7508 tribuf_calcntr = 0x8;
7509 } else {
7510 /* Not supported. Apply the same limits as in the max case */
7511 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7512 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7513 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7514 tribuf_calcntr = 0;
7515 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007516 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7517
Ville Syrjälä968040b2015-03-11 22:52:08 +02007518 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307519 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7520 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7521 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7522
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007523 /* AFC Recal */
7524 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7525 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7526 DPIO_AFC_RECAL);
7527
Ville Syrjäläa5805162015-05-26 20:42:30 +03007528 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007529}
7530
Ville Syrjäläd288f652014-10-28 13:20:22 +02007531/**
7532 * vlv_force_pll_on - forcibly enable just the PLL
7533 * @dev_priv: i915 private structure
7534 * @pipe: pipe PLL to enable
7535 * @dpll: PLL configuration
7536 *
7537 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7538 * in cases where we need the PLL enabled even when @pipe is not going to
7539 * be enabled.
7540 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007541int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7542 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007543{
7544 struct intel_crtc *crtc =
7545 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007546 struct intel_crtc_state *pipe_config;
7547
7548 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7549 if (!pipe_config)
7550 return -ENOMEM;
7551
7552 pipe_config->base.crtc = &crtc->base;
7553 pipe_config->pixel_multiplier = 1;
7554 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007555
7556 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007557 chv_compute_dpll(crtc, pipe_config);
7558 chv_prepare_pll(crtc, pipe_config);
7559 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007560 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007561 vlv_compute_dpll(crtc, pipe_config);
7562 vlv_prepare_pll(crtc, pipe_config);
7563 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007564 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007565
7566 kfree(pipe_config);
7567
7568 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007569}
7570
7571/**
7572 * vlv_force_pll_off - forcibly disable just the PLL
7573 * @dev_priv: i915 private structure
7574 * @pipe: pipe PLL to disable
7575 *
7576 * Disable the PLL for @pipe. To be used in cases where we need
7577 * the PLL enabled even when @pipe is not going to be enabled.
7578 */
7579void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7580{
7581 if (IS_CHERRYVIEW(dev))
7582 chv_disable_pll(to_i915(dev), pipe);
7583 else
7584 vlv_disable_pll(to_i915(dev), pipe);
7585}
7586
Daniel Vetter251ac862015-06-18 10:30:24 +02007587static void i9xx_compute_dpll(struct intel_crtc *crtc,
7588 struct intel_crtc_state *crtc_state,
7589 intel_clock_t *reduced_clock,
7590 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007592 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594 u32 dpll;
7595 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007596 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007597
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007600 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7601 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602
7603 dpll = DPLL_VGA_MODE_DIS;
7604
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007605 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606 dpll |= DPLLB_MODE_LVDS;
7607 else
7608 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007609
Daniel Vetteref1b4602013-06-01 17:17:04 +02007610 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007611 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007612 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007614
7615 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007616 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007617
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007619 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007620
7621 /* compute bitmask from p1 value */
7622 if (IS_PINEVIEW(dev))
7623 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7624 else {
7625 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7626 if (IS_G4X(dev) && reduced_clock)
7627 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7628 }
7629 switch (clock->p2) {
7630 case 5:
7631 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7632 break;
7633 case 7:
7634 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7635 break;
7636 case 10:
7637 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7638 break;
7639 case 14:
7640 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7641 break;
7642 }
7643 if (INTEL_INFO(dev)->gen >= 4)
7644 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7645
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007646 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007647 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007648 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007649 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7650 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7651 else
7652 dpll |= PLL_REF_INPUT_DREFCLK;
7653
7654 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007655 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007656
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007657 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007658 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007659 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007660 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661 }
7662}
7663
Daniel Vetter251ac862015-06-18 10:30:24 +02007664static void i8xx_compute_dpll(struct intel_crtc *crtc,
7665 struct intel_crtc_state *crtc_state,
7666 intel_clock_t *reduced_clock,
7667 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007668{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007669 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007670 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007671 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007672 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007673
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007674 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307675
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007676 dpll = DPLL_VGA_MODE_DIS;
7677
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007678 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7680 } else {
7681 if (clock->p1 == 2)
7682 dpll |= PLL_P1_DIVIDE_BY_TWO;
7683 else
7684 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7685 if (clock->p2 == 4)
7686 dpll |= PLL_P2_DIVIDE_BY_4;
7687 }
7688
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007689 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007690 dpll |= DPLL_DVO_2X_MODE;
7691
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007692 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007693 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7694 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7695 else
7696 dpll |= PLL_REF_INPUT_DREFCLK;
7697
7698 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007699 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700}
7701
Daniel Vetter8a654f32013-06-01 17:16:22 +02007702static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007703{
7704 struct drm_device *dev = intel_crtc->base.dev;
7705 struct drm_i915_private *dev_priv = dev->dev_private;
7706 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007707 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007708 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007709 uint32_t crtc_vtotal, crtc_vblank_end;
7710 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007711
7712 /* We need to be careful not to changed the adjusted mode, for otherwise
7713 * the hw state checker will get angry at the mismatch. */
7714 crtc_vtotal = adjusted_mode->crtc_vtotal;
7715 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007716
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007717 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007718 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007719 crtc_vtotal -= 1;
7720 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007721
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007722 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007723 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7724 else
7725 vsyncshift = adjusted_mode->crtc_hsync_start -
7726 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007727 if (vsyncshift < 0)
7728 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007729 }
7730
7731 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007732 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007734 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007735 (adjusted_mode->crtc_hdisplay - 1) |
7736 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007737 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007738 (adjusted_mode->crtc_hblank_start - 1) |
7739 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007740 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007741 (adjusted_mode->crtc_hsync_start - 1) |
7742 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7743
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007744 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007745 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007746 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007747 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007748 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007749 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007750 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007751 (adjusted_mode->crtc_vsync_start - 1) |
7752 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7753
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007754 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7755 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7756 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7757 * bits. */
7758 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7759 (pipe == PIPE_B || pipe == PIPE_C))
7760 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7761
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007762 /* pipesrc controls the size that is scaled from, which should
7763 * always be the user's requested size.
7764 */
7765 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007766 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7767 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007768}
7769
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007770static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007771 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007772{
7773 struct drm_device *dev = crtc->base.dev;
7774 struct drm_i915_private *dev_priv = dev->dev_private;
7775 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7776 uint32_t tmp;
7777
7778 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007779 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7780 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007781 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007782 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7783 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007784 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007785 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7786 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007787
7788 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007789 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7790 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007791 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007792 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7793 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007794 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007795 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7796 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007797
7798 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007799 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7800 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7801 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802 }
7803
7804 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007805 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7806 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7807
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007808 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7809 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007810}
7811
Daniel Vetterf6a83282014-02-11 15:28:57 -08007812void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007813 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007814{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007815 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7816 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7817 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7818 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007819
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007820 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7821 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7822 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7823 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007824
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007825 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007826 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007827
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007828 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7829 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007830
7831 mode->hsync = drm_mode_hsync(mode);
7832 mode->vrefresh = drm_mode_vrefresh(mode);
7833 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007834}
7835
Daniel Vetter84b046f2013-02-19 18:48:54 +01007836static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7837{
7838 struct drm_device *dev = intel_crtc->base.dev;
7839 struct drm_i915_private *dev_priv = dev->dev_private;
7840 uint32_t pipeconf;
7841
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007842 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007843
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007844 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7845 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7846 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007848 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007849 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007850
Daniel Vetterff9ce462013-04-24 14:57:17 +02007851 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007852 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007853 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007854 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007855 pipeconf |= PIPECONF_DITHER_EN |
7856 PIPECONF_DITHER_TYPE_SP;
7857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007858 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007859 case 18:
7860 pipeconf |= PIPECONF_6BPC;
7861 break;
7862 case 24:
7863 pipeconf |= PIPECONF_8BPC;
7864 break;
7865 case 30:
7866 pipeconf |= PIPECONF_10BPC;
7867 break;
7868 default:
7869 /* Case prevented by intel_choose_pipe_bpp_dither. */
7870 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007871 }
7872 }
7873
7874 if (HAS_PIPE_CXSR(dev)) {
7875 if (intel_crtc->lowfreq_avail) {
7876 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7877 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7878 } else {
7879 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007880 }
7881 }
7882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007883 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007884 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007885 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007886 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7887 else
7888 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7889 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007890 pipeconf |= PIPECONF_PROGRESSIVE;
7891
Wayne Boyer666a4532015-12-09 12:29:35 -08007892 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7893 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007894 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007895
Daniel Vetter84b046f2013-02-19 18:48:54 +01007896 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7897 POSTING_READ(PIPECONF(intel_crtc->pipe));
7898}
7899
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007900static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7901 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007902{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007903 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007904 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007905 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007906 intel_clock_t clock;
7907 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007908 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007909 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007910 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007911 struct drm_connector_state *connector_state;
7912 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007913
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007914 memset(&crtc_state->dpll_hw_state, 0,
7915 sizeof(crtc_state->dpll_hw_state));
7916
Jani Nikulaa65347b2015-11-27 12:21:46 +02007917 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007918 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007919
Jani Nikulaa65347b2015-11-27 12:21:46 +02007920 for_each_connector_in_state(state, connector, connector_state, i) {
7921 if (connector_state->crtc == &crtc->base)
7922 num_connectors++;
7923 }
7924
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007925 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007926 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007927
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007928 /*
7929 * Returns a set of divisors for the desired target clock with
7930 * the given refclk, or FALSE. The returned values represent
7931 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7932 * 2) / p1 / p2.
7933 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007934 limit = intel_limit(crtc_state, refclk);
7935 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007936 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007937 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007938 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007939 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7940 return -EINVAL;
7941 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007942
Jani Nikulaf2335332013-09-13 11:03:09 +03007943 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007944 crtc_state->dpll.n = clock.n;
7945 crtc_state->dpll.m1 = clock.m1;
7946 crtc_state->dpll.m2 = clock.m2;
7947 crtc_state->dpll.p1 = clock.p1;
7948 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007949 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007950
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007951 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007952 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007953 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007954 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007955 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007956 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007957 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007958 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007959 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007960 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007961 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007962
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007963 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007964}
7965
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007966static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007967 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007968{
7969 struct drm_device *dev = crtc->base.dev;
7970 struct drm_i915_private *dev_priv = dev->dev_private;
7971 uint32_t tmp;
7972
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007973 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7974 return;
7975
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007976 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007977 if (!(tmp & PFIT_ENABLE))
7978 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007979
Daniel Vetter06922822013-07-11 13:35:40 +02007980 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007981 if (INTEL_INFO(dev)->gen < 4) {
7982 if (crtc->pipe != PIPE_B)
7983 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007984 } else {
7985 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7986 return;
7987 }
7988
Daniel Vetter06922822013-07-11 13:35:40 +02007989 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007990 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7991 if (INTEL_INFO(dev)->gen < 5)
7992 pipe_config->gmch_pfit.lvds_border_bits =
7993 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7994}
7995
Jesse Barnesacbec812013-09-20 11:29:32 -07007996static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007997 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007998{
7999 struct drm_device *dev = crtc->base.dev;
8000 struct drm_i915_private *dev_priv = dev->dev_private;
8001 int pipe = pipe_config->cpu_transcoder;
8002 intel_clock_t clock;
8003 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008004 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008005
Shobhit Kumarf573de52014-07-30 20:32:37 +05308006 /* In case of MIPI DPLL will not even be used */
8007 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8008 return;
8009
Ville Syrjäläa5805162015-05-26 20:42:30 +03008010 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008011 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008012 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008013
8014 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8015 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8016 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8017 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8018 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8019
Imre Deakdccbea32015-06-22 23:35:51 +03008020 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008021}
8022
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008023static void
8024i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8025 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008026{
8027 struct drm_device *dev = crtc->base.dev;
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 u32 val, base, offset;
8030 int pipe = crtc->pipe, plane = crtc->plane;
8031 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008032 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008033 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008034 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008035
Damien Lespiau42a7b082015-02-05 19:35:13 +00008036 val = I915_READ(DSPCNTR(plane));
8037 if (!(val & DISPLAY_PLANE_ENABLE))
8038 return;
8039
Damien Lespiaud9806c92015-01-21 14:07:19 +00008040 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008041 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008042 DRM_DEBUG_KMS("failed to alloc fb\n");
8043 return;
8044 }
8045
Damien Lespiau1b842c82015-01-21 13:50:54 +00008046 fb = &intel_fb->base;
8047
Daniel Vetter18c52472015-02-10 17:16:09 +00008048 if (INTEL_INFO(dev)->gen >= 4) {
8049 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008050 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008051 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8052 }
8053 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008054
8055 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008056 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008057 fb->pixel_format = fourcc;
8058 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008059
8060 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008061 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008062 offset = I915_READ(DSPTILEOFF(plane));
8063 else
8064 offset = I915_READ(DSPLINOFF(plane));
8065 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8066 } else {
8067 base = I915_READ(DSPADDR(plane));
8068 }
8069 plane_config->base = base;
8070
8071 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008072 fb->width = ((val >> 16) & 0xfff) + 1;
8073 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008074
8075 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008076 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008077
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008078 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008079 fb->pixel_format,
8080 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008081
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008082 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083
Damien Lespiau2844a922015-01-20 12:51:48 +00008084 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8085 pipe_name(pipe), plane, fb->width, fb->height,
8086 fb->bits_per_pixel, base, fb->pitches[0],
8087 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008088
Damien Lespiau2d140302015-02-05 17:22:18 +00008089 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008090}
8091
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008092static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008093 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008094{
8095 struct drm_device *dev = crtc->base.dev;
8096 struct drm_i915_private *dev_priv = dev->dev_private;
8097 int pipe = pipe_config->cpu_transcoder;
8098 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8099 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008100 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008101 int refclk = 100000;
8102
Ville Syrjäläa5805162015-05-26 20:42:30 +03008103 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008104 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8105 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8106 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8107 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008108 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008109 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008110
8111 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008112 clock.m2 = (pll_dw0 & 0xff) << 22;
8113 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8114 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008115 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8116 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8117 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8118
Imre Deakdccbea32015-06-22 23:35:51 +03008119 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008120}
8121
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008122static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008123 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008124{
8125 struct drm_device *dev = crtc->base.dev;
8126 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008127 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008128 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008129 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008130
Imre Deak17290502016-02-12 18:55:11 +02008131 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8132 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008133 return false;
8134
Daniel Vettere143a212013-07-04 12:01:15 +02008135 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008136 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008137
Imre Deak17290502016-02-12 18:55:11 +02008138 ret = false;
8139
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008140 tmp = I915_READ(PIPECONF(crtc->pipe));
8141 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008142 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008143
Wayne Boyer666a4532015-12-09 12:29:35 -08008144 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008145 switch (tmp & PIPECONF_BPC_MASK) {
8146 case PIPECONF_6BPC:
8147 pipe_config->pipe_bpp = 18;
8148 break;
8149 case PIPECONF_8BPC:
8150 pipe_config->pipe_bpp = 24;
8151 break;
8152 case PIPECONF_10BPC:
8153 pipe_config->pipe_bpp = 30;
8154 break;
8155 default:
8156 break;
8157 }
8158 }
8159
Wayne Boyer666a4532015-12-09 12:29:35 -08008160 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8161 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008162 pipe_config->limited_color_range = true;
8163
Ville Syrjälä282740f2013-09-04 18:30:03 +03008164 if (INTEL_INFO(dev)->gen < 4)
8165 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8166
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008167 intel_get_pipe_timings(crtc, pipe_config);
8168
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008169 i9xx_get_pfit_config(crtc, pipe_config);
8170
Daniel Vetter6c49f242013-06-06 12:45:25 +02008171 if (INTEL_INFO(dev)->gen >= 4) {
8172 tmp = I915_READ(DPLL_MD(crtc->pipe));
8173 pipe_config->pixel_multiplier =
8174 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8175 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008176 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008177 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8178 tmp = I915_READ(DPLL(crtc->pipe));
8179 pipe_config->pixel_multiplier =
8180 ((tmp & SDVO_MULTIPLIER_MASK)
8181 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8182 } else {
8183 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8184 * port and will be fixed up in the encoder->get_config
8185 * function. */
8186 pipe_config->pixel_multiplier = 1;
8187 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008188 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008189 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008190 /*
8191 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8192 * on 830. Filter it out here so that we don't
8193 * report errors due to that.
8194 */
8195 if (IS_I830(dev))
8196 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8197
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008198 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8199 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008200 } else {
8201 /* Mask out read-only status bits. */
8202 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8203 DPLL_PORTC_READY_MASK |
8204 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008205 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008206
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008207 if (IS_CHERRYVIEW(dev))
8208 chv_crtc_clock_get(crtc, pipe_config);
8209 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008210 vlv_crtc_clock_get(crtc, pipe_config);
8211 else
8212 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008213
Ville Syrjälä0f646142015-08-26 19:39:18 +03008214 /*
8215 * Normally the dotclock is filled in by the encoder .get_config()
8216 * but in case the pipe is enabled w/o any ports we need a sane
8217 * default.
8218 */
8219 pipe_config->base.adjusted_mode.crtc_clock =
8220 pipe_config->port_clock / pipe_config->pixel_multiplier;
8221
Imre Deak17290502016-02-12 18:55:11 +02008222 ret = true;
8223
8224out:
8225 intel_display_power_put(dev_priv, power_domain);
8226
8227 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008228}
8229
Paulo Zanonidde86e22012-12-01 12:04:25 -02008230static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008231{
8232 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008233 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008236 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008237 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008238 bool has_ck505 = false;
8239 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008240
8241 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008242 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008243 switch (encoder->type) {
8244 case INTEL_OUTPUT_LVDS:
8245 has_panel = true;
8246 has_lvds = true;
8247 break;
8248 case INTEL_OUTPUT_EDP:
8249 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008250 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008251 has_cpu_edp = true;
8252 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008253 default:
8254 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008255 }
8256 }
8257
Keith Packard99eb6a02011-09-26 14:29:12 -07008258 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008259 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008260 can_ssc = has_ck505;
8261 } else {
8262 has_ck505 = false;
8263 can_ssc = true;
8264 }
8265
Imre Deak2de69052013-05-08 13:14:04 +03008266 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8267 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268
8269 /* Ironlake: try to setup display ref clock before DPLL
8270 * enabling. This is only under driver's control after
8271 * PCH B stepping, previous chipset stepping should be
8272 * ignoring this setting.
8273 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 /* As we must carefully and slowly disable/enable each source in turn,
8277 * compute the final state we want first and check if we need to
8278 * make any changes at all.
8279 */
8280 final = val;
8281 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008282 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008284 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008285 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8286
8287 final &= ~DREF_SSC_SOURCE_MASK;
8288 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8289 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008290
Keith Packard199e5d72011-09-22 12:01:57 -07008291 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 final |= DREF_SSC_SOURCE_ENABLE;
8293
8294 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8295 final |= DREF_SSC1_ENABLE;
8296
8297 if (has_cpu_edp) {
8298 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8299 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8300 else
8301 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8302 } else
8303 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8304 } else {
8305 final |= DREF_SSC_SOURCE_DISABLE;
8306 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8307 }
8308
8309 if (final == val)
8310 return;
8311
8312 /* Always enable nonspread source */
8313 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8314
8315 if (has_ck505)
8316 val |= DREF_NONSPREAD_CK505_ENABLE;
8317 else
8318 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8319
8320 if (has_panel) {
8321 val &= ~DREF_SSC_SOURCE_MASK;
8322 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008323
Keith Packard199e5d72011-09-22 12:01:57 -07008324 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008325 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008326 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008328 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008329 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008330
8331 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008332 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008333 POSTING_READ(PCH_DREF_CONTROL);
8334 udelay(200);
8335
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008337
8338 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008339 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008340 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008341 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008342 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008343 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008344 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008345 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008347
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008349 POSTING_READ(PCH_DREF_CONTROL);
8350 udelay(200);
8351 } else {
8352 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8353
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008355
8356 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008358
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008359 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008360 POSTING_READ(PCH_DREF_CONTROL);
8361 udelay(200);
8362
8363 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val &= ~DREF_SSC_SOURCE_MASK;
8365 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008366
8367 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008368 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008369
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008370 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008371 POSTING_READ(PCH_DREF_CONTROL);
8372 udelay(200);
8373 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374
8375 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008376}
8377
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008378static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008380 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008382 tmp = I915_READ(SOUTH_CHICKEN2);
8383 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8384 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008385
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008386 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8387 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8388 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008389
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008390 tmp = I915_READ(SOUTH_CHICKEN2);
8391 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8392 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008393
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008394 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8395 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8396 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008397}
8398
8399/* WaMPhyProgramming:hsw */
8400static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8401{
8402 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
8404 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8405 tmp &= ~(0xFF << 24);
8406 tmp |= (0x12 << 24);
8407 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8408
Paulo Zanonidde86e22012-12-01 12:04:25 -02008409 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8410 tmp |= (1 << 11);
8411 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8412
8413 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8414 tmp |= (1 << 11);
8415 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8416
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8418 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8419 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8420
8421 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8422 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8423 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008425 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8426 tmp &= ~(7 << 13);
8427 tmp |= (5 << 13);
8428 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008430 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8431 tmp &= ~(7 << 13);
8432 tmp |= (5 << 13);
8433 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
8435 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8436 tmp &= ~0xFF;
8437 tmp |= 0x1C;
8438 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8439
8440 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8441 tmp &= ~0xFF;
8442 tmp |= 0x1C;
8443 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8444
8445 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8446 tmp &= ~(0xFF << 16);
8447 tmp |= (0x1C << 16);
8448 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8449
8450 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8451 tmp &= ~(0xFF << 16);
8452 tmp |= (0x1C << 16);
8453 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8454
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008455 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8456 tmp |= (1 << 27);
8457 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008458
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008459 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8460 tmp |= (1 << 27);
8461 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008462
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008463 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8464 tmp &= ~(0xF << 28);
8465 tmp |= (4 << 28);
8466 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008468 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8469 tmp &= ~(0xF << 28);
8470 tmp |= (4 << 28);
8471 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008472}
8473
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008474/* Implements 3 different sequences from BSpec chapter "Display iCLK
8475 * Programming" based on the parameters passed:
8476 * - Sequence to enable CLKOUT_DP
8477 * - Sequence to enable CLKOUT_DP without spread
8478 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8479 */
8480static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8481 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008482{
8483 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008484 uint32_t reg, tmp;
8485
8486 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8487 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008488 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008489 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008490
Ville Syrjäläa5805162015-05-26 20:42:30 +03008491 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008492
8493 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8494 tmp &= ~SBI_SSCCTL_DISABLE;
8495 tmp |= SBI_SSCCTL_PATHALT;
8496 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8497
8498 udelay(24);
8499
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008500 if (with_spread) {
8501 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8502 tmp &= ~SBI_SSCCTL_PATHALT;
8503 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008504
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008505 if (with_fdi) {
8506 lpt_reset_fdi_mphy(dev_priv);
8507 lpt_program_fdi_mphy(dev_priv);
8508 }
8509 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008510
Ville Syrjäläc2699522015-08-27 23:55:59 +03008511 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008512 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8513 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8514 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008515
Ville Syrjäläa5805162015-05-26 20:42:30 +03008516 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008517}
8518
Paulo Zanoni47701c32013-07-23 11:19:25 -03008519/* Sequence to disable CLKOUT_DP */
8520static void lpt_disable_clkout_dp(struct drm_device *dev)
8521{
8522 struct drm_i915_private *dev_priv = dev->dev_private;
8523 uint32_t reg, tmp;
8524
Ville Syrjäläa5805162015-05-26 20:42:30 +03008525 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008526
Ville Syrjäläc2699522015-08-27 23:55:59 +03008527 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008528 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8529 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8530 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8531
8532 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8533 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8534 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8535 tmp |= SBI_SSCCTL_PATHALT;
8536 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8537 udelay(32);
8538 }
8539 tmp |= SBI_SSCCTL_DISABLE;
8540 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8541 }
8542
Ville Syrjäläa5805162015-05-26 20:42:30 +03008543 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008544}
8545
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008546#define BEND_IDX(steps) ((50 + (steps)) / 5)
8547
8548static const uint16_t sscdivintphase[] = {
8549 [BEND_IDX( 50)] = 0x3B23,
8550 [BEND_IDX( 45)] = 0x3B23,
8551 [BEND_IDX( 40)] = 0x3C23,
8552 [BEND_IDX( 35)] = 0x3C23,
8553 [BEND_IDX( 30)] = 0x3D23,
8554 [BEND_IDX( 25)] = 0x3D23,
8555 [BEND_IDX( 20)] = 0x3E23,
8556 [BEND_IDX( 15)] = 0x3E23,
8557 [BEND_IDX( 10)] = 0x3F23,
8558 [BEND_IDX( 5)] = 0x3F23,
8559 [BEND_IDX( 0)] = 0x0025,
8560 [BEND_IDX( -5)] = 0x0025,
8561 [BEND_IDX(-10)] = 0x0125,
8562 [BEND_IDX(-15)] = 0x0125,
8563 [BEND_IDX(-20)] = 0x0225,
8564 [BEND_IDX(-25)] = 0x0225,
8565 [BEND_IDX(-30)] = 0x0325,
8566 [BEND_IDX(-35)] = 0x0325,
8567 [BEND_IDX(-40)] = 0x0425,
8568 [BEND_IDX(-45)] = 0x0425,
8569 [BEND_IDX(-50)] = 0x0525,
8570};
8571
8572/*
8573 * Bend CLKOUT_DP
8574 * steps -50 to 50 inclusive, in steps of 5
8575 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8576 * change in clock period = -(steps / 10) * 5.787 ps
8577 */
8578static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8579{
8580 uint32_t tmp;
8581 int idx = BEND_IDX(steps);
8582
8583 if (WARN_ON(steps % 5 != 0))
8584 return;
8585
8586 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8587 return;
8588
8589 mutex_lock(&dev_priv->sb_lock);
8590
8591 if (steps % 10 != 0)
8592 tmp = 0xAAAAAAAB;
8593 else
8594 tmp = 0x00000000;
8595 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8596
8597 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8598 tmp &= 0xffff0000;
8599 tmp |= sscdivintphase[idx];
8600 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8601
8602 mutex_unlock(&dev_priv->sb_lock);
8603}
8604
8605#undef BEND_IDX
8606
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008607static void lpt_init_pch_refclk(struct drm_device *dev)
8608{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008609 struct intel_encoder *encoder;
8610 bool has_vga = false;
8611
Damien Lespiaub2784e12014-08-05 11:29:37 +01008612 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008613 switch (encoder->type) {
8614 case INTEL_OUTPUT_ANALOG:
8615 has_vga = true;
8616 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008617 default:
8618 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008619 }
8620 }
8621
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008622 if (has_vga) {
8623 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008624 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008625 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008626 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008627 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008628}
8629
Paulo Zanonidde86e22012-12-01 12:04:25 -02008630/*
8631 * Initialize reference clocks when the driver loads
8632 */
8633void intel_init_pch_refclk(struct drm_device *dev)
8634{
8635 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8636 ironlake_init_pch_refclk(dev);
8637 else if (HAS_PCH_LPT(dev))
8638 lpt_init_pch_refclk(dev);
8639}
8640
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008641static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008642{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008643 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008644 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008645 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008646 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008647 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008648 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008649 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008650 bool is_lvds = false;
8651
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008652 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008653 if (connector_state->crtc != crtc_state->base.crtc)
8654 continue;
8655
8656 encoder = to_intel_encoder(connector_state->best_encoder);
8657
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008658 switch (encoder->type) {
8659 case INTEL_OUTPUT_LVDS:
8660 is_lvds = true;
8661 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008662 default:
8663 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008664 }
8665 num_connectors++;
8666 }
8667
8668 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008669 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008670 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008671 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008672 }
8673
8674 return 120000;
8675}
8676
Daniel Vetter6ff93602013-04-19 11:24:36 +02008677static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008678{
8679 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8681 int pipe = intel_crtc->pipe;
8682 uint32_t val;
8683
Daniel Vetter78114072013-06-13 00:54:57 +02008684 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008685
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008686 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008687 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008688 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008689 break;
8690 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008691 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008692 break;
8693 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008694 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008695 break;
8696 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008697 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008698 break;
8699 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008700 /* Case prevented by intel_choose_pipe_bpp_dither. */
8701 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008702 }
8703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008704 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008705 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008707 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008708 val |= PIPECONF_INTERLACED_ILK;
8709 else
8710 val |= PIPECONF_PROGRESSIVE;
8711
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008712 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008713 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008714
Paulo Zanonic8203562012-09-12 10:06:29 -03008715 I915_WRITE(PIPECONF(pipe), val);
8716 POSTING_READ(PIPECONF(pipe));
8717}
8718
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008719/*
8720 * Set up the pipe CSC unit.
8721 *
8722 * Currently only full range RGB to limited range RGB conversion
8723 * is supported, but eventually this should handle various
8724 * RGB<->YCbCr scenarios as well.
8725 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008726static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008727{
8728 struct drm_device *dev = crtc->dev;
8729 struct drm_i915_private *dev_priv = dev->dev_private;
8730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8731 int pipe = intel_crtc->pipe;
8732 uint16_t coeff = 0x7800; /* 1.0 */
8733
8734 /*
8735 * TODO: Check what kind of values actually come out of the pipe
8736 * with these coeff/postoff values and adjust to get the best
8737 * accuracy. Perhaps we even need to take the bpc value into
8738 * consideration.
8739 */
8740
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008741 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008742 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8743
8744 /*
8745 * GY/GU and RY/RU should be the other way around according
8746 * to BSpec, but reality doesn't agree. Just set them up in
8747 * a way that results in the correct picture.
8748 */
8749 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8750 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8751
8752 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8753 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8754
8755 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8756 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8757
8758 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8759 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8760 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8761
8762 if (INTEL_INFO(dev)->gen > 6) {
8763 uint16_t postoff = 0;
8764
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008765 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008766 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008767
8768 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8769 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8770 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8771
8772 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8773 } else {
8774 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8775
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008776 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008777 mode |= CSC_BLACK_SCREEN_OFFSET;
8778
8779 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8780 }
8781}
8782
Daniel Vetter6ff93602013-04-19 11:24:36 +02008783static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008784{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008785 struct drm_device *dev = crtc->dev;
8786 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008788 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008789 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008790 uint32_t val;
8791
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008792 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008794 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008795 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8796
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008797 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008798 val |= PIPECONF_INTERLACED_ILK;
8799 else
8800 val |= PIPECONF_PROGRESSIVE;
8801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008802 I915_WRITE(PIPECONF(cpu_transcoder), val);
8803 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008804
8805 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8806 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008807
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308808 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008809 val = 0;
8810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008811 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008812 case 18:
8813 val |= PIPEMISC_DITHER_6_BPC;
8814 break;
8815 case 24:
8816 val |= PIPEMISC_DITHER_8_BPC;
8817 break;
8818 case 30:
8819 val |= PIPEMISC_DITHER_10_BPC;
8820 break;
8821 case 36:
8822 val |= PIPEMISC_DITHER_12_BPC;
8823 break;
8824 default:
8825 /* Case prevented by pipe_config_set_bpp. */
8826 BUG();
8827 }
8828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008829 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008830 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8831
8832 I915_WRITE(PIPEMISC(pipe), val);
8833 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008834}
8835
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008836static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008837 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008838 intel_clock_t *clock,
8839 bool *has_reduced_clock,
8840 intel_clock_t *reduced_clock)
8841{
8842 struct drm_device *dev = crtc->dev;
8843 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008844 int refclk;
8845 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008846 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008847
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008848 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008849
8850 /*
8851 * Returns a set of divisors for the desired target clock with the given
8852 * refclk, or FALSE. The returned values represent the clock equation:
8853 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8854 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008855 limit = intel_limit(crtc_state, refclk);
8856 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008857 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008858 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008859 if (!ret)
8860 return false;
8861
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008862 return true;
8863}
8864
Paulo Zanonid4b19312012-11-29 11:29:32 -02008865int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8866{
8867 /*
8868 * Account for spread spectrum to avoid
8869 * oversubscribing the link. Max center spread
8870 * is 2.5%; use 5% for safety's sake.
8871 */
8872 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008873 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008874}
8875
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008876static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008877{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008878 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008879}
8880
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008881static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008882 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008883 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008884 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008885{
8886 struct drm_crtc *crtc = &intel_crtc->base;
8887 struct drm_device *dev = crtc->dev;
8888 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008889 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008890 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008891 struct drm_connector_state *connector_state;
8892 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008893 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008894 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008895 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008896
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008897 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008898 if (connector_state->crtc != crtc_state->base.crtc)
8899 continue;
8900
8901 encoder = to_intel_encoder(connector_state->best_encoder);
8902
8903 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008904 case INTEL_OUTPUT_LVDS:
8905 is_lvds = true;
8906 break;
8907 case INTEL_OUTPUT_SDVO:
8908 case INTEL_OUTPUT_HDMI:
8909 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008910 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008911 default:
8912 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008913 }
8914
8915 num_connectors++;
8916 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008917
Chris Wilsonc1858122010-12-03 21:35:48 +00008918 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008919 factor = 21;
8920 if (is_lvds) {
8921 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008922 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008923 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008924 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008925 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008926 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008927
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008929 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008930
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008931 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8932 *fp2 |= FP_CB_TUNE;
8933
Chris Wilson5eddb702010-09-11 13:48:45 +01008934 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008935
Eric Anholta07d6782011-03-30 13:01:08 -07008936 if (is_lvds)
8937 dpll |= DPLLB_MODE_LVDS;
8938 else
8939 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008940
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008941 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008942 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008943
8944 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008945 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008947 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008948
Eric Anholta07d6782011-03-30 13:01:08 -07008949 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008950 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008951 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008952 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008953
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008954 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008955 case 5:
8956 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8957 break;
8958 case 7:
8959 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8960 break;
8961 case 10:
8962 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8963 break;
8964 case 14:
8965 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8966 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008967 }
8968
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008969 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008970 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008971 else
8972 dpll |= PLL_REF_INPUT_DREFCLK;
8973
Daniel Vetter959e16d2013-06-05 13:34:21 +02008974 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008975}
8976
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008977static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8978 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008979{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008980 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008981 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008982 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008983 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008984 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008985 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008986
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008987 memset(&crtc_state->dpll_hw_state, 0,
8988 sizeof(crtc_state->dpll_hw_state));
8989
Ville Syrjälä7905df22015-11-25 16:35:30 +02008990 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008991
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008992 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8993 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8994
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008995 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008996 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008997 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008998 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8999 return -EINVAL;
9000 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009001 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009002 if (!crtc_state->clock_set) {
9003 crtc_state->dpll.n = clock.n;
9004 crtc_state->dpll.m1 = clock.m1;
9005 crtc_state->dpll.m2 = clock.m2;
9006 crtc_state->dpll.p1 = clock.p1;
9007 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009008 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009009
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009010 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009011 if (crtc_state->has_pch_encoder) {
9012 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009013 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009014 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009015
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009016 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009017 &fp, &reduced_clock,
9018 has_reduced_clock ? &fp2 : NULL);
9019
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009020 crtc_state->dpll_hw_state.dpll = dpll;
9021 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009022 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009023 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009024 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009025 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009026
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009027 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009028 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009029 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009030 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009031 return -EINVAL;
9032 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009033 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009034
Rodrigo Viviab585de2015-03-24 12:40:09 -07009035 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009036 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009037 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009038 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009039
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009040 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009041}
9042
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009043static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9044 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009045{
9046 struct drm_device *dev = crtc->base.dev;
9047 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009048 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009049
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009050 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9051 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9052 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9053 & ~TU_SIZE_MASK;
9054 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9055 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9056 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9057}
9058
9059static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9060 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009061 struct intel_link_m_n *m_n,
9062 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009063{
9064 struct drm_device *dev = crtc->base.dev;
9065 struct drm_i915_private *dev_priv = dev->dev_private;
9066 enum pipe pipe = crtc->pipe;
9067
9068 if (INTEL_INFO(dev)->gen >= 5) {
9069 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9070 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9071 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9072 & ~TU_SIZE_MASK;
9073 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9074 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9075 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009076 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9077 * gen < 8) and if DRRS is supported (to make sure the
9078 * registers are not unnecessarily read).
9079 */
9080 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009081 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009082 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9083 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9084 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9085 & ~TU_SIZE_MASK;
9086 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9087 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9088 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9089 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009090 } else {
9091 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9092 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9093 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9094 & ~TU_SIZE_MASK;
9095 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9096 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9097 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9098 }
9099}
9100
9101void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009102 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009103{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009104 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009105 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9106 else
9107 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009108 &pipe_config->dp_m_n,
9109 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009110}
9111
Daniel Vetter72419202013-04-04 13:28:53 +02009112static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009113 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009114{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009115 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009116 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009117}
9118
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009119static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009120 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009121{
9122 struct drm_device *dev = crtc->base.dev;
9123 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009124 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9125 uint32_t ps_ctrl = 0;
9126 int id = -1;
9127 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009128
Chandra Kondurua1b22782015-04-07 15:28:45 -07009129 /* find scaler attached to this pipe */
9130 for (i = 0; i < crtc->num_scalers; i++) {
9131 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9132 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9133 id = i;
9134 pipe_config->pch_pfit.enabled = true;
9135 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9136 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9137 break;
9138 }
9139 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009140
Chandra Kondurua1b22782015-04-07 15:28:45 -07009141 scaler_state->scaler_id = id;
9142 if (id >= 0) {
9143 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9144 } else {
9145 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009146 }
9147}
9148
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009149static void
9150skylake_get_initial_plane_config(struct intel_crtc *crtc,
9151 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009152{
9153 struct drm_device *dev = crtc->base.dev;
9154 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009155 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009156 int pipe = crtc->pipe;
9157 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009158 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009159 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009160 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009161
Damien Lespiaud9806c92015-01-21 14:07:19 +00009162 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009163 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009164 DRM_DEBUG_KMS("failed to alloc fb\n");
9165 return;
9166 }
9167
Damien Lespiau1b842c82015-01-21 13:50:54 +00009168 fb = &intel_fb->base;
9169
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009170 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009171 if (!(val & PLANE_CTL_ENABLE))
9172 goto error;
9173
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009174 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9175 fourcc = skl_format_to_fourcc(pixel_format,
9176 val & PLANE_CTL_ORDER_RGBX,
9177 val & PLANE_CTL_ALPHA_MASK);
9178 fb->pixel_format = fourcc;
9179 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9180
Damien Lespiau40f46282015-02-27 11:15:21 +00009181 tiling = val & PLANE_CTL_TILED_MASK;
9182 switch (tiling) {
9183 case PLANE_CTL_TILED_LINEAR:
9184 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9185 break;
9186 case PLANE_CTL_TILED_X:
9187 plane_config->tiling = I915_TILING_X;
9188 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9189 break;
9190 case PLANE_CTL_TILED_Y:
9191 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9192 break;
9193 case PLANE_CTL_TILED_YF:
9194 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9195 break;
9196 default:
9197 MISSING_CASE(tiling);
9198 goto error;
9199 }
9200
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009201 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9202 plane_config->base = base;
9203
9204 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9205
9206 val = I915_READ(PLANE_SIZE(pipe, 0));
9207 fb->height = ((val >> 16) & 0xfff) + 1;
9208 fb->width = ((val >> 0) & 0x1fff) + 1;
9209
9210 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009211 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009212 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009213 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9214
9215 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009216 fb->pixel_format,
9217 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009218
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009219 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009220
9221 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9222 pipe_name(pipe), fb->width, fb->height,
9223 fb->bits_per_pixel, base, fb->pitches[0],
9224 plane_config->size);
9225
Damien Lespiau2d140302015-02-05 17:22:18 +00009226 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009227 return;
9228
9229error:
9230 kfree(fb);
9231}
9232
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009233static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009234 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009235{
9236 struct drm_device *dev = crtc->base.dev;
9237 struct drm_i915_private *dev_priv = dev->dev_private;
9238 uint32_t tmp;
9239
9240 tmp = I915_READ(PF_CTL(crtc->pipe));
9241
9242 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009243 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009244 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9245 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009246
9247 /* We currently do not free assignements of panel fitters on
9248 * ivb/hsw (since we don't use the higher upscaling modes which
9249 * differentiates them) so just WARN about this case for now. */
9250 if (IS_GEN7(dev)) {
9251 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9252 PF_PIPE_SEL_IVB(crtc->pipe));
9253 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009254 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009255}
9256
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009257static void
9258ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9259 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009260{
9261 struct drm_device *dev = crtc->base.dev;
9262 struct drm_i915_private *dev_priv = dev->dev_private;
9263 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009264 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009265 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009266 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009267 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009268 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009269
Damien Lespiau42a7b082015-02-05 19:35:13 +00009270 val = I915_READ(DSPCNTR(pipe));
9271 if (!(val & DISPLAY_PLANE_ENABLE))
9272 return;
9273
Damien Lespiaud9806c92015-01-21 14:07:19 +00009274 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009275 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009276 DRM_DEBUG_KMS("failed to alloc fb\n");
9277 return;
9278 }
9279
Damien Lespiau1b842c82015-01-21 13:50:54 +00009280 fb = &intel_fb->base;
9281
Daniel Vetter18c52472015-02-10 17:16:09 +00009282 if (INTEL_INFO(dev)->gen >= 4) {
9283 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009284 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009285 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9286 }
9287 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009288
9289 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009290 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009291 fb->pixel_format = fourcc;
9292 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009293
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009294 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009295 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009296 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009297 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009298 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009299 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009300 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009301 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009302 }
9303 plane_config->base = base;
9304
9305 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009306 fb->width = ((val >> 16) & 0xfff) + 1;
9307 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009308
9309 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009310 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009311
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009312 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009313 fb->pixel_format,
9314 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009315
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009316 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009317
Damien Lespiau2844a922015-01-20 12:51:48 +00009318 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9319 pipe_name(pipe), fb->width, fb->height,
9320 fb->bits_per_pixel, base, fb->pitches[0],
9321 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009322
Damien Lespiau2d140302015-02-05 17:22:18 +00009323 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009324}
9325
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009326static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009327 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009328{
9329 struct drm_device *dev = crtc->base.dev;
9330 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009331 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009332 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009333 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009334
Imre Deak17290502016-02-12 18:55:11 +02009335 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9336 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009337 return false;
9338
Daniel Vettere143a212013-07-04 12:01:15 +02009339 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009340 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009341
Imre Deak17290502016-02-12 18:55:11 +02009342 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009343 tmp = I915_READ(PIPECONF(crtc->pipe));
9344 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009345 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009346
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009347 switch (tmp & PIPECONF_BPC_MASK) {
9348 case PIPECONF_6BPC:
9349 pipe_config->pipe_bpp = 18;
9350 break;
9351 case PIPECONF_8BPC:
9352 pipe_config->pipe_bpp = 24;
9353 break;
9354 case PIPECONF_10BPC:
9355 pipe_config->pipe_bpp = 30;
9356 break;
9357 case PIPECONF_12BPC:
9358 pipe_config->pipe_bpp = 36;
9359 break;
9360 default:
9361 break;
9362 }
9363
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009364 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9365 pipe_config->limited_color_range = true;
9366
Daniel Vetterab9412b2013-05-03 11:49:46 +02009367 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009368 struct intel_shared_dpll *pll;
9369
Daniel Vetter88adfff2013-03-28 10:42:01 +01009370 pipe_config->has_pch_encoder = true;
9371
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009372 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9373 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9374 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009375
9376 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009377
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009378 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009379 pipe_config->shared_dpll =
9380 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009381 } else {
9382 tmp = I915_READ(PCH_DPLL_SEL);
9383 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9384 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9385 else
9386 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9387 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009388
9389 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9390
9391 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9392 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009393
9394 tmp = pipe_config->dpll_hw_state.dpll;
9395 pipe_config->pixel_multiplier =
9396 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9397 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009398
9399 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009400 } else {
9401 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009402 }
9403
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009404 intel_get_pipe_timings(crtc, pipe_config);
9405
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009406 ironlake_get_pfit_config(crtc, pipe_config);
9407
Imre Deak17290502016-02-12 18:55:11 +02009408 ret = true;
9409
9410out:
9411 intel_display_power_put(dev_priv, power_domain);
9412
9413 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009414}
9415
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009416static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9417{
9418 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009419 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009420
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009421 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009422 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009423 pipe_name(crtc->pipe));
9424
Rob Clarke2c719b2014-12-15 13:56:32 -05009425 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9426 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009427 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9428 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009429 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9430 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009432 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009433 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009434 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009435 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009436 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009437 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009438 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009439 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009441 /*
9442 * In theory we can still leave IRQs enabled, as long as only the HPD
9443 * interrupts remain enabled. We used to check for that, but since it's
9444 * gen-specific and since we only disable LCPLL after we fully disable
9445 * the interrupts, the check below should be enough.
9446 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009447 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448}
9449
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009450static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9451{
9452 struct drm_device *dev = dev_priv->dev;
9453
9454 if (IS_HASWELL(dev))
9455 return I915_READ(D_COMP_HSW);
9456 else
9457 return I915_READ(D_COMP_BDW);
9458}
9459
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009460static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9461{
9462 struct drm_device *dev = dev_priv->dev;
9463
9464 if (IS_HASWELL(dev)) {
9465 mutex_lock(&dev_priv->rps.hw_lock);
9466 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9467 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009468 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009469 mutex_unlock(&dev_priv->rps.hw_lock);
9470 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009471 I915_WRITE(D_COMP_BDW, val);
9472 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009473 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009474}
9475
9476/*
9477 * This function implements pieces of two sequences from BSpec:
9478 * - Sequence for display software to disable LCPLL
9479 * - Sequence for display software to allow package C8+
9480 * The steps implemented here are just the steps that actually touch the LCPLL
9481 * register. Callers should take care of disabling all the display engine
9482 * functions, doing the mode unset, fixing interrupts, etc.
9483 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009484static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9485 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009486{
9487 uint32_t val;
9488
9489 assert_can_disable_lcpll(dev_priv);
9490
9491 val = I915_READ(LCPLL_CTL);
9492
9493 if (switch_to_fclk) {
9494 val |= LCPLL_CD_SOURCE_FCLK;
9495 I915_WRITE(LCPLL_CTL, val);
9496
9497 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9498 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9499 DRM_ERROR("Switching to FCLK failed\n");
9500
9501 val = I915_READ(LCPLL_CTL);
9502 }
9503
9504 val |= LCPLL_PLL_DISABLE;
9505 I915_WRITE(LCPLL_CTL, val);
9506 POSTING_READ(LCPLL_CTL);
9507
9508 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9509 DRM_ERROR("LCPLL still locked\n");
9510
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009511 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009512 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009513 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009514 ndelay(100);
9515
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009516 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9517 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009518 DRM_ERROR("D_COMP RCOMP still in progress\n");
9519
9520 if (allow_power_down) {
9521 val = I915_READ(LCPLL_CTL);
9522 val |= LCPLL_POWER_DOWN_ALLOW;
9523 I915_WRITE(LCPLL_CTL, val);
9524 POSTING_READ(LCPLL_CTL);
9525 }
9526}
9527
9528/*
9529 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9530 * source.
9531 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009532static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009533{
9534 uint32_t val;
9535
9536 val = I915_READ(LCPLL_CTL);
9537
9538 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9539 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9540 return;
9541
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009542 /*
9543 * Make sure we're not on PC8 state before disabling PC8, otherwise
9544 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009545 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009546 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009547
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009548 if (val & LCPLL_POWER_DOWN_ALLOW) {
9549 val &= ~LCPLL_POWER_DOWN_ALLOW;
9550 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009551 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009552 }
9553
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009554 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009555 val |= D_COMP_COMP_FORCE;
9556 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009557 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009558
9559 val = I915_READ(LCPLL_CTL);
9560 val &= ~LCPLL_PLL_DISABLE;
9561 I915_WRITE(LCPLL_CTL, val);
9562
9563 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9564 DRM_ERROR("LCPLL not locked yet\n");
9565
9566 if (val & LCPLL_CD_SOURCE_FCLK) {
9567 val = I915_READ(LCPLL_CTL);
9568 val &= ~LCPLL_CD_SOURCE_FCLK;
9569 I915_WRITE(LCPLL_CTL, val);
9570
9571 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9572 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9573 DRM_ERROR("Switching back to LCPLL failed\n");
9574 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009575
Mika Kuoppala59bad942015-01-16 11:34:40 +02009576 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009577 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009578}
9579
Paulo Zanoni765dab672014-03-07 20:08:18 -03009580/*
9581 * Package states C8 and deeper are really deep PC states that can only be
9582 * reached when all the devices on the system allow it, so even if the graphics
9583 * device allows PC8+, it doesn't mean the system will actually get to these
9584 * states. Our driver only allows PC8+ when going into runtime PM.
9585 *
9586 * The requirements for PC8+ are that all the outputs are disabled, the power
9587 * well is disabled and most interrupts are disabled, and these are also
9588 * requirements for runtime PM. When these conditions are met, we manually do
9589 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9590 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9591 * hang the machine.
9592 *
9593 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9594 * the state of some registers, so when we come back from PC8+ we need to
9595 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9596 * need to take care of the registers kept by RC6. Notice that this happens even
9597 * if we don't put the device in PCI D3 state (which is what currently happens
9598 * because of the runtime PM support).
9599 *
9600 * For more, read "Display Sequences for Package C8" on the hardware
9601 * documentation.
9602 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009603void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009604{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009605 struct drm_device *dev = dev_priv->dev;
9606 uint32_t val;
9607
Paulo Zanonic67a4702013-08-19 13:18:09 -03009608 DRM_DEBUG_KMS("Enabling package C8+\n");
9609
Ville Syrjäläc2699522015-08-27 23:55:59 +03009610 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009611 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9612 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9613 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9614 }
9615
9616 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009617 hsw_disable_lcpll(dev_priv, true, true);
9618}
9619
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009620void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009621{
9622 struct drm_device *dev = dev_priv->dev;
9623 uint32_t val;
9624
Paulo Zanonic67a4702013-08-19 13:18:09 -03009625 DRM_DEBUG_KMS("Disabling package C8+\n");
9626
9627 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009628 lpt_init_pch_refclk(dev);
9629
Ville Syrjäläc2699522015-08-27 23:55:59 +03009630 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009631 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9632 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9633 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9634 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009635}
9636
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009637static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309638{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009639 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009640 struct intel_atomic_state *old_intel_state =
9641 to_intel_atomic_state(old_state);
9642 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309643
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009644 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309645}
9646
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009647/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009648static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009649{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009650 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9651 struct drm_i915_private *dev_priv = state->dev->dev_private;
9652 struct drm_crtc *crtc;
9653 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009654 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009655 unsigned max_pixel_rate = 0, i;
9656 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009657
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009658 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9659 sizeof(intel_state->min_pixclk));
9660
9661 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009662 int pixel_rate;
9663
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009664 crtc_state = to_intel_crtc_state(cstate);
9665 if (!crtc_state->base.enable) {
9666 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009667 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009668 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009669
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009670 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009671
9672 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009673 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009674 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9675
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009676 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009677 }
9678
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009679 for_each_pipe(dev_priv, pipe)
9680 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9681
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009682 return max_pixel_rate;
9683}
9684
9685static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9686{
9687 struct drm_i915_private *dev_priv = dev->dev_private;
9688 uint32_t val, data;
9689 int ret;
9690
9691 if (WARN((I915_READ(LCPLL_CTL) &
9692 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9693 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9694 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9695 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9696 "trying to change cdclk frequency with cdclk not enabled\n"))
9697 return;
9698
9699 mutex_lock(&dev_priv->rps.hw_lock);
9700 ret = sandybridge_pcode_write(dev_priv,
9701 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9702 mutex_unlock(&dev_priv->rps.hw_lock);
9703 if (ret) {
9704 DRM_ERROR("failed to inform pcode about cdclk change\n");
9705 return;
9706 }
9707
9708 val = I915_READ(LCPLL_CTL);
9709 val |= LCPLL_CD_SOURCE_FCLK;
9710 I915_WRITE(LCPLL_CTL, val);
9711
9712 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9713 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9714 DRM_ERROR("Switching to FCLK failed\n");
9715
9716 val = I915_READ(LCPLL_CTL);
9717 val &= ~LCPLL_CLK_FREQ_MASK;
9718
9719 switch (cdclk) {
9720 case 450000:
9721 val |= LCPLL_CLK_FREQ_450;
9722 data = 0;
9723 break;
9724 case 540000:
9725 val |= LCPLL_CLK_FREQ_54O_BDW;
9726 data = 1;
9727 break;
9728 case 337500:
9729 val |= LCPLL_CLK_FREQ_337_5_BDW;
9730 data = 2;
9731 break;
9732 case 675000:
9733 val |= LCPLL_CLK_FREQ_675_BDW;
9734 data = 3;
9735 break;
9736 default:
9737 WARN(1, "invalid cdclk frequency\n");
9738 return;
9739 }
9740
9741 I915_WRITE(LCPLL_CTL, val);
9742
9743 val = I915_READ(LCPLL_CTL);
9744 val &= ~LCPLL_CD_SOURCE_FCLK;
9745 I915_WRITE(LCPLL_CTL, val);
9746
9747 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9748 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9749 DRM_ERROR("Switching back to LCPLL failed\n");
9750
9751 mutex_lock(&dev_priv->rps.hw_lock);
9752 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9753 mutex_unlock(&dev_priv->rps.hw_lock);
9754
9755 intel_update_cdclk(dev);
9756
9757 WARN(cdclk != dev_priv->cdclk_freq,
9758 "cdclk requested %d kHz but got %d kHz\n",
9759 cdclk, dev_priv->cdclk_freq);
9760}
9761
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009762static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009763{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009764 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009765 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009766 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009767 int cdclk;
9768
9769 /*
9770 * FIXME should also account for plane ratio
9771 * once 64bpp pixel formats are supported.
9772 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009773 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009774 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009775 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009776 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009777 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009778 cdclk = 450000;
9779 else
9780 cdclk = 337500;
9781
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009782 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009783 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9784 cdclk, dev_priv->max_cdclk_freq);
9785 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009786 }
9787
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009788 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9789 if (!intel_state->active_crtcs)
9790 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009791
9792 return 0;
9793}
9794
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009795static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009796{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009797 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009798 struct intel_atomic_state *old_intel_state =
9799 to_intel_atomic_state(old_state);
9800 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009801
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009802 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009803}
9804
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009805static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9806 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009807{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009808 struct intel_encoder *intel_encoder =
9809 intel_ddi_get_crtc_new_encoder(crtc_state);
9810
9811 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9812 if (!intel_ddi_pll_select(crtc, crtc_state))
9813 return -EINVAL;
9814 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009815
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009816 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009817
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009818 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009819}
9820
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309821static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9822 enum port port,
9823 struct intel_crtc_state *pipe_config)
9824{
9825 switch (port) {
9826 case PORT_A:
9827 pipe_config->ddi_pll_sel = SKL_DPLL0;
9828 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9829 break;
9830 case PORT_B:
9831 pipe_config->ddi_pll_sel = SKL_DPLL1;
9832 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9833 break;
9834 case PORT_C:
9835 pipe_config->ddi_pll_sel = SKL_DPLL2;
9836 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9837 break;
9838 default:
9839 DRM_ERROR("Incorrect port type\n");
9840 }
9841}
9842
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009843static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9844 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009845 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009846{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009847 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009848
9849 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9850 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9851
9852 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009853 case SKL_DPLL0:
9854 /*
9855 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9856 * of the shared DPLL framework and thus needs to be read out
9857 * separately
9858 */
9859 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9860 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9861 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009862 case SKL_DPLL1:
9863 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9864 break;
9865 case SKL_DPLL2:
9866 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9867 break;
9868 case SKL_DPLL3:
9869 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9870 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009871 }
9872}
9873
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009874static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9875 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009876 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009877{
9878 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9879
9880 switch (pipe_config->ddi_pll_sel) {
9881 case PORT_CLK_SEL_WRPLL1:
9882 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9883 break;
9884 case PORT_CLK_SEL_WRPLL2:
9885 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9886 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009887 case PORT_CLK_SEL_SPLL:
9888 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009889 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009890 }
9891}
9892
Daniel Vetter26804af2014-06-25 22:01:55 +03009893static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009894 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009895{
9896 struct drm_device *dev = crtc->base.dev;
9897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009898 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009899 enum port port;
9900 uint32_t tmp;
9901
9902 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9903
9904 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9905
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009906 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009907 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309908 else if (IS_BROXTON(dev))
9909 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009910 else
9911 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009912
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009913 if (pipe_config->shared_dpll >= 0) {
9914 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9915
9916 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9917 &pipe_config->dpll_hw_state));
9918 }
9919
Daniel Vetter26804af2014-06-25 22:01:55 +03009920 /*
9921 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9922 * DDI E. So just check whether this pipe is wired to DDI E and whether
9923 * the PCH transcoder is on.
9924 */
Damien Lespiauca370452013-12-03 13:56:24 +00009925 if (INTEL_INFO(dev)->gen < 9 &&
9926 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009927 pipe_config->has_pch_encoder = true;
9928
9929 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9930 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9931 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9932
9933 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9934 }
9935}
9936
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009937static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009938 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009939{
9940 struct drm_device *dev = crtc->base.dev;
9941 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009942 enum intel_display_power_domain power_domain;
9943 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009944 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009945 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009946
Imre Deak17290502016-02-12 18:55:11 +02009947 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9948 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009949 return false;
Imre Deak17290502016-02-12 18:55:11 +02009950 power_domain_mask = BIT(power_domain);
9951
9952 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009953
Daniel Vettere143a212013-07-04 12:01:15 +02009954 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009955 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9956
Daniel Vettereccb1402013-05-22 00:50:22 +02009957 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9958 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9959 enum pipe trans_edp_pipe;
9960 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9961 default:
9962 WARN(1, "unknown pipe linked to edp transcoder\n");
9963 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9964 case TRANS_DDI_EDP_INPUT_A_ON:
9965 trans_edp_pipe = PIPE_A;
9966 break;
9967 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9968 trans_edp_pipe = PIPE_B;
9969 break;
9970 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9971 trans_edp_pipe = PIPE_C;
9972 break;
9973 }
9974
9975 if (trans_edp_pipe == crtc->pipe)
9976 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9977 }
9978
Imre Deak17290502016-02-12 18:55:11 +02009979 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9980 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9981 goto out;
9982 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009983
Daniel Vettereccb1402013-05-22 00:50:22 +02009984 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009985 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009986 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009987
Daniel Vetter26804af2014-06-25 22:01:55 +03009988 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009989
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009990 intel_get_pipe_timings(crtc, pipe_config);
9991
Chandra Kondurua1b22782015-04-07 15:28:45 -07009992 if (INTEL_INFO(dev)->gen >= 9) {
9993 skl_init_scalers(dev, crtc, pipe_config);
9994 }
9995
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009996 if (INTEL_INFO(dev)->gen >= 9) {
9997 pipe_config->scaler_state.scaler_id = -1;
9998 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9999 }
10000
Imre Deak17290502016-02-12 18:55:11 +020010001 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10002 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10003 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010004 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010005 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010006 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010007 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010008 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010009
Jesse Barnese59150d2014-01-07 13:30:45 -080010010 if (IS_HASWELL(dev))
10011 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10012 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010013
Clint Taylorebb69c92014-09-30 10:30:22 -070010014 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10015 pipe_config->pixel_multiplier =
10016 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10017 } else {
10018 pipe_config->pixel_multiplier = 1;
10019 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010020
Imre Deak17290502016-02-12 18:55:11 +020010021 ret = true;
10022
10023out:
10024 for_each_power_domain(power_domain, power_domain_mask)
10025 intel_display_power_put(dev_priv, power_domain);
10026
10027 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010028}
10029
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010030static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10031 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010032{
10033 struct drm_device *dev = crtc->dev;
10034 struct drm_i915_private *dev_priv = dev->dev_private;
10035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010036 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010037
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010038 if (plane_state && plane_state->visible) {
10039 unsigned int width = plane_state->base.crtc_w;
10040 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010041 unsigned int stride = roundup_pow_of_two(width) * 4;
10042
10043 switch (stride) {
10044 default:
10045 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10046 width, stride);
10047 stride = 256;
10048 /* fallthrough */
10049 case 256:
10050 case 512:
10051 case 1024:
10052 case 2048:
10053 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010054 }
10055
Ville Syrjälädc41c152014-08-13 11:57:05 +030010056 cntl |= CURSOR_ENABLE |
10057 CURSOR_GAMMA_ENABLE |
10058 CURSOR_FORMAT_ARGB |
10059 CURSOR_STRIDE(stride);
10060
10061 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010062 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010063
Ville Syrjälädc41c152014-08-13 11:57:05 +030010064 if (intel_crtc->cursor_cntl != 0 &&
10065 (intel_crtc->cursor_base != base ||
10066 intel_crtc->cursor_size != size ||
10067 intel_crtc->cursor_cntl != cntl)) {
10068 /* On these chipsets we can only modify the base/size/stride
10069 * whilst the cursor is disabled.
10070 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010071 I915_WRITE(CURCNTR(PIPE_A), 0);
10072 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010073 intel_crtc->cursor_cntl = 0;
10074 }
10075
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010076 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010077 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010078 intel_crtc->cursor_base = base;
10079 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010080
10081 if (intel_crtc->cursor_size != size) {
10082 I915_WRITE(CURSIZE, size);
10083 intel_crtc->cursor_size = size;
10084 }
10085
Chris Wilson4b0e3332014-05-30 16:35:26 +030010086 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010087 I915_WRITE(CURCNTR(PIPE_A), cntl);
10088 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010089 intel_crtc->cursor_cntl = cntl;
10090 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010091}
10092
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010093static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10094 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010095{
10096 struct drm_device *dev = crtc->dev;
10097 struct drm_i915_private *dev_priv = dev->dev_private;
10098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10099 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010100 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010101
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010102 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010103 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010104 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010105 case 64:
10106 cntl |= CURSOR_MODE_64_ARGB_AX;
10107 break;
10108 case 128:
10109 cntl |= CURSOR_MODE_128_ARGB_AX;
10110 break;
10111 case 256:
10112 cntl |= CURSOR_MODE_256_ARGB_AX;
10113 break;
10114 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010115 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010116 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010117 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010118 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010119
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010120 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010121 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010122
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010123 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10124 cntl |= CURSOR_ROTATE_180;
10125 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010126
Chris Wilson4b0e3332014-05-30 16:35:26 +030010127 if (intel_crtc->cursor_cntl != cntl) {
10128 I915_WRITE(CURCNTR(pipe), cntl);
10129 POSTING_READ(CURCNTR(pipe));
10130 intel_crtc->cursor_cntl = cntl;
10131 }
10132
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010133 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010134 I915_WRITE(CURBASE(pipe), base);
10135 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010136
10137 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010138}
10139
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010140/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010141static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010142 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010143{
10144 struct drm_device *dev = crtc->dev;
10145 struct drm_i915_private *dev_priv = dev->dev_private;
10146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10147 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010148 u32 base = intel_crtc->cursor_addr;
10149 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010150
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010151 if (plane_state) {
10152 int x = plane_state->base.crtc_x;
10153 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010154
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010155 if (x < 0) {
10156 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10157 x = -x;
10158 }
10159 pos |= x << CURSOR_X_SHIFT;
10160
10161 if (y < 0) {
10162 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10163 y = -y;
10164 }
10165 pos |= y << CURSOR_Y_SHIFT;
10166
10167 /* ILK+ do this automagically */
10168 if (HAS_GMCH_DISPLAY(dev) &&
10169 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10170 base += (plane_state->base.crtc_h *
10171 plane_state->base.crtc_w - 1) * 4;
10172 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010173 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010174
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010175 I915_WRITE(CURPOS(pipe), pos);
10176
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010177 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010178 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010179 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010180 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010181}
10182
Ville Syrjälädc41c152014-08-13 11:57:05 +030010183static bool cursor_size_ok(struct drm_device *dev,
10184 uint32_t width, uint32_t height)
10185{
10186 if (width == 0 || height == 0)
10187 return false;
10188
10189 /*
10190 * 845g/865g are special in that they are only limited by
10191 * the width of their cursors, the height is arbitrary up to
10192 * the precision of the register. Everything else requires
10193 * square cursors, limited to a few power-of-two sizes.
10194 */
10195 if (IS_845G(dev) || IS_I865G(dev)) {
10196 if ((width & 63) != 0)
10197 return false;
10198
10199 if (width > (IS_845G(dev) ? 64 : 512))
10200 return false;
10201
10202 if (height > 1023)
10203 return false;
10204 } else {
10205 switch (width | height) {
10206 case 256:
10207 case 128:
10208 if (IS_GEN2(dev))
10209 return false;
10210 case 64:
10211 break;
10212 default:
10213 return false;
10214 }
10215 }
10216
10217 return true;
10218}
10219
Jesse Barnes79e53942008-11-07 14:24:08 -080010220static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010221 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010222{
James Simmons72034252010-08-03 01:33:19 +010010223 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010225
James Simmons72034252010-08-03 01:33:19 +010010226 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 intel_crtc->lut_r[i] = red[i] >> 8;
10228 intel_crtc->lut_g[i] = green[i] >> 8;
10229 intel_crtc->lut_b[i] = blue[i] >> 8;
10230 }
10231
10232 intel_crtc_load_lut(crtc);
10233}
10234
Jesse Barnes79e53942008-11-07 14:24:08 -080010235/* VESA 640x480x72Hz mode to set on the pipe */
10236static struct drm_display_mode load_detect_mode = {
10237 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10238 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10239};
10240
Daniel Vettera8bb6812014-02-10 18:00:39 +010010241struct drm_framebuffer *
10242__intel_framebuffer_create(struct drm_device *dev,
10243 struct drm_mode_fb_cmd2 *mode_cmd,
10244 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010245{
10246 struct intel_framebuffer *intel_fb;
10247 int ret;
10248
10249 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010250 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010251 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010252
10253 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010254 if (ret)
10255 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010256
10257 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010258
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010259err:
10260 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010261 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010262}
10263
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010264static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010265intel_framebuffer_create(struct drm_device *dev,
10266 struct drm_mode_fb_cmd2 *mode_cmd,
10267 struct drm_i915_gem_object *obj)
10268{
10269 struct drm_framebuffer *fb;
10270 int ret;
10271
10272 ret = i915_mutex_lock_interruptible(dev);
10273 if (ret)
10274 return ERR_PTR(ret);
10275 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10276 mutex_unlock(&dev->struct_mutex);
10277
10278 return fb;
10279}
10280
Chris Wilsond2dff872011-04-19 08:36:26 +010010281static u32
10282intel_framebuffer_pitch_for_width(int width, int bpp)
10283{
10284 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10285 return ALIGN(pitch, 64);
10286}
10287
10288static u32
10289intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10290{
10291 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010292 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010293}
10294
10295static struct drm_framebuffer *
10296intel_framebuffer_create_for_mode(struct drm_device *dev,
10297 struct drm_display_mode *mode,
10298 int depth, int bpp)
10299{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010300 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010301 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010302 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010303
10304 obj = i915_gem_alloc_object(dev,
10305 intel_framebuffer_size_for_mode(mode, bpp));
10306 if (obj == NULL)
10307 return ERR_PTR(-ENOMEM);
10308
10309 mode_cmd.width = mode->hdisplay;
10310 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010311 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10312 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010313 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010314
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010315 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10316 if (IS_ERR(fb))
10317 drm_gem_object_unreference_unlocked(&obj->base);
10318
10319 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010320}
10321
10322static struct drm_framebuffer *
10323mode_fits_in_fbdev(struct drm_device *dev,
10324 struct drm_display_mode *mode)
10325{
Daniel Vetter06957262015-08-10 13:34:08 +020010326#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 struct drm_i915_private *dev_priv = dev->dev_private;
10328 struct drm_i915_gem_object *obj;
10329 struct drm_framebuffer *fb;
10330
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010331 if (!dev_priv->fbdev)
10332 return NULL;
10333
10334 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010335 return NULL;
10336
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010337 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010338 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010339
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010340 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010341 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10342 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010343 return NULL;
10344
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010345 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010346 return NULL;
10347
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010348 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010349 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010350#else
10351 return NULL;
10352#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010353}
10354
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010355static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10356 struct drm_crtc *crtc,
10357 struct drm_display_mode *mode,
10358 struct drm_framebuffer *fb,
10359 int x, int y)
10360{
10361 struct drm_plane_state *plane_state;
10362 int hdisplay, vdisplay;
10363 int ret;
10364
10365 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10366 if (IS_ERR(plane_state))
10367 return PTR_ERR(plane_state);
10368
10369 if (mode)
10370 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10371 else
10372 hdisplay = vdisplay = 0;
10373
10374 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10375 if (ret)
10376 return ret;
10377 drm_atomic_set_fb_for_plane(plane_state, fb);
10378 plane_state->crtc_x = 0;
10379 plane_state->crtc_y = 0;
10380 plane_state->crtc_w = hdisplay;
10381 plane_state->crtc_h = vdisplay;
10382 plane_state->src_x = x << 16;
10383 plane_state->src_y = y << 16;
10384 plane_state->src_w = hdisplay << 16;
10385 plane_state->src_h = vdisplay << 16;
10386
10387 return 0;
10388}
10389
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010390bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010391 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010392 struct intel_load_detect_pipe *old,
10393 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010394{
10395 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010396 struct intel_encoder *intel_encoder =
10397 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010398 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010399 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010400 struct drm_crtc *crtc = NULL;
10401 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010402 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010403 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010404 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010405 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010406 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010407 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010408
Chris Wilsond2dff872011-04-19 08:36:26 +010010409 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010410 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010411 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010412
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010413 old->restore_state = NULL;
10414
Rob Clark51fd3712013-11-19 12:10:12 -050010415retry:
10416 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10417 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010418 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010419
Jesse Barnes79e53942008-11-07 14:24:08 -080010420 /*
10421 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010422 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010423 * - if the connector already has an assigned crtc, use it (but make
10424 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010425 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010426 * - try to find the first unused crtc that can drive this connector,
10427 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 */
10429
10430 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010431 if (connector->state->crtc) {
10432 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010433
Rob Clark51fd3712013-11-19 12:10:12 -050010434 ret = drm_modeset_lock(&crtc->mutex, ctx);
10435 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010436 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010437
10438 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010439 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 }
10441
10442 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010443 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 i++;
10445 if (!(encoder->possible_crtcs & (1 << i)))
10446 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010447
10448 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10449 if (ret)
10450 goto fail;
10451
10452 if (possible_crtc->state->enable) {
10453 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010454 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010455 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010456
10457 crtc = possible_crtc;
10458 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010459 }
10460
10461 /*
10462 * If we didn't find an unused CRTC, don't use any.
10463 */
10464 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010465 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010466 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 }
10468
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010469found:
10470 intel_crtc = to_intel_crtc(crtc);
10471
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010472 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10473 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010474 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010475
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010476 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010477 restore_state = drm_atomic_state_alloc(dev);
10478 if (!state || !restore_state) {
10479 ret = -ENOMEM;
10480 goto fail;
10481 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010482
10483 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010484 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010485
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010486 connector_state = drm_atomic_get_connector_state(state, connector);
10487 if (IS_ERR(connector_state)) {
10488 ret = PTR_ERR(connector_state);
10489 goto fail;
10490 }
10491
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010492 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10493 if (ret)
10494 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010495
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010496 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10497 if (IS_ERR(crtc_state)) {
10498 ret = PTR_ERR(crtc_state);
10499 goto fail;
10500 }
10501
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010502 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010503
Chris Wilson64927112011-04-20 07:25:26 +010010504 if (!mode)
10505 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010506
Chris Wilsond2dff872011-04-19 08:36:26 +010010507 /* We need a framebuffer large enough to accommodate all accesses
10508 * that the plane may generate whilst we perform load detection.
10509 * We can not rely on the fbcon either being present (we get called
10510 * during its initialisation to detect all boot displays, or it may
10511 * not even exist) or that it is large enough to satisfy the
10512 * requested mode.
10513 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010514 fb = mode_fits_in_fbdev(dev, mode);
10515 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010516 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010517 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010518 } else
10519 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010520 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010521 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010522 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010523 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010524
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010525 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10526 if (ret)
10527 goto fail;
10528
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010529 drm_framebuffer_unreference(fb);
10530
10531 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10532 if (ret)
10533 goto fail;
10534
10535 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10536 if (!ret)
10537 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10538 if (!ret)
10539 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10540 if (ret) {
10541 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10542 goto fail;
10543 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010544
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010545 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010546 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010547 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010549
10550 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010551
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010553 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010554 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010555
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010556fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010557 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010558 drm_atomic_state_free(restore_state);
10559 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010560
Rob Clark51fd3712013-11-19 12:10:12 -050010561 if (ret == -EDEADLK) {
10562 drm_modeset_backoff(ctx);
10563 goto retry;
10564 }
10565
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010566 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567}
10568
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010569void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010570 struct intel_load_detect_pipe *old,
10571 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010572{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010573 struct intel_encoder *intel_encoder =
10574 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010575 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010576 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010577 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578
Chris Wilsond2dff872011-04-19 08:36:26 +010010579 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010580 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010581 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010582
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010583 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010584 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010585
10586 ret = drm_atomic_commit(state);
10587 if (ret) {
10588 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10589 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010590 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010591}
10592
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010593static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010594 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010595{
10596 struct drm_i915_private *dev_priv = dev->dev_private;
10597 u32 dpll = pipe_config->dpll_hw_state.dpll;
10598
10599 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010600 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010601 else if (HAS_PCH_SPLIT(dev))
10602 return 120000;
10603 else if (!IS_GEN2(dev))
10604 return 96000;
10605 else
10606 return 48000;
10607}
10608
Jesse Barnes79e53942008-11-07 14:24:08 -080010609/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010610static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010611 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010612{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010613 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010616 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010617 u32 fp;
10618 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010619 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010620 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010621
10622 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010623 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010624 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010625 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010626
10627 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010628 if (IS_PINEVIEW(dev)) {
10629 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10630 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010631 } else {
10632 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10633 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10634 }
10635
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010636 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010637 if (IS_PINEVIEW(dev))
10638 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10639 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010640 else
10641 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 DPLL_FPA01_P1_POST_DIV_SHIFT);
10643
10644 switch (dpll & DPLL_MODE_MASK) {
10645 case DPLLB_MODE_DAC_SERIAL:
10646 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10647 5 : 10;
10648 break;
10649 case DPLLB_MODE_LVDS:
10650 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10651 7 : 14;
10652 break;
10653 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010654 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010656 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010657 }
10658
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010659 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010660 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010661 else
Imre Deakdccbea32015-06-22 23:35:51 +030010662 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010663 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010664 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010665 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010666
10667 if (is_lvds) {
10668 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10669 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010670
10671 if (lvds & LVDS_CLKB_POWER_UP)
10672 clock.p2 = 7;
10673 else
10674 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010675 } else {
10676 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10677 clock.p1 = 2;
10678 else {
10679 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10680 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10681 }
10682 if (dpll & PLL_P2_DIVIDE_BY_4)
10683 clock.p2 = 4;
10684 else
10685 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010686 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010687
Imre Deakdccbea32015-06-22 23:35:51 +030010688 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 }
10690
Ville Syrjälä18442d02013-09-13 16:00:08 +030010691 /*
10692 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010693 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010694 * encoder's get_config() function.
10695 */
Imre Deakdccbea32015-06-22 23:35:51 +030010696 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010697}
10698
Ville Syrjälä6878da02013-09-13 15:59:11 +030010699int intel_dotclock_calculate(int link_freq,
10700 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010701{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010702 /*
10703 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010704 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010705 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010706 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707 *
10708 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010709 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 */
10711
Ville Syrjälä6878da02013-09-13 15:59:11 +030010712 if (!m_n->link_n)
10713 return 0;
10714
10715 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10716}
10717
Ville Syrjälä18442d02013-09-13 16:00:08 +030010718static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010719 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010720{
10721 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010722
10723 /* read out port_clock from the DPLL */
10724 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010725
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010726 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010727 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010728 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010729 * agree once we know their relationship in the encoder's
10730 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010731 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010732 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010733 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10734 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010735}
10736
10737/** Returns the currently programmed mode of the given pipe. */
10738struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10739 struct drm_crtc *crtc)
10740{
Jesse Barnes548f2452011-02-17 10:40:53 -080010741 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010743 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010744 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010745 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010746 int htot = I915_READ(HTOTAL(cpu_transcoder));
10747 int hsync = I915_READ(HSYNC(cpu_transcoder));
10748 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10749 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010750 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010751
10752 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10753 if (!mode)
10754 return NULL;
10755
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010756 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10757 if (!pipe_config) {
10758 kfree(mode);
10759 return NULL;
10760 }
10761
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010762 /*
10763 * Construct a pipe_config sufficient for getting the clock info
10764 * back out of crtc_clock_get.
10765 *
10766 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10767 * to use a real value here instead.
10768 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010769 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10770 pipe_config->pixel_multiplier = 1;
10771 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10772 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10773 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10774 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010775
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010776 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010777 mode->hdisplay = (htot & 0xffff) + 1;
10778 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10779 mode->hsync_start = (hsync & 0xffff) + 1;
10780 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10781 mode->vdisplay = (vtot & 0xffff) + 1;
10782 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10783 mode->vsync_start = (vsync & 0xffff) + 1;
10784 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10785
10786 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010787
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010788 kfree(pipe_config);
10789
Jesse Barnes79e53942008-11-07 14:24:08 -080010790 return mode;
10791}
10792
Chris Wilsonf047e392012-07-21 12:31:41 +010010793void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010794{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010795 struct drm_i915_private *dev_priv = dev->dev_private;
10796
Chris Wilsonf62a0072014-02-21 17:55:39 +000010797 if (dev_priv->mm.busy)
10798 return;
10799
Paulo Zanoni43694d62014-03-07 20:08:08 -030010800 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010801 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010802 if (INTEL_INFO(dev)->gen >= 6)
10803 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010804 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010805}
10806
10807void intel_mark_idle(struct drm_device *dev)
10808{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010809 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010810
Chris Wilsonf62a0072014-02-21 17:55:39 +000010811 if (!dev_priv->mm.busy)
10812 return;
10813
10814 dev_priv->mm.busy = false;
10815
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010816 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010817 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010818
Paulo Zanoni43694d62014-03-07 20:08:08 -030010819 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010820}
10821
Jesse Barnes79e53942008-11-07 14:24:08 -080010822static void intel_crtc_destroy(struct drm_crtc *crtc)
10823{
10824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010825 struct drm_device *dev = crtc->dev;
10826 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010827
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010828 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010829 work = intel_crtc->unpin_work;
10830 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010831 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010832
10833 if (work) {
10834 cancel_work_sync(&work->work);
10835 kfree(work);
10836 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010837
10838 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010839
Jesse Barnes79e53942008-11-07 14:24:08 -080010840 kfree(intel_crtc);
10841}
10842
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010843static void intel_unpin_work_fn(struct work_struct *__work)
10844{
10845 struct intel_unpin_work *work =
10846 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010847 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10848 struct drm_device *dev = crtc->base.dev;
10849 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010850
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010851 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010852 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010853 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010854
John Harrisonf06cc1b2014-11-24 18:49:37 +000010855 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010856 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010857 mutex_unlock(&dev->struct_mutex);
10858
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010859 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010860 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010861 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010862
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010863 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10864 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010865
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010866 kfree(work);
10867}
10868
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010869static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010870 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010871{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10873 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010874 unsigned long flags;
10875
10876 /* Ignore early vblank irqs */
10877 if (intel_crtc == NULL)
10878 return;
10879
Daniel Vetterf3260382014-09-15 14:55:23 +020010880 /*
10881 * This is called both by irq handlers and the reset code (to complete
10882 * lost pageflips) so needs the full irqsave spinlocks.
10883 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010884 spin_lock_irqsave(&dev->event_lock, flags);
10885 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010886
10887 /* Ensure we don't miss a work->pending update ... */
10888 smp_rmb();
10889
10890 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010891 spin_unlock_irqrestore(&dev->event_lock, flags);
10892 return;
10893 }
10894
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010895 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010896
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010897 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010898}
10899
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010900void intel_finish_page_flip(struct drm_device *dev, int pipe)
10901{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010902 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010903 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10904
Mario Kleiner49b14a52010-12-09 07:00:07 +010010905 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010906}
10907
10908void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10909{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010910 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010911 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10912
Mario Kleiner49b14a52010-12-09 07:00:07 +010010913 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010914}
10915
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010916/* Is 'a' after or equal to 'b'? */
10917static bool g4x_flip_count_after_eq(u32 a, u32 b)
10918{
10919 return !((a - b) & 0x80000000);
10920}
10921
10922static bool page_flip_finished(struct intel_crtc *crtc)
10923{
10924 struct drm_device *dev = crtc->base.dev;
10925 struct drm_i915_private *dev_priv = dev->dev_private;
10926
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010927 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10928 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10929 return true;
10930
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010931 /*
10932 * The relevant registers doen't exist on pre-ctg.
10933 * As the flip done interrupt doesn't trigger for mmio
10934 * flips on gmch platforms, a flip count check isn't
10935 * really needed there. But since ctg has the registers,
10936 * include it in the check anyway.
10937 */
10938 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10939 return true;
10940
10941 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010942 * BDW signals flip done immediately if the plane
10943 * is disabled, even if the plane enable is already
10944 * armed to occur at the next vblank :(
10945 */
10946
10947 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010948 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10949 * used the same base address. In that case the mmio flip might
10950 * have completed, but the CS hasn't even executed the flip yet.
10951 *
10952 * A flip count check isn't enough as the CS might have updated
10953 * the base address just after start of vblank, but before we
10954 * managed to process the interrupt. This means we'd complete the
10955 * CS flip too soon.
10956 *
10957 * Combining both checks should get us a good enough result. It may
10958 * still happen that the CS flip has been executed, but has not
10959 * yet actually completed. But in case the base address is the same
10960 * anyway, we don't really care.
10961 */
10962 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10963 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010964 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010965 crtc->unpin_work->flip_count);
10966}
10967
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010968void intel_prepare_page_flip(struct drm_device *dev, int plane)
10969{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010970 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010971 struct intel_crtc *intel_crtc =
10972 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10973 unsigned long flags;
10974
Daniel Vetterf3260382014-09-15 14:55:23 +020010975
10976 /*
10977 * This is called both by irq handlers and the reset code (to complete
10978 * lost pageflips) so needs the full irqsave spinlocks.
10979 *
10980 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010981 * generate a page-flip completion irq, i.e. every modeset
10982 * is also accompanied by a spurious intel_prepare_page_flip().
10983 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010984 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010985 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010986 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010987 spin_unlock_irqrestore(&dev->event_lock, flags);
10988}
10989
Chris Wilson60426392015-10-10 10:44:32 +010010990static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010991{
10992 /* Ensure that the work item is consistent when activating it ... */
10993 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010994 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010995 /* and that it is marked active as soon as the irq could fire. */
10996 smp_wmb();
10997}
10998
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010999static int intel_gen2_queue_flip(struct drm_device *dev,
11000 struct drm_crtc *crtc,
11001 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011002 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011003 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011004 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011005{
John Harrison6258fbe2015-05-29 17:43:48 +010011006 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011008 u32 flip_mask;
11009 int ret;
11010
John Harrison5fb9de12015-05-29 17:44:07 +010011011 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011012 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011013 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014
11015 /* Can't queue multiple flips, so wait for the previous
11016 * one to finish before executing the next.
11017 */
11018 if (intel_crtc->plane)
11019 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11020 else
11021 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011022 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11023 intel_ring_emit(ring, MI_NOOP);
11024 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11025 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11026 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011027 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011028 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011029
Chris Wilson60426392015-10-10 10:44:32 +010011030 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011031 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011032}
11033
11034static int intel_gen3_queue_flip(struct drm_device *dev,
11035 struct drm_crtc *crtc,
11036 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011037 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011038 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011039 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011040{
John Harrison6258fbe2015-05-29 17:43:48 +010011041 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011043 u32 flip_mask;
11044 int ret;
11045
John Harrison5fb9de12015-05-29 17:44:07 +010011046 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011047 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011048 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049
11050 if (intel_crtc->plane)
11051 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11052 else
11053 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011054 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11055 intel_ring_emit(ring, MI_NOOP);
11056 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11057 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11058 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011059 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061
Chris Wilson60426392015-10-10 10:44:32 +010011062 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011063 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064}
11065
11066static int intel_gen4_queue_flip(struct drm_device *dev,
11067 struct drm_crtc *crtc,
11068 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011069 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011070 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011071 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072{
John Harrison6258fbe2015-05-29 17:43:48 +010011073 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011074 struct drm_i915_private *dev_priv = dev->dev_private;
11075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11076 uint32_t pf, pipesrc;
11077 int ret;
11078
John Harrison5fb9de12015-05-29 17:44:07 +010011079 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011081 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011082
11083 /* i965+ uses the linear or tiled offsets from the
11084 * Display Registers (which do not change across a page-flip)
11085 * so we need only reprogram the base address.
11086 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011087 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11088 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11089 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011090 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011091 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092
11093 /* XXX Enabling the panel-fitter across page-flip is so far
11094 * untested on non-native modes, so ignore it for now.
11095 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11096 */
11097 pf = 0;
11098 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011099 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011100
Chris Wilson60426392015-10-10 10:44:32 +010011101 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011102 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011103}
11104
11105static int intel_gen6_queue_flip(struct drm_device *dev,
11106 struct drm_crtc *crtc,
11107 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011108 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011109 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011110 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011111{
John Harrison6258fbe2015-05-29 17:43:48 +010011112 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011113 struct drm_i915_private *dev_priv = dev->dev_private;
11114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11115 uint32_t pf, pipesrc;
11116 int ret;
11117
John Harrison5fb9de12015-05-29 17:44:07 +010011118 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011120 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121
Daniel Vetter6d90c952012-04-26 23:28:05 +020011122 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11123 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11124 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011125 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011126
Chris Wilson99d9acd2012-04-17 20:37:00 +010011127 /* Contrary to the suggestions in the documentation,
11128 * "Enable Panel Fitter" does not seem to be required when page
11129 * flipping with a non-native mode, and worse causes a normal
11130 * modeset to fail.
11131 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11132 */
11133 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011135 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011136
Chris Wilson60426392015-10-10 10:44:32 +010011137 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011138 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011139}
11140
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011141static int intel_gen7_queue_flip(struct drm_device *dev,
11142 struct drm_crtc *crtc,
11143 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011144 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011145 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011146 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011147{
John Harrison6258fbe2015-05-29 17:43:48 +010011148 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011150 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011151 int len, ret;
11152
Robin Schroereba905b2014-05-18 02:24:50 +020011153 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011154 case PLANE_A:
11155 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11156 break;
11157 case PLANE_B:
11158 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11159 break;
11160 case PLANE_C:
11161 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11162 break;
11163 default:
11164 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011165 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011166 }
11167
Chris Wilsonffe74d72013-08-26 20:58:12 +010011168 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011169 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011170 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011171 /*
11172 * On Gen 8, SRM is now taking an extra dword to accommodate
11173 * 48bits addresses, and we need a NOOP for the batch size to
11174 * stay even.
11175 */
11176 if (IS_GEN8(dev))
11177 len += 2;
11178 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011179
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011180 /*
11181 * BSpec MI_DISPLAY_FLIP for IVB:
11182 * "The full packet must be contained within the same cache line."
11183 *
11184 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11185 * cacheline, if we ever start emitting more commands before
11186 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11187 * then do the cacheline alignment, and finally emit the
11188 * MI_DISPLAY_FLIP.
11189 */
John Harrisonbba09b12015-05-29 17:44:06 +010011190 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011191 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011192 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011193
John Harrison5fb9de12015-05-29 17:44:07 +010011194 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011195 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011196 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011197
Chris Wilsonffe74d72013-08-26 20:58:12 +010011198 /* Unmask the flip-done completion message. Note that the bspec says that
11199 * we should do this for both the BCS and RCS, and that we must not unmask
11200 * more than one flip event at any time (or ensure that one flip message
11201 * can be sent by waiting for flip-done prior to queueing new flips).
11202 * Experimentation says that BCS works despite DERRMR masking all
11203 * flip-done completion events and that unmasking all planes at once
11204 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11205 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11206 */
11207 if (ring->id == RCS) {
11208 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011209 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011210 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11211 DERRMR_PIPEB_PRI_FLIP_DONE |
11212 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011213 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011214 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011215 MI_SRM_LRM_GLOBAL_GTT);
11216 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011217 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011218 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011219 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011220 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011221 if (IS_GEN8(dev)) {
11222 intel_ring_emit(ring, 0);
11223 intel_ring_emit(ring, MI_NOOP);
11224 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011225 }
11226
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011227 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011228 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011229 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011230 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011231
Chris Wilson60426392015-10-10 10:44:32 +010011232 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011233 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011234}
11235
Sourab Gupta84c33a62014-06-02 16:47:17 +053011236static bool use_mmio_flip(struct intel_engine_cs *ring,
11237 struct drm_i915_gem_object *obj)
11238{
11239 /*
11240 * This is not being used for older platforms, because
11241 * non-availability of flip done interrupt forces us to use
11242 * CS flips. Older platforms derive flip done using some clever
11243 * tricks involving the flip_pending status bits and vblank irqs.
11244 * So using MMIO flips there would disrupt this mechanism.
11245 */
11246
Chris Wilson8e09bf82014-07-08 10:40:30 +010011247 if (ring == NULL)
11248 return true;
11249
Sourab Gupta84c33a62014-06-02 16:47:17 +053011250 if (INTEL_INFO(ring->dev)->gen < 5)
11251 return false;
11252
11253 if (i915.use_mmio_flip < 0)
11254 return false;
11255 else if (i915.use_mmio_flip > 0)
11256 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011257 else if (i915.enable_execlists)
11258 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011259 else if (obj->base.dma_buf &&
11260 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11261 false))
11262 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011263 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011264 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011265}
11266
Chris Wilson60426392015-10-10 10:44:32 +010011267static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011268 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011269 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011270{
11271 struct drm_device *dev = intel_crtc->base.dev;
11272 struct drm_i915_private *dev_priv = dev->dev_private;
11273 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011274 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011275 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011276
11277 ctl = I915_READ(PLANE_CTL(pipe, 0));
11278 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011279 switch (fb->modifier[0]) {
11280 case DRM_FORMAT_MOD_NONE:
11281 break;
11282 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011283 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011284 break;
11285 case I915_FORMAT_MOD_Y_TILED:
11286 ctl |= PLANE_CTL_TILED_Y;
11287 break;
11288 case I915_FORMAT_MOD_Yf_TILED:
11289 ctl |= PLANE_CTL_TILED_YF;
11290 break;
11291 default:
11292 MISSING_CASE(fb->modifier[0]);
11293 }
Damien Lespiauff944562014-11-20 14:58:16 +000011294
11295 /*
11296 * The stride is either expressed as a multiple of 64 bytes chunks for
11297 * linear buffers or in number of tiles for tiled buffers.
11298 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011299 if (intel_rotation_90_or_270(rotation)) {
11300 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011301 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011302 stride = DIV_ROUND_UP(fb->height, tile_height);
11303 } else {
11304 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011305 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11306 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011307 }
Damien Lespiauff944562014-11-20 14:58:16 +000011308
11309 /*
11310 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11311 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11312 */
11313 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11314 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11315
Chris Wilson60426392015-10-10 10:44:32 +010011316 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011317 POSTING_READ(PLANE_SURF(pipe, 0));
11318}
11319
Chris Wilson60426392015-10-10 10:44:32 +010011320static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11321 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011322{
11323 struct drm_device *dev = intel_crtc->base.dev;
11324 struct drm_i915_private *dev_priv = dev->dev_private;
11325 struct intel_framebuffer *intel_fb =
11326 to_intel_framebuffer(intel_crtc->base.primary->fb);
11327 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011328 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011329 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011330
Sourab Gupta84c33a62014-06-02 16:47:17 +053011331 dspcntr = I915_READ(reg);
11332
Damien Lespiauc5d97472014-10-25 00:11:11 +010011333 if (obj->tiling_mode != I915_TILING_NONE)
11334 dspcntr |= DISPPLANE_TILED;
11335 else
11336 dspcntr &= ~DISPPLANE_TILED;
11337
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338 I915_WRITE(reg, dspcntr);
11339
Chris Wilson60426392015-10-10 10:44:32 +010011340 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011341 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011342}
11343
11344/*
11345 * XXX: This is the temporary way to update the plane registers until we get
11346 * around to using the usual plane update functions for MMIO flips
11347 */
Chris Wilson60426392015-10-10 10:44:32 +010011348static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011349{
Chris Wilson60426392015-10-10 10:44:32 +010011350 struct intel_crtc *crtc = mmio_flip->crtc;
11351 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011352
Chris Wilson60426392015-10-10 10:44:32 +010011353 spin_lock_irq(&crtc->base.dev->event_lock);
11354 work = crtc->unpin_work;
11355 spin_unlock_irq(&crtc->base.dev->event_lock);
11356 if (work == NULL)
11357 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011358
Chris Wilson60426392015-10-10 10:44:32 +010011359 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011360
Chris Wilson60426392015-10-10 10:44:32 +010011361 intel_pipe_update_start(crtc);
11362
11363 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011364 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011365 else
11366 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011367 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011368
Chris Wilson60426392015-10-10 10:44:32 +010011369 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011370}
11371
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011372static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011373{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011374 struct intel_mmio_flip *mmio_flip =
11375 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011376 struct intel_framebuffer *intel_fb =
11377 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11378 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011379
Chris Wilson60426392015-10-10 10:44:32 +010011380 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011381 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011382 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011383 false, NULL,
11384 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011385 i915_gem_request_unreference__unlocked(mmio_flip->req);
11386 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387
Alex Goinsfd8e0582015-11-25 18:43:38 -080011388 /* For framebuffer backed by dmabuf, wait for fence */
11389 if (obj->base.dma_buf)
11390 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11391 false, false,
11392 MAX_SCHEDULE_TIMEOUT) < 0);
11393
Chris Wilson60426392015-10-10 10:44:32 +010011394 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011395 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011396}
11397
11398static int intel_queue_mmio_flip(struct drm_device *dev,
11399 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011400 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011401{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011402 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011403
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011404 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11405 if (mmio_flip == NULL)
11406 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011407
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011408 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011409 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011410 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011411 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011412
11413 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11414 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011415
Sourab Gupta84c33a62014-06-02 16:47:17 +053011416 return 0;
11417}
11418
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011419static int intel_default_queue_flip(struct drm_device *dev,
11420 struct drm_crtc *crtc,
11421 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011422 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011423 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011424 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011425{
11426 return -ENODEV;
11427}
11428
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011429static bool __intel_pageflip_stall_check(struct drm_device *dev,
11430 struct drm_crtc *crtc)
11431{
11432 struct drm_i915_private *dev_priv = dev->dev_private;
11433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11434 struct intel_unpin_work *work = intel_crtc->unpin_work;
11435 u32 addr;
11436
11437 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11438 return true;
11439
Chris Wilson908565c2015-08-12 13:08:22 +010011440 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11441 return false;
11442
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011443 if (!work->enable_stall_check)
11444 return false;
11445
11446 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011447 if (work->flip_queued_req &&
11448 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011449 return false;
11450
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011451 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011452 }
11453
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011454 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011455 return false;
11456
11457 /* Potential stall - if we see that the flip has happened,
11458 * assume a missed interrupt. */
11459 if (INTEL_INFO(dev)->gen >= 4)
11460 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11461 else
11462 addr = I915_READ(DSPADDR(intel_crtc->plane));
11463
11464 /* There is a potential issue here with a false positive after a flip
11465 * to the same address. We could address this by checking for a
11466 * non-incrementing frame counter.
11467 */
11468 return addr == work->gtt_offset;
11469}
11470
11471void intel_check_page_flip(struct drm_device *dev, int pipe)
11472{
11473 struct drm_i915_private *dev_priv = dev->dev_private;
11474 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011476 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011477
Dave Gordon6c51d462015-03-06 15:34:26 +000011478 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479
11480 if (crtc == NULL)
11481 return;
11482
Daniel Vetterf3260382014-09-15 14:55:23 +020011483 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011484 work = intel_crtc->unpin_work;
11485 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011486 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011487 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011488 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011489 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011490 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011491 if (work != NULL &&
11492 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11493 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011494 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011495}
11496
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011497static int intel_crtc_page_flip(struct drm_crtc *crtc,
11498 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011499 struct drm_pending_vblank_event *event,
11500 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011501{
11502 struct drm_device *dev = crtc->dev;
11503 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011504 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011505 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011507 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011508 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011509 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011510 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011511 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011512 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011513 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011514
Matt Roper2ff8fde2014-07-08 07:50:07 -070011515 /*
11516 * drm_mode_page_flip_ioctl() should already catch this, but double
11517 * check to be safe. In the future we may enable pageflipping from
11518 * a disabled primary plane.
11519 */
11520 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11521 return -EBUSY;
11522
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011523 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011524 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011525 return -EINVAL;
11526
11527 /*
11528 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11529 * Note that pitch changes could also affect these register.
11530 */
11531 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011532 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11533 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011534 return -EINVAL;
11535
Chris Wilsonf900db42014-02-20 09:26:13 +000011536 if (i915_terminally_wedged(&dev_priv->gpu_error))
11537 goto out_hang;
11538
Daniel Vetterb14c5672013-09-19 12:18:32 +020011539 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011540 if (work == NULL)
11541 return -ENOMEM;
11542
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011543 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011544 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011545 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546 INIT_WORK(&work->work, intel_unpin_work_fn);
11547
Daniel Vetter87b6b102014-05-15 15:33:46 +020011548 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011549 if (ret)
11550 goto free_work;
11551
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011552 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011553 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011555 /* Before declaring the flip queue wedged, check if
11556 * the hardware completed the operation behind our backs.
11557 */
11558 if (__intel_pageflip_stall_check(dev, crtc)) {
11559 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11560 page_flip_completed(intel_crtc);
11561 } else {
11562 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011563 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011564
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011565 drm_crtc_vblank_put(crtc);
11566 kfree(work);
11567 return -EBUSY;
11568 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011569 }
11570 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011571 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011572
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011573 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11574 flush_workqueue(dev_priv->wq);
11575
Jesse Barnes75dfca82010-02-10 15:09:44 -080011576 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011577 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011578 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579
Matt Roperf4510a22014-04-01 15:22:40 -070011580 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011581 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011582 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011583
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011584 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011585
Chris Wilson89ed88b2015-02-16 14:31:49 +000011586 ret = i915_mutex_lock_interruptible(dev);
11587 if (ret)
11588 goto cleanup;
11589
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011590 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011591 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011592
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011593 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011594 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011595
Wayne Boyer666a4532015-12-09 12:29:35 -080011596 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011597 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011598 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011599 /* vlv: DISPLAY_FLIP fails to change tiling */
11600 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011601 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011602 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011603 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011604 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011605 if (ring == NULL || ring->id != RCS)
11606 ring = &dev_priv->ring[BCS];
11607 } else {
11608 ring = &dev_priv->ring[RCS];
11609 }
11610
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011611 mmio_flip = use_mmio_flip(ring, obj);
11612
11613 /* When using CS flips, we want to emit semaphores between rings.
11614 * However, when using mmio flips we will create a task to do the
11615 * synchronisation, so all we want here is to pin the framebuffer
11616 * into the display plane and skip any waits.
11617 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011618 if (!mmio_flip) {
11619 ret = i915_gem_object_sync(obj, ring, &request);
11620 if (ret)
11621 goto cleanup_pending;
11622 }
11623
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011624 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011625 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011626 if (ret)
11627 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011628
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011629 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11630 obj, 0);
11631 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011632
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011633 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011634 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011635 if (ret)
11636 goto cleanup_unpin;
11637
John Harrisonf06cc1b2014-11-24 18:49:37 +000011638 i915_gem_request_assign(&work->flip_queued_req,
11639 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011640 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011641 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011642 request = i915_gem_request_alloc(ring, NULL);
11643 if (IS_ERR(request)) {
11644 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011645 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011646 }
John Harrison6258fbe2015-05-29 17:43:48 +010011647 }
11648
11649 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011650 page_flip_flags);
11651 if (ret)
11652 goto cleanup_unpin;
11653
John Harrison6258fbe2015-05-29 17:43:48 +010011654 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011655 }
11656
John Harrison91af1272015-06-18 13:14:56 +010011657 if (request)
John Harrison75289872015-05-29 17:43:49 +010011658 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011659
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011660 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011661 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011662
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011663 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011664 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011665 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011666
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011667 intel_frontbuffer_flip_prepare(dev,
11668 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011669
Jesse Barnese5510fa2010-07-01 16:48:37 -070011670 trace_i915_flip_request(intel_crtc->plane, obj);
11671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011672 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011673
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011674cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011675 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011676cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011677 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011678 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011679 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011680 mutex_unlock(&dev->struct_mutex);
11681cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011682 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011683 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011684
Chris Wilson89ed88b2015-02-16 14:31:49 +000011685 drm_gem_object_unreference_unlocked(&obj->base);
11686 drm_framebuffer_unreference(work->old_fb);
11687
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011688 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011689 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011690 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011691
Daniel Vetter87b6b102014-05-15 15:33:46 +020011692 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011693free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011694 kfree(work);
11695
Chris Wilsonf900db42014-02-20 09:26:13 +000011696 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011697 struct drm_atomic_state *state;
11698 struct drm_plane_state *plane_state;
11699
Chris Wilsonf900db42014-02-20 09:26:13 +000011700out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011701 state = drm_atomic_state_alloc(dev);
11702 if (!state)
11703 return -ENOMEM;
11704 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11705
11706retry:
11707 plane_state = drm_atomic_get_plane_state(state, primary);
11708 ret = PTR_ERR_OR_ZERO(plane_state);
11709 if (!ret) {
11710 drm_atomic_set_fb_for_plane(plane_state, fb);
11711
11712 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11713 if (!ret)
11714 ret = drm_atomic_commit(state);
11715 }
11716
11717 if (ret == -EDEADLK) {
11718 drm_modeset_backoff(state->acquire_ctx);
11719 drm_atomic_state_clear(state);
11720 goto retry;
11721 }
11722
11723 if (ret)
11724 drm_atomic_state_free(state);
11725
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011726 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011727 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011728 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011729 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011730 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011731 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011732 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011733}
11734
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011735
11736/**
11737 * intel_wm_need_update - Check whether watermarks need updating
11738 * @plane: drm plane
11739 * @state: new plane state
11740 *
11741 * Check current plane state versus the new one to determine whether
11742 * watermarks need to be recalculated.
11743 *
11744 * Returns true or false.
11745 */
11746static bool intel_wm_need_update(struct drm_plane *plane,
11747 struct drm_plane_state *state)
11748{
Matt Roperd21fbe82015-09-24 15:53:12 -070011749 struct intel_plane_state *new = to_intel_plane_state(state);
11750 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11751
11752 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011753 if (new->visible != cur->visible)
11754 return true;
11755
11756 if (!cur->base.fb || !new->base.fb)
11757 return false;
11758
11759 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11760 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011761 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11762 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11763 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11764 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011765 return true;
11766
11767 return false;
11768}
11769
Matt Roperd21fbe82015-09-24 15:53:12 -070011770static bool needs_scaling(struct intel_plane_state *state)
11771{
11772 int src_w = drm_rect_width(&state->src) >> 16;
11773 int src_h = drm_rect_height(&state->src) >> 16;
11774 int dst_w = drm_rect_width(&state->dst);
11775 int dst_h = drm_rect_height(&state->dst);
11776
11777 return (src_w != dst_w || src_h != dst_h);
11778}
11779
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011780int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11781 struct drm_plane_state *plane_state)
11782{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011783 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011784 struct drm_crtc *crtc = crtc_state->crtc;
11785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11786 struct drm_plane *plane = plane_state->plane;
11787 struct drm_device *dev = crtc->dev;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011788 struct intel_plane_state *old_plane_state =
11789 to_intel_plane_state(plane->state);
11790 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011791 bool mode_changed = needs_modeset(crtc_state);
11792 bool was_crtc_enabled = crtc->state->active;
11793 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011794 bool turn_off, turn_on, visible, was_visible;
11795 struct drm_framebuffer *fb = plane_state->fb;
11796
11797 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11798 plane->type != DRM_PLANE_TYPE_CURSOR) {
11799 ret = skl_update_scaler_plane(
11800 to_intel_crtc_state(crtc_state),
11801 to_intel_plane_state(plane_state));
11802 if (ret)
11803 return ret;
11804 }
11805
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011806 was_visible = old_plane_state->visible;
11807 visible = to_intel_plane_state(plane_state)->visible;
11808
11809 if (!was_crtc_enabled && WARN_ON(was_visible))
11810 was_visible = false;
11811
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011812 /*
11813 * Visibility is calculated as if the crtc was on, but
11814 * after scaler setup everything depends on it being off
11815 * when the crtc isn't active.
11816 */
11817 if (!is_crtc_enabled)
11818 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011819
11820 if (!was_visible && !visible)
11821 return 0;
11822
Maarten Lankhorste8861672016-02-24 11:24:26 +010011823 if (fb != old_plane_state->base.fb)
11824 pipe_config->fb_changed = true;
11825
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011826 turn_off = was_visible && (!visible || mode_changed);
11827 turn_on = visible && (!was_visible || mode_changed);
11828
11829 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11830 plane->base.id, fb ? fb->base.id : -1);
11831
11832 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11833 plane->base.id, was_visible, visible,
11834 turn_off, turn_on, mode_changed);
11835
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011836 if (turn_on || turn_off) {
11837 pipe_config->wm_changed = true;
11838
Ville Syrjälä852eb002015-06-24 22:00:07 +030011839 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011840 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011841 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011842 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011843 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011844 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011845
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011846 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011847 intel_crtc->atomic.fb_bits |=
11848 to_intel_plane(plane)->frontbuffer_bit;
11849
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011850 switch (plane->type) {
11851 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011852 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011853 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011854
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011855 break;
11856 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011857 break;
11858 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011859 /*
11860 * WaCxSRDisabledForSpriteScaling:ivb
11861 *
11862 * cstate->update_wm was already set above, so this flag will
11863 * take effect when we commit and program watermarks.
11864 */
11865 if (IS_IVYBRIDGE(dev) &&
11866 needs_scaling(to_intel_plane_state(plane_state)) &&
Maarten Lankhorste8861672016-02-24 11:24:26 +010011867 !needs_scaling(old_plane_state))
11868 pipe_config->disable_lp_wm = true;
Matt Roperd21fbe82015-09-24 15:53:12 -070011869
11870 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011871 }
11872 return 0;
11873}
11874
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011875static bool encoders_cloneable(const struct intel_encoder *a,
11876 const struct intel_encoder *b)
11877{
11878 /* masks could be asymmetric, so check both ways */
11879 return a == b || (a->cloneable & (1 << b->type) &&
11880 b->cloneable & (1 << a->type));
11881}
11882
11883static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11884 struct intel_crtc *crtc,
11885 struct intel_encoder *encoder)
11886{
11887 struct intel_encoder *source_encoder;
11888 struct drm_connector *connector;
11889 struct drm_connector_state *connector_state;
11890 int i;
11891
11892 for_each_connector_in_state(state, connector, connector_state, i) {
11893 if (connector_state->crtc != &crtc->base)
11894 continue;
11895
11896 source_encoder =
11897 to_intel_encoder(connector_state->best_encoder);
11898 if (!encoders_cloneable(encoder, source_encoder))
11899 return false;
11900 }
11901
11902 return true;
11903}
11904
11905static bool check_encoder_cloning(struct drm_atomic_state *state,
11906 struct intel_crtc *crtc)
11907{
11908 struct intel_encoder *encoder;
11909 struct drm_connector *connector;
11910 struct drm_connector_state *connector_state;
11911 int i;
11912
11913 for_each_connector_in_state(state, connector, connector_state, i) {
11914 if (connector_state->crtc != &crtc->base)
11915 continue;
11916
11917 encoder = to_intel_encoder(connector_state->best_encoder);
11918 if (!check_single_encoder_cloning(state, crtc, encoder))
11919 return false;
11920 }
11921
11922 return true;
11923}
11924
11925static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11926 struct drm_crtc_state *crtc_state)
11927{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011928 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011929 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011931 struct intel_crtc_state *pipe_config =
11932 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011933 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011934 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011935 bool mode_changed = needs_modeset(crtc_state);
11936
11937 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11938 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11939 return -EINVAL;
11940 }
11941
Ville Syrjälä852eb002015-06-24 22:00:07 +030011942 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011943 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011944
Maarten Lankhorstad421372015-06-15 12:33:42 +020011945 if (mode_changed && crtc_state->enable &&
11946 dev_priv->display.crtc_compute_clock &&
11947 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11948 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11949 pipe_config);
11950 if (ret)
11951 return ret;
11952 }
11953
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011954 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011955 if (dev_priv->display.compute_pipe_wm) {
11956 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080011957 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070011958 return ret;
11959 }
11960
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011961 if (INTEL_INFO(dev)->gen >= 9) {
11962 if (mode_changed)
11963 ret = skl_update_scaler_crtc(pipe_config);
11964
11965 if (!ret)
11966 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11967 pipe_config);
11968 }
11969
11970 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011971}
11972
Jani Nikula65b38e02015-04-13 11:26:56 +030011973static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011974 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11975 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011976 .atomic_begin = intel_begin_crtc_commit,
11977 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011978 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011979};
11980
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011981static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11982{
11983 struct intel_connector *connector;
11984
11985 for_each_intel_connector(dev, connector) {
11986 if (connector->base.encoder) {
11987 connector->base.state->best_encoder =
11988 connector->base.encoder;
11989 connector->base.state->crtc =
11990 connector->base.encoder->crtc;
11991 } else {
11992 connector->base.state->best_encoder = NULL;
11993 connector->base.state->crtc = NULL;
11994 }
11995 }
11996}
11997
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011998static void
Robin Schroereba905b2014-05-18 02:24:50 +020011999connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012000 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012001{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012002 int bpp = pipe_config->pipe_bpp;
12003
12004 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12005 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012006 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012007
12008 /* Don't use an invalid EDID bpc value */
12009 if (connector->base.display_info.bpc &&
12010 connector->base.display_info.bpc * 3 < bpp) {
12011 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12012 bpp, connector->base.display_info.bpc*3);
12013 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12014 }
12015
Jani Nikula013dd9e2016-01-13 16:35:20 +020012016 /* Clamp bpp to default limit on screens without EDID 1.4 */
12017 if (connector->base.display_info.bpc == 0) {
12018 int type = connector->base.connector_type;
12019 int clamp_bpp = 24;
12020
12021 /* Fall back to 18 bpp when DP sink capability is unknown. */
12022 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12023 type == DRM_MODE_CONNECTOR_eDP)
12024 clamp_bpp = 18;
12025
12026 if (bpp > clamp_bpp) {
12027 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12028 bpp, clamp_bpp);
12029 pipe_config->pipe_bpp = clamp_bpp;
12030 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012031 }
12032}
12033
12034static int
12035compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012036 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012037{
12038 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012039 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012040 struct drm_connector *connector;
12041 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012042 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012043
Wayne Boyer666a4532015-12-09 12:29:35 -080012044 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012045 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012046 else if (INTEL_INFO(dev)->gen >= 5)
12047 bpp = 12*3;
12048 else
12049 bpp = 8*3;
12050
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012051
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012052 pipe_config->pipe_bpp = bpp;
12053
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012054 state = pipe_config->base.state;
12055
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012056 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012057 for_each_connector_in_state(state, connector, connector_state, i) {
12058 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012059 continue;
12060
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012061 connected_sink_compute_bpp(to_intel_connector(connector),
12062 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012063 }
12064
12065 return bpp;
12066}
12067
Daniel Vetter644db712013-09-19 14:53:58 +020012068static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12069{
12070 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12071 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012072 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012073 mode->crtc_hdisplay, mode->crtc_hsync_start,
12074 mode->crtc_hsync_end, mode->crtc_htotal,
12075 mode->crtc_vdisplay, mode->crtc_vsync_start,
12076 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12077}
12078
Daniel Vetterc0b03412013-05-28 12:05:54 +020012079static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012080 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012081 const char *context)
12082{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012083 struct drm_device *dev = crtc->base.dev;
12084 struct drm_plane *plane;
12085 struct intel_plane *intel_plane;
12086 struct intel_plane_state *state;
12087 struct drm_framebuffer *fb;
12088
12089 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12090 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012091
12092 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12093 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12094 pipe_config->pipe_bpp, pipe_config->dither);
12095 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12096 pipe_config->has_pch_encoder,
12097 pipe_config->fdi_lanes,
12098 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12099 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12100 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012101 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012102 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012103 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012104 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12105 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12106 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012107
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012108 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012109 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012110 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012111 pipe_config->dp_m2_n2.gmch_m,
12112 pipe_config->dp_m2_n2.gmch_n,
12113 pipe_config->dp_m2_n2.link_m,
12114 pipe_config->dp_m2_n2.link_n,
12115 pipe_config->dp_m2_n2.tu);
12116
Daniel Vetter55072d12014-11-20 16:10:28 +010012117 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12118 pipe_config->has_audio,
12119 pipe_config->has_infoframe);
12120
Daniel Vetterc0b03412013-05-28 12:05:54 +020012121 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012122 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012123 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012124 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12125 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012126 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012127 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12128 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012129 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12130 crtc->num_scalers,
12131 pipe_config->scaler_state.scaler_users,
12132 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012133 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12134 pipe_config->gmch_pfit.control,
12135 pipe_config->gmch_pfit.pgm_ratios,
12136 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012137 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012138 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012139 pipe_config->pch_pfit.size,
12140 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012141 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012142 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012143
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012144 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012145 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012146 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012147 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012148 pipe_config->ddi_pll_sel,
12149 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012150 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012151 pipe_config->dpll_hw_state.pll0,
12152 pipe_config->dpll_hw_state.pll1,
12153 pipe_config->dpll_hw_state.pll2,
12154 pipe_config->dpll_hw_state.pll3,
12155 pipe_config->dpll_hw_state.pll6,
12156 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012157 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012158 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012159 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012160 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012161 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12162 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12163 pipe_config->ddi_pll_sel,
12164 pipe_config->dpll_hw_state.ctrl1,
12165 pipe_config->dpll_hw_state.cfgcr1,
12166 pipe_config->dpll_hw_state.cfgcr2);
12167 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012168 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012169 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012170 pipe_config->dpll_hw_state.wrpll,
12171 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012172 } else {
12173 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12174 "fp0: 0x%x, fp1: 0x%x\n",
12175 pipe_config->dpll_hw_state.dpll,
12176 pipe_config->dpll_hw_state.dpll_md,
12177 pipe_config->dpll_hw_state.fp0,
12178 pipe_config->dpll_hw_state.fp1);
12179 }
12180
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012181 DRM_DEBUG_KMS("planes on this crtc\n");
12182 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12183 intel_plane = to_intel_plane(plane);
12184 if (intel_plane->pipe != crtc->pipe)
12185 continue;
12186
12187 state = to_intel_plane_state(plane->state);
12188 fb = state->base.fb;
12189 if (!fb) {
12190 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12191 "disabled, scaler_id = %d\n",
12192 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12193 plane->base.id, intel_plane->pipe,
12194 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12195 drm_plane_index(plane), state->scaler_id);
12196 continue;
12197 }
12198
12199 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12200 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12201 plane->base.id, intel_plane->pipe,
12202 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12203 drm_plane_index(plane));
12204 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12205 fb->base.id, fb->width, fb->height, fb->pixel_format);
12206 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12207 state->scaler_id,
12208 state->src.x1 >> 16, state->src.y1 >> 16,
12209 drm_rect_width(&state->src) >> 16,
12210 drm_rect_height(&state->src) >> 16,
12211 state->dst.x1, state->dst.y1,
12212 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12213 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012214}
12215
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012216static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012217{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012218 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012219 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012220 unsigned int used_ports = 0;
12221
12222 /*
12223 * Walk the connector list instead of the encoder
12224 * list to detect the problem on ddi platforms
12225 * where there's just one encoder per digital port.
12226 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012227 drm_for_each_connector(connector, dev) {
12228 struct drm_connector_state *connector_state;
12229 struct intel_encoder *encoder;
12230
12231 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12232 if (!connector_state)
12233 connector_state = connector->state;
12234
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012235 if (!connector_state->best_encoder)
12236 continue;
12237
12238 encoder = to_intel_encoder(connector_state->best_encoder);
12239
12240 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012241
12242 switch (encoder->type) {
12243 unsigned int port_mask;
12244 case INTEL_OUTPUT_UNKNOWN:
12245 if (WARN_ON(!HAS_DDI(dev)))
12246 break;
12247 case INTEL_OUTPUT_DISPLAYPORT:
12248 case INTEL_OUTPUT_HDMI:
12249 case INTEL_OUTPUT_EDP:
12250 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12251
12252 /* the same port mustn't appear more than once */
12253 if (used_ports & port_mask)
12254 return false;
12255
12256 used_ports |= port_mask;
12257 default:
12258 break;
12259 }
12260 }
12261
12262 return true;
12263}
12264
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012265static void
12266clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12267{
12268 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012269 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012270 struct intel_dpll_hw_state dpll_hw_state;
12271 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012272 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012273 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012274
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012275 /* FIXME: before the switch to atomic started, a new pipe_config was
12276 * kzalloc'd. Code that depends on any field being zero should be
12277 * fixed, so that the crtc_state can be safely duplicated. For now,
12278 * only fields that are know to not cause problems are preserved. */
12279
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012280 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012281 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012282 shared_dpll = crtc_state->shared_dpll;
12283 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012284 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012285 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012286
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012287 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012288
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012289 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012290 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012291 crtc_state->shared_dpll = shared_dpll;
12292 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012293 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012294 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012295}
12296
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012297static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012298intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012299 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012300{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012301 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012302 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012303 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012304 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012305 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012306 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012307 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012308
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012309 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012310
Daniel Vettere143a212013-07-04 12:01:15 +020012311 pipe_config->cpu_transcoder =
12312 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012313
Imre Deak2960bc92013-07-30 13:36:32 +030012314 /*
12315 * Sanitize sync polarity flags based on requested ones. If neither
12316 * positive or negative polarity is requested, treat this as meaning
12317 * negative polarity.
12318 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012319 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012320 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012321 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012322
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012323 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012324 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012325 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012326
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012327 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12328 pipe_config);
12329 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012330 goto fail;
12331
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012332 /*
12333 * Determine the real pipe dimensions. Note that stereo modes can
12334 * increase the actual pipe size due to the frame doubling and
12335 * insertion of additional space for blanks between the frame. This
12336 * is stored in the crtc timings. We use the requested mode to do this
12337 * computation to clearly distinguish it from the adjusted mode, which
12338 * can be changed by the connectors in the below retry loop.
12339 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012340 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012341 &pipe_config->pipe_src_w,
12342 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012343
Daniel Vettere29c22c2013-02-21 00:00:16 +010012344encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012345 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012346 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012347 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012348
Daniel Vetter135c81b2013-07-21 21:37:09 +020012349 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012350 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12351 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012352
Daniel Vetter7758a112012-07-08 19:40:39 +020012353 /* Pass our mode to the connectors and the CRTC to give them a chance to
12354 * adjust it according to limitations or connector properties, and also
12355 * a chance to reject the mode entirely.
12356 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012357 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012358 if (connector_state->crtc != crtc)
12359 continue;
12360
12361 encoder = to_intel_encoder(connector_state->best_encoder);
12362
Daniel Vetterefea6e82013-07-21 21:36:59 +020012363 if (!(encoder->compute_config(encoder, pipe_config))) {
12364 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012365 goto fail;
12366 }
12367 }
12368
Daniel Vetterff9a6752013-06-01 17:16:21 +020012369 /* Set default port clock if not overwritten by the encoder. Needs to be
12370 * done afterwards in case the encoder adjusts the mode. */
12371 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012372 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012373 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012374
Daniel Vettera43f6e02013-06-07 23:10:32 +020012375 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012376 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012377 DRM_DEBUG_KMS("CRTC fixup failed\n");
12378 goto fail;
12379 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012380
12381 if (ret == RETRY) {
12382 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12383 ret = -EINVAL;
12384 goto fail;
12385 }
12386
12387 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12388 retry = false;
12389 goto encoder_retry;
12390 }
12391
Daniel Vettere8fa4272015-08-12 11:43:34 +020012392 /* Dithering seems to not pass-through bits correctly when it should, so
12393 * only enable it on 6bpc panels. */
12394 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012395 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012396 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012397
Daniel Vetter7758a112012-07-08 19:40:39 +020012398fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012399 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012400}
12401
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012402static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012403intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012404{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012405 struct drm_crtc *crtc;
12406 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012407 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012408
Ville Syrjälä76688512014-01-10 11:28:06 +020012409 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012410 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012411 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012412
12413 /* Update hwmode for vblank functions */
12414 if (crtc->state->active)
12415 crtc->hwmode = crtc->state->adjusted_mode;
12416 else
12417 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012418
12419 /*
12420 * Update legacy state to satisfy fbc code. This can
12421 * be removed when fbc uses the atomic state.
12422 */
12423 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12424 struct drm_plane_state *plane_state = crtc->primary->state;
12425
12426 crtc->primary->fb = plane_state->fb;
12427 crtc->x = plane_state->src_x >> 16;
12428 crtc->y = plane_state->src_y >> 16;
12429 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012430 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012431}
12432
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012433static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012434{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012435 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012436
12437 if (clock1 == clock2)
12438 return true;
12439
12440 if (!clock1 || !clock2)
12441 return false;
12442
12443 diff = abs(clock1 - clock2);
12444
12445 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12446 return true;
12447
12448 return false;
12449}
12450
Daniel Vetter25c5b262012-07-08 22:08:04 +020012451#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12452 list_for_each_entry((intel_crtc), \
12453 &(dev)->mode_config.crtc_list, \
12454 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012455 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012456
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012457static bool
12458intel_compare_m_n(unsigned int m, unsigned int n,
12459 unsigned int m2, unsigned int n2,
12460 bool exact)
12461{
12462 if (m == m2 && n == n2)
12463 return true;
12464
12465 if (exact || !m || !n || !m2 || !n2)
12466 return false;
12467
12468 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12469
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012470 if (n > n2) {
12471 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012472 m2 <<= 1;
12473 n2 <<= 1;
12474 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012475 } else if (n < n2) {
12476 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012477 m <<= 1;
12478 n <<= 1;
12479 }
12480 }
12481
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012482 if (n != n2)
12483 return false;
12484
12485 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012486}
12487
12488static bool
12489intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12490 struct intel_link_m_n *m2_n2,
12491 bool adjust)
12492{
12493 if (m_n->tu == m2_n2->tu &&
12494 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12495 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12496 intel_compare_m_n(m_n->link_m, m_n->link_n,
12497 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12498 if (adjust)
12499 *m2_n2 = *m_n;
12500
12501 return true;
12502 }
12503
12504 return false;
12505}
12506
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012507static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012508intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012509 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012510 struct intel_crtc_state *pipe_config,
12511 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012512{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012513 bool ret = true;
12514
12515#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12516 do { \
12517 if (!adjust) \
12518 DRM_ERROR(fmt, ##__VA_ARGS__); \
12519 else \
12520 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12521 } while (0)
12522
Daniel Vetter66e985c2013-06-05 13:34:20 +020012523#define PIPE_CONF_CHECK_X(name) \
12524 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012525 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012526 "(expected 0x%08x, found 0x%08x)\n", \
12527 current_config->name, \
12528 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012529 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012530 }
12531
Daniel Vetter08a24032013-04-19 11:25:34 +020012532#define PIPE_CONF_CHECK_I(name) \
12533 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012534 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012535 "(expected %i, found %i)\n", \
12536 current_config->name, \
12537 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012538 ret = false; \
12539 }
12540
12541#define PIPE_CONF_CHECK_M_N(name) \
12542 if (!intel_compare_link_m_n(&current_config->name, \
12543 &pipe_config->name,\
12544 adjust)) { \
12545 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12546 "(expected tu %i gmch %i/%i link %i/%i, " \
12547 "found tu %i, gmch %i/%i link %i/%i)\n", \
12548 current_config->name.tu, \
12549 current_config->name.gmch_m, \
12550 current_config->name.gmch_n, \
12551 current_config->name.link_m, \
12552 current_config->name.link_n, \
12553 pipe_config->name.tu, \
12554 pipe_config->name.gmch_m, \
12555 pipe_config->name.gmch_n, \
12556 pipe_config->name.link_m, \
12557 pipe_config->name.link_n); \
12558 ret = false; \
12559 }
12560
12561#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12562 if (!intel_compare_link_m_n(&current_config->name, \
12563 &pipe_config->name, adjust) && \
12564 !intel_compare_link_m_n(&current_config->alt_name, \
12565 &pipe_config->name, adjust)) { \
12566 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12567 "(expected tu %i gmch %i/%i link %i/%i, " \
12568 "or tu %i gmch %i/%i link %i/%i, " \
12569 "found tu %i, gmch %i/%i link %i/%i)\n", \
12570 current_config->name.tu, \
12571 current_config->name.gmch_m, \
12572 current_config->name.gmch_n, \
12573 current_config->name.link_m, \
12574 current_config->name.link_n, \
12575 current_config->alt_name.tu, \
12576 current_config->alt_name.gmch_m, \
12577 current_config->alt_name.gmch_n, \
12578 current_config->alt_name.link_m, \
12579 current_config->alt_name.link_n, \
12580 pipe_config->name.tu, \
12581 pipe_config->name.gmch_m, \
12582 pipe_config->name.gmch_n, \
12583 pipe_config->name.link_m, \
12584 pipe_config->name.link_n); \
12585 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012586 }
12587
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012588/* This is required for BDW+ where there is only one set of registers for
12589 * switching between high and low RR.
12590 * This macro can be used whenever a comparison has to be made between one
12591 * hw state and multiple sw state variables.
12592 */
12593#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12594 if ((current_config->name != pipe_config->name) && \
12595 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012596 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012597 "(expected %i or %i, found %i)\n", \
12598 current_config->name, \
12599 current_config->alt_name, \
12600 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012601 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012602 }
12603
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012604#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12605 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012606 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012607 "(expected %i, found %i)\n", \
12608 current_config->name & (mask), \
12609 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012610 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012611 }
12612
Ville Syrjälä5e550652013-09-06 23:29:07 +030012613#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12614 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012615 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012616 "(expected %i, found %i)\n", \
12617 current_config->name, \
12618 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012619 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012620 }
12621
Daniel Vetterbb760062013-06-06 14:55:52 +020012622#define PIPE_CONF_QUIRK(quirk) \
12623 ((current_config->quirks | pipe_config->quirks) & (quirk))
12624
Daniel Vettereccb1402013-05-22 00:50:22 +020012625 PIPE_CONF_CHECK_I(cpu_transcoder);
12626
Daniel Vetter08a24032013-04-19 11:25:34 +020012627 PIPE_CONF_CHECK_I(has_pch_encoder);
12628 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012629 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012630
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012631 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012632 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012633
12634 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012635 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012636
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012637 if (current_config->has_drrs)
12638 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12639 } else
12640 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012641
Jani Nikulaa65347b2015-11-27 12:21:46 +020012642 PIPE_CONF_CHECK_I(has_dsi_encoder);
12643
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012644 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12645 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12646 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12647 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12648 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12649 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012650
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012651 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12652 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12653 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12654 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12655 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12656 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012657
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012658 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012659 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012660 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012661 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012662 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012663 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012664
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012665 PIPE_CONF_CHECK_I(has_audio);
12666
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012667 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012668 DRM_MODE_FLAG_INTERLACE);
12669
Daniel Vetterbb760062013-06-06 14:55:52 +020012670 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012671 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012672 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012673 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012674 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012675 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012676 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012677 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012678 DRM_MODE_FLAG_NVSYNC);
12679 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012680
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012681 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012682 /* pfit ratios are autocomputed by the hw on gen4+ */
12683 if (INTEL_INFO(dev)->gen < 4)
12684 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012685 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012686
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012687 if (!adjust) {
12688 PIPE_CONF_CHECK_I(pipe_src_w);
12689 PIPE_CONF_CHECK_I(pipe_src_h);
12690
12691 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12692 if (current_config->pch_pfit.enabled) {
12693 PIPE_CONF_CHECK_X(pch_pfit.pos);
12694 PIPE_CONF_CHECK_X(pch_pfit.size);
12695 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012696
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012697 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12698 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012699
Jesse Barnese59150d2014-01-07 13:30:45 -080012700 /* BDW+ don't expose a synchronous way to read the state */
12701 if (IS_HASWELL(dev))
12702 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012703
Ville Syrjälä282740f2013-09-04 18:30:03 +030012704 PIPE_CONF_CHECK_I(double_wide);
12705
Daniel Vetter26804af2014-06-25 22:01:55 +030012706 PIPE_CONF_CHECK_X(ddi_pll_sel);
12707
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012708 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012709 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012710 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012711 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12712 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012713 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012714 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012715 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12716 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12717 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012718
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012719 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12720 PIPE_CONF_CHECK_I(pipe_bpp);
12721
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012722 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012723 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012724
Daniel Vetter66e985c2013-06-05 13:34:20 +020012725#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012726#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012727#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012728#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012729#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012730#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012731#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012732
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012733 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012734}
12735
Damien Lespiau08db6652014-11-04 17:06:52 +000012736static void check_wm_state(struct drm_device *dev)
12737{
12738 struct drm_i915_private *dev_priv = dev->dev_private;
12739 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12740 struct intel_crtc *intel_crtc;
12741 int plane;
12742
12743 if (INTEL_INFO(dev)->gen < 9)
12744 return;
12745
12746 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12747 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12748
12749 for_each_intel_crtc(dev, intel_crtc) {
12750 struct skl_ddb_entry *hw_entry, *sw_entry;
12751 const enum pipe pipe = intel_crtc->pipe;
12752
12753 if (!intel_crtc->active)
12754 continue;
12755
12756 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012757 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012758 hw_entry = &hw_ddb.plane[pipe][plane];
12759 sw_entry = &sw_ddb->plane[pipe][plane];
12760
12761 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12762 continue;
12763
12764 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12765 "(expected (%u,%u), found (%u,%u))\n",
12766 pipe_name(pipe), plane + 1,
12767 sw_entry->start, sw_entry->end,
12768 hw_entry->start, hw_entry->end);
12769 }
12770
12771 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012772 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12773 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012774
12775 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12776 continue;
12777
12778 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12779 "(expected (%u,%u), found (%u,%u))\n",
12780 pipe_name(pipe),
12781 sw_entry->start, sw_entry->end,
12782 hw_entry->start, hw_entry->end);
12783 }
12784}
12785
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012786static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012787check_connector_state(struct drm_device *dev,
12788 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012789{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012790 struct drm_connector_state *old_conn_state;
12791 struct drm_connector *connector;
12792 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012793
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012794 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12795 struct drm_encoder *encoder = connector->encoder;
12796 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012797
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012798 /* This also checks the encoder/connector hw state with the
12799 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012800 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012801
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012802 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012803 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012804 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012805}
12806
12807static void
12808check_encoder_state(struct drm_device *dev)
12809{
12810 struct intel_encoder *encoder;
12811 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012812
Damien Lespiaub2784e12014-08-05 11:29:37 +010012813 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012814 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012815 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012816
12817 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12818 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012819 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012820
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012821 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012822 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012823 continue;
12824 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012825
12826 I915_STATE_WARN(connector->base.state->crtc !=
12827 encoder->base.crtc,
12828 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012829 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012830
Rob Clarke2c719b2014-12-15 13:56:32 -050012831 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012832 "encoder's enabled state mismatch "
12833 "(expected %i, found %i)\n",
12834 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012835
12836 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012837 bool active;
12838
12839 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012840 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012841 "encoder detached but still enabled on pipe %c.\n",
12842 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012843 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012844 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012845}
12846
12847static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012848check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012849{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012851 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012852 struct drm_crtc_state *old_crtc_state;
12853 struct drm_crtc *crtc;
12854 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012855
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012856 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12858 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012859 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012860
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012861 if (!needs_modeset(crtc->state) &&
12862 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012863 continue;
12864
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012865 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12866 pipe_config = to_intel_crtc_state(old_crtc_state);
12867 memset(pipe_config, 0, sizeof(*pipe_config));
12868 pipe_config->base.crtc = crtc;
12869 pipe_config->base.state = old_state;
12870
12871 DRM_DEBUG_KMS("[CRTC:%d]\n",
12872 crtc->base.id);
12873
12874 active = dev_priv->display.get_pipe_config(intel_crtc,
12875 pipe_config);
12876
12877 /* hw state is inconsistent with the pipe quirk */
12878 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12879 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12880 active = crtc->state->active;
12881
12882 I915_STATE_WARN(crtc->state->active != active,
12883 "crtc active state doesn't match with hw state "
12884 "(expected %i, found %i)\n", crtc->state->active, active);
12885
12886 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12887 "transitional active state does not match atomic hw state "
12888 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12889
12890 for_each_encoder_on_crtc(dev, crtc, encoder) {
12891 enum pipe pipe;
12892
12893 active = encoder->get_hw_state(encoder, &pipe);
12894 I915_STATE_WARN(active != crtc->state->active,
12895 "[ENCODER:%i] active %i with crtc active %i\n",
12896 encoder->base.base.id, active, crtc->state->active);
12897
12898 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12899 "Encoder connected to wrong pipe %c\n",
12900 pipe_name(pipe));
12901
12902 if (active)
12903 encoder->get_config(encoder, pipe_config);
12904 }
12905
12906 if (!crtc->state->active)
12907 continue;
12908
12909 sw_config = to_intel_crtc_state(crtc->state);
12910 if (!intel_pipe_config_compare(dev, sw_config,
12911 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012912 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012913 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012914 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012915 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012916 "[sw state]");
12917 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012918 }
12919}
12920
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012921static void
12922check_shared_dpll_state(struct drm_device *dev)
12923{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012924 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012925 struct intel_crtc *crtc;
12926 struct intel_dpll_hw_state dpll_hw_state;
12927 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012928
12929 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12930 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12931 int enabled_crtcs = 0, active_crtcs = 0;
12932 bool active;
12933
12934 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12935
12936 DRM_DEBUG_KMS("%s\n", pll->name);
12937
12938 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12939
Rob Clarke2c719b2014-12-15 13:56:32 -050012940 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012941 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012942 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012943 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012944 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012945 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012946 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012947 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012948 "pll on state mismatch (expected %i, found %i)\n",
12949 pll->on, active);
12950
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012951 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012952 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012953 enabled_crtcs++;
12954 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12955 active_crtcs++;
12956 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012957 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012958 "pll active crtcs mismatch (expected %i, found %i)\n",
12959 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012960 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012961 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012962 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012963
Rob Clarke2c719b2014-12-15 13:56:32 -050012964 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012965 sizeof(dpll_hw_state)),
12966 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012967 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012968}
12969
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012970static void
12971intel_modeset_check_state(struct drm_device *dev,
12972 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012973{
Damien Lespiau08db6652014-11-04 17:06:52 +000012974 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012975 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012976 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012977 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012978 check_shared_dpll_state(dev);
12979}
12980
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012981void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012982 int dotclock)
12983{
12984 /*
12985 * FDI already provided one idea for the dotclock.
12986 * Yell if the encoder disagrees.
12987 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012988 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012989 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012990 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012991}
12992
Ville Syrjälä80715b22014-05-15 20:23:23 +030012993static void update_scanline_offset(struct intel_crtc *crtc)
12994{
12995 struct drm_device *dev = crtc->base.dev;
12996
12997 /*
12998 * The scanline counter increments at the leading edge of hsync.
12999 *
13000 * On most platforms it starts counting from vtotal-1 on the
13001 * first active line. That means the scanline counter value is
13002 * always one less than what we would expect. Ie. just after
13003 * start of vblank, which also occurs at start of hsync (on the
13004 * last active line), the scanline counter will read vblank_start-1.
13005 *
13006 * On gen2 the scanline counter starts counting from 1 instead
13007 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13008 * to keep the value positive), instead of adding one.
13009 *
13010 * On HSW+ the behaviour of the scanline counter depends on the output
13011 * type. For DP ports it behaves like most other platforms, but on HDMI
13012 * there's an extra 1 line difference. So we need to add two instead of
13013 * one to the value.
13014 */
13015 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013016 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013017 int vtotal;
13018
Ville Syrjälä124abe02015-09-08 13:40:45 +030013019 vtotal = adjusted_mode->crtc_vtotal;
13020 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013021 vtotal /= 2;
13022
13023 crtc->scanline_offset = vtotal - 1;
13024 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013025 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013026 crtc->scanline_offset = 2;
13027 } else
13028 crtc->scanline_offset = 1;
13029}
13030
Maarten Lankhorstad421372015-06-15 12:33:42 +020013031static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013032{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013033 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013034 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013035 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013036 struct drm_crtc *crtc;
13037 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013038 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013039
13040 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013041 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013042
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013043 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13045 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013046
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013047 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013048 continue;
13049
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013050 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13051
13052 if (old_dpll == DPLL_ID_PRIVATE)
13053 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013054
Maarten Lankhorstad421372015-06-15 12:33:42 +020013055 if (!shared_dpll)
13056 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13057
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013058 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013059 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013060}
13061
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013062/*
13063 * This implements the workaround described in the "notes" section of the mode
13064 * set sequence documentation. When going from no pipes or single pipe to
13065 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13066 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13067 */
13068static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13069{
13070 struct drm_crtc_state *crtc_state;
13071 struct intel_crtc *intel_crtc;
13072 struct drm_crtc *crtc;
13073 struct intel_crtc_state *first_crtc_state = NULL;
13074 struct intel_crtc_state *other_crtc_state = NULL;
13075 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13076 int i;
13077
13078 /* look at all crtc's that are going to be enabled in during modeset */
13079 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13080 intel_crtc = to_intel_crtc(crtc);
13081
13082 if (!crtc_state->active || !needs_modeset(crtc_state))
13083 continue;
13084
13085 if (first_crtc_state) {
13086 other_crtc_state = to_intel_crtc_state(crtc_state);
13087 break;
13088 } else {
13089 first_crtc_state = to_intel_crtc_state(crtc_state);
13090 first_pipe = intel_crtc->pipe;
13091 }
13092 }
13093
13094 /* No workaround needed? */
13095 if (!first_crtc_state)
13096 return 0;
13097
13098 /* w/a possibly needed, check how many crtc's are already enabled. */
13099 for_each_intel_crtc(state->dev, intel_crtc) {
13100 struct intel_crtc_state *pipe_config;
13101
13102 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13103 if (IS_ERR(pipe_config))
13104 return PTR_ERR(pipe_config);
13105
13106 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13107
13108 if (!pipe_config->base.active ||
13109 needs_modeset(&pipe_config->base))
13110 continue;
13111
13112 /* 2 or more enabled crtcs means no need for w/a */
13113 if (enabled_pipe != INVALID_PIPE)
13114 return 0;
13115
13116 enabled_pipe = intel_crtc->pipe;
13117 }
13118
13119 if (enabled_pipe != INVALID_PIPE)
13120 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13121 else if (other_crtc_state)
13122 other_crtc_state->hsw_workaround_pipe = first_pipe;
13123
13124 return 0;
13125}
13126
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013127static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13128{
13129 struct drm_crtc *crtc;
13130 struct drm_crtc_state *crtc_state;
13131 int ret = 0;
13132
13133 /* add all active pipes to the state */
13134 for_each_crtc(state->dev, crtc) {
13135 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13136 if (IS_ERR(crtc_state))
13137 return PTR_ERR(crtc_state);
13138
13139 if (!crtc_state->active || needs_modeset(crtc_state))
13140 continue;
13141
13142 crtc_state->mode_changed = true;
13143
13144 ret = drm_atomic_add_affected_connectors(state, crtc);
13145 if (ret)
13146 break;
13147
13148 ret = drm_atomic_add_affected_planes(state, crtc);
13149 if (ret)
13150 break;
13151 }
13152
13153 return ret;
13154}
13155
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013156static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013157{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013158 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13159 struct drm_i915_private *dev_priv = state->dev->dev_private;
13160 struct drm_crtc *crtc;
13161 struct drm_crtc_state *crtc_state;
13162 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013163
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013164 if (!check_digital_port_conflicts(state)) {
13165 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13166 return -EINVAL;
13167 }
13168
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013169 intel_state->modeset = true;
13170 intel_state->active_crtcs = dev_priv->active_crtcs;
13171
13172 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13173 if (crtc_state->active)
13174 intel_state->active_crtcs |= 1 << i;
13175 else
13176 intel_state->active_crtcs &= ~(1 << i);
13177 }
13178
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013179 /*
13180 * See if the config requires any additional preparation, e.g.
13181 * to adjust global state with pipes off. We need to do this
13182 * here so we can get the modeset_pipe updated config for the new
13183 * mode set on this crtc. For other crtcs we need to use the
13184 * adjusted_mode bits in the crtc directly.
13185 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013186 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013187 ret = dev_priv->display.modeset_calc_cdclk(state);
13188
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013189 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013190 ret = intel_modeset_all_pipes(state);
13191
13192 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013193 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013194
13195 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13196 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013197 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013198 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013199
Maarten Lankhorstad421372015-06-15 12:33:42 +020013200 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013201
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013202 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013203 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013204
Maarten Lankhorstad421372015-06-15 12:33:42 +020013205 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013206}
13207
Matt Roperaa363132015-09-24 15:53:18 -070013208/*
13209 * Handle calculation of various watermark data at the end of the atomic check
13210 * phase. The code here should be run after the per-crtc and per-plane 'check'
13211 * handlers to ensure that all derived state has been updated.
13212 */
13213static void calc_watermark_data(struct drm_atomic_state *state)
13214{
13215 struct drm_device *dev = state->dev;
13216 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13217 struct drm_crtc *crtc;
13218 struct drm_crtc_state *cstate;
13219 struct drm_plane *plane;
13220 struct drm_plane_state *pstate;
13221
13222 /*
13223 * Calculate watermark configuration details now that derived
13224 * plane/crtc state is all properly updated.
13225 */
13226 drm_for_each_crtc(crtc, dev) {
13227 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13228 crtc->state;
13229
13230 if (cstate->active)
13231 intel_state->wm_config.num_pipes_active++;
13232 }
13233 drm_for_each_legacy_plane(plane, dev) {
13234 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13235 plane->state;
13236
13237 if (!to_intel_plane_state(pstate)->visible)
13238 continue;
13239
13240 intel_state->wm_config.sprites_enabled = true;
13241 if (pstate->crtc_w != pstate->src_w >> 16 ||
13242 pstate->crtc_h != pstate->src_h >> 16)
13243 intel_state->wm_config.sprites_scaled = true;
13244 }
13245}
13246
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013247/**
13248 * intel_atomic_check - validate state object
13249 * @dev: drm device
13250 * @state: state to validate
13251 */
13252static int intel_atomic_check(struct drm_device *dev,
13253 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013254{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013255 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013256 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013257 struct drm_crtc *crtc;
13258 struct drm_crtc_state *crtc_state;
13259 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013260 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013261
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013262 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013263 if (ret)
13264 return ret;
13265
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013266 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013267 struct intel_crtc_state *pipe_config =
13268 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013269
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013270 memset(&to_intel_crtc(crtc)->atomic, 0,
13271 sizeof(struct intel_crtc_atomic_commit));
13272
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013273 /* Catch I915_MODE_FLAG_INHERITED */
13274 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13275 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013276
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013277 if (!crtc_state->enable) {
13278 if (needs_modeset(crtc_state))
13279 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013280 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013281 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013282
Daniel Vetter26495482015-07-15 14:15:52 +020013283 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013284 continue;
13285
Daniel Vetter26495482015-07-15 14:15:52 +020013286 /* FIXME: For only active_changed we shouldn't need to do any
13287 * state recomputation at all. */
13288
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013289 ret = drm_atomic_add_affected_connectors(state, crtc);
13290 if (ret)
13291 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013292
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013293 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013294 if (ret)
13295 return ret;
13296
Jani Nikula73831232015-11-19 10:26:30 +020013297 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013298 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013299 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013300 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013301 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013302 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013303 }
13304
13305 if (needs_modeset(crtc_state)) {
13306 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013307
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013308 ret = drm_atomic_add_affected_planes(state, crtc);
13309 if (ret)
13310 return ret;
13311 }
13312
Daniel Vetter26495482015-07-15 14:15:52 +020013313 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13314 needs_modeset(crtc_state) ?
13315 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013316 }
13317
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013318 if (any_ms) {
13319 ret = intel_modeset_checks(state);
13320
13321 if (ret)
13322 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013323 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013324 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013325
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013326 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013327 if (ret)
13328 return ret;
13329
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013330 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013331 calc_watermark_data(state);
13332
13333 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013334}
13335
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013336static int intel_atomic_prepare_commit(struct drm_device *dev,
13337 struct drm_atomic_state *state,
13338 bool async)
13339{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013340 struct drm_i915_private *dev_priv = dev->dev_private;
13341 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013342 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013343 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013344 struct drm_crtc *crtc;
13345 int i, ret;
13346
13347 if (async) {
13348 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13349 return -EINVAL;
13350 }
13351
13352 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13353 ret = intel_crtc_wait_for_pending_flips(crtc);
13354 if (ret)
13355 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013356
13357 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13358 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013359 }
13360
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013361 ret = mutex_lock_interruptible(&dev->struct_mutex);
13362 if (ret)
13363 return ret;
13364
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013365 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013366 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13367 u32 reset_counter;
13368
13369 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13370 mutex_unlock(&dev->struct_mutex);
13371
13372 for_each_plane_in_state(state, plane, plane_state, i) {
13373 struct intel_plane_state *intel_plane_state =
13374 to_intel_plane_state(plane_state);
13375
13376 if (!intel_plane_state->wait_req)
13377 continue;
13378
13379 ret = __i915_wait_request(intel_plane_state->wait_req,
13380 reset_counter, true,
13381 NULL, NULL);
13382
13383 /* Swallow -EIO errors to allow updates during hw lockup. */
13384 if (ret == -EIO)
13385 ret = 0;
13386
13387 if (ret)
13388 break;
13389 }
13390
13391 if (!ret)
13392 return 0;
13393
13394 mutex_lock(&dev->struct_mutex);
13395 drm_atomic_helper_cleanup_planes(dev, state);
13396 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013397
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013398 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013399 return ret;
13400}
13401
Maarten Lankhorste8861672016-02-24 11:24:26 +010013402static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13403 struct drm_i915_private *dev_priv,
13404 unsigned crtc_mask)
13405{
13406 unsigned last_vblank_count[I915_MAX_PIPES];
13407 enum pipe pipe;
13408 int ret;
13409
13410 if (!crtc_mask)
13411 return;
13412
13413 for_each_pipe(dev_priv, pipe) {
13414 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13415
13416 if (!((1 << pipe) & crtc_mask))
13417 continue;
13418
13419 ret = drm_crtc_vblank_get(crtc);
13420 if (WARN_ON(ret != 0)) {
13421 crtc_mask &= ~(1 << pipe);
13422 continue;
13423 }
13424
13425 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13426 }
13427
13428 for_each_pipe(dev_priv, pipe) {
13429 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13430 long lret;
13431
13432 if (!((1 << pipe) & crtc_mask))
13433 continue;
13434
13435 lret = wait_event_timeout(dev->vblank[pipe].queue,
13436 last_vblank_count[pipe] !=
13437 drm_crtc_vblank_count(crtc),
13438 msecs_to_jiffies(50));
13439
13440 WARN_ON(!lret);
13441
13442 drm_crtc_vblank_put(crtc);
13443 }
13444}
13445
13446static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13447{
13448 /* fb updated, need to unpin old fb */
13449 if (crtc_state->fb_changed)
13450 return true;
13451
13452 /* wm changes, need vblank before final wm's */
13453 if (crtc_state->wm_changed)
13454 return true;
13455
13456 /*
13457 * cxsr is re-enabled after vblank.
13458 * This is already handled by crtc_state->wm_changed,
13459 * but added for clarity.
13460 */
13461 if (crtc_state->disable_cxsr)
13462 return true;
13463
13464 return false;
13465}
13466
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013467/**
13468 * intel_atomic_commit - commit validated state object
13469 * @dev: DRM device
13470 * @state: the top-level driver state object
13471 * @async: asynchronous commit
13472 *
13473 * This function commits a top-level state object that has been validated
13474 * with drm_atomic_helper_check().
13475 *
13476 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13477 * we can only handle plane-related operations and do not yet support
13478 * asynchronous commit.
13479 *
13480 * RETURNS
13481 * Zero for success or -errno.
13482 */
13483static int intel_atomic_commit(struct drm_device *dev,
13484 struct drm_atomic_state *state,
13485 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013486{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013487 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013488 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013489 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013490 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013491 int ret = 0, i;
13492 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013493 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013494 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013495
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013496 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013497 if (ret) {
13498 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013499 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013500 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013501
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013502 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013503 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013504
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013505 if (intel_state->modeset) {
13506 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13507 sizeof(intel_state->min_pixclk));
13508 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013509 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013510
13511 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013512 }
13513
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013514 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13516
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013517 if (needs_modeset(crtc->state) ||
13518 to_intel_crtc_state(crtc->state)->update_pipe) {
13519 hw_check = true;
13520
13521 put_domains[to_intel_crtc(crtc)->pipe] =
13522 modeset_get_crtc_power_domains(crtc,
13523 to_intel_crtc_state(crtc->state));
13524 }
13525
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013526 if (!needs_modeset(crtc->state))
13527 continue;
13528
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013529 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013530
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013531 if (crtc_state->active) {
13532 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13533 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013534 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013535 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013536 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013537
13538 /*
13539 * Underruns don't always raise
13540 * interrupts, so check manually.
13541 */
13542 intel_check_cpu_fifo_underruns(dev_priv);
13543 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013544
13545 if (!crtc->state->active)
13546 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013547 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013548 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013549
Daniel Vetterea9d7582012-07-10 10:42:52 +020013550 /* Only after disabling all output pipelines that will be changed can we
13551 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013552 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013553
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013554 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013555 intel_shared_dpll_commit(state);
13556
13557 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013558
13559 if (dev_priv->display.modeset_commit_cdclk &&
13560 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13561 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013562 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013563
Daniel Vettera6778b32012-07-02 09:56:42 +020013564 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013565 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13567 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013568 struct intel_crtc_state *pipe_config =
13569 to_intel_crtc_state(crtc->state);
13570 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013571
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013572 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013573 update_scanline_offset(to_intel_crtc(crtc));
13574 dev_priv->display.crtc_enable(crtc);
13575 }
13576
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013577 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013578 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013579
Paulo Zanoni49227c42016-01-19 11:35:52 -020013580 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13581 intel_fbc_enable(intel_crtc);
13582
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013583 if (crtc->state->active &&
13584 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013585 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013586
Maarten Lankhorste8861672016-02-24 11:24:26 +010013587 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13588 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013589 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013590
Daniel Vettera6778b32012-07-02 09:56:42 +020013591 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013592
Maarten Lankhorste8861672016-02-24 11:24:26 +010013593 if (!state->legacy_cursor_update)
13594 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013595
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013596 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorste8861672016-02-24 11:24:26 +010013597 intel_post_plane_update(to_intel_crtc(crtc));
13598
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013599 if (put_domains[i])
13600 modeset_put_power_domains(dev_priv, put_domains[i]);
13601 }
13602
13603 if (intel_state->modeset)
13604 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13605
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013606 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013607 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013608 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013609
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013610 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013611 intel_modeset_check_state(dev, state);
13612
13613 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013614
Mika Kuoppala75714942015-12-16 09:26:48 +020013615 /* As one of the primary mmio accessors, KMS has a high likelihood
13616 * of triggering bugs in unclaimed access. After we finish
13617 * modesetting, see if an error has been flagged, and if so
13618 * enable debugging for the next modeset - and hope we catch
13619 * the culprit.
13620 *
13621 * XXX note that we assume display power is on at this point.
13622 * This might hold true now but we need to add pm helper to check
13623 * unclaimed only when the hardware is on, as atomic commits
13624 * can happen also when the device is completely off.
13625 */
13626 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13627
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013628 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013629}
13630
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013631void intel_crtc_restore_mode(struct drm_crtc *crtc)
13632{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013633 struct drm_device *dev = crtc->dev;
13634 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013635 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013636 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013637
13638 state = drm_atomic_state_alloc(dev);
13639 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013640 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013641 crtc->base.id);
13642 return;
13643 }
13644
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013645 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013646
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013647retry:
13648 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13649 ret = PTR_ERR_OR_ZERO(crtc_state);
13650 if (!ret) {
13651 if (!crtc_state->active)
13652 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013653
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013654 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013655 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013656 }
13657
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013658 if (ret == -EDEADLK) {
13659 drm_atomic_state_clear(state);
13660 drm_modeset_backoff(state->acquire_ctx);
13661 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013662 }
13663
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013664 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013665out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013666 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013667}
13668
Daniel Vetter25c5b262012-07-08 22:08:04 +020013669#undef for_each_intel_crtc_masked
13670
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013671static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013672 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013673 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013674 .destroy = intel_crtc_destroy,
13675 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013676 .atomic_duplicate_state = intel_crtc_duplicate_state,
13677 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013678};
13679
Daniel Vetter53589012013-06-05 13:34:16 +020013680static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13681 struct intel_shared_dpll *pll,
13682 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013683{
Daniel Vetter53589012013-06-05 13:34:16 +020013684 uint32_t val;
13685
Imre Deak12fda382016-02-12 18:55:12 +020013686 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013687 return false;
13688
Daniel Vetter53589012013-06-05 13:34:16 +020013689 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013690 hw_state->dpll = val;
13691 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13692 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013693
Imre Deak12fda382016-02-12 18:55:12 +020013694 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13695
Daniel Vetter53589012013-06-05 13:34:16 +020013696 return val & DPLL_VCO_ENABLE;
13697}
13698
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013699static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13700 struct intel_shared_dpll *pll)
13701{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013702 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13703 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013704}
13705
Daniel Vettere7b903d2013-06-05 13:34:14 +020013706static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13707 struct intel_shared_dpll *pll)
13708{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013709 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013710 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013711
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013712 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013713
13714 /* Wait for the clocks to stabilize. */
13715 POSTING_READ(PCH_DPLL(pll->id));
13716 udelay(150);
13717
13718 /* The pixel multiplier can only be updated once the
13719 * DPLL is enabled and the clocks are stable.
13720 *
13721 * So write it again.
13722 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013723 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013724 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013725 udelay(200);
13726}
13727
13728static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13729 struct intel_shared_dpll *pll)
13730{
13731 struct drm_device *dev = dev_priv->dev;
13732 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013733
13734 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013735 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013736 if (intel_crtc_to_shared_dpll(crtc) == pll)
13737 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13738 }
13739
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013740 I915_WRITE(PCH_DPLL(pll->id), 0);
13741 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013742 udelay(200);
13743}
13744
Daniel Vetter46edb022013-06-05 13:34:12 +020013745static char *ibx_pch_dpll_names[] = {
13746 "PCH DPLL A",
13747 "PCH DPLL B",
13748};
13749
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013750static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013751{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013753 int i;
13754
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013755 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013756
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013757 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013758 dev_priv->shared_dplls[i].id = i;
13759 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013760 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013761 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13762 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013763 dev_priv->shared_dplls[i].get_hw_state =
13764 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013765 }
13766}
13767
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013768static void intel_shared_dpll_init(struct drm_device *dev)
13769{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013770 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013771
Daniel Vetter9cd86932014-06-25 22:01:57 +030013772 if (HAS_DDI(dev))
13773 intel_ddi_pll_init(dev);
13774 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013775 ibx_pch_dpll_init(dev);
13776 else
13777 dev_priv->num_shared_dpll = 0;
13778
13779 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013780}
13781
Matt Roper6beb8c232014-12-01 15:40:14 -080013782/**
13783 * intel_prepare_plane_fb - Prepare fb for usage on plane
13784 * @plane: drm plane to prepare for
13785 * @fb: framebuffer to prepare for presentation
13786 *
13787 * Prepares a framebuffer for usage on a display plane. Generally this
13788 * involves pinning the underlying object and updating the frontbuffer tracking
13789 * bits. Some older platforms need special physical address handling for
13790 * cursor planes.
13791 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013792 * Must be called with struct_mutex held.
13793 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013794 * Returns 0 on success, negative error code on failure.
13795 */
13796int
13797intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013798 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013799{
13800 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013801 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013802 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013803 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013804 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013805 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013806
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013807 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013808 return 0;
13809
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013810 if (old_obj) {
13811 struct drm_crtc_state *crtc_state =
13812 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13813
13814 /* Big Hammer, we also need to ensure that any pending
13815 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13816 * current scanout is retired before unpinning the old
13817 * framebuffer. Note that we rely on userspace rendering
13818 * into the buffer attached to the pipe they are waiting
13819 * on. If not, userspace generates a GPU hang with IPEHR
13820 * point to the MI_WAIT_FOR_EVENT.
13821 *
13822 * This should only fail upon a hung GPU, in which case we
13823 * can safely continue.
13824 */
13825 if (needs_modeset(crtc_state))
13826 ret = i915_gem_object_wait_rendering(old_obj, true);
13827
13828 /* Swallow -EIO errors to allow updates during hw lockup. */
13829 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013830 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013831 }
13832
Alex Goins3c28ff22015-11-25 18:43:39 -080013833 /* For framebuffer backed by dmabuf, wait for fence */
13834 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013835 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013836
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013837 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13838 false, true,
13839 MAX_SCHEDULE_TIMEOUT);
13840 if (lret == -ERESTARTSYS)
13841 return lret;
13842
13843 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013844 }
13845
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013846 if (!obj) {
13847 ret = 0;
13848 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013849 INTEL_INFO(dev)->cursor_needs_physical) {
13850 int align = IS_I830(dev) ? 16 * 1024 : 256;
13851 ret = i915_gem_object_attach_phys(obj, align);
13852 if (ret)
13853 DRM_DEBUG_KMS("failed to attach phys object\n");
13854 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013855 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013856 }
13857
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013858 if (ret == 0) {
13859 if (obj) {
13860 struct intel_plane_state *plane_state =
13861 to_intel_plane_state(new_state);
13862
13863 i915_gem_request_assign(&plane_state->wait_req,
13864 obj->last_write_req);
13865 }
13866
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013867 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013868 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013869
Matt Roper6beb8c232014-12-01 15:40:14 -080013870 return ret;
13871}
13872
Matt Roper38f3ce32014-12-02 07:45:25 -080013873/**
13874 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13875 * @plane: drm plane to clean up for
13876 * @fb: old framebuffer that was on plane
13877 *
13878 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013879 *
13880 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013881 */
13882void
13883intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013884 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013885{
13886 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013887 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013888 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013889 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13890 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013891
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013892 old_intel_state = to_intel_plane_state(old_state);
13893
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013894 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013895 return;
13896
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013897 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13898 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013899 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013900
13901 /* prepare_fb aborted? */
13902 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13903 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13904 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013905
13906 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13907
Matt Roper465c1202014-05-29 08:06:54 -070013908}
13909
Chandra Konduru6156a452015-04-27 13:48:39 -070013910int
13911skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13912{
13913 int max_scale;
13914 struct drm_device *dev;
13915 struct drm_i915_private *dev_priv;
13916 int crtc_clock, cdclk;
13917
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013918 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013919 return DRM_PLANE_HELPER_NO_SCALING;
13920
13921 dev = intel_crtc->base.dev;
13922 dev_priv = dev->dev_private;
13923 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013924 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013925
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013926 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013927 return DRM_PLANE_HELPER_NO_SCALING;
13928
13929 /*
13930 * skl max scale is lower of:
13931 * close to 3 but not 3, -1 is for that purpose
13932 * or
13933 * cdclk/crtc_clock
13934 */
13935 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13936
13937 return max_scale;
13938}
13939
Matt Roper465c1202014-05-29 08:06:54 -070013940static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013941intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013942 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013943 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013944{
Matt Roper2b875c22014-12-01 15:40:13 -080013945 struct drm_crtc *crtc = state->base.crtc;
13946 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013947 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013948 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13949 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013950
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013951 if (INTEL_INFO(plane->dev)->gen >= 9) {
13952 /* use scaler when colorkey is not required */
13953 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13954 min_scale = 1;
13955 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13956 }
Sonika Jindald8106362015-04-10 14:37:28 +053013957 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013958 }
Sonika Jindald8106362015-04-10 14:37:28 +053013959
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013960 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13961 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013962 min_scale, max_scale,
13963 can_position, true,
13964 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013965}
13966
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013967static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13968 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013969{
13970 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013972 struct intel_crtc_state *old_intel_state =
13973 to_intel_crtc_state(old_crtc_state);
13974 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013975
Matt Roperc34c9ee2014-12-23 10:41:50 -080013976 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013977 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013978
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013979 if (modeset)
13980 return;
13981
13982 if (to_intel_crtc_state(crtc->state)->update_pipe)
13983 intel_update_pipe_config(intel_crtc, old_intel_state);
13984 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013985 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013986}
13987
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013988static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13989 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013990{
Matt Roper32b7eee2014-12-24 07:59:06 -080013991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013992
Maarten Lankhorst62852622015-09-23 16:29:38 +020013993 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013994}
13995
Matt Ropercf4c7c12014-12-04 10:27:42 -080013996/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013997 * intel_plane_destroy - destroy a plane
13998 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013999 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014000 * Common destruction function for all types of planes (primary, cursor,
14001 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014002 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014003void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014004{
14005 struct intel_plane *intel_plane = to_intel_plane(plane);
14006 drm_plane_cleanup(plane);
14007 kfree(intel_plane);
14008}
14009
Matt Roper65a3fea2015-01-21 16:35:42 -080014010const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014011 .update_plane = drm_atomic_helper_update_plane,
14012 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014013 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014014 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014015 .atomic_get_property = intel_plane_atomic_get_property,
14016 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014017 .atomic_duplicate_state = intel_plane_duplicate_state,
14018 .atomic_destroy_state = intel_plane_destroy_state,
14019
Matt Roper465c1202014-05-29 08:06:54 -070014020};
14021
14022static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14023 int pipe)
14024{
14025 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014026 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014027 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014028 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014029
14030 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14031 if (primary == NULL)
14032 return NULL;
14033
Matt Roper8e7d6882015-01-21 16:35:41 -080014034 state = intel_create_plane_state(&primary->base);
14035 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014036 kfree(primary);
14037 return NULL;
14038 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014039 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014040
Matt Roper465c1202014-05-29 08:06:54 -070014041 primary->can_scale = false;
14042 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014043 if (INTEL_INFO(dev)->gen >= 9) {
14044 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014045 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014046 }
Matt Roper465c1202014-05-29 08:06:54 -070014047 primary->pipe = pipe;
14048 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014049 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014050 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014051 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14052 primary->plane = !pipe;
14053
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014054 if (INTEL_INFO(dev)->gen >= 9) {
14055 intel_primary_formats = skl_primary_formats;
14056 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014057
14058 primary->update_plane = skylake_update_primary_plane;
14059 primary->disable_plane = skylake_disable_primary_plane;
14060 } else if (HAS_PCH_SPLIT(dev)) {
14061 intel_primary_formats = i965_primary_formats;
14062 num_formats = ARRAY_SIZE(i965_primary_formats);
14063
14064 primary->update_plane = ironlake_update_primary_plane;
14065 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014066 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014067 intel_primary_formats = i965_primary_formats;
14068 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014069
14070 primary->update_plane = i9xx_update_primary_plane;
14071 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014072 } else {
14073 intel_primary_formats = i8xx_primary_formats;
14074 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014075
14076 primary->update_plane = i9xx_update_primary_plane;
14077 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014078 }
14079
14080 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014081 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014082 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014083 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014084
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014085 if (INTEL_INFO(dev)->gen >= 4)
14086 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014087
Matt Roperea2c67b2014-12-23 10:41:52 -080014088 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14089
Matt Roper465c1202014-05-29 08:06:54 -070014090 return &primary->base;
14091}
14092
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014093void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14094{
14095 if (!dev->mode_config.rotation_property) {
14096 unsigned long flags = BIT(DRM_ROTATE_0) |
14097 BIT(DRM_ROTATE_180);
14098
14099 if (INTEL_INFO(dev)->gen >= 9)
14100 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14101
14102 dev->mode_config.rotation_property =
14103 drm_mode_create_rotation_property(dev, flags);
14104 }
14105 if (dev->mode_config.rotation_property)
14106 drm_object_attach_property(&plane->base.base,
14107 dev->mode_config.rotation_property,
14108 plane->base.state->rotation);
14109}
14110
Matt Roper3d7d6512014-06-10 08:28:13 -070014111static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014112intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014113 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014114 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014115{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014116 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014117 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014118 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014119 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014120 unsigned stride;
14121 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014122
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014123 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14124 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014125 DRM_PLANE_HELPER_NO_SCALING,
14126 DRM_PLANE_HELPER_NO_SCALING,
14127 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014128 if (ret)
14129 return ret;
14130
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014131 /* if we want to turn off the cursor ignore width and height */
14132 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014133 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014134
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014135 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014136 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014137 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14138 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014139 return -EINVAL;
14140 }
14141
Matt Roperea2c67b2014-12-23 10:41:52 -080014142 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14143 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014144 DRM_DEBUG_KMS("buffer is too small\n");
14145 return -ENOMEM;
14146 }
14147
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014148 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014149 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014150 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014151 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014152
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014153 /*
14154 * There's something wrong with the cursor on CHV pipe C.
14155 * If it straddles the left edge of the screen then
14156 * moving it away from the edge or disabling it often
14157 * results in a pipe underrun, and often that can lead to
14158 * dead pipe (constant underrun reported, and it scans
14159 * out just a solid color). To recover from that, the
14160 * display power well must be turned off and on again.
14161 * Refuse the put the cursor into that compromised position.
14162 */
14163 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14164 state->visible && state->base.crtc_x < 0) {
14165 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14166 return -EINVAL;
14167 }
14168
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014169 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014170}
14171
Matt Roperf4a2cf22014-12-01 15:40:12 -080014172static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014173intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014174 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014175{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14177
14178 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014179 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014180}
14181
14182static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014183intel_update_cursor_plane(struct drm_plane *plane,
14184 const struct intel_crtc_state *crtc_state,
14185 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014186{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014187 struct drm_crtc *crtc = crtc_state->base.crtc;
14188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014189 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014190 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014191 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014192
Matt Roperf4a2cf22014-12-01 15:40:12 -080014193 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014194 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014195 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014196 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014197 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014198 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014199
Gustavo Padovana912f122014-12-01 15:40:10 -080014200 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014201 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014202}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014203
Matt Roper3d7d6512014-06-10 08:28:13 -070014204static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14205 int pipe)
14206{
14207 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014208 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014209
14210 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14211 if (cursor == NULL)
14212 return NULL;
14213
Matt Roper8e7d6882015-01-21 16:35:41 -080014214 state = intel_create_plane_state(&cursor->base);
14215 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014216 kfree(cursor);
14217 return NULL;
14218 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014219 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014220
Matt Roper3d7d6512014-06-10 08:28:13 -070014221 cursor->can_scale = false;
14222 cursor->max_downscale = 1;
14223 cursor->pipe = pipe;
14224 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014225 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014226 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014227 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014228 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014229
14230 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014231 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014232 intel_cursor_formats,
14233 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014234 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014235
14236 if (INTEL_INFO(dev)->gen >= 4) {
14237 if (!dev->mode_config.rotation_property)
14238 dev->mode_config.rotation_property =
14239 drm_mode_create_rotation_property(dev,
14240 BIT(DRM_ROTATE_0) |
14241 BIT(DRM_ROTATE_180));
14242 if (dev->mode_config.rotation_property)
14243 drm_object_attach_property(&cursor->base.base,
14244 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014245 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014246 }
14247
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014248 if (INTEL_INFO(dev)->gen >=9)
14249 state->scaler_id = -1;
14250
Matt Roperea2c67b2014-12-23 10:41:52 -080014251 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14252
Matt Roper3d7d6512014-06-10 08:28:13 -070014253 return &cursor->base;
14254}
14255
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014256static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14257 struct intel_crtc_state *crtc_state)
14258{
14259 int i;
14260 struct intel_scaler *intel_scaler;
14261 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14262
14263 for (i = 0; i < intel_crtc->num_scalers; i++) {
14264 intel_scaler = &scaler_state->scalers[i];
14265 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014266 intel_scaler->mode = PS_SCALER_MODE_DYN;
14267 }
14268
14269 scaler_state->scaler_id = -1;
14270}
14271
Hannes Ederb358d0a2008-12-18 21:18:47 +010014272static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014273{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014274 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014275 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014276 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014277 struct drm_plane *primary = NULL;
14278 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014279 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014280
Daniel Vetter955382f2013-09-19 14:05:45 +020014281 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014282 if (intel_crtc == NULL)
14283 return;
14284
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014285 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14286 if (!crtc_state)
14287 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014288 intel_crtc->config = crtc_state;
14289 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014290 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014291
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014292 /* initialize shared scalers */
14293 if (INTEL_INFO(dev)->gen >= 9) {
14294 if (pipe == PIPE_C)
14295 intel_crtc->num_scalers = 1;
14296 else
14297 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14298
14299 skl_init_scalers(dev, intel_crtc, crtc_state);
14300 }
14301
Matt Roper465c1202014-05-29 08:06:54 -070014302 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014303 if (!primary)
14304 goto fail;
14305
14306 cursor = intel_cursor_plane_create(dev, pipe);
14307 if (!cursor)
14308 goto fail;
14309
Matt Roper465c1202014-05-29 08:06:54 -070014310 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014311 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014312 if (ret)
14313 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014314
14315 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014316 for (i = 0; i < 256; i++) {
14317 intel_crtc->lut_r[i] = i;
14318 intel_crtc->lut_g[i] = i;
14319 intel_crtc->lut_b[i] = i;
14320 }
14321
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014322 /*
14323 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014324 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014325 */
Jesse Barnes80824002009-09-10 15:28:06 -070014326 intel_crtc->pipe = pipe;
14327 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014328 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014329 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014330 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014331 }
14332
Chris Wilson4b0e3332014-05-30 16:35:26 +030014333 intel_crtc->cursor_base = ~0;
14334 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014335 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014336
Ville Syrjälä852eb002015-06-24 22:00:07 +030014337 intel_crtc->wm.cxsr_allowed = true;
14338
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014339 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14340 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14341 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14342 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14343
Jesse Barnes79e53942008-11-07 14:24:08 -080014344 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014345
14346 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014347 return;
14348
14349fail:
14350 if (primary)
14351 drm_plane_cleanup(primary);
14352 if (cursor)
14353 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014354 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014355 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014356}
14357
Jesse Barnes752aa882013-10-31 18:55:49 +020014358enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14359{
14360 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014361 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014362
Rob Clark51fd3712013-11-19 12:10:12 -050014363 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014364
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014365 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014366 return INVALID_PIPE;
14367
14368 return to_intel_crtc(encoder->crtc)->pipe;
14369}
14370
Carl Worth08d7b3d2009-04-29 14:43:54 -070014371int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014372 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014373{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014374 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014375 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014376 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014377
Rob Clark7707e652014-07-17 23:30:04 -040014378 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014379
Rob Clark7707e652014-07-17 23:30:04 -040014380 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014381 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014382 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014383 }
14384
Rob Clark7707e652014-07-17 23:30:04 -040014385 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014386 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014387
Daniel Vetterc05422d2009-08-11 16:05:30 +020014388 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014389}
14390
Daniel Vetter66a92782012-07-12 20:08:18 +020014391static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014392{
Daniel Vetter66a92782012-07-12 20:08:18 +020014393 struct drm_device *dev = encoder->base.dev;
14394 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014395 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014396 int entry = 0;
14397
Damien Lespiaub2784e12014-08-05 11:29:37 +010014398 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014399 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014400 index_mask |= (1 << entry);
14401
Jesse Barnes79e53942008-11-07 14:24:08 -080014402 entry++;
14403 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014404
Jesse Barnes79e53942008-11-07 14:24:08 -080014405 return index_mask;
14406}
14407
Chris Wilson4d302442010-12-14 19:21:29 +000014408static bool has_edp_a(struct drm_device *dev)
14409{
14410 struct drm_i915_private *dev_priv = dev->dev_private;
14411
14412 if (!IS_MOBILE(dev))
14413 return false;
14414
14415 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14416 return false;
14417
Damien Lespiaue3589902014-02-07 19:12:50 +000014418 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014419 return false;
14420
14421 return true;
14422}
14423
Jesse Barnes84b4e042014-06-25 08:24:29 -070014424static bool intel_crt_present(struct drm_device *dev)
14425{
14426 struct drm_i915_private *dev_priv = dev->dev_private;
14427
Damien Lespiau884497e2013-12-03 13:56:23 +000014428 if (INTEL_INFO(dev)->gen >= 9)
14429 return false;
14430
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014431 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014432 return false;
14433
14434 if (IS_CHERRYVIEW(dev))
14435 return false;
14436
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014437 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14438 return false;
14439
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014440 /* DDI E can't be used if DDI A requires 4 lanes */
14441 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14442 return false;
14443
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014444 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014445 return false;
14446
14447 return true;
14448}
14449
Jesse Barnes79e53942008-11-07 14:24:08 -080014450static void intel_setup_outputs(struct drm_device *dev)
14451{
Eric Anholt725e30a2009-01-22 13:01:02 -080014452 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014453 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014454 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014455
Daniel Vetterc9093352013-06-06 22:22:47 +020014456 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014457
Jesse Barnes84b4e042014-06-25 08:24:29 -070014458 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014459 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014460
Vandana Kannanc776eb22014-08-19 12:05:01 +053014461 if (IS_BROXTON(dev)) {
14462 /*
14463 * FIXME: Broxton doesn't support port detection via the
14464 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14465 * detect the ports.
14466 */
14467 intel_ddi_init(dev, PORT_A);
14468 intel_ddi_init(dev, PORT_B);
14469 intel_ddi_init(dev, PORT_C);
14470 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014471 int found;
14472
Jesse Barnesde31fac2015-03-06 15:53:32 -080014473 /*
14474 * Haswell uses DDI functions to detect digital outputs.
14475 * On SKL pre-D0 the strap isn't connected, so we assume
14476 * it's there.
14477 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014478 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014479 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014480 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014481 intel_ddi_init(dev, PORT_A);
14482
14483 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14484 * register */
14485 found = I915_READ(SFUSE_STRAP);
14486
14487 if (found & SFUSE_STRAP_DDIB_DETECTED)
14488 intel_ddi_init(dev, PORT_B);
14489 if (found & SFUSE_STRAP_DDIC_DETECTED)
14490 intel_ddi_init(dev, PORT_C);
14491 if (found & SFUSE_STRAP_DDID_DETECTED)
14492 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014493 /*
14494 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14495 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014496 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014497 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14498 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14499 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14500 intel_ddi_init(dev, PORT_E);
14501
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014502 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014503 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014504 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014505
14506 if (has_edp_a(dev))
14507 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014508
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014509 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014510 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014511 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014512 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014513 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014514 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014515 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014516 }
14517
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014518 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014519 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014520
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014521 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014522 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014523
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014524 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014525 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014526
Daniel Vetter270b3042012-10-27 15:52:05 +020014527 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014528 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014529 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014530 /*
14531 * The DP_DETECTED bit is the latched state of the DDC
14532 * SDA pin at boot. However since eDP doesn't require DDC
14533 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14534 * eDP ports may have been muxed to an alternate function.
14535 * Thus we can't rely on the DP_DETECTED bit alone to detect
14536 * eDP ports. Consult the VBT as well as DP_DETECTED to
14537 * detect eDP ports.
14538 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014539 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014540 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014541 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14542 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014543 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014544 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014545
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014546 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014547 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014548 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14549 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014550 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014551 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014552
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014553 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014554 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014555 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14556 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14557 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14558 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014559 }
14560
Jani Nikula3cfca972013-08-27 15:12:26 +030014561 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014562 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014563 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014564
Paulo Zanonie2debe92013-02-18 19:00:27 -030014565 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014566 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014567 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014568 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014569 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014570 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014571 }
Ma Ling27185ae2009-08-24 13:50:23 +080014572
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014573 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014574 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014575 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014576
14577 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014578
Paulo Zanonie2debe92013-02-18 19:00:27 -030014579 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014580 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014581 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014582 }
Ma Ling27185ae2009-08-24 13:50:23 +080014583
Paulo Zanonie2debe92013-02-18 19:00:27 -030014584 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014585
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014586 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014587 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014588 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014589 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014590 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014591 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014592 }
Ma Ling27185ae2009-08-24 13:50:23 +080014593
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014594 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014595 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014596 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014597 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014598 intel_dvo_init(dev);
14599
Zhenyu Wang103a1962009-11-27 11:44:36 +080014600 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014601 intel_tv_init(dev);
14602
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014603 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014604
Damien Lespiaub2784e12014-08-05 11:29:37 +010014605 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014606 encoder->base.possible_crtcs = encoder->crtc_mask;
14607 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014608 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014609 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014610
Paulo Zanonidde86e22012-12-01 12:04:25 -020014611 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014612
14613 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014614}
14615
14616static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14617{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014618 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014619 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014620
Daniel Vetteref2d6332014-02-10 18:00:38 +010014621 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014622 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014623 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014624 drm_gem_object_unreference(&intel_fb->obj->base);
14625 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014626 kfree(intel_fb);
14627}
14628
14629static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014630 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014631 unsigned int *handle)
14632{
14633 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014634 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014635
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014636 if (obj->userptr.mm) {
14637 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14638 return -EINVAL;
14639 }
14640
Chris Wilson05394f32010-11-08 19:18:58 +000014641 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014642}
14643
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014644static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14645 struct drm_file *file,
14646 unsigned flags, unsigned color,
14647 struct drm_clip_rect *clips,
14648 unsigned num_clips)
14649{
14650 struct drm_device *dev = fb->dev;
14651 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14652 struct drm_i915_gem_object *obj = intel_fb->obj;
14653
14654 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014655 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014656 mutex_unlock(&dev->struct_mutex);
14657
14658 return 0;
14659}
14660
Jesse Barnes79e53942008-11-07 14:24:08 -080014661static const struct drm_framebuffer_funcs intel_fb_funcs = {
14662 .destroy = intel_user_framebuffer_destroy,
14663 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014664 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014665};
14666
Damien Lespiaub3218032015-02-27 11:15:18 +000014667static
14668u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14669 uint32_t pixel_format)
14670{
14671 u32 gen = INTEL_INFO(dev)->gen;
14672
14673 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014674 int cpp = drm_format_plane_cpp(pixel_format, 0);
14675
Damien Lespiaub3218032015-02-27 11:15:18 +000014676 /* "The stride in bytes must not exceed the of the size of 8K
14677 * pixels and 32K bytes."
14678 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014679 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014680 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014681 return 32*1024;
14682 } else if (gen >= 4) {
14683 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14684 return 16*1024;
14685 else
14686 return 32*1024;
14687 } else if (gen >= 3) {
14688 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14689 return 8*1024;
14690 else
14691 return 16*1024;
14692 } else {
14693 /* XXX DSPC is limited to 4k tiled */
14694 return 8*1024;
14695 }
14696}
14697
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014698static int intel_framebuffer_init(struct drm_device *dev,
14699 struct intel_framebuffer *intel_fb,
14700 struct drm_mode_fb_cmd2 *mode_cmd,
14701 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014702{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014703 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014704 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014705 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014706 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014707
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014708 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14709
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014710 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14711 /* Enforce that fb modifier and tiling mode match, but only for
14712 * X-tiled. This is needed for FBC. */
14713 if (!!(obj->tiling_mode == I915_TILING_X) !=
14714 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14715 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14716 return -EINVAL;
14717 }
14718 } else {
14719 if (obj->tiling_mode == I915_TILING_X)
14720 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14721 else if (obj->tiling_mode == I915_TILING_Y) {
14722 DRM_DEBUG("No Y tiling for legacy addfb\n");
14723 return -EINVAL;
14724 }
14725 }
14726
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014727 /* Passed in modifier sanity checking. */
14728 switch (mode_cmd->modifier[0]) {
14729 case I915_FORMAT_MOD_Y_TILED:
14730 case I915_FORMAT_MOD_Yf_TILED:
14731 if (INTEL_INFO(dev)->gen < 9) {
14732 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14733 mode_cmd->modifier[0]);
14734 return -EINVAL;
14735 }
14736 case DRM_FORMAT_MOD_NONE:
14737 case I915_FORMAT_MOD_X_TILED:
14738 break;
14739 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014740 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14741 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014742 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014743 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014744
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014745 stride_alignment = intel_fb_stride_alignment(dev_priv,
14746 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014747 mode_cmd->pixel_format);
14748 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14749 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14750 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014751 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014752 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014753
Damien Lespiaub3218032015-02-27 11:15:18 +000014754 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14755 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014756 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014757 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14758 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014759 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014760 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014761 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014762 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014763
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014764 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014765 mode_cmd->pitches[0] != obj->stride) {
14766 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14767 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014768 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014769 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014770
Ville Syrjälä57779d02012-10-31 17:50:14 +020014771 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014772 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014773 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014774 case DRM_FORMAT_RGB565:
14775 case DRM_FORMAT_XRGB8888:
14776 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014777 break;
14778 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014779 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014780 DRM_DEBUG("unsupported pixel format: %s\n",
14781 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014782 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014783 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014784 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014785 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014786 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14787 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014788 DRM_DEBUG("unsupported pixel format: %s\n",
14789 drm_get_format_name(mode_cmd->pixel_format));
14790 return -EINVAL;
14791 }
14792 break;
14793 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014794 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014795 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014796 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014797 DRM_DEBUG("unsupported pixel format: %s\n",
14798 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014799 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014800 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014801 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014802 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014803 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014804 DRM_DEBUG("unsupported pixel format: %s\n",
14805 drm_get_format_name(mode_cmd->pixel_format));
14806 return -EINVAL;
14807 }
14808 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014809 case DRM_FORMAT_YUYV:
14810 case DRM_FORMAT_UYVY:
14811 case DRM_FORMAT_YVYU:
14812 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014813 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014814 DRM_DEBUG("unsupported pixel format: %s\n",
14815 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014816 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014817 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014818 break;
14819 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014820 DRM_DEBUG("unsupported pixel format: %s\n",
14821 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014822 return -EINVAL;
14823 }
14824
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014825 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14826 if (mode_cmd->offsets[0] != 0)
14827 return -EINVAL;
14828
Damien Lespiauec2c9812015-01-20 12:51:45 +000014829 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014830 mode_cmd->pixel_format,
14831 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014832 /* FIXME drm helper for size checks (especially planar formats)? */
14833 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14834 return -EINVAL;
14835
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014836 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14837 intel_fb->obj = obj;
14838
Jesse Barnes79e53942008-11-07 14:24:08 -080014839 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14840 if (ret) {
14841 DRM_ERROR("framebuffer init failed %d\n", ret);
14842 return ret;
14843 }
14844
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014845 intel_fb->obj->framebuffer_references++;
14846
Jesse Barnes79e53942008-11-07 14:24:08 -080014847 return 0;
14848}
14849
Jesse Barnes79e53942008-11-07 14:24:08 -080014850static struct drm_framebuffer *
14851intel_user_framebuffer_create(struct drm_device *dev,
14852 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014853 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014854{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014855 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014856 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014857 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014858
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014859 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014860 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014861 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014862 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014863
Daniel Vetter92907cb2015-11-23 09:04:05 +010014864 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014865 if (IS_ERR(fb))
14866 drm_gem_object_unreference_unlocked(&obj->base);
14867
14868 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014869}
14870
Daniel Vetter06957262015-08-10 13:34:08 +020014871#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014872static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014873{
14874}
14875#endif
14876
Jesse Barnes79e53942008-11-07 14:24:08 -080014877static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014878 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014879 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014880 .atomic_check = intel_atomic_check,
14881 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014882 .atomic_state_alloc = intel_atomic_state_alloc,
14883 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014884};
14885
Jesse Barnese70236a2009-09-21 10:42:27 -070014886/* Set up chip specific display functions */
14887static void intel_init_display(struct drm_device *dev)
14888{
14889 struct drm_i915_private *dev_priv = dev->dev_private;
14890
Daniel Vetteree9300b2013-06-03 22:40:22 +020014891 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14892 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014893 else if (IS_CHERRYVIEW(dev))
14894 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014895 else if (IS_VALLEYVIEW(dev))
14896 dev_priv->display.find_dpll = vlv_find_best_dpll;
14897 else if (IS_PINEVIEW(dev))
14898 dev_priv->display.find_dpll = pnv_find_best_dpll;
14899 else
14900 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14901
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014902 if (INTEL_INFO(dev)->gen >= 9) {
14903 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014904 dev_priv->display.get_initial_plane_config =
14905 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014906 dev_priv->display.crtc_compute_clock =
14907 haswell_crtc_compute_clock;
14908 dev_priv->display.crtc_enable = haswell_crtc_enable;
14909 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014910 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014911 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014912 dev_priv->display.get_initial_plane_config =
14913 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014914 dev_priv->display.crtc_compute_clock =
14915 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014916 dev_priv->display.crtc_enable = haswell_crtc_enable;
14917 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014918 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014919 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014920 dev_priv->display.get_initial_plane_config =
14921 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014922 dev_priv->display.crtc_compute_clock =
14923 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014924 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14925 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014926 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014927 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014928 dev_priv->display.get_initial_plane_config =
14929 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014930 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014931 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14932 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014933 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014934 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014935 dev_priv->display.get_initial_plane_config =
14936 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014937 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014938 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14939 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014940 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014941
Jesse Barnese70236a2009-09-21 10:42:27 -070014942 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014943 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014944 dev_priv->display.get_display_clock_speed =
14945 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014946 else if (IS_BROXTON(dev))
14947 dev_priv->display.get_display_clock_speed =
14948 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014949 else if (IS_BROADWELL(dev))
14950 dev_priv->display.get_display_clock_speed =
14951 broadwell_get_display_clock_speed;
14952 else if (IS_HASWELL(dev))
14953 dev_priv->display.get_display_clock_speed =
14954 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014955 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014956 dev_priv->display.get_display_clock_speed =
14957 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014958 else if (IS_GEN5(dev))
14959 dev_priv->display.get_display_clock_speed =
14960 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014961 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014962 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014963 dev_priv->display.get_display_clock_speed =
14964 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014965 else if (IS_GM45(dev))
14966 dev_priv->display.get_display_clock_speed =
14967 gm45_get_display_clock_speed;
14968 else if (IS_CRESTLINE(dev))
14969 dev_priv->display.get_display_clock_speed =
14970 i965gm_get_display_clock_speed;
14971 else if (IS_PINEVIEW(dev))
14972 dev_priv->display.get_display_clock_speed =
14973 pnv_get_display_clock_speed;
14974 else if (IS_G33(dev) || IS_G4X(dev))
14975 dev_priv->display.get_display_clock_speed =
14976 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014977 else if (IS_I915G(dev))
14978 dev_priv->display.get_display_clock_speed =
14979 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014980 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014981 dev_priv->display.get_display_clock_speed =
14982 i9xx_misc_get_display_clock_speed;
14983 else if (IS_I915GM(dev))
14984 dev_priv->display.get_display_clock_speed =
14985 i915gm_get_display_clock_speed;
14986 else if (IS_I865G(dev))
14987 dev_priv->display.get_display_clock_speed =
14988 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014989 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014990 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014991 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014992 else { /* 830 */
14993 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014994 dev_priv->display.get_display_clock_speed =
14995 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014996 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014997
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014998 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014999 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015000 } else if (IS_GEN6(dev)) {
15001 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015002 } else if (IS_IVYBRIDGE(dev)) {
15003 /* FIXME: detect B0+ stepping and use auto training */
15004 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015005 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015006 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015007 if (IS_BROADWELL(dev)) {
15008 dev_priv->display.modeset_commit_cdclk =
15009 broadwell_modeset_commit_cdclk;
15010 dev_priv->display.modeset_calc_cdclk =
15011 broadwell_modeset_calc_cdclk;
15012 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015013 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015014 dev_priv->display.modeset_commit_cdclk =
15015 valleyview_modeset_commit_cdclk;
15016 dev_priv->display.modeset_calc_cdclk =
15017 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015018 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015019 dev_priv->display.modeset_commit_cdclk =
15020 broxton_modeset_commit_cdclk;
15021 dev_priv->display.modeset_calc_cdclk =
15022 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015023 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015024
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015025 switch (INTEL_INFO(dev)->gen) {
15026 case 2:
15027 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15028 break;
15029
15030 case 3:
15031 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15032 break;
15033
15034 case 4:
15035 case 5:
15036 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15037 break;
15038
15039 case 6:
15040 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15041 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015042 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015043 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015044 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15045 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015046 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015047 /* Drop through - unsupported since execlist only. */
15048 default:
15049 /* Default just returns -ENODEV to indicate unsupported */
15050 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015051 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015052
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015053 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015054}
15055
Jesse Barnesb690e962010-07-19 13:53:12 -070015056/*
15057 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15058 * resume, or other times. This quirk makes sure that's the case for
15059 * affected systems.
15060 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015061static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015062{
15063 struct drm_i915_private *dev_priv = dev->dev_private;
15064
15065 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015066 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015067}
15068
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015069static void quirk_pipeb_force(struct drm_device *dev)
15070{
15071 struct drm_i915_private *dev_priv = dev->dev_private;
15072
15073 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15074 DRM_INFO("applying pipe b force quirk\n");
15075}
15076
Keith Packard435793d2011-07-12 14:56:22 -070015077/*
15078 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15079 */
15080static void quirk_ssc_force_disable(struct drm_device *dev)
15081{
15082 struct drm_i915_private *dev_priv = dev->dev_private;
15083 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015084 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015085}
15086
Carsten Emde4dca20e2012-03-15 15:56:26 +010015087/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015088 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15089 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015090 */
15091static void quirk_invert_brightness(struct drm_device *dev)
15092{
15093 struct drm_i915_private *dev_priv = dev->dev_private;
15094 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015095 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015096}
15097
Scot Doyle9c72cc62014-07-03 23:27:50 +000015098/* Some VBT's incorrectly indicate no backlight is present */
15099static void quirk_backlight_present(struct drm_device *dev)
15100{
15101 struct drm_i915_private *dev_priv = dev->dev_private;
15102 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15103 DRM_INFO("applying backlight present quirk\n");
15104}
15105
Jesse Barnesb690e962010-07-19 13:53:12 -070015106struct intel_quirk {
15107 int device;
15108 int subsystem_vendor;
15109 int subsystem_device;
15110 void (*hook)(struct drm_device *dev);
15111};
15112
Egbert Eich5f85f172012-10-14 15:46:38 +020015113/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15114struct intel_dmi_quirk {
15115 void (*hook)(struct drm_device *dev);
15116 const struct dmi_system_id (*dmi_id_list)[];
15117};
15118
15119static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15120{
15121 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15122 return 1;
15123}
15124
15125static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15126 {
15127 .dmi_id_list = &(const struct dmi_system_id[]) {
15128 {
15129 .callback = intel_dmi_reverse_brightness,
15130 .ident = "NCR Corporation",
15131 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15132 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15133 },
15134 },
15135 { } /* terminating entry */
15136 },
15137 .hook = quirk_invert_brightness,
15138 },
15139};
15140
Ben Widawskyc43b5632012-04-16 14:07:40 -070015141static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015142 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15143 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15144
Jesse Barnesb690e962010-07-19 13:53:12 -070015145 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15146 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15147
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015148 /* 830 needs to leave pipe A & dpll A up */
15149 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15150
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015151 /* 830 needs to leave pipe B & dpll B up */
15152 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15153
Keith Packard435793d2011-07-12 14:56:22 -070015154 /* Lenovo U160 cannot use SSC on LVDS */
15155 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015156
15157 /* Sony Vaio Y cannot use SSC on LVDS */
15158 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015159
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015160 /* Acer Aspire 5734Z must invert backlight brightness */
15161 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15162
15163 /* Acer/eMachines G725 */
15164 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15165
15166 /* Acer/eMachines e725 */
15167 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15168
15169 /* Acer/Packard Bell NCL20 */
15170 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15171
15172 /* Acer Aspire 4736Z */
15173 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015174
15175 /* Acer Aspire 5336 */
15176 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015177
15178 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15179 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015180
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015181 /* Acer C720 Chromebook (Core i3 4005U) */
15182 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15183
jens steinb2a96012014-10-28 20:25:53 +010015184 /* Apple Macbook 2,1 (Core 2 T7400) */
15185 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15186
Jani Nikula1b9448b2015-11-05 11:49:59 +020015187 /* Apple Macbook 4,1 */
15188 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15189
Scot Doyled4967d82014-07-03 23:27:52 +000015190 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15191 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015192
15193 /* HP Chromebook 14 (Celeron 2955U) */
15194 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015195
15196 /* Dell Chromebook 11 */
15197 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015198
15199 /* Dell Chromebook 11 (2015 version) */
15200 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015201};
15202
15203static void intel_init_quirks(struct drm_device *dev)
15204{
15205 struct pci_dev *d = dev->pdev;
15206 int i;
15207
15208 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15209 struct intel_quirk *q = &intel_quirks[i];
15210
15211 if (d->device == q->device &&
15212 (d->subsystem_vendor == q->subsystem_vendor ||
15213 q->subsystem_vendor == PCI_ANY_ID) &&
15214 (d->subsystem_device == q->subsystem_device ||
15215 q->subsystem_device == PCI_ANY_ID))
15216 q->hook(dev);
15217 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015218 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15219 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15220 intel_dmi_quirks[i].hook(dev);
15221 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015222}
15223
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015224/* Disable the VGA plane that we never use */
15225static void i915_disable_vga(struct drm_device *dev)
15226{
15227 struct drm_i915_private *dev_priv = dev->dev_private;
15228 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015229 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015230
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015231 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015232 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015233 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015234 sr1 = inb(VGA_SR_DATA);
15235 outb(sr1 | 1<<5, VGA_SR_DATA);
15236 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15237 udelay(300);
15238
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015239 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015240 POSTING_READ(vga_reg);
15241}
15242
Daniel Vetterf8175862012-04-10 15:50:11 +020015243void intel_modeset_init_hw(struct drm_device *dev)
15244{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015245 struct drm_i915_private *dev_priv = dev->dev_private;
15246
Ville Syrjäläb6283052015-06-03 15:45:07 +030015247 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015248
15249 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15250
Daniel Vetterf8175862012-04-10 15:50:11 +020015251 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015252 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015253}
15254
Matt Roperd93c0372015-12-03 11:37:41 -080015255/*
15256 * Calculate what we think the watermarks should be for the state we've read
15257 * out of the hardware and then immediately program those watermarks so that
15258 * we ensure the hardware settings match our internal state.
15259 *
15260 * We can calculate what we think WM's should be by creating a duplicate of the
15261 * current state (which was constructed during hardware readout) and running it
15262 * through the atomic check code to calculate new watermark values in the
15263 * state object.
15264 */
15265static void sanitize_watermarks(struct drm_device *dev)
15266{
15267 struct drm_i915_private *dev_priv = to_i915(dev);
15268 struct drm_atomic_state *state;
15269 struct drm_crtc *crtc;
15270 struct drm_crtc_state *cstate;
15271 struct drm_modeset_acquire_ctx ctx;
15272 int ret;
15273 int i;
15274
15275 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015276 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015277 return;
15278
15279 /*
15280 * We need to hold connection_mutex before calling duplicate_state so
15281 * that the connector loop is protected.
15282 */
15283 drm_modeset_acquire_init(&ctx, 0);
15284retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015285 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015286 if (ret == -EDEADLK) {
15287 drm_modeset_backoff(&ctx);
15288 goto retry;
15289 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015290 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015291 }
15292
15293 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15294 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015295 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015296
15297 ret = intel_atomic_check(dev, state);
15298 if (ret) {
15299 /*
15300 * If we fail here, it means that the hardware appears to be
15301 * programmed in a way that shouldn't be possible, given our
15302 * understanding of watermark requirements. This might mean a
15303 * mistake in the hardware readout code or a mistake in the
15304 * watermark calculations for a given platform. Raise a WARN
15305 * so that this is noticeable.
15306 *
15307 * If this actually happens, we'll have to just leave the
15308 * BIOS-programmed watermarks untouched and hope for the best.
15309 */
15310 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015311 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015312 }
15313
15314 /* Write calculated watermark values back */
15315 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15316 for_each_crtc_in_state(state, crtc, cstate, i) {
15317 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15318
Matt Roperbf220452016-01-19 11:43:04 -080015319 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015320 }
15321
15322 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015323fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015324 drm_modeset_drop_locks(&ctx);
15325 drm_modeset_acquire_fini(&ctx);
15326}
15327
Jesse Barnes79e53942008-11-07 14:24:08 -080015328void intel_modeset_init(struct drm_device *dev)
15329{
Jesse Barnes652c3932009-08-17 13:31:43 -070015330 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015331 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015332 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015333 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015334
15335 drm_mode_config_init(dev);
15336
15337 dev->mode_config.min_width = 0;
15338 dev->mode_config.min_height = 0;
15339
Dave Airlie019d96c2011-09-29 16:20:42 +010015340 dev->mode_config.preferred_depth = 24;
15341 dev->mode_config.prefer_shadow = 1;
15342
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015343 dev->mode_config.allow_fb_modifiers = true;
15344
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015345 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015346
Jesse Barnesb690e962010-07-19 13:53:12 -070015347 intel_init_quirks(dev);
15348
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015349 intel_init_pm(dev);
15350
Ben Widawskye3c74752013-04-05 13:12:39 -070015351 if (INTEL_INFO(dev)->num_pipes == 0)
15352 return;
15353
Lukas Wunner69f92f62015-07-15 13:57:35 +020015354 /*
15355 * There may be no VBT; and if the BIOS enabled SSC we can
15356 * just keep using it to avoid unnecessary flicker. Whereas if the
15357 * BIOS isn't using it, don't assume it will work even if the VBT
15358 * indicates as much.
15359 */
15360 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15361 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15362 DREF_SSC1_ENABLE);
15363
15364 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15365 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15366 bios_lvds_use_ssc ? "en" : "dis",
15367 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15368 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15369 }
15370 }
15371
Jesse Barnese70236a2009-09-21 10:42:27 -070015372 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015373 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015374
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015375 if (IS_GEN2(dev)) {
15376 dev->mode_config.max_width = 2048;
15377 dev->mode_config.max_height = 2048;
15378 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015379 dev->mode_config.max_width = 4096;
15380 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015381 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015382 dev->mode_config.max_width = 8192;
15383 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015384 }
Damien Lespiau068be562014-03-28 14:17:49 +000015385
Ville Syrjälädc41c152014-08-13 11:57:05 +030015386 if (IS_845G(dev) || IS_I865G(dev)) {
15387 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15388 dev->mode_config.cursor_height = 1023;
15389 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015390 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15391 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15392 } else {
15393 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15394 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15395 }
15396
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015397 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015398
Zhao Yakui28c97732009-10-09 11:39:41 +080015399 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015400 INTEL_INFO(dev)->num_pipes,
15401 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015402
Damien Lespiau055e3932014-08-18 13:49:10 +010015403 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015404 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015406 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015407 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015408 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015409 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015410 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015411 }
15412
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015413 intel_update_czclk(dev_priv);
15414 intel_update_cdclk(dev);
15415
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015416 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015417
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015418 /* Just disable it once at startup */
15419 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015420 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015421
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015422 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015423 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015424 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015425
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015426 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015427 struct intel_initial_plane_config plane_config = {};
15428
Jesse Barnes46f297f2014-03-07 08:57:48 -080015429 if (!crtc->active)
15430 continue;
15431
Jesse Barnes46f297f2014-03-07 08:57:48 -080015432 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015433 * Note that reserving the BIOS fb up front prevents us
15434 * from stuffing other stolen allocations like the ring
15435 * on top. This prevents some ugliness at boot time, and
15436 * can even allow for smooth boot transitions if the BIOS
15437 * fb is large enough for the active pipe configuration.
15438 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015439 dev_priv->display.get_initial_plane_config(crtc,
15440 &plane_config);
15441
15442 /*
15443 * If the fb is shared between multiple heads, we'll
15444 * just get the first one.
15445 */
15446 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015447 }
Matt Roperd93c0372015-12-03 11:37:41 -080015448
15449 /*
15450 * Make sure hardware watermarks really match the state we read out.
15451 * Note that we need to do this after reconstructing the BIOS fb's
15452 * since the watermark calculation done here will use pstate->fb.
15453 */
15454 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015455}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015456
Daniel Vetter7fad7982012-07-04 17:51:47 +020015457static void intel_enable_pipe_a(struct drm_device *dev)
15458{
15459 struct intel_connector *connector;
15460 struct drm_connector *crt = NULL;
15461 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015462 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015463
15464 /* We can't just switch on the pipe A, we need to set things up with a
15465 * proper mode and output configuration. As a gross hack, enable pipe A
15466 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015467 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015468 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15469 crt = &connector->base;
15470 break;
15471 }
15472 }
15473
15474 if (!crt)
15475 return;
15476
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015477 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015478 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015479}
15480
Daniel Vetterfa555832012-10-10 23:14:00 +020015481static bool
15482intel_check_plane_mapping(struct intel_crtc *crtc)
15483{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015484 struct drm_device *dev = crtc->base.dev;
15485 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015486 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015487
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015488 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015489 return true;
15490
Ville Syrjälä649636e2015-09-22 19:50:01 +030015491 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015492
15493 if ((val & DISPLAY_PLANE_ENABLE) &&
15494 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15495 return false;
15496
15497 return true;
15498}
15499
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015500static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15501{
15502 struct drm_device *dev = crtc->base.dev;
15503 struct intel_encoder *encoder;
15504
15505 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15506 return true;
15507
15508 return false;
15509}
15510
Ville Syrjälädd756192016-02-17 21:28:45 +020015511static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15512{
15513 struct drm_device *dev = encoder->base.dev;
15514 struct intel_connector *connector;
15515
15516 for_each_connector_on_encoder(dev, &encoder->base, connector)
15517 return true;
15518
15519 return false;
15520}
15521
Daniel Vetter24929352012-07-02 20:28:59 +020015522static void intel_sanitize_crtc(struct intel_crtc *crtc)
15523{
15524 struct drm_device *dev = crtc->base.dev;
15525 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015526 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015527
Daniel Vetter24929352012-07-02 20:28:59 +020015528 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015529 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15530
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015531 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015532 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015533 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015534 struct intel_plane *plane;
15535
Daniel Vetter96256042015-02-13 21:03:42 +010015536 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015537
15538 /* Disable everything but the primary plane */
15539 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15540 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15541 continue;
15542
15543 plane->disable_plane(&plane->base, &crtc->base);
15544 }
Daniel Vetter96256042015-02-13 21:03:42 +010015545 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015546
Daniel Vetter24929352012-07-02 20:28:59 +020015547 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015548 * disable the crtc (and hence change the state) if it is wrong. Note
15549 * that gen4+ has a fixed plane -> pipe mapping. */
15550 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015551 bool plane;
15552
Daniel Vetter24929352012-07-02 20:28:59 +020015553 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15554 crtc->base.base.id);
15555
15556 /* Pipe has the wrong plane attached and the plane is active.
15557 * Temporarily change the plane mapping and disable everything
15558 * ... */
15559 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015560 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015561 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015562 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015563 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015564 }
Daniel Vetter24929352012-07-02 20:28:59 +020015565
Daniel Vetter7fad7982012-07-04 17:51:47 +020015566 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15567 crtc->pipe == PIPE_A && !crtc->active) {
15568 /* BIOS forgot to enable pipe A, this mostly happens after
15569 * resume. Force-enable the pipe to fix this, the update_dpms
15570 * call below we restore the pipe to the right state, but leave
15571 * the required bits on. */
15572 intel_enable_pipe_a(dev);
15573 }
15574
Daniel Vetter24929352012-07-02 20:28:59 +020015575 /* Adjust the state of the output pipe according to whether we
15576 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015577 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015578 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015579
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015580 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015581 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015582
15583 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015584 * functions or because of calls to intel_crtc_disable_noatomic,
15585 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015586 * pipe A quirk. */
15587 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15588 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015589 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015590 crtc->active ? "enabled" : "disabled");
15591
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015592 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015593 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015594 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015595 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015596 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015597
15598 /* Because we only establish the connector -> encoder ->
15599 * crtc links if something is active, this means the
15600 * crtc is now deactivated. Break the links. connector
15601 * -> encoder links are only establish when things are
15602 * actually up, hence no need to break them. */
15603 WARN_ON(crtc->active);
15604
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015605 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015606 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015607 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015608
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015609 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015610 /*
15611 * We start out with underrun reporting disabled to avoid races.
15612 * For correct bookkeeping mark this on active crtcs.
15613 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015614 * Also on gmch platforms we dont have any hardware bits to
15615 * disable the underrun reporting. Which means we need to start
15616 * out with underrun reporting disabled also on inactive pipes,
15617 * since otherwise we'll complain about the garbage we read when
15618 * e.g. coming up after runtime pm.
15619 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015620 * No protection against concurrent access is required - at
15621 * worst a fifo underrun happens which also sets this to false.
15622 */
15623 crtc->cpu_fifo_underrun_disabled = true;
15624 crtc->pch_fifo_underrun_disabled = true;
15625 }
Daniel Vetter24929352012-07-02 20:28:59 +020015626}
15627
15628static void intel_sanitize_encoder(struct intel_encoder *encoder)
15629{
15630 struct intel_connector *connector;
15631 struct drm_device *dev = encoder->base.dev;
15632
15633 /* We need to check both for a crtc link (meaning that the
15634 * encoder is active and trying to read from a pipe) and the
15635 * pipe itself being active. */
15636 bool has_active_crtc = encoder->base.crtc &&
15637 to_intel_crtc(encoder->base.crtc)->active;
15638
Ville Syrjälädd756192016-02-17 21:28:45 +020015639 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015640 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15641 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015642 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015643
15644 /* Connector is active, but has no active pipe. This is
15645 * fallout from our resume register restoring. Disable
15646 * the encoder manually again. */
15647 if (encoder->base.crtc) {
15648 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15649 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015650 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015651 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015652 if (encoder->post_disable)
15653 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015654 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015655 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015656
15657 /* Inconsistent output/port/pipe state happens presumably due to
15658 * a bug in one of the get_hw_state functions. Or someplace else
15659 * in our code, like the register restore mess on resume. Clamp
15660 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015661 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015662 if (connector->encoder != encoder)
15663 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015664 connector->base.dpms = DRM_MODE_DPMS_OFF;
15665 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015666 }
15667 }
15668 /* Enabled encoders without active connectors will be fixed in
15669 * the crtc fixup. */
15670}
15671
Imre Deak04098752014-02-18 00:02:16 +020015672void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015673{
15674 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015675 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015676
Imre Deak04098752014-02-18 00:02:16 +020015677 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15678 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15679 i915_disable_vga(dev);
15680 }
15681}
15682
15683void i915_redisable_vga(struct drm_device *dev)
15684{
15685 struct drm_i915_private *dev_priv = dev->dev_private;
15686
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015687 /* This function can be called both from intel_modeset_setup_hw_state or
15688 * at a very early point in our resume sequence, where the power well
15689 * structures are not yet restored. Since this function is at a very
15690 * paranoid "someone might have enabled VGA while we were not looking"
15691 * level, just check if the power well is enabled instead of trying to
15692 * follow the "don't touch the power well if we don't need it" policy
15693 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015694 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015695 return;
15696
Imre Deak04098752014-02-18 00:02:16 +020015697 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015698
15699 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015700}
15701
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015702static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015703{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015704 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015705
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015706 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015707}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015708
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015709/* FIXME read out full plane state for all planes */
15710static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015711{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015712 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015713 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015714 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015715
Matt Roper19b8d382015-09-24 15:53:17 -070015716 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015717 primary_get_hw_state(to_intel_plane(primary));
15718
15719 if (plane_state->visible)
15720 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015721}
15722
Daniel Vetter30e984d2013-06-05 13:34:17 +020015723static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015724{
15725 struct drm_i915_private *dev_priv = dev->dev_private;
15726 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015727 struct intel_crtc *crtc;
15728 struct intel_encoder *encoder;
15729 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015730 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015731
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015732 dev_priv->active_crtcs = 0;
15733
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015734 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015735 struct intel_crtc_state *crtc_state = crtc->config;
15736 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015737
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015738 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15739 memset(crtc_state, 0, sizeof(*crtc_state));
15740 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015741
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015742 crtc_state->base.active = crtc_state->base.enable =
15743 dev_priv->display.get_pipe_config(crtc, crtc_state);
15744
15745 crtc->base.enabled = crtc_state->base.enable;
15746 crtc->active = crtc_state->base.active;
15747
15748 if (crtc_state->base.active) {
15749 dev_priv->active_crtcs |= 1 << crtc->pipe;
15750
15751 if (IS_BROADWELL(dev_priv)) {
15752 pixclk = ilk_pipe_pixel_rate(crtc_state);
15753
15754 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15755 if (crtc_state->ips_enabled)
15756 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15757 } else if (IS_VALLEYVIEW(dev_priv) ||
15758 IS_CHERRYVIEW(dev_priv) ||
15759 IS_BROXTON(dev_priv))
15760 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15761 else
15762 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15763 }
15764
15765 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015766
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015767 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015768
15769 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15770 crtc->base.base.id,
15771 crtc->active ? "enabled" : "disabled");
15772 }
15773
Daniel Vetter53589012013-06-05 13:34:16 +020015774 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15775 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15776
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015777 pll->on = pll->get_hw_state(dev_priv, pll,
15778 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015779 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015780 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015781 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015782 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015783 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015784 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015785 }
Daniel Vetter53589012013-06-05 13:34:16 +020015786 }
Daniel Vetter53589012013-06-05 13:34:16 +020015787
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015788 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015789 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015790
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015791 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015792 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015793 }
15794
Damien Lespiaub2784e12014-08-05 11:29:37 +010015795 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015796 pipe = 0;
15797
15798 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015799 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15800 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015801 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015802 } else {
15803 encoder->base.crtc = NULL;
15804 }
15805
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015806 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015807 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015808 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015809 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015810 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015811 }
15812
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015813 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015814 if (connector->get_hw_state(connector)) {
15815 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015816
15817 encoder = connector->encoder;
15818 connector->base.encoder = &encoder->base;
15819
15820 if (encoder->base.crtc &&
15821 encoder->base.crtc->state->active) {
15822 /*
15823 * This has to be done during hardware readout
15824 * because anything calling .crtc_disable may
15825 * rely on the connector_mask being accurate.
15826 */
15827 encoder->base.crtc->state->connector_mask |=
15828 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015829 encoder->base.crtc->state->encoder_mask |=
15830 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015831 }
15832
Daniel Vetter24929352012-07-02 20:28:59 +020015833 } else {
15834 connector->base.dpms = DRM_MODE_DPMS_OFF;
15835 connector->base.encoder = NULL;
15836 }
15837 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15838 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015839 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015840 connector->base.encoder ? "enabled" : "disabled");
15841 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015842
15843 for_each_intel_crtc(dev, crtc) {
15844 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15845
15846 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15847 if (crtc->base.state->active) {
15848 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15849 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15850 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15851
15852 /*
15853 * The initial mode needs to be set in order to keep
15854 * the atomic core happy. It wants a valid mode if the
15855 * crtc's enabled, so we do the above call.
15856 *
15857 * At this point some state updated by the connectors
15858 * in their ->detect() callback has not run yet, so
15859 * no recalculation can be done yet.
15860 *
15861 * Even if we could do a recalculation and modeset
15862 * right now it would cause a double modeset if
15863 * fbdev or userspace chooses a different initial mode.
15864 *
15865 * If that happens, someone indicated they wanted a
15866 * mode change, which means it's safe to do a full
15867 * recalculation.
15868 */
15869 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015870
15871 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15872 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015873 }
15874 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015875}
15876
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015877/* Scan out the current hw modeset state,
15878 * and sanitizes it to the current state
15879 */
15880static void
15881intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015882{
15883 struct drm_i915_private *dev_priv = dev->dev_private;
15884 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015885 struct intel_crtc *crtc;
15886 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015887 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015888
15889 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015890
15891 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015892 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015893 intel_sanitize_encoder(encoder);
15894 }
15895
Damien Lespiau055e3932014-08-18 13:49:10 +010015896 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015897 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15898 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015899 intel_dump_pipe_config(crtc, crtc->config,
15900 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015901 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015902
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015903 intel_modeset_update_connector_atomic_state(dev);
15904
Daniel Vetter35c95372013-07-17 06:55:04 +020015905 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15906 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15907
15908 if (!pll->on || pll->active)
15909 continue;
15910
15911 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15912
15913 pll->disable(dev_priv, pll);
15914 pll->on = false;
15915 }
15916
Wayne Boyer666a4532015-12-09 12:29:35 -080015917 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015918 vlv_wm_get_hw_state(dev);
15919 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015920 skl_wm_get_hw_state(dev);
15921 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015922 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015923
15924 for_each_intel_crtc(dev, crtc) {
15925 unsigned long put_domains;
15926
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015927 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015928 if (WARN_ON(put_domains))
15929 modeset_put_power_domains(dev_priv, put_domains);
15930 }
15931 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015932
15933 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015934}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015935
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015936void intel_display_resume(struct drm_device *dev)
15937{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015938 struct drm_i915_private *dev_priv = to_i915(dev);
15939 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15940 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015941 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015942 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015943
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015944 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015945
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015946 /*
15947 * This is a cludge because with real atomic modeset mode_config.mutex
15948 * won't be taken. Unfortunately some probed state like
15949 * audio_codec_enable is still protected by mode_config.mutex, so lock
15950 * it here for now.
15951 */
15952 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015953 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015954
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015955retry:
15956 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015957
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015958 if (ret == 0 && !setup) {
15959 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015960
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015961 intel_modeset_setup_hw_state(dev);
15962 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015963 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015964
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015965 if (ret == 0 && state) {
15966 struct drm_crtc_state *crtc_state;
15967 struct drm_crtc *crtc;
15968 int i;
15969
15970 state->acquire_ctx = &ctx;
15971
15972 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15973 /*
15974 * Force recalculation even if we restore
15975 * current state. With fast modeset this may not result
15976 * in a modeset when the state is compatible.
15977 */
15978 crtc_state->mode_changed = true;
15979 }
15980
15981 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015982 }
15983
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015984 if (ret == -EDEADLK) {
15985 drm_modeset_backoff(&ctx);
15986 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015987 }
15988
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015989 drm_modeset_drop_locks(&ctx);
15990 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015991 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015992
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015993 if (ret) {
15994 DRM_ERROR("Restoring old state failed with %i\n", ret);
15995 drm_atomic_state_free(state);
15996 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015997}
15998
15999void intel_modeset_gem_init(struct drm_device *dev)
16000{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016001 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016002 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016003 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016004
Imre Deakae484342014-03-31 15:10:44 +030016005 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030016006
Chris Wilson1833b132012-05-09 11:56:28 +010016007 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016008
16009 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016010
16011 /*
16012 * Make sure any fbs we allocated at startup are properly
16013 * pinned & fenced. When we do the allocation it's too early
16014 * for this.
16015 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016016 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016017 obj = intel_fb_obj(c->primary->fb);
16018 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016019 continue;
16020
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016021 mutex_lock(&dev->struct_mutex);
16022 ret = intel_pin_and_fence_fb_obj(c->primary,
16023 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016024 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016025 mutex_unlock(&dev->struct_mutex);
16026 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016027 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16028 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016029 drm_framebuffer_unreference(c->primary->fb);
16030 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016031 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016032 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016033 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016034 }
16035 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016036
16037 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016038}
16039
Imre Deak4932e2c2014-02-11 17:12:48 +020016040void intel_connector_unregister(struct intel_connector *intel_connector)
16041{
16042 struct drm_connector *connector = &intel_connector->base;
16043
16044 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016045 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016046}
16047
Jesse Barnes79e53942008-11-07 14:24:08 -080016048void intel_modeset_cleanup(struct drm_device *dev)
16049{
Jesse Barnes652c3932009-08-17 13:31:43 -070016050 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016051 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016052
Imre Deak2eb52522014-11-19 15:30:05 +020016053 intel_disable_gt_powersave(dev);
16054
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016055 intel_backlight_unregister(dev);
16056
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016057 /*
16058 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016059 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016060 * experience fancy races otherwise.
16061 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016062 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016063
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016064 /*
16065 * Due to the hpd irq storm handling the hotplug work can re-arm the
16066 * poll handlers. Hence disable polling after hpd handling is shut down.
16067 */
Keith Packardf87ea762010-10-03 19:36:26 -070016068 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016069
Jesse Barnes723bfd72010-10-07 16:01:13 -070016070 intel_unregister_dsm_handler();
16071
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016072 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016073
Chris Wilson1630fe72011-07-08 12:22:42 +010016074 /* flush any delayed tasks or pending work */
16075 flush_scheduled_work();
16076
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016077 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016078 for_each_intel_connector(dev, connector)
16079 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016080
Jesse Barnes79e53942008-11-07 14:24:08 -080016081 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016082
16083 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016084
Imre Deakae484342014-03-31 15:10:44 +030016085 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016086
16087 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016088}
16089
Dave Airlie28d52042009-09-21 14:33:58 +100016090/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016091 * Return which encoder is currently attached for connector.
16092 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016093struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016094{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016095 return &intel_attached_encoder(connector)->base;
16096}
Jesse Barnes79e53942008-11-07 14:24:08 -080016097
Chris Wilsondf0e9242010-09-09 16:20:55 +010016098void intel_connector_attach_encoder(struct intel_connector *connector,
16099 struct intel_encoder *encoder)
16100{
16101 connector->encoder = encoder;
16102 drm_mode_connector_attach_encoder(&connector->base,
16103 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016104}
Dave Airlie28d52042009-09-21 14:33:58 +100016105
16106/*
16107 * set vga decode state - true == enable VGA decode
16108 */
16109int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16110{
16111 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016112 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016113 u16 gmch_ctrl;
16114
Chris Wilson75fa0412014-02-07 18:37:02 -020016115 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16116 DRM_ERROR("failed to read control word\n");
16117 return -EIO;
16118 }
16119
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016120 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16121 return 0;
16122
Dave Airlie28d52042009-09-21 14:33:58 +100016123 if (state)
16124 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16125 else
16126 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016127
16128 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16129 DRM_ERROR("failed to write control word\n");
16130 return -EIO;
16131 }
16132
Dave Airlie28d52042009-09-21 14:33:58 +100016133 return 0;
16134}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016135
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016136struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016137
16138 u32 power_well_driver;
16139
Chris Wilson63b66e52013-08-08 15:12:06 +020016140 int num_transcoders;
16141
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016142 struct intel_cursor_error_state {
16143 u32 control;
16144 u32 position;
16145 u32 base;
16146 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016147 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016148
16149 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016150 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016151 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016152 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016153 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016154
16155 struct intel_plane_error_state {
16156 u32 control;
16157 u32 stride;
16158 u32 size;
16159 u32 pos;
16160 u32 addr;
16161 u32 surface;
16162 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016163 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016164
16165 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016166 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016167 enum transcoder cpu_transcoder;
16168
16169 u32 conf;
16170
16171 u32 htotal;
16172 u32 hblank;
16173 u32 hsync;
16174 u32 vtotal;
16175 u32 vblank;
16176 u32 vsync;
16177 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016178};
16179
16180struct intel_display_error_state *
16181intel_display_capture_error_state(struct drm_device *dev)
16182{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016183 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016184 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016185 int transcoders[] = {
16186 TRANSCODER_A,
16187 TRANSCODER_B,
16188 TRANSCODER_C,
16189 TRANSCODER_EDP,
16190 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191 int i;
16192
Chris Wilson63b66e52013-08-08 15:12:06 +020016193 if (INTEL_INFO(dev)->num_pipes == 0)
16194 return NULL;
16195
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016196 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016197 if (error == NULL)
16198 return NULL;
16199
Imre Deak190be112013-11-25 17:15:31 +020016200 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016201 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16202
Damien Lespiau055e3932014-08-18 13:49:10 +010016203 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016204 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016205 __intel_display_power_is_enabled(dev_priv,
16206 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016207 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016208 continue;
16209
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016210 error->cursor[i].control = I915_READ(CURCNTR(i));
16211 error->cursor[i].position = I915_READ(CURPOS(i));
16212 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016213
16214 error->plane[i].control = I915_READ(DSPCNTR(i));
16215 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016216 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016217 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016218 error->plane[i].pos = I915_READ(DSPPOS(i));
16219 }
Paulo Zanonica291362013-03-06 20:03:14 -030016220 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16221 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016222 if (INTEL_INFO(dev)->gen >= 4) {
16223 error->plane[i].surface = I915_READ(DSPSURF(i));
16224 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16225 }
16226
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016227 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016228
Sonika Jindal3abfce72014-07-21 15:23:43 +053016229 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016230 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016231 }
16232
16233 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16234 if (HAS_DDI(dev_priv->dev))
16235 error->num_transcoders++; /* Account for eDP. */
16236
16237 for (i = 0; i < error->num_transcoders; i++) {
16238 enum transcoder cpu_transcoder = transcoders[i];
16239
Imre Deakddf9c532013-11-27 22:02:02 +020016240 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016241 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016242 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016243 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016244 continue;
16245
Chris Wilson63b66e52013-08-08 15:12:06 +020016246 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16247
16248 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16249 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16250 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16251 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16252 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16253 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16254 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016255 }
16256
16257 return error;
16258}
16259
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016260#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16261
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016262void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016263intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016264 struct drm_device *dev,
16265 struct intel_display_error_state *error)
16266{
Damien Lespiau055e3932014-08-18 13:49:10 +010016267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016268 int i;
16269
Chris Wilson63b66e52013-08-08 15:12:06 +020016270 if (!error)
16271 return;
16272
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016273 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016274 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016275 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016276 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016277 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016278 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016279 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016280 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016281 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016282 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016283
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016284 err_printf(m, "Plane [%d]:\n", i);
16285 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16286 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016287 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016288 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16289 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016290 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016291 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016292 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016293 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016294 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16295 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016296 }
16297
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016298 err_printf(m, "Cursor [%d]:\n", i);
16299 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16300 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16301 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016302 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016303
16304 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016305 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016306 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016307 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016308 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016309 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16310 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16311 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16312 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16313 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16314 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16315 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16316 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016317}