blob: e4800b81c59e1b95d9bb368bbbfbfbdcea1fae24 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001011bool intel_crtc_active(struct drm_crtc *crtc)
1012{
1013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1014
1015 /* Be paranoid as we can arrive here with only partial
1016 * state retrieved from the hardware during setup.
1017 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001018 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 * as Haswell has gained clock readout/fastboot support.
1020 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001021 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 *
1024 * FIXME: The intel_crtc->active here should be switched to
1025 * crtc->state->active once we have proper CRTC states wired up
1026 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001027 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001028 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001029 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001030}
1031
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001032enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1033 enum pipe pipe)
1034{
1035 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001038 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001039}
1040
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1042{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001043 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 u32 line1, line2;
1046 u32 line_mask;
1047
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001048 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001049 line_mask = DSL_LINEMASK_GEN2;
1050 else
1051 line_mask = DSL_LINEMASK_GEN3;
1052
1053 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001054 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001055 line2 = I915_READ(reg) & line_mask;
1056
1057 return line1 == line2;
1058}
1059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060/*
1061 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001062 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001063 *
1064 * After disabling a pipe, we can't wait for vblank in the usual way,
1065 * spinning on the vblank interrupt status bit, since we won't actually
1066 * see an interrupt when the pipe is disabled.
1067 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 * On Gen4 and above:
1069 * wait for the pipe register state bit to turn off
1070 *
1071 * Otherwise:
1072 * wait for the display line value to settle (it usually
1073 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001074 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001075 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001078 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001079 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001080 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001081 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082
Keith Packardab7ad7f2010-10-03 00:33:06 -07001083 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001085
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001087 if (intel_wait_for_register(dev_priv,
1088 reg, I965_PIPECONF_ACTIVE, 0,
1089 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001090 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001091 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001092 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001093 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001094 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001095 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001096}
1097
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001099void assert_pll(struct drm_i915_private *dev_priv,
1100 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102 u32 val;
1103 bool cur_state;
1104
Ville Syrjälä649636e2015-09-22 19:50:01 +03001105 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001107 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001109 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001110}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Jani Nikula23538ef2013-08-27 15:12:22 +03001112/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001113void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001114{
1115 u32 val;
1116 bool cur_state;
1117
Ville Syrjäläa5805162015-05-26 20:42:30 +03001118 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001120 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001121
1122 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001123 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001124 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001125 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001126}
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
Jesse Barnes040484a2011-01-03 12:14:26 -08001128static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001137 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001140 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001141 cur_state = !!(val & FDI_TX_ENABLE);
1142 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001143 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001144 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001145 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001146}
1147#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1148#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1149
1150static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1151 enum pipe pipe, bool state)
1152{
Jesse Barnes040484a2011-01-03 12:14:26 -08001153 u32 val;
1154 bool cur_state;
1155
Ville Syrjälä649636e2015-09-22 19:50:01 +03001156 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001157 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001158 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001160 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001161}
1162#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1163#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1164
1165static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
Jesse Barnes040484a2011-01-03 12:14:26 -08001168 u32 val;
1169
1170 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001171 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 return;
1173
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001174 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001175 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001176 return;
1177
Ville Syrjälä649636e2015-09-22 19:50:01 +03001178 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001180}
1181
Daniel Vetter55607e82013-06-16 21:42:39 +02001182void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001184{
Jesse Barnes040484a2011-01-03 12:14:26 -08001185 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001187
Ville Syrjälä649636e2015-09-22 19:50:01 +03001188 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001192 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001195void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001197 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198 u32 val;
1199 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001200 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001201
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001202 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001203 return;
1204
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001205 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 u32 port_sel;
1207
Imre Deak44cb7342016-08-10 14:07:29 +03001208 pp_reg = PP_CONTROL(0);
1209 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001210
1211 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1212 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1213 panel_pipe = PIPE_B;
1214 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001215 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001220 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001221 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1222 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 }
1224
1225 val = I915_READ(pp_reg);
1226 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001227 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 locked = false;
1229
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001231 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001232 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233}
1234
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001235static void assert_cursor(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001238 bool cur_state;
1239
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001240 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001241 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001242 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001243 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244
Rob Clarke2c719b2014-12-15 13:56:32 -05001245 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001247 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001248}
1249#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1250#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1251
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001252void assert_pipe(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001255 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001256 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1257 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001258 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001260 /* if we need the pipe quirk it must be always on */
1261 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1262 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001263 state = true;
1264
Imre Deak4feed0e2016-02-12 18:55:14 +02001265 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1266 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001269
1270 intel_display_power_put(dev_priv, power_domain);
1271 } else {
1272 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 }
1274
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001276 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278}
1279
Chris Wilson931872f2012-01-16 23:01:13 +00001280static void assert_plane(struct drm_i915_private *dev_priv,
1281 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001284 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285
Ville Syrjälä649636e2015-09-22 19:50:01 +03001286 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001287 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001289 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001290 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291}
1292
Chris Wilson931872f2012-01-16 23:01:13 +00001293#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1294#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1295
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
1298{
Chris Wilson91c8a322016-07-05 10:40:23 +01001299 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301
Ville Syrjälä653e1022013-06-04 13:49:05 +03001302 /* Primary planes are fixed to pipes on gen4+ */
1303 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001304 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001306 "plane %c assertion failure, should be disabled but not\n",
1307 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001309 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001310
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001312 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001313 u32 val = I915_READ(DSPCNTR(i));
1314 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001316 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1318 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 }
1320}
1321
Jesse Barnes19332d72013-03-28 09:55:38 -07001322static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe)
1324{
Chris Wilson91c8a322016-07-05 10:40:23 +01001325 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001326 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001327
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001328 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001330 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001332 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1333 sprite, pipe_name(pipe));
1334 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001335 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001336 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001338 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001340 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 }
1342 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001345 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001346 plane_name(pipe), pipe_name(pipe));
1347 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001348 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1351 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001352 }
1353}
1354
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001355static void assert_vblank_disabled(struct drm_crtc *crtc)
1356{
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001358 drm_crtc_vblank_put(crtc);
1359}
1360
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001361void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001363{
Jesse Barnes92f25842011-01-04 15:09:34 -08001364 u32 val;
1365 bool enabled;
1366
Ville Syrjälä649636e2015-09-22 19:50:01 +03001367 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001368 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001369 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001370 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1371 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001372}
1373
Keith Packard4e634382011-08-06 10:39:45 -07001374static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1375 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001376{
1377 if ((val & DP_PORT_EN) == 0)
1378 return false;
1379
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001380 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001381 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001384 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
Keith Packard1519b992011-08-06 10:35:34 -07001394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001400 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001403 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001406 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001434 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
Jesse Barnes291906f2011-02-02 12:28:03 -08001444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001445 enum pipe pipe, i915_reg_t reg,
1446 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001447{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001448 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001449 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001450 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001451 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001452
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001453 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001454 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001455 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001456}
1457
1458static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001459 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001460{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001461 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001463 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001464 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001465
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001466 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001467 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001468 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001469}
1470
1471static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe)
1473{
Jesse Barnes291906f2011-02-02 12:28:03 -08001474 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
Keith Packardf0575e92011-07-25 22:12:43 -07001476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001479
Ville Syrjälä649636e2015-09-22 19:50:01 +03001480 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Ville Syrjälä649636e2015-09-22 19:50:01 +03001485 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001486 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001487 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001488 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001489
Paulo Zanonie2debe92013-02-18 19:00:27 -03001490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001493}
1494
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495static void _vlv_enable_pll(struct intel_crtc *crtc,
1496 const struct intel_crtc_state *pipe_config)
1497{
1498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1499 enum pipe pipe = crtc->pipe;
1500
1501 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1502 POSTING_READ(DPLL(pipe));
1503 udelay(150);
1504
Chris Wilson2c30b432016-06-30 15:32:54 +01001505 if (intel_wait_for_register(dev_priv,
1506 DPLL(pipe),
1507 DPLL_LOCK_VLV,
1508 DPLL_LOCK_VLV,
1509 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001510 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1511}
1512
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001514 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001516 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001519 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001520
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001522 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1525 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001526
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001527 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1528 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001529}
1530
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001531
1532static void _chv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001536 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001537 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001538 u32 tmp;
1539
Ville Syrjäläa5805162015-05-26 20:42:30 +03001540 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001541
1542 /* Enable back the 10bit clock to display controller */
1543 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1544 tmp |= DPIO_DCLKP_EN;
1545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1546
Ville Syrjälä54433e92015-05-26 20:42:31 +03001547 mutex_unlock(&dev_priv->sb_lock);
1548
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549 /*
1550 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1551 */
1552 udelay(1);
1553
1554 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001555 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556
1557 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001558 if (intel_wait_for_register(dev_priv,
1559 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1560 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001561 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001562}
1563
1564static void chv_enable_pll(struct intel_crtc *crtc,
1565 const struct intel_crtc_state *pipe_config)
1566{
1567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1568 enum pipe pipe = crtc->pipe;
1569
1570 assert_pipe_disabled(dev_priv, pipe);
1571
1572 /* PLL is protected by panel, make sure we can write it */
1573 assert_panel_unlocked(dev_priv, pipe);
1574
1575 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1576 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577
Ville Syrjäläc2317752016-03-15 16:39:56 +02001578 if (pipe != PIPE_A) {
1579 /*
1580 * WaPixelRepeatModeFixForC0:chv
1581 *
1582 * DPLLCMD is AWOL. Use chicken bits to propagate
1583 * the value from DPLLBMD to either pipe B or C.
1584 */
1585 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1586 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1587 I915_WRITE(CBR4_VLV, 0);
1588 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1589
1590 /*
1591 * DPLLB VGA mode also seems to cause problems.
1592 * We should always have it disabled.
1593 */
1594 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1595 } else {
1596 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1597 POSTING_READ(DPLL_MD(pipe));
1598 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001599}
1600
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001601static int intel_num_dvo_pipes(struct drm_device *dev)
1602{
1603 struct intel_crtc *crtc;
1604 int count = 0;
1605
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001607 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001608 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1609 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001610
1611 return count;
1612}
1613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001615{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001617 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001618 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001619 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001626
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001629 /*
1630 * It appears to be important that we don't enable this
1631 * for the current pipe before otherwise configuring the
1632 * PLL. No idea how this should be handled if multiple
1633 * DVO outputs are enabled simultaneosly.
1634 */
1635 dpll |= DPLL_DVO_2X_MODE;
1636 I915_WRITE(DPLL(!crtc->pipe),
1637 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1638 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001639
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001640 /*
1641 * Apparently we need to have VGA mode enabled prior to changing
1642 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1643 * dividers, even though the register value does change.
1644 */
1645 I915_WRITE(reg, 0);
1646
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001647 I915_WRITE(reg, dpll);
1648
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 /* Wait for the clocks to stabilize. */
1650 POSTING_READ(reg);
1651 udelay(150);
1652
1653 if (INTEL_INFO(dev)->gen >= 4) {
1654 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001655 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 } else {
1657 /* The pixel multiplier can only be updated once the
1658 * DPLL is enabled and the clocks are stable.
1659 *
1660 * So write it again.
1661 */
1662 I915_WRITE(reg, dpll);
1663 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664
1665 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673 POSTING_READ(reg);
1674 udelay(150); /* wait for warmup */
1675}
1676
1677/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001678 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 * @dev_priv: i915 private structure
1680 * @pipe: pipe PLL to disable
1681 *
1682 * Disable the PLL for @pipe, making sure the pipe is off first.
1683 *
1684 * Note! This is for pre-ILK only.
1685 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001687{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001689 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690 enum pipe pipe = crtc->pipe;
1691
1692 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001693 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001694 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001695 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001696 I915_WRITE(DPLL(PIPE_B),
1697 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1698 I915_WRITE(DPLL(PIPE_A),
1699 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1700 }
1701
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001702 /* Don't disable pipe or pipe PLLs if needed */
1703 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1704 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 return;
1706
1707 /* Make sure the pipe isn't still relying on us */
1708 assert_pipe_disabled(dev_priv, pipe);
1709
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001710 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001711 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712}
1713
Jesse Barnesf6071162013-10-01 10:41:38 -07001714static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1715{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001716 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001717
1718 /* Make sure the pipe isn't still relying on us */
1719 assert_pipe_disabled(dev_priv, pipe);
1720
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001721 val = DPLL_INTEGRATED_REF_CLK_VLV |
1722 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1723 if (pipe != PIPE_A)
1724 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1725
Jesse Barnesf6071162013-10-01 10:41:38 -07001726 I915_WRITE(DPLL(pipe), val);
1727 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728}
1729
1730static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1731{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001732 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733 u32 val;
1734
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001735 /* Make sure the pipe isn't still relying on us */
1736 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001737
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001738 val = DPLL_SSC_REF_CLK_CHV |
1739 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001740 if (pipe != PIPE_A)
1741 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001742
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001743 I915_WRITE(DPLL(pipe), val);
1744 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
Ville Syrjäläa5805162015-05-26 20:42:30 +03001746 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001747
1748 /* Disable 10bit clock to display controller */
1749 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1750 val &= ~DPIO_DCLKP_EN;
1751 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1752
Ville Syrjäläa5805162015-05-26 20:42:30 +03001753 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001754}
1755
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001756void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001757 struct intel_digital_port *dport,
1758 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759{
1760 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001762
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 switch (dport->port) {
1764 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001771 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 break;
1773 case PORT_D:
1774 port_mask = DPLL_PORTD_READY_MASK;
1775 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001776 break;
1777 default:
1778 BUG();
1779 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780
Chris Wilson370004d2016-06-30 15:32:56 +01001781 if (intel_wait_for_register(dev_priv,
1782 dpll_reg, port_mask, expected_mask,
1783 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001784 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1785 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786}
1787
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001788static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1789 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001790{
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t reg;
1794 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001795
Jesse Barnes040484a2011-01-03 12:14:26 -08001796 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001797 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001798
1799 /* FDI must be feeding us bits for PCH ports */
1800 assert_fdi_tx_enabled(dev_priv, pipe);
1801 assert_fdi_rx_enabled(dev_priv, pipe);
1802
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001803 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001804 /* Workaround: Set the timing override bit before enabling the
1805 * pch transcoder. */
1806 reg = TRANS_CHICKEN2(pipe);
1807 val = I915_READ(reg);
1808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1809 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001810 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001811
Daniel Vetterab9412b2013-05-03 11:49:46 +02001812 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001813 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001814 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001815
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001816 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001817 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001818 * Make the BPC in transcoder be consistent with
1819 * that in pipeconf reg. For HDMI we must use 8bpc
1820 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001821 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001822 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001824 val |= PIPECONF_8BPC;
1825 else
1826 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001827 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828
1829 val &= ~TRANS_INTERLACE_MASK;
1830 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001831 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001832 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001833 val |= TRANS_LEGACY_INTERLACED_ILK;
1834 else
1835 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001836 else
1837 val |= TRANS_PROGRESSIVE;
1838
Jesse Barnes040484a2011-01-03 12:14:26 -08001839 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001840 if (intel_wait_for_register(dev_priv,
1841 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1842 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001843 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001844}
1845
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001847 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001848{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001851 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001852 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001853 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001855 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001856 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001858 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001859
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001860 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001863 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1864 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001865 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866 else
1867 val |= TRANS_PROGRESSIVE;
1868
Daniel Vetterab9412b2013-05-03 11:49:46 +02001869 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001870 if (intel_wait_for_register(dev_priv,
1871 LPT_TRANSCONF,
1872 TRANS_STATE_ENABLE,
1873 TRANS_STATE_ENABLE,
1874 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001875 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001901 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
Ville Syrjälä65f21302016-10-14 20:02:53 +03001929enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1930{
1931 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1932
1933 WARN_ON(!crtc->config->has_pch_encoder);
1934
1935 if (HAS_PCH_LPT(dev_priv))
1936 return TRANSCODER_A;
1937 else
1938 return (enum transcoder) crtc->pipe;
1939}
1940
Jesse Barnes92f25842011-01-04 15:09:34 -08001941/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001942 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001945 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001947 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001948static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Paulo Zanoni03722642014-01-17 13:51:09 -02001950 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001951 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001952 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001953 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001954 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955 u32 val;
1956
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001957 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1958
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001959 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001960 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001961 assert_sprites_disabled(dev_priv, pipe);
1962
Jesse Barnesb24e7172011-01-04 15:09:30 -08001963 /*
1964 * A pipe without a PLL won't actually be able to drive bits from
1965 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1966 * need the check.
1967 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001968 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001969 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001970 assert_dsi_pll_enabled(dev_priv);
1971 else
1972 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001973 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001974 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001976 assert_fdi_rx_pll_enabled(dev_priv,
1977 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001978 assert_fdi_tx_pll_enabled(dev_priv,
1979 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 }
1981 /* FIXME: assert CPU port conditions for SNB+ */
1982 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001984 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001986 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001987 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1988 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001989 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001990 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001991
1992 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001993 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001994
1995 /*
1996 * Until the pipe starts DSL will read as 0, which would cause
1997 * an apparent vblank timestamp jump, which messes up also the
1998 * frame count when it's derived from the timestamps. So let's
1999 * wait for the pipe to start properly before we call
2000 * drm_crtc_vblank_on()
2001 */
2002 if (dev->max_vblank_count == 0 &&
2003 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2004 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005}
2006
2007/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002008 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002009 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002011 * Disable the pipe of @crtc, making sure that various hardware
2012 * specific requirements are met, if applicable, e.g. plane
2013 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 *
2015 * Will wait until the pipe has shut down before returning.
2016 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002017static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002019 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002020 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002021 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002022 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 u32 val;
2024
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002025 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2026
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 /*
2028 * Make sure planes won't keep trying to pump pixels to us,
2029 * or we might hang the display.
2030 */
2031 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002032 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002033 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002035 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002036 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002037 if ((val & PIPECONF_ENABLE) == 0)
2038 return;
2039
Ville Syrjälä67adc642014-08-15 01:21:57 +03002040 /*
2041 * Double wide has implications for planes
2042 * so best keep it disabled when not needed.
2043 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002044 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002045 val &= ~PIPECONF_DOUBLE_WIDE;
2046
2047 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002048 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2049 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002050 val &= ~PIPECONF_ENABLE;
2051
2052 I915_WRITE(reg, val);
2053 if ((val & PIPECONF_ENABLE) == 0)
2054 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055}
2056
Ville Syrjälä832be822016-01-12 21:08:33 +02002057static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2058{
2059 return IS_GEN2(dev_priv) ? 2048 : 4096;
2060}
2061
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002062static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2063 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002064{
2065 switch (fb_modifier) {
2066 case DRM_FORMAT_MOD_NONE:
2067 return cpp;
2068 case I915_FORMAT_MOD_X_TILED:
2069 if (IS_GEN2(dev_priv))
2070 return 128;
2071 else
2072 return 512;
2073 case I915_FORMAT_MOD_Y_TILED:
2074 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2075 return 128;
2076 else
2077 return 512;
2078 case I915_FORMAT_MOD_Yf_TILED:
2079 switch (cpp) {
2080 case 1:
2081 return 64;
2082 case 2:
2083 case 4:
2084 return 128;
2085 case 8:
2086 case 16:
2087 return 256;
2088 default:
2089 MISSING_CASE(cpp);
2090 return cpp;
2091 }
2092 break;
2093 default:
2094 MISSING_CASE(fb_modifier);
2095 return cpp;
2096 }
2097}
2098
Ville Syrjälä832be822016-01-12 21:08:33 +02002099unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2100 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002101{
Ville Syrjälä832be822016-01-12 21:08:33 +02002102 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2103 return 1;
2104 else
2105 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002106 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002107}
2108
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002109/* Return the tile dimensions in pixel units */
2110static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2111 unsigned int *tile_width,
2112 unsigned int *tile_height,
2113 uint64_t fb_modifier,
2114 unsigned int cpp)
2115{
2116 unsigned int tile_width_bytes =
2117 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2118
2119 *tile_width = tile_width_bytes / cpp;
2120 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2121}
2122
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002123unsigned int
2124intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002125 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002126{
Ville Syrjälä832be822016-01-12 21:08:33 +02002127 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2128 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2129
2130 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002131}
2132
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002133unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2134{
2135 unsigned int size = 0;
2136 int i;
2137
2138 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2139 size += rot_info->plane[i].width * rot_info->plane[i].height;
2140
2141 return size;
2142}
2143
Daniel Vetter75c82a52015-10-14 16:51:04 +02002144static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002145intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2146 const struct drm_framebuffer *fb,
2147 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002148{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002149 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002150 *view = i915_ggtt_view_rotated;
2151 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2152 } else {
2153 *view = i915_ggtt_view_normal;
2154 }
2155}
2156
Ville Syrjälä603525d2016-01-12 21:08:37 +02002157static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002158{
2159 if (INTEL_INFO(dev_priv)->gen >= 9)
2160 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002161 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002162 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002163 return 128 * 1024;
2164 else if (INTEL_INFO(dev_priv)->gen >= 4)
2165 return 4 * 1024;
2166 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002167 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002168}
2169
Ville Syrjälä603525d2016-01-12 21:08:37 +02002170static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2171 uint64_t fb_modifier)
2172{
2173 switch (fb_modifier) {
2174 case DRM_FORMAT_MOD_NONE:
2175 return intel_linear_alignment(dev_priv);
2176 case I915_FORMAT_MOD_X_TILED:
2177 if (INTEL_INFO(dev_priv)->gen >= 9)
2178 return 256 * 1024;
2179 return 0;
2180 case I915_FORMAT_MOD_Y_TILED:
2181 case I915_FORMAT_MOD_Yf_TILED:
2182 return 1 * 1024 * 1024;
2183 default:
2184 MISSING_CASE(fb_modifier);
2185 return 0;
2186 }
2187}
2188
Chris Wilson058d88c2016-08-15 10:49:06 +01002189struct i915_vma *
2190intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002191{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002192 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002193 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002194 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002195 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002196 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002197 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002198
Matt Roperebcdd392014-07-09 16:22:11 -07002199 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2200
Ville Syrjälä603525d2016-01-12 21:08:37 +02002201 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202
Ville Syrjälä3465c582016-02-15 22:54:43 +02002203 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002204
Chris Wilson693db182013-03-05 14:52:39 +00002205 /* Note that the w/a also requires 64 PTE of padding following the
2206 * bo. We currently fill all unused PTE with the shadow page and so
2207 * we should always have valid PTE following the scanout preventing
2208 * the VT-d warning.
2209 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002210 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002211 alignment = 256 * 1024;
2212
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002213 /*
2214 * Global gtt pte registers are special registers which actually forward
2215 * writes to a chunk of system memory. Which means that there is no risk
2216 * that the register values disappear as soon as we call
2217 * intel_runtime_pm_put(), so it is correct to wrap only the
2218 * pin/unpin/fence and not more.
2219 */
2220 intel_runtime_pm_get(dev_priv);
2221
Chris Wilson058d88c2016-08-15 10:49:06 +01002222 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002223 if (IS_ERR(vma))
2224 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225
Chris Wilson05a20d02016-08-18 17:16:55 +01002226 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002227 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2228 * fence, whereas 965+ only requires a fence if using
2229 * framebuffer compression. For simplicity, we always, when
2230 * possible, install a fence as the cost is not that onerous.
2231 *
2232 * If we fail to fence the tiled scanout, then either the
2233 * modeset will reject the change (which is highly unlikely as
2234 * the affected systems, all but one, do not have unmappable
2235 * space) or we will not be able to enable full powersaving
2236 * techniques (also likely not to apply due to various limits
2237 * FBC and the like impose on the size of the buffer, which
2238 * presumably we violated anyway with this unmappable buffer).
2239 * Anyway, it is presumably better to stumble onwards with
2240 * something and try to run the system in a "less than optimal"
2241 * mode that matches the user configuration.
2242 */
2243 if (i915_vma_get_fence(vma) == 0)
2244 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002245 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246
Chris Wilson49ef5292016-08-18 17:17:00 +01002247err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002249 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002250}
2251
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002252void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002253{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002254 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002255 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002256 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002257
Matt Roperebcdd392014-07-09 16:22:11 -07002258 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2259
Ville Syrjälä3465c582016-02-15 22:54:43 +02002260 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002261 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002262
Chris Wilson49ef5292016-08-18 17:17:00 +01002263 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002264 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265}
2266
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002267static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2268 unsigned int rotation)
2269{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002270 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002271 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2272 else
2273 return fb->pitches[plane];
2274}
2275
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002276/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277 * Convert the x/y offsets into a linear offset.
2278 * Only valid with 0/180 degree rotation, which is fine since linear
2279 * offset is only used with linear buffers on pre-hsw and tiled buffers
2280 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2281 */
2282u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002283 const struct intel_plane_state *state,
2284 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002285{
Ville Syrjälä29490562016-01-20 18:02:50 +02002286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002287 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2288 unsigned int pitch = fb->pitches[plane];
2289
2290 return y * pitch + x * cpp;
2291}
2292
2293/*
2294 * Add the x/y offsets derived from fb->offsets[] to the user
2295 * specified plane src x/y offsets. The resulting x/y offsets
2296 * specify the start of scanout from the beginning of the gtt mapping.
2297 */
2298void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002299 const struct intel_plane_state *state,
2300 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002301
2302{
Ville Syrjälä29490562016-01-20 18:02:50 +02002303 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2304 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002305
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002306 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002307 *x += intel_fb->rotated[plane].x;
2308 *y += intel_fb->rotated[plane].y;
2309 } else {
2310 *x += intel_fb->normal[plane].x;
2311 *y += intel_fb->normal[plane].y;
2312 }
2313}
2314
2315/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002316 * Input tile dimensions and pitch must already be
2317 * rotated to match x and y, and in pixel units.
2318 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002319static u32 _intel_adjust_tile_offset(int *x, int *y,
2320 unsigned int tile_width,
2321 unsigned int tile_height,
2322 unsigned int tile_size,
2323 unsigned int pitch_tiles,
2324 u32 old_offset,
2325 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002327 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 unsigned int tiles;
2329
2330 WARN_ON(old_offset & (tile_size - 1));
2331 WARN_ON(new_offset & (tile_size - 1));
2332 WARN_ON(new_offset > old_offset);
2333
2334 tiles = (old_offset - new_offset) / tile_size;
2335
2336 *y += tiles / pitch_tiles * tile_height;
2337 *x += tiles % pitch_tiles * tile_width;
2338
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002339 /* minimize x in case it got needlessly big */
2340 *y += *x / pitch_pixels * tile_height;
2341 *x %= pitch_pixels;
2342
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002343 return new_offset;
2344}
2345
2346/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002347 * Adjust the tile offset by moving the difference into
2348 * the x/y offsets.
2349 */
2350static u32 intel_adjust_tile_offset(int *x, int *y,
2351 const struct intel_plane_state *state, int plane,
2352 u32 old_offset, u32 new_offset)
2353{
2354 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2355 const struct drm_framebuffer *fb = state->base.fb;
2356 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2357 unsigned int rotation = state->base.rotation;
2358 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2359
2360 WARN_ON(new_offset > old_offset);
2361
2362 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2363 unsigned int tile_size, tile_width, tile_height;
2364 unsigned int pitch_tiles;
2365
2366 tile_size = intel_tile_size(dev_priv);
2367 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2368 fb->modifier[plane], cpp);
2369
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002370 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 pitch_tiles = pitch / tile_height;
2372 swap(tile_width, tile_height);
2373 } else {
2374 pitch_tiles = pitch / (tile_width * cpp);
2375 }
2376
2377 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2378 tile_size, pitch_tiles,
2379 old_offset, new_offset);
2380 } else {
2381 old_offset += *y * pitch + *x * cpp;
2382
2383 *y = (old_offset - new_offset) / pitch;
2384 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2385 }
2386
2387 return new_offset;
2388}
2389
2390/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002391 * Computes the linear offset to the base tile and adjusts
2392 * x, y. bytes per pixel is assumed to be a power-of-two.
2393 *
2394 * In the 90/270 rotated case, x and y are assumed
2395 * to be already rotated to match the rotated GTT view, and
2396 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397 *
2398 * This function is used when computing the derived information
2399 * under intel_framebuffer, so using any of that information
2400 * here is not allowed. Anything under drm_framebuffer can be
2401 * used. This is why the user has to pass in the pitch since it
2402 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002403 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2405 int *x, int *y,
2406 const struct drm_framebuffer *fb, int plane,
2407 unsigned int pitch,
2408 unsigned int rotation,
2409 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002410{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002411 uint64_t fb_modifier = fb->modifier[plane];
2412 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002413 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002414
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002415 if (alignment)
2416 alignment--;
2417
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002418 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 unsigned int tile_size, tile_width, tile_height;
2420 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002421
Ville Syrjäläd8433102016-01-12 21:08:35 +02002422 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002423 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2424 fb_modifier, cpp);
2425
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002426 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002427 pitch_tiles = pitch / tile_height;
2428 swap(tile_width, tile_height);
2429 } else {
2430 pitch_tiles = pitch / (tile_width * cpp);
2431 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002432
Ville Syrjäläd8433102016-01-12 21:08:35 +02002433 tile_rows = *y / tile_height;
2434 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002435
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002436 tiles = *x / tile_width;
2437 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002438
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002439 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2440 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002441
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002442 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2443 tile_size, pitch_tiles,
2444 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002445 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002447 offset_aligned = offset & ~alignment;
2448
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002449 *y = (offset & alignment) / pitch;
2450 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002452
2453 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454}
2455
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002457 const struct intel_plane_state *state,
2458 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002459{
Ville Syrjälä29490562016-01-20 18:02:50 +02002460 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2461 const struct drm_framebuffer *fb = state->base.fb;
2462 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002463 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002464 u32 alignment;
2465
2466 /* AUX_DIST needs only 4K alignment */
2467 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2468 alignment = 4096;
2469 else
2470 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002471
2472 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2473 rotation, alignment);
2474}
2475
2476/* Convert the fb->offset[] linear offset into x/y offsets */
2477static void intel_fb_offset_to_xy(int *x, int *y,
2478 const struct drm_framebuffer *fb, int plane)
2479{
2480 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2481 unsigned int pitch = fb->pitches[plane];
2482 u32 linear_offset = fb->offsets[plane];
2483
2484 *y = linear_offset / pitch;
2485 *x = linear_offset % pitch / cpp;
2486}
2487
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002488static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2489{
2490 switch (fb_modifier) {
2491 case I915_FORMAT_MOD_X_TILED:
2492 return I915_TILING_X;
2493 case I915_FORMAT_MOD_Y_TILED:
2494 return I915_TILING_Y;
2495 default:
2496 return I915_TILING_NONE;
2497 }
2498}
2499
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500static int
2501intel_fill_fb_info(struct drm_i915_private *dev_priv,
2502 struct drm_framebuffer *fb)
2503{
2504 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2505 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2506 u32 gtt_offset_rotated = 0;
2507 unsigned int max_size = 0;
2508 uint32_t format = fb->pixel_format;
2509 int i, num_planes = drm_format_num_planes(format);
2510 unsigned int tile_size = intel_tile_size(dev_priv);
2511
2512 for (i = 0; i < num_planes; i++) {
2513 unsigned int width, height;
2514 unsigned int cpp, size;
2515 u32 offset;
2516 int x, y;
2517
2518 cpp = drm_format_plane_cpp(format, i);
2519 width = drm_format_plane_width(fb->width, format, i);
2520 height = drm_format_plane_height(fb->height, format, i);
2521
2522 intel_fb_offset_to_xy(&x, &y, fb, i);
2523
2524 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002525 * The fence (if used) is aligned to the start of the object
2526 * so having the framebuffer wrap around across the edge of the
2527 * fenced region doesn't really work. We have no API to configure
2528 * the fence start offset within the object (nor could we probably
2529 * on gen2/3). So it's just easier if we just require that the
2530 * fb layout agrees with the fence layout. We already check that the
2531 * fb stride matches the fence stride elsewhere.
2532 */
2533 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2534 (x + width) * cpp > fb->pitches[i]) {
2535 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2536 i, fb->offsets[i]);
2537 return -EINVAL;
2538 }
2539
2540 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002541 * First pixel of the framebuffer from
2542 * the start of the normal gtt mapping.
2543 */
2544 intel_fb->normal[i].x = x;
2545 intel_fb->normal[i].y = y;
2546
2547 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2548 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002549 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002550 offset /= tile_size;
2551
2552 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2553 unsigned int tile_width, tile_height;
2554 unsigned int pitch_tiles;
2555 struct drm_rect r;
2556
2557 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2558 fb->modifier[i], cpp);
2559
2560 rot_info->plane[i].offset = offset;
2561 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2562 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2563 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2564
2565 intel_fb->rotated[i].pitch =
2566 rot_info->plane[i].height * tile_height;
2567
2568 /* how many tiles does this plane need */
2569 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2570 /*
2571 * If the plane isn't horizontally tile aligned,
2572 * we need one more tile.
2573 */
2574 if (x != 0)
2575 size++;
2576
2577 /* rotate the x/y offsets to match the GTT view */
2578 r.x1 = x;
2579 r.y1 = y;
2580 r.x2 = x + width;
2581 r.y2 = y + height;
2582 drm_rect_rotate(&r,
2583 rot_info->plane[i].width * tile_width,
2584 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002585 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002586 x = r.x1;
2587 y = r.y1;
2588
2589 /* rotate the tile dimensions to match the GTT view */
2590 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2591 swap(tile_width, tile_height);
2592
2593 /*
2594 * We only keep the x/y offsets, so push all of the
2595 * gtt offset into the x/y offsets.
2596 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002597 _intel_adjust_tile_offset(&x, &y, tile_size,
2598 tile_width, tile_height, pitch_tiles,
2599 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600
2601 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2602
2603 /*
2604 * First pixel of the framebuffer from
2605 * the start of the rotated gtt mapping.
2606 */
2607 intel_fb->rotated[i].x = x;
2608 intel_fb->rotated[i].y = y;
2609 } else {
2610 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2611 x * cpp, tile_size);
2612 }
2613
2614 /* how many tiles in total needed in the bo */
2615 max_size = max(max_size, offset + size);
2616 }
2617
2618 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2619 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2620 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2621 return -EINVAL;
2622 }
2623
2624 return 0;
2625}
2626
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002627static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002628{
2629 switch (format) {
2630 case DISPPLANE_8BPP:
2631 return DRM_FORMAT_C8;
2632 case DISPPLANE_BGRX555:
2633 return DRM_FORMAT_XRGB1555;
2634 case DISPPLANE_BGRX565:
2635 return DRM_FORMAT_RGB565;
2636 default:
2637 case DISPPLANE_BGRX888:
2638 return DRM_FORMAT_XRGB8888;
2639 case DISPPLANE_RGBX888:
2640 return DRM_FORMAT_XBGR8888;
2641 case DISPPLANE_BGRX101010:
2642 return DRM_FORMAT_XRGB2101010;
2643 case DISPPLANE_RGBX101010:
2644 return DRM_FORMAT_XBGR2101010;
2645 }
2646}
2647
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002648static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2649{
2650 switch (format) {
2651 case PLANE_CTL_FORMAT_RGB_565:
2652 return DRM_FORMAT_RGB565;
2653 default:
2654 case PLANE_CTL_FORMAT_XRGB_8888:
2655 if (rgb_order) {
2656 if (alpha)
2657 return DRM_FORMAT_ABGR8888;
2658 else
2659 return DRM_FORMAT_XBGR8888;
2660 } else {
2661 if (alpha)
2662 return DRM_FORMAT_ARGB8888;
2663 else
2664 return DRM_FORMAT_XRGB8888;
2665 }
2666 case PLANE_CTL_FORMAT_XRGB_2101010:
2667 if (rgb_order)
2668 return DRM_FORMAT_XBGR2101010;
2669 else
2670 return DRM_FORMAT_XRGB2101010;
2671 }
2672}
2673
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002674static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002675intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2676 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002677{
2678 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002679 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002680 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002681 struct drm_i915_gem_object *obj = NULL;
2682 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002683 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002684 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2685 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2686 PAGE_SIZE);
2687
2688 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002689
Chris Wilsonff2652e2014-03-10 08:07:02 +00002690 if (plane_config->size == 0)
2691 return false;
2692
Paulo Zanoni3badb492015-09-23 12:52:23 -03002693 /* If the FB is too big, just don't use it since fbdev is not very
2694 * important and we should probably use that space with FBC or other
2695 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002696 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002697 return false;
2698
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002699 mutex_lock(&dev->struct_mutex);
2700
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002701 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2702 base_aligned,
2703 base_aligned,
2704 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002705 if (!obj) {
2706 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002707 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002708 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002709
Chris Wilson3e510a82016-08-05 10:14:23 +01002710 if (plane_config->tiling == I915_TILING_X)
2711 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002713 mode_cmd.pixel_format = fb->pixel_format;
2714 mode_cmd.width = fb->width;
2715 mode_cmd.height = fb->height;
2716 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002717 mode_cmd.modifier[0] = fb->modifier[0];
2718 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002720 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002721 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002722 DRM_DEBUG_KMS("intel fb init failed\n");
2723 goto out_unref_obj;
2724 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002725
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727
Daniel Vetterf6936e22015-03-26 12:17:05 +01002728 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002729 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730
2731out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002732 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002733 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002734 return false;
2735}
2736
Daniel Vetter5a21b662016-05-24 17:13:53 +02002737/* Update plane->state->fb to match plane->fb after driver-internal updates */
2738static void
2739update_state_fb(struct drm_plane *plane)
2740{
2741 if (plane->fb == plane->state->fb)
2742 return;
2743
2744 if (plane->state->fb)
2745 drm_framebuffer_unreference(plane->state->fb);
2746 plane->state->fb = plane->fb;
2747 if (plane->state->fb)
2748 drm_framebuffer_reference(plane->state->fb);
2749}
2750
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002751static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002752intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2753 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754{
2755 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002756 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002757 struct drm_crtc *c;
2758 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002759 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002760 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002761 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002762 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2763 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002764 struct intel_plane_state *intel_state =
2765 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002766 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
Damien Lespiau2d140302015-02-05 17:22:18 +00002768 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002769 return;
2770
Daniel Vetterf6936e22015-03-26 12:17:05 +01002771 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002772 fb = &plane_config->fb->base;
2773 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002774 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002775
Damien Lespiau2d140302015-02-05 17:22:18 +00002776 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002777
2778 /*
2779 * Failed to alloc the obj, check to see if we should share
2780 * an fb with another CRTC instead
2781 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002782 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002783 i = to_intel_crtc(c);
2784
2785 if (c == &intel_crtc->base)
2786 continue;
2787
Matt Roper2ff8fde2014-07-08 07:50:07 -07002788 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002789 continue;
2790
Daniel Vetter88595ac2015-03-26 12:42:24 +01002791 fb = c->primary->fb;
2792 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002793 continue;
2794
Daniel Vetter88595ac2015-03-26 12:42:24 +01002795 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002796 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002797 drm_framebuffer_reference(fb);
2798 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002799 }
2800 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002801
Matt Roper200757f2015-12-03 11:37:36 -08002802 /*
2803 * We've failed to reconstruct the BIOS FB. Current display state
2804 * indicates that the primary plane is visible, but has a NULL FB,
2805 * which will lead to problems later if we don't fix it up. The
2806 * simplest solution is to just disable the primary plane now and
2807 * pretend the BIOS never had it enabled.
2808 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002809 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002810 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002811 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002812 intel_plane->disable_plane(primary, &intel_crtc->base);
2813
Daniel Vetter88595ac2015-03-26 12:42:24 +01002814 return;
2815
2816valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002817 plane_state->src_x = 0;
2818 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002819 plane_state->src_w = fb->width << 16;
2820 plane_state->src_h = fb->height << 16;
2821
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002822 plane_state->crtc_x = 0;
2823 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002824 plane_state->crtc_w = fb->width;
2825 plane_state->crtc_h = fb->height;
2826
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002827 intel_state->base.src.x1 = plane_state->src_x;
2828 intel_state->base.src.y1 = plane_state->src_y;
2829 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2830 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2831 intel_state->base.dst.x1 = plane_state->crtc_x;
2832 intel_state->base.dst.y1 = plane_state->crtc_y;
2833 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2834 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002835
Daniel Vetter88595ac2015-03-26 12:42:24 +01002836 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002837 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002838 dev_priv->preserve_bios_swizzle = true;
2839
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002840 drm_framebuffer_reference(fb);
2841 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002842 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002843 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002844 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2845 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002846}
2847
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002848static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2849 unsigned int rotation)
2850{
2851 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2852
2853 switch (fb->modifier[plane]) {
2854 case DRM_FORMAT_MOD_NONE:
2855 case I915_FORMAT_MOD_X_TILED:
2856 switch (cpp) {
2857 case 8:
2858 return 4096;
2859 case 4:
2860 case 2:
2861 case 1:
2862 return 8192;
2863 default:
2864 MISSING_CASE(cpp);
2865 break;
2866 }
2867 break;
2868 case I915_FORMAT_MOD_Y_TILED:
2869 case I915_FORMAT_MOD_Yf_TILED:
2870 switch (cpp) {
2871 case 8:
2872 return 2048;
2873 case 4:
2874 return 4096;
2875 case 2:
2876 case 1:
2877 return 8192;
2878 default:
2879 MISSING_CASE(cpp);
2880 break;
2881 }
2882 break;
2883 default:
2884 MISSING_CASE(fb->modifier[plane]);
2885 }
2886
2887 return 2048;
2888}
2889
2890static int skl_check_main_surface(struct intel_plane_state *plane_state)
2891{
2892 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2893 const struct drm_framebuffer *fb = plane_state->base.fb;
2894 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002895 int x = plane_state->base.src.x1 >> 16;
2896 int y = plane_state->base.src.y1 >> 16;
2897 int w = drm_rect_width(&plane_state->base.src) >> 16;
2898 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002899 int max_width = skl_max_plane_width(fb, 0, rotation);
2900 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002901 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002902
2903 if (w > max_width || h > max_height) {
2904 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2905 w, h, max_width, max_height);
2906 return -EINVAL;
2907 }
2908
2909 intel_add_fb_offsets(&x, &y, plane_state, 0);
2910 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2911
2912 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2913
2914 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002915 * AUX surface offset is specified as the distance from the
2916 * main surface offset, and it must be non-negative. Make
2917 * sure that is what we will get.
2918 */
2919 if (offset > aux_offset)
2920 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2921 offset, aux_offset & ~(alignment - 1));
2922
2923 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002924 * When using an X-tiled surface, the plane blows up
2925 * if the x offset + width exceed the stride.
2926 *
2927 * TODO: linear and Y-tiled seem fine, Yf untested,
2928 */
2929 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2930 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2931
2932 while ((x + w) * cpp > fb->pitches[0]) {
2933 if (offset == 0) {
2934 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2935 return -EINVAL;
2936 }
2937
2938 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2939 offset, offset - alignment);
2940 }
2941 }
2942
2943 plane_state->main.offset = offset;
2944 plane_state->main.x = x;
2945 plane_state->main.y = y;
2946
2947 return 0;
2948}
2949
Ville Syrjälä8d970652016-01-28 16:30:28 +02002950static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2951{
2952 const struct drm_framebuffer *fb = plane_state->base.fb;
2953 unsigned int rotation = plane_state->base.rotation;
2954 int max_width = skl_max_plane_width(fb, 1, rotation);
2955 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002956 int x = plane_state->base.src.x1 >> 17;
2957 int y = plane_state->base.src.y1 >> 17;
2958 int w = drm_rect_width(&plane_state->base.src) >> 17;
2959 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002960 u32 offset;
2961
2962 intel_add_fb_offsets(&x, &y, plane_state, 1);
2963 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2964
2965 /* FIXME not quite sure how/if these apply to the chroma plane */
2966 if (w > max_width || h > max_height) {
2967 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2968 w, h, max_width, max_height);
2969 return -EINVAL;
2970 }
2971
2972 plane_state->aux.offset = offset;
2973 plane_state->aux.x = x;
2974 plane_state->aux.y = y;
2975
2976 return 0;
2977}
2978
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002979int skl_check_plane_surface(struct intel_plane_state *plane_state)
2980{
2981 const struct drm_framebuffer *fb = plane_state->base.fb;
2982 unsigned int rotation = plane_state->base.rotation;
2983 int ret;
2984
2985 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002986 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002987 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002988 fb->width << 16, fb->height << 16,
2989 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002990
Ville Syrjälä8d970652016-01-28 16:30:28 +02002991 /*
2992 * Handle the AUX surface first since
2993 * the main surface setup depends on it.
2994 */
2995 if (fb->pixel_format == DRM_FORMAT_NV12) {
2996 ret = skl_check_nv12_aux_surface(plane_state);
2997 if (ret)
2998 return ret;
2999 } else {
3000 plane_state->aux.offset = ~0xfff;
3001 plane_state->aux.x = 0;
3002 plane_state->aux.y = 0;
3003 }
3004
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003005 ret = skl_check_main_surface(plane_state);
3006 if (ret)
3007 return ret;
3008
3009 return 0;
3010}
3011
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003012static void i9xx_update_primary_plane(struct drm_plane *primary,
3013 const struct intel_crtc_state *crtc_state,
3014 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003015{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003016 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003017 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3019 struct drm_framebuffer *fb = plane_state->base.fb;
3020 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003021 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003022 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003023 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003024 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003025 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003026 int x = plane_state->base.src.x1 >> 16;
3027 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003028
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003029 dspcntr = DISPPLANE_GAMMA_ENABLE;
3030
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03003031 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003032
3033 if (INTEL_INFO(dev)->gen < 4) {
3034 if (intel_crtc->pipe == PIPE_B)
3035 dspcntr |= DISPPLANE_SEL_PIPE_B;
3036
3037 /* pipesrc and dspsize control the size that is scaled from,
3038 * which should always be the user's requested size.
3039 */
3040 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003041 ((crtc_state->pipe_src_h - 1) << 16) |
3042 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003043 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003044 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003045 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003046 ((crtc_state->pipe_src_h - 1) << 16) |
3047 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003048 I915_WRITE(PRIMPOS(plane), 0);
3049 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003050 }
3051
Ville Syrjälä57779d02012-10-31 17:50:14 +02003052 switch (fb->pixel_format) {
3053 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003054 dspcntr |= DISPPLANE_8BPP;
3055 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003057 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003058 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003059 case DRM_FORMAT_RGB565:
3060 dspcntr |= DISPPLANE_BGRX565;
3061 break;
3062 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003063 dspcntr |= DISPPLANE_BGRX888;
3064 break;
3065 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003066 dspcntr |= DISPPLANE_RGBX888;
3067 break;
3068 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003069 dspcntr |= DISPPLANE_BGRX101010;
3070 break;
3071 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003072 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003073 break;
3074 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003075 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003076 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003077
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003078 if (INTEL_GEN(dev_priv) >= 4 &&
3079 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003080 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003081
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003082 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003083 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3084
Ville Syrjälä29490562016-01-20 18:02:50 +02003085 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003086
Ville Syrjälä6687c902015-09-15 13:16:41 +03003087 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003088 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003089 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003090
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003091 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303092 dspcntr |= DISPPLANE_ROTATE_180;
3093
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003094 x += (crtc_state->pipe_src_w - 1);
3095 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303096 }
3097
Ville Syrjälä29490562016-01-20 18:02:50 +02003098 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003099
3100 if (INTEL_INFO(dev)->gen < 4)
3101 intel_crtc->dspaddr_offset = linear_offset;
3102
Paulo Zanoni2db33662015-09-14 15:20:03 -03003103 intel_crtc->adjusted_x = x;
3104 intel_crtc->adjusted_y = y;
3105
Sonika Jindal48404c12014-08-22 14:06:04 +05303106 I915_WRITE(reg, dspcntr);
3107
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003108 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003109 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003110 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003111 intel_fb_gtt_offset(fb, rotation) +
3112 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003114 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003115 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003116 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118}
3119
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120static void i9xx_disable_primary_plane(struct drm_plane *primary,
3121 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003122{
3123 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003124 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003126 int plane = intel_crtc->plane;
3127
3128 I915_WRITE(DSPCNTR(plane), 0);
3129 if (INTEL_INFO(dev_priv)->gen >= 4)
3130 I915_WRITE(DSPSURF(plane), 0);
3131 else
3132 I915_WRITE(DSPADDR(plane), 0);
3133 POSTING_READ(DSPCNTR(plane));
3134}
3135
3136static void ironlake_update_primary_plane(struct drm_plane *primary,
3137 const struct intel_crtc_state *crtc_state,
3138 const struct intel_plane_state *plane_state)
3139{
3140 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003141 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3143 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003145 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003147 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003148 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003149 int x = plane_state->base.src.x1 >> 16;
3150 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003151
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003152 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03003153 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003154
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003156 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3157
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 switch (fb->pixel_format) {
3159 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160 dspcntr |= DISPPLANE_8BPP;
3161 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 case DRM_FORMAT_RGB565:
3163 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_BGRX888;
3167 break;
3168 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003169 dspcntr |= DISPPLANE_RGBX888;
3170 break;
3171 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172 dspcntr |= DISPPLANE_BGRX101010;
3173 break;
3174 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003175 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176 break;
3177 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003178 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003179 }
3180
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003181 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003183
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003184 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003185 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003186
Ville Syrjälä29490562016-01-20 18:02:50 +02003187 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003188
Daniel Vetterc2c75132012-07-05 12:17:30 +02003189 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003190 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003191
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003192 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303193 dspcntr |= DISPPLANE_ROTATE_180;
3194
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003195 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003196 x += (crtc_state->pipe_src_w - 1);
3197 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303198 }
3199 }
3200
Ville Syrjälä29490562016-01-20 18:02:50 +02003201 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202
Paulo Zanoni2db33662015-09-14 15:20:03 -03003203 intel_crtc->adjusted_x = x;
3204 intel_crtc->adjusted_y = y;
3205
Sonika Jindal48404c12014-08-22 14:06:04 +05303206 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003207
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003208 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003209 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003210 intel_fb_gtt_offset(fb, rotation) +
3211 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003212 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003213 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3214 } else {
3215 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3216 I915_WRITE(DSPLINOFF(plane), linear_offset);
3217 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003218 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003219}
3220
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003221u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3222 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003223{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003224 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3225 return 64;
3226 } else {
3227 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003228
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003229 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003230 }
3231}
3232
Ville Syrjälä6687c902015-09-15 13:16:41 +03003233u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3234 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003235{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003236 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003237 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003238 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003239
Ville Syrjälä6687c902015-09-15 13:16:41 +03003240 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003241
Chris Wilson058d88c2016-08-15 10:49:06 +01003242 vma = i915_gem_object_to_ggtt(obj, &view);
3243 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3244 view.type))
3245 return -1;
3246
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003247 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003248}
3249
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3251{
3252 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003253 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003254
3255 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3256 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3257 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003258}
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260/*
3261 * This function detaches (aka. unbinds) unused scalers in hardware
3262 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003263static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003264{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003265 struct intel_crtc_scaler_state *scaler_state;
3266 int i;
3267
Chandra Kondurua1b22782015-04-07 15:28:45 -07003268 scaler_state = &intel_crtc->config->scaler_state;
3269
3270 /* loop through and disable scalers that aren't in use */
3271 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003272 if (!scaler_state->scalers[i].in_use)
3273 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003274 }
3275}
3276
Ville Syrjäläd2196772016-01-28 18:33:11 +02003277u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3278 unsigned int rotation)
3279{
3280 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3281 u32 stride = intel_fb_pitch(fb, plane, rotation);
3282
3283 /*
3284 * The stride is either expressed as a multiple of 64 bytes chunks for
3285 * linear buffers or in number of tiles for tiled buffers.
3286 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003287 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003288 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3289
3290 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3291 } else {
3292 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3293 fb->pixel_format);
3294 }
3295
3296 return stride;
3297}
3298
Chandra Konduru6156a452015-04-27 13:48:39 -07003299u32 skl_plane_ctl_format(uint32_t pixel_format)
3300{
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003302 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003305 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003306 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003307 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003308 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003309 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 /*
3311 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3312 * to be already pre-multiplied. We need to add a knob (or a different
3313 * DRM_FORMAT) for user-space to configure that.
3314 */
3315 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003319 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003326 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003328 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003329 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003330 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003331 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003332 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003333 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003334 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003335 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003336
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003337 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003338}
3339
3340u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3341{
Chandra Konduru6156a452015-04-27 13:48:39 -07003342 switch (fb_modifier) {
3343 case DRM_FORMAT_MOD_NONE:
3344 break;
3345 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003346 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003347 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003348 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003349 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003350 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003351 default:
3352 MISSING_CASE(fb_modifier);
3353 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003354
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003355 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003356}
3357
3358u32 skl_plane_ctl_rotation(unsigned int rotation)
3359{
Chandra Konduru6156a452015-04-27 13:48:39 -07003360 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003362 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303363 /*
3364 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3365 * while i915 HW rotation is clockwise, thats why this swapping.
3366 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003367 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303368 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003369 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003370 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003371 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303372 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003373 default:
3374 MISSING_CASE(rotation);
3375 }
3376
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003377 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003378}
3379
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380static void skylake_update_primary_plane(struct drm_plane *plane,
3381 const struct intel_crtc_state *crtc_state,
3382 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003383{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003384 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003385 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3387 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003388 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003389 const struct skl_plane_wm *p_wm =
3390 &crtc_state->wm.skl.optimal.planes[0];
Damien Lespiau70d21f02013-07-03 21:06:04 +01003391 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003392 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003393 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003394 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003395 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003396 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003397 int src_x = plane_state->main.x;
3398 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003399 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3400 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3401 int dst_x = plane_state->base.dst.x1;
3402 int dst_y = plane_state->base.dst.y1;
3403 int dst_w = drm_rect_width(&plane_state->base.dst);
3404 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003405
3406 plane_ctl = PLANE_CTL_ENABLE |
3407 PLANE_CTL_PIPE_GAMMA_ENABLE |
3408 PLANE_CTL_PIPE_CSC_ENABLE;
3409
Chandra Konduru6156a452015-04-27 13:48:39 -07003410 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3411 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003412 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003413 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003414
Ville Syrjälä6687c902015-09-15 13:16:41 +03003415 /* Sizes are 0 based */
3416 src_w--;
3417 src_h--;
3418 dst_w--;
3419 dst_h--;
3420
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003421 intel_crtc->dspaddr_offset = surf_addr;
3422
Ville Syrjälä6687c902015-09-15 13:16:41 +03003423 intel_crtc->adjusted_x = src_x;
3424 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003425
Lyude62e0fb82016-08-22 12:50:08 -04003426 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003427 skl_write_plane_wm(intel_crtc, p_wm, &wm->ddb, 0);
Lyude62e0fb82016-08-22 12:50:08 -04003428
Damien Lespiau70d21f02013-07-03 21:06:04 +01003429 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003430 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003431 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003432 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003433
3434 if (scaler_id >= 0) {
3435 uint32_t ps_ctrl = 0;
3436
3437 WARN_ON(!dst_w || !dst_h);
3438 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3439 crtc_state->scaler_state.scalers[scaler_id].mode;
3440 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3441 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3442 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3443 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3444 I915_WRITE(PLANE_POS(pipe, 0), 0);
3445 } else {
3446 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3447 }
3448
Ville Syrjälä6687c902015-09-15 13:16:41 +03003449 I915_WRITE(PLANE_SURF(pipe, 0),
3450 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003451
3452 POSTING_READ(PLANE_SURF(pipe, 0));
3453}
3454
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455static void skylake_disable_primary_plane(struct drm_plane *primary,
3456 struct drm_crtc *crtc)
3457{
3458 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003459 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003461 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3462 const struct skl_plane_wm *p_wm = &cstate->wm.skl.optimal.planes[0];
Lyude62e0fb82016-08-22 12:50:08 -04003463 int pipe = intel_crtc->pipe;
3464
Lyudeccebc232016-08-29 12:31:27 -04003465 /*
3466 * We only populate skl_results on watermark updates, and if the
3467 * plane's visiblity isn't actually changing neither is its watermarks.
3468 */
3469 if (!crtc->primary->state->visible)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003470 skl_write_plane_wm(intel_crtc, p_wm,
3471 &dev_priv->wm.skl_results.ddb, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003472
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003473 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3474 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3475 POSTING_READ(PLANE_SURF(pipe, 0));
3476}
3477
Jesse Barnes17638cd2011-06-24 12:19:23 -07003478/* Assume fb object is pinned & idle & fenced and just update base pointers */
3479static int
3480intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3481 int x, int y, enum mode_set_atomic state)
3482{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003483 /* Support for kgdboc is disabled, this needs a major rework. */
3484 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003485
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003486 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003487}
3488
Daniel Vetter5a21b662016-05-24 17:13:53 +02003489static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3490{
3491 struct intel_crtc *crtc;
3492
Chris Wilson91c8a322016-07-05 10:40:23 +01003493 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003494 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3495}
3496
Ville Syrjälä75147472014-11-24 18:28:11 +02003497static void intel_update_primary_planes(struct drm_device *dev)
3498{
Ville Syrjälä75147472014-11-24 18:28:11 +02003499 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003500
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003501 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003502 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003503 struct intel_plane_state *plane_state =
3504 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003505
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003506 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003507 plane->update_plane(&plane->base,
3508 to_intel_crtc_state(crtc->state),
3509 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003510 }
3511}
3512
Maarten Lankhorst73974892016-08-05 23:28:27 +03003513static int
3514__intel_display_resume(struct drm_device *dev,
3515 struct drm_atomic_state *state)
3516{
3517 struct drm_crtc_state *crtc_state;
3518 struct drm_crtc *crtc;
3519 int i, ret;
3520
3521 intel_modeset_setup_hw_state(dev);
3522 i915_redisable_vga(dev);
3523
3524 if (!state)
3525 return 0;
3526
3527 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3528 /*
3529 * Force recalculation even if we restore
3530 * current state. With fast modeset this may not result
3531 * in a modeset when the state is compatible.
3532 */
3533 crtc_state->mode_changed = true;
3534 }
3535
3536 /* ignore any reset values/BIOS leftovers in the WM registers */
3537 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3538
3539 ret = drm_atomic_commit(state);
3540
3541 WARN_ON(ret == -EDEADLK);
3542 return ret;
3543}
3544
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003545static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3546{
Ville Syrjäläae981042016-08-05 23:28:30 +03003547 return intel_has_gpu_reset(dev_priv) &&
3548 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003549}
3550
Chris Wilsonc0336662016-05-06 15:40:21 +01003551void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003552{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003553 struct drm_device *dev = &dev_priv->drm;
3554 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3555 struct drm_atomic_state *state;
3556 int ret;
3557
Maarten Lankhorst73974892016-08-05 23:28:27 +03003558 /*
3559 * Need mode_config.mutex so that we don't
3560 * trample ongoing ->detect() and whatnot.
3561 */
3562 mutex_lock(&dev->mode_config.mutex);
3563 drm_modeset_acquire_init(ctx, 0);
3564 while (1) {
3565 ret = drm_modeset_lock_all_ctx(dev, ctx);
3566 if (ret != -EDEADLK)
3567 break;
3568
3569 drm_modeset_backoff(ctx);
3570 }
3571
3572 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003573 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003574 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003575 return;
3576
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003577 /*
3578 * Disabling the crtcs gracefully seems nicer. Also the
3579 * g33 docs say we should at least disable all the planes.
3580 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003581 state = drm_atomic_helper_duplicate_state(dev, ctx);
3582 if (IS_ERR(state)) {
3583 ret = PTR_ERR(state);
3584 state = NULL;
3585 DRM_ERROR("Duplicating state failed with %i\n", ret);
3586 goto err;
3587 }
3588
3589 ret = drm_atomic_helper_disable_all(dev, ctx);
3590 if (ret) {
3591 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3592 goto err;
3593 }
3594
3595 dev_priv->modeset_restore_state = state;
3596 state->acquire_ctx = ctx;
3597 return;
3598
3599err:
Chris Wilson08536952016-10-14 13:18:18 +01003600 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003601}
3602
Chris Wilsonc0336662016-05-06 15:40:21 +01003603void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003604{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003605 struct drm_device *dev = &dev_priv->drm;
3606 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3607 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3608 int ret;
3609
Daniel Vetter5a21b662016-05-24 17:13:53 +02003610 /*
3611 * Flips in the rings will be nuked by the reset,
3612 * so complete all pending flips so that user space
3613 * will get its events and not get stuck.
3614 */
3615 intel_complete_page_flips(dev_priv);
3616
Maarten Lankhorst73974892016-08-05 23:28:27 +03003617 dev_priv->modeset_restore_state = NULL;
3618
Ville Syrjälä75147472014-11-24 18:28:11 +02003619 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003620 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003621 if (!state) {
3622 /*
3623 * Flips in the rings have been nuked by the reset,
3624 * so update the base address of all primary
3625 * planes to the the last fb to make sure we're
3626 * showing the correct fb after a reset.
3627 *
3628 * FIXME: Atomic will make this obsolete since we won't schedule
3629 * CS-based flips (which might get lost in gpu resets) any more.
3630 */
3631 intel_update_primary_planes(dev);
3632 } else {
3633 ret = __intel_display_resume(dev, state);
3634 if (ret)
3635 DRM_ERROR("Restoring old state failed with %i\n", ret);
3636 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003637 } else {
3638 /*
3639 * The display has been reset as well,
3640 * so need a full re-initialization.
3641 */
3642 intel_runtime_pm_disable_interrupts(dev_priv);
3643 intel_runtime_pm_enable_interrupts(dev_priv);
3644
Imre Deak51f59202016-09-14 13:04:13 +03003645 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003646 intel_modeset_init_hw(dev);
3647
3648 spin_lock_irq(&dev_priv->irq_lock);
3649 if (dev_priv->display.hpd_irq_setup)
3650 dev_priv->display.hpd_irq_setup(dev_priv);
3651 spin_unlock_irq(&dev_priv->irq_lock);
3652
3653 ret = __intel_display_resume(dev, state);
3654 if (ret)
3655 DRM_ERROR("Restoring old state failed with %i\n", ret);
3656
3657 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003658 }
3659
Chris Wilson08536952016-10-14 13:18:18 +01003660 if (state)
3661 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003662 drm_modeset_drop_locks(ctx);
3663 drm_modeset_acquire_fini(ctx);
3664 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003665}
3666
Chris Wilson8af29b02016-09-09 14:11:47 +01003667static bool abort_flip_on_reset(struct intel_crtc *crtc)
3668{
3669 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3670
3671 if (i915_reset_in_progress(error))
3672 return true;
3673
3674 if (crtc->reset_count != i915_reset_count(error))
3675 return true;
3676
3677 return false;
3678}
3679
Chris Wilson7d5e3792014-03-04 13:15:08 +00003680static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3681{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003682 struct drm_device *dev = crtc->dev;
3683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003684 bool pending;
3685
Chris Wilson8af29b02016-09-09 14:11:47 +01003686 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003687 return false;
3688
3689 spin_lock_irq(&dev->event_lock);
3690 pending = to_intel_crtc(crtc)->flip_work != NULL;
3691 spin_unlock_irq(&dev->event_lock);
3692
3693 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003694}
3695
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003696static void intel_update_pipe_config(struct intel_crtc *crtc,
3697 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003698{
3699 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003700 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 struct intel_crtc_state *pipe_config =
3702 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003703
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003704 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3705 crtc->base.mode = crtc->base.state->mode;
3706
3707 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3708 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3709 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003710
3711 /*
3712 * Update pipe size and adjust fitter if needed: the reason for this is
3713 * that in compute_mode_changes we check the native mode (not the pfit
3714 * mode) to see if we can flip rather than do a full mode set. In the
3715 * fastboot case, we'll flip, but if we don't update the pipesrc and
3716 * pfit state, we'll end up with a big fb scanned out into the wrong
3717 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003718 */
3719
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003720 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003721 ((pipe_config->pipe_src_w - 1) << 16) |
3722 (pipe_config->pipe_src_h - 1));
3723
3724 /* on skylake this is done by detaching scalers */
3725 if (INTEL_INFO(dev)->gen >= 9) {
3726 skl_detach_scalers(crtc);
3727
3728 if (pipe_config->pch_pfit.enabled)
3729 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003730 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003731 if (pipe_config->pch_pfit.enabled)
3732 ironlake_pfit_enable(crtc);
3733 else if (old_crtc_state->pch_pfit.enabled)
3734 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003735 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003736}
3737
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003738static void intel_fdi_normal_train(struct drm_crtc *crtc)
3739{
3740 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003741 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003744 i915_reg_t reg;
3745 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003746
3747 /* enable normal train */
3748 reg = FDI_TX_CTL(pipe);
3749 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003750 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003751 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3752 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003753 } else {
3754 temp &= ~FDI_LINK_TRAIN_NONE;
3755 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003756 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003757 I915_WRITE(reg, temp);
3758
3759 reg = FDI_RX_CTL(pipe);
3760 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003761 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003762 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3763 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3764 } else {
3765 temp &= ~FDI_LINK_TRAIN_NONE;
3766 temp |= FDI_LINK_TRAIN_NONE;
3767 }
3768 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3769
3770 /* wait one idle pattern time */
3771 POSTING_READ(reg);
3772 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003773
3774 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003775 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003776 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3777 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003778}
3779
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003780/* The FDI link training functions for ILK/Ibexpeak. */
3781static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3782{
3783 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003784 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3786 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003787 i915_reg_t reg;
3788 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003789
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003790 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003791 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003792
Adam Jacksone1a44742010-06-25 15:32:14 -04003793 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3794 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 reg = FDI_RX_IMR(pipe);
3796 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003797 temp &= ~FDI_RX_SYMBOL_LOCK;
3798 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 I915_WRITE(reg, temp);
3800 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003801 udelay(150);
3802
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 reg = FDI_TX_CTL(pipe);
3805 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003806 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003807 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808 temp &= ~FDI_LINK_TRAIN_NONE;
3809 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 reg = FDI_RX_CTL(pipe);
3813 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 temp &= ~FDI_LINK_TRAIN_NONE;
3815 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3817
3818 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 udelay(150);
3820
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003821 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003822 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3823 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3824 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003825
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003827 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3830
3831 if ((temp & FDI_RX_BIT_LOCK)) {
3832 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 break;
3835 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003836 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003837 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839
3840 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 reg = FDI_TX_CTL(pipe);
3842 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843 temp &= ~FDI_LINK_TRAIN_NONE;
3844 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 reg = FDI_RX_CTL(pipe);
3848 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003849 temp &= ~FDI_LINK_TRAIN_NONE;
3850 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003851 I915_WRITE(reg, temp);
3852
3853 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003854 udelay(150);
3855
Chris Wilson5eddb702010-09-11 13:48:45 +01003856 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003857 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003858 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003859 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3860
3861 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863 DRM_DEBUG_KMS("FDI train 2 done.\n");
3864 break;
3865 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003867 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003868 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003869
3870 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003871
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872}
3873
Akshay Joshi0206e352011-08-16 15:34:10 -04003874static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003875 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3876 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3877 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3878 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3879};
3880
3881/* The FDI link training functions for SNB/Cougarpoint. */
3882static void gen6_fdi_link_train(struct drm_crtc *crtc)
3883{
3884 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003885 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3887 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003888 i915_reg_t reg;
3889 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003890
Adam Jacksone1a44742010-06-25 15:32:14 -04003891 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3892 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 reg = FDI_RX_IMR(pipe);
3894 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003895 temp &= ~FDI_RX_SYMBOL_LOCK;
3896 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 I915_WRITE(reg, temp);
3898
3899 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003900 udelay(150);
3901
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003903 reg = FDI_TX_CTL(pipe);
3904 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003905 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003906 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003907 temp &= ~FDI_LINK_TRAIN_NONE;
3908 temp |= FDI_LINK_TRAIN_PATTERN_1;
3909 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3910 /* SNB-B */
3911 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913
Daniel Vetterd74cf322012-10-26 10:58:13 +02003914 I915_WRITE(FDI_RX_MISC(pipe),
3915 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3916
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 reg = FDI_RX_CTL(pipe);
3918 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003919 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003920 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3921 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3922 } else {
3923 temp &= ~FDI_LINK_TRAIN_NONE;
3924 temp |= FDI_LINK_TRAIN_PATTERN_1;
3925 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3927
3928 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 udelay(150);
3930
Akshay Joshi0206e352011-08-16 15:34:10 -04003931 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 reg = FDI_TX_CTL(pipe);
3933 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3935 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003936 I915_WRITE(reg, temp);
3937
3938 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 udelay(500);
3940
Sean Paulfa37d392012-03-02 12:53:39 -05003941 for (retry = 0; retry < 5; retry++) {
3942 reg = FDI_RX_IIR(pipe);
3943 temp = I915_READ(reg);
3944 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3945 if (temp & FDI_RX_BIT_LOCK) {
3946 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3947 DRM_DEBUG_KMS("FDI train 1 done.\n");
3948 break;
3949 }
3950 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 }
Sean Paulfa37d392012-03-02 12:53:39 -05003952 if (retry < 5)
3953 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954 }
3955 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003956 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957
3958 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003959 reg = FDI_TX_CTL(pipe);
3960 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961 temp &= ~FDI_LINK_TRAIN_NONE;
3962 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003963 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003964 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3965 /* SNB-B */
3966 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3967 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 reg = FDI_RX_CTL(pipe);
3971 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003972 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003973 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3974 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3975 } else {
3976 temp &= ~FDI_LINK_TRAIN_NONE;
3977 temp |= FDI_LINK_TRAIN_PATTERN_2;
3978 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003979 I915_WRITE(reg, temp);
3980
3981 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003982 udelay(150);
3983
Akshay Joshi0206e352011-08-16 15:34:10 -04003984 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 reg = FDI_TX_CTL(pipe);
3986 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003987 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3988 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003989 I915_WRITE(reg, temp);
3990
3991 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 udelay(500);
3993
Sean Paulfa37d392012-03-02 12:53:39 -05003994 for (retry = 0; retry < 5; retry++) {
3995 reg = FDI_RX_IIR(pipe);
3996 temp = I915_READ(reg);
3997 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3998 if (temp & FDI_RX_SYMBOL_LOCK) {
3999 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4000 DRM_DEBUG_KMS("FDI train 2 done.\n");
4001 break;
4002 }
4003 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004004 }
Sean Paulfa37d392012-03-02 12:53:39 -05004005 if (retry < 5)
4006 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007 }
4008 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004009 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004010
4011 DRM_DEBUG_KMS("FDI train done.\n");
4012}
4013
Jesse Barnes357555c2011-04-28 15:09:55 -07004014/* Manual link training for Ivy Bridge A0 parts */
4015static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4016{
4017 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004018 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4020 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004021 i915_reg_t reg;
4022 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004023
4024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4025 for train result */
4026 reg = FDI_RX_IMR(pipe);
4027 temp = I915_READ(reg);
4028 temp &= ~FDI_RX_SYMBOL_LOCK;
4029 temp &= ~FDI_RX_BIT_LOCK;
4030 I915_WRITE(reg, temp);
4031
4032 POSTING_READ(reg);
4033 udelay(150);
4034
Daniel Vetter01a415f2012-10-27 15:58:40 +02004035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4036 I915_READ(FDI_RX_IIR(pipe)));
4037
Jesse Barnes139ccd32013-08-19 11:04:55 -07004038 /* Try each vswing and preemphasis setting twice before moving on */
4039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4040 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004041 reg = FDI_TX_CTL(pipe);
4042 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4044 temp &= ~FDI_TX_ENABLE;
4045 I915_WRITE(reg, temp);
4046
4047 reg = FDI_RX_CTL(pipe);
4048 temp = I915_READ(reg);
4049 temp &= ~FDI_LINK_TRAIN_AUTO;
4050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4051 temp &= ~FDI_RX_ENABLE;
4052 I915_WRITE(reg, temp);
4053
4054 /* enable CPU FDI TX and PCH FDI RX */
4055 reg = FDI_TX_CTL(pipe);
4056 temp = I915_READ(reg);
4057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004061 temp |= snb_b_fdi_train_param[j/2];
4062 temp |= FDI_COMPOSITE_SYNC;
4063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4064
4065 I915_WRITE(FDI_RX_MISC(pipe),
4066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4067
4068 reg = FDI_RX_CTL(pipe);
4069 temp = I915_READ(reg);
4070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4071 temp |= FDI_COMPOSITE_SYNC;
4072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4073
4074 POSTING_READ(reg);
4075 udelay(1); /* should be 0.5us */
4076
4077 for (i = 0; i < 4; i++) {
4078 reg = FDI_RX_IIR(pipe);
4079 temp = I915_READ(reg);
4080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4081
4082 if (temp & FDI_RX_BIT_LOCK ||
4083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4086 i);
4087 break;
4088 }
4089 udelay(1); /* should be 0.5us */
4090 }
4091 if (i == 4) {
4092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4093 continue;
4094 }
4095
4096 /* Train 2 */
4097 reg = FDI_TX_CTL(pipe);
4098 temp = I915_READ(reg);
4099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4101 I915_WRITE(reg, temp);
4102
4103 reg = FDI_RX_CTL(pipe);
4104 temp = I915_READ(reg);
4105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004107 I915_WRITE(reg, temp);
4108
4109 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004110 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004111
Jesse Barnes139ccd32013-08-19 11:04:55 -07004112 for (i = 0; i < 4; i++) {
4113 reg = FDI_RX_IIR(pipe);
4114 temp = I915_READ(reg);
4115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004116
Jesse Barnes139ccd32013-08-19 11:04:55 -07004117 if (temp & FDI_RX_SYMBOL_LOCK ||
4118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4121 i);
4122 goto train_done;
4123 }
4124 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004125 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004126 if (i == 4)
4127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004128 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004129
Jesse Barnes139ccd32013-08-19 11:04:55 -07004130train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004131 DRM_DEBUG_KMS("FDI train done.\n");
4132}
4133
Daniel Vetter88cefb62012-08-12 19:27:14 +02004134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004135{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004136 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004137 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004138 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004139 i915_reg_t reg;
4140 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004141
Jesse Barnes0e23b992010-09-10 11:10:00 -07004142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 reg = FDI_RX_CTL(pipe);
4144 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4149
4150 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004151 udelay(200);
4152
4153 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 temp = I915_READ(reg);
4155 I915_WRITE(reg, temp | FDI_PCDCLK);
4156
4157 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004158 udelay(200);
4159
Paulo Zanoni20749732012-11-23 15:30:38 -02004160 /* Enable CPU FDI TX PLL, always on for Ironlake */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004165
Paulo Zanoni20749732012-11-23 15:30:38 -02004166 POSTING_READ(reg);
4167 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004168 }
4169}
4170
Daniel Vetter88cefb62012-08-12 19:27:14 +02004171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4172{
4173 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004174 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004175 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004176 i915_reg_t reg;
4177 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004178
4179 /* Switch from PCDclk to Rawclk */
4180 reg = FDI_RX_CTL(pipe);
4181 temp = I915_READ(reg);
4182 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4183
4184 /* Disable CPU FDI TX PLL */
4185 reg = FDI_TX_CTL(pipe);
4186 temp = I915_READ(reg);
4187 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4188
4189 POSTING_READ(reg);
4190 udelay(100);
4191
4192 reg = FDI_RX_CTL(pipe);
4193 temp = I915_READ(reg);
4194 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4195
4196 /* Wait for the clocks to turn off. */
4197 POSTING_READ(reg);
4198 udelay(100);
4199}
4200
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004201static void ironlake_fdi_disable(struct drm_crtc *crtc)
4202{
4203 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004204 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4206 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004207 i915_reg_t reg;
4208 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004209
4210 /* disable CPU FDI tx and PCH FDI rx */
4211 reg = FDI_TX_CTL(pipe);
4212 temp = I915_READ(reg);
4213 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4214 POSTING_READ(reg);
4215
4216 reg = FDI_RX_CTL(pipe);
4217 temp = I915_READ(reg);
4218 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004219 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004220 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4221
4222 POSTING_READ(reg);
4223 udelay(100);
4224
4225 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004226 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004227 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004228
4229 /* still set train pattern 1 */
4230 reg = FDI_TX_CTL(pipe);
4231 temp = I915_READ(reg);
4232 temp &= ~FDI_LINK_TRAIN_NONE;
4233 temp |= FDI_LINK_TRAIN_PATTERN_1;
4234 I915_WRITE(reg, temp);
4235
4236 reg = FDI_RX_CTL(pipe);
4237 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004238 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004239 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4240 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4241 } else {
4242 temp &= ~FDI_LINK_TRAIN_NONE;
4243 temp |= FDI_LINK_TRAIN_PATTERN_1;
4244 }
4245 /* BPC in FDI rx is consistent with that in PIPECONF */
4246 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004247 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004248 I915_WRITE(reg, temp);
4249
4250 POSTING_READ(reg);
4251 udelay(100);
4252}
4253
Chris Wilson5dce5b932014-01-20 10:17:36 +00004254bool intel_has_pending_fb_unpin(struct drm_device *dev)
4255{
4256 struct intel_crtc *crtc;
4257
4258 /* Note that we don't need to be called with mode_config.lock here
4259 * as our list of CRTC objects is static for the lifetime of the
4260 * device and so cannot disappear as we iterate. Similarly, we can
4261 * happily treat the predicates as racy, atomic checks as userspace
4262 * cannot claim and pin a new fb without at least acquring the
4263 * struct_mutex and so serialising with us.
4264 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004265 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004266 if (atomic_read(&crtc->unpin_work_count) == 0)
4267 continue;
4268
Daniel Vetter5a21b662016-05-24 17:13:53 +02004269 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004270 intel_wait_for_vblank(dev, crtc->pipe);
4271
4272 return true;
4273 }
4274
4275 return false;
4276}
4277
Daniel Vetter5a21b662016-05-24 17:13:53 +02004278static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004279{
4280 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004281 struct intel_flip_work *work = intel_crtc->flip_work;
4282
4283 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004284
4285 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004286 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004287
4288 drm_crtc_vblank_put(&intel_crtc->base);
4289
Daniel Vetter5a21b662016-05-24 17:13:53 +02004290 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02004291 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004292
4293 trace_i915_flip_complete(intel_crtc->plane,
4294 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004295}
4296
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004297static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004298{
Chris Wilson0f911282012-04-17 10:05:38 +01004299 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004300 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004301 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004302
Daniel Vetter2c10d572012-12-20 21:24:07 +01004303 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004304
4305 ret = wait_event_interruptible_timeout(
4306 dev_priv->pending_flip_queue,
4307 !intel_crtc_has_pending_flip(crtc),
4308 60*HZ);
4309
4310 if (ret < 0)
4311 return ret;
4312
Daniel Vetter5a21b662016-05-24 17:13:53 +02004313 if (ret == 0) {
4314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4315 struct intel_flip_work *work;
4316
4317 spin_lock_irq(&dev->event_lock);
4318 work = intel_crtc->flip_work;
4319 if (work && !is_mmio_work(work)) {
4320 WARN_ONCE(1, "Removing stuck page flip\n");
4321 page_flip_completed(intel_crtc);
4322 }
4323 spin_unlock_irq(&dev->event_lock);
4324 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004325
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004326 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004327}
4328
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004329void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004330{
4331 u32 temp;
4332
4333 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4334
4335 mutex_lock(&dev_priv->sb_lock);
4336
4337 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4338 temp |= SBI_SSCCTL_DISABLE;
4339 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4340
4341 mutex_unlock(&dev_priv->sb_lock);
4342}
4343
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344/* Program iCLKIP clock to the desired frequency */
4345static void lpt_program_iclkip(struct drm_crtc *crtc)
4346{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004347 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004348 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4350 u32 temp;
4351
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004352 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004354 /* The iCLK virtual clock root frequency is in MHz,
4355 * but the adjusted_mode->crtc_clock in in KHz. To get the
4356 * divisors, it is necessary to divide one by another, so we
4357 * convert the virtual clock precision to KHz here for higher
4358 * precision.
4359 */
4360 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361 u32 iclk_virtual_root_freq = 172800 * 1000;
4362 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004363 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004364
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004365 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4366 clock << auxdiv);
4367 divsel = (desired_divisor / iclk_pi_range) - 2;
4368 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004369
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004370 /*
4371 * Near 20MHz is a corner case which is
4372 * out of range for the 7-bit divisor
4373 */
4374 if (divsel <= 0x7f)
4375 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004376 }
4377
4378 /* This should not happen with any sane values */
4379 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4380 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4381 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4382 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4383
4384 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004385 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386 auxdiv,
4387 divsel,
4388 phasedir,
4389 phaseinc);
4390
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004391 mutex_lock(&dev_priv->sb_lock);
4392
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004394 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004395 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4396 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4397 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4398 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4399 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4400 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004401 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004402
4403 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004404 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004405 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4406 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004407 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004408
4409 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004410 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004411 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004412 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004413
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004414 mutex_unlock(&dev_priv->sb_lock);
4415
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004416 /* Wait for initialization time */
4417 udelay(24);
4418
4419 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4420}
4421
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004422int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4423{
4424 u32 divsel, phaseinc, auxdiv;
4425 u32 iclk_virtual_root_freq = 172800 * 1000;
4426 u32 iclk_pi_range = 64;
4427 u32 desired_divisor;
4428 u32 temp;
4429
4430 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4431 return 0;
4432
4433 mutex_lock(&dev_priv->sb_lock);
4434
4435 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4436 if (temp & SBI_SSCCTL_DISABLE) {
4437 mutex_unlock(&dev_priv->sb_lock);
4438 return 0;
4439 }
4440
4441 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4442 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4443 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4444 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4445 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4446
4447 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4448 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4449 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4450
4451 mutex_unlock(&dev_priv->sb_lock);
4452
4453 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4454
4455 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4456 desired_divisor << auxdiv);
4457}
4458
Daniel Vetter275f01b22013-05-03 11:49:47 +02004459static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4460 enum pipe pch_transcoder)
4461{
4462 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004463 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004464 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004465
4466 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4467 I915_READ(HTOTAL(cpu_transcoder)));
4468 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4469 I915_READ(HBLANK(cpu_transcoder)));
4470 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4471 I915_READ(HSYNC(cpu_transcoder)));
4472
4473 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4474 I915_READ(VTOTAL(cpu_transcoder)));
4475 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4476 I915_READ(VBLANK(cpu_transcoder)));
4477 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4478 I915_READ(VSYNC(cpu_transcoder)));
4479 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4480 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4481}
4482
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004483static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004484{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004485 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004486 uint32_t temp;
4487
4488 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004489 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004490 return;
4491
4492 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4493 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4494
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004495 temp &= ~FDI_BC_BIFURCATION_SELECT;
4496 if (enable)
4497 temp |= FDI_BC_BIFURCATION_SELECT;
4498
4499 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004500 I915_WRITE(SOUTH_CHICKEN1, temp);
4501 POSTING_READ(SOUTH_CHICKEN1);
4502}
4503
4504static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4505{
4506 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004507
4508 switch (intel_crtc->pipe) {
4509 case PIPE_A:
4510 break;
4511 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004512 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004513 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004514 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004515 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004516
4517 break;
4518 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004519 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004520
4521 break;
4522 default:
4523 BUG();
4524 }
4525}
4526
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004527/* Return which DP Port should be selected for Transcoder DP control */
4528static enum port
4529intel_trans_dp_port_sel(struct drm_crtc *crtc)
4530{
4531 struct drm_device *dev = crtc->dev;
4532 struct intel_encoder *encoder;
4533
4534 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004535 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004536 encoder->type == INTEL_OUTPUT_EDP)
4537 return enc_to_dig_port(&encoder->base)->port;
4538 }
4539
4540 return -1;
4541}
4542
Jesse Barnesf67a5592011-01-05 10:31:48 -08004543/*
4544 * Enable PCH resources required for PCH ports:
4545 * - PCH PLLs
4546 * - FDI training & RX/TX
4547 * - update transcoder timings
4548 * - DP transcoding bits
4549 * - transcoder
4550 */
4551static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004552{
4553 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004554 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4556 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004557 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004558
Daniel Vetterab9412b2013-05-03 11:49:46 +02004559 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004560
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004561 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004562 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4563
Daniel Vettercd986ab2012-10-26 10:58:12 +02004564 /* Write the TU size bits before fdi link training, so that error
4565 * detection works. */
4566 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4567 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4568
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004570 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004571
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004572 /* We need to program the right clock selection before writing the pixel
4573 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004574 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004575 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004576
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004577 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004578 temp |= TRANS_DPLL_ENABLE(pipe);
4579 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004580 if (intel_crtc->config->shared_dpll ==
4581 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004582 temp |= sel;
4583 else
4584 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004586 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004587
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004588 /* XXX: pch pll's can be enabled any time before we enable the PCH
4589 * transcoder, and we actually should do this to not upset any PCH
4590 * transcoder that already use the clock when we share it.
4591 *
4592 * Note that enable_shared_dpll tries to do the right thing, but
4593 * get_shared_dpll unconditionally resets the pll - we need that to have
4594 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004595 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004596
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004597 /* set transcoder timing, panel must allow it */
4598 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004599 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004601 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004602
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004603 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004604 if (HAS_PCH_CPT(dev_priv) &&
4605 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004606 const struct drm_display_mode *adjusted_mode =
4607 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004608 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004609 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004610 temp = I915_READ(reg);
4611 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004612 TRANS_DP_SYNC_MASK |
4613 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004614 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004615 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004617 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004618 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004619 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004620 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004621
4622 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004623 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004624 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004625 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004626 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004627 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004628 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004629 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004630 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004631 break;
4632 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004633 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004634 }
4635
Chris Wilson5eddb702010-09-11 13:48:45 +01004636 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004637 }
4638
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004639 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004640}
4641
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004642static void lpt_pch_enable(struct drm_crtc *crtc)
4643{
4644 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004645 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004647 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004648
Daniel Vetterab9412b2013-05-03 11:49:46 +02004649 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004650
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004651 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004652
Paulo Zanoni0540e482012-10-31 18:12:40 -02004653 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004654 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004655
Paulo Zanoni937bb612012-10-31 18:12:47 -02004656 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004657}
4658
Daniel Vettera1520312013-05-03 11:49:50 +02004659static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004660{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004661 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004662 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004663 u32 temp;
4664
4665 temp = I915_READ(dslreg);
4666 udelay(500);
4667 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004668 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004669 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004670 }
4671}
4672
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004673static int
4674skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4675 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4676 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004677{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678 struct intel_crtc_scaler_state *scaler_state =
4679 &crtc_state->scaler_state;
4680 struct intel_crtc *intel_crtc =
4681 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004682 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004683
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004684 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004685 (src_h != dst_w || src_w != dst_h):
4686 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004687
4688 /*
4689 * if plane is being disabled or scaler is no more required or force detach
4690 * - free scaler binded to this plane/crtc
4691 * - in order to do this, update crtc->scaler_usage
4692 *
4693 * Here scaler state in crtc_state is set free so that
4694 * scaler can be assigned to other user. Actual register
4695 * update to free the scaler is done in plane/panel-fit programming.
4696 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4697 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004698 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004699 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004701 scaler_state->scalers[*scaler_id].in_use = 0;
4702
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4704 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4705 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004706 scaler_state->scaler_users);
4707 *scaler_id = -1;
4708 }
4709 return 0;
4710 }
4711
4712 /* range checks */
4713 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4714 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4715
4716 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4717 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004718 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004719 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004720 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004721 return -EINVAL;
4722 }
4723
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724 /* mark this plane as a scaler user in crtc_state */
4725 scaler_state->scaler_users |= (1 << scaler_user);
4726 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4727 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4728 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4729 scaler_state->scaler_users);
4730
4731 return 0;
4732}
4733
4734/**
4735 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4736 *
4737 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 *
4739 * Return
4740 * 0 - scaler_usage updated successfully
4741 * error - requested scaling cannot be supported or other error condition
4742 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004743int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004744{
4745 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004746 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747
Ville Syrjälä78108b72016-05-27 20:59:19 +03004748 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4749 intel_crtc->base.base.id, intel_crtc->base.name,
4750 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004752 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004753 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004754 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004755 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004756}
4757
4758/**
4759 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4760 *
4761 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004762 * @plane_state: atomic plane state to update
4763 *
4764 * Return
4765 * 0 - scaler_usage updated successfully
4766 * error - requested scaling cannot be supported or other error condition
4767 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004768static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4769 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004770{
4771
4772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004773 struct intel_plane *intel_plane =
4774 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004775 struct drm_framebuffer *fb = plane_state->base.fb;
4776 int ret;
4777
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004778 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004779
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004780 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4781 intel_plane->base.base.id, intel_plane->base.name,
4782 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004783
4784 ret = skl_update_scaler(crtc_state, force_detach,
4785 drm_plane_index(&intel_plane->base),
4786 &plane_state->scaler_id,
4787 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004788 drm_rect_width(&plane_state->base.src) >> 16,
4789 drm_rect_height(&plane_state->base.src) >> 16,
4790 drm_rect_width(&plane_state->base.dst),
4791 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004792
4793 if (ret || plane_state->scaler_id < 0)
4794 return ret;
4795
Chandra Kondurua1b22782015-04-07 15:28:45 -07004796 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004797 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004798 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4799 intel_plane->base.base.id,
4800 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004801 return -EINVAL;
4802 }
4803
4804 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004805 switch (fb->pixel_format) {
4806 case DRM_FORMAT_RGB565:
4807 case DRM_FORMAT_XBGR8888:
4808 case DRM_FORMAT_XRGB8888:
4809 case DRM_FORMAT_ABGR8888:
4810 case DRM_FORMAT_ARGB8888:
4811 case DRM_FORMAT_XRGB2101010:
4812 case DRM_FORMAT_XBGR2101010:
4813 case DRM_FORMAT_YUYV:
4814 case DRM_FORMAT_YVYU:
4815 case DRM_FORMAT_UYVY:
4816 case DRM_FORMAT_VYUY:
4817 break;
4818 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004819 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4820 intel_plane->base.base.id, intel_plane->base.name,
4821 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004822 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004823 }
4824
Chandra Kondurua1b22782015-04-07 15:28:45 -07004825 return 0;
4826}
4827
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004828static void skylake_scaler_disable(struct intel_crtc *crtc)
4829{
4830 int i;
4831
4832 for (i = 0; i < crtc->num_scalers; i++)
4833 skl_detach_scaler(crtc, i);
4834}
4835
4836static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004837{
4838 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004839 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004840 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004841 struct intel_crtc_scaler_state *scaler_state =
4842 &crtc->config->scaler_state;
4843
4844 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004847 int id;
4848
4849 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4850 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4851 return;
4852 }
4853
4854 id = scaler_state->scaler_id;
4855 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4856 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4857 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4858 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4859
4860 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004861 }
4862}
4863
Jesse Barnesb074cec2013-04-25 12:55:02 -07004864static void ironlake_pfit_enable(struct intel_crtc *crtc)
4865{
4866 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004867 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004868 int pipe = crtc->pipe;
4869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004870 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004871 /* Force use of hard-coded filter coefficients
4872 * as some pre-programmed values are broken,
4873 * e.g. x201.
4874 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004875 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004876 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4877 PF_PIPE_SEL_IVB(pipe));
4878 else
4879 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004880 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4881 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004882 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004883}
4884
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004885void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004886{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004887 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004888 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004889
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004890 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004891 return;
4892
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004893 /*
4894 * We can only enable IPS after we enable a plane and wait for a vblank
4895 * This function is called from post_plane_update, which is run after
4896 * a vblank wait.
4897 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004898
Paulo Zanonid77e4532013-09-24 13:52:55 -03004899 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004900 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004901 mutex_lock(&dev_priv->rps.hw_lock);
4902 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4903 mutex_unlock(&dev_priv->rps.hw_lock);
4904 /* Quoting Art Runyan: "its not safe to expect any particular
4905 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004906 * mailbox." Moreover, the mailbox may return a bogus state,
4907 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004908 */
4909 } else {
4910 I915_WRITE(IPS_CTL, IPS_ENABLE);
4911 /* The bit only becomes 1 in the next vblank, so this wait here
4912 * is essentially intel_wait_for_vblank. If we don't have this
4913 * and don't wait for vblanks until the end of crtc_enable, then
4914 * the HW state readout code will complain that the expected
4915 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004916 if (intel_wait_for_register(dev_priv,
4917 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4918 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004919 DRM_ERROR("Timed out waiting for IPS enable\n");
4920 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004921}
4922
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004923void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004924{
4925 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004926 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004929 return;
4930
4931 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004932 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004933 mutex_lock(&dev_priv->rps.hw_lock);
4934 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4935 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004936 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004937 if (intel_wait_for_register(dev_priv,
4938 IPS_CTL, IPS_ENABLE, 0,
4939 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004940 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004941 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004942 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004943 POSTING_READ(IPS_CTL);
4944 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004945
4946 /* We need to wait for a vblank before we can disable the plane. */
4947 intel_wait_for_vblank(dev, crtc->pipe);
4948}
4949
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004950static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004951{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004952 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004953 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004954 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004955
4956 mutex_lock(&dev->struct_mutex);
4957 dev_priv->mm.interruptible = false;
4958 (void) intel_overlay_switch_off(intel_crtc->overlay);
4959 dev_priv->mm.interruptible = true;
4960 mutex_unlock(&dev->struct_mutex);
4961 }
4962
4963 /* Let userspace switch the overlay on again. In most cases userspace
4964 * has to recompute where to put it anyway.
4965 */
4966}
4967
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004968/**
4969 * intel_post_enable_primary - Perform operations after enabling primary plane
4970 * @crtc: the CRTC whose primary plane was just enabled
4971 *
4972 * Performs potentially sleeping operations that must be done after the primary
4973 * plane is enabled, such as updating FBC and IPS. Note that this may be
4974 * called due to an explicit primary plane update, or due to an implicit
4975 * re-enable that is caused when a sprite plane is updated to no longer
4976 * completely hide the primary plane.
4977 */
4978static void
4979intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004980{
4981 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004982 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4984 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004985
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004986 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004987 * FIXME IPS should be fine as long as one plane is
4988 * enabled, but in practice it seems to have problems
4989 * when going from primary only to sprite only and vice
4990 * versa.
4991 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004992 hsw_enable_ips(intel_crtc);
4993
Daniel Vetterf99d7062014-06-19 16:01:59 +02004994 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004995 * Gen2 reports pipe underruns whenever all planes are disabled.
4996 * So don't enable underrun reporting before at least some planes
4997 * are enabled.
4998 * FIXME: Need to fix the logic to work when we turn off all planes
4999 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005000 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005001 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005002 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5003
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005004 /* Underruns don't always raise interrupts, so check manually. */
5005 intel_check_cpu_fifo_underruns(dev_priv);
5006 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005007}
5008
Ville Syrjälä2622a082016-03-09 19:07:26 +02005009/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005010static void
5011intel_pre_disable_primary(struct drm_crtc *crtc)
5012{
5013 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005014 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5016 int pipe = intel_crtc->pipe;
5017
5018 /*
5019 * Gen2 reports pipe underruns whenever all planes are disabled.
5020 * So diasble underrun reporting before all the planes get disabled.
5021 * FIXME: Need to fix the logic to work when we turn off all planes
5022 * but leave the pipe running.
5023 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005024 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005025 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5026
5027 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005028 * FIXME IPS should be fine as long as one plane is
5029 * enabled, but in practice it seems to have problems
5030 * when going from primary only to sprite only and vice
5031 * versa.
5032 */
5033 hsw_disable_ips(intel_crtc);
5034}
5035
5036/* FIXME get rid of this and use pre_plane_update */
5037static void
5038intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5039{
5040 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005041 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5043 int pipe = intel_crtc->pipe;
5044
5045 intel_pre_disable_primary(crtc);
5046
5047 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005048 * Vblank time updates from the shadow to live plane control register
5049 * are blocked if the memory self-refresh mode is active at that
5050 * moment. So to make sure the plane gets truly disabled, disable
5051 * first the self-refresh mode. The self-refresh enable bit in turn
5052 * will be checked/applied by the HW only at the next frame start
5053 * event which is after the vblank start event, so we need to have a
5054 * wait-for-vblank between disabling the plane and the pipe.
5055 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005056 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005057 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005058 dev_priv->wm.vlv.cxsr = false;
5059 intel_wait_for_vblank(dev, pipe);
5060 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005061}
5062
Daniel Vetter5a21b662016-05-24 17:13:53 +02005063static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5064{
5065 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5066 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5067 struct intel_crtc_state *pipe_config =
5068 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005069 struct drm_plane *primary = crtc->base.primary;
5070 struct drm_plane_state *old_pri_state =
5071 drm_atomic_get_existing_plane_state(old_state, primary);
5072
Chris Wilson5748b6a2016-08-04 16:32:38 +01005073 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005074
5075 crtc->wm.cxsr_allowed = true;
5076
5077 if (pipe_config->update_wm_post && pipe_config->base.active)
5078 intel_update_watermarks(&crtc->base);
5079
5080 if (old_pri_state) {
5081 struct intel_plane_state *primary_state =
5082 to_intel_plane_state(primary->state);
5083 struct intel_plane_state *old_primary_state =
5084 to_intel_plane_state(old_pri_state);
5085
5086 intel_fbc_post_update(crtc);
5087
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005088 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005089 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005090 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005091 intel_post_enable_primary(&crtc->base);
5092 }
5093}
5094
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005095static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005096{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005097 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005098 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005099 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005100 struct intel_crtc_state *pipe_config =
5101 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005102 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5103 struct drm_plane *primary = crtc->base.primary;
5104 struct drm_plane_state *old_pri_state =
5105 drm_atomic_get_existing_plane_state(old_state, primary);
5106 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005107
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005108 if (old_pri_state) {
5109 struct intel_plane_state *primary_state =
5110 to_intel_plane_state(primary->state);
5111 struct intel_plane_state *old_primary_state =
5112 to_intel_plane_state(old_pri_state);
5113
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005114 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005115
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005116 if (old_primary_state->base.visible &&
5117 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005118 intel_pre_disable_primary(&crtc->base);
5119 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005120
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005121 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005122 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005123
Ville Syrjälä2622a082016-03-09 19:07:26 +02005124 /*
5125 * Vblank time updates from the shadow to live plane control register
5126 * are blocked if the memory self-refresh mode is active at that
5127 * moment. So to make sure the plane gets truly disabled, disable
5128 * first the self-refresh mode. The self-refresh enable bit in turn
5129 * will be checked/applied by the HW only at the next frame start
5130 * event which is after the vblank start event, so we need to have a
5131 * wait-for-vblank between disabling the plane and the pipe.
5132 */
5133 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005134 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005135 dev_priv->wm.vlv.cxsr = false;
5136 intel_wait_for_vblank(dev, crtc->pipe);
5137 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005138 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005139
Matt Ropered4a6a72016-02-23 17:20:13 -08005140 /*
5141 * IVB workaround: must disable low power watermarks for at least
5142 * one frame before enabling scaling. LP watermarks can be re-enabled
5143 * when scaling is disabled.
5144 *
5145 * WaCxSRDisabledForSpriteScaling:ivb
5146 */
5147 if (pipe_config->disable_lp_wm) {
5148 ilk_disable_lp_wm(dev);
5149 intel_wait_for_vblank(dev, crtc->pipe);
5150 }
5151
5152 /*
5153 * If we're doing a modeset, we're done. No need to do any pre-vblank
5154 * watermark programming here.
5155 */
5156 if (needs_modeset(&pipe_config->base))
5157 return;
5158
5159 /*
5160 * For platforms that support atomic watermarks, program the
5161 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5162 * will be the intermediate values that are safe for both pre- and
5163 * post- vblank; when vblank happens, the 'active' values will be set
5164 * to the final 'target' values and we'll do this again to get the
5165 * optimal watermarks. For gen9+ platforms, the values we program here
5166 * will be the final target values which will get automatically latched
5167 * at vblank time; no further programming will be necessary.
5168 *
5169 * If a platform hasn't been transitioned to atomic watermarks yet,
5170 * we'll continue to update watermarks the old way, if flags tell
5171 * us to.
5172 */
5173 if (dev_priv->display.initial_watermarks != NULL)
5174 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005175 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005176 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005177}
5178
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005179static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005180{
5181 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005183 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005184 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005185
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005186 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005187
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005188 drm_for_each_plane_mask(p, dev, plane_mask)
5189 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005190
Daniel Vetterf99d7062014-06-19 16:01:59 +02005191 /*
5192 * FIXME: Once we grow proper nuclear flip support out of this we need
5193 * to compute the mask of flip planes precisely. For the time being
5194 * consider this a flip to a NULL plane.
5195 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005196 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005197}
5198
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005200 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 struct drm_atomic_state *old_state)
5202{
5203 struct drm_connector_state *old_conn_state;
5204 struct drm_connector *conn;
5205 int i;
5206
5207 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5208 struct drm_connector_state *conn_state = conn->state;
5209 struct intel_encoder *encoder =
5210 to_intel_encoder(conn_state->best_encoder);
5211
5212 if (conn_state->crtc != crtc)
5213 continue;
5214
5215 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005216 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005217 }
5218}
5219
5220static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005221 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005222 struct drm_atomic_state *old_state)
5223{
5224 struct drm_connector_state *old_conn_state;
5225 struct drm_connector *conn;
5226 int i;
5227
5228 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5229 struct drm_connector_state *conn_state = conn->state;
5230 struct intel_encoder *encoder =
5231 to_intel_encoder(conn_state->best_encoder);
5232
5233 if (conn_state->crtc != crtc)
5234 continue;
5235
5236 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005237 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005238 }
5239}
5240
5241static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005242 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 struct drm_atomic_state *old_state)
5244{
5245 struct drm_connector_state *old_conn_state;
5246 struct drm_connector *conn;
5247 int i;
5248
5249 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5250 struct drm_connector_state *conn_state = conn->state;
5251 struct intel_encoder *encoder =
5252 to_intel_encoder(conn_state->best_encoder);
5253
5254 if (conn_state->crtc != crtc)
5255 continue;
5256
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005257 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005258 intel_opregion_notify_encoder(encoder, true);
5259 }
5260}
5261
5262static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005264 struct drm_atomic_state *old_state)
5265{
5266 struct drm_connector_state *old_conn_state;
5267 struct drm_connector *conn;
5268 int i;
5269
5270 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5271 struct intel_encoder *encoder =
5272 to_intel_encoder(old_conn_state->best_encoder);
5273
5274 if (old_conn_state->crtc != crtc)
5275 continue;
5276
5277 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005278 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005279 }
5280}
5281
5282static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005283 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005284 struct drm_atomic_state *old_state)
5285{
5286 struct drm_connector_state *old_conn_state;
5287 struct drm_connector *conn;
5288 int i;
5289
5290 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5291 struct intel_encoder *encoder =
5292 to_intel_encoder(old_conn_state->best_encoder);
5293
5294 if (old_conn_state->crtc != crtc)
5295 continue;
5296
5297 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005298 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005299 }
5300}
5301
5302static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005303 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005304 struct drm_atomic_state *old_state)
5305{
5306 struct drm_connector_state *old_conn_state;
5307 struct drm_connector *conn;
5308 int i;
5309
5310 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5311 struct intel_encoder *encoder =
5312 to_intel_encoder(old_conn_state->best_encoder);
5313
5314 if (old_conn_state->crtc != crtc)
5315 continue;
5316
5317 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005318 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005319 }
5320}
5321
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005322static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5323 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005324{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005325 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005326 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005327 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5329 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005330
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005331 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005332 return;
5333
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005334 /*
5335 * Sometimes spurious CPU pipe underruns happen during FDI
5336 * training, at least with VGA+HDMI cloning. Suppress them.
5337 *
5338 * On ILK we get an occasional spurious CPU pipe underruns
5339 * between eDP port A enable and vdd enable. Also PCH port
5340 * enable seems to result in the occasional CPU pipe underrun.
5341 *
5342 * Spurious PCH underruns also occur during PCH enabling.
5343 */
5344 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5345 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005346 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005347 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5348
5349 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005350 intel_prepare_shared_dpll(intel_crtc);
5351
Ville Syrjälä37a56502016-06-22 21:57:04 +03005352 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305353 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005354
5355 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005356 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005357
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005358 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005359 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005360 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005361 }
5362
5363 ironlake_set_pipeconf(crtc);
5364
Jesse Barnesf67a5592011-01-05 10:31:48 -08005365 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005366
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005367 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005368
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005369 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005370 /* Note: FDI PLL enabling _must_ be done before we enable the
5371 * cpu pipes, hence this is separate from all the other fdi/pch
5372 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005373 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005374 } else {
5375 assert_fdi_tx_disabled(dev_priv, pipe);
5376 assert_fdi_rx_disabled(dev_priv, pipe);
5377 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005378
Jesse Barnesb074cec2013-04-25 12:55:02 -07005379 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005380
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005381 /*
5382 * On ILK+ LUT must be loaded before the pipe is running but with
5383 * clocks enabled
5384 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005385 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005386
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005387 if (dev_priv->display.initial_watermarks != NULL)
5388 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005389 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005390
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005391 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005392 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005393
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005394 assert_vblank_disabled(crtc);
5395 drm_crtc_vblank_on(crtc);
5396
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005397 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005398
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005399 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005400 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005401
5402 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5403 if (intel_crtc->config->has_pch_encoder)
5404 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005405 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005406 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005407}
5408
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005409/* IPS only exists on ULT machines and is tied to pipe A. */
5410static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5411{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005412 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005413}
5414
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005415static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5416 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005417{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005418 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005419 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005420 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005422 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005423 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005424
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005425 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005426 return;
5427
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005428 if (intel_crtc->config->has_pch_encoder)
5429 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5430 false);
5431
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005432 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005433
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005434 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005435 intel_enable_shared_dpll(intel_crtc);
5436
Ville Syrjälä37a56502016-06-22 21:57:04 +03005437 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305438 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005439
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005440 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005441 intel_set_pipe_timings(intel_crtc);
5442
Jani Nikulabc58be62016-03-18 17:05:39 +02005443 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005444
Jani Nikula4d1de972016-03-18 17:05:42 +02005445 if (cpu_transcoder != TRANSCODER_EDP &&
5446 !transcoder_is_dsi(cpu_transcoder)) {
5447 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005448 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005449 }
5450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005451 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005452 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005453 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005454 }
5455
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005456 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005457 haswell_set_pipeconf(crtc);
5458
Jani Nikula391bf042016-03-18 17:05:40 +02005459 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005460
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005461 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005462
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005463 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005464
Daniel Vetter6b698512015-11-28 11:05:39 +01005465 if (intel_crtc->config->has_pch_encoder)
5466 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5467 else
5468 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5469
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005470 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005471
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005472 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005473 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005474
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005475 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305476 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005477
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005478 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005479 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005480 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005481 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005482
5483 /*
5484 * On ILK+ LUT must be loaded before the pipe is running but with
5485 * clocks enabled
5486 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005487 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005488
Paulo Zanoni1f544382012-10-24 11:32:00 -02005489 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005490 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305491 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005492
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005493 if (dev_priv->display.initial_watermarks != NULL)
5494 dev_priv->display.initial_watermarks(pipe_config);
5495 else
5496 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005497
5498 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005499 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005500 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005502 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005503 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005504
Jani Nikulaa65347b2015-11-27 12:21:46 +02005505 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005506 intel_ddi_set_vc_payload_alloc(crtc, true);
5507
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005508 assert_vblank_disabled(crtc);
5509 drm_crtc_vblank_on(crtc);
5510
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005511 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512
Daniel Vetter6b698512015-11-28 11:05:39 +01005513 if (intel_crtc->config->has_pch_encoder) {
5514 intel_wait_for_vblank(dev, pipe);
5515 intel_wait_for_vblank(dev, pipe);
5516 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005517 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5518 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005519 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005520
Paulo Zanonie4916942013-09-20 16:21:19 -03005521 /* If we change the relative order between pipe/planes enabling, we need
5522 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005523 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005524 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005525 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5526 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5527 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005528}
5529
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005530static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005531{
5532 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005533 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005534 int pipe = crtc->pipe;
5535
5536 /* To avoid upsetting the power well on haswell only disable the pfit if
5537 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005538 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005539 I915_WRITE(PF_CTL(pipe), 0);
5540 I915_WRITE(PF_WIN_POS(pipe), 0);
5541 I915_WRITE(PF_WIN_SZ(pipe), 0);
5542 }
5543}
5544
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005545static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5546 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005547{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005548 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005549 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005550 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5552 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005553
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005554 /*
5555 * Sometimes spurious CPU pipe underruns happen when the
5556 * pipe is already disabled, but FDI RX/TX is still enabled.
5557 * Happens at least with VGA+HDMI cloning. Suppress them.
5558 */
5559 if (intel_crtc->config->has_pch_encoder) {
5560 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005561 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005562 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005563
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005564 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005565
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005566 drm_crtc_vblank_off(crtc);
5567 assert_vblank_disabled(crtc);
5568
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005569 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005570
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005571 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005572
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005573 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005574 ironlake_fdi_disable(crtc);
5575
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005576 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005577
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005578 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005579 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005580
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005581 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005582 i915_reg_t reg;
5583 u32 temp;
5584
Daniel Vetterd925c592013-06-05 13:34:04 +02005585 /* disable TRANS_DP_CTL */
5586 reg = TRANS_DP_CTL(pipe);
5587 temp = I915_READ(reg);
5588 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5589 TRANS_DP_PORT_SEL_MASK);
5590 temp |= TRANS_DP_PORT_SEL_NONE;
5591 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005592
Daniel Vetterd925c592013-06-05 13:34:04 +02005593 /* disable DPLL_SEL */
5594 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005595 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005596 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005597 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005598
Daniel Vetterd925c592013-06-05 13:34:04 +02005599 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005600 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005601
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005602 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005603 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005604}
5605
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005606static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5607 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005608{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005609 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005610 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005611 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005613 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005614
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005615 if (intel_crtc->config->has_pch_encoder)
5616 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5617 false);
5618
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005619 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005620
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005621 drm_crtc_vblank_off(crtc);
5622 assert_vblank_disabled(crtc);
5623
Jani Nikula4d1de972016-03-18 17:05:42 +02005624 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005625 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005626 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005627
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005628 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005629 intel_ddi_set_vc_payload_alloc(crtc, false);
5630
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005631 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305632 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005633
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005634 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005635 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005636 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005637 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005638
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005639 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305640 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005641
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005642 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005643
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005644 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005645 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5646 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005647}
5648
Jesse Barnes2dd24552013-04-25 12:55:01 -07005649static void i9xx_pfit_enable(struct intel_crtc *crtc)
5650{
5651 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005652 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005653 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005654
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005655 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005656 return;
5657
Daniel Vetterc0b03412013-05-28 12:05:54 +02005658 /*
5659 * The panel fitter should only be adjusted whilst the pipe is disabled,
5660 * according to register description and PRM.
5661 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005662 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5663 assert_pipe_disabled(dev_priv, crtc->pipe);
5664
Jesse Barnesb074cec2013-04-25 12:55:02 -07005665 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5666 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005667
5668 /* Border color in case we don't scale up to the full screen. Black by
5669 * default, change to something else for debugging. */
5670 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005671}
5672
Dave Airlied05410f2014-06-05 13:22:59 +10005673static enum intel_display_power_domain port_to_power_domain(enum port port)
5674{
5675 switch (port) {
5676 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005677 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005678 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005679 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005680 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005681 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005682 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005683 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005684 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005685 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005686 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005687 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005688 return POWER_DOMAIN_PORT_OTHER;
5689 }
5690}
5691
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005692static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5693{
5694 switch (port) {
5695 case PORT_A:
5696 return POWER_DOMAIN_AUX_A;
5697 case PORT_B:
5698 return POWER_DOMAIN_AUX_B;
5699 case PORT_C:
5700 return POWER_DOMAIN_AUX_C;
5701 case PORT_D:
5702 return POWER_DOMAIN_AUX_D;
5703 case PORT_E:
5704 /* FIXME: Check VBT for actual wiring of PORT E */
5705 return POWER_DOMAIN_AUX_D;
5706 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005707 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005708 return POWER_DOMAIN_AUX_A;
5709 }
5710}
5711
Imre Deak319be8a2014-03-04 19:22:57 +02005712enum intel_display_power_domain
5713intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005714{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005715 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005716 struct intel_digital_port *intel_dig_port;
5717
5718 switch (intel_encoder->type) {
5719 case INTEL_OUTPUT_UNKNOWN:
5720 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005721 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005722 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005723 case INTEL_OUTPUT_HDMI:
5724 case INTEL_OUTPUT_EDP:
5725 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005726 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005727 case INTEL_OUTPUT_DP_MST:
5728 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5729 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005730 case INTEL_OUTPUT_ANALOG:
5731 return POWER_DOMAIN_PORT_CRT;
5732 case INTEL_OUTPUT_DSI:
5733 return POWER_DOMAIN_PORT_DSI;
5734 default:
5735 return POWER_DOMAIN_PORT_OTHER;
5736 }
5737}
5738
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005739enum intel_display_power_domain
5740intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5741{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005742 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005743 struct intel_digital_port *intel_dig_port;
5744
5745 switch (intel_encoder->type) {
5746 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005747 case INTEL_OUTPUT_HDMI:
5748 /*
5749 * Only DDI platforms should ever use these output types.
5750 * We can get here after the HDMI detect code has already set
5751 * the type of the shared encoder. Since we can't be sure
5752 * what's the status of the given connectors, play safe and
5753 * run the DP detection too.
5754 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005755 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005756 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005757 case INTEL_OUTPUT_EDP:
5758 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5759 return port_to_aux_power_domain(intel_dig_port->port);
5760 case INTEL_OUTPUT_DP_MST:
5761 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5762 return port_to_aux_power_domain(intel_dig_port->port);
5763 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005764 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005765 return POWER_DOMAIN_AUX_A;
5766 }
5767}
5768
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005769static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5770 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005771{
5772 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005773 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5775 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005776 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005777 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005778
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005779 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005780 return 0;
5781
Imre Deak77d22dc2014-03-05 16:20:52 +02005782 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5783 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005784 if (crtc_state->pch_pfit.enabled ||
5785 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005786 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5787
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005788 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5789 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5790
Imre Deak319be8a2014-03-04 19:22:57 +02005791 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005792 }
Imre Deak319be8a2014-03-04 19:22:57 +02005793
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005794 if (crtc_state->shared_dpll)
5795 mask |= BIT(POWER_DOMAIN_PLLS);
5796
Imre Deak77d22dc2014-03-05 16:20:52 +02005797 return mask;
5798}
5799
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005800static unsigned long
5801modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5802 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005803{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005804 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5806 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005807 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005808
5809 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005810 intel_crtc->enabled_power_domains = new_domains =
5811 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005812
Daniel Vetter5a21b662016-05-24 17:13:53 +02005813 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005814
5815 for_each_power_domain(domain, domains)
5816 intel_display_power_get(dev_priv, domain);
5817
Daniel Vetter5a21b662016-05-24 17:13:53 +02005818 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005819}
5820
5821static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5822 unsigned long domains)
5823{
5824 enum intel_display_power_domain domain;
5825
5826 for_each_power_domain(domain, domains)
5827 intel_display_power_put(dev_priv, domain);
5828}
5829
Mika Kaholaadafdc62015-08-18 14:36:59 +03005830static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5831{
5832 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5833
5834 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5835 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5836 return max_cdclk_freq;
5837 else if (IS_CHERRYVIEW(dev_priv))
5838 return max_cdclk_freq*95/100;
5839 else if (INTEL_INFO(dev_priv)->gen < 4)
5840 return 2*max_cdclk_freq*90/100;
5841 else
5842 return max_cdclk_freq*90/100;
5843}
5844
Ville Syrjäläb2045352016-05-13 23:41:27 +03005845static int skl_calc_cdclk(int max_pixclk, int vco);
5846
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847static void intel_update_max_cdclk(struct drm_device *dev)
5848{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005849 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005850
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005851 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005852 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005853 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005854
Ville Syrjäläb2045352016-05-13 23:41:27 +03005855 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005856 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005857
5858 /*
5859 * Use the lower (vco 8640) cdclk values as a
5860 * first guess. skl_calc_cdclk() will correct it
5861 * if the preferred vco is 8100 instead.
5862 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005863 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005864 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005865 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005866 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005867 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005868 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005869 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005870 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005871
5872 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005873 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005874 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005875 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005876 /*
5877 * FIXME with extra cooling we can allow
5878 * 540 MHz for ULX and 675 Mhz for ULT.
5879 * How can we know if extra cooling is
5880 * available? PCI ID, VTB, something else?
5881 */
5882 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5883 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005884 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005885 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005886 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005887 dev_priv->max_cdclk_freq = 540000;
5888 else
5889 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005890 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005891 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005892 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005893 dev_priv->max_cdclk_freq = 400000;
5894 } else {
5895 /* otherwise assume cdclk is fixed */
5896 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5897 }
5898
Mika Kaholaadafdc62015-08-18 14:36:59 +03005899 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5900
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005901 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5902 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005903
5904 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5905 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005906}
5907
5908static void intel_update_cdclk(struct drm_device *dev)
5909{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005910 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005911
5912 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005913
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005914 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005915 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5916 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5917 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005918 else
5919 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5920 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005921
5922 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005923 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5924 * Programmng [sic] note: bit[9:2] should be programmed to the number
5925 * of cdclk that generates 4MHz reference clock freq which is used to
5926 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005927 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005928 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005929 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005930}
5931
Ville Syrjälä92891e42016-05-11 22:44:45 +03005932/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5933static int skl_cdclk_decimal(int cdclk)
5934{
5935 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5936}
5937
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005938static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5939{
5940 int ratio;
5941
5942 if (cdclk == dev_priv->cdclk_pll.ref)
5943 return 0;
5944
5945 switch (cdclk) {
5946 default:
5947 MISSING_CASE(cdclk);
5948 case 144000:
5949 case 288000:
5950 case 384000:
5951 case 576000:
5952 ratio = 60;
5953 break;
5954 case 624000:
5955 ratio = 65;
5956 break;
5957 }
5958
5959 return dev_priv->cdclk_pll.ref * ratio;
5960}
5961
Ville Syrjälä2b730012016-05-13 23:41:34 +03005962static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5963{
5964 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5965
5966 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005967 if (intel_wait_for_register(dev_priv,
5968 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5969 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005970 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005971
5972 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005973}
5974
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005975static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005976{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005977 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005978 u32 val;
5979
5980 val = I915_READ(BXT_DE_PLL_CTL);
5981 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005982 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005983 I915_WRITE(BXT_DE_PLL_CTL, val);
5984
5985 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5986
5987 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005988 if (intel_wait_for_register(dev_priv,
5989 BXT_DE_PLL_ENABLE,
5990 BXT_DE_PLL_LOCK,
5991 BXT_DE_PLL_LOCK,
5992 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005993 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005994
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005995 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005996}
5997
Imre Deak324513c2016-06-13 16:44:36 +03005998static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 u32 val, divider;
6001 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006003 vco = bxt_de_pll_vco(dev_priv, cdclk);
6004
6005 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
6006
6007 /* cdclk = vco / 2 / div{1,1.5,2,4} */
6008 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
6009 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306010 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006012 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006015 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006018 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306019 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020 break;
6021 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006022 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6023 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306024
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006025 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6026 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027 }
6028
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006030 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306031 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6032 0x80000000);
6033 mutex_unlock(&dev_priv->rps.hw_lock);
6034
6035 if (ret) {
6036 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006037 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306038 return;
6039 }
6040
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006041 if (dev_priv->cdclk_pll.vco != 0 &&
6042 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006043 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306044
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006045 if (dev_priv->cdclk_pll.vco != vco)
6046 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306047
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006048 val = divider | skl_cdclk_decimal(cdclk);
6049 /*
6050 * FIXME if only the cd2x divider needs changing, it could be done
6051 * without shutting off the pipe (if only one pipe is active).
6052 */
6053 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6054 /*
6055 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6056 * enable otherwise.
6057 */
6058 if (cdclk >= 500000)
6059 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6060 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306061
6062 mutex_lock(&dev_priv->rps.hw_lock);
6063 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006064 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306065 mutex_unlock(&dev_priv->rps.hw_lock);
6066
6067 if (ret) {
6068 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006069 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306070 return;
6071 }
6072
Chris Wilson91c8a322016-07-05 10:40:23 +01006073 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306074}
6075
Imre Deakd66a2192016-05-24 15:38:33 +03006076static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306077{
Imre Deakd66a2192016-05-24 15:38:33 +03006078 u32 cdctl, expected;
6079
Chris Wilson91c8a322016-07-05 10:40:23 +01006080 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306081
Imre Deakd66a2192016-05-24 15:38:33 +03006082 if (dev_priv->cdclk_pll.vco == 0 ||
6083 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6084 goto sanitize;
6085
6086 /* DPLL okay; verify the cdclock
6087 *
6088 * Some BIOS versions leave an incorrect decimal frequency value and
6089 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6090 * so sanitize this register.
6091 */
6092 cdctl = I915_READ(CDCLK_CTL);
6093 /*
6094 * Let's ignore the pipe field, since BIOS could have configured the
6095 * dividers both synching to an active pipe, or asynchronously
6096 * (PIPE_NONE).
6097 */
6098 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6099
6100 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6101 skl_cdclk_decimal(dev_priv->cdclk_freq);
6102 /*
6103 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6104 * enable otherwise.
6105 */
6106 if (dev_priv->cdclk_freq >= 500000)
6107 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6108
6109 if (cdctl == expected)
6110 /* All well; nothing to sanitize */
6111 return;
6112
6113sanitize:
6114 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6115
6116 /* force cdclk programming */
6117 dev_priv->cdclk_freq = 0;
6118
6119 /* force full PLL disable + enable */
6120 dev_priv->cdclk_pll.vco = -1;
6121}
6122
Imre Deak324513c2016-06-13 16:44:36 +03006123void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006124{
6125 bxt_sanitize_cdclk(dev_priv);
6126
6127 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006128 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006129
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306130 /*
6131 * FIXME:
6132 * - The initial CDCLK needs to be read from VBT.
6133 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306134 */
Imre Deak324513c2016-06-13 16:44:36 +03006135 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306136}
6137
Imre Deak324513c2016-06-13 16:44:36 +03006138void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306139{
Imre Deak324513c2016-06-13 16:44:36 +03006140 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306141}
6142
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006143static int skl_calc_cdclk(int max_pixclk, int vco)
6144{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006145 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006146 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006147 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006148 else if (max_pixclk > 432000)
6149 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006150 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006151 return 432000;
6152 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006153 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006154 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006155 if (max_pixclk > 540000)
6156 return 675000;
6157 else if (max_pixclk > 450000)
6158 return 540000;
6159 else if (max_pixclk > 337500)
6160 return 450000;
6161 else
6162 return 337500;
6163 }
6164}
6165
Ville Syrjäläea617912016-05-13 23:41:24 +03006166static void
6167skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006168{
Ville Syrjäläea617912016-05-13 23:41:24 +03006169 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006170
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006171 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006172 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006173
Ville Syrjäläea617912016-05-13 23:41:24 +03006174 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006175 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006176 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006177
Imre Deak1c3f7702016-05-24 15:38:32 +03006178 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6179 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006180
Ville Syrjäläea617912016-05-13 23:41:24 +03006181 val = I915_READ(DPLL_CTRL1);
6182
Imre Deak1c3f7702016-05-24 15:38:32 +03006183 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6184 DPLL_CTRL1_SSC(SKL_DPLL0) |
6185 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6186 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6187 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006188
Ville Syrjäläea617912016-05-13 23:41:24 +03006189 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6191 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6192 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6193 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006194 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006195 break;
6196 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6197 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006198 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006199 break;
6200 default:
6201 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006202 break;
6203 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006204}
6205
Ville Syrjäläb2045352016-05-13 23:41:27 +03006206void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6207{
6208 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6209
6210 dev_priv->skl_preferred_vco_freq = vco;
6211
6212 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006213 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006214}
6215
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006216static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006217skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006218{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006219 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006220 u32 val;
6221
Ville Syrjälä63911d72016-05-13 23:41:32 +03006222 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006223
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006224 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006225 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006226 I915_WRITE(CDCLK_CTL, val);
6227 POSTING_READ(CDCLK_CTL);
6228
6229 /*
6230 * We always enable DPLL0 with the lowest link rate possible, but still
6231 * taking into account the VCO required to operate the eDP panel at the
6232 * desired frequency. The usual DP link rates operate with a VCO of
6233 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6234 * The modeset code is responsible for the selection of the exact link
6235 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006236 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006237 */
6238 val = I915_READ(DPLL_CTRL1);
6239
6240 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6241 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6242 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006243 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006244 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6245 SKL_DPLL0);
6246 else
6247 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6248 SKL_DPLL0);
6249
6250 I915_WRITE(DPLL_CTRL1, val);
6251 POSTING_READ(DPLL_CTRL1);
6252
6253 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6254
Chris Wilsone24ca052016-06-30 15:33:05 +01006255 if (intel_wait_for_register(dev_priv,
6256 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6257 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006258 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006259
Ville Syrjälä63911d72016-05-13 23:41:32 +03006260 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006261
6262 /* We'll want to keep using the current vco from now on. */
6263 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006264}
6265
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006266static void
6267skl_dpll0_disable(struct drm_i915_private *dev_priv)
6268{
6269 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a02016-06-30 15:33:06 +01006270 if (intel_wait_for_register(dev_priv,
6271 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6272 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006273 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006274
Ville Syrjälä63911d72016-05-13 23:41:32 +03006275 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006276}
6277
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006278static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6279{
6280 int ret;
6281 u32 val;
6282
6283 /* inform PCU we want to change CDCLK */
6284 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6285 mutex_lock(&dev_priv->rps.hw_lock);
6286 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6287 mutex_unlock(&dev_priv->rps.hw_lock);
6288
6289 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6290}
6291
6292static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6293{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006294 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006295}
6296
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006297static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006298{
Chris Wilson91c8a322016-07-05 10:40:23 +01006299 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006300 u32 freq_select, pcu_ack;
6301
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006302 WARN_ON((cdclk == 24000) != (vco == 0));
6303
Ville Syrjälä63911d72016-05-13 23:41:32 +03006304 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006305
6306 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6307 DRM_ERROR("failed to inform PCU about cdclk change\n");
6308 return;
6309 }
6310
6311 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006312 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006313 case 450000:
6314 case 432000:
6315 freq_select = CDCLK_FREQ_450_432;
6316 pcu_ack = 1;
6317 break;
6318 case 540000:
6319 freq_select = CDCLK_FREQ_540;
6320 pcu_ack = 2;
6321 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006322 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006323 case 337500:
6324 default:
6325 freq_select = CDCLK_FREQ_337_308;
6326 pcu_ack = 0;
6327 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006328 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006329 case 675000:
6330 freq_select = CDCLK_FREQ_675_617;
6331 pcu_ack = 3;
6332 break;
6333 }
6334
Ville Syrjälä63911d72016-05-13 23:41:32 +03006335 if (dev_priv->cdclk_pll.vco != 0 &&
6336 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006337 skl_dpll0_disable(dev_priv);
6338
Ville Syrjälä63911d72016-05-13 23:41:32 +03006339 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006340 skl_dpll0_enable(dev_priv, vco);
6341
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006342 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006343 POSTING_READ(CDCLK_CTL);
6344
6345 /* inform PCU of the change */
6346 mutex_lock(&dev_priv->rps.hw_lock);
6347 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6348 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006349
6350 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006351}
6352
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006353static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6354
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006355void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6356{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006357 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006358}
6359
6360void skl_init_cdclk(struct drm_i915_private *dev_priv)
6361{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006362 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006363
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006364 skl_sanitize_cdclk(dev_priv);
6365
Ville Syrjälä63911d72016-05-13 23:41:32 +03006366 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006367 /*
6368 * Use the current vco as our initial
6369 * guess as to what the preferred vco is.
6370 */
6371 if (dev_priv->skl_preferred_vco_freq == 0)
6372 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006373 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006374 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006375 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006376
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006377 vco = dev_priv->skl_preferred_vco_freq;
6378 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006379 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006380 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006381
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006382 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006383}
6384
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006385static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306386{
Ville Syrjälä09492492016-05-13 23:41:28 +03006387 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306388
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306389 /*
6390 * check if the pre-os intialized the display
6391 * There is SWF18 scratchpad register defined which is set by the
6392 * pre-os which can be used by the OS drivers to check the status
6393 */
6394 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6395 goto sanitize;
6396
Chris Wilson91c8a322016-07-05 10:40:23 +01006397 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006398 /* Is PLL enabled and locked ? */
6399 if (dev_priv->cdclk_pll.vco == 0 ||
6400 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6401 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006402
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306403 /* DPLL okay; verify the cdclock
6404 *
6405 * Noticed in some instances that the freq selection is correct but
6406 * decimal part is programmed wrong from BIOS where pre-os does not
6407 * enable display. Verify the same as well.
6408 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006409 cdctl = I915_READ(CDCLK_CTL);
6410 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6411 skl_cdclk_decimal(dev_priv->cdclk_freq);
6412 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306413 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006414 return;
6415
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306416sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006417 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006418
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006419 /* force cdclk programming */
6420 dev_priv->cdclk_freq = 0;
6421 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006422 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306423}
6424
Jesse Barnes30a970c2013-11-04 13:48:12 -08006425/* Adjust CDclk dividers to allow high res or save power if possible */
6426static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6427{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006428 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006429 u32 val, cmd;
6430
Vandana Kannan164dfd22014-11-24 13:37:41 +05306431 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6432 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006433
Ville Syrjälädfcab172014-06-13 13:37:47 +03006434 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006435 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006436 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006437 cmd = 1;
6438 else
6439 cmd = 0;
6440
6441 mutex_lock(&dev_priv->rps.hw_lock);
6442 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6443 val &= ~DSPFREQGUAR_MASK;
6444 val |= (cmd << DSPFREQGUAR_SHIFT);
6445 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6446 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6447 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6448 50)) {
6449 DRM_ERROR("timed out waiting for CDclk change\n");
6450 }
6451 mutex_unlock(&dev_priv->rps.hw_lock);
6452
Ville Syrjälä54433e92015-05-26 20:42:31 +03006453 mutex_lock(&dev_priv->sb_lock);
6454
Ville Syrjälädfcab172014-06-13 13:37:47 +03006455 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006456 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006457
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006458 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006459
Jesse Barnes30a970c2013-11-04 13:48:12 -08006460 /* adjust cdclk divider */
6461 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006462 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006463 val |= divider;
6464 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006465
6466 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006467 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006468 50))
6469 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006470 }
6471
Jesse Barnes30a970c2013-11-04 13:48:12 -08006472 /* adjust self-refresh exit latency value */
6473 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6474 val &= ~0x7f;
6475
6476 /*
6477 * For high bandwidth configs, we set a higher latency in the bunit
6478 * so that the core display fetch happens in time to avoid underruns.
6479 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006480 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006481 val |= 4500 / 250; /* 4.5 usec */
6482 else
6483 val |= 3000 / 250; /* 3.0 usec */
6484 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006485
Ville Syrjäläa5805162015-05-26 20:42:30 +03006486 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006487
Ville Syrjäläb6283052015-06-03 15:45:07 +03006488 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006489}
6490
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6492{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006493 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006494 u32 val, cmd;
6495
Vandana Kannan164dfd22014-11-24 13:37:41 +05306496 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6497 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006498
6499 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006500 case 333333:
6501 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006502 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006503 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006504 break;
6505 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006506 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006507 return;
6508 }
6509
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006510 /*
6511 * Specs are full of misinformation, but testing on actual
6512 * hardware has shown that we just need to write the desired
6513 * CCK divider into the Punit register.
6514 */
6515 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6516
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006517 mutex_lock(&dev_priv->rps.hw_lock);
6518 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6519 val &= ~DSPFREQGUAR_MASK_CHV;
6520 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6521 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6522 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6523 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6524 50)) {
6525 DRM_ERROR("timed out waiting for CDclk change\n");
6526 }
6527 mutex_unlock(&dev_priv->rps.hw_lock);
6528
Ville Syrjäläb6283052015-06-03 15:45:07 +03006529 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006530}
6531
Jesse Barnes30a970c2013-11-04 13:48:12 -08006532static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6533 int max_pixclk)
6534{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006535 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006536 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006537
Jesse Barnes30a970c2013-11-04 13:48:12 -08006538 /*
6539 * Really only a few cases to deal with, as only 4 CDclks are supported:
6540 * 200MHz
6541 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006542 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006543 * 400MHz (VLV only)
6544 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6545 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006546 *
6547 * We seem to get an unstable or solid color picture at 200MHz.
6548 * Not sure what's wrong. For now use 200MHz only when all pipes
6549 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006550 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006551 if (!IS_CHERRYVIEW(dev_priv) &&
6552 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006553 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006554 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006555 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006556 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006557 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006558 else
6559 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006560}
6561
Imre Deak324513c2016-06-13 16:44:36 +03006562static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006563{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006564 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306565 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006566 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306567 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006568 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306569 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006570 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306571 return 288000;
6572 else
6573 return 144000;
6574}
6575
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006576/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006577static int intel_mode_max_pixclk(struct drm_device *dev,
6578 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006579{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006580 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006581 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006582 struct drm_crtc *crtc;
6583 struct drm_crtc_state *crtc_state;
6584 unsigned max_pixclk = 0, i;
6585 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006586
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006587 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6588 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006589
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006590 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6591 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006592
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006593 if (crtc_state->enable)
6594 pixclk = crtc_state->adjusted_mode.crtc_clock;
6595
6596 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006597 }
6598
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006599 for_each_pipe(dev_priv, pipe)
6600 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6601
Jesse Barnes30a970c2013-11-04 13:48:12 -08006602 return max_pixclk;
6603}
6604
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006605static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006606{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006607 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006608 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006609 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006610 struct intel_atomic_state *intel_state =
6611 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006612
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006614 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306615
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006616 if (!intel_state->active_crtcs)
6617 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6618
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006619 return 0;
6620}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006621
Imre Deak324513c2016-06-13 16:44:36 +03006622static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006623{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006624 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006625 struct intel_atomic_state *intel_state =
6626 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006627
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006628 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006629 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006630
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006631 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006632 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006633
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006634 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006635}
6636
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006637static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6638{
6639 unsigned int credits, default_credits;
6640
6641 if (IS_CHERRYVIEW(dev_priv))
6642 default_credits = PFI_CREDIT(12);
6643 else
6644 default_credits = PFI_CREDIT(8);
6645
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006646 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006647 /* CHV suggested value is 31 or 63 */
6648 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006649 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006650 else
6651 credits = PFI_CREDIT(15);
6652 } else {
6653 credits = default_credits;
6654 }
6655
6656 /*
6657 * WA - write default credits before re-programming
6658 * FIXME: should we also set the resend bit here?
6659 */
6660 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6661 default_credits);
6662
6663 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6664 credits | PFI_CREDIT_RESEND);
6665
6666 /*
6667 * FIXME is this guaranteed to clear
6668 * immediately or should we poll for it?
6669 */
6670 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6671}
6672
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006673static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006674{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006675 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006676 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006677 struct intel_atomic_state *old_intel_state =
6678 to_intel_atomic_state(old_state);
6679 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006680
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006681 /*
6682 * FIXME: We can end up here with all power domains off, yet
6683 * with a CDCLK frequency other than the minimum. To account
6684 * for this take the PIPE-A power domain, which covers the HW
6685 * blocks needed for the following programming. This can be
6686 * removed once it's guaranteed that we get here either with
6687 * the minimum CDCLK set, or the required power domains
6688 * enabled.
6689 */
6690 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006691
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006692 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006693 cherryview_set_cdclk(dev, req_cdclk);
6694 else
6695 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006696
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006697 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006698
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006699 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006700}
6701
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006702static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6703 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006704{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006705 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006707 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006711 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712 return;
6713
Ville Syrjälä37a56502016-06-22 21:57:04 +03006714 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306715 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006716
6717 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006718 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006719
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006720 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006721 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006722
6723 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6724 I915_WRITE(CHV_CANVAS(pipe), 0);
6725 }
6726
Daniel Vetter5b18e572014-04-24 23:55:06 +02006727 i9xx_set_pipeconf(intel_crtc);
6728
Jesse Barnes89b667f2013-04-18 14:51:36 -07006729 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006730
Daniel Vettera72e4c92014-09-30 10:56:47 +02006731 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006732
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006733 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006734
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006735 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006736 chv_prepare_pll(intel_crtc, intel_crtc->config);
6737 chv_enable_pll(intel_crtc, intel_crtc->config);
6738 } else {
6739 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6740 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006741 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006742
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006743 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744
Jesse Barnes2dd24552013-04-25 12:55:01 -07006745 i9xx_pfit_enable(intel_crtc);
6746
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006747 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006748
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006749 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006750 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006751
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006752 assert_vblank_disabled(crtc);
6753 drm_crtc_vblank_on(crtc);
6754
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006755 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006756}
6757
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006758static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6759{
6760 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006761 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006763 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6764 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006765}
6766
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006767static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6768 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006769{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006770 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006771 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006774 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006775
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006776 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006777 return;
6778
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006779 i9xx_set_pll_dividers(intel_crtc);
6780
Ville Syrjälä37a56502016-06-22 21:57:04 +03006781 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306782 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006783
6784 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006785 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006786
Daniel Vetter5b18e572014-04-24 23:55:06 +02006787 i9xx_set_pipeconf(intel_crtc);
6788
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006789 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006790
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006791 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006792 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006793
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006794 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006795
Daniel Vetterf6736a12013-06-05 13:34:30 +02006796 i9xx_enable_pll(intel_crtc);
6797
Jesse Barnes2dd24552013-04-25 12:55:01 -07006798 i9xx_pfit_enable(intel_crtc);
6799
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006800 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006801
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006802 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006803 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006804
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006805 assert_vblank_disabled(crtc);
6806 drm_crtc_vblank_on(crtc);
6807
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006808 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006809}
6810
Daniel Vetter87476d62013-04-11 16:29:06 +02006811static void i9xx_pfit_disable(struct intel_crtc *crtc)
6812{
6813 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006814 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006815
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006816 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006817 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006818
6819 assert_pipe_disabled(dev_priv, crtc->pipe);
6820
Daniel Vetter328d8e82013-05-08 10:36:31 +02006821 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6822 I915_READ(PFIT_CONTROL));
6823 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006824}
6825
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006826static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6827 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006828{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006829 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006830 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006831 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6833 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006834
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006835 /*
6836 * On gen2 planes are double buffered but the pipe isn't, so we must
6837 * wait for planes to fully turn off before disabling the pipe.
6838 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006839 if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006840 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006841
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006842 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006843
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006844 drm_crtc_vblank_off(crtc);
6845 assert_vblank_disabled(crtc);
6846
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006847 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006848
Daniel Vetter87476d62013-04-11 16:29:06 +02006849 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006850
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006851 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006852
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006853 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006854 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006855 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006856 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006857 vlv_disable_pll(dev_priv, pipe);
6858 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006859 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006860 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006861
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006862 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006863
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006864 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006865 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006866}
6867
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006868static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006869{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006870 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006872 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006873 enum intel_display_power_domain domain;
6874 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006875 struct drm_atomic_state *state;
6876 struct intel_crtc_state *crtc_state;
6877 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006878
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006879 if (!intel_crtc->active)
6880 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006881
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006882 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006883 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006884
Ville Syrjälä2622a082016-03-09 19:07:26 +02006885 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006886
6887 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006888 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006889 }
6890
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006891 state = drm_atomic_state_alloc(crtc->dev);
6892 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6893
6894 /* Everything's already locked, -EDEADLK can't happen. */
6895 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6896 ret = drm_atomic_add_affected_connectors(state, crtc);
6897
6898 WARN_ON(IS_ERR(crtc_state) || ret);
6899
6900 dev_priv->display.crtc_disable(crtc_state, state);
6901
Chris Wilson08536952016-10-14 13:18:18 +01006902 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006903
Ville Syrjälä78108b72016-05-27 20:59:19 +03006904 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6905 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006906
6907 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6908 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006909 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006910 crtc->enabled = false;
6911 crtc->state->connector_mask = 0;
6912 crtc->state->encoder_mask = 0;
6913
6914 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6915 encoder->base.crtc = NULL;
6916
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006917 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006918 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006919 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006920
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006921 domains = intel_crtc->enabled_power_domains;
6922 for_each_power_domain(domain, domains)
6923 intel_display_power_put(dev_priv, domain);
6924 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006925
6926 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6927 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006928}
6929
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006930/*
6931 * turn all crtc's off, but do not adjust state
6932 * This has to be paired with a call to intel_modeset_setup_hw_state.
6933 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006934int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006935{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006936 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006937 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006938 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006939
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006940 state = drm_atomic_helper_suspend(dev);
6941 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006942 if (ret)
6943 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006944 else
6945 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006946 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006947}
6948
Chris Wilsonea5b2132010-08-04 13:50:23 +01006949void intel_encoder_destroy(struct drm_encoder *encoder)
6950{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006951 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006952
Chris Wilsonea5b2132010-08-04 13:50:23 +01006953 drm_encoder_cleanup(encoder);
6954 kfree(intel_encoder);
6955}
6956
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006957/* Cross check the actual hw state with our own modeset state tracking (and it's
6958 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006959static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006960{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006961 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006962
6963 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6964 connector->base.base.id,
6965 connector->base.name);
6966
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006967 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006968 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006969 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006970
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006971 I915_STATE_WARN(!crtc,
6972 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006973
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006974 if (!crtc)
6975 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006976
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006977 I915_STATE_WARN(!crtc->state->active,
6978 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006979
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006980 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006981 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006982
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006983 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006984 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006985
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006986 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006987 "attached encoder crtc differs from connector crtc\n");
6988 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006989 I915_STATE_WARN(crtc && crtc->state->active,
6990 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006991 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006992 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006993 }
6994}
6995
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006996int intel_connector_init(struct intel_connector *connector)
6997{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006998 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006999
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007000 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007001 return -ENOMEM;
7002
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007003 return 0;
7004}
7005
7006struct intel_connector *intel_connector_alloc(void)
7007{
7008 struct intel_connector *connector;
7009
7010 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7011 if (!connector)
7012 return NULL;
7013
7014 if (intel_connector_init(connector) < 0) {
7015 kfree(connector);
7016 return NULL;
7017 }
7018
7019 return connector;
7020}
7021
Daniel Vetterf0947c32012-07-02 13:10:34 +02007022/* Simple connector->get_hw_state implementation for encoders that support only
7023 * one connector and no cloning and hence the encoder state determines the state
7024 * of the connector. */
7025bool intel_connector_get_hw_state(struct intel_connector *connector)
7026{
Daniel Vetter24929352012-07-02 20:28:59 +02007027 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007028 struct intel_encoder *encoder = connector->encoder;
7029
7030 return encoder->get_hw_state(encoder, &pipe);
7031}
7032
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007033static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007034{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007035 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7036 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007037
7038 return 0;
7039}
7040
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007041static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007042 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007043{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007044 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007045 struct drm_atomic_state *state = pipe_config->base.state;
7046 struct intel_crtc *other_crtc;
7047 struct intel_crtc_state *other_crtc_state;
7048
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007049 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7050 pipe_name(pipe), pipe_config->fdi_lanes);
7051 if (pipe_config->fdi_lanes > 4) {
7052 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7053 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007054 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007055 }
7056
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007057 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007058 if (pipe_config->fdi_lanes > 2) {
7059 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7060 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007061 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007062 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007063 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007064 }
7065 }
7066
7067 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007068 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007069
7070 /* Ivybridge 3 pipe is really complicated */
7071 switch (pipe) {
7072 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007073 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007074 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007075 if (pipe_config->fdi_lanes <= 2)
7076 return 0;
7077
7078 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7079 other_crtc_state =
7080 intel_atomic_get_crtc_state(state, other_crtc);
7081 if (IS_ERR(other_crtc_state))
7082 return PTR_ERR(other_crtc_state);
7083
7084 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007085 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7086 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007087 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007088 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007089 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007090 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007091 if (pipe_config->fdi_lanes > 2) {
7092 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7093 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007094 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007095 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007096
7097 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7098 other_crtc_state =
7099 intel_atomic_get_crtc_state(state, other_crtc);
7100 if (IS_ERR(other_crtc_state))
7101 return PTR_ERR(other_crtc_state);
7102
7103 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007104 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007105 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007106 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007107 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007108 default:
7109 BUG();
7110 }
7111}
7112
Daniel Vettere29c22c2013-02-21 00:00:16 +01007113#define RETRY 1
7114static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007115 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007116{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007117 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007118 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007119 int lane, link_bw, fdi_dotclock, ret;
7120 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007121
Daniel Vettere29c22c2013-02-21 00:00:16 +01007122retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007123 /* FDI is a binary signal running at ~2.7GHz, encoding
7124 * each output octet as 10 bits. The actual frequency
7125 * is stored as a divider into a 100MHz clock, and the
7126 * mode pixel clock is stored in units of 1KHz.
7127 * Hence the bw of each lane in terms of the mode signal
7128 * is:
7129 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007130 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007131
Damien Lespiau241bfc32013-09-25 16:45:37 +01007132 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007133
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007134 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007135 pipe_config->pipe_bpp);
7136
7137 pipe_config->fdi_lanes = lane;
7138
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007139 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007140 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007141
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007142 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007143 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007144 pipe_config->pipe_bpp -= 2*3;
7145 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7146 pipe_config->pipe_bpp);
7147 needs_recompute = true;
7148 pipe_config->bw_constrained = true;
7149
7150 goto retry;
7151 }
7152
7153 if (needs_recompute)
7154 return RETRY;
7155
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007156 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007157}
7158
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007159static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7160 struct intel_crtc_state *pipe_config)
7161{
7162 if (pipe_config->pipe_bpp > 24)
7163 return false;
7164
7165 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007166 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007167 return true;
7168
7169 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007170 * We compare against max which means we must take
7171 * the increased cdclk requirement into account when
7172 * calculating the new cdclk.
7173 *
7174 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007175 */
7176 return ilk_pipe_pixel_rate(pipe_config) <=
7177 dev_priv->max_cdclk_freq * 95 / 100;
7178}
7179
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007180static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007181 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007182{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007183 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007184 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007185
Jani Nikulad330a952014-01-21 11:24:25 +02007186 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007187 hsw_crtc_supports_ips(crtc) &&
7188 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007189}
7190
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007191static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7192{
7193 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7194
7195 /* GDG double wide on either pipe, otherwise pipe A only */
7196 return INTEL_INFO(dev_priv)->gen < 4 &&
7197 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7198}
7199
Daniel Vettera43f6e02013-06-07 23:10:32 +02007200static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007201 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007202{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007203 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007204 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007205 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007206 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007207
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007208 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007209 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007210
7211 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007212 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007213 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007214 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007215 if (intel_crtc_supports_double_wide(crtc) &&
7216 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007217 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007218 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007219 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007220 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007221
Ville Syrjäläf3261152016-05-24 21:34:18 +03007222 if (adjusted_mode->crtc_clock > clock_limit) {
7223 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7224 adjusted_mode->crtc_clock, clock_limit,
7225 yesno(pipe_config->double_wide));
7226 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007227 }
Chris Wilson89749352010-09-12 18:25:19 +01007228
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007229 /*
7230 * Pipe horizontal size must be even in:
7231 * - DVO ganged mode
7232 * - LVDS dual channel mode
7233 * - Double wide pipe
7234 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007235 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007236 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7237 pipe_config->pipe_src_w &= ~1;
7238
Damien Lespiau8693a822013-05-03 18:48:11 +01007239 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7240 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007241 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007242 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007243 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007244 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007245
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007246 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007247 hsw_compute_ips_config(crtc, pipe_config);
7248
Daniel Vetter877d48d2013-04-19 11:24:43 +02007249 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007250 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007251
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007252 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007253}
7254
Ville Syrjälä1652d192015-03-31 14:12:01 +03007255static int skylake_get_display_clock_speed(struct drm_device *dev)
7256{
7257 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007258 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007259
Ville Syrjäläea617912016-05-13 23:41:24 +03007260 skl_dpll0_update(dev_priv);
7261
Ville Syrjälä63911d72016-05-13 23:41:32 +03007262 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007263 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007264
Ville Syrjäläea617912016-05-13 23:41:24 +03007265 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007266
Ville Syrjälä63911d72016-05-13 23:41:32 +03007267 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007268 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7269 case CDCLK_FREQ_450_432:
7270 return 432000;
7271 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007272 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007273 case CDCLK_FREQ_540:
7274 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007275 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007276 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007277 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007278 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007279 }
7280 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007281 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7282 case CDCLK_FREQ_450_432:
7283 return 450000;
7284 case CDCLK_FREQ_337_308:
7285 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007286 case CDCLK_FREQ_540:
7287 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007288 case CDCLK_FREQ_675_617:
7289 return 675000;
7290 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007291 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007292 }
7293 }
7294
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007295 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007296}
7297
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007298static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7299{
7300 u32 val;
7301
7302 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007303 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007304
7305 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007306 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007307 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007308
Imre Deak1c3f7702016-05-24 15:38:32 +03007309 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7310 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007311
7312 val = I915_READ(BXT_DE_PLL_CTL);
7313 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7314 dev_priv->cdclk_pll.ref;
7315}
7316
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007317static int broxton_get_display_clock_speed(struct drm_device *dev)
7318{
7319 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007320 u32 divider;
7321 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007322
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007323 bxt_de_pll_update(dev_priv);
7324
Ville Syrjäläf5986242016-05-13 23:41:37 +03007325 vco = dev_priv->cdclk_pll.vco;
7326 if (vco == 0)
7327 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007328
Ville Syrjäläf5986242016-05-13 23:41:37 +03007329 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007330
Ville Syrjäläf5986242016-05-13 23:41:37 +03007331 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007333 div = 2;
7334 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007335 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007336 div = 3;
7337 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007338 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007339 div = 4;
7340 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007341 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007342 div = 8;
7343 break;
7344 default:
7345 MISSING_CASE(divider);
7346 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007347 }
7348
Ville Syrjäläf5986242016-05-13 23:41:37 +03007349 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007350}
7351
Ville Syrjälä1652d192015-03-31 14:12:01 +03007352static int broadwell_get_display_clock_speed(struct drm_device *dev)
7353{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007354 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007355 uint32_t lcpll = I915_READ(LCPLL_CTL);
7356 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7357
7358 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7359 return 800000;
7360 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7361 return 450000;
7362 else if (freq == LCPLL_CLK_FREQ_450)
7363 return 450000;
7364 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7365 return 540000;
7366 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7367 return 337500;
7368 else
7369 return 675000;
7370}
7371
7372static int haswell_get_display_clock_speed(struct drm_device *dev)
7373{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007374 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007375 uint32_t lcpll = I915_READ(LCPLL_CTL);
7376 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7377
7378 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7379 return 800000;
7380 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7381 return 450000;
7382 else if (freq == LCPLL_CLK_FREQ_450)
7383 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007384 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007385 return 337500;
7386 else
7387 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007388}
7389
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007390static int valleyview_get_display_clock_speed(struct drm_device *dev)
7391{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007392 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7393 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007394}
7395
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007396static int ilk_get_display_clock_speed(struct drm_device *dev)
7397{
7398 return 450000;
7399}
7400
Jesse Barnese70236a2009-09-21 10:42:27 -07007401static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007402{
Jesse Barnese70236a2009-09-21 10:42:27 -07007403 return 400000;
7404}
Jesse Barnes79e53942008-11-07 14:24:08 -08007405
Jesse Barnese70236a2009-09-21 10:42:27 -07007406static int i915_get_display_clock_speed(struct drm_device *dev)
7407{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007408 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007409}
Jesse Barnes79e53942008-11-07 14:24:08 -08007410
Jesse Barnese70236a2009-09-21 10:42:27 -07007411static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7412{
7413 return 200000;
7414}
Jesse Barnes79e53942008-11-07 14:24:08 -08007415
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007416static int pnv_get_display_clock_speed(struct drm_device *dev)
7417{
David Weinehall52a05c32016-08-22 13:32:44 +03007418 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419 u16 gcfgc = 0;
7420
David Weinehall52a05c32016-08-22 13:32:44 +03007421 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007422
7423 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7424 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007425 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007426 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007427 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007428 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007429 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007430 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7431 return 200000;
7432 default:
7433 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7434 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007435 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007436 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007437 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007438 }
7439}
7440
Jesse Barnese70236a2009-09-21 10:42:27 -07007441static int i915gm_get_display_clock_speed(struct drm_device *dev)
7442{
David Weinehall52a05c32016-08-22 13:32:44 +03007443 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007444 u16 gcfgc = 0;
7445
David Weinehall52a05c32016-08-22 13:32:44 +03007446 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007447
7448 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007449 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007450 else {
7451 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7452 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007453 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007454 default:
7455 case GC_DISPLAY_CLOCK_190_200_MHZ:
7456 return 190000;
7457 }
7458 }
7459}
Jesse Barnes79e53942008-11-07 14:24:08 -08007460
Jesse Barnese70236a2009-09-21 10:42:27 -07007461static int i865_get_display_clock_speed(struct drm_device *dev)
7462{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007463 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007464}
7465
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007466static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007467{
David Weinehall52a05c32016-08-22 13:32:44 +03007468 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007469 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007470
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007471 /*
7472 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7473 * encoding is different :(
7474 * FIXME is this the right way to detect 852GM/852GMV?
7475 */
David Weinehall52a05c32016-08-22 13:32:44 +03007476 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007477 return 133333;
7478
David Weinehall52a05c32016-08-22 13:32:44 +03007479 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007480 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7481
Jesse Barnese70236a2009-09-21 10:42:27 -07007482 /* Assume that the hardware is in the high speed state. This
7483 * should be the default.
7484 */
7485 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7486 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007487 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007488 case GC_CLOCK_100_200:
7489 return 200000;
7490 case GC_CLOCK_166_250:
7491 return 250000;
7492 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007493 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007494 case GC_CLOCK_133_266:
7495 case GC_CLOCK_133_266_2:
7496 case GC_CLOCK_166_266:
7497 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007498 }
7499
7500 /* Shouldn't happen */
7501 return 0;
7502}
7503
7504static int i830_get_display_clock_speed(struct drm_device *dev)
7505{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007506 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007507}
7508
Ville Syrjälä34edce22015-05-22 11:22:33 +03007509static unsigned int intel_hpll_vco(struct drm_device *dev)
7510{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007512 static const unsigned int blb_vco[8] = {
7513 [0] = 3200000,
7514 [1] = 4000000,
7515 [2] = 5333333,
7516 [3] = 4800000,
7517 [4] = 6400000,
7518 };
7519 static const unsigned int pnv_vco[8] = {
7520 [0] = 3200000,
7521 [1] = 4000000,
7522 [2] = 5333333,
7523 [3] = 4800000,
7524 [4] = 2666667,
7525 };
7526 static const unsigned int cl_vco[8] = {
7527 [0] = 3200000,
7528 [1] = 4000000,
7529 [2] = 5333333,
7530 [3] = 6400000,
7531 [4] = 3333333,
7532 [5] = 3566667,
7533 [6] = 4266667,
7534 };
7535 static const unsigned int elk_vco[8] = {
7536 [0] = 3200000,
7537 [1] = 4000000,
7538 [2] = 5333333,
7539 [3] = 4800000,
7540 };
7541 static const unsigned int ctg_vco[8] = {
7542 [0] = 3200000,
7543 [1] = 4000000,
7544 [2] = 5333333,
7545 [3] = 6400000,
7546 [4] = 2666667,
7547 [5] = 4266667,
7548 };
7549 const unsigned int *vco_table;
7550 unsigned int vco;
7551 uint8_t tmp = 0;
7552
7553 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007554 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007555 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007556 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007557 vco_table = elk_vco;
7558 else if (IS_CRESTLINE(dev))
7559 vco_table = cl_vco;
7560 else if (IS_PINEVIEW(dev))
7561 vco_table = pnv_vco;
7562 else if (IS_G33(dev))
7563 vco_table = blb_vco;
7564 else
7565 return 0;
7566
7567 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7568
7569 vco = vco_table[tmp & 0x7];
7570 if (vco == 0)
7571 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7572 else
7573 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7574
7575 return vco;
7576}
7577
7578static int gm45_get_display_clock_speed(struct drm_device *dev)
7579{
David Weinehall52a05c32016-08-22 13:32:44 +03007580 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007581 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7582 uint16_t tmp = 0;
7583
David Weinehall52a05c32016-08-22 13:32:44 +03007584 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007585
7586 cdclk_sel = (tmp >> 12) & 0x1;
7587
7588 switch (vco) {
7589 case 2666667:
7590 case 4000000:
7591 case 5333333:
7592 return cdclk_sel ? 333333 : 222222;
7593 case 3200000:
7594 return cdclk_sel ? 320000 : 228571;
7595 default:
7596 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7597 return 222222;
7598 }
7599}
7600
7601static int i965gm_get_display_clock_speed(struct drm_device *dev)
7602{
David Weinehall52a05c32016-08-22 13:32:44 +03007603 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007604 static const uint8_t div_3200[] = { 16, 10, 8 };
7605 static const uint8_t div_4000[] = { 20, 12, 10 };
7606 static const uint8_t div_5333[] = { 24, 16, 14 };
7607 const uint8_t *div_table;
7608 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7609 uint16_t tmp = 0;
7610
David Weinehall52a05c32016-08-22 13:32:44 +03007611 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007612
7613 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7614
7615 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7616 goto fail;
7617
7618 switch (vco) {
7619 case 3200000:
7620 div_table = div_3200;
7621 break;
7622 case 4000000:
7623 div_table = div_4000;
7624 break;
7625 case 5333333:
7626 div_table = div_5333;
7627 break;
7628 default:
7629 goto fail;
7630 }
7631
7632 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7633
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007634fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007635 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7636 return 200000;
7637}
7638
7639static int g33_get_display_clock_speed(struct drm_device *dev)
7640{
David Weinehall52a05c32016-08-22 13:32:44 +03007641 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007642 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7643 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7644 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7645 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7646 const uint8_t *div_table;
7647 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7648 uint16_t tmp = 0;
7649
David Weinehall52a05c32016-08-22 13:32:44 +03007650 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007651
7652 cdclk_sel = (tmp >> 4) & 0x7;
7653
7654 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7655 goto fail;
7656
7657 switch (vco) {
7658 case 3200000:
7659 div_table = div_3200;
7660 break;
7661 case 4000000:
7662 div_table = div_4000;
7663 break;
7664 case 4800000:
7665 div_table = div_4800;
7666 break;
7667 case 5333333:
7668 div_table = div_5333;
7669 break;
7670 default:
7671 goto fail;
7672 }
7673
7674 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7675
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007676fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007677 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7678 return 190476;
7679}
7680
Zhenyu Wang2c072452009-06-05 15:38:42 +08007681static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007682intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007683{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007684 while (*num > DATA_LINK_M_N_MASK ||
7685 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007686 *num >>= 1;
7687 *den >>= 1;
7688 }
7689}
7690
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007691static void compute_m_n(unsigned int m, unsigned int n,
7692 uint32_t *ret_m, uint32_t *ret_n)
7693{
7694 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7695 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7696 intel_reduce_m_n_ratio(ret_m, ret_n);
7697}
7698
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007699void
7700intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7701 int pixel_clock, int link_clock,
7702 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007703{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007704 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007705
7706 compute_m_n(bits_per_pixel * pixel_clock,
7707 link_clock * nlanes * 8,
7708 &m_n->gmch_m, &m_n->gmch_n);
7709
7710 compute_m_n(pixel_clock, link_clock,
7711 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007712}
7713
Chris Wilsona7615032011-01-12 17:04:08 +00007714static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7715{
Jani Nikulad330a952014-01-21 11:24:25 +02007716 if (i915.panel_use_ssc >= 0)
7717 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007718 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007719 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007720}
7721
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007722static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007723{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007724 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007725}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007726
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007727static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7728{
7729 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007730}
7731
Daniel Vetterf47709a2013-03-28 10:42:02 +01007732static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007734 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007735{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007736 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007737 u32 fp, fp2 = 0;
7738
7739 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007740 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007741 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007742 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007743 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007744 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007745 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007746 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007747 }
7748
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007749 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007750
Daniel Vetterf47709a2013-03-28 10:42:02 +01007751 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007752 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007753 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007754 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007755 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007756 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007757 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007758 }
7759}
7760
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007761static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7762 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007763{
7764 u32 reg_val;
7765
7766 /*
7767 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7768 * and set it to a reasonable value instead.
7769 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771 reg_val &= 0xffffff00;
7772 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007773 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007774
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007775 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007776 reg_val &= 0x8cffffff;
7777 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007778 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007779
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007781 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007782 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007783
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007784 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007785 reg_val &= 0x00ffffff;
7786 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007787 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007788}
7789
Daniel Vetterb5518422013-05-03 11:49:48 +02007790static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7791 struct intel_link_m_n *m_n)
7792{
7793 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007794 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007795 int pipe = crtc->pipe;
7796
Daniel Vettere3b95f12013-05-03 11:49:49 +02007797 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7798 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7799 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7800 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007801}
7802
7803static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007804 struct intel_link_m_n *m_n,
7805 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007806{
7807 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007808 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007809 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007810 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007811
7812 if (INTEL_INFO(dev)->gen >= 5) {
7813 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7814 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7815 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7816 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007817 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7818 * for gen < 8) and if DRRS is supported (to make sure the
7819 * registers are not unnecessarily accessed).
7820 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007821 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7822 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007823 I915_WRITE(PIPE_DATA_M2(transcoder),
7824 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7825 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7826 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7827 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7828 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007829 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007830 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7831 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7832 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7833 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007834 }
7835}
7836
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307837void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007838{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307839 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7840
7841 if (m_n == M1_N1) {
7842 dp_m_n = &crtc->config->dp_m_n;
7843 dp_m2_n2 = &crtc->config->dp_m2_n2;
7844 } else if (m_n == M2_N2) {
7845
7846 /*
7847 * M2_N2 registers are not supported. Hence m2_n2 divider value
7848 * needs to be programmed into M1_N1.
7849 */
7850 dp_m_n = &crtc->config->dp_m2_n2;
7851 } else {
7852 DRM_ERROR("Unsupported divider value\n");
7853 return;
7854 }
7855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007856 if (crtc->config->has_pch_encoder)
7857 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007858 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307859 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007860}
7861
Daniel Vetter251ac862015-06-18 10:30:24 +02007862static void vlv_compute_dpll(struct intel_crtc *crtc,
7863 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007864{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007865 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007866 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007867 if (crtc->pipe != PIPE_A)
7868 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007869
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007871 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007872 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7873 DPLL_EXT_BUFFER_ENABLE_VLV;
7874
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007875 pipe_config->dpll_hw_state.dpll_md =
7876 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7877}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007878
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007879static void chv_compute_dpll(struct intel_crtc *crtc,
7880 struct intel_crtc_state *pipe_config)
7881{
7882 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007883 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007884 if (crtc->pipe != PIPE_A)
7885 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7886
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007887 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007888 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007889 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7890
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007891 pipe_config->dpll_hw_state.dpll_md =
7892 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007893}
7894
Ville Syrjäläd288f652014-10-28 13:20:22 +02007895static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007896 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007897{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007898 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007899 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007900 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007901 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007902 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007903 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007904
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007905 /* Enable Refclk */
7906 I915_WRITE(DPLL(pipe),
7907 pipe_config->dpll_hw_state.dpll &
7908 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7909
7910 /* No need to actually set up the DPLL with DSI */
7911 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7912 return;
7913
Ville Syrjäläa5805162015-05-26 20:42:30 +03007914 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007915
Ville Syrjäläd288f652014-10-28 13:20:22 +02007916 bestn = pipe_config->dpll.n;
7917 bestm1 = pipe_config->dpll.m1;
7918 bestm2 = pipe_config->dpll.m2;
7919 bestp1 = pipe_config->dpll.p1;
7920 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007921
Jesse Barnes89b667f2013-04-18 14:51:36 -07007922 /* See eDP HDMI DPIO driver vbios notes doc */
7923
7924 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007925 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007926 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007927
7928 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007929 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007930
7931 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007932 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007933 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007935
7936 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007937 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007938
7939 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007940 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7941 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7942 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007943 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007944
7945 /*
7946 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7947 * but we don't support that).
7948 * Note: don't use the DAC post divider as it seems unstable.
7949 */
7950 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007952
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007953 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007955
Jesse Barnes89b667f2013-04-18 14:51:36 -07007956 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007957 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007958 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7959 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007961 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007962 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007964 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007965
Ville Syrjälä37a56502016-06-22 21:57:04 +03007966 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007967 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007968 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007970 0x0df40000);
7971 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007973 0x0df70000);
7974 } else { /* HDMI or VGA */
7975 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007976 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007978 0x0df70000);
7979 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007981 0x0df40000);
7982 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007983
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007984 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007985 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007986 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007987 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007989
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007991 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007992}
7993
Ville Syrjäläd288f652014-10-28 13:20:22 +02007994static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007995 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007996{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007997 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007998 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007999 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008000 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308001 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008002 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308003 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308004 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008005
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008006 /* Enable Refclk and SSC */
8007 I915_WRITE(DPLL(pipe),
8008 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8009
8010 /* No need to actually set up the DPLL with DSI */
8011 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8012 return;
8013
Ville Syrjäläd288f652014-10-28 13:20:22 +02008014 bestn = pipe_config->dpll.n;
8015 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8016 bestm1 = pipe_config->dpll.m1;
8017 bestm2 = pipe_config->dpll.m2 >> 22;
8018 bestp1 = pipe_config->dpll.p1;
8019 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308020 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308021 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308022 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023
Ville Syrjäläa5805162015-05-26 20:42:30 +03008024 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008025
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008026 /* p1 and p2 divider */
8027 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8028 5 << DPIO_CHV_S1_DIV_SHIFT |
8029 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8030 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8031 1 << DPIO_CHV_K_DIV_SHIFT);
8032
8033 /* Feedback post-divider - m2 */
8034 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8035
8036 /* Feedback refclk divider - n and m1 */
8037 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8038 DPIO_CHV_M1_DIV_BY_2 |
8039 1 << DPIO_CHV_N_DIV_SHIFT);
8040
8041 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008042 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008043
8044 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308045 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8046 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8047 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8048 if (bestm2_frac)
8049 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8050 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008051
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308052 /* Program digital lock detect threshold */
8053 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8054 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8055 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8056 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8057 if (!bestm2_frac)
8058 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8059 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8060
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008061 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308062 if (vco == 5400000) {
8063 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8064 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8065 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8066 tribuf_calcntr = 0x9;
8067 } else if (vco <= 6200000) {
8068 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8069 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8070 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8071 tribuf_calcntr = 0x9;
8072 } else if (vco <= 6480000) {
8073 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8074 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8075 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8076 tribuf_calcntr = 0x8;
8077 } else {
8078 /* Not supported. Apply the same limits as in the max case */
8079 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8080 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8081 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8082 tribuf_calcntr = 0;
8083 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008084 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8085
Ville Syrjälä968040b2015-03-11 22:52:08 +02008086 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308087 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8088 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8089 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8090
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008091 /* AFC Recal */
8092 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8093 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8094 DPIO_AFC_RECAL);
8095
Ville Syrjäläa5805162015-05-26 20:42:30 +03008096 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008097}
8098
Ville Syrjäläd288f652014-10-28 13:20:22 +02008099/**
8100 * vlv_force_pll_on - forcibly enable just the PLL
8101 * @dev_priv: i915 private structure
8102 * @pipe: pipe PLL to enable
8103 * @dpll: PLL configuration
8104 *
8105 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8106 * in cases where we need the PLL enabled even when @pipe is not going to
8107 * be enabled.
8108 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008109int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8110 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008111{
8112 struct intel_crtc *crtc =
8113 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008114 struct intel_crtc_state *pipe_config;
8115
8116 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8117 if (!pipe_config)
8118 return -ENOMEM;
8119
8120 pipe_config->base.crtc = &crtc->base;
8121 pipe_config->pixel_multiplier = 1;
8122 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008123
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008124 if (IS_CHERRYVIEW(to_i915(dev))) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008125 chv_compute_dpll(crtc, pipe_config);
8126 chv_prepare_pll(crtc, pipe_config);
8127 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008128 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008129 vlv_compute_dpll(crtc, pipe_config);
8130 vlv_prepare_pll(crtc, pipe_config);
8131 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008132 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008133
8134 kfree(pipe_config);
8135
8136 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008137}
8138
8139/**
8140 * vlv_force_pll_off - forcibly disable just the PLL
8141 * @dev_priv: i915 private structure
8142 * @pipe: pipe PLL to disable
8143 *
8144 * Disable the PLL for @pipe. To be used in cases where we need
8145 * the PLL enabled even when @pipe is not going to be enabled.
8146 */
8147void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8148{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008149 if (IS_CHERRYVIEW(to_i915(dev)))
Ville Syrjäläd288f652014-10-28 13:20:22 +02008150 chv_disable_pll(to_i915(dev), pipe);
8151 else
8152 vlv_disable_pll(to_i915(dev), pipe);
8153}
8154
Daniel Vetter251ac862015-06-18 10:30:24 +02008155static void i9xx_compute_dpll(struct intel_crtc *crtc,
8156 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008157 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008158{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008159 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008160 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008161 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008162 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008163
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008164 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308165
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008166 dpll = DPLL_VGA_MODE_DIS;
8167
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008168 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008169 dpll |= DPLLB_MODE_LVDS;
8170 else
8171 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008172
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008173 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008174 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008175 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008176 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008177
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008178 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8179 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008180 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008181
Ville Syrjälä37a56502016-06-22 21:57:04 +03008182 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008183 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008184
8185 /* compute bitmask from p1 value */
8186 if (IS_PINEVIEW(dev))
8187 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8188 else {
8189 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008190 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008191 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8192 }
8193 switch (clock->p2) {
8194 case 5:
8195 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8196 break;
8197 case 7:
8198 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8199 break;
8200 case 10:
8201 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8202 break;
8203 case 14:
8204 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8205 break;
8206 }
8207 if (INTEL_INFO(dev)->gen >= 4)
8208 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8209
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008210 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008212 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008213 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008214 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8215 else
8216 dpll |= PLL_REF_INPUT_DREFCLK;
8217
8218 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008219 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008220
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008221 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008222 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008223 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008224 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008225 }
8226}
8227
Daniel Vetter251ac862015-06-18 10:30:24 +02008228static void i8xx_compute_dpll(struct intel_crtc *crtc,
8229 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008230 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008232 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008233 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008234 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008235 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008236
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008237 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308238
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008239 dpll = DPLL_VGA_MODE_DIS;
8240
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008241 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008242 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8243 } else {
8244 if (clock->p1 == 2)
8245 dpll |= PLL_P1_DIVIDE_BY_TWO;
8246 else
8247 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8248 if (clock->p2 == 4)
8249 dpll |= PLL_P2_DIVIDE_BY_4;
8250 }
8251
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008252 if (!IS_I830(dev_priv) &&
8253 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008254 dpll |= DPLL_DVO_2X_MODE;
8255
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008256 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008257 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008258 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8259 else
8260 dpll |= PLL_REF_INPUT_DREFCLK;
8261
8262 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008263 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008264}
8265
Daniel Vetter8a654f32013-06-01 17:16:22 +02008266static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008267{
8268 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008269 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008270 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008271 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008272 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008273 uint32_t crtc_vtotal, crtc_vblank_end;
8274 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008275
8276 /* We need to be careful not to changed the adjusted mode, for otherwise
8277 * the hw state checker will get angry at the mismatch. */
8278 crtc_vtotal = adjusted_mode->crtc_vtotal;
8279 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008280
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008281 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008282 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008283 crtc_vtotal -= 1;
8284 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008285
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008286 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008287 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8288 else
8289 vsyncshift = adjusted_mode->crtc_hsync_start -
8290 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008291 if (vsyncshift < 0)
8292 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008293 }
8294
8295 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008296 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008297
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008298 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008299 (adjusted_mode->crtc_hdisplay - 1) |
8300 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008301 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008302 (adjusted_mode->crtc_hblank_start - 1) |
8303 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008304 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008305 (adjusted_mode->crtc_hsync_start - 1) |
8306 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8307
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008308 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008309 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008310 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008311 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008312 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008313 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008314 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008315 (adjusted_mode->crtc_vsync_start - 1) |
8316 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8317
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008318 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8319 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8320 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8321 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008322 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008323 (pipe == PIPE_B || pipe == PIPE_C))
8324 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8325
Jani Nikulabc58be62016-03-18 17:05:39 +02008326}
8327
8328static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8329{
8330 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008331 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008332 enum pipe pipe = intel_crtc->pipe;
8333
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008334 /* pipesrc controls the size that is scaled from, which should
8335 * always be the user's requested size.
8336 */
8337 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008338 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8339 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008340}
8341
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008342static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008343 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344{
8345 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008346 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008347 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8348 uint32_t tmp;
8349
8350 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008351 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8352 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008353 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008354 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8355 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008356 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008357 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8358 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008359
8360 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008361 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8362 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008363 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008364 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8365 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008366 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008367 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8368 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008369
8370 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008371 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8372 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8373 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008374 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008375}
8376
8377static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8378 struct intel_crtc_state *pipe_config)
8379{
8380 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008381 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008382 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008383
8384 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008385 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8386 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8387
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008388 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8389 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008390}
8391
Daniel Vetterf6a83282014-02-11 15:28:57 -08008392void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008393 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008394{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008395 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8396 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8397 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8398 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008399
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008400 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8401 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8402 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8403 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008404
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008405 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008406 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008407
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008408 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8409 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008410
8411 mode->hsync = drm_mode_hsync(mode);
8412 mode->vrefresh = drm_mode_vrefresh(mode);
8413 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008414}
8415
Daniel Vetter84b046f2013-02-19 18:48:54 +01008416static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8417{
8418 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008419 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008420 uint32_t pipeconf;
8421
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008422 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008423
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008424 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8425 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8426 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008427
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008428 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008429 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008430
Daniel Vetterff9ce462013-04-24 14:57:17 +02008431 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008432 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8433 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008434 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008435 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008436 pipeconf |= PIPECONF_DITHER_EN |
8437 PIPECONF_DITHER_TYPE_SP;
8438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008439 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008440 case 18:
8441 pipeconf |= PIPECONF_6BPC;
8442 break;
8443 case 24:
8444 pipeconf |= PIPECONF_8BPC;
8445 break;
8446 case 30:
8447 pipeconf |= PIPECONF_10BPC;
8448 break;
8449 default:
8450 /* Case prevented by intel_choose_pipe_bpp_dither. */
8451 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008452 }
8453 }
8454
8455 if (HAS_PIPE_CXSR(dev)) {
8456 if (intel_crtc->lowfreq_avail) {
8457 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8458 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8459 } else {
8460 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008461 }
8462 }
8463
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008464 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008465 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008466 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008467 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8468 else
8469 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8470 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008471 pipeconf |= PIPECONF_PROGRESSIVE;
8472
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008473 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008474 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008475 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008476
Daniel Vetter84b046f2013-02-19 18:48:54 +01008477 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8478 POSTING_READ(PIPECONF(intel_crtc->pipe));
8479}
8480
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008481static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8482 struct intel_crtc_state *crtc_state)
8483{
8484 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008485 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008486 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008487 int refclk = 48000;
8488
8489 memset(&crtc_state->dpll_hw_state, 0,
8490 sizeof(crtc_state->dpll_hw_state));
8491
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008492 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008493 if (intel_panel_use_ssc(dev_priv)) {
8494 refclk = dev_priv->vbt.lvds_ssc_freq;
8495 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8496 }
8497
8498 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008499 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008500 limit = &intel_limits_i8xx_dvo;
8501 } else {
8502 limit = &intel_limits_i8xx_dac;
8503 }
8504
8505 if (!crtc_state->clock_set &&
8506 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8507 refclk, NULL, &crtc_state->dpll)) {
8508 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8509 return -EINVAL;
8510 }
8511
8512 i8xx_compute_dpll(crtc, crtc_state, NULL);
8513
8514 return 0;
8515}
8516
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008517static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8518 struct intel_crtc_state *crtc_state)
8519{
8520 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008521 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008522 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008523 int refclk = 96000;
8524
8525 memset(&crtc_state->dpll_hw_state, 0,
8526 sizeof(crtc_state->dpll_hw_state));
8527
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008528 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008529 if (intel_panel_use_ssc(dev_priv)) {
8530 refclk = dev_priv->vbt.lvds_ssc_freq;
8531 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8532 }
8533
8534 if (intel_is_dual_link_lvds(dev))
8535 limit = &intel_limits_g4x_dual_channel_lvds;
8536 else
8537 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008538 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8539 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008540 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008541 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008542 limit = &intel_limits_g4x_sdvo;
8543 } else {
8544 /* The option is for other outputs */
8545 limit = &intel_limits_i9xx_sdvo;
8546 }
8547
8548 if (!crtc_state->clock_set &&
8549 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8550 refclk, NULL, &crtc_state->dpll)) {
8551 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8552 return -EINVAL;
8553 }
8554
8555 i9xx_compute_dpll(crtc, crtc_state, NULL);
8556
8557 return 0;
8558}
8559
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008560static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8561 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008562{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008563 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008564 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008565 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008566 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008567
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008568 memset(&crtc_state->dpll_hw_state, 0,
8569 sizeof(crtc_state->dpll_hw_state));
8570
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008571 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008572 if (intel_panel_use_ssc(dev_priv)) {
8573 refclk = dev_priv->vbt.lvds_ssc_freq;
8574 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8575 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008576
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008577 limit = &intel_limits_pineview_lvds;
8578 } else {
8579 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008580 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008581
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008582 if (!crtc_state->clock_set &&
8583 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8584 refclk, NULL, &crtc_state->dpll)) {
8585 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8586 return -EINVAL;
8587 }
8588
8589 i9xx_compute_dpll(crtc, crtc_state, NULL);
8590
8591 return 0;
8592}
8593
8594static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8595 struct intel_crtc_state *crtc_state)
8596{
8597 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008598 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008599 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008600 int refclk = 96000;
8601
8602 memset(&crtc_state->dpll_hw_state, 0,
8603 sizeof(crtc_state->dpll_hw_state));
8604
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008605 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008606 if (intel_panel_use_ssc(dev_priv)) {
8607 refclk = dev_priv->vbt.lvds_ssc_freq;
8608 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008609 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008610
8611 limit = &intel_limits_i9xx_lvds;
8612 } else {
8613 limit = &intel_limits_i9xx_sdvo;
8614 }
8615
8616 if (!crtc_state->clock_set &&
8617 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8618 refclk, NULL, &crtc_state->dpll)) {
8619 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8620 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008621 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008622
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008623 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008624
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008625 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008626}
8627
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008628static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8629 struct intel_crtc_state *crtc_state)
8630{
8631 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008632 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008633
8634 memset(&crtc_state->dpll_hw_state, 0,
8635 sizeof(crtc_state->dpll_hw_state));
8636
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008637 if (!crtc_state->clock_set &&
8638 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8639 refclk, NULL, &crtc_state->dpll)) {
8640 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8641 return -EINVAL;
8642 }
8643
8644 chv_compute_dpll(crtc, crtc_state);
8645
8646 return 0;
8647}
8648
8649static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8650 struct intel_crtc_state *crtc_state)
8651{
8652 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008653 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008654
8655 memset(&crtc_state->dpll_hw_state, 0,
8656 sizeof(crtc_state->dpll_hw_state));
8657
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008658 if (!crtc_state->clock_set &&
8659 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8660 refclk, NULL, &crtc_state->dpll)) {
8661 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8662 return -EINVAL;
8663 }
8664
8665 vlv_compute_dpll(crtc, crtc_state);
8666
8667 return 0;
8668}
8669
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008671 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008672{
8673 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008674 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008675 uint32_t tmp;
8676
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008677 if (INTEL_GEN(dev_priv) <= 3 &&
8678 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008679 return;
8680
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008682 if (!(tmp & PFIT_ENABLE))
8683 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008684
Daniel Vetter06922822013-07-11 13:35:40 +02008685 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008686 if (INTEL_INFO(dev)->gen < 4) {
8687 if (crtc->pipe != PIPE_B)
8688 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008689 } else {
8690 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8691 return;
8692 }
8693
Daniel Vetter06922822013-07-11 13:35:40 +02008694 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008695 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008696}
8697
Jesse Barnesacbec812013-09-20 11:29:32 -07008698static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008699 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008700{
8701 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008702 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008703 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008704 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008705 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008706 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008707
Ville Syrjäläb5219732016-03-15 16:40:01 +02008708 /* In case of DSI, DPLL will not be used */
8709 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308710 return;
8711
Ville Syrjäläa5805162015-05-26 20:42:30 +03008712 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008713 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008714 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008715
8716 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8717 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8718 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8719 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8720 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8721
Imre Deakdccbea32015-06-22 23:35:51 +03008722 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008723}
8724
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008725static void
8726i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8727 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008728{
8729 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008730 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008731 u32 val, base, offset;
8732 int pipe = crtc->pipe, plane = crtc->plane;
8733 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008734 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008735 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008736 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008737
Damien Lespiau42a7b082015-02-05 19:35:13 +00008738 val = I915_READ(DSPCNTR(plane));
8739 if (!(val & DISPLAY_PLANE_ENABLE))
8740 return;
8741
Damien Lespiaud9806c92015-01-21 14:07:19 +00008742 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008743 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008744 DRM_DEBUG_KMS("failed to alloc fb\n");
8745 return;
8746 }
8747
Damien Lespiau1b842c82015-01-21 13:50:54 +00008748 fb = &intel_fb->base;
8749
Daniel Vetter18c52472015-02-10 17:16:09 +00008750 if (INTEL_INFO(dev)->gen >= 4) {
8751 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008752 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008753 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8754 }
8755 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008756
8757 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008758 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008759 fb->pixel_format = fourcc;
8760 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008761
8762 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008763 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008764 offset = I915_READ(DSPTILEOFF(plane));
8765 else
8766 offset = I915_READ(DSPLINOFF(plane));
8767 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8768 } else {
8769 base = I915_READ(DSPADDR(plane));
8770 }
8771 plane_config->base = base;
8772
8773 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008774 fb->width = ((val >> 16) & 0xfff) + 1;
8775 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008776
8777 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008778 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008779
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008780 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008781 fb->pixel_format,
8782 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008783
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008784 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008785
Damien Lespiau2844a922015-01-20 12:51:48 +00008786 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8787 pipe_name(pipe), plane, fb->width, fb->height,
8788 fb->bits_per_pixel, base, fb->pitches[0],
8789 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008790
Damien Lespiau2d140302015-02-05 17:22:18 +00008791 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008792}
8793
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008794static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008795 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008796{
8797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008798 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008799 int pipe = pipe_config->cpu_transcoder;
8800 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008801 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008802 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008803 int refclk = 100000;
8804
Ville Syrjäläb5219732016-03-15 16:40:01 +02008805 /* In case of DSI, DPLL will not be used */
8806 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8807 return;
8808
Ville Syrjäläa5805162015-05-26 20:42:30 +03008809 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008810 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8811 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8812 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8813 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008814 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008815 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008816
8817 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008818 clock.m2 = (pll_dw0 & 0xff) << 22;
8819 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8820 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008821 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8822 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8823 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8824
Imre Deakdccbea32015-06-22 23:35:51 +03008825 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008826}
8827
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008828static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008829 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008830{
8831 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008832 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008833 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008834 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008835 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008836
Imre Deak17290502016-02-12 18:55:11 +02008837 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8838 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008839 return false;
8840
Daniel Vettere143a212013-07-04 12:01:15 +02008841 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008842 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008843
Imre Deak17290502016-02-12 18:55:11 +02008844 ret = false;
8845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008846 tmp = I915_READ(PIPECONF(crtc->pipe));
8847 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008848 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008849
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008850 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8851 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008852 switch (tmp & PIPECONF_BPC_MASK) {
8853 case PIPECONF_6BPC:
8854 pipe_config->pipe_bpp = 18;
8855 break;
8856 case PIPECONF_8BPC:
8857 pipe_config->pipe_bpp = 24;
8858 break;
8859 case PIPECONF_10BPC:
8860 pipe_config->pipe_bpp = 30;
8861 break;
8862 default:
8863 break;
8864 }
8865 }
8866
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008867 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008868 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008869 pipe_config->limited_color_range = true;
8870
Ville Syrjälä282740f2013-09-04 18:30:03 +03008871 if (INTEL_INFO(dev)->gen < 4)
8872 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8873
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008874 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008875 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008876
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008877 i9xx_get_pfit_config(crtc, pipe_config);
8878
Daniel Vetter6c49f242013-06-06 12:45:25 +02008879 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008880 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008881 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008882 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8883 else
8884 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008885 pipe_config->pixel_multiplier =
8886 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8887 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008888 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008889 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8890 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008891 tmp = I915_READ(DPLL(crtc->pipe));
8892 pipe_config->pixel_multiplier =
8893 ((tmp & SDVO_MULTIPLIER_MASK)
8894 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8895 } else {
8896 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8897 * port and will be fixed up in the encoder->get_config
8898 * function. */
8899 pipe_config->pixel_multiplier = 1;
8900 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008901 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008902 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008903 /*
8904 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8905 * on 830. Filter it out here so that we don't
8906 * report errors due to that.
8907 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008908 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008909 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8910
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008911 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8912 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008913 } else {
8914 /* Mask out read-only status bits. */
8915 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8916 DPLL_PORTC_READY_MASK |
8917 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008918 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008919
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008920 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008921 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008922 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008923 vlv_crtc_clock_get(crtc, pipe_config);
8924 else
8925 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008926
Ville Syrjälä0f646142015-08-26 19:39:18 +03008927 /*
8928 * Normally the dotclock is filled in by the encoder .get_config()
8929 * but in case the pipe is enabled w/o any ports we need a sane
8930 * default.
8931 */
8932 pipe_config->base.adjusted_mode.crtc_clock =
8933 pipe_config->port_clock / pipe_config->pixel_multiplier;
8934
Imre Deak17290502016-02-12 18:55:11 +02008935 ret = true;
8936
8937out:
8938 intel_display_power_put(dev_priv, power_domain);
8939
8940 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008941}
8942
Paulo Zanonidde86e22012-12-01 12:04:25 -02008943static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008944{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008945 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008946 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008947 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008948 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008949 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008950 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008951 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008952 bool has_ck505 = false;
8953 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008954 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008955
8956 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008957 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008958 switch (encoder->type) {
8959 case INTEL_OUTPUT_LVDS:
8960 has_panel = true;
8961 has_lvds = true;
8962 break;
8963 case INTEL_OUTPUT_EDP:
8964 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008965 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008966 has_cpu_edp = true;
8967 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008968 default:
8969 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008970 }
8971 }
8972
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008973 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008974 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008975 can_ssc = has_ck505;
8976 } else {
8977 has_ck505 = false;
8978 can_ssc = true;
8979 }
8980
Lyude1c1a24d2016-06-14 11:04:09 -04008981 /* Check if any DPLLs are using the SSC source */
8982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8983 u32 temp = I915_READ(PCH_DPLL(i));
8984
8985 if (!(temp & DPLL_VCO_ENABLE))
8986 continue;
8987
8988 if ((temp & PLL_REF_INPUT_MASK) ==
8989 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8990 using_ssc_source = true;
8991 break;
8992 }
8993 }
8994
8995 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8996 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008997
8998 /* Ironlake: try to setup display ref clock before DPLL
8999 * enabling. This is only under driver's control after
9000 * PCH B stepping, previous chipset stepping should be
9001 * ignoring this setting.
9002 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009003 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009004
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009005 /* As we must carefully and slowly disable/enable each source in turn,
9006 * compute the final state we want first and check if we need to
9007 * make any changes at all.
9008 */
9009 final = val;
9010 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07009011 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009012 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07009013 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009014 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9015
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009016 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009017 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009018 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009019
Keith Packard199e5d72011-09-22 12:01:57 -07009020 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009021 final |= DREF_SSC_SOURCE_ENABLE;
9022
9023 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9024 final |= DREF_SSC1_ENABLE;
9025
9026 if (has_cpu_edp) {
9027 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9028 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9029 else
9030 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9031 } else
9032 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009033 } else if (using_ssc_source) {
9034 final |= DREF_SSC_SOURCE_ENABLE;
9035 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009036 }
9037
9038 if (final == val)
9039 return;
9040
9041 /* Always enable nonspread source */
9042 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9043
9044 if (has_ck505)
9045 val |= DREF_NONSPREAD_CK505_ENABLE;
9046 else
9047 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9048
9049 if (has_panel) {
9050 val &= ~DREF_SSC_SOURCE_MASK;
9051 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009052
Keith Packard199e5d72011-09-22 12:01:57 -07009053 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009054 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009055 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009056 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009057 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009058 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009059
9060 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009061 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009062 POSTING_READ(PCH_DREF_CONTROL);
9063 udelay(200);
9064
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009065 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009066
9067 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009068 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009069 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009070 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009071 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009072 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009073 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009074 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009075 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009076
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009077 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009078 POSTING_READ(PCH_DREF_CONTROL);
9079 udelay(200);
9080 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009081 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009082
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009083 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009084
9085 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009086 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009087
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009088 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009089 POSTING_READ(PCH_DREF_CONTROL);
9090 udelay(200);
9091
Lyude1c1a24d2016-06-14 11:04:09 -04009092 if (!using_ssc_source) {
9093 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009094
Lyude1c1a24d2016-06-14 11:04:09 -04009095 /* Turn off the SSC source */
9096 val &= ~DREF_SSC_SOURCE_MASK;
9097 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009098
Lyude1c1a24d2016-06-14 11:04:09 -04009099 /* Turn off SSC1 */
9100 val &= ~DREF_SSC1_ENABLE;
9101
9102 I915_WRITE(PCH_DREF_CONTROL, val);
9103 POSTING_READ(PCH_DREF_CONTROL);
9104 udelay(200);
9105 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009106 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009107
9108 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009109}
9110
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009111static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009112{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009113 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009114
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009115 tmp = I915_READ(SOUTH_CHICKEN2);
9116 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9117 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009118
Imre Deakcf3598c2016-06-28 13:37:31 +03009119 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9120 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009121 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009122
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009123 tmp = I915_READ(SOUTH_CHICKEN2);
9124 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9125 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009126
Imre Deakcf3598c2016-06-28 13:37:31 +03009127 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9128 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009129 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009130}
9131
9132/* WaMPhyProgramming:hsw */
9133static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9134{
9135 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009136
9137 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9138 tmp &= ~(0xFF << 24);
9139 tmp |= (0x12 << 24);
9140 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9141
Paulo Zanonidde86e22012-12-01 12:04:25 -02009142 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9143 tmp |= (1 << 11);
9144 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9145
9146 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9147 tmp |= (1 << 11);
9148 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9149
Paulo Zanonidde86e22012-12-01 12:04:25 -02009150 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9151 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9152 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9153
9154 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9155 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9156 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9157
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009158 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9159 tmp &= ~(7 << 13);
9160 tmp |= (5 << 13);
9161 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009162
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009163 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9164 tmp &= ~(7 << 13);
9165 tmp |= (5 << 13);
9166 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009167
9168 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9169 tmp &= ~0xFF;
9170 tmp |= 0x1C;
9171 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9172
9173 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9174 tmp &= ~0xFF;
9175 tmp |= 0x1C;
9176 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9177
9178 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9179 tmp &= ~(0xFF << 16);
9180 tmp |= (0x1C << 16);
9181 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9182
9183 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9184 tmp &= ~(0xFF << 16);
9185 tmp |= (0x1C << 16);
9186 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9187
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009188 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9189 tmp |= (1 << 27);
9190 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009191
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009192 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9193 tmp |= (1 << 27);
9194 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009195
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009196 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9197 tmp &= ~(0xF << 28);
9198 tmp |= (4 << 28);
9199 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009200
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009201 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9202 tmp &= ~(0xF << 28);
9203 tmp |= (4 << 28);
9204 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009205}
9206
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009207/* Implements 3 different sequences from BSpec chapter "Display iCLK
9208 * Programming" based on the parameters passed:
9209 * - Sequence to enable CLKOUT_DP
9210 * - Sequence to enable CLKOUT_DP without spread
9211 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9212 */
9213static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9214 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009215{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009216 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009217 uint32_t reg, tmp;
9218
9219 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9220 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009221 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9222 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009223 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009224
Ville Syrjäläa5805162015-05-26 20:42:30 +03009225 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009226
9227 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9228 tmp &= ~SBI_SSCCTL_DISABLE;
9229 tmp |= SBI_SSCCTL_PATHALT;
9230 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9231
9232 udelay(24);
9233
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009234 if (with_spread) {
9235 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9236 tmp &= ~SBI_SSCCTL_PATHALT;
9237 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009238
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009239 if (with_fdi) {
9240 lpt_reset_fdi_mphy(dev_priv);
9241 lpt_program_fdi_mphy(dev_priv);
9242 }
9243 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009244
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009245 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009246 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9247 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9248 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009249
Ville Syrjäläa5805162015-05-26 20:42:30 +03009250 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009251}
9252
Paulo Zanoni47701c32013-07-23 11:19:25 -03009253/* Sequence to disable CLKOUT_DP */
9254static void lpt_disable_clkout_dp(struct drm_device *dev)
9255{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009256 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009257 uint32_t reg, tmp;
9258
Ville Syrjäläa5805162015-05-26 20:42:30 +03009259 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009260
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009261 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009262 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9263 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9264 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9265
9266 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9267 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9268 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9269 tmp |= SBI_SSCCTL_PATHALT;
9270 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9271 udelay(32);
9272 }
9273 tmp |= SBI_SSCCTL_DISABLE;
9274 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9275 }
9276
Ville Syrjäläa5805162015-05-26 20:42:30 +03009277 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009278}
9279
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009280#define BEND_IDX(steps) ((50 + (steps)) / 5)
9281
9282static const uint16_t sscdivintphase[] = {
9283 [BEND_IDX( 50)] = 0x3B23,
9284 [BEND_IDX( 45)] = 0x3B23,
9285 [BEND_IDX( 40)] = 0x3C23,
9286 [BEND_IDX( 35)] = 0x3C23,
9287 [BEND_IDX( 30)] = 0x3D23,
9288 [BEND_IDX( 25)] = 0x3D23,
9289 [BEND_IDX( 20)] = 0x3E23,
9290 [BEND_IDX( 15)] = 0x3E23,
9291 [BEND_IDX( 10)] = 0x3F23,
9292 [BEND_IDX( 5)] = 0x3F23,
9293 [BEND_IDX( 0)] = 0x0025,
9294 [BEND_IDX( -5)] = 0x0025,
9295 [BEND_IDX(-10)] = 0x0125,
9296 [BEND_IDX(-15)] = 0x0125,
9297 [BEND_IDX(-20)] = 0x0225,
9298 [BEND_IDX(-25)] = 0x0225,
9299 [BEND_IDX(-30)] = 0x0325,
9300 [BEND_IDX(-35)] = 0x0325,
9301 [BEND_IDX(-40)] = 0x0425,
9302 [BEND_IDX(-45)] = 0x0425,
9303 [BEND_IDX(-50)] = 0x0525,
9304};
9305
9306/*
9307 * Bend CLKOUT_DP
9308 * steps -50 to 50 inclusive, in steps of 5
9309 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9310 * change in clock period = -(steps / 10) * 5.787 ps
9311 */
9312static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9313{
9314 uint32_t tmp;
9315 int idx = BEND_IDX(steps);
9316
9317 if (WARN_ON(steps % 5 != 0))
9318 return;
9319
9320 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9321 return;
9322
9323 mutex_lock(&dev_priv->sb_lock);
9324
9325 if (steps % 10 != 0)
9326 tmp = 0xAAAAAAAB;
9327 else
9328 tmp = 0x00000000;
9329 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9330
9331 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9332 tmp &= 0xffff0000;
9333 tmp |= sscdivintphase[idx];
9334 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9335
9336 mutex_unlock(&dev_priv->sb_lock);
9337}
9338
9339#undef BEND_IDX
9340
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009341static void lpt_init_pch_refclk(struct drm_device *dev)
9342{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009343 struct intel_encoder *encoder;
9344 bool has_vga = false;
9345
Damien Lespiaub2784e12014-08-05 11:29:37 +01009346 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009347 switch (encoder->type) {
9348 case INTEL_OUTPUT_ANALOG:
9349 has_vga = true;
9350 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009351 default:
9352 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009353 }
9354 }
9355
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009356 if (has_vga) {
9357 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009358 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009359 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009360 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009361 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009362}
9363
Paulo Zanonidde86e22012-12-01 12:04:25 -02009364/*
9365 * Initialize reference clocks when the driver loads
9366 */
9367void intel_init_pch_refclk(struct drm_device *dev)
9368{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009369 struct drm_i915_private *dev_priv = to_i915(dev);
9370
9371 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009372 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009373 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009374 lpt_init_pch_refclk(dev);
9375}
9376
Daniel Vetter6ff93602013-04-19 11:24:36 +02009377static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009378{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009379 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9381 int pipe = intel_crtc->pipe;
9382 uint32_t val;
9383
Daniel Vetter78114072013-06-13 00:54:57 +02009384 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009386 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009387 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009388 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009389 break;
9390 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009391 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009392 break;
9393 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009394 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009395 break;
9396 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009397 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009398 break;
9399 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009400 /* Case prevented by intel_choose_pipe_bpp_dither. */
9401 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009402 }
9403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009404 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009405 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009407 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009408 val |= PIPECONF_INTERLACED_ILK;
9409 else
9410 val |= PIPECONF_PROGRESSIVE;
9411
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009412 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009413 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009414
Paulo Zanonic8203562012-09-12 10:06:29 -03009415 I915_WRITE(PIPECONF(pipe), val);
9416 POSTING_READ(PIPECONF(pipe));
9417}
9418
Daniel Vetter6ff93602013-04-19 11:24:36 +02009419static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009420{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009421 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009423 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009424 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009425
Jani Nikula391bf042016-03-18 17:05:40 +02009426 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009427 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9428
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009429 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009430 val |= PIPECONF_INTERLACED_ILK;
9431 else
9432 val |= PIPECONF_PROGRESSIVE;
9433
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009434 I915_WRITE(PIPECONF(cpu_transcoder), val);
9435 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009436}
9437
Jani Nikula391bf042016-03-18 17:05:40 +02009438static void haswell_set_pipemisc(struct drm_crtc *crtc)
9439{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009440 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9442
9443 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9444 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009445
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009446 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009447 case 18:
9448 val |= PIPEMISC_DITHER_6_BPC;
9449 break;
9450 case 24:
9451 val |= PIPEMISC_DITHER_8_BPC;
9452 break;
9453 case 30:
9454 val |= PIPEMISC_DITHER_10_BPC;
9455 break;
9456 case 36:
9457 val |= PIPEMISC_DITHER_12_BPC;
9458 break;
9459 default:
9460 /* Case prevented by pipe_config_set_bpp. */
9461 BUG();
9462 }
9463
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009464 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009465 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9466
Jani Nikula391bf042016-03-18 17:05:40 +02009467 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009468 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009469}
9470
Paulo Zanonid4b19312012-11-29 11:29:32 -02009471int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9472{
9473 /*
9474 * Account for spread spectrum to avoid
9475 * oversubscribing the link. Max center spread
9476 * is 2.5%; use 5% for safety's sake.
9477 */
9478 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009479 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009480}
9481
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009482static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009483{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009484 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009485}
9486
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009487static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9488 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009489 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009490{
9491 struct drm_crtc *crtc = &intel_crtc->base;
9492 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009493 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009494 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009495 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009496
Chris Wilsonc1858122010-12-03 21:35:48 +00009497 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009498 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009499 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009500 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009501 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009502 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009503 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009504 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009505 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009506
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009507 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009508
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009509 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9510 fp |= FP_CB_TUNE;
9511
9512 if (reduced_clock) {
9513 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9514
9515 if (reduced_clock->m < factor * reduced_clock->n)
9516 fp2 |= FP_CB_TUNE;
9517 } else {
9518 fp2 = fp;
9519 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009520
Chris Wilson5eddb702010-09-11 13:48:45 +01009521 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009522
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009523 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009524 dpll |= DPLLB_MODE_LVDS;
9525 else
9526 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009527
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009528 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009529 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009530
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009531 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9532 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009533 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009534
Ville Syrjälä37a56502016-06-22 21:57:04 +03009535 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009536 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009537
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009538 /*
9539 * The high speed IO clock is only really required for
9540 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9541 * possible to share the DPLL between CRT and HDMI. Enabling
9542 * the clock needlessly does no real harm, except use up a
9543 * bit of power potentially.
9544 *
9545 * We'll limit this to IVB with 3 pipes, since it has only two
9546 * DPLLs and so DPLL sharing is the only way to get three pipes
9547 * driving PCH ports at the same time. On SNB we could do this,
9548 * and potentially avoid enabling the second DPLL, but it's not
9549 * clear if it''s a win or loss power wise. No point in doing
9550 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9551 */
9552 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9553 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9554 dpll |= DPLL_SDVO_HIGH_SPEED;
9555
Eric Anholta07d6782011-03-30 13:01:08 -07009556 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009557 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009558 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009559 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009560
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009561 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009562 case 5:
9563 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9564 break;
9565 case 7:
9566 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9567 break;
9568 case 10:
9569 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9570 break;
9571 case 14:
9572 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9573 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009574 }
9575
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009576 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9577 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009578 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009579 else
9580 dpll |= PLL_REF_INPUT_DREFCLK;
9581
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009582 dpll |= DPLL_VCO_ENABLE;
9583
9584 crtc_state->dpll_hw_state.dpll = dpll;
9585 crtc_state->dpll_hw_state.fp0 = fp;
9586 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009587}
9588
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009589static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9590 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009591{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009592 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009593 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009594 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009595 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009596 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009597 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009598 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009599
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009600 memset(&crtc_state->dpll_hw_state, 0,
9601 sizeof(crtc_state->dpll_hw_state));
9602
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009603 crtc->lowfreq_avail = false;
9604
9605 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9606 if (!crtc_state->has_pch_encoder)
9607 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009608
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009609 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009610 if (intel_panel_use_ssc(dev_priv)) {
9611 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9612 dev_priv->vbt.lvds_ssc_freq);
9613 refclk = dev_priv->vbt.lvds_ssc_freq;
9614 }
9615
9616 if (intel_is_dual_link_lvds(dev)) {
9617 if (refclk == 100000)
9618 limit = &intel_limits_ironlake_dual_lvds_100m;
9619 else
9620 limit = &intel_limits_ironlake_dual_lvds;
9621 } else {
9622 if (refclk == 100000)
9623 limit = &intel_limits_ironlake_single_lvds_100m;
9624 else
9625 limit = &intel_limits_ironlake_single_lvds;
9626 }
9627 } else {
9628 limit = &intel_limits_ironlake_dac;
9629 }
9630
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009631 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009632 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9633 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009634 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9635 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009636 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009637
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009638 ironlake_compute_dpll(crtc, crtc_state,
9639 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009640
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009641 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9642 if (pll == NULL) {
9643 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9644 pipe_name(crtc->pipe));
9645 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009646 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009647
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009648 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009649 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009650 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009651
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009652 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009653}
9654
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009655static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9656 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009657{
9658 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009659 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009660 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009661
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009662 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9663 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9664 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9665 & ~TU_SIZE_MASK;
9666 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9667 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9668 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9669}
9670
9671static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9672 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009673 struct intel_link_m_n *m_n,
9674 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009675{
9676 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009677 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009678 enum pipe pipe = crtc->pipe;
9679
9680 if (INTEL_INFO(dev)->gen >= 5) {
9681 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9682 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9683 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9684 & ~TU_SIZE_MASK;
9685 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9686 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9687 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009688 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9689 * gen < 8) and if DRRS is supported (to make sure the
9690 * registers are not unnecessarily read).
9691 */
9692 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009693 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009694 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9695 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9696 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9697 & ~TU_SIZE_MASK;
9698 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9699 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9700 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9701 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009702 } else {
9703 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9704 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9705 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9706 & ~TU_SIZE_MASK;
9707 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9708 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9709 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9710 }
9711}
9712
9713void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009714 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009715{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009716 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009717 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9718 else
9719 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009720 &pipe_config->dp_m_n,
9721 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009722}
9723
Daniel Vetter72419202013-04-04 13:28:53 +02009724static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009725 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009726{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009727 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009728 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009729}
9730
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009731static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009732 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009733{
9734 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009735 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009736 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9737 uint32_t ps_ctrl = 0;
9738 int id = -1;
9739 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009740
Chandra Kondurua1b22782015-04-07 15:28:45 -07009741 /* find scaler attached to this pipe */
9742 for (i = 0; i < crtc->num_scalers; i++) {
9743 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9744 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9745 id = i;
9746 pipe_config->pch_pfit.enabled = true;
9747 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9748 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9749 break;
9750 }
9751 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009752
Chandra Kondurua1b22782015-04-07 15:28:45 -07009753 scaler_state->scaler_id = id;
9754 if (id >= 0) {
9755 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9756 } else {
9757 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009758 }
9759}
9760
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009761static void
9762skylake_get_initial_plane_config(struct intel_crtc *crtc,
9763 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009764{
9765 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009766 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009767 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009768 int pipe = crtc->pipe;
9769 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009770 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009771 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009772 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009773
Damien Lespiaud9806c92015-01-21 14:07:19 +00009774 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009775 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009776 DRM_DEBUG_KMS("failed to alloc fb\n");
9777 return;
9778 }
9779
Damien Lespiau1b842c82015-01-21 13:50:54 +00009780 fb = &intel_fb->base;
9781
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009782 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009783 if (!(val & PLANE_CTL_ENABLE))
9784 goto error;
9785
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009786 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9787 fourcc = skl_format_to_fourcc(pixel_format,
9788 val & PLANE_CTL_ORDER_RGBX,
9789 val & PLANE_CTL_ALPHA_MASK);
9790 fb->pixel_format = fourcc;
9791 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9792
Damien Lespiau40f46282015-02-27 11:15:21 +00009793 tiling = val & PLANE_CTL_TILED_MASK;
9794 switch (tiling) {
9795 case PLANE_CTL_TILED_LINEAR:
9796 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9797 break;
9798 case PLANE_CTL_TILED_X:
9799 plane_config->tiling = I915_TILING_X;
9800 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9801 break;
9802 case PLANE_CTL_TILED_Y:
9803 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9804 break;
9805 case PLANE_CTL_TILED_YF:
9806 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9807 break;
9808 default:
9809 MISSING_CASE(tiling);
9810 goto error;
9811 }
9812
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009813 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9814 plane_config->base = base;
9815
9816 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9817
9818 val = I915_READ(PLANE_SIZE(pipe, 0));
9819 fb->height = ((val >> 16) & 0xfff) + 1;
9820 fb->width = ((val >> 0) & 0x1fff) + 1;
9821
9822 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009823 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009824 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009825 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9826
9827 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009828 fb->pixel_format,
9829 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009830
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009831 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009832
9833 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9834 pipe_name(pipe), fb->width, fb->height,
9835 fb->bits_per_pixel, base, fb->pitches[0],
9836 plane_config->size);
9837
Damien Lespiau2d140302015-02-05 17:22:18 +00009838 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009839 return;
9840
9841error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009842 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009843}
9844
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009845static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009846 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009847{
9848 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009849 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009850 uint32_t tmp;
9851
9852 tmp = I915_READ(PF_CTL(crtc->pipe));
9853
9854 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009855 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009856 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9857 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009858
9859 /* We currently do not free assignements of panel fitters on
9860 * ivb/hsw (since we don't use the higher upscaling modes which
9861 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009862 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009863 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9864 PF_PIPE_SEL_IVB(crtc->pipe));
9865 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009866 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009867}
9868
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009869static void
9870ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9871 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009872{
9873 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009874 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009875 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009876 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009877 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009878 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009879 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009880 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009881
Damien Lespiau42a7b082015-02-05 19:35:13 +00009882 val = I915_READ(DSPCNTR(pipe));
9883 if (!(val & DISPLAY_PLANE_ENABLE))
9884 return;
9885
Damien Lespiaud9806c92015-01-21 14:07:19 +00009886 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009887 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009888 DRM_DEBUG_KMS("failed to alloc fb\n");
9889 return;
9890 }
9891
Damien Lespiau1b842c82015-01-21 13:50:54 +00009892 fb = &intel_fb->base;
9893
Daniel Vetter18c52472015-02-10 17:16:09 +00009894 if (INTEL_INFO(dev)->gen >= 4) {
9895 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009896 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009897 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9898 }
9899 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009900
9901 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009902 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009903 fb->pixel_format = fourcc;
9904 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009905
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009906 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009907 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009908 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009909 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009910 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009911 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009912 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009913 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009914 }
9915 plane_config->base = base;
9916
9917 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009918 fb->width = ((val >> 16) & 0xfff) + 1;
9919 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009920
9921 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009922 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009923
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009924 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009925 fb->pixel_format,
9926 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009927
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009928 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009929
Damien Lespiau2844a922015-01-20 12:51:48 +00009930 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9931 pipe_name(pipe), fb->width, fb->height,
9932 fb->bits_per_pixel, base, fb->pitches[0],
9933 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009934
Damien Lespiau2d140302015-02-05 17:22:18 +00009935 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009936}
9937
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009938static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009939 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009940{
9941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009942 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009943 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009944 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009945 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009946
Imre Deak17290502016-02-12 18:55:11 +02009947 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9948 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009949 return false;
9950
Daniel Vettere143a212013-07-04 12:01:15 +02009951 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009952 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009953
Imre Deak17290502016-02-12 18:55:11 +02009954 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009955 tmp = I915_READ(PIPECONF(crtc->pipe));
9956 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009957 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009958
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009959 switch (tmp & PIPECONF_BPC_MASK) {
9960 case PIPECONF_6BPC:
9961 pipe_config->pipe_bpp = 18;
9962 break;
9963 case PIPECONF_8BPC:
9964 pipe_config->pipe_bpp = 24;
9965 break;
9966 case PIPECONF_10BPC:
9967 pipe_config->pipe_bpp = 30;
9968 break;
9969 case PIPECONF_12BPC:
9970 pipe_config->pipe_bpp = 36;
9971 break;
9972 default:
9973 break;
9974 }
9975
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009976 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9977 pipe_config->limited_color_range = true;
9978
Daniel Vetterab9412b2013-05-03 11:49:46 +02009979 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009980 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009981 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009982
Daniel Vetter88adfff2013-03-28 10:42:01 +01009983 pipe_config->has_pch_encoder = true;
9984
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009985 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9986 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9987 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009988
9989 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009990
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009991 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009992 /*
9993 * The pipe->pch transcoder and pch transcoder->pll
9994 * mapping is fixed.
9995 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009996 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009997 } else {
9998 tmp = I915_READ(PCH_DPLL_SEL);
9999 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010000 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010001 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010002 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010003 }
Daniel Vetter66e985c2013-06-05 13:34:20 +020010004
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010005 pipe_config->shared_dpll =
10006 intel_get_shared_dpll_by_id(dev_priv, pll_id);
10007 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +020010008
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010009 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10010 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010011
10012 tmp = pipe_config->dpll_hw_state.dpll;
10013 pipe_config->pixel_multiplier =
10014 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10015 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010016
10017 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010018 } else {
10019 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010020 }
10021
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010022 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010023 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010024
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010025 ironlake_get_pfit_config(crtc, pipe_config);
10026
Imre Deak17290502016-02-12 18:55:11 +020010027 ret = true;
10028
10029out:
10030 intel_display_power_put(dev_priv, power_domain);
10031
10032 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010033}
10034
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010035static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10036{
Chris Wilson91c8a322016-07-05 10:40:23 +010010037 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010038 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010039
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010040 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010041 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010042 pipe_name(crtc->pipe));
10043
Rob Clarke2c719b2014-12-15 13:56:32 -050010044 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10045 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010046 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10047 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010048 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010049 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010050 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010051 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010052 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010053 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010054 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010055 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010056 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010057 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010058 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010059
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010060 /*
10061 * In theory we can still leave IRQs enabled, as long as only the HPD
10062 * interrupts remain enabled. We used to check for that, but since it's
10063 * gen-specific and since we only disable LCPLL after we fully disable
10064 * the interrupts, the check below should be enough.
10065 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010066 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010067}
10068
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010069static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10070{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010071 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010072 return I915_READ(D_COMP_HSW);
10073 else
10074 return I915_READ(D_COMP_BDW);
10075}
10076
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010077static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10078{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010079 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010080 mutex_lock(&dev_priv->rps.hw_lock);
10081 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10082 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010083 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010084 mutex_unlock(&dev_priv->rps.hw_lock);
10085 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010086 I915_WRITE(D_COMP_BDW, val);
10087 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010088 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010089}
10090
10091/*
10092 * This function implements pieces of two sequences from BSpec:
10093 * - Sequence for display software to disable LCPLL
10094 * - Sequence for display software to allow package C8+
10095 * The steps implemented here are just the steps that actually touch the LCPLL
10096 * register. Callers should take care of disabling all the display engine
10097 * functions, doing the mode unset, fixing interrupts, etc.
10098 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010099static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10100 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010101{
10102 uint32_t val;
10103
10104 assert_can_disable_lcpll(dev_priv);
10105
10106 val = I915_READ(LCPLL_CTL);
10107
10108 if (switch_to_fclk) {
10109 val |= LCPLL_CD_SOURCE_FCLK;
10110 I915_WRITE(LCPLL_CTL, val);
10111
Imre Deakf53dd632016-06-28 13:37:32 +030010112 if (wait_for_us(I915_READ(LCPLL_CTL) &
10113 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010114 DRM_ERROR("Switching to FCLK failed\n");
10115
10116 val = I915_READ(LCPLL_CTL);
10117 }
10118
10119 val |= LCPLL_PLL_DISABLE;
10120 I915_WRITE(LCPLL_CTL, val);
10121 POSTING_READ(LCPLL_CTL);
10122
Chris Wilson24d84412016-06-30 15:33:07 +010010123 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010124 DRM_ERROR("LCPLL still locked\n");
10125
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010126 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010127 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010128 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010129 ndelay(100);
10130
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010131 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10132 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010133 DRM_ERROR("D_COMP RCOMP still in progress\n");
10134
10135 if (allow_power_down) {
10136 val = I915_READ(LCPLL_CTL);
10137 val |= LCPLL_POWER_DOWN_ALLOW;
10138 I915_WRITE(LCPLL_CTL, val);
10139 POSTING_READ(LCPLL_CTL);
10140 }
10141}
10142
10143/*
10144 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10145 * source.
10146 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010147static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010148{
10149 uint32_t val;
10150
10151 val = I915_READ(LCPLL_CTL);
10152
10153 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10154 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10155 return;
10156
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010157 /*
10158 * Make sure we're not on PC8 state before disabling PC8, otherwise
10159 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010160 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010161 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010162
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010163 if (val & LCPLL_POWER_DOWN_ALLOW) {
10164 val &= ~LCPLL_POWER_DOWN_ALLOW;
10165 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010166 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010167 }
10168
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010169 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010170 val |= D_COMP_COMP_FORCE;
10171 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010172 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010173
10174 val = I915_READ(LCPLL_CTL);
10175 val &= ~LCPLL_PLL_DISABLE;
10176 I915_WRITE(LCPLL_CTL, val);
10177
Chris Wilson93220c02016-06-30 15:33:08 +010010178 if (intel_wait_for_register(dev_priv,
10179 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10180 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010181 DRM_ERROR("LCPLL not locked yet\n");
10182
10183 if (val & LCPLL_CD_SOURCE_FCLK) {
10184 val = I915_READ(LCPLL_CTL);
10185 val &= ~LCPLL_CD_SOURCE_FCLK;
10186 I915_WRITE(LCPLL_CTL, val);
10187
Imre Deakf53dd632016-06-28 13:37:32 +030010188 if (wait_for_us((I915_READ(LCPLL_CTL) &
10189 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010190 DRM_ERROR("Switching back to LCPLL failed\n");
10191 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010192
Mika Kuoppala59bad942015-01-16 11:34:40 +020010193 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010194 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010195}
10196
Paulo Zanoni765dab672014-03-07 20:08:18 -030010197/*
10198 * Package states C8 and deeper are really deep PC states that can only be
10199 * reached when all the devices on the system allow it, so even if the graphics
10200 * device allows PC8+, it doesn't mean the system will actually get to these
10201 * states. Our driver only allows PC8+ when going into runtime PM.
10202 *
10203 * The requirements for PC8+ are that all the outputs are disabled, the power
10204 * well is disabled and most interrupts are disabled, and these are also
10205 * requirements for runtime PM. When these conditions are met, we manually do
10206 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10207 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10208 * hang the machine.
10209 *
10210 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10211 * the state of some registers, so when we come back from PC8+ we need to
10212 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10213 * need to take care of the registers kept by RC6. Notice that this happens even
10214 * if we don't put the device in PCI D3 state (which is what currently happens
10215 * because of the runtime PM support).
10216 *
10217 * For more, read "Display Sequences for Package C8" on the hardware
10218 * documentation.
10219 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010220void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010221{
Chris Wilson91c8a322016-07-05 10:40:23 +010010222 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223 uint32_t val;
10224
Paulo Zanonic67a4702013-08-19 13:18:09 -030010225 DRM_DEBUG_KMS("Enabling package C8+\n");
10226
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010227 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10229 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10230 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10231 }
10232
10233 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010234 hsw_disable_lcpll(dev_priv, true, true);
10235}
10236
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010237void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010238{
Chris Wilson91c8a322016-07-05 10:40:23 +010010239 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010240 uint32_t val;
10241
Paulo Zanonic67a4702013-08-19 13:18:09 -030010242 DRM_DEBUG_KMS("Disabling package C8+\n");
10243
10244 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010245 lpt_init_pch_refclk(dev);
10246
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010247 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010248 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10249 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10250 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10251 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010252}
10253
Imre Deak324513c2016-06-13 16:44:36 +030010254static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010255{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010256 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010257 struct intel_atomic_state *old_intel_state =
10258 to_intel_atomic_state(old_state);
10259 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010260
Imre Deak324513c2016-06-13 16:44:36 +030010261 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010262}
10263
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010264/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010265static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010266{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010267 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010268 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010269 struct drm_crtc *crtc;
10270 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010271 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010272 unsigned max_pixel_rate = 0, i;
10273 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010274
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010275 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10276 sizeof(intel_state->min_pixclk));
10277
10278 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010279 int pixel_rate;
10280
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010281 crtc_state = to_intel_crtc_state(cstate);
10282 if (!crtc_state->base.enable) {
10283 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010284 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010285 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010286
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010287 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010288
10289 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010290 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010291 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10292
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010293 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010294 }
10295
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010296 for_each_pipe(dev_priv, pipe)
10297 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10298
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010299 return max_pixel_rate;
10300}
10301
10302static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10303{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010304 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010305 uint32_t val, data;
10306 int ret;
10307
10308 if (WARN((I915_READ(LCPLL_CTL) &
10309 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10310 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10311 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10312 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10313 "trying to change cdclk frequency with cdclk not enabled\n"))
10314 return;
10315
10316 mutex_lock(&dev_priv->rps.hw_lock);
10317 ret = sandybridge_pcode_write(dev_priv,
10318 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10319 mutex_unlock(&dev_priv->rps.hw_lock);
10320 if (ret) {
10321 DRM_ERROR("failed to inform pcode about cdclk change\n");
10322 return;
10323 }
10324
10325 val = I915_READ(LCPLL_CTL);
10326 val |= LCPLL_CD_SOURCE_FCLK;
10327 I915_WRITE(LCPLL_CTL, val);
10328
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010329 if (wait_for_us(I915_READ(LCPLL_CTL) &
10330 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010331 DRM_ERROR("Switching to FCLK failed\n");
10332
10333 val = I915_READ(LCPLL_CTL);
10334 val &= ~LCPLL_CLK_FREQ_MASK;
10335
10336 switch (cdclk) {
10337 case 450000:
10338 val |= LCPLL_CLK_FREQ_450;
10339 data = 0;
10340 break;
10341 case 540000:
10342 val |= LCPLL_CLK_FREQ_54O_BDW;
10343 data = 1;
10344 break;
10345 case 337500:
10346 val |= LCPLL_CLK_FREQ_337_5_BDW;
10347 data = 2;
10348 break;
10349 case 675000:
10350 val |= LCPLL_CLK_FREQ_675_BDW;
10351 data = 3;
10352 break;
10353 default:
10354 WARN(1, "invalid cdclk frequency\n");
10355 return;
10356 }
10357
10358 I915_WRITE(LCPLL_CTL, val);
10359
10360 val = I915_READ(LCPLL_CTL);
10361 val &= ~LCPLL_CD_SOURCE_FCLK;
10362 I915_WRITE(LCPLL_CTL, val);
10363
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010364 if (wait_for_us((I915_READ(LCPLL_CTL) &
10365 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010366 DRM_ERROR("Switching back to LCPLL failed\n");
10367
10368 mutex_lock(&dev_priv->rps.hw_lock);
10369 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10370 mutex_unlock(&dev_priv->rps.hw_lock);
10371
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010372 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10373
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010374 intel_update_cdclk(dev);
10375
10376 WARN(cdclk != dev_priv->cdclk_freq,
10377 "cdclk requested %d kHz but got %d kHz\n",
10378 cdclk, dev_priv->cdclk_freq);
10379}
10380
Ville Syrjälä587c7912016-05-11 22:44:41 +030010381static int broadwell_calc_cdclk(int max_pixclk)
10382{
10383 if (max_pixclk > 540000)
10384 return 675000;
10385 else if (max_pixclk > 450000)
10386 return 540000;
10387 else if (max_pixclk > 337500)
10388 return 450000;
10389 else
10390 return 337500;
10391}
10392
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010393static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010394{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010395 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010396 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010397 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010398 int cdclk;
10399
10400 /*
10401 * FIXME should also account for plane ratio
10402 * once 64bpp pixel formats are supported.
10403 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010404 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010406 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010407 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10408 cdclk, dev_priv->max_cdclk_freq);
10409 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010410 }
10411
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010412 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10413 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010414 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010415
10416 return 0;
10417}
10418
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010419static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010420{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010421 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010422 struct intel_atomic_state *old_intel_state =
10423 to_intel_atomic_state(old_state);
10424 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010425
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010426 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010427}
10428
Clint Taylorc89e39f2016-05-13 23:41:21 +030010429static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10430{
10431 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10432 struct drm_i915_private *dev_priv = to_i915(state->dev);
10433 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010434 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010435 int cdclk;
10436
10437 /*
10438 * FIXME should also account for plane ratio
10439 * once 64bpp pixel formats are supported.
10440 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010441 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010442
10443 /*
10444 * FIXME move the cdclk caclulation to
10445 * compute_config() so we can fail gracegully.
10446 */
10447 if (cdclk > dev_priv->max_cdclk_freq) {
10448 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10449 cdclk, dev_priv->max_cdclk_freq);
10450 cdclk = dev_priv->max_cdclk_freq;
10451 }
10452
10453 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10454 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010455 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010456
10457 return 0;
10458}
10459
10460static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10461{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010462 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10463 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10464 unsigned int req_cdclk = intel_state->dev_cdclk;
10465 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010466
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010467 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010468}
10469
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010470static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10471 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010472{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010473 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010474 if (!intel_ddi_pll_select(crtc, crtc_state))
10475 return -EINVAL;
10476 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010477
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010478 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010479
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010480 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010481}
10482
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010483static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10484 enum port port,
10485 struct intel_crtc_state *pipe_config)
10486{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010487 enum intel_dpll_id id;
10488
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010489 switch (port) {
10490 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010491 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010492 break;
10493 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010494 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010495 break;
10496 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010497 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010498 break;
10499 default:
10500 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010501 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010502 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010503
10504 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010505}
10506
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010507static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10508 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010509 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010510{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010511 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010512 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010513
10514 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010515 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010516
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010517 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010518 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010519
10520 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010521}
10522
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010523static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10524 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010525 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010526{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010527 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010528 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010529
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010530 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010531 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010532 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010533 break;
10534 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010535 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010536 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010537 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010539 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010540 case PORT_CLK_SEL_LCPLL_810:
10541 id = DPLL_ID_LCPLL_810;
10542 break;
10543 case PORT_CLK_SEL_LCPLL_1350:
10544 id = DPLL_ID_LCPLL_1350;
10545 break;
10546 case PORT_CLK_SEL_LCPLL_2700:
10547 id = DPLL_ID_LCPLL_2700;
10548 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010549 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010550 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010551 /* fall through */
10552 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010553 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010554 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010555
10556 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010557}
10558
Jani Nikulacf304292016-03-18 17:05:41 +020010559static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10560 struct intel_crtc_state *pipe_config,
10561 unsigned long *power_domain_mask)
10562{
10563 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010564 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010565 enum intel_display_power_domain power_domain;
10566 u32 tmp;
10567
Imre Deakd9a7bc62016-05-12 16:18:50 +030010568 /*
10569 * The pipe->transcoder mapping is fixed with the exception of the eDP
10570 * transcoder handled below.
10571 */
Jani Nikulacf304292016-03-18 17:05:41 +020010572 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10573
10574 /*
10575 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10576 * consistency and less surprising code; it's in always on power).
10577 */
10578 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10579 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10580 enum pipe trans_edp_pipe;
10581 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10582 default:
10583 WARN(1, "unknown pipe linked to edp transcoder\n");
10584 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10585 case TRANS_DDI_EDP_INPUT_A_ON:
10586 trans_edp_pipe = PIPE_A;
10587 break;
10588 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10589 trans_edp_pipe = PIPE_B;
10590 break;
10591 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10592 trans_edp_pipe = PIPE_C;
10593 break;
10594 }
10595
10596 if (trans_edp_pipe == crtc->pipe)
10597 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10598 }
10599
10600 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10601 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10602 return false;
10603 *power_domain_mask |= BIT(power_domain);
10604
10605 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10606
10607 return tmp & PIPECONF_ENABLE;
10608}
10609
Jani Nikula4d1de972016-03-18 17:05:42 +020010610static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10611 struct intel_crtc_state *pipe_config,
10612 unsigned long *power_domain_mask)
10613{
10614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010615 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010616 enum intel_display_power_domain power_domain;
10617 enum port port;
10618 enum transcoder cpu_transcoder;
10619 u32 tmp;
10620
Jani Nikula4d1de972016-03-18 17:05:42 +020010621 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10622 if (port == PORT_A)
10623 cpu_transcoder = TRANSCODER_DSI_A;
10624 else
10625 cpu_transcoder = TRANSCODER_DSI_C;
10626
10627 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10628 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10629 continue;
10630 *power_domain_mask |= BIT(power_domain);
10631
Imre Deakdb18b6a2016-03-24 12:41:40 +020010632 /*
10633 * The PLL needs to be enabled with a valid divider
10634 * configuration, otherwise accessing DSI registers will hang
10635 * the machine. See BSpec North Display Engine
10636 * registers/MIPI[BXT]. We can break out here early, since we
10637 * need the same DSI PLL to be enabled for both DSI ports.
10638 */
10639 if (!intel_dsi_pll_is_enabled(dev_priv))
10640 break;
10641
Jani Nikula4d1de972016-03-18 17:05:42 +020010642 /* XXX: this works for video mode only */
10643 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10644 if (!(tmp & DPI_ENABLE))
10645 continue;
10646
10647 tmp = I915_READ(MIPI_CTRL(port));
10648 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10649 continue;
10650
10651 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010652 break;
10653 }
10654
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010655 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010656}
10657
Daniel Vetter26804af2014-06-25 22:01:55 +030010658static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010659 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010660{
10661 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010662 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010663 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010664 enum port port;
10665 uint32_t tmp;
10666
10667 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10668
10669 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10670
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010671 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010672 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010010673 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010674 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010675 else
10676 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010677
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010678 pll = pipe_config->shared_dpll;
10679 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010680 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10681 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010682 }
10683
Daniel Vetter26804af2014-06-25 22:01:55 +030010684 /*
10685 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10686 * DDI E. So just check whether this pipe is wired to DDI E and whether
10687 * the PCH transcoder is on.
10688 */
Damien Lespiauca370452013-12-03 13:56:24 +000010689 if (INTEL_INFO(dev)->gen < 9 &&
10690 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010691 pipe_config->has_pch_encoder = true;
10692
10693 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10694 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10695 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10696
10697 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10698 }
10699}
10700
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010701static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010702 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010703{
10704 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010705 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010706 enum intel_display_power_domain power_domain;
10707 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010708 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010709
Imre Deak17290502016-02-12 18:55:11 +020010710 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10711 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010712 return false;
Imre Deak17290502016-02-12 18:55:11 +020010713 power_domain_mask = BIT(power_domain);
10714
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010715 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010716
Jani Nikulacf304292016-03-18 17:05:41 +020010717 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010718
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010719 if (IS_BROXTON(dev_priv) &&
10720 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10721 WARN_ON(active);
10722 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010723 }
10724
Jani Nikulacf304292016-03-18 17:05:41 +020010725 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010726 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010727
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010728 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010729 haswell_get_ddi_port_state(crtc, pipe_config);
10730 intel_get_pipe_timings(crtc, pipe_config);
10731 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010732
Jani Nikulabc58be62016-03-18 17:05:39 +020010733 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010734
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010735 pipe_config->gamma_mode =
10736 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10737
Chandra Kondurua1b22782015-04-07 15:28:45 -070010738 if (INTEL_INFO(dev)->gen >= 9) {
10739 skl_init_scalers(dev, crtc, pipe_config);
10740 }
10741
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010742 if (INTEL_INFO(dev)->gen >= 9) {
10743 pipe_config->scaler_state.scaler_id = -1;
10744 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10745 }
10746
Imre Deak17290502016-02-12 18:55:11 +020010747 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10748 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10749 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010750 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010751 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010752 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010753 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010754 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010755
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010756 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010757 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10758 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010759
Jani Nikula4d1de972016-03-18 17:05:42 +020010760 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10761 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010762 pipe_config->pixel_multiplier =
10763 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10764 } else {
10765 pipe_config->pixel_multiplier = 1;
10766 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010767
Imre Deak17290502016-02-12 18:55:11 +020010768out:
10769 for_each_power_domain(power_domain, power_domain_mask)
10770 intel_display_power_put(dev_priv, power_domain);
10771
Jani Nikulacf304292016-03-18 17:05:41 +020010772 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010773}
10774
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010775static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10776 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010777{
10778 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010779 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010781 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010782
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010783 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010784 unsigned int width = plane_state->base.crtc_w;
10785 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010786 unsigned int stride = roundup_pow_of_two(width) * 4;
10787
10788 switch (stride) {
10789 default:
10790 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10791 width, stride);
10792 stride = 256;
10793 /* fallthrough */
10794 case 256:
10795 case 512:
10796 case 1024:
10797 case 2048:
10798 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010799 }
10800
Ville Syrjälädc41c152014-08-13 11:57:05 +030010801 cntl |= CURSOR_ENABLE |
10802 CURSOR_GAMMA_ENABLE |
10803 CURSOR_FORMAT_ARGB |
10804 CURSOR_STRIDE(stride);
10805
10806 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010807 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010808
Ville Syrjälädc41c152014-08-13 11:57:05 +030010809 if (intel_crtc->cursor_cntl != 0 &&
10810 (intel_crtc->cursor_base != base ||
10811 intel_crtc->cursor_size != size ||
10812 intel_crtc->cursor_cntl != cntl)) {
10813 /* On these chipsets we can only modify the base/size/stride
10814 * whilst the cursor is disabled.
10815 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010816 I915_WRITE(CURCNTR(PIPE_A), 0);
10817 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010818 intel_crtc->cursor_cntl = 0;
10819 }
10820
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010821 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010822 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010823 intel_crtc->cursor_base = base;
10824 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010825
10826 if (intel_crtc->cursor_size != size) {
10827 I915_WRITE(CURSIZE, size);
10828 intel_crtc->cursor_size = size;
10829 }
10830
Chris Wilson4b0e3332014-05-30 16:35:26 +030010831 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010832 I915_WRITE(CURCNTR(PIPE_A), cntl);
10833 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010834 intel_crtc->cursor_cntl = cntl;
10835 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010836}
10837
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010838static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10839 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010840{
10841 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010842 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010844 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040010845 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010846 const struct skl_plane_wm *p_wm =
10847 &cstate->wm.skl.optimal.planes[PLANE_CURSOR];
Chris Wilson560b85b2010-08-07 11:01:38 +010010848 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010849 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010850
Lyude62e0fb82016-08-22 12:50:08 -040010851 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010852 skl_write_cursor_wm(intel_crtc, p_wm, &wm->ddb);
Lyude62e0fb82016-08-22 12:50:08 -040010853
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010854 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010855 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010856 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010857 case 64:
10858 cntl |= CURSOR_MODE_64_ARGB_AX;
10859 break;
10860 case 128:
10861 cntl |= CURSOR_MODE_128_ARGB_AX;
10862 break;
10863 case 256:
10864 cntl |= CURSOR_MODE_256_ARGB_AX;
10865 break;
10866 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010867 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010868 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010869 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010870 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010871
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010872 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010873 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010874
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010875 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010876 cntl |= CURSOR_ROTATE_180;
10877 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010878
Chris Wilson4b0e3332014-05-30 16:35:26 +030010879 if (intel_crtc->cursor_cntl != cntl) {
10880 I915_WRITE(CURCNTR(pipe), cntl);
10881 POSTING_READ(CURCNTR(pipe));
10882 intel_crtc->cursor_cntl = cntl;
10883 }
10884
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010885 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010886 I915_WRITE(CURBASE(pipe), base);
10887 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010888
10889 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010890}
10891
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010892/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010893static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010894 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010895{
10896 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010897 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10899 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010900 u32 base = intel_crtc->cursor_addr;
10901 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010902
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010903 if (plane_state) {
10904 int x = plane_state->base.crtc_x;
10905 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010906
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010907 if (x < 0) {
10908 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10909 x = -x;
10910 }
10911 pos |= x << CURSOR_X_SHIFT;
10912
10913 if (y < 0) {
10914 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10915 y = -y;
10916 }
10917 pos |= y << CURSOR_Y_SHIFT;
10918
10919 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010920 if (HAS_GMCH_DISPLAY(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010921 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010922 base += (plane_state->base.crtc_h *
10923 plane_state->base.crtc_w - 1) * 4;
10924 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010925 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010926
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010927 I915_WRITE(CURPOS(pipe), pos);
10928
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010929 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010930 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010931 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010932 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010933}
10934
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010935static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010936 uint32_t width, uint32_t height)
10937{
10938 if (width == 0 || height == 0)
10939 return false;
10940
10941 /*
10942 * 845g/865g are special in that they are only limited by
10943 * the width of their cursors, the height is arbitrary up to
10944 * the precision of the register. Everything else requires
10945 * square cursors, limited to a few power-of-two sizes.
10946 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010947 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010948 if ((width & 63) != 0)
10949 return false;
10950
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010951 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010952 return false;
10953
10954 if (height > 1023)
10955 return false;
10956 } else {
10957 switch (width | height) {
10958 case 256:
10959 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010960 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010961 return false;
10962 case 64:
10963 break;
10964 default:
10965 return false;
10966 }
10967 }
10968
10969 return true;
10970}
10971
Jesse Barnes79e53942008-11-07 14:24:08 -080010972/* VESA 640x480x72Hz mode to set on the pipe */
10973static struct drm_display_mode load_detect_mode = {
10974 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10975 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10976};
10977
Daniel Vettera8bb6812014-02-10 18:00:39 +010010978struct drm_framebuffer *
10979__intel_framebuffer_create(struct drm_device *dev,
10980 struct drm_mode_fb_cmd2 *mode_cmd,
10981 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010982{
10983 struct intel_framebuffer *intel_fb;
10984 int ret;
10985
10986 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010987 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010988 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010989
10990 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010991 if (ret)
10992 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010993
10994 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010995
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010996err:
10997 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010998 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010999}
11000
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011001static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010011002intel_framebuffer_create(struct drm_device *dev,
11003 struct drm_mode_fb_cmd2 *mode_cmd,
11004 struct drm_i915_gem_object *obj)
11005{
11006 struct drm_framebuffer *fb;
11007 int ret;
11008
11009 ret = i915_mutex_lock_interruptible(dev);
11010 if (ret)
11011 return ERR_PTR(ret);
11012 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11013 mutex_unlock(&dev->struct_mutex);
11014
11015 return fb;
11016}
11017
Chris Wilsond2dff872011-04-19 08:36:26 +010011018static u32
11019intel_framebuffer_pitch_for_width(int width, int bpp)
11020{
11021 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11022 return ALIGN(pitch, 64);
11023}
11024
11025static u32
11026intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11027{
11028 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011029 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011030}
11031
11032static struct drm_framebuffer *
11033intel_framebuffer_create_for_mode(struct drm_device *dev,
11034 struct drm_display_mode *mode,
11035 int depth, int bpp)
11036{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011037 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011038 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011039 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011040
Dave Gordond37cd8a2016-04-22 19:14:32 +010011041 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011042 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011043 if (IS_ERR(obj))
11044 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011045
11046 mode_cmd.width = mode->hdisplay;
11047 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011048 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11049 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011050 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011051
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011052 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11053 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011054 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011055
11056 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011057}
11058
11059static struct drm_framebuffer *
11060mode_fits_in_fbdev(struct drm_device *dev,
11061 struct drm_display_mode *mode)
11062{
Daniel Vetter06957262015-08-10 13:34:08 +020011063#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011064 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011065 struct drm_i915_gem_object *obj;
11066 struct drm_framebuffer *fb;
11067
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011068 if (!dev_priv->fbdev)
11069 return NULL;
11070
11071 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011072 return NULL;
11073
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011074 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011075 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011076
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011077 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011078 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11079 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011080 return NULL;
11081
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011082 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011083 return NULL;
11084
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011085 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011086 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011087#else
11088 return NULL;
11089#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011090}
11091
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011092static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11093 struct drm_crtc *crtc,
11094 struct drm_display_mode *mode,
11095 struct drm_framebuffer *fb,
11096 int x, int y)
11097{
11098 struct drm_plane_state *plane_state;
11099 int hdisplay, vdisplay;
11100 int ret;
11101
11102 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11103 if (IS_ERR(plane_state))
11104 return PTR_ERR(plane_state);
11105
11106 if (mode)
11107 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11108 else
11109 hdisplay = vdisplay = 0;
11110
11111 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11112 if (ret)
11113 return ret;
11114 drm_atomic_set_fb_for_plane(plane_state, fb);
11115 plane_state->crtc_x = 0;
11116 plane_state->crtc_y = 0;
11117 plane_state->crtc_w = hdisplay;
11118 plane_state->crtc_h = vdisplay;
11119 plane_state->src_x = x << 16;
11120 plane_state->src_y = y << 16;
11121 plane_state->src_w = hdisplay << 16;
11122 plane_state->src_h = vdisplay << 16;
11123
11124 return 0;
11125}
11126
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011127bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011128 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011129 struct intel_load_detect_pipe *old,
11130 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011131{
11132 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011133 struct intel_encoder *intel_encoder =
11134 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011135 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011136 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011137 struct drm_crtc *crtc = NULL;
11138 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011139 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011140 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011141 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011142 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011143 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011144 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011145
Chris Wilsond2dff872011-04-19 08:36:26 +010011146 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011147 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011148 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011149
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011150 old->restore_state = NULL;
11151
Rob Clark51fd3712013-11-19 12:10:12 -050011152retry:
11153 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11154 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011155 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011156
Jesse Barnes79e53942008-11-07 14:24:08 -080011157 /*
11158 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011159 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011160 * - if the connector already has an assigned crtc, use it (but make
11161 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011162 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011163 * - try to find the first unused crtc that can drive this connector,
11164 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011165 */
11166
11167 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011168 if (connector->state->crtc) {
11169 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011170
Rob Clark51fd3712013-11-19 12:10:12 -050011171 ret = drm_modeset_lock(&crtc->mutex, ctx);
11172 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011173 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011174
11175 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011176 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011177 }
11178
11179 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011180 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011181 i++;
11182 if (!(encoder->possible_crtcs & (1 << i)))
11183 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011184
11185 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11186 if (ret)
11187 goto fail;
11188
11189 if (possible_crtc->state->enable) {
11190 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011191 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011192 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011193
11194 crtc = possible_crtc;
11195 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011196 }
11197
11198 /*
11199 * If we didn't find an unused CRTC, don't use any.
11200 */
11201 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011202 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011203 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011204 }
11205
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011206found:
11207 intel_crtc = to_intel_crtc(crtc);
11208
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011209 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11210 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011211 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011212
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011213 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011214 restore_state = drm_atomic_state_alloc(dev);
11215 if (!state || !restore_state) {
11216 ret = -ENOMEM;
11217 goto fail;
11218 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011219
11220 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011221 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011222
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011223 connector_state = drm_atomic_get_connector_state(state, connector);
11224 if (IS_ERR(connector_state)) {
11225 ret = PTR_ERR(connector_state);
11226 goto fail;
11227 }
11228
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011229 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11230 if (ret)
11231 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011232
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011233 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11234 if (IS_ERR(crtc_state)) {
11235 ret = PTR_ERR(crtc_state);
11236 goto fail;
11237 }
11238
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011239 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011240
Chris Wilson64927112011-04-20 07:25:26 +010011241 if (!mode)
11242 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011243
Chris Wilsond2dff872011-04-19 08:36:26 +010011244 /* We need a framebuffer large enough to accommodate all accesses
11245 * that the plane may generate whilst we perform load detection.
11246 * We can not rely on the fbcon either being present (we get called
11247 * during its initialisation to detect all boot displays, or it may
11248 * not even exist) or that it is large enough to satisfy the
11249 * requested mode.
11250 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011251 fb = mode_fits_in_fbdev(dev, mode);
11252 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011253 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011254 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011255 } else
11256 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011257 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011258 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011259 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011260 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011261
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011262 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11263 if (ret)
11264 goto fail;
11265
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011266 drm_framebuffer_unreference(fb);
11267
11268 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11269 if (ret)
11270 goto fail;
11271
11272 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11273 if (!ret)
11274 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11275 if (!ret)
11276 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11277 if (ret) {
11278 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11279 goto fail;
11280 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011281
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011282 ret = drm_atomic_commit(state);
11283 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011284 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011285 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011286 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011287
11288 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011289
Jesse Barnes79e53942008-11-07 14:24:08 -080011290 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011291 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011292 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011293
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011294fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011295 if (state) {
11296 drm_atomic_state_put(state);
11297 state = NULL;
11298 }
11299 if (restore_state) {
11300 drm_atomic_state_put(restore_state);
11301 restore_state = NULL;
11302 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011303
Rob Clark51fd3712013-11-19 12:10:12 -050011304 if (ret == -EDEADLK) {
11305 drm_modeset_backoff(ctx);
11306 goto retry;
11307 }
11308
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011309 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011310}
11311
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011312void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011313 struct intel_load_detect_pipe *old,
11314 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011315{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011316 struct intel_encoder *intel_encoder =
11317 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011318 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011319 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011320 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011321
Chris Wilsond2dff872011-04-19 08:36:26 +010011322 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011323 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011324 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011325
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011326 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011327 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011328
11329 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011330 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011331 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011332 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011333}
11334
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011335static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011336 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011337{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011338 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011339 u32 dpll = pipe_config->dpll_hw_state.dpll;
11340
11341 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011342 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011343 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011344 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011345 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011346 return 96000;
11347 else
11348 return 48000;
11349}
11350
Jesse Barnes79e53942008-11-07 14:24:08 -080011351/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011352static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011353 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011354{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011355 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011356 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011357 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011358 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011359 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011360 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011361 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011362 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011363
11364 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011365 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011366 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011367 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011368
11369 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011370 if (IS_PINEVIEW(dev)) {
11371 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11372 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011373 } else {
11374 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11375 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11376 }
11377
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011378 if (!IS_GEN2(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011379 if (IS_PINEVIEW(dev))
11380 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11381 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011382 else
11383 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011384 DPLL_FPA01_P1_POST_DIV_SHIFT);
11385
11386 switch (dpll & DPLL_MODE_MASK) {
11387 case DPLLB_MODE_DAC_SERIAL:
11388 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11389 5 : 10;
11390 break;
11391 case DPLLB_MODE_LVDS:
11392 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11393 7 : 14;
11394 break;
11395 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011396 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011397 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011398 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011399 }
11400
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011401 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011402 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011403 else
Imre Deakdccbea32015-06-22 23:35:51 +030011404 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011405 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011406 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011407 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011408
11409 if (is_lvds) {
11410 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11411 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011412
11413 if (lvds & LVDS_CLKB_POWER_UP)
11414 clock.p2 = 7;
11415 else
11416 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011417 } else {
11418 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11419 clock.p1 = 2;
11420 else {
11421 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11422 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11423 }
11424 if (dpll & PLL_P2_DIVIDE_BY_4)
11425 clock.p2 = 4;
11426 else
11427 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011428 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011429
Imre Deakdccbea32015-06-22 23:35:51 +030011430 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011431 }
11432
Ville Syrjälä18442d02013-09-13 16:00:08 +030011433 /*
11434 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011435 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011436 * encoder's get_config() function.
11437 */
Imre Deakdccbea32015-06-22 23:35:51 +030011438 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011439}
11440
Ville Syrjälä6878da02013-09-13 15:59:11 +030011441int intel_dotclock_calculate(int link_freq,
11442 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011443{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011444 /*
11445 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011446 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011447 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011448 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011449 *
11450 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011451 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011452 */
11453
Ville Syrjälä6878da02013-09-13 15:59:11 +030011454 if (!m_n->link_n)
11455 return 0;
11456
11457 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11458}
11459
Ville Syrjälä18442d02013-09-13 16:00:08 +030011460static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011461 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011462{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011463 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011464
11465 /* read out port_clock from the DPLL */
11466 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011467
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011468 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011469 * In case there is an active pipe without active ports,
11470 * we may need some idea for the dotclock anyway.
11471 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011472 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011473 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011474 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011475 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011476}
11477
11478/** Returns the currently programmed mode of the given pipe. */
11479struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11480 struct drm_crtc *crtc)
11481{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011482 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011484 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011485 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011486 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011487 int htot = I915_READ(HTOTAL(cpu_transcoder));
11488 int hsync = I915_READ(HSYNC(cpu_transcoder));
11489 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11490 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011491 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011492
11493 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11494 if (!mode)
11495 return NULL;
11496
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011497 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11498 if (!pipe_config) {
11499 kfree(mode);
11500 return NULL;
11501 }
11502
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011503 /*
11504 * Construct a pipe_config sufficient for getting the clock info
11505 * back out of crtc_clock_get.
11506 *
11507 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11508 * to use a real value here instead.
11509 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011510 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11511 pipe_config->pixel_multiplier = 1;
11512 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11513 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11514 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11515 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011516
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011517 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011518 mode->hdisplay = (htot & 0xffff) + 1;
11519 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11520 mode->hsync_start = (hsync & 0xffff) + 1;
11521 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11522 mode->vdisplay = (vtot & 0xffff) + 1;
11523 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11524 mode->vsync_start = (vsync & 0xffff) + 1;
11525 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11526
11527 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011528
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011529 kfree(pipe_config);
11530
Jesse Barnes79e53942008-11-07 14:24:08 -080011531 return mode;
11532}
11533
11534static void intel_crtc_destroy(struct drm_crtc *crtc)
11535{
11536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011537 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011538 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011539
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011540 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011541 work = intel_crtc->flip_work;
11542 intel_crtc->flip_work = NULL;
11543 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011544
Daniel Vetter5a21b662016-05-24 17:13:53 +020011545 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011546 cancel_work_sync(&work->mmio_work);
11547 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011548 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011549 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011550
11551 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011552
Jesse Barnes79e53942008-11-07 14:24:08 -080011553 kfree(intel_crtc);
11554}
11555
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011556static void intel_unpin_work_fn(struct work_struct *__work)
11557{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011558 struct intel_flip_work *work =
11559 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011560 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11561 struct drm_device *dev = crtc->base.dev;
11562 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011563
Daniel Vetter5a21b662016-05-24 17:13:53 +020011564 if (is_mmio_work(work))
11565 flush_work(&work->mmio_work);
11566
11567 mutex_lock(&dev->struct_mutex);
11568 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011569 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011570 mutex_unlock(&dev->struct_mutex);
11571
Chris Wilsone8a261e2016-07-20 13:31:49 +010011572 i915_gem_request_put(work->flip_queued_req);
11573
Chris Wilson5748b6a2016-08-04 16:32:38 +010011574 intel_frontbuffer_flip_complete(to_i915(dev),
11575 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011576 intel_fbc_post_update(crtc);
11577 drm_framebuffer_unreference(work->old_fb);
11578
11579 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11580 atomic_dec(&crtc->unpin_work_count);
11581
11582 kfree(work);
11583}
11584
11585/* Is 'a' after or equal to 'b'? */
11586static bool g4x_flip_count_after_eq(u32 a, u32 b)
11587{
11588 return !((a - b) & 0x80000000);
11589}
11590
11591static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11592 struct intel_flip_work *work)
11593{
11594 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011595 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011596
Chris Wilson8af29b02016-09-09 14:11:47 +010011597 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011598 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011599
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011600 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011601 * The relevant registers doen't exist on pre-ctg.
11602 * As the flip done interrupt doesn't trigger for mmio
11603 * flips on gmch platforms, a flip count check isn't
11604 * really needed there. But since ctg has the registers,
11605 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011606 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011607 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011608 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011609
Daniel Vetter5a21b662016-05-24 17:13:53 +020011610 /*
11611 * BDW signals flip done immediately if the plane
11612 * is disabled, even if the plane enable is already
11613 * armed to occur at the next vblank :(
11614 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011615
Daniel Vetter5a21b662016-05-24 17:13:53 +020011616 /*
11617 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11618 * used the same base address. In that case the mmio flip might
11619 * have completed, but the CS hasn't even executed the flip yet.
11620 *
11621 * A flip count check isn't enough as the CS might have updated
11622 * the base address just after start of vblank, but before we
11623 * managed to process the interrupt. This means we'd complete the
11624 * CS flip too soon.
11625 *
11626 * Combining both checks should get us a good enough result. It may
11627 * still happen that the CS flip has been executed, but has not
11628 * yet actually completed. But in case the base address is the same
11629 * anyway, we don't really care.
11630 */
11631 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11632 crtc->flip_work->gtt_offset &&
11633 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11634 crtc->flip_work->flip_count);
11635}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011636
Daniel Vetter5a21b662016-05-24 17:13:53 +020011637static bool
11638__pageflip_finished_mmio(struct intel_crtc *crtc,
11639 struct intel_flip_work *work)
11640{
11641 /*
11642 * MMIO work completes when vblank is different from
11643 * flip_queued_vblank.
11644 *
11645 * Reset counter value doesn't matter, this is handled by
11646 * i915_wait_request finishing early, so no need to handle
11647 * reset here.
11648 */
11649 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011650}
11651
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011652
11653static bool pageflip_finished(struct intel_crtc *crtc,
11654 struct intel_flip_work *work)
11655{
11656 if (!atomic_read(&work->pending))
11657 return false;
11658
11659 smp_rmb();
11660
Daniel Vetter5a21b662016-05-24 17:13:53 +020011661 if (is_mmio_work(work))
11662 return __pageflip_finished_mmio(crtc, work);
11663 else
11664 return __pageflip_finished_cs(crtc, work);
11665}
11666
11667void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11668{
Chris Wilson91c8a322016-07-05 10:40:23 +010011669 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011670 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11672 struct intel_flip_work *work;
11673 unsigned long flags;
11674
11675 /* Ignore early vblank irqs */
11676 if (!crtc)
11677 return;
11678
Daniel Vetterf3260382014-09-15 14:55:23 +020011679 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011680 * This is called both by irq handlers and the reset code (to complete
11681 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011682 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011683 spin_lock_irqsave(&dev->event_lock, flags);
11684 work = intel_crtc->flip_work;
11685
11686 if (work != NULL &&
11687 !is_mmio_work(work) &&
11688 pageflip_finished(intel_crtc, work))
11689 page_flip_completed(intel_crtc);
11690
11691 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011692}
11693
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011694void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011695{
Chris Wilson91c8a322016-07-05 10:40:23 +010011696 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011697 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11699 struct intel_flip_work *work;
11700 unsigned long flags;
11701
11702 /* Ignore early vblank irqs */
11703 if (!crtc)
11704 return;
11705
11706 /*
11707 * This is called both by irq handlers and the reset code (to complete
11708 * lost pageflips) so needs the full irqsave spinlocks.
11709 */
11710 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011711 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011712
Daniel Vetter5a21b662016-05-24 17:13:53 +020011713 if (work != NULL &&
11714 is_mmio_work(work) &&
11715 pageflip_finished(intel_crtc, work))
11716 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011717
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011718 spin_unlock_irqrestore(&dev->event_lock, flags);
11719}
11720
Daniel Vetter5a21b662016-05-24 17:13:53 +020011721static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11722 struct intel_flip_work *work)
11723{
11724 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11725
11726 /* Ensure that the work item is consistent when activating it ... */
11727 smp_mb__before_atomic();
11728 atomic_set(&work->pending, 1);
11729}
11730
11731static int intel_gen2_queue_flip(struct drm_device *dev,
11732 struct drm_crtc *crtc,
11733 struct drm_framebuffer *fb,
11734 struct drm_i915_gem_object *obj,
11735 struct drm_i915_gem_request *req,
11736 uint32_t flags)
11737{
Chris Wilson7e37f882016-08-02 22:50:21 +010011738 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11740 u32 flip_mask;
11741 int ret;
11742
11743 ret = intel_ring_begin(req, 6);
11744 if (ret)
11745 return ret;
11746
11747 /* Can't queue multiple flips, so wait for the previous
11748 * one to finish before executing the next.
11749 */
11750 if (intel_crtc->plane)
11751 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11752 else
11753 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011754 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11755 intel_ring_emit(ring, MI_NOOP);
11756 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011757 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011758 intel_ring_emit(ring, fb->pitches[0]);
11759 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11760 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011761
11762 return 0;
11763}
11764
11765static int intel_gen3_queue_flip(struct drm_device *dev,
11766 struct drm_crtc *crtc,
11767 struct drm_framebuffer *fb,
11768 struct drm_i915_gem_object *obj,
11769 struct drm_i915_gem_request *req,
11770 uint32_t flags)
11771{
Chris Wilson7e37f882016-08-02 22:50:21 +010011772 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11774 u32 flip_mask;
11775 int ret;
11776
11777 ret = intel_ring_begin(req, 6);
11778 if (ret)
11779 return ret;
11780
11781 if (intel_crtc->plane)
11782 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11783 else
11784 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011785 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11786 intel_ring_emit(ring, MI_NOOP);
11787 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011788 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011789 intel_ring_emit(ring, fb->pitches[0]);
11790 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11791 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011792
11793 return 0;
11794}
11795
11796static int intel_gen4_queue_flip(struct drm_device *dev,
11797 struct drm_crtc *crtc,
11798 struct drm_framebuffer *fb,
11799 struct drm_i915_gem_object *obj,
11800 struct drm_i915_gem_request *req,
11801 uint32_t flags)
11802{
Chris Wilson7e37f882016-08-02 22:50:21 +010011803 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011804 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11806 uint32_t pf, pipesrc;
11807 int ret;
11808
11809 ret = intel_ring_begin(req, 4);
11810 if (ret)
11811 return ret;
11812
11813 /* i965+ uses the linear or tiled offsets from the
11814 * Display Registers (which do not change across a page-flip)
11815 * so we need only reprogram the base address.
11816 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011817 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011818 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011819 intel_ring_emit(ring, fb->pitches[0]);
11820 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011821 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011822
11823 /* XXX Enabling the panel-fitter across page-flip is so far
11824 * untested on non-native modes, so ignore it for now.
11825 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11826 */
11827 pf = 0;
11828 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011829 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011830
11831 return 0;
11832}
11833
11834static int intel_gen6_queue_flip(struct drm_device *dev,
11835 struct drm_crtc *crtc,
11836 struct drm_framebuffer *fb,
11837 struct drm_i915_gem_object *obj,
11838 struct drm_i915_gem_request *req,
11839 uint32_t flags)
11840{
Chris Wilson7e37f882016-08-02 22:50:21 +010011841 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011842 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11844 uint32_t pf, pipesrc;
11845 int ret;
11846
11847 ret = intel_ring_begin(req, 4);
11848 if (ret)
11849 return ret;
11850
Chris Wilsonb5321f32016-08-02 22:50:18 +010011851 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011852 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011853 intel_ring_emit(ring, fb->pitches[0] |
11854 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011855 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011856
11857 /* Contrary to the suggestions in the documentation,
11858 * "Enable Panel Fitter" does not seem to be required when page
11859 * flipping with a non-native mode, and worse causes a normal
11860 * modeset to fail.
11861 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11862 */
11863 pf = 0;
11864 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011865 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011866
11867 return 0;
11868}
11869
11870static int intel_gen7_queue_flip(struct drm_device *dev,
11871 struct drm_crtc *crtc,
11872 struct drm_framebuffer *fb,
11873 struct drm_i915_gem_object *obj,
11874 struct drm_i915_gem_request *req,
11875 uint32_t flags)
11876{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011877 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011878 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11880 uint32_t plane_bit = 0;
11881 int len, ret;
11882
11883 switch (intel_crtc->plane) {
11884 case PLANE_A:
11885 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11886 break;
11887 case PLANE_B:
11888 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11889 break;
11890 case PLANE_C:
11891 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11892 break;
11893 default:
11894 WARN_ONCE(1, "unknown plane in flip command\n");
11895 return -ENODEV;
11896 }
11897
11898 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011899 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011900 len += 6;
11901 /*
11902 * On Gen 8, SRM is now taking an extra dword to accommodate
11903 * 48bits addresses, and we need a NOOP for the batch size to
11904 * stay even.
11905 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011906 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011907 len += 2;
11908 }
11909
11910 /*
11911 * BSpec MI_DISPLAY_FLIP for IVB:
11912 * "The full packet must be contained within the same cache line."
11913 *
11914 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11915 * cacheline, if we ever start emitting more commands before
11916 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11917 * then do the cacheline alignment, and finally emit the
11918 * MI_DISPLAY_FLIP.
11919 */
11920 ret = intel_ring_cacheline_align(req);
11921 if (ret)
11922 return ret;
11923
11924 ret = intel_ring_begin(req, len);
11925 if (ret)
11926 return ret;
11927
11928 /* Unmask the flip-done completion message. Note that the bspec says that
11929 * we should do this for both the BCS and RCS, and that we must not unmask
11930 * more than one flip event at any time (or ensure that one flip message
11931 * can be sent by waiting for flip-done prior to queueing new flips).
11932 * Experimentation says that BCS works despite DERRMR masking all
11933 * flip-done completion events and that unmasking all planes at once
11934 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11935 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11936 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011937 if (req->engine->id == RCS) {
11938 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11939 intel_ring_emit_reg(ring, DERRMR);
11940 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011941 DERRMR_PIPEB_PRI_FLIP_DONE |
11942 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011943 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011944 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011945 MI_SRM_LRM_GLOBAL_GTT);
11946 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011947 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011948 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011949 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011950 intel_ring_emit(ring,
11951 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011952 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011953 intel_ring_emit(ring, 0);
11954 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011955 }
11956 }
11957
Chris Wilsonb5321f32016-08-02 22:50:18 +010011958 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011959 intel_ring_emit(ring, fb->pitches[0] |
11960 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011961 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11962 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011963
11964 return 0;
11965}
11966
11967static bool use_mmio_flip(struct intel_engine_cs *engine,
11968 struct drm_i915_gem_object *obj)
11969{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011970 struct reservation_object *resv;
11971
Daniel Vetter5a21b662016-05-24 17:13:53 +020011972 /*
11973 * This is not being used for older platforms, because
11974 * non-availability of flip done interrupt forces us to use
11975 * CS flips. Older platforms derive flip done using some clever
11976 * tricks involving the flip_pending status bits and vblank irqs.
11977 * So using MMIO flips there would disrupt this mechanism.
11978 */
11979
11980 if (engine == NULL)
11981 return true;
11982
11983 if (INTEL_GEN(engine->i915) < 5)
11984 return false;
11985
11986 if (i915.use_mmio_flip < 0)
11987 return false;
11988 else if (i915.use_mmio_flip > 0)
11989 return true;
11990 else if (i915.enable_execlists)
11991 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011992
11993 resv = i915_gem_object_get_dmabuf_resv(obj);
11994 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011995 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011996
Chris Wilsond72d9082016-08-04 07:52:31 +010011997 return engine != i915_gem_active_get_engine(&obj->last_write,
11998 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011999}
12000
12001static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
12002 unsigned int rotation,
12003 struct intel_flip_work *work)
12004{
12005 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012006 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012007 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12008 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012009 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012010
12011 ctl = I915_READ(PLANE_CTL(pipe, 0));
12012 ctl &= ~PLANE_CTL_TILED_MASK;
12013 switch (fb->modifier[0]) {
12014 case DRM_FORMAT_MOD_NONE:
12015 break;
12016 case I915_FORMAT_MOD_X_TILED:
12017 ctl |= PLANE_CTL_TILED_X;
12018 break;
12019 case I915_FORMAT_MOD_Y_TILED:
12020 ctl |= PLANE_CTL_TILED_Y;
12021 break;
12022 case I915_FORMAT_MOD_Yf_TILED:
12023 ctl |= PLANE_CTL_TILED_YF;
12024 break;
12025 default:
12026 MISSING_CASE(fb->modifier[0]);
12027 }
12028
12029 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012030 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12031 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12032 */
12033 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12034 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12035
12036 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12037 POSTING_READ(PLANE_SURF(pipe, 0));
12038}
12039
12040static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12041 struct intel_flip_work *work)
12042{
12043 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012044 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012045 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012046 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12047 u32 dspcntr;
12048
12049 dspcntr = I915_READ(reg);
12050
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012051 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012052 dspcntr |= DISPPLANE_TILED;
12053 else
12054 dspcntr &= ~DISPPLANE_TILED;
12055
12056 I915_WRITE(reg, dspcntr);
12057
12058 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12059 POSTING_READ(DSPSURF(intel_crtc->plane));
12060}
12061
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012062static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012063{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012064 struct intel_flip_work *work =
12065 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012066 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12067 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12068 struct intel_framebuffer *intel_fb =
12069 to_intel_framebuffer(crtc->base.primary->fb);
12070 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012071 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012072
12073 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012074 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsone95433c2016-10-28 13:58:27 +010012075 0, MAX_SCHEDULE_TIMEOUT) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012076
12077 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012078 resv = i915_gem_object_get_dmabuf_resv(obj);
12079 if (resv)
12080 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012081 MAX_SCHEDULE_TIMEOUT) < 0);
12082
12083 intel_pipe_update_start(crtc);
12084
12085 if (INTEL_GEN(dev_priv) >= 9)
12086 skl_do_mmio_flip(crtc, work->rotation, work);
12087 else
12088 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12089 ilk_do_mmio_flip(crtc, work);
12090
12091 intel_pipe_update_end(crtc, work);
12092}
12093
12094static int intel_default_queue_flip(struct drm_device *dev,
12095 struct drm_crtc *crtc,
12096 struct drm_framebuffer *fb,
12097 struct drm_i915_gem_object *obj,
12098 struct drm_i915_gem_request *req,
12099 uint32_t flags)
12100{
12101 return -ENODEV;
12102}
12103
12104static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12105 struct intel_crtc *intel_crtc,
12106 struct intel_flip_work *work)
12107{
12108 u32 addr, vblank;
12109
12110 if (!atomic_read(&work->pending))
12111 return false;
12112
12113 smp_rmb();
12114
12115 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12116 if (work->flip_ready_vblank == 0) {
12117 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012118 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012119 return false;
12120
12121 work->flip_ready_vblank = vblank;
12122 }
12123
12124 if (vblank - work->flip_ready_vblank < 3)
12125 return false;
12126
12127 /* Potential stall - if we see that the flip has happened,
12128 * assume a missed interrupt. */
12129 if (INTEL_GEN(dev_priv) >= 4)
12130 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12131 else
12132 addr = I915_READ(DSPADDR(intel_crtc->plane));
12133
12134 /* There is a potential issue here with a false positive after a flip
12135 * to the same address. We could address this by checking for a
12136 * non-incrementing frame counter.
12137 */
12138 return addr == work->gtt_offset;
12139}
12140
12141void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12142{
Chris Wilson91c8a322016-07-05 10:40:23 +010012143 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012144 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012146 struct intel_flip_work *work;
12147
12148 WARN_ON(!in_interrupt());
12149
12150 if (crtc == NULL)
12151 return;
12152
12153 spin_lock(&dev->event_lock);
12154 work = intel_crtc->flip_work;
12155
12156 if (work != NULL && !is_mmio_work(work) &&
12157 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12158 WARN_ONCE(1,
12159 "Kicking stuck page flip: queued at %d, now %d\n",
12160 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12161 page_flip_completed(intel_crtc);
12162 work = NULL;
12163 }
12164
12165 if (work != NULL && !is_mmio_work(work) &&
12166 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12167 intel_queue_rps_boost_for_request(work->flip_queued_req);
12168 spin_unlock(&dev->event_lock);
12169}
12170
12171static int intel_crtc_page_flip(struct drm_crtc *crtc,
12172 struct drm_framebuffer *fb,
12173 struct drm_pending_vblank_event *event,
12174 uint32_t page_flip_flags)
12175{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012176 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012177 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012178 struct drm_framebuffer *old_fb = crtc->primary->fb;
12179 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12181 struct drm_plane *primary = crtc->primary;
12182 enum pipe pipe = intel_crtc->pipe;
12183 struct intel_flip_work *work;
12184 struct intel_engine_cs *engine;
12185 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012186 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012187 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012188 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012189
Daniel Vetter5a21b662016-05-24 17:13:53 +020012190 /*
12191 * drm_mode_page_flip_ioctl() should already catch this, but double
12192 * check to be safe. In the future we may enable pageflipping from
12193 * a disabled primary plane.
12194 */
12195 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12196 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012197
Daniel Vetter5a21b662016-05-24 17:13:53 +020012198 /* Can't change pixel format via MI display flips. */
12199 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12200 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012201
Daniel Vetter5a21b662016-05-24 17:13:53 +020012202 /*
12203 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12204 * Note that pitch changes could also affect these register.
12205 */
12206 if (INTEL_INFO(dev)->gen > 3 &&
12207 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12208 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12209 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012210
Daniel Vetter5a21b662016-05-24 17:13:53 +020012211 if (i915_terminally_wedged(&dev_priv->gpu_error))
12212 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012213
Daniel Vetter5a21b662016-05-24 17:13:53 +020012214 work = kzalloc(sizeof(*work), GFP_KERNEL);
12215 if (work == NULL)
12216 return -ENOMEM;
12217
12218 work->event = event;
12219 work->crtc = crtc;
12220 work->old_fb = old_fb;
12221 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012222
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012223 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012224 if (ret)
12225 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012226
Daniel Vetter5a21b662016-05-24 17:13:53 +020012227 /* We borrow the event spin lock for protecting flip_work */
12228 spin_lock_irq(&dev->event_lock);
12229 if (intel_crtc->flip_work) {
12230 /* Before declaring the flip queue wedged, check if
12231 * the hardware completed the operation behind our backs.
12232 */
12233 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12234 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12235 page_flip_completed(intel_crtc);
12236 } else {
12237 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12238 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012239
Daniel Vetter5a21b662016-05-24 17:13:53 +020012240 drm_crtc_vblank_put(crtc);
12241 kfree(work);
12242 return -EBUSY;
12243 }
12244 }
12245 intel_crtc->flip_work = work;
12246 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012247
Daniel Vetter5a21b662016-05-24 17:13:53 +020012248 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12249 flush_workqueue(dev_priv->wq);
12250
12251 /* Reference the objects for the scheduled work. */
12252 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012253
12254 crtc->primary->fb = fb;
12255 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012256
Chris Wilson25dc5562016-07-20 13:31:52 +010012257 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012258
12259 ret = i915_mutex_lock_interruptible(dev);
12260 if (ret)
12261 goto cleanup;
12262
Chris Wilson8af29b02016-09-09 14:11:47 +010012263 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12264 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 ret = -EIO;
12266 goto cleanup;
12267 }
12268
12269 atomic_inc(&intel_crtc->unpin_work_count);
12270
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012271 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012272 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12273
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012274 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012275 engine = dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012276 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012277 /* vlv: DISPLAY_FLIP fails to change tiling */
12278 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012279 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012280 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012281 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012282 engine = i915_gem_active_get_engine(&obj->last_write,
12283 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012284 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012285 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012286 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012287 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012288 }
12289
12290 mmio_flip = use_mmio_flip(engine, obj);
12291
Chris Wilson058d88c2016-08-15 10:49:06 +010012292 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12293 if (IS_ERR(vma)) {
12294 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012295 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012296 }
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012297
Ville Syrjälä6687c902015-09-15 13:16:41 +030012298 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012299 work->gtt_offset += intel_crtc->dspaddr_offset;
12300 work->rotation = crtc->primary->state->rotation;
12301
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012302 /*
12303 * There's the potential that the next frame will not be compatible with
12304 * FBC, so we want to call pre_update() before the actual page flip.
12305 * The problem is that pre_update() caches some information about the fb
12306 * object, so we want to do this only after the object is pinned. Let's
12307 * be on the safe side and do this immediately before scheduling the
12308 * flip.
12309 */
12310 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12311 to_intel_plane_state(primary->state));
12312
Daniel Vetter5a21b662016-05-24 17:13:53 +020012313 if (mmio_flip) {
12314 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12315
Chris Wilsond72d9082016-08-04 07:52:31 +010012316 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12317 &obj->base.dev->struct_mutex);
Imre Deak6277c8d2016-09-20 14:58:19 +030012318 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012319 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012320 request = i915_gem_request_alloc(engine, engine->last_context);
12321 if (IS_ERR(request)) {
12322 ret = PTR_ERR(request);
12323 goto cleanup_unpin;
12324 }
12325
Chris Wilsona2bc4692016-09-09 14:11:56 +010012326 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012327 if (ret)
12328 goto cleanup_request;
12329
Daniel Vetter5a21b662016-05-24 17:13:53 +020012330 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12331 page_flip_flags);
12332 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012333 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012334
12335 intel_mark_page_flip_active(intel_crtc, work);
12336
Chris Wilson8e637172016-08-02 22:50:26 +010012337 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012338 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012339 }
12340
Daniel Vetter5a21b662016-05-24 17:13:53 +020012341 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12342 to_intel_plane(primary)->frontbuffer_bit);
12343 mutex_unlock(&dev->struct_mutex);
12344
Chris Wilson5748b6a2016-08-04 16:32:38 +010012345 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012346 to_intel_plane(primary)->frontbuffer_bit);
12347
12348 trace_i915_flip_request(intel_crtc->plane, obj);
12349
12350 return 0;
12351
Chris Wilson8e637172016-08-02 22:50:26 +010012352cleanup_request:
12353 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012354cleanup_unpin:
12355 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12356cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012357 atomic_dec(&intel_crtc->unpin_work_count);
12358 mutex_unlock(&dev->struct_mutex);
12359cleanup:
12360 crtc->primary->fb = old_fb;
12361 update_state_fb(crtc->primary);
12362
Chris Wilson34911fd2016-07-20 13:31:54 +010012363 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012364 drm_framebuffer_unreference(work->old_fb);
12365
12366 spin_lock_irq(&dev->event_lock);
12367 intel_crtc->flip_work = NULL;
12368 spin_unlock_irq(&dev->event_lock);
12369
12370 drm_crtc_vblank_put(crtc);
12371free_work:
12372 kfree(work);
12373
12374 if (ret == -EIO) {
12375 struct drm_atomic_state *state;
12376 struct drm_plane_state *plane_state;
12377
12378out_hang:
12379 state = drm_atomic_state_alloc(dev);
12380 if (!state)
12381 return -ENOMEM;
12382 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12383
12384retry:
12385 plane_state = drm_atomic_get_plane_state(state, primary);
12386 ret = PTR_ERR_OR_ZERO(plane_state);
12387 if (!ret) {
12388 drm_atomic_set_fb_for_plane(plane_state, fb);
12389
12390 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12391 if (!ret)
12392 ret = drm_atomic_commit(state);
12393 }
12394
12395 if (ret == -EDEADLK) {
12396 drm_modeset_backoff(state->acquire_ctx);
12397 drm_atomic_state_clear(state);
12398 goto retry;
12399 }
12400
Chris Wilson08536952016-10-14 13:18:18 +010012401 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012402
12403 if (ret == 0 && event) {
12404 spin_lock_irq(&dev->event_lock);
12405 drm_crtc_send_vblank_event(crtc, event);
12406 spin_unlock_irq(&dev->event_lock);
12407 }
12408 }
12409 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012410}
12411
Daniel Vetter5a21b662016-05-24 17:13:53 +020012412
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012413/**
12414 * intel_wm_need_update - Check whether watermarks need updating
12415 * @plane: drm plane
12416 * @state: new plane state
12417 *
12418 * Check current plane state versus the new one to determine whether
12419 * watermarks need to be recalculated.
12420 *
12421 * Returns true or false.
12422 */
12423static bool intel_wm_need_update(struct drm_plane *plane,
12424 struct drm_plane_state *state)
12425{
Matt Roperd21fbe82015-09-24 15:53:12 -070012426 struct intel_plane_state *new = to_intel_plane_state(state);
12427 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12428
12429 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012430 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012431 return true;
12432
12433 if (!cur->base.fb || !new->base.fb)
12434 return false;
12435
12436 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12437 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012438 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12439 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12440 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12441 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442 return true;
12443
12444 return false;
12445}
12446
Matt Roperd21fbe82015-09-24 15:53:12 -070012447static bool needs_scaling(struct intel_plane_state *state)
12448{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012449 int src_w = drm_rect_width(&state->base.src) >> 16;
12450 int src_h = drm_rect_height(&state->base.src) >> 16;
12451 int dst_w = drm_rect_width(&state->base.dst);
12452 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012453
12454 return (src_w != dst_w || src_h != dst_h);
12455}
12456
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012457int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12458 struct drm_plane_state *plane_state)
12459{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012460 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012461 struct drm_crtc *crtc = crtc_state->crtc;
12462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12463 struct drm_plane *plane = plane_state->plane;
12464 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012465 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012466 struct intel_plane_state *old_plane_state =
12467 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012468 bool mode_changed = needs_modeset(crtc_state);
12469 bool was_crtc_enabled = crtc->state->active;
12470 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012471 bool turn_off, turn_on, visible, was_visible;
12472 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012473 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012474
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012475 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012476 ret = skl_update_scaler_plane(
12477 to_intel_crtc_state(crtc_state),
12478 to_intel_plane_state(plane_state));
12479 if (ret)
12480 return ret;
12481 }
12482
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012483 was_visible = old_plane_state->base.visible;
12484 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012485
12486 if (!was_crtc_enabled && WARN_ON(was_visible))
12487 was_visible = false;
12488
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012489 /*
12490 * Visibility is calculated as if the crtc was on, but
12491 * after scaler setup everything depends on it being off
12492 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012493 *
12494 * FIXME this is wrong for watermarks. Watermarks should also
12495 * be computed as if the pipe would be active. Perhaps move
12496 * per-plane wm computation to the .check_plane() hook, and
12497 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012498 */
12499 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012500 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012501
12502 if (!was_visible && !visible)
12503 return 0;
12504
Maarten Lankhorste8861672016-02-24 11:24:26 +010012505 if (fb != old_plane_state->base.fb)
12506 pipe_config->fb_changed = true;
12507
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012508 turn_off = was_visible && (!visible || mode_changed);
12509 turn_on = visible && (!was_visible || mode_changed);
12510
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012511 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012512 intel_crtc->base.base.id,
12513 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012514 plane->base.id, plane->name,
12515 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012516
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012517 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12518 plane->base.id, plane->name,
12519 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012520 turn_off, turn_on, mode_changed);
12521
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012522 if (turn_on) {
12523 pipe_config->update_wm_pre = true;
12524
12525 /* must disable cxsr around plane enable/disable */
12526 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12527 pipe_config->disable_cxsr = true;
12528 } else if (turn_off) {
12529 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012530
Ville Syrjälä852eb002015-06-24 22:00:07 +030012531 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012532 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012533 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012534 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012535 /* FIXME bollocks */
12536 pipe_config->update_wm_pre = true;
12537 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012538 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012539
Matt Ropered4a6a72016-02-23 17:20:13 -080012540 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012541 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12542 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012543 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12544
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012545 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012546 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012547
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012548 /*
12549 * WaCxSRDisabledForSpriteScaling:ivb
12550 *
12551 * cstate->update_wm was already set above, so this flag will
12552 * take effect when we commit and program watermarks.
12553 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012554 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012555 needs_scaling(to_intel_plane_state(plane_state)) &&
12556 !needs_scaling(old_plane_state))
12557 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012558
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012559 return 0;
12560}
12561
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012562static bool encoders_cloneable(const struct intel_encoder *a,
12563 const struct intel_encoder *b)
12564{
12565 /* masks could be asymmetric, so check both ways */
12566 return a == b || (a->cloneable & (1 << b->type) &&
12567 b->cloneable & (1 << a->type));
12568}
12569
12570static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12571 struct intel_crtc *crtc,
12572 struct intel_encoder *encoder)
12573{
12574 struct intel_encoder *source_encoder;
12575 struct drm_connector *connector;
12576 struct drm_connector_state *connector_state;
12577 int i;
12578
12579 for_each_connector_in_state(state, connector, connector_state, i) {
12580 if (connector_state->crtc != &crtc->base)
12581 continue;
12582
12583 source_encoder =
12584 to_intel_encoder(connector_state->best_encoder);
12585 if (!encoders_cloneable(encoder, source_encoder))
12586 return false;
12587 }
12588
12589 return true;
12590}
12591
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012592static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12593 struct drm_crtc_state *crtc_state)
12594{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012595 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012596 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012598 struct intel_crtc_state *pipe_config =
12599 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012600 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012601 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012602 bool mode_changed = needs_modeset(crtc_state);
12603
Ville Syrjälä852eb002015-06-24 22:00:07 +030012604 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012605 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012606
Maarten Lankhorstad421372015-06-15 12:33:42 +020012607 if (mode_changed && crtc_state->enable &&
12608 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012609 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012610 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12611 pipe_config);
12612 if (ret)
12613 return ret;
12614 }
12615
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012616 if (crtc_state->color_mgmt_changed) {
12617 ret = intel_color_check(crtc, crtc_state);
12618 if (ret)
12619 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012620
12621 /*
12622 * Changing color management on Intel hardware is
12623 * handled as part of planes update.
12624 */
12625 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012626 }
12627
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012628 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012629 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012630 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012631 if (ret) {
12632 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012633 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012634 }
12635 }
12636
12637 if (dev_priv->display.compute_intermediate_wm &&
12638 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12639 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12640 return 0;
12641
12642 /*
12643 * Calculate 'intermediate' watermarks that satisfy both the
12644 * old state and the new state. We can program these
12645 * immediately.
12646 */
12647 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12648 intel_crtc,
12649 pipe_config);
12650 if (ret) {
12651 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12652 return ret;
12653 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012654 } else if (dev_priv->display.compute_intermediate_wm) {
12655 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12656 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012657 }
12658
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012659 if (INTEL_INFO(dev)->gen >= 9) {
12660 if (mode_changed)
12661 ret = skl_update_scaler_crtc(pipe_config);
12662
12663 if (!ret)
12664 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12665 pipe_config);
12666 }
12667
12668 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012669}
12670
Jani Nikula65b38e02015-04-13 11:26:56 +030012671static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012672 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012673 .atomic_begin = intel_begin_crtc_commit,
12674 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012675 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012676};
12677
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012678static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12679{
12680 struct intel_connector *connector;
12681
12682 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012683 if (connector->base.state->crtc)
12684 drm_connector_unreference(&connector->base);
12685
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012686 if (connector->base.encoder) {
12687 connector->base.state->best_encoder =
12688 connector->base.encoder;
12689 connector->base.state->crtc =
12690 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012691
12692 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012693 } else {
12694 connector->base.state->best_encoder = NULL;
12695 connector->base.state->crtc = NULL;
12696 }
12697 }
12698}
12699
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012700static void
Robin Schroereba905b2014-05-18 02:24:50 +020012701connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012702 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012703{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012704 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012705 int bpp = pipe_config->pipe_bpp;
12706
12707 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012708 connector->base.base.id,
12709 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012710
12711 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012712 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012713 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012714 bpp, info->bpc * 3);
12715 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012716 }
12717
Mario Kleiner196f9542016-07-06 12:05:45 +020012718 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012719 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012720 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12721 bpp);
12722 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012723 }
12724}
12725
12726static int
12727compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012728 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012729{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012731 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012732 struct drm_connector *connector;
12733 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012734 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012735
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012736 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12737 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012738 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012739 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012740 bpp = 12*3;
12741 else
12742 bpp = 8*3;
12743
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012744
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012745 pipe_config->pipe_bpp = bpp;
12746
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012747 state = pipe_config->base.state;
12748
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012749 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012750 for_each_connector_in_state(state, connector, connector_state, i) {
12751 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012752 continue;
12753
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012754 connected_sink_compute_bpp(to_intel_connector(connector),
12755 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012756 }
12757
12758 return bpp;
12759}
12760
Daniel Vetter644db712013-09-19 14:53:58 +020012761static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12762{
12763 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12764 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012765 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012766 mode->crtc_hdisplay, mode->crtc_hsync_start,
12767 mode->crtc_hsync_end, mode->crtc_htotal,
12768 mode->crtc_vdisplay, mode->crtc_vsync_start,
12769 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12770}
12771
Daniel Vetterc0b03412013-05-28 12:05:54 +020012772static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012773 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012774 const char *context)
12775{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012776 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012777 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012778 struct drm_plane *plane;
12779 struct intel_plane *intel_plane;
12780 struct intel_plane_state *state;
12781 struct drm_framebuffer *fb;
12782
Ville Syrjälä78108b72016-05-27 20:59:19 +030012783 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12784 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012785 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012786
Jani Nikulada205632016-03-15 21:51:10 +020012787 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012788 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12789 pipe_config->pipe_bpp, pipe_config->dither);
12790 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12791 pipe_config->has_pch_encoder,
12792 pipe_config->fdi_lanes,
12793 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12794 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12795 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012796 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012797 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012798 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012799 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12800 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12801 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012802
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012803 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012804 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012805 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012806 pipe_config->dp_m2_n2.gmch_m,
12807 pipe_config->dp_m2_n2.gmch_n,
12808 pipe_config->dp_m2_n2.link_m,
12809 pipe_config->dp_m2_n2.link_n,
12810 pipe_config->dp_m2_n2.tu);
12811
Daniel Vetter55072d12014-11-20 16:10:28 +010012812 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12813 pipe_config->has_audio,
12814 pipe_config->has_infoframe);
12815
Daniel Vetterc0b03412013-05-28 12:05:54 +020012816 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012817 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012818 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012819 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12820 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012821 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012822 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12823 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012824 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12825 crtc->num_scalers,
12826 pipe_config->scaler_state.scaler_users,
12827 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012828 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12829 pipe_config->gmch_pfit.control,
12830 pipe_config->gmch_pfit.pgm_ratios,
12831 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012832 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012833 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012834 pipe_config->pch_pfit.size,
12835 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012836 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012837 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012838
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010012839 if (IS_BROXTON(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012840 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012841 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012842 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012843 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012844 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012845 pipe_config->dpll_hw_state.pll0,
12846 pipe_config->dpll_hw_state.pll1,
12847 pipe_config->dpll_hw_state.pll2,
12848 pipe_config->dpll_hw_state.pll3,
12849 pipe_config->dpll_hw_state.pll6,
12850 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012851 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012852 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012853 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012854 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012855 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012856 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012857 pipe_config->dpll_hw_state.ctrl1,
12858 pipe_config->dpll_hw_state.cfgcr1,
12859 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012860 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012861 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012862 pipe_config->dpll_hw_state.wrpll,
12863 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012864 } else {
12865 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12866 "fp0: 0x%x, fp1: 0x%x\n",
12867 pipe_config->dpll_hw_state.dpll,
12868 pipe_config->dpll_hw_state.dpll_md,
12869 pipe_config->dpll_hw_state.fp0,
12870 pipe_config->dpll_hw_state.fp1);
12871 }
12872
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012873 DRM_DEBUG_KMS("planes on this crtc\n");
12874 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromd3828142016-08-15 16:29:55 +010012875 char *format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012876 intel_plane = to_intel_plane(plane);
12877 if (intel_plane->pipe != crtc->pipe)
12878 continue;
12879
12880 state = to_intel_plane_state(plane->state);
12881 fb = state->base.fb;
12882 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012883 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12884 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012885 continue;
12886 }
12887
Eric Engestrom90844f02016-08-15 01:02:38 +010012888 format_name = drm_get_format_name(fb->pixel_format);
12889
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012890 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12891 plane->base.id, plane->name);
12892 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestrom90844f02016-08-15 01:02:38 +010012893 fb->base.id, fb->width, fb->height, format_name);
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012894 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12895 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012896 state->base.src.x1 >> 16,
12897 state->base.src.y1 >> 16,
12898 drm_rect_width(&state->base.src) >> 16,
12899 drm_rect_height(&state->base.src) >> 16,
12900 state->base.dst.x1, state->base.dst.y1,
12901 drm_rect_width(&state->base.dst),
12902 drm_rect_height(&state->base.dst));
Eric Engestrom90844f02016-08-15 01:02:38 +010012903
12904 kfree(format_name);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012905 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012906}
12907
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012908static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012909{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012910 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012911 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012912 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012913 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012914
12915 /*
12916 * Walk the connector list instead of the encoder
12917 * list to detect the problem on ddi platforms
12918 * where there's just one encoder per digital port.
12919 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012920 drm_for_each_connector(connector, dev) {
12921 struct drm_connector_state *connector_state;
12922 struct intel_encoder *encoder;
12923
12924 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12925 if (!connector_state)
12926 connector_state = connector->state;
12927
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012928 if (!connector_state->best_encoder)
12929 continue;
12930
12931 encoder = to_intel_encoder(connector_state->best_encoder);
12932
12933 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012934
12935 switch (encoder->type) {
12936 unsigned int port_mask;
12937 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012938 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012939 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012940 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012941 case INTEL_OUTPUT_HDMI:
12942 case INTEL_OUTPUT_EDP:
12943 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12944
12945 /* the same port mustn't appear more than once */
12946 if (used_ports & port_mask)
12947 return false;
12948
12949 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012950 break;
12951 case INTEL_OUTPUT_DP_MST:
12952 used_mst_ports |=
12953 1 << enc_to_mst(&encoder->base)->primary->port;
12954 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012955 default:
12956 break;
12957 }
12958 }
12959
Ville Syrjälä477321e2016-07-28 17:50:40 +030012960 /* can't mix MST and SST/HDMI on the same port */
12961 if (used_ports & used_mst_ports)
12962 return false;
12963
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012964 return true;
12965}
12966
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012967static void
12968clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12969{
12970 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012971 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012972 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012973 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012974 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012975
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012976 /* FIXME: before the switch to atomic started, a new pipe_config was
12977 * kzalloc'd. Code that depends on any field being zero should be
12978 * fixed, so that the crtc_state can be safely duplicated. For now,
12979 * only fields that are know to not cause problems are preserved. */
12980
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012981 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012982 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012983 shared_dpll = crtc_state->shared_dpll;
12984 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012985 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012986
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012987 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012988
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012989 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012990 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012991 crtc_state->shared_dpll = shared_dpll;
12992 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012993 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012994}
12995
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012996static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012997intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012998 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012999{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013000 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020013001 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013002 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013003 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013004 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013005 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010013006 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020013007
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013008 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020013009
Daniel Vettere143a212013-07-04 12:01:15 +020013010 pipe_config->cpu_transcoder =
13011 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013012
Imre Deak2960bc92013-07-30 13:36:32 +030013013 /*
13014 * Sanitize sync polarity flags based on requested ones. If neither
13015 * positive or negative polarity is requested, treat this as meaning
13016 * negative polarity.
13017 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013018 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013019 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013020 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013021
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013022 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013023 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013024 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013025
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013026 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13027 pipe_config);
13028 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013029 goto fail;
13030
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013031 /*
13032 * Determine the real pipe dimensions. Note that stereo modes can
13033 * increase the actual pipe size due to the frame doubling and
13034 * insertion of additional space for blanks between the frame. This
13035 * is stored in the crtc timings. We use the requested mode to do this
13036 * computation to clearly distinguish it from the adjusted mode, which
13037 * can be changed by the connectors in the below retry loop.
13038 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013039 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013040 &pipe_config->pipe_src_w,
13041 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013042
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013043 for_each_connector_in_state(state, connector, connector_state, i) {
13044 if (connector_state->crtc != crtc)
13045 continue;
13046
13047 encoder = to_intel_encoder(connector_state->best_encoder);
13048
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013049 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13050 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13051 goto fail;
13052 }
13053
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013054 /*
13055 * Determine output_types before calling the .compute_config()
13056 * hooks so that the hooks can use this information safely.
13057 */
13058 pipe_config->output_types |= 1 << encoder->type;
13059 }
13060
Daniel Vettere29c22c2013-02-21 00:00:16 +010013061encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013062 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013063 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013064 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013065
Daniel Vetter135c81b2013-07-21 21:37:09 +020013066 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013067 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13068 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013069
Daniel Vetter7758a112012-07-08 19:40:39 +020013070 /* Pass our mode to the connectors and the CRTC to give them a chance to
13071 * adjust it according to limitations or connector properties, and also
13072 * a chance to reject the mode entirely.
13073 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013074 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013075 if (connector_state->crtc != crtc)
13076 continue;
13077
13078 encoder = to_intel_encoder(connector_state->best_encoder);
13079
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013080 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013081 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013082 goto fail;
13083 }
13084 }
13085
Daniel Vetterff9a6752013-06-01 17:16:21 +020013086 /* Set default port clock if not overwritten by the encoder. Needs to be
13087 * done afterwards in case the encoder adjusts the mode. */
13088 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013089 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013090 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013091
Daniel Vettera43f6e02013-06-07 23:10:32 +020013092 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013093 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013094 DRM_DEBUG_KMS("CRTC fixup failed\n");
13095 goto fail;
13096 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013097
13098 if (ret == RETRY) {
13099 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13100 ret = -EINVAL;
13101 goto fail;
13102 }
13103
13104 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13105 retry = false;
13106 goto encoder_retry;
13107 }
13108
Daniel Vettere8fa4272015-08-12 11:43:34 +020013109 /* Dithering seems to not pass-through bits correctly when it should, so
13110 * only enable it on 6bpc panels. */
13111 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013112 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013113 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013114
Daniel Vetter7758a112012-07-08 19:40:39 +020013115fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013116 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013117}
13118
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013119static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013120intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013121{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013122 struct drm_crtc *crtc;
13123 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013124 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013125
Ville Syrjälä76688512014-01-10 11:28:06 +020013126 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013127 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013128 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013129
13130 /* Update hwmode for vblank functions */
13131 if (crtc->state->active)
13132 crtc->hwmode = crtc->state->adjusted_mode;
13133 else
13134 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013135
13136 /*
13137 * Update legacy state to satisfy fbc code. This can
13138 * be removed when fbc uses the atomic state.
13139 */
13140 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13141 struct drm_plane_state *plane_state = crtc->primary->state;
13142
13143 crtc->primary->fb = plane_state->fb;
13144 crtc->x = plane_state->src_x >> 16;
13145 crtc->y = plane_state->src_y >> 16;
13146 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013147 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013148}
13149
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013150static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013151{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013152 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013153
13154 if (clock1 == clock2)
13155 return true;
13156
13157 if (!clock1 || !clock2)
13158 return false;
13159
13160 diff = abs(clock1 - clock2);
13161
13162 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13163 return true;
13164
13165 return false;
13166}
13167
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013168static bool
13169intel_compare_m_n(unsigned int m, unsigned int n,
13170 unsigned int m2, unsigned int n2,
13171 bool exact)
13172{
13173 if (m == m2 && n == n2)
13174 return true;
13175
13176 if (exact || !m || !n || !m2 || !n2)
13177 return false;
13178
13179 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13180
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013181 if (n > n2) {
13182 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013183 m2 <<= 1;
13184 n2 <<= 1;
13185 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013186 } else if (n < n2) {
13187 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013188 m <<= 1;
13189 n <<= 1;
13190 }
13191 }
13192
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013193 if (n != n2)
13194 return false;
13195
13196 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013197}
13198
13199static bool
13200intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13201 struct intel_link_m_n *m2_n2,
13202 bool adjust)
13203{
13204 if (m_n->tu == m2_n2->tu &&
13205 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13206 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13207 intel_compare_m_n(m_n->link_m, m_n->link_n,
13208 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13209 if (adjust)
13210 *m2_n2 = *m_n;
13211
13212 return true;
13213 }
13214
13215 return false;
13216}
13217
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013218static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013219intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013220 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013221 struct intel_crtc_state *pipe_config,
13222 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013223{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013224 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013225 bool ret = true;
13226
13227#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13228 do { \
13229 if (!adjust) \
13230 DRM_ERROR(fmt, ##__VA_ARGS__); \
13231 else \
13232 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13233 } while (0)
13234
Daniel Vetter66e985c2013-06-05 13:34:20 +020013235#define PIPE_CONF_CHECK_X(name) \
13236 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013237 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013238 "(expected 0x%08x, found 0x%08x)\n", \
13239 current_config->name, \
13240 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013241 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013242 }
13243
Daniel Vetter08a24032013-04-19 11:25:34 +020013244#define PIPE_CONF_CHECK_I(name) \
13245 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013246 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013247 "(expected %i, found %i)\n", \
13248 current_config->name, \
13249 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013250 ret = false; \
13251 }
13252
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013253#define PIPE_CONF_CHECK_P(name) \
13254 if (current_config->name != pipe_config->name) { \
13255 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13256 "(expected %p, found %p)\n", \
13257 current_config->name, \
13258 pipe_config->name); \
13259 ret = false; \
13260 }
13261
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013262#define PIPE_CONF_CHECK_M_N(name) \
13263 if (!intel_compare_link_m_n(&current_config->name, \
13264 &pipe_config->name,\
13265 adjust)) { \
13266 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13267 "(expected tu %i gmch %i/%i link %i/%i, " \
13268 "found tu %i, gmch %i/%i link %i/%i)\n", \
13269 current_config->name.tu, \
13270 current_config->name.gmch_m, \
13271 current_config->name.gmch_n, \
13272 current_config->name.link_m, \
13273 current_config->name.link_n, \
13274 pipe_config->name.tu, \
13275 pipe_config->name.gmch_m, \
13276 pipe_config->name.gmch_n, \
13277 pipe_config->name.link_m, \
13278 pipe_config->name.link_n); \
13279 ret = false; \
13280 }
13281
Daniel Vetter55c561a2016-03-30 11:34:36 +020013282/* This is required for BDW+ where there is only one set of registers for
13283 * switching between high and low RR.
13284 * This macro can be used whenever a comparison has to be made between one
13285 * hw state and multiple sw state variables.
13286 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013287#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13288 if (!intel_compare_link_m_n(&current_config->name, \
13289 &pipe_config->name, adjust) && \
13290 !intel_compare_link_m_n(&current_config->alt_name, \
13291 &pipe_config->name, adjust)) { \
13292 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13293 "(expected tu %i gmch %i/%i link %i/%i, " \
13294 "or tu %i gmch %i/%i link %i/%i, " \
13295 "found tu %i, gmch %i/%i link %i/%i)\n", \
13296 current_config->name.tu, \
13297 current_config->name.gmch_m, \
13298 current_config->name.gmch_n, \
13299 current_config->name.link_m, \
13300 current_config->name.link_n, \
13301 current_config->alt_name.tu, \
13302 current_config->alt_name.gmch_m, \
13303 current_config->alt_name.gmch_n, \
13304 current_config->alt_name.link_m, \
13305 current_config->alt_name.link_n, \
13306 pipe_config->name.tu, \
13307 pipe_config->name.gmch_m, \
13308 pipe_config->name.gmch_n, \
13309 pipe_config->name.link_m, \
13310 pipe_config->name.link_n); \
13311 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013312 }
13313
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013314#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13315 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013316 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013317 "(expected %i, found %i)\n", \
13318 current_config->name & (mask), \
13319 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013320 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013321 }
13322
Ville Syrjälä5e550652013-09-06 23:29:07 +030013323#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13324 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013325 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013326 "(expected %i, found %i)\n", \
13327 current_config->name, \
13328 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013329 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013330 }
13331
Daniel Vetterbb760062013-06-06 14:55:52 +020013332#define PIPE_CONF_QUIRK(quirk) \
13333 ((current_config->quirks | pipe_config->quirks) & (quirk))
13334
Daniel Vettereccb1402013-05-22 00:50:22 +020013335 PIPE_CONF_CHECK_I(cpu_transcoder);
13336
Daniel Vetter08a24032013-04-19 11:25:34 +020013337 PIPE_CONF_CHECK_I(has_pch_encoder);
13338 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013339 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013340
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013341 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013342 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013343
13344 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013345 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013346
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013347 if (current_config->has_drrs)
13348 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13349 } else
13350 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013351
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013352 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013353
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013354 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13355 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13356 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13357 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13358 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13359 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013360
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013361 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13362 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13363 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13364 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13365 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13366 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013367
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013368 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020013369 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013370 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013371 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013372 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013373 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013374
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013375 PIPE_CONF_CHECK_I(has_audio);
13376
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013377 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013378 DRM_MODE_FLAG_INTERLACE);
13379
Daniel Vetterbb760062013-06-06 14:55:52 +020013380 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013381 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013382 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013383 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013384 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013385 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013386 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013387 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013388 DRM_MODE_FLAG_NVSYNC);
13389 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013390
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013391 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013392 /* pfit ratios are autocomputed by the hw on gen4+ */
13393 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013394 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013395 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013396
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013397 if (!adjust) {
13398 PIPE_CONF_CHECK_I(pipe_src_w);
13399 PIPE_CONF_CHECK_I(pipe_src_h);
13400
13401 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13402 if (current_config->pch_pfit.enabled) {
13403 PIPE_CONF_CHECK_X(pch_pfit.pos);
13404 PIPE_CONF_CHECK_X(pch_pfit.size);
13405 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013406
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013407 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13408 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013409
Jesse Barnese59150d2014-01-07 13:30:45 -080013410 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013411 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013412 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013413
Ville Syrjälä282740f2013-09-04 18:30:03 +030013414 PIPE_CONF_CHECK_I(double_wide);
13415
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013416 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013417 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013418 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013419 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13420 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013421 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013422 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013423 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13424 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13425 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013426
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013427 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13428 PIPE_CONF_CHECK_X(dsi_pll.div);
13429
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013430 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013431 PIPE_CONF_CHECK_I(pipe_bpp);
13432
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013433 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013434 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013435
Daniel Vetter66e985c2013-06-05 13:34:20 +020013436#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013437#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013438#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013439#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013440#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013441#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013442#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013443
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013444 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013445}
13446
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013447static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13448 const struct intel_crtc_state *pipe_config)
13449{
13450 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013451 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013452 &pipe_config->fdi_m_n);
13453 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13454
13455 /*
13456 * FDI already provided one idea for the dotclock.
13457 * Yell if the encoder disagrees.
13458 */
13459 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13460 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13461 fdi_dotclock, dotclock);
13462 }
13463}
13464
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013465static void verify_wm_state(struct drm_crtc *crtc,
13466 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013467{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013468 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013469 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013470 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013471 struct skl_pipe_wm hw_wm, *sw_wm;
13472 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13473 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13475 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013476 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013477
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013478 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013479 return;
13480
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013481 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
13482 sw_wm = &intel_crtc->wm.active.skl;
13483
Damien Lespiau08db6652014-11-04 17:06:52 +000013484 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13485 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13486
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013487 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013488 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013489 hw_plane_wm = &hw_wm.planes[plane];
13490 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013491
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013492 /* Watermarks */
13493 for (level = 0; level <= max_level; level++) {
13494 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13495 &sw_plane_wm->wm[level]))
13496 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013497
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013498 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13499 pipe_name(pipe), plane + 1, level,
13500 sw_plane_wm->wm[level].plane_en,
13501 sw_plane_wm->wm[level].plane_res_b,
13502 sw_plane_wm->wm[level].plane_res_l,
13503 hw_plane_wm->wm[level].plane_en,
13504 hw_plane_wm->wm[level].plane_res_b,
13505 hw_plane_wm->wm[level].plane_res_l);
13506 }
13507
13508 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13509 &sw_plane_wm->trans_wm)) {
13510 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13511 pipe_name(pipe), plane + 1,
13512 sw_plane_wm->trans_wm.plane_en,
13513 sw_plane_wm->trans_wm.plane_res_b,
13514 sw_plane_wm->trans_wm.plane_res_l,
13515 hw_plane_wm->trans_wm.plane_en,
13516 hw_plane_wm->trans_wm.plane_res_b,
13517 hw_plane_wm->trans_wm.plane_res_l);
13518 }
13519
13520 /* DDB */
13521 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13522 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13523
13524 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013525 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013526 pipe_name(pipe), plane + 1,
13527 sw_ddb_entry->start, sw_ddb_entry->end,
13528 hw_ddb_entry->start, hw_ddb_entry->end);
13529 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013530 }
13531
Lyude27082492016-08-24 07:48:10 +020013532 /*
13533 * cursor
13534 * If the cursor plane isn't active, we may not have updated it's ddb
13535 * allocation. In that case since the ddb allocation will be updated
13536 * once the plane becomes visible, we can skip this check
13537 */
13538 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013539 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13540 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013541
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013542 /* Watermarks */
13543 for (level = 0; level <= max_level; level++) {
13544 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13545 &sw_plane_wm->wm[level]))
13546 continue;
13547
13548 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13549 pipe_name(pipe), level,
13550 sw_plane_wm->wm[level].plane_en,
13551 sw_plane_wm->wm[level].plane_res_b,
13552 sw_plane_wm->wm[level].plane_res_l,
13553 hw_plane_wm->wm[level].plane_en,
13554 hw_plane_wm->wm[level].plane_res_b,
13555 hw_plane_wm->wm[level].plane_res_l);
13556 }
13557
13558 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13559 &sw_plane_wm->trans_wm)) {
13560 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13561 pipe_name(pipe),
13562 sw_plane_wm->trans_wm.plane_en,
13563 sw_plane_wm->trans_wm.plane_res_b,
13564 sw_plane_wm->trans_wm.plane_res_l,
13565 hw_plane_wm->trans_wm.plane_en,
13566 hw_plane_wm->trans_wm.plane_res_b,
13567 hw_plane_wm->trans_wm.plane_res_l);
13568 }
13569
13570 /* DDB */
13571 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13572 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13573
13574 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013575 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013576 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013577 sw_ddb_entry->start, sw_ddb_entry->end,
13578 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013579 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013580 }
13581}
13582
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013583static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013584verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013585{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013586 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013587
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013588 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013589 struct drm_encoder *encoder = connector->encoder;
13590 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013591
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013592 if (state->crtc != crtc)
13593 continue;
13594
Daniel Vetter5a21b662016-05-24 17:13:53 +020013595 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013596
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013597 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013598 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013599 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013600}
13601
13602static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013603verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013604{
13605 struct intel_encoder *encoder;
13606 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013607
Damien Lespiaub2784e12014-08-05 11:29:37 +010013608 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013609 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013610 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013611
13612 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13613 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013614 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013615
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013616 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013617 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013618 continue;
13619 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013620
13621 I915_STATE_WARN(connector->base.state->crtc !=
13622 encoder->base.crtc,
13623 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013624 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013625
Rob Clarke2c719b2014-12-15 13:56:32 -050013626 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013627 "encoder's enabled state mismatch "
13628 "(expected %i, found %i)\n",
13629 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013630
13631 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013632 bool active;
13633
13634 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013635 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013636 "encoder detached but still enabled on pipe %c.\n",
13637 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013638 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013639 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013640}
13641
13642static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013643verify_crtc_state(struct drm_crtc *crtc,
13644 struct drm_crtc_state *old_crtc_state,
13645 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013646{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013647 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013648 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013649 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13651 struct intel_crtc_state *pipe_config, *sw_config;
13652 struct drm_atomic_state *old_state;
13653 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013654
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013655 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013656 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013657 pipe_config = to_intel_crtc_state(old_crtc_state);
13658 memset(pipe_config, 0, sizeof(*pipe_config));
13659 pipe_config->base.crtc = crtc;
13660 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013661
Ville Syrjälä78108b72016-05-27 20:59:19 +030013662 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013663
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013664 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013665
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013666 /* hw state is inconsistent with the pipe quirk */
13667 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13668 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13669 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013670
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013671 I915_STATE_WARN(new_crtc_state->active != active,
13672 "crtc active state doesn't match with hw state "
13673 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013674
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013675 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13676 "transitional active state does not match atomic hw state "
13677 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013678
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013679 for_each_encoder_on_crtc(dev, crtc, encoder) {
13680 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013681
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013682 active = encoder->get_hw_state(encoder, &pipe);
13683 I915_STATE_WARN(active != new_crtc_state->active,
13684 "[ENCODER:%i] active %i with crtc active %i\n",
13685 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013686
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013687 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13688 "Encoder connected to wrong pipe %c\n",
13689 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013690
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013691 if (active) {
13692 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013693 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013694 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013695 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013696
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013697 if (!new_crtc_state->active)
13698 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013699
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013700 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013701
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013702 sw_config = to_intel_crtc_state(crtc->state);
13703 if (!intel_pipe_config_compare(dev, sw_config,
13704 pipe_config, false)) {
13705 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13706 intel_dump_pipe_config(intel_crtc, pipe_config,
13707 "[hw state]");
13708 intel_dump_pipe_config(intel_crtc, sw_config,
13709 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013710 }
13711}
13712
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013713static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013714verify_single_dpll_state(struct drm_i915_private *dev_priv,
13715 struct intel_shared_dpll *pll,
13716 struct drm_crtc *crtc,
13717 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013718{
13719 struct intel_dpll_hw_state dpll_hw_state;
13720 unsigned crtc_mask;
13721 bool active;
13722
13723 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13724
13725 DRM_DEBUG_KMS("%s\n", pll->name);
13726
13727 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13728
13729 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13730 I915_STATE_WARN(!pll->on && pll->active_mask,
13731 "pll in active use but not on in sw tracking\n");
13732 I915_STATE_WARN(pll->on && !pll->active_mask,
13733 "pll is on but not used by any active crtc\n");
13734 I915_STATE_WARN(pll->on != active,
13735 "pll on state mismatch (expected %i, found %i)\n",
13736 pll->on, active);
13737 }
13738
13739 if (!crtc) {
13740 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13741 "more active pll users than references: %x vs %x\n",
13742 pll->active_mask, pll->config.crtc_mask);
13743
13744 return;
13745 }
13746
13747 crtc_mask = 1 << drm_crtc_index(crtc);
13748
13749 if (new_state->active)
13750 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13751 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13752 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13753 else
13754 I915_STATE_WARN(pll->active_mask & crtc_mask,
13755 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13756 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13757
13758 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13759 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13760 crtc_mask, pll->config.crtc_mask);
13761
13762 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13763 &dpll_hw_state,
13764 sizeof(dpll_hw_state)),
13765 "pll hw state mismatch\n");
13766}
13767
13768static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013769verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13770 struct drm_crtc_state *old_crtc_state,
13771 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013772{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013773 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013774 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13775 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13776
13777 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013778 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013779
13780 if (old_state->shared_dpll &&
13781 old_state->shared_dpll != new_state->shared_dpll) {
13782 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13783 struct intel_shared_dpll *pll = old_state->shared_dpll;
13784
13785 I915_STATE_WARN(pll->active_mask & crtc_mask,
13786 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13787 pipe_name(drm_crtc_index(crtc)));
13788 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13789 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13790 pipe_name(drm_crtc_index(crtc)));
13791 }
13792}
13793
13794static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013795intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013796 struct drm_crtc_state *old_state,
13797 struct drm_crtc_state *new_state)
13798{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013799 if (!needs_modeset(new_state) &&
13800 !to_intel_crtc_state(new_state)->update_pipe)
13801 return;
13802
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013803 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013804 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013805 verify_crtc_state(crtc, old_state, new_state);
13806 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013807}
13808
13809static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013810verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013811{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013812 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013813 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013814
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013815 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013816 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013817}
Daniel Vetter53589012013-06-05 13:34:16 +020013818
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013819static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013820intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013821{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013822 verify_encoder_state(dev);
13823 verify_connector_state(dev, NULL);
13824 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013825}
13826
Ville Syrjälä80715b22014-05-15 20:23:23 +030013827static void update_scanline_offset(struct intel_crtc *crtc)
13828{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013829 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013830
13831 /*
13832 * The scanline counter increments at the leading edge of hsync.
13833 *
13834 * On most platforms it starts counting from vtotal-1 on the
13835 * first active line. That means the scanline counter value is
13836 * always one less than what we would expect. Ie. just after
13837 * start of vblank, which also occurs at start of hsync (on the
13838 * last active line), the scanline counter will read vblank_start-1.
13839 *
13840 * On gen2 the scanline counter starts counting from 1 instead
13841 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13842 * to keep the value positive), instead of adding one.
13843 *
13844 * On HSW+ the behaviour of the scanline counter depends on the output
13845 * type. For DP ports it behaves like most other platforms, but on HDMI
13846 * there's an extra 1 line difference. So we need to add two instead of
13847 * one to the value.
13848 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013849 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013850 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013851 int vtotal;
13852
Ville Syrjälä124abe02015-09-08 13:40:45 +030013853 vtotal = adjusted_mode->crtc_vtotal;
13854 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013855 vtotal /= 2;
13856
13857 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013858 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013859 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013860 crtc->scanline_offset = 2;
13861 } else
13862 crtc->scanline_offset = 1;
13863}
13864
Maarten Lankhorstad421372015-06-15 12:33:42 +020013865static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013866{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013867 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013868 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013869 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013870 struct drm_crtc *crtc;
13871 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013872 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013873
13874 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013875 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013876
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013877 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013879 struct intel_shared_dpll *old_dpll =
13880 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013881
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013882 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013883 continue;
13884
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013885 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013886
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013887 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013888 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013889
Maarten Lankhorstad421372015-06-15 12:33:42 +020013890 if (!shared_dpll)
13891 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13892
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013893 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013894 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013895}
13896
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013897/*
13898 * This implements the workaround described in the "notes" section of the mode
13899 * set sequence documentation. When going from no pipes or single pipe to
13900 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13901 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13902 */
13903static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13904{
13905 struct drm_crtc_state *crtc_state;
13906 struct intel_crtc *intel_crtc;
13907 struct drm_crtc *crtc;
13908 struct intel_crtc_state *first_crtc_state = NULL;
13909 struct intel_crtc_state *other_crtc_state = NULL;
13910 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13911 int i;
13912
13913 /* look at all crtc's that are going to be enabled in during modeset */
13914 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13915 intel_crtc = to_intel_crtc(crtc);
13916
13917 if (!crtc_state->active || !needs_modeset(crtc_state))
13918 continue;
13919
13920 if (first_crtc_state) {
13921 other_crtc_state = to_intel_crtc_state(crtc_state);
13922 break;
13923 } else {
13924 first_crtc_state = to_intel_crtc_state(crtc_state);
13925 first_pipe = intel_crtc->pipe;
13926 }
13927 }
13928
13929 /* No workaround needed? */
13930 if (!first_crtc_state)
13931 return 0;
13932
13933 /* w/a possibly needed, check how many crtc's are already enabled. */
13934 for_each_intel_crtc(state->dev, intel_crtc) {
13935 struct intel_crtc_state *pipe_config;
13936
13937 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13938 if (IS_ERR(pipe_config))
13939 return PTR_ERR(pipe_config);
13940
13941 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13942
13943 if (!pipe_config->base.active ||
13944 needs_modeset(&pipe_config->base))
13945 continue;
13946
13947 /* 2 or more enabled crtcs means no need for w/a */
13948 if (enabled_pipe != INVALID_PIPE)
13949 return 0;
13950
13951 enabled_pipe = intel_crtc->pipe;
13952 }
13953
13954 if (enabled_pipe != INVALID_PIPE)
13955 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13956 else if (other_crtc_state)
13957 other_crtc_state->hsw_workaround_pipe = first_pipe;
13958
13959 return 0;
13960}
13961
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013962static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13963{
13964 struct drm_crtc *crtc;
13965 struct drm_crtc_state *crtc_state;
13966 int ret = 0;
13967
13968 /* add all active pipes to the state */
13969 for_each_crtc(state->dev, crtc) {
13970 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13971 if (IS_ERR(crtc_state))
13972 return PTR_ERR(crtc_state);
13973
13974 if (!crtc_state->active || needs_modeset(crtc_state))
13975 continue;
13976
13977 crtc_state->mode_changed = true;
13978
13979 ret = drm_atomic_add_affected_connectors(state, crtc);
13980 if (ret)
13981 break;
13982
13983 ret = drm_atomic_add_affected_planes(state, crtc);
13984 if (ret)
13985 break;
13986 }
13987
13988 return ret;
13989}
13990
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013991static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013992{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013993 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013994 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013995 struct drm_crtc *crtc;
13996 struct drm_crtc_state *crtc_state;
13997 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013998
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013999 if (!check_digital_port_conflicts(state)) {
14000 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
14001 return -EINVAL;
14002 }
14003
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014004 intel_state->modeset = true;
14005 intel_state->active_crtcs = dev_priv->active_crtcs;
14006
14007 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14008 if (crtc_state->active)
14009 intel_state->active_crtcs |= 1 << i;
14010 else
14011 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070014012
14013 if (crtc_state->active != crtc->state->active)
14014 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014015 }
14016
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014017 /*
14018 * See if the config requires any additional preparation, e.g.
14019 * to adjust global state with pipes off. We need to do this
14020 * here so we can get the modeset_pipe updated config for the new
14021 * mode set on this crtc. For other crtcs we need to use the
14022 * adjusted_mode bits in the crtc directly.
14023 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014024 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014025 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014026 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014027 if (!intel_state->cdclk_pll_vco)
14028 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014029
Clint Taylorc89e39f2016-05-13 23:41:21 +030014030 ret = dev_priv->display.modeset_calc_cdclk(state);
14031 if (ret < 0)
14032 return ret;
14033
14034 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014035 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014036 ret = intel_modeset_all_pipes(state);
14037
14038 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014039 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014040
14041 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14042 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014043 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014044 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014045
Maarten Lankhorstad421372015-06-15 12:33:42 +020014046 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014047
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014048 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014049 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014050
Maarten Lankhorstad421372015-06-15 12:33:42 +020014051 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014052}
14053
Matt Roperaa363132015-09-24 15:53:18 -070014054/*
14055 * Handle calculation of various watermark data at the end of the atomic check
14056 * phase. The code here should be run after the per-crtc and per-plane 'check'
14057 * handlers to ensure that all derived state has been updated.
14058 */
Matt Roper55994c22016-05-12 07:06:08 -070014059static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014060{
14061 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014062 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014063
14064 /* Is there platform-specific watermark information to calculate? */
14065 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014066 return dev_priv->display.compute_global_watermarks(state);
14067
14068 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014069}
14070
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014071/**
14072 * intel_atomic_check - validate state object
14073 * @dev: drm device
14074 * @state: state to validate
14075 */
14076static int intel_atomic_check(struct drm_device *dev,
14077 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014078{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014079 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014080 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014081 struct drm_crtc *crtc;
14082 struct drm_crtc_state *crtc_state;
14083 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014084 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014085
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014086 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014087 if (ret)
14088 return ret;
14089
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014090 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014091 struct intel_crtc_state *pipe_config =
14092 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014093
14094 /* Catch I915_MODE_FLAG_INHERITED */
14095 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14096 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014097
Daniel Vetter26495482015-07-15 14:15:52 +020014098 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014099 continue;
14100
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014101 if (!crtc_state->enable) {
14102 any_ms = true;
14103 continue;
14104 }
14105
Daniel Vetter26495482015-07-15 14:15:52 +020014106 /* FIXME: For only active_changed we shouldn't need to do any
14107 * state recomputation at all. */
14108
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014109 ret = drm_atomic_add_affected_connectors(state, crtc);
14110 if (ret)
14111 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014112
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014113 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014114 if (ret) {
14115 intel_dump_pipe_config(to_intel_crtc(crtc),
14116 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014117 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014118 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014119
Jani Nikula73831232015-11-19 10:26:30 +020014120 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014121 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014122 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014123 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014124 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014125 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014126 }
14127
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014128 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014129 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014130
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014131 ret = drm_atomic_add_affected_planes(state, crtc);
14132 if (ret)
14133 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014134
Daniel Vetter26495482015-07-15 14:15:52 +020014135 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14136 needs_modeset(crtc_state) ?
14137 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014138 }
14139
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014140 if (any_ms) {
14141 ret = intel_modeset_checks(state);
14142
14143 if (ret)
14144 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014145 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014146 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014147
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014148 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014149 if (ret)
14150 return ret;
14151
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014152 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014153 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014154}
14155
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014156static int intel_atomic_prepare_commit(struct drm_device *dev,
14157 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014158 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014159{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014160 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014161 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014162 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014163 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014164 struct drm_crtc *crtc;
14165 int i, ret;
14166
Daniel Vetter5a21b662016-05-24 17:13:53 +020014167 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14168 if (state->legacy_cursor_update)
14169 continue;
14170
14171 ret = intel_crtc_wait_for_pending_flips(crtc);
14172 if (ret)
14173 return ret;
14174
14175 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14176 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014177 }
14178
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014179 ret = mutex_lock_interruptible(&dev->struct_mutex);
14180 if (ret)
14181 return ret;
14182
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014183 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014184 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014185
Dave Airlie21daaee2016-05-05 09:56:30 +100014186 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014187 for_each_plane_in_state(state, plane, plane_state, i) {
14188 struct intel_plane_state *intel_plane_state =
14189 to_intel_plane_state(plane_state);
Chris Wilsone95433c2016-10-28 13:58:27 +010014190 long timeout;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014191
14192 if (!intel_plane_state->wait_req)
14193 continue;
14194
Chris Wilsone95433c2016-10-28 13:58:27 +010014195 timeout = i915_wait_request(intel_plane_state->wait_req,
14196 I915_WAIT_INTERRUPTIBLE,
14197 MAX_SCHEDULE_TIMEOUT);
14198 if (timeout < 0) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014199 /* Any hang should be swallowed by the wait */
Chris Wilsone95433c2016-10-28 13:58:27 +010014200 WARN_ON(timeout == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014201 mutex_lock(&dev->struct_mutex);
14202 drm_atomic_helper_cleanup_planes(dev, state);
14203 mutex_unlock(&dev->struct_mutex);
Chris Wilsone95433c2016-10-28 13:58:27 +010014204 ret = timeout;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014205 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014206 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014207 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014208 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014209
14210 return ret;
14211}
14212
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014213u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14214{
14215 struct drm_device *dev = crtc->base.dev;
14216
14217 if (!dev->max_vblank_count)
14218 return drm_accurate_vblank_count(&crtc->base);
14219
14220 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14221}
14222
Daniel Vetter5a21b662016-05-24 17:13:53 +020014223static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14224 struct drm_i915_private *dev_priv,
14225 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014226{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014227 unsigned last_vblank_count[I915_MAX_PIPES];
14228 enum pipe pipe;
14229 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014230
Daniel Vetter5a21b662016-05-24 17:13:53 +020014231 if (!crtc_mask)
14232 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014233
Daniel Vetter5a21b662016-05-24 17:13:53 +020014234 for_each_pipe(dev_priv, pipe) {
14235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014236
Daniel Vetter5a21b662016-05-24 17:13:53 +020014237 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014238 continue;
14239
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014240 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014241 if (WARN_ON(ret != 0)) {
14242 crtc_mask &= ~(1 << pipe);
14243 continue;
14244 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014245
Daniel Vetter5a21b662016-05-24 17:13:53 +020014246 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14247 }
14248
14249 for_each_pipe(dev_priv, pipe) {
14250 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14251 long lret;
14252
14253 if (!((1 << pipe) & crtc_mask))
14254 continue;
14255
14256 lret = wait_event_timeout(dev->vblank[pipe].queue,
14257 last_vblank_count[pipe] !=
14258 drm_crtc_vblank_count(crtc),
14259 msecs_to_jiffies(50));
14260
14261 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14262
14263 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014264 }
14265}
14266
Daniel Vetter5a21b662016-05-24 17:13:53 +020014267static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014268{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014269 /* fb updated, need to unpin old fb */
14270 if (crtc_state->fb_changed)
14271 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014272
Daniel Vetter5a21b662016-05-24 17:13:53 +020014273 /* wm changes, need vblank before final wm's */
14274 if (crtc_state->update_wm_post)
14275 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014276
Daniel Vetter5a21b662016-05-24 17:13:53 +020014277 /*
14278 * cxsr is re-enabled after vblank.
14279 * This is already handled by crtc_state->update_wm_post,
14280 * but added for clarity.
14281 */
14282 if (crtc_state->disable_cxsr)
14283 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014284
Daniel Vetter5a21b662016-05-24 17:13:53 +020014285 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014286}
14287
Lyude896e5bb2016-08-24 07:48:09 +020014288static void intel_update_crtc(struct drm_crtc *crtc,
14289 struct drm_atomic_state *state,
14290 struct drm_crtc_state *old_crtc_state,
14291 unsigned int *crtc_vblank_mask)
14292{
14293 struct drm_device *dev = crtc->dev;
14294 struct drm_i915_private *dev_priv = to_i915(dev);
14295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14296 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14297 bool modeset = needs_modeset(crtc->state);
14298
14299 if (modeset) {
14300 update_scanline_offset(intel_crtc);
14301 dev_priv->display.crtc_enable(pipe_config, state);
14302 } else {
14303 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14304 }
14305
14306 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14307 intel_fbc_enable(
14308 intel_crtc, pipe_config,
14309 to_intel_plane_state(crtc->primary->state));
14310 }
14311
14312 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14313
14314 if (needs_vblank_wait(pipe_config))
14315 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14316}
14317
14318static void intel_update_crtcs(struct drm_atomic_state *state,
14319 unsigned int *crtc_vblank_mask)
14320{
14321 struct drm_crtc *crtc;
14322 struct drm_crtc_state *old_crtc_state;
14323 int i;
14324
14325 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14326 if (!crtc->state->active)
14327 continue;
14328
14329 intel_update_crtc(crtc, state, old_crtc_state,
14330 crtc_vblank_mask);
14331 }
14332}
14333
Lyude27082492016-08-24 07:48:10 +020014334static void skl_update_crtcs(struct drm_atomic_state *state,
14335 unsigned int *crtc_vblank_mask)
14336{
14337 struct drm_device *dev = state->dev;
Lyude27082492016-08-24 07:48:10 +020014338 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14339 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014340 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014341 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014342 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014343 unsigned int updated = 0;
14344 bool progress;
14345 enum pipe pipe;
14346
14347 /*
14348 * Whenever the number of active pipes changes, we need to make sure we
14349 * update the pipes in the right order so that their ddb allocations
14350 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14351 * cause pipe underruns and other bad stuff.
14352 */
14353 do {
14354 int i;
14355 progress = false;
14356
14357 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14358 bool vbl_wait = false;
14359 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014360
14361 intel_crtc = to_intel_crtc(crtc);
14362 cstate = to_intel_crtc_state(crtc->state);
14363 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014364
14365 if (updated & cmask || !crtc->state->active)
14366 continue;
Lyudece0ba282016-09-15 10:46:35 -040014367 if (skl_ddb_allocation_overlaps(state, intel_crtc))
Lyude27082492016-08-24 07:48:10 +020014368 continue;
14369
14370 updated |= cmask;
14371
14372 /*
14373 * If this is an already active pipe, it's DDB changed,
14374 * and this isn't the last pipe that needs updating
14375 * then we need to wait for a vblank to pass for the
14376 * new ddb allocation to take effect.
14377 */
Lyudece0ba282016-09-15 10:46:35 -040014378 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
14379 &intel_crtc->hw_ddb) &&
Lyude27082492016-08-24 07:48:10 +020014380 !crtc->state->active_changed &&
14381 intel_state->wm_results.dirty_pipes != updated)
14382 vbl_wait = true;
14383
14384 intel_update_crtc(crtc, state, old_crtc_state,
14385 crtc_vblank_mask);
14386
14387 if (vbl_wait)
14388 intel_wait_for_vblank(dev, pipe);
14389
14390 progress = true;
14391 }
14392 } while (progress);
14393}
14394
Daniel Vetter94f05022016-06-14 18:01:00 +020014395static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014396{
Daniel Vetter94f05022016-06-14 18:01:00 +020014397 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014398 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014399 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014400 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014401 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014402 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014403 struct drm_plane *plane;
14404 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014405 bool hw_check = intel_state->modeset;
14406 unsigned long put_domains[I915_MAX_PIPES] = {};
14407 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014408 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014409
Daniel Vetter94f05022016-06-14 18:01:00 +020014410 for_each_plane_in_state(state, plane, plane_state, i) {
14411 struct intel_plane_state *intel_plane_state =
Daniel Stone2d2c5ad2016-10-21 15:44:54 +010014412 to_intel_plane_state(plane->state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014413
Daniel Vetter94f05022016-06-14 18:01:00 +020014414 if (!intel_plane_state->wait_req)
14415 continue;
14416
Daniel Vetter94f05022016-06-14 18:01:00 +020014417 /* EIO should be eaten, and we can't get interrupted in the
14418 * worker, and blocking commits have waited already. */
Chris Wilsone95433c2016-10-28 13:58:27 +010014419 WARN_ON(i915_wait_request(intel_plane_state->wait_req,
14420 0, MAX_SCHEDULE_TIMEOUT) < 0);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014421 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014422
Daniel Vetterea0000f2016-06-13 16:13:46 +020014423 drm_atomic_helper_wait_for_dependencies(state);
14424
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014425 if (intel_state->modeset) {
14426 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14427 sizeof(intel_state->min_pixclk));
14428 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014429 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014430
14431 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014432 }
14433
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014434 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14436
Daniel Vetter5a21b662016-05-24 17:13:53 +020014437 if (needs_modeset(crtc->state) ||
14438 to_intel_crtc_state(crtc->state)->update_pipe) {
14439 hw_check = true;
14440
14441 put_domains[to_intel_crtc(crtc)->pipe] =
14442 modeset_get_crtc_power_domains(crtc,
14443 to_intel_crtc_state(crtc->state));
14444 }
14445
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014446 if (!needs_modeset(crtc->state))
14447 continue;
14448
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014449 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014450
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014451 if (old_crtc_state->active) {
14452 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014453 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014454 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014455 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014456 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014457
14458 /*
14459 * Underruns don't always raise
14460 * interrupts, so check manually.
14461 */
14462 intel_check_cpu_fifo_underruns(dev_priv);
14463 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014464
14465 if (!crtc->state->active)
14466 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014467 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014468 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014469
Daniel Vetterea9d7582012-07-10 10:42:52 +020014470 /* Only after disabling all output pipelines that will be changed can we
14471 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014472 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014473
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014474 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014475 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014476
14477 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014478 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014479 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014480 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014481
Lyude656d1b82016-08-17 15:55:54 -040014482 /*
14483 * SKL workaround: bspec recommends we disable the SAGV when we
14484 * have more then one pipe enabled
14485 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014486 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014487 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014488
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014489 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014490 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014491
Lyude896e5bb2016-08-24 07:48:09 +020014492 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014493 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014494 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014495
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014496 /* Complete events for now disable pipes here. */
14497 if (modeset && !crtc->state->active && crtc->state->event) {
14498 spin_lock_irq(&dev->event_lock);
14499 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14500 spin_unlock_irq(&dev->event_lock);
14501
14502 crtc->state->event = NULL;
14503 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014504 }
14505
Lyude896e5bb2016-08-24 07:48:09 +020014506 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14507 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14508
Daniel Vetter94f05022016-06-14 18:01:00 +020014509 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14510 * already, but still need the state for the delayed optimization. To
14511 * fix this:
14512 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14513 * - schedule that vblank worker _before_ calling hw_done
14514 * - at the start of commit_tail, cancel it _synchrously
14515 * - switch over to the vblank wait helper in the core after that since
14516 * we don't need out special handling any more.
14517 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014518 if (!state->legacy_cursor_update)
14519 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14520
14521 /*
14522 * Now that the vblank has passed, we can go ahead and program the
14523 * optimal watermarks on platforms that need two-step watermark
14524 * programming.
14525 *
14526 * TODO: Move this (and other cleanup) to an async worker eventually.
14527 */
14528 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14529 intel_cstate = to_intel_crtc_state(crtc->state);
14530
14531 if (dev_priv->display.optimize_watermarks)
14532 dev_priv->display.optimize_watermarks(intel_cstate);
14533 }
14534
14535 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14536 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14537
14538 if (put_domains[i])
14539 modeset_put_power_domains(dev_priv, put_domains[i]);
14540
14541 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14542 }
14543
Paulo Zanoni56feca92016-09-22 18:00:28 -030014544 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014545 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014546
Daniel Vetter94f05022016-06-14 18:01:00 +020014547 drm_atomic_helper_commit_hw_done(state);
14548
Daniel Vetter5a21b662016-05-24 17:13:53 +020014549 if (intel_state->modeset)
14550 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14551
14552 mutex_lock(&dev->struct_mutex);
14553 drm_atomic_helper_cleanup_planes(dev, state);
14554 mutex_unlock(&dev->struct_mutex);
14555
Daniel Vetterea0000f2016-06-13 16:13:46 +020014556 drm_atomic_helper_commit_cleanup_done(state);
14557
Chris Wilson08536952016-10-14 13:18:18 +010014558 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014559
Mika Kuoppala75714942015-12-16 09:26:48 +020014560 /* As one of the primary mmio accessors, KMS has a high likelihood
14561 * of triggering bugs in unclaimed access. After we finish
14562 * modesetting, see if an error has been flagged, and if so
14563 * enable debugging for the next modeset - and hope we catch
14564 * the culprit.
14565 *
14566 * XXX note that we assume display power is on at this point.
14567 * This might hold true now but we need to add pm helper to check
14568 * unclaimed only when the hardware is on, as atomic commits
14569 * can happen also when the device is completely off.
14570 */
14571 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014572}
14573
14574static void intel_atomic_commit_work(struct work_struct *work)
14575{
14576 struct drm_atomic_state *state = container_of(work,
14577 struct drm_atomic_state,
14578 commit_work);
14579 intel_atomic_commit_tail(state);
14580}
14581
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014582static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14583{
14584 struct drm_plane_state *old_plane_state;
14585 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014586 int i;
14587
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014588 for_each_plane_in_state(state, plane, old_plane_state, i)
14589 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14590 intel_fb_obj(plane->state->fb),
14591 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014592}
14593
Daniel Vetter94f05022016-06-14 18:01:00 +020014594/**
14595 * intel_atomic_commit - commit validated state object
14596 * @dev: DRM device
14597 * @state: the top-level driver state object
14598 * @nonblock: nonblocking commit
14599 *
14600 * This function commits a top-level state object that has been validated
14601 * with drm_atomic_helper_check().
14602 *
14603 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14604 * nonblocking commits are only safe for pure plane updates. Everything else
14605 * should work though.
14606 *
14607 * RETURNS
14608 * Zero for success or -errno.
14609 */
14610static int intel_atomic_commit(struct drm_device *dev,
14611 struct drm_atomic_state *state,
14612 bool nonblock)
14613{
14614 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014615 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014616 int ret = 0;
14617
14618 if (intel_state->modeset && nonblock) {
14619 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14620 return -EINVAL;
14621 }
14622
14623 ret = drm_atomic_helper_setup_commit(state, nonblock);
14624 if (ret)
14625 return ret;
14626
14627 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14628
14629 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14630 if (ret) {
14631 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14632 return ret;
14633 }
14634
14635 drm_atomic_helper_swap_state(state, true);
14636 dev_priv->wm.distrust_bios_wm = false;
14637 dev_priv->wm.skl_results = intel_state->wm_results;
14638 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014639 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014640
Chris Wilson08536952016-10-14 13:18:18 +010014641 drm_atomic_state_get(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014642 if (nonblock)
14643 queue_work(system_unbound_wq, &state->commit_work);
14644 else
14645 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014646
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014647 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014648}
14649
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014650void intel_crtc_restore_mode(struct drm_crtc *crtc)
14651{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014652 struct drm_device *dev = crtc->dev;
14653 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014654 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014655 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014656
14657 state = drm_atomic_state_alloc(dev);
14658 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014659 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14660 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014661 return;
14662 }
14663
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014664 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014665
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014666retry:
14667 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14668 ret = PTR_ERR_OR_ZERO(crtc_state);
14669 if (!ret) {
14670 if (!crtc_state->active)
14671 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014672
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014673 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014674 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014675 }
14676
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014677 if (ret == -EDEADLK) {
14678 drm_atomic_state_clear(state);
14679 drm_modeset_backoff(state->acquire_ctx);
14680 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014681 }
14682
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014683out:
Chris Wilson08536952016-10-14 13:18:18 +010014684 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014685}
14686
Bob Paauwea8784872016-07-15 14:59:02 +010014687/*
14688 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14689 * drm_atomic_helper_legacy_gamma_set() directly.
14690 */
14691static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14692 u16 *red, u16 *green, u16 *blue,
14693 uint32_t size)
14694{
14695 struct drm_device *dev = crtc->dev;
14696 struct drm_mode_config *config = &dev->mode_config;
14697 struct drm_crtc_state *state;
14698 int ret;
14699
14700 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14701 if (ret)
14702 return ret;
14703
14704 /*
14705 * Make sure we update the legacy properties so this works when
14706 * atomic is not enabled.
14707 */
14708
14709 state = crtc->state;
14710
14711 drm_object_property_set_value(&crtc->base,
14712 config->degamma_lut_property,
14713 (state->degamma_lut) ?
14714 state->degamma_lut->base.id : 0);
14715
14716 drm_object_property_set_value(&crtc->base,
14717 config->ctm_property,
14718 (state->ctm) ?
14719 state->ctm->base.id : 0);
14720
14721 drm_object_property_set_value(&crtc->base,
14722 config->gamma_lut_property,
14723 (state->gamma_lut) ?
14724 state->gamma_lut->base.id : 0);
14725
14726 return 0;
14727}
14728
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014729static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014730 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014731 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014732 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014733 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014734 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014735 .atomic_duplicate_state = intel_crtc_duplicate_state,
14736 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014737};
14738
Matt Roper6beb8c232014-12-01 15:40:14 -080014739/**
14740 * intel_prepare_plane_fb - Prepare fb for usage on plane
14741 * @plane: drm plane to prepare for
14742 * @fb: framebuffer to prepare for presentation
14743 *
14744 * Prepares a framebuffer for usage on a display plane. Generally this
14745 * involves pinning the underlying object and updating the frontbuffer tracking
14746 * bits. Some older platforms need special physical address handling for
14747 * cursor planes.
14748 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014749 * Must be called with struct_mutex held.
14750 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014751 * Returns 0 on success, negative error code on failure.
14752 */
14753int
14754intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014755 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014756{
14757 struct drm_device *dev = plane->dev;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014758 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014759 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014760 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014761 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014762 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014763 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014764
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014765 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014766 return 0;
14767
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014768 if (old_obj) {
14769 struct drm_crtc_state *crtc_state =
14770 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14771
14772 /* Big Hammer, we also need to ensure that any pending
14773 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14774 * current scanout is retired before unpinning the old
14775 * framebuffer. Note that we rely on userspace rendering
14776 * into the buffer attached to the pipe they are waiting
14777 * on. If not, userspace generates a GPU hang with IPEHR
14778 * point to the MI_WAIT_FOR_EVENT.
14779 *
14780 * This should only fail upon a hung GPU, in which case we
14781 * can safely continue.
14782 */
14783 if (needs_modeset(crtc_state))
Chris Wilsone95433c2016-10-28 13:58:27 +010014784 ret = i915_gem_object_wait(old_obj,
14785 I915_WAIT_INTERRUPTIBLE |
14786 I915_WAIT_LOCKED,
14787 MAX_SCHEDULE_TIMEOUT,
14788 NULL);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014789 if (ret) {
14790 /* GPU hangs should have been swallowed by the wait */
14791 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014792 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014793 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014794 }
14795
Chris Wilsonc37efb92016-06-17 08:28:47 +010014796 if (!obj)
14797 return 0;
14798
Daniel Vetter5a21b662016-05-24 17:13:53 +020014799 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014800 resv = i915_gem_object_get_dmabuf_resv(obj);
14801 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014802 long lret;
14803
Chris Wilsonc37efb92016-06-17 08:28:47 +010014804 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014805 MAX_SCHEDULE_TIMEOUT);
14806 if (lret == -ERESTARTSYS)
14807 return lret;
14808
14809 WARN(lret < 0, "waiting returns %li\n", lret);
14810 }
14811
Chris Wilsonc37efb92016-06-17 08:28:47 +010014812 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014813 INTEL_INFO(dev)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014814 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014815 ret = i915_gem_object_attach_phys(obj, align);
14816 if (ret)
14817 DRM_DEBUG_KMS("failed to attach phys object\n");
14818 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014819 struct i915_vma *vma;
14820
14821 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14822 if (IS_ERR(vma))
14823 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014824 }
14825
Chris Wilsonc37efb92016-06-17 08:28:47 +010014826 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014827 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014828 i915_gem_active_get(&obj->last_write,
14829 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014830 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014831
Matt Roper6beb8c232014-12-01 15:40:14 -080014832 return ret;
14833}
14834
Matt Roper38f3ce32014-12-02 07:45:25 -080014835/**
14836 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14837 * @plane: drm plane to clean up for
14838 * @fb: old framebuffer that was on plane
14839 *
14840 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014841 *
14842 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014843 */
14844void
14845intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014846 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014847{
14848 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014849 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014850 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014851 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14852 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014853
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014854 old_intel_state = to_intel_plane_state(old_state);
14855
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014856 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014857 return;
14858
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014859 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14860 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014861 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014862
Keith Packard84978252016-07-31 00:54:51 -070014863 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014864 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014865}
14866
Chandra Konduru6156a452015-04-27 13:48:39 -070014867int
14868skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14869{
14870 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014871 int crtc_clock, cdclk;
14872
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014873 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014874 return DRM_PLANE_HELPER_NO_SCALING;
14875
Chandra Konduru6156a452015-04-27 13:48:39 -070014876 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014877 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014878
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014879 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014880 return DRM_PLANE_HELPER_NO_SCALING;
14881
14882 /*
14883 * skl max scale is lower of:
14884 * close to 3 but not 3, -1 is for that purpose
14885 * or
14886 * cdclk/crtc_clock
14887 */
14888 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14889
14890 return max_scale;
14891}
14892
Matt Roper465c1202014-05-29 08:06:54 -070014893static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014894intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014895 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014896 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014897{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014898 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014899 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014900 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014901 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14902 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014903 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014904
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014905 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014906 /* use scaler when colorkey is not required */
14907 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14908 min_scale = 1;
14909 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14910 }
Sonika Jindald8106362015-04-10 14:37:28 +053014911 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014912 }
Sonika Jindald8106362015-04-10 14:37:28 +053014913
Daniel Vettercc926382016-08-15 10:41:47 +020014914 ret = drm_plane_helper_check_state(&state->base,
14915 &state->clip,
14916 min_scale, max_scale,
14917 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014918 if (ret)
14919 return ret;
14920
Daniel Vettercc926382016-08-15 10:41:47 +020014921 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014922 return 0;
14923
14924 if (INTEL_GEN(dev_priv) >= 9) {
14925 ret = skl_check_plane_surface(state);
14926 if (ret)
14927 return ret;
14928 }
14929
14930 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014931}
14932
Daniel Vetter5a21b662016-05-24 17:13:53 +020014933static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14934 struct drm_crtc_state *old_crtc_state)
14935{
14936 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014937 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014939 struct intel_crtc_state *intel_cstate =
14940 to_intel_crtc_state(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014941 struct intel_crtc_state *old_intel_state =
14942 to_intel_crtc_state(old_crtc_state);
14943 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014944 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014945
14946 /* Perform vblank evasion around commit operation */
14947 intel_pipe_update_start(intel_crtc);
14948
14949 if (modeset)
14950 return;
14951
14952 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14953 intel_color_set_csc(crtc->state);
14954 intel_color_load_luts(crtc->state);
14955 }
14956
Lyudeb707aa52016-09-15 10:56:06 -040014957 if (intel_cstate->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014958 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyudeb707aa52016-09-15 10:56:06 -040014959 } else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014960 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014961
14962 I915_WRITE(PIPE_WM_LINETIME(pipe),
Lyudeb707aa52016-09-15 10:56:06 -040014963 intel_cstate->wm.skl.optimal.linetime);
Lyude62e0fb82016-08-22 12:50:08 -040014964 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014965}
14966
14967static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14968 struct drm_crtc_state *old_crtc_state)
14969{
14970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14971
14972 intel_pipe_update_end(intel_crtc, NULL);
14973}
14974
Matt Ropercf4c7c12014-12-04 10:27:42 -080014975/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014976 * intel_plane_destroy - destroy a plane
14977 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014978 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014979 * Common destruction function for all types of planes (primary, cursor,
14980 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014981 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014982void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014983{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014984 if (!plane)
14985 return;
14986
Matt Roper465c1202014-05-29 08:06:54 -070014987 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014988 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014989}
14990
Matt Roper65a3fea2015-01-21 16:35:42 -080014991const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014992 .update_plane = drm_atomic_helper_update_plane,
14993 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014994 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014995 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014996 .atomic_get_property = intel_plane_atomic_get_property,
14997 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014998 .atomic_duplicate_state = intel_plane_duplicate_state,
14999 .atomic_destroy_state = intel_plane_destroy_state,
15000
Matt Roper465c1202014-05-29 08:06:54 -070015001};
15002
15003static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
15004 int pipe)
15005{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015006 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015007 struct intel_plane *primary = NULL;
15008 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015009 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015010 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015011 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015012 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015013
15014 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015015 if (!primary)
15016 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070015017
Matt Roper8e7d6882015-01-21 16:35:41 -080015018 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015019 if (!state)
15020 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015021 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015022
Matt Roper465c1202014-05-29 08:06:54 -070015023 primary->can_scale = false;
15024 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015025 if (INTEL_INFO(dev)->gen >= 9) {
15026 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015027 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015028 }
Matt Roper465c1202014-05-29 08:06:54 -070015029 primary->pipe = pipe;
15030 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015031 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015032 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015033 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
15034 primary->plane = !pipe;
15035
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015036 if (INTEL_INFO(dev)->gen >= 9) {
15037 intel_primary_formats = skl_primary_formats;
15038 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015039
15040 primary->update_plane = skylake_update_primary_plane;
15041 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015042 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015043 intel_primary_formats = i965_primary_formats;
15044 num_formats = ARRAY_SIZE(i965_primary_formats);
15045
15046 primary->update_plane = ironlake_update_primary_plane;
15047 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015048 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015049 intel_primary_formats = i965_primary_formats;
15050 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015051
15052 primary->update_plane = i9xx_update_primary_plane;
15053 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015054 } else {
15055 intel_primary_formats = i8xx_primary_formats;
15056 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015057
15058 primary->update_plane = i9xx_update_primary_plane;
15059 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015060 }
15061
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015062 if (INTEL_INFO(dev)->gen >= 9)
15063 ret = drm_universal_plane_init(dev, &primary->base, 0,
15064 &intel_plane_funcs,
15065 intel_primary_formats, num_formats,
15066 DRM_PLANE_TYPE_PRIMARY,
15067 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015068 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015069 ret = drm_universal_plane_init(dev, &primary->base, 0,
15070 &intel_plane_funcs,
15071 intel_primary_formats, num_formats,
15072 DRM_PLANE_TYPE_PRIMARY,
15073 "primary %c", pipe_name(pipe));
15074 else
15075 ret = drm_universal_plane_init(dev, &primary->base, 0,
15076 &intel_plane_funcs,
15077 intel_primary_formats, num_formats,
15078 DRM_PLANE_TYPE_PRIMARY,
15079 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015080 if (ret)
15081 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015082
Dave Airlie5481e272016-10-25 16:36:13 +100015083 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015084 supported_rotations =
15085 DRM_ROTATE_0 | DRM_ROTATE_90 |
15086 DRM_ROTATE_180 | DRM_ROTATE_270;
Dave Airlie5481e272016-10-25 16:36:13 +100015087 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015088 supported_rotations =
15089 DRM_ROTATE_0 | DRM_ROTATE_180;
15090 } else {
15091 supported_rotations = DRM_ROTATE_0;
15092 }
15093
Dave Airlie5481e272016-10-25 16:36:13 +100015094 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015095 drm_plane_create_rotation_property(&primary->base,
15096 DRM_ROTATE_0,
15097 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015098
Matt Roperea2c67b2014-12-23 10:41:52 -080015099 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15100
Matt Roper465c1202014-05-29 08:06:54 -070015101 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015102
15103fail:
15104 kfree(state);
15105 kfree(primary);
15106
15107 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015108}
15109
Matt Roper3d7d6512014-06-10 08:28:13 -070015110static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015111intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015112 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015113 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015114{
Matt Roper2b875c22014-12-01 15:40:13 -080015115 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015116 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015117 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015118 unsigned stride;
15119 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015120
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015121 ret = drm_plane_helper_check_state(&state->base,
15122 &state->clip,
15123 DRM_PLANE_HELPER_NO_SCALING,
15124 DRM_PLANE_HELPER_NO_SCALING,
15125 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015126 if (ret)
15127 return ret;
15128
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015129 /* if we want to turn off the cursor ignore width and height */
15130 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015131 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015132
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015133 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015134 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15135 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015136 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15137 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015138 return -EINVAL;
15139 }
15140
Matt Roperea2c67b2014-12-23 10:41:52 -080015141 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15142 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015143 DRM_DEBUG_KMS("buffer is too small\n");
15144 return -ENOMEM;
15145 }
15146
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015147 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015148 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015149 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015150 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015151
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015152 /*
15153 * There's something wrong with the cursor on CHV pipe C.
15154 * If it straddles the left edge of the screen then
15155 * moving it away from the edge or disabling it often
15156 * results in a pipe underrun, and often that can lead to
15157 * dead pipe (constant underrun reported, and it scans
15158 * out just a solid color). To recover from that, the
15159 * display power well must be turned off and on again.
15160 * Refuse the put the cursor into that compromised position.
15161 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015162 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015163 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015164 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15165 return -EINVAL;
15166 }
15167
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015168 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015169}
15170
Matt Roperf4a2cf22014-12-01 15:40:12 -080015171static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015172intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015173 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015174{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15176
15177 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015178 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015179}
15180
15181static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015182intel_update_cursor_plane(struct drm_plane *plane,
15183 const struct intel_crtc_state *crtc_state,
15184 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015185{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015186 struct drm_crtc *crtc = crtc_state->base.crtc;
15187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015188 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015189 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015190 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015191
Matt Roperf4a2cf22014-12-01 15:40:12 -080015192 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015193 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015194 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015195 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015196 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015197 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015198
Gustavo Padovana912f122014-12-01 15:40:10 -080015199 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015200 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015201}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015202
Matt Roper3d7d6512014-06-10 08:28:13 -070015203static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15204 int pipe)
15205{
Dave Airlie5481e272016-10-25 16:36:13 +100015206 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015207 struct intel_plane *cursor = NULL;
15208 struct intel_plane_state *state = NULL;
15209 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015210
15211 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015212 if (!cursor)
15213 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015214
Matt Roper8e7d6882015-01-21 16:35:41 -080015215 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015216 if (!state)
15217 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015218 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015219
Matt Roper3d7d6512014-06-10 08:28:13 -070015220 cursor->can_scale = false;
15221 cursor->max_downscale = 1;
15222 cursor->pipe = pipe;
15223 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015224 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015225 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015226 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015227 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015228
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015229 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15230 &intel_plane_funcs,
15231 intel_cursor_formats,
15232 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015233 DRM_PLANE_TYPE_CURSOR,
15234 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015235 if (ret)
15236 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015237
Dave Airlie5481e272016-10-25 16:36:13 +100015238 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015239 drm_plane_create_rotation_property(&cursor->base,
15240 DRM_ROTATE_0,
15241 DRM_ROTATE_0 |
15242 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015243
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015244 if (INTEL_INFO(dev)->gen >=9)
15245 state->scaler_id = -1;
15246
Matt Roperea2c67b2014-12-23 10:41:52 -080015247 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15248
Matt Roper3d7d6512014-06-10 08:28:13 -070015249 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015250
15251fail:
15252 kfree(state);
15253 kfree(cursor);
15254
15255 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015256}
15257
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015258static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15259 struct intel_crtc_state *crtc_state)
15260{
15261 int i;
15262 struct intel_scaler *intel_scaler;
15263 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15264
15265 for (i = 0; i < intel_crtc->num_scalers; i++) {
15266 intel_scaler = &scaler_state->scalers[i];
15267 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015268 intel_scaler->mode = PS_SCALER_MODE_DYN;
15269 }
15270
15271 scaler_state->scaler_id = -1;
15272}
15273
Hannes Ederb358d0a2008-12-18 21:18:47 +010015274static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015275{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015276 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015277 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015278 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015279 struct drm_plane *primary = NULL;
15280 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015281 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015282
Daniel Vetter955382f2013-09-19 14:05:45 +020015283 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015284 if (intel_crtc == NULL)
15285 return;
15286
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015287 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15288 if (!crtc_state)
15289 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015290 intel_crtc->config = crtc_state;
15291 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015292 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015293
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015294 /* initialize shared scalers */
15295 if (INTEL_INFO(dev)->gen >= 9) {
15296 if (pipe == PIPE_C)
15297 intel_crtc->num_scalers = 1;
15298 else
15299 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15300
15301 skl_init_scalers(dev, intel_crtc, crtc_state);
15302 }
15303
Matt Roper465c1202014-05-29 08:06:54 -070015304 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015305 if (!primary)
15306 goto fail;
15307
15308 cursor = intel_cursor_plane_create(dev, pipe);
15309 if (!cursor)
15310 goto fail;
15311
Matt Roper465c1202014-05-29 08:06:54 -070015312 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015313 cursor, &intel_crtc_funcs,
15314 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015315 if (ret)
15316 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015317
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015318 /*
15319 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015320 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015321 */
Jesse Barnes80824002009-09-10 15:28:06 -070015322 intel_crtc->pipe = pipe;
15323 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015324 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015325 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015326 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015327 }
15328
Chris Wilson4b0e3332014-05-30 16:35:26 +030015329 intel_crtc->cursor_base = ~0;
15330 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015331 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015332
Ville Syrjälä852eb002015-06-24 22:00:07 +030015333 intel_crtc->wm.cxsr_allowed = true;
15334
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015335 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15336 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15337 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15338 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15339
Jesse Barnes79e53942008-11-07 14:24:08 -080015340 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015341
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015342 intel_color_init(&intel_crtc->base);
15343
Daniel Vetter87b6b102014-05-15 15:33:46 +020015344 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015345 return;
15346
15347fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015348 intel_plane_destroy(primary);
15349 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015350 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015351 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015352}
15353
Jesse Barnes752aa882013-10-31 18:55:49 +020015354enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15355{
15356 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015357 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015358
Rob Clark51fd3712013-11-19 12:10:12 -050015359 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015360
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015361 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015362 return INVALID_PIPE;
15363
15364 return to_intel_crtc(encoder->crtc)->pipe;
15365}
15366
Carl Worth08d7b3d2009-04-29 14:43:54 -070015367int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015368 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015369{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015370 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015371 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015372 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015373
Rob Clark7707e652014-07-17 23:30:04 -040015374 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015375 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015376 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015377
Rob Clark7707e652014-07-17 23:30:04 -040015378 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015379 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015380
Daniel Vetterc05422d2009-08-11 16:05:30 +020015381 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015382}
15383
Daniel Vetter66a92782012-07-12 20:08:18 +020015384static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015385{
Daniel Vetter66a92782012-07-12 20:08:18 +020015386 struct drm_device *dev = encoder->base.dev;
15387 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015388 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015389 int entry = 0;
15390
Damien Lespiaub2784e12014-08-05 11:29:37 +010015391 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015392 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015393 index_mask |= (1 << entry);
15394
Jesse Barnes79e53942008-11-07 14:24:08 -080015395 entry++;
15396 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015397
Jesse Barnes79e53942008-11-07 14:24:08 -080015398 return index_mask;
15399}
15400
Chris Wilson4d302442010-12-14 19:21:29 +000015401static bool has_edp_a(struct drm_device *dev)
15402{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015403 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015404
15405 if (!IS_MOBILE(dev))
15406 return false;
15407
15408 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15409 return false;
15410
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015411 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015412 return false;
15413
15414 return true;
15415}
15416
Jesse Barnes84b4e042014-06-25 08:24:29 -070015417static bool intel_crt_present(struct drm_device *dev)
15418{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015419 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015420
Damien Lespiau884497e2013-12-03 13:56:23 +000015421 if (INTEL_INFO(dev)->gen >= 9)
15422 return false;
15423
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015424 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015425 return false;
15426
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015427 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015428 return false;
15429
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015430 if (HAS_PCH_LPT_H(dev_priv) &&
15431 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015432 return false;
15433
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015434 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015435 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015436 return false;
15437
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015438 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015439 return false;
15440
15441 return true;
15442}
15443
Imre Deak8090ba82016-08-10 14:07:33 +030015444void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15445{
15446 int pps_num;
15447 int pps_idx;
15448
15449 if (HAS_DDI(dev_priv))
15450 return;
15451 /*
15452 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15453 * everywhere where registers can be write protected.
15454 */
15455 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15456 pps_num = 2;
15457 else
15458 pps_num = 1;
15459
15460 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15461 u32 val = I915_READ(PP_CONTROL(pps_idx));
15462
15463 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15464 I915_WRITE(PP_CONTROL(pps_idx), val);
15465 }
15466}
15467
Imre Deak44cb7342016-08-10 14:07:29 +030015468static void intel_pps_init(struct drm_i915_private *dev_priv)
15469{
15470 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15471 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15472 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15473 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15474 else
15475 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015476
15477 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015478}
15479
Jesse Barnes79e53942008-11-07 14:24:08 -080015480static void intel_setup_outputs(struct drm_device *dev)
15481{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015482 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015483 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015484 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015485
Imre Deak44cb7342016-08-10 14:07:29 +030015486 intel_pps_init(dev_priv);
15487
Imre Deak97a824e12016-06-21 11:51:47 +030015488 /*
15489 * intel_edp_init_connector() depends on this completing first, to
15490 * prevent the registeration of both eDP and LVDS and the incorrect
15491 * sharing of the PPS.
15492 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015493 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015494
Jesse Barnes84b4e042014-06-25 08:24:29 -070015495 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015496 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015497
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010015498 if (IS_BROXTON(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015499 /*
15500 * FIXME: Broxton doesn't support port detection via the
15501 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15502 * detect the ports.
15503 */
15504 intel_ddi_init(dev, PORT_A);
15505 intel_ddi_init(dev, PORT_B);
15506 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015507
15508 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015509 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015510 int found;
15511
Jesse Barnesde31fac2015-03-06 15:53:32 -080015512 /*
15513 * Haswell uses DDI functions to detect digital outputs.
15514 * On SKL pre-D0 the strap isn't connected, so we assume
15515 * it's there.
15516 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015517 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015518 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015519 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015520 intel_ddi_init(dev, PORT_A);
15521
15522 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15523 * register */
15524 found = I915_READ(SFUSE_STRAP);
15525
15526 if (found & SFUSE_STRAP_DDIB_DETECTED)
15527 intel_ddi_init(dev, PORT_B);
15528 if (found & SFUSE_STRAP_DDIC_DETECTED)
15529 intel_ddi_init(dev, PORT_C);
15530 if (found & SFUSE_STRAP_DDID_DETECTED)
15531 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015532 /*
15533 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15534 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015535 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015536 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15537 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15538 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15539 intel_ddi_init(dev, PORT_E);
15540
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015541 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015542 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015543 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015544
15545 if (has_edp_a(dev))
15546 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015547
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015548 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015549 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015550 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015551 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015552 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015553 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015554 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015555 }
15556
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015557 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015558 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015559
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015560 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015561 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015562
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015563 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015564 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015565
Daniel Vetter270b3042012-10-27 15:52:05 +020015566 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015567 intel_dp_init(dev, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015568 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015569 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015570
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015571 /*
15572 * The DP_DETECTED bit is the latched state of the DDC
15573 * SDA pin at boot. However since eDP doesn't require DDC
15574 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15575 * eDP ports may have been muxed to an alternate function.
15576 * Thus we can't rely on the DP_DETECTED bit alone to detect
15577 * eDP ports. Consult the VBT as well as DP_DETECTED to
15578 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015579 *
15580 * Sadly the straps seem to be missing sometimes even for HDMI
15581 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15582 * and VBT for the presence of the port. Additionally we can't
15583 * trust the port type the VBT declares as we've seen at least
15584 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015585 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015586 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015587 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15588 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015589 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015590 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015591 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015592
Chris Wilson457c52d2016-06-01 08:27:50 +010015593 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015594 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15595 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015596 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015597 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015598 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015599
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015600 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015601 /*
15602 * eDP not supported on port D,
15603 * so no need to worry about it
15604 */
15605 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15606 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015607 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015608 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15609 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015610 }
15611
Jani Nikula3cfca972013-08-27 15:12:26 +030015612 intel_dsi_init(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015613 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015614 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015615
Paulo Zanonie2debe92013-02-18 19:00:27 -030015616 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015617 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015618 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015619 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015620 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015621 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015622 }
Ma Ling27185ae2009-08-24 13:50:23 +080015623
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015624 if (!found && IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015625 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015626 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015627
15628 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015629
Paulo Zanonie2debe92013-02-18 19:00:27 -030015630 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015631 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015632 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015633 }
Ma Ling27185ae2009-08-24 13:50:23 +080015634
Paulo Zanonie2debe92013-02-18 19:00:27 -030015635 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015636
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015637 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015638 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015639 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015640 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015641 if (IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015642 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015643 }
Ma Ling27185ae2009-08-24 13:50:23 +080015644
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015645 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015646 intel_dp_init(dev, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015647 } else if (IS_GEN2(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015648 intel_dvo_init(dev);
15649
Zhenyu Wang103a1962009-11-27 11:44:36 +080015650 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015651 intel_tv_init(dev);
15652
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015653 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015654
Damien Lespiaub2784e12014-08-05 11:29:37 +010015655 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015656 encoder->base.possible_crtcs = encoder->crtc_mask;
15657 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015658 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015659 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015660
Paulo Zanonidde86e22012-12-01 12:04:25 -020015661 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015662
15663 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015664}
15665
15666static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15667{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015668 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015669 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015670
Daniel Vetteref2d6332014-02-10 18:00:38 +010015671 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015672 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015673 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015674 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015675 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015676 kfree(intel_fb);
15677}
15678
15679static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015680 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015681 unsigned int *handle)
15682{
15683 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015684 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015685
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015686 if (obj->userptr.mm) {
15687 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15688 return -EINVAL;
15689 }
15690
Chris Wilson05394f32010-11-08 19:18:58 +000015691 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015692}
15693
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015694static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15695 struct drm_file *file,
15696 unsigned flags, unsigned color,
15697 struct drm_clip_rect *clips,
15698 unsigned num_clips)
15699{
15700 struct drm_device *dev = fb->dev;
15701 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15702 struct drm_i915_gem_object *obj = intel_fb->obj;
15703
15704 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015705 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015706 mutex_unlock(&dev->struct_mutex);
15707
15708 return 0;
15709}
15710
Jesse Barnes79e53942008-11-07 14:24:08 -080015711static const struct drm_framebuffer_funcs intel_fb_funcs = {
15712 .destroy = intel_user_framebuffer_destroy,
15713 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015714 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015715};
15716
Damien Lespiaub3218032015-02-27 11:15:18 +000015717static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015718u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15719 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015720{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015721 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015722
15723 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015724 int cpp = drm_format_plane_cpp(pixel_format, 0);
15725
Damien Lespiaub3218032015-02-27 11:15:18 +000015726 /* "The stride in bytes must not exceed the of the size of 8K
15727 * pixels and 32K bytes."
15728 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015729 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015730 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15731 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015732 return 32*1024;
15733 } else if (gen >= 4) {
15734 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15735 return 16*1024;
15736 else
15737 return 32*1024;
15738 } else if (gen >= 3) {
15739 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15740 return 8*1024;
15741 else
15742 return 16*1024;
15743 } else {
15744 /* XXX DSPC is limited to 4k tiled */
15745 return 8*1024;
15746 }
15747}
15748
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015749static int intel_framebuffer_init(struct drm_device *dev,
15750 struct intel_framebuffer *intel_fb,
15751 struct drm_mode_fb_cmd2 *mode_cmd,
15752 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015753{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015754 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015755 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015756 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015757 u32 pitch_limit, stride_alignment;
Eric Engestromd3828142016-08-15 16:29:55 +010015758 char *format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015759
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015760 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15761
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015762 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015763 /*
15764 * If there's a fence, enforce that
15765 * the fb modifier and tiling mode match.
15766 */
15767 if (tiling != I915_TILING_NONE &&
15768 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015769 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15770 return -EINVAL;
15771 }
15772 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015773 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015774 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015775 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015776 DRM_DEBUG("No Y tiling for legacy addfb\n");
15777 return -EINVAL;
15778 }
15779 }
15780
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015781 /* Passed in modifier sanity checking. */
15782 switch (mode_cmd->modifier[0]) {
15783 case I915_FORMAT_MOD_Y_TILED:
15784 case I915_FORMAT_MOD_Yf_TILED:
15785 if (INTEL_INFO(dev)->gen < 9) {
15786 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15787 mode_cmd->modifier[0]);
15788 return -EINVAL;
15789 }
15790 case DRM_FORMAT_MOD_NONE:
15791 case I915_FORMAT_MOD_X_TILED:
15792 break;
15793 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015794 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15795 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015796 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015797 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015798
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015799 /*
15800 * gen2/3 display engine uses the fence if present,
15801 * so the tiling mode must match the fb modifier exactly.
15802 */
15803 if (INTEL_INFO(dev_priv)->gen < 4 &&
15804 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15805 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15806 return -EINVAL;
15807 }
15808
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015809 stride_alignment = intel_fb_stride_alignment(dev_priv,
15810 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015811 mode_cmd->pixel_format);
15812 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15813 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15814 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015815 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015816 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015817
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015818 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015819 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015820 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015821 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15822 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015823 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015824 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015825 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015826 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015827
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015828 /*
15829 * If there's a fence, enforce that
15830 * the fb pitch and fence stride match.
15831 */
15832 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015833 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015834 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015835 mode_cmd->pitches[0],
15836 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015837 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015838 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015839
Ville Syrjälä57779d02012-10-31 17:50:14 +020015840 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015841 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015842 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015843 case DRM_FORMAT_RGB565:
15844 case DRM_FORMAT_XRGB8888:
15845 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015846 break;
15847 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015848 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015849 format_name = drm_get_format_name(mode_cmd->pixel_format);
15850 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15851 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015852 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015853 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015854 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015855 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015856 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Wayne Boyer666a4532015-12-09 12:29:35 -080015857 INTEL_INFO(dev)->gen < 9) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015858 format_name = drm_get_format_name(mode_cmd->pixel_format);
15859 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15860 kfree(format_name);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015861 return -EINVAL;
15862 }
15863 break;
15864 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015865 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015866 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015867 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015868 format_name = drm_get_format_name(mode_cmd->pixel_format);
15869 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15870 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015871 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015872 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015873 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015874 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015875 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015876 format_name = drm_get_format_name(mode_cmd->pixel_format);
15877 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15878 kfree(format_name);
Damien Lespiau75312082015-05-15 19:06:01 +010015879 return -EINVAL;
15880 }
15881 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015882 case DRM_FORMAT_YUYV:
15883 case DRM_FORMAT_UYVY:
15884 case DRM_FORMAT_YVYU:
15885 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015886 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015887 format_name = drm_get_format_name(mode_cmd->pixel_format);
15888 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15889 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015890 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015891 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015892 break;
15893 default:
Eric Engestrom90844f02016-08-15 01:02:38 +010015894 format_name = drm_get_format_name(mode_cmd->pixel_format);
15895 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15896 kfree(format_name);
Chris Wilson57cd6502010-08-08 12:34:44 +010015897 return -EINVAL;
15898 }
15899
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015900 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15901 if (mode_cmd->offsets[0] != 0)
15902 return -EINVAL;
15903
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015904 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15905 intel_fb->obj = obj;
15906
Ville Syrjälä6687c902015-09-15 13:16:41 +030015907 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15908 if (ret)
15909 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015910
Jesse Barnes79e53942008-11-07 14:24:08 -080015911 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15912 if (ret) {
15913 DRM_ERROR("framebuffer init failed %d\n", ret);
15914 return ret;
15915 }
15916
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015917 intel_fb->obj->framebuffer_references++;
15918
Jesse Barnes79e53942008-11-07 14:24:08 -080015919 return 0;
15920}
15921
Jesse Barnes79e53942008-11-07 14:24:08 -080015922static struct drm_framebuffer *
15923intel_user_framebuffer_create(struct drm_device *dev,
15924 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015925 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015926{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015927 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015928 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015929 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015930
Chris Wilson03ac0642016-07-20 13:31:51 +010015931 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15932 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015933 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015934
Daniel Vetter92907cb2015-11-23 09:04:05 +010015935 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015936 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015937 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015938
15939 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015940}
15941
Jesse Barnes79e53942008-11-07 14:24:08 -080015942static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015943 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015944 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015945 .atomic_check = intel_atomic_check,
15946 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015947 .atomic_state_alloc = intel_atomic_state_alloc,
15948 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015949};
15950
Imre Deak88212942016-03-16 13:38:53 +020015951/**
15952 * intel_init_display_hooks - initialize the display modesetting hooks
15953 * @dev_priv: device private
15954 */
15955void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015956{
Imre Deak88212942016-03-16 13:38:53 +020015957 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015958 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015959 dev_priv->display.get_initial_plane_config =
15960 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015961 dev_priv->display.crtc_compute_clock =
15962 haswell_crtc_compute_clock;
15963 dev_priv->display.crtc_enable = haswell_crtc_enable;
15964 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015965 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015966 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015967 dev_priv->display.get_initial_plane_config =
15968 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015969 dev_priv->display.crtc_compute_clock =
15970 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015971 dev_priv->display.crtc_enable = haswell_crtc_enable;
15972 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015973 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015974 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015975 dev_priv->display.get_initial_plane_config =
15976 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015977 dev_priv->display.crtc_compute_clock =
15978 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015979 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15980 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015981 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015982 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015983 dev_priv->display.get_initial_plane_config =
15984 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015985 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15986 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15987 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15988 } else if (IS_VALLEYVIEW(dev_priv)) {
15989 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15990 dev_priv->display.get_initial_plane_config =
15991 i9xx_get_initial_plane_config;
15992 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015993 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15994 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015995 } else if (IS_G4X(dev_priv)) {
15996 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15997 dev_priv->display.get_initial_plane_config =
15998 i9xx_get_initial_plane_config;
15999 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16000 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16001 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016002 } else if (IS_PINEVIEW(dev_priv)) {
16003 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16004 dev_priv->display.get_initial_plane_config =
16005 i9xx_get_initial_plane_config;
16006 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16007 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16008 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016009 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016010 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016011 dev_priv->display.get_initial_plane_config =
16012 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016013 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016014 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16015 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016016 } else {
16017 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16018 dev_priv->display.get_initial_plane_config =
16019 i9xx_get_initial_plane_config;
16020 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16021 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16022 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016023 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016024
Jesse Barnese70236a2009-09-21 10:42:27 -070016025 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016026 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016027 dev_priv->display.get_display_clock_speed =
16028 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016029 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016030 dev_priv->display.get_display_clock_speed =
16031 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016032 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016033 dev_priv->display.get_display_clock_speed =
16034 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016035 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016036 dev_priv->display.get_display_clock_speed =
16037 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016038 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016039 dev_priv->display.get_display_clock_speed =
16040 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016041 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016042 dev_priv->display.get_display_clock_speed =
16043 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016044 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16045 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016046 dev_priv->display.get_display_clock_speed =
16047 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016048 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016049 dev_priv->display.get_display_clock_speed =
16050 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016051 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016052 dev_priv->display.get_display_clock_speed =
16053 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016054 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016055 dev_priv->display.get_display_clock_speed =
16056 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016057 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016058 dev_priv->display.get_display_clock_speed =
16059 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016060 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016061 dev_priv->display.get_display_clock_speed =
16062 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016063 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016064 dev_priv->display.get_display_clock_speed =
16065 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016066 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016067 dev_priv->display.get_display_clock_speed =
16068 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016069 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016070 dev_priv->display.get_display_clock_speed =
16071 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016072 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016073 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016074 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016075 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016076 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016077 dev_priv->display.get_display_clock_speed =
16078 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016079 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016080
Imre Deak88212942016-03-16 13:38:53 +020016081 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016082 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016083 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016084 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016085 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016086 /* FIXME: detect B0+ stepping and use auto training */
16087 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016088 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016089 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016090 }
16091
16092 if (IS_BROADWELL(dev_priv)) {
16093 dev_priv->display.modeset_commit_cdclk =
16094 broadwell_modeset_commit_cdclk;
16095 dev_priv->display.modeset_calc_cdclk =
16096 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016097 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016098 dev_priv->display.modeset_commit_cdclk =
16099 valleyview_modeset_commit_cdclk;
16100 dev_priv->display.modeset_calc_cdclk =
16101 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016102 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016103 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016104 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016105 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016106 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016107 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16108 dev_priv->display.modeset_commit_cdclk =
16109 skl_modeset_commit_cdclk;
16110 dev_priv->display.modeset_calc_cdclk =
16111 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016112 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016113
Lyude27082492016-08-24 07:48:10 +020016114 if (dev_priv->info.gen >= 9)
16115 dev_priv->display.update_crtcs = skl_update_crtcs;
16116 else
16117 dev_priv->display.update_crtcs = intel_update_crtcs;
16118
Daniel Vetter5a21b662016-05-24 17:13:53 +020016119 switch (INTEL_INFO(dev_priv)->gen) {
16120 case 2:
16121 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16122 break;
16123
16124 case 3:
16125 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16126 break;
16127
16128 case 4:
16129 case 5:
16130 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16131 break;
16132
16133 case 6:
16134 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16135 break;
16136 case 7:
16137 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16138 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16139 break;
16140 case 9:
16141 /* Drop through - unsupported since execlist only. */
16142 default:
16143 /* Default just returns -ENODEV to indicate unsupported */
16144 dev_priv->display.queue_flip = intel_default_queue_flip;
16145 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016146}
16147
Jesse Barnesb690e962010-07-19 13:53:12 -070016148/*
16149 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16150 * resume, or other times. This quirk makes sure that's the case for
16151 * affected systems.
16152 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016153static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016154{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016155 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016156
16157 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016158 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016159}
16160
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016161static void quirk_pipeb_force(struct drm_device *dev)
16162{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016163 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016164
16165 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16166 DRM_INFO("applying pipe b force quirk\n");
16167}
16168
Keith Packard435793d2011-07-12 14:56:22 -070016169/*
16170 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16171 */
16172static void quirk_ssc_force_disable(struct drm_device *dev)
16173{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016174 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016175 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016176 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016177}
16178
Carsten Emde4dca20e2012-03-15 15:56:26 +010016179/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016180 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16181 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016182 */
16183static void quirk_invert_brightness(struct drm_device *dev)
16184{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016185 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016186 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016187 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016188}
16189
Scot Doyle9c72cc62014-07-03 23:27:50 +000016190/* Some VBT's incorrectly indicate no backlight is present */
16191static void quirk_backlight_present(struct drm_device *dev)
16192{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016193 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016194 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16195 DRM_INFO("applying backlight present quirk\n");
16196}
16197
Jesse Barnesb690e962010-07-19 13:53:12 -070016198struct intel_quirk {
16199 int device;
16200 int subsystem_vendor;
16201 int subsystem_device;
16202 void (*hook)(struct drm_device *dev);
16203};
16204
Egbert Eich5f85f172012-10-14 15:46:38 +020016205/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16206struct intel_dmi_quirk {
16207 void (*hook)(struct drm_device *dev);
16208 const struct dmi_system_id (*dmi_id_list)[];
16209};
16210
16211static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16212{
16213 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16214 return 1;
16215}
16216
16217static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16218 {
16219 .dmi_id_list = &(const struct dmi_system_id[]) {
16220 {
16221 .callback = intel_dmi_reverse_brightness,
16222 .ident = "NCR Corporation",
16223 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16224 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16225 },
16226 },
16227 { } /* terminating entry */
16228 },
16229 .hook = quirk_invert_brightness,
16230 },
16231};
16232
Ben Widawskyc43b5632012-04-16 14:07:40 -070016233static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016234 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16235 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16236
Jesse Barnesb690e962010-07-19 13:53:12 -070016237 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16238 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16239
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016240 /* 830 needs to leave pipe A & dpll A up */
16241 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16242
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016243 /* 830 needs to leave pipe B & dpll B up */
16244 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16245
Keith Packard435793d2011-07-12 14:56:22 -070016246 /* Lenovo U160 cannot use SSC on LVDS */
16247 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016248
16249 /* Sony Vaio Y cannot use SSC on LVDS */
16250 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016251
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016252 /* Acer Aspire 5734Z must invert backlight brightness */
16253 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16254
16255 /* Acer/eMachines G725 */
16256 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16257
16258 /* Acer/eMachines e725 */
16259 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16260
16261 /* Acer/Packard Bell NCL20 */
16262 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16263
16264 /* Acer Aspire 4736Z */
16265 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016266
16267 /* Acer Aspire 5336 */
16268 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016269
16270 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16271 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016272
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016273 /* Acer C720 Chromebook (Core i3 4005U) */
16274 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16275
jens steinb2a96012014-10-28 20:25:53 +010016276 /* Apple Macbook 2,1 (Core 2 T7400) */
16277 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16278
Jani Nikula1b9448b2015-11-05 11:49:59 +020016279 /* Apple Macbook 4,1 */
16280 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16281
Scot Doyled4967d82014-07-03 23:27:52 +000016282 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16283 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016284
16285 /* HP Chromebook 14 (Celeron 2955U) */
16286 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016287
16288 /* Dell Chromebook 11 */
16289 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016290
16291 /* Dell Chromebook 11 (2015 version) */
16292 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016293};
16294
16295static void intel_init_quirks(struct drm_device *dev)
16296{
16297 struct pci_dev *d = dev->pdev;
16298 int i;
16299
16300 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16301 struct intel_quirk *q = &intel_quirks[i];
16302
16303 if (d->device == q->device &&
16304 (d->subsystem_vendor == q->subsystem_vendor ||
16305 q->subsystem_vendor == PCI_ANY_ID) &&
16306 (d->subsystem_device == q->subsystem_device ||
16307 q->subsystem_device == PCI_ANY_ID))
16308 q->hook(dev);
16309 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016310 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16311 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16312 intel_dmi_quirks[i].hook(dev);
16313 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016314}
16315
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016316/* Disable the VGA plane that we never use */
16317static void i915_disable_vga(struct drm_device *dev)
16318{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016319 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016320 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016321 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016322 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016323
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016324 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016325 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016326 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016327 sr1 = inb(VGA_SR_DATA);
16328 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016329 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016330 udelay(300);
16331
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016332 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016333 POSTING_READ(vga_reg);
16334}
16335
Daniel Vetterf8175862012-04-10 15:50:11 +020016336void intel_modeset_init_hw(struct drm_device *dev)
16337{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016338 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016339
Ville Syrjäläb6283052015-06-03 15:45:07 +030016340 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016341
16342 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16343
Daniel Vetterf8175862012-04-10 15:50:11 +020016344 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016345}
16346
Matt Roperd93c0372015-12-03 11:37:41 -080016347/*
16348 * Calculate what we think the watermarks should be for the state we've read
16349 * out of the hardware and then immediately program those watermarks so that
16350 * we ensure the hardware settings match our internal state.
16351 *
16352 * We can calculate what we think WM's should be by creating a duplicate of the
16353 * current state (which was constructed during hardware readout) and running it
16354 * through the atomic check code to calculate new watermark values in the
16355 * state object.
16356 */
16357static void sanitize_watermarks(struct drm_device *dev)
16358{
16359 struct drm_i915_private *dev_priv = to_i915(dev);
16360 struct drm_atomic_state *state;
16361 struct drm_crtc *crtc;
16362 struct drm_crtc_state *cstate;
16363 struct drm_modeset_acquire_ctx ctx;
16364 int ret;
16365 int i;
16366
16367 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016368 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016369 return;
16370
16371 /*
16372 * We need to hold connection_mutex before calling duplicate_state so
16373 * that the connector loop is protected.
16374 */
16375 drm_modeset_acquire_init(&ctx, 0);
16376retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016377 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016378 if (ret == -EDEADLK) {
16379 drm_modeset_backoff(&ctx);
16380 goto retry;
16381 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016382 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016383 }
16384
16385 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16386 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016387 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016388
Matt Ropered4a6a72016-02-23 17:20:13 -080016389 /*
16390 * Hardware readout is the only time we don't want to calculate
16391 * intermediate watermarks (since we don't trust the current
16392 * watermarks).
16393 */
16394 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16395
Matt Roperd93c0372015-12-03 11:37:41 -080016396 ret = intel_atomic_check(dev, state);
16397 if (ret) {
16398 /*
16399 * If we fail here, it means that the hardware appears to be
16400 * programmed in a way that shouldn't be possible, given our
16401 * understanding of watermark requirements. This might mean a
16402 * mistake in the hardware readout code or a mistake in the
16403 * watermark calculations for a given platform. Raise a WARN
16404 * so that this is noticeable.
16405 *
16406 * If this actually happens, we'll have to just leave the
16407 * BIOS-programmed watermarks untouched and hope for the best.
16408 */
16409 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016410 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016411 }
16412
16413 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016414 for_each_crtc_in_state(state, crtc, cstate, i) {
16415 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16416
Matt Ropered4a6a72016-02-23 17:20:13 -080016417 cs->wm.need_postvbl_update = true;
16418 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016419 }
16420
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016421put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016422 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016423fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016424 drm_modeset_drop_locks(&ctx);
16425 drm_modeset_acquire_fini(&ctx);
16426}
16427
Jesse Barnes79e53942008-11-07 14:24:08 -080016428void intel_modeset_init(struct drm_device *dev)
16429{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016430 struct drm_i915_private *dev_priv = to_i915(dev);
16431 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016432 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016433 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016434 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016435
16436 drm_mode_config_init(dev);
16437
16438 dev->mode_config.min_width = 0;
16439 dev->mode_config.min_height = 0;
16440
Dave Airlie019d96c2011-09-29 16:20:42 +010016441 dev->mode_config.preferred_depth = 24;
16442 dev->mode_config.prefer_shadow = 1;
16443
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016444 dev->mode_config.allow_fb_modifiers = true;
16445
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016446 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016447
Jesse Barnesb690e962010-07-19 13:53:12 -070016448 intel_init_quirks(dev);
16449
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016450 intel_init_pm(dev);
16451
Ben Widawskye3c74752013-04-05 13:12:39 -070016452 if (INTEL_INFO(dev)->num_pipes == 0)
16453 return;
16454
Lukas Wunner69f92f62015-07-15 13:57:35 +020016455 /*
16456 * There may be no VBT; and if the BIOS enabled SSC we can
16457 * just keep using it to avoid unnecessary flicker. Whereas if the
16458 * BIOS isn't using it, don't assume it will work even if the VBT
16459 * indicates as much.
16460 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016461 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016462 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16463 DREF_SSC1_ENABLE);
16464
16465 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16466 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16467 bios_lvds_use_ssc ? "en" : "dis",
16468 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16469 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16470 }
16471 }
16472
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016473 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016474 dev->mode_config.max_width = 2048;
16475 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016476 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016477 dev->mode_config.max_width = 4096;
16478 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016479 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016480 dev->mode_config.max_width = 8192;
16481 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016482 }
Damien Lespiau068be562014-03-28 14:17:49 +000016483
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016484 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16485 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016486 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016487 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016488 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16489 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16490 } else {
16491 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16492 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16493 }
16494
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016495 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016496
Zhao Yakui28c97732009-10-09 11:39:41 +080016497 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016498 INTEL_INFO(dev)->num_pipes,
16499 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016500
Damien Lespiau055e3932014-08-18 13:49:10 +010016501 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016502 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016503 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016504 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016505 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016506 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016507 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016508 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016509 }
16510
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016511 intel_update_czclk(dev_priv);
16512 intel_update_cdclk(dev);
16513
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016514 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016515
Ville Syrjäläb2045352016-05-13 23:41:27 +030016516 if (dev_priv->max_cdclk_freq == 0)
16517 intel_update_max_cdclk(dev);
16518
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016519 /* Just disable it once at startup */
16520 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016521 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016522
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016523 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016524 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016525 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016526
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016527 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016528 struct intel_initial_plane_config plane_config = {};
16529
Jesse Barnes46f297f2014-03-07 08:57:48 -080016530 if (!crtc->active)
16531 continue;
16532
Jesse Barnes46f297f2014-03-07 08:57:48 -080016533 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016534 * Note that reserving the BIOS fb up front prevents us
16535 * from stuffing other stolen allocations like the ring
16536 * on top. This prevents some ugliness at boot time, and
16537 * can even allow for smooth boot transitions if the BIOS
16538 * fb is large enough for the active pipe configuration.
16539 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016540 dev_priv->display.get_initial_plane_config(crtc,
16541 &plane_config);
16542
16543 /*
16544 * If the fb is shared between multiple heads, we'll
16545 * just get the first one.
16546 */
16547 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016548 }
Matt Roperd93c0372015-12-03 11:37:41 -080016549
16550 /*
16551 * Make sure hardware watermarks really match the state we read out.
16552 * Note that we need to do this after reconstructing the BIOS fb's
16553 * since the watermark calculation done here will use pstate->fb.
16554 */
16555 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016556}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016557
Daniel Vetter7fad7982012-07-04 17:51:47 +020016558static void intel_enable_pipe_a(struct drm_device *dev)
16559{
16560 struct intel_connector *connector;
16561 struct drm_connector *crt = NULL;
16562 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016563 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016564
16565 /* We can't just switch on the pipe A, we need to set things up with a
16566 * proper mode and output configuration. As a gross hack, enable pipe A
16567 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016568 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016569 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16570 crt = &connector->base;
16571 break;
16572 }
16573 }
16574
16575 if (!crt)
16576 return;
16577
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016578 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016579 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016580}
16581
Daniel Vetterfa555832012-10-10 23:14:00 +020016582static bool
16583intel_check_plane_mapping(struct intel_crtc *crtc)
16584{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016586 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016587 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016588
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016589 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016590 return true;
16591
Ville Syrjälä649636e2015-09-22 19:50:01 +030016592 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016593
16594 if ((val & DISPLAY_PLANE_ENABLE) &&
16595 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16596 return false;
16597
16598 return true;
16599}
16600
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016601static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16602{
16603 struct drm_device *dev = crtc->base.dev;
16604 struct intel_encoder *encoder;
16605
16606 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16607 return true;
16608
16609 return false;
16610}
16611
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016612static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16613{
16614 struct drm_device *dev = encoder->base.dev;
16615 struct intel_connector *connector;
16616
16617 for_each_connector_on_encoder(dev, &encoder->base, connector)
16618 return connector;
16619
16620 return NULL;
16621}
16622
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016623static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16624 enum transcoder pch_transcoder)
16625{
16626 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16627 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16628}
16629
Daniel Vetter24929352012-07-02 20:28:59 +020016630static void intel_sanitize_crtc(struct intel_crtc *crtc)
16631{
16632 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016633 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016634 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016635
Daniel Vetter24929352012-07-02 20:28:59 +020016636 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016637 if (!transcoder_is_dsi(cpu_transcoder)) {
16638 i915_reg_t reg = PIPECONF(cpu_transcoder);
16639
16640 I915_WRITE(reg,
16641 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16642 }
Daniel Vetter24929352012-07-02 20:28:59 +020016643
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016644 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016645 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016646 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016647 struct intel_plane *plane;
16648
Daniel Vetter96256042015-02-13 21:03:42 +010016649 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016650
16651 /* Disable everything but the primary plane */
16652 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16653 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16654 continue;
16655
16656 plane->disable_plane(&plane->base, &crtc->base);
16657 }
Daniel Vetter96256042015-02-13 21:03:42 +010016658 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016659
Daniel Vetter24929352012-07-02 20:28:59 +020016660 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016661 * disable the crtc (and hence change the state) if it is wrong. Note
16662 * that gen4+ has a fixed plane -> pipe mapping. */
16663 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016664 bool plane;
16665
Ville Syrjälä78108b72016-05-27 20:59:19 +030016666 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16667 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016668
16669 /* Pipe has the wrong plane attached and the plane is active.
16670 * Temporarily change the plane mapping and disable everything
16671 * ... */
16672 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016673 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016674 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016675 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016676 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016677 }
Daniel Vetter24929352012-07-02 20:28:59 +020016678
Daniel Vetter7fad7982012-07-04 17:51:47 +020016679 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16680 crtc->pipe == PIPE_A && !crtc->active) {
16681 /* BIOS forgot to enable pipe A, this mostly happens after
16682 * resume. Force-enable the pipe to fix this, the update_dpms
16683 * call below we restore the pipe to the right state, but leave
16684 * the required bits on. */
16685 intel_enable_pipe_a(dev);
16686 }
16687
Daniel Vetter24929352012-07-02 20:28:59 +020016688 /* Adjust the state of the output pipe according to whether we
16689 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016690 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016691 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016692
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016693 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016694 /*
16695 * We start out with underrun reporting disabled to avoid races.
16696 * For correct bookkeeping mark this on active crtcs.
16697 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016698 * Also on gmch platforms we dont have any hardware bits to
16699 * disable the underrun reporting. Which means we need to start
16700 * out with underrun reporting disabled also on inactive pipes,
16701 * since otherwise we'll complain about the garbage we read when
16702 * e.g. coming up after runtime pm.
16703 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016704 * No protection against concurrent access is required - at
16705 * worst a fifo underrun happens which also sets this to false.
16706 */
16707 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016708 /*
16709 * We track the PCH trancoder underrun reporting state
16710 * within the crtc. With crtc for pipe A housing the underrun
16711 * reporting state for PCH transcoder A, crtc for pipe B housing
16712 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16713 * and marking underrun reporting as disabled for the non-existing
16714 * PCH transcoders B and C would prevent enabling the south
16715 * error interrupt (see cpt_can_enable_serr_int()).
16716 */
16717 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16718 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016719 }
Daniel Vetter24929352012-07-02 20:28:59 +020016720}
16721
16722static void intel_sanitize_encoder(struct intel_encoder *encoder)
16723{
16724 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016725
16726 /* We need to check both for a crtc link (meaning that the
16727 * encoder is active and trying to read from a pipe) and the
16728 * pipe itself being active. */
16729 bool has_active_crtc = encoder->base.crtc &&
16730 to_intel_crtc(encoder->base.crtc)->active;
16731
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016732 connector = intel_encoder_find_connector(encoder);
16733 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016734 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16735 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016736 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016737
16738 /* Connector is active, but has no active pipe. This is
16739 * fallout from our resume register restoring. Disable
16740 * the encoder manually again. */
16741 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016742 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16743
Daniel Vetter24929352012-07-02 20:28:59 +020016744 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16745 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016746 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016747 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016748 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016749 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016750 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016751 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016752
16753 /* Inconsistent output/port/pipe state happens presumably due to
16754 * a bug in one of the get_hw_state functions. Or someplace else
16755 * in our code, like the register restore mess on resume. Clamp
16756 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016757
16758 connector->base.dpms = DRM_MODE_DPMS_OFF;
16759 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016760 }
16761 /* Enabled encoders without active connectors will be fixed in
16762 * the crtc fixup. */
16763}
16764
Imre Deak04098752014-02-18 00:02:16 +020016765void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016766{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016767 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016768 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016769
Imre Deak04098752014-02-18 00:02:16 +020016770 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16771 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16772 i915_disable_vga(dev);
16773 }
16774}
16775
16776void i915_redisable_vga(struct drm_device *dev)
16777{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016778 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016779
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016780 /* This function can be called both from intel_modeset_setup_hw_state or
16781 * at a very early point in our resume sequence, where the power well
16782 * structures are not yet restored. Since this function is at a very
16783 * paranoid "someone might have enabled VGA while we were not looking"
16784 * level, just check if the power well is enabled instead of trying to
16785 * follow the "don't touch the power well if we don't need it" policy
16786 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016787 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016788 return;
16789
Imre Deak04098752014-02-18 00:02:16 +020016790 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016791
16792 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016793}
16794
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016795static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016796{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016797 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016798
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016799 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016800}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016801
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016802/* FIXME read out full plane state for all planes */
16803static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016804{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016805 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016806 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016807 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016808
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016809 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016810 primary_get_hw_state(to_intel_plane(primary));
16811
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016812 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016813 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016814}
16815
Daniel Vetter30e984d2013-06-05 13:34:17 +020016816static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016817{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016818 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016819 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016820 struct intel_crtc *crtc;
16821 struct intel_encoder *encoder;
16822 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016823 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016824
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016825 dev_priv->active_crtcs = 0;
16826
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016827 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016828 struct intel_crtc_state *crtc_state = crtc->config;
16829 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016830
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016831 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016832 memset(crtc_state, 0, sizeof(*crtc_state));
16833 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016834
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016835 crtc_state->base.active = crtc_state->base.enable =
16836 dev_priv->display.get_pipe_config(crtc, crtc_state);
16837
16838 crtc->base.enabled = crtc_state->base.enable;
16839 crtc->active = crtc_state->base.active;
16840
16841 if (crtc_state->base.active) {
16842 dev_priv->active_crtcs |= 1 << crtc->pipe;
16843
Clint Taylorc89e39f2016-05-13 23:41:21 +030016844 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016845 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016846 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016847 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16848 else
16849 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016850
16851 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16852 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16853 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016854 }
16855
16856 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016857
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016858 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016859
Ville Syrjälä78108b72016-05-27 20:59:19 +030016860 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16861 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016862 crtc->active ? "enabled" : "disabled");
16863 }
16864
Daniel Vetter53589012013-06-05 13:34:16 +020016865 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16866 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16867
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016868 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16869 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016870 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016871 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016872 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016873 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016874 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016875 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016876
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016877 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016878 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016879 }
16880
Damien Lespiaub2784e12014-08-05 11:29:37 +010016881 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016882 pipe = 0;
16883
16884 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016885 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16886 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016887 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016888 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016889 } else {
16890 encoder->base.crtc = NULL;
16891 }
16892
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016893 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016894 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016895 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016896 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016897 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016898 }
16899
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016900 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016901 if (connector->get_hw_state(connector)) {
16902 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016903
16904 encoder = connector->encoder;
16905 connector->base.encoder = &encoder->base;
16906
16907 if (encoder->base.crtc &&
16908 encoder->base.crtc->state->active) {
16909 /*
16910 * This has to be done during hardware readout
16911 * because anything calling .crtc_disable may
16912 * rely on the connector_mask being accurate.
16913 */
16914 encoder->base.crtc->state->connector_mask |=
16915 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016916 encoder->base.crtc->state->encoder_mask |=
16917 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016918 }
16919
Daniel Vetter24929352012-07-02 20:28:59 +020016920 } else {
16921 connector->base.dpms = DRM_MODE_DPMS_OFF;
16922 connector->base.encoder = NULL;
16923 }
16924 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16925 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016926 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016927 connector->base.encoder ? "enabled" : "disabled");
16928 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016929
16930 for_each_intel_crtc(dev, crtc) {
16931 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16932
16933 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16934 if (crtc->base.state->active) {
16935 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16936 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16937 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16938
16939 /*
16940 * The initial mode needs to be set in order to keep
16941 * the atomic core happy. It wants a valid mode if the
16942 * crtc's enabled, so we do the above call.
16943 *
16944 * At this point some state updated by the connectors
16945 * in their ->detect() callback has not run yet, so
16946 * no recalculation can be done yet.
16947 *
16948 * Even if we could do a recalculation and modeset
16949 * right now it would cause a double modeset if
16950 * fbdev or userspace chooses a different initial mode.
16951 *
16952 * If that happens, someone indicated they wanted a
16953 * mode change, which means it's safe to do a full
16954 * recalculation.
16955 */
16956 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016957
16958 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16959 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016960 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016961
16962 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016963 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016964}
16965
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016966/* Scan out the current hw modeset state,
16967 * and sanitizes it to the current state
16968 */
16969static void
16970intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016971{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016972 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016973 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016974 struct intel_crtc *crtc;
16975 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016976 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016977
16978 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016979
16980 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016981 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016982 intel_sanitize_encoder(encoder);
16983 }
16984
Damien Lespiau055e3932014-08-18 13:49:10 +010016985 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016986 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16987 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016988 intel_dump_pipe_config(crtc, crtc->config,
16989 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016990 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016991
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016992 intel_modeset_update_connector_atomic_state(dev);
16993
Daniel Vetter35c95372013-07-17 06:55:04 +020016994 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16995 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16996
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016997 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016998 continue;
16999
17000 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17001
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017002 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017003 pll->on = false;
17004 }
17005
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017006 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017007 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017008 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017009 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017010 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017011 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017012
17013 for_each_intel_crtc(dev, crtc) {
17014 unsigned long put_domains;
17015
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017016 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017017 if (WARN_ON(put_domains))
17018 modeset_put_power_domains(dev_priv, put_domains);
17019 }
17020 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017021
17022 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017023}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017024
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017025void intel_display_resume(struct drm_device *dev)
17026{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017027 struct drm_i915_private *dev_priv = to_i915(dev);
17028 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17029 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017030 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017031
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017032 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017033 if (state)
17034 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017035
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017036 /*
17037 * This is a cludge because with real atomic modeset mode_config.mutex
17038 * won't be taken. Unfortunately some probed state like
17039 * audio_codec_enable is still protected by mode_config.mutex, so lock
17040 * it here for now.
17041 */
17042 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017043 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017044
Maarten Lankhorst73974892016-08-05 23:28:27 +030017045 while (1) {
17046 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17047 if (ret != -EDEADLK)
17048 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017049
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017050 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017051 }
17052
Maarten Lankhorst73974892016-08-05 23:28:27 +030017053 if (!ret)
17054 ret = __intel_display_resume(dev, state);
17055
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017056 drm_modeset_drop_locks(&ctx);
17057 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017058 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017059
Chris Wilson08536952016-10-14 13:18:18 +010017060 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017061 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017062 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017063}
17064
17065void intel_modeset_gem_init(struct drm_device *dev)
17066{
Chris Wilsondc979972016-05-10 14:10:04 +010017067 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017068 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017069 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017070
Chris Wilsondc979972016-05-10 14:10:04 +010017071 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017072
Chris Wilson1833b132012-05-09 11:56:28 +010017073 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017074
Chris Wilson1ee8da62016-05-12 12:43:23 +010017075 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017076
17077 /*
17078 * Make sure any fbs we allocated at startup are properly
17079 * pinned & fenced. When we do the allocation it's too early
17080 * for this.
17081 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017082 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017083 struct i915_vma *vma;
17084
Matt Roper2ff8fde2014-07-08 07:50:07 -070017085 obj = intel_fb_obj(c->primary->fb);
17086 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017087 continue;
17088
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017089 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017090 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017091 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017092 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017093 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017094 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17095 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017096 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017097 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017098 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017099 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017100 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017101 }
17102 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017103}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017104
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017105int intel_connector_register(struct drm_connector *connector)
17106{
17107 struct intel_connector *intel_connector = to_intel_connector(connector);
17108 int ret;
17109
17110 ret = intel_backlight_device_register(intel_connector);
17111 if (ret)
17112 goto err;
17113
17114 return 0;
17115
17116err:
17117 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017118}
17119
Chris Wilsonc191eca2016-06-17 11:40:33 +010017120void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017121{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017122 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017123
Chris Wilsone63d87c2016-06-17 11:40:34 +010017124 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017125 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017126}
17127
Jesse Barnes79e53942008-11-07 14:24:08 -080017128void intel_modeset_cleanup(struct drm_device *dev)
17129{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017130 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017131
Chris Wilsondc979972016-05-10 14:10:04 +010017132 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017133
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017134 /*
17135 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017136 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017137 * experience fancy races otherwise.
17138 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017139 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017140
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017141 /*
17142 * Due to the hpd irq storm handling the hotplug work can re-arm the
17143 * poll handlers. Hence disable polling after hpd handling is shut down.
17144 */
Keith Packardf87ea762010-10-03 19:36:26 -070017145 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017146
Jesse Barnes723bfd72010-10-07 16:01:13 -070017147 intel_unregister_dsm_handler();
17148
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017149 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017150
Chris Wilson1630fe72011-07-08 12:22:42 +010017151 /* flush any delayed tasks or pending work */
17152 flush_scheduled_work();
17153
Jesse Barnes79e53942008-11-07 14:24:08 -080017154 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017155
Chris Wilson1ee8da62016-05-12 12:43:23 +010017156 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017157
Chris Wilsondc979972016-05-10 14:10:04 +010017158 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017159
17160 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017161}
17162
Chris Wilsondf0e9242010-09-09 16:20:55 +010017163void intel_connector_attach_encoder(struct intel_connector *connector,
17164 struct intel_encoder *encoder)
17165{
17166 connector->encoder = encoder;
17167 drm_mode_connector_attach_encoder(&connector->base,
17168 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017169}
Dave Airlie28d52042009-09-21 14:33:58 +100017170
17171/*
17172 * set vga decode state - true == enable VGA decode
17173 */
17174int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17175{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017176 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017177 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017178 u16 gmch_ctrl;
17179
Chris Wilson75fa0412014-02-07 18:37:02 -020017180 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17181 DRM_ERROR("failed to read control word\n");
17182 return -EIO;
17183 }
17184
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017185 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17186 return 0;
17187
Dave Airlie28d52042009-09-21 14:33:58 +100017188 if (state)
17189 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17190 else
17191 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017192
17193 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17194 DRM_ERROR("failed to write control word\n");
17195 return -EIO;
17196 }
17197
Dave Airlie28d52042009-09-21 14:33:58 +100017198 return 0;
17199}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017200
Chris Wilson98a2f412016-10-12 10:05:18 +010017201#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17202
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017203struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017204
17205 u32 power_well_driver;
17206
Chris Wilson63b66e52013-08-08 15:12:06 +020017207 int num_transcoders;
17208
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017209 struct intel_cursor_error_state {
17210 u32 control;
17211 u32 position;
17212 u32 base;
17213 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017214 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017215
17216 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017217 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017218 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030017219 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017220 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017221
17222 struct intel_plane_error_state {
17223 u32 control;
17224 u32 stride;
17225 u32 size;
17226 u32 pos;
17227 u32 addr;
17228 u32 surface;
17229 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017230 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017231
17232 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017233 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017234 enum transcoder cpu_transcoder;
17235
17236 u32 conf;
17237
17238 u32 htotal;
17239 u32 hblank;
17240 u32 hsync;
17241 u32 vtotal;
17242 u32 vblank;
17243 u32 vsync;
17244 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017245};
17246
17247struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017248intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017249{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017250 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017251 int transcoders[] = {
17252 TRANSCODER_A,
17253 TRANSCODER_B,
17254 TRANSCODER_C,
17255 TRANSCODER_EDP,
17256 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017257 int i;
17258
Chris Wilsonc0336662016-05-06 15:40:21 +010017259 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017260 return NULL;
17261
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017262 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017263 if (error == NULL)
17264 return NULL;
17265
Chris Wilsonc0336662016-05-06 15:40:21 +010017266 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017267 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17268
Damien Lespiau055e3932014-08-18 13:49:10 +010017269 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017270 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017271 __intel_display_power_is_enabled(dev_priv,
17272 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017273 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017274 continue;
17275
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017276 error->cursor[i].control = I915_READ(CURCNTR(i));
17277 error->cursor[i].position = I915_READ(CURPOS(i));
17278 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017279
17280 error->plane[i].control = I915_READ(DSPCNTR(i));
17281 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017282 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017283 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017284 error->plane[i].pos = I915_READ(DSPPOS(i));
17285 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017286 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017287 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017288 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017289 error->plane[i].surface = I915_READ(DSPSURF(i));
17290 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17291 }
17292
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017293 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030017294
Chris Wilsonc0336662016-05-06 15:40:21 +010017295 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030017296 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017297 }
17298
Jani Nikula4d1de972016-03-18 17:05:42 +020017299 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017300 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017301 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017302 error->num_transcoders++; /* Account for eDP. */
17303
17304 for (i = 0; i < error->num_transcoders; i++) {
17305 enum transcoder cpu_transcoder = transcoders[i];
17306
Imre Deakddf9c532013-11-27 22:02:02 +020017307 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017308 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017309 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017310 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017311 continue;
17312
Chris Wilson63b66e52013-08-08 15:12:06 +020017313 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17314
17315 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17316 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17317 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17318 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17319 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17320 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17321 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017322 }
17323
17324 return error;
17325}
17326
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017327#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17328
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017329void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017330intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017331 struct drm_device *dev,
17332 struct intel_display_error_state *error)
17333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017334 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017335 int i;
17336
Chris Wilson63b66e52013-08-08 15:12:06 +020017337 if (!error)
17338 return;
17339
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017340 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017341 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017342 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017343 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017344 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017345 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017346 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017347 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017348 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030017349 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017350
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017351 err_printf(m, "Plane [%d]:\n", i);
17352 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17353 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017354 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017355 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17356 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017357 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017358 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017359 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017360 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017361 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17362 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017363 }
17364
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017365 err_printf(m, "Cursor [%d]:\n", i);
17366 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17367 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17368 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017369 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017370
17371 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017372 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017373 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017374 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017375 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017376 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17377 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17378 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17379 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17380 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17381 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17382 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17383 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017384}
Chris Wilson98a2f412016-10-12 10:05:18 +010017385
17386#endif