blob: d8e5ddb048634eb2e9f495a788efd674e9c5c1be [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000574def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000575 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000577 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000578 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000579def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000580 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000581 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000582 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
584 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
585
586//===----------------------------------------------------------------------===//
587// AVX-512 VECTOR EXTRACT
588//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger7f69a992015-09-10 12:54:54 +0000590multiclass vextract_for_size<int Opcode,
591 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000592 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000593
594 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
595 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
596 // vextract_extract), we interesting only in patterns without mask,
597 // intrinsics pattern match generated bellow.
598 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
599 (ins From.RC:$src1, i32u8imm:$idx),
600 "vextract" # To.EltTypeName # "x" # To.NumElts,
601 "$idx, $src1", "$src1, $idx",
602 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
603 (iPTR imm)))]>,
604 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000605 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
606 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
607 "vextract" # To.EltTypeName # "x" # To.NumElts #
608 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
609 [(store (To.VT (vextract_extract:$idx
610 (From.VT From.RC:$src1), (iPTR imm))),
611 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000612
Craig Toppere1cac152016-06-07 07:27:54 +0000613 let mayStore = 1, hasSideEffects = 0 in
614 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
615 (ins To.MemOp:$dst, To.KRCWM:$mask,
616 From.RC:$src1, i32u8imm:$idx),
617 "vextract" # To.EltTypeName # "x" # To.NumElts #
618 "\t{$idx, $src1, $dst {${mask}}|"
619 "$dst {${mask}}, $src1, $idx}",
620 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000621 }
Renato Golindb7ea862015-09-09 19:44:40 +0000622
623 // Intrinsic call with masking.
624 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000625 "x" # To.NumElts # "_" # From.Size)
626 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
627 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
628 From.ZSuffix # "rrk")
629 To.RC:$src0,
630 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
631 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000632
633 // Intrinsic call with zero-masking.
634 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000635 "x" # To.NumElts # "_" # From.Size)
636 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
637 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
638 From.ZSuffix # "rrkz")
639 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
640 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000641
642 // Intrinsic call without masking.
643 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000644 "x" # To.NumElts # "_" # From.Size)
645 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
646 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
647 From.ZSuffix # "rr")
648 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000649}
650
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651// Codegen pattern for the alternative types
652multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000654 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000655 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
657 (To.VT (!cast<Instruction>(InstrStr#"rr")
658 From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
661 (iPTR imm))), addr:$dst),
662 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext))>;
664 }
Igor Breger7f69a992015-09-10 12:54:54 +0000665}
666
667multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 ValueType EltVT64, int Opcode256> {
669 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000670 X86VectorVTInfo<16, EltVT32, VR512>,
671 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000673 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000675 X86VectorVTInfo< 8, EltVT64, VR512>,
676 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
679 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000681 X86VectorVTInfo< 8, EltVT32, VR256X>,
682 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 EVEX_V256, EVEX_CD8<32, CD8VT4>;
685 let Predicates = [HasVLX, HasDQI] in
686 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
687 X86VectorVTInfo< 4, EltVT64, VR256X>,
688 X86VectorVTInfo< 2, EltVT64, VR128X>,
689 vextract128_extract>,
690 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
691 let Predicates = [HasDQI] in {
692 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
693 X86VectorVTInfo< 8, EltVT64, VR512>,
694 X86VectorVTInfo< 2, EltVT64, VR128X>,
695 vextract128_extract>,
696 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
697 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
698 X86VectorVTInfo<16, EltVT32, VR512>,
699 X86VectorVTInfo< 8, EltVT32, VR256X>,
700 vextract256_extract>,
701 EVEX_V512, EVEX_CD8<32, CD8VT8>;
702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703}
704
Adam Nemet55536c62014-09-25 23:48:45 +0000705defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
706defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708// extract_subvector codegen patterns with the alternative types.
709// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
710defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
712defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714
715defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000716 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
719
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724
Craig Topper08a68572016-05-21 22:50:04 +0000725// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000726defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730
731// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736// Codegen pattern with the alternative types extract VEC256 from VEC512
737defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
738 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741
Craig Topper5f3fef82016-05-22 07:40:58 +0000742// A 128-bit subvector extract from the first 256-bit vector position
743// is a subregister copy that needs no instruction.
744def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
745 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
746def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
747 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
748def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
749 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
750def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
751 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
752def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
753 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
754def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
755 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
756
757// A 256-bit subvector extract from the first 256-bit vector position
758// is a subregister copy that needs no instruction.
759def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
760 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
761def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
762 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
763def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
764 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
765def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
766 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
767def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
768 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
769def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
770 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
771
772let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// A 128-bit subvector insert to the first 512-bit vector position
774// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
777def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787
Craig Topper5f3fef82016-05-22 07:40:58 +0000788// A 256-bit subvector insert to the first 512-bit vector position
789// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
804// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000805def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000806 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000807 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
809 EVEX;
810
Craig Topper03b849e2016-05-21 22:50:11 +0000811def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000815 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817//===---------------------------------------------------------------------===//
818// AVX-512 BROADCAST
819//---
Igor Breger131008f2016-05-01 08:40:00 +0000820// broadcast with a scalar argument.
821multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
822 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000823
Igor Breger131008f2016-05-01 08:40:00 +0000824 let isCodeGenOnly = 1 in {
825 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
826 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
827 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
828 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000829
Igor Breger131008f2016-05-01 08:40:00 +0000830 let Constraints = "$src0 = $dst" in
831 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
832 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
833 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000834 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000835 (vselect DestInfo.KRCWM:$mask,
836 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
837 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000838 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000839
840 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
841 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
842 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000843 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000844 (vselect DestInfo.KRCWM:$mask,
845 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
846 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000847 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000848 } // let isCodeGenOnly = 1 in
849}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850
Igor Breger21296d22015-10-20 11:56:42 +0000851multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
852 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000853 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
855 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
856 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
857 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000863 }
Craig Toppere1cac152016-06-07 07:27:54 +0000864
Craig Topper80934372016-07-16 03:42:59 +0000865 def : Pat<(DestInfo.VT (X86VBroadcast
866 (SrcInfo.VT (scalar_to_vector
867 (SrcInfo.ScalarLdFrag addr:$src))))),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
869 let AddedComplexity = 20 in
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast
872 (SrcInfo.VT (scalar_to_vector
873 (SrcInfo.ScalarLdFrag addr:$src)))),
874 DestInfo.RC:$src0)),
875 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
876 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
877 let AddedComplexity = 30 in
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src)))),
882 DestInfo.ImmAllZerosV)),
883 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
884 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Craig Topper80934372016-07-16 03:42:59 +0000887multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000888 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000889 let Predicates = [HasAVX512] in
890 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
891 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
892 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
894 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000896 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000897 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 }
899}
900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
902 AVX512VLVectorVTInfo _> {
903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908 let Predicates = [HasVLX] in {
909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
911 EVEX_V256;
912 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
913 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
914 EVEX_V128;
915 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Craig Topper80934372016-07-16 03:42:59 +0000917defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
918 avx512vl_f32_info>;
919defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
920 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000922def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
928 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000929 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000930 (ins SrcRC:$src),
931 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000932 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
934
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
936 RegisterClass SrcRC, Predicate prd> {
937 let Predicates = [prd] in
938 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
939 let Predicates = [prd, HasVLX] in {
940 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
941 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
942 }
943}
944
Igor Breger0aeda372016-02-07 08:30:50 +0000945let isCodeGenOnly = 1 in {
946defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000948defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950}
951let isAsmParserOnly = 1 in {
952 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
953 GR32, HasBWI>;
954 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000955 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000956}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
958 HasAVX512>;
959defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
960 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Igor Breger21296d22015-10-20 11:56:42 +0000967// Provide aliases for broadcast from the same register class that
968// automatically does the extract.
969multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
970 X86VectorVTInfo SrcInfo> {
971 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
972 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
973 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
974}
975
976multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
977 AVX512VLVectorVTInfo _, Predicate prd> {
978 let Predicates = [prd] in {
979 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
980 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
981 EVEX_V512;
982 // Defined separately to avoid redefinition.
983 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
984 }
985 let Predicates = [prd, HasVLX] in {
986 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
987 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
988 EVEX_V256;
989 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
990 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992}
993
Igor Breger21296d22015-10-20 11:56:42 +0000994defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
995 avx512vl_i8_info, HasBWI>;
996defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
997 avx512vl_i16_info, HasBWI>;
998defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
999 avx512vl_i32_info, HasAVX512>;
1000defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1001 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1004 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001006 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1007 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001009 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001010}
1011
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001012//===----------------------------------------------------------------------===//
1013// AVX-512 BROADCAST SUBVECTORS
1014//
1015
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001016defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1017 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001018 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1020 v16f32_info, v4f32x_info>,
1021 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1022defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1023 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001024 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001025defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1026 v8f64_info, v4f64x_info>, VEX_W,
1027 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1028
1029let Predicates = [HasVLX] in {
1030defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1031 v8i32x_info, v4i32x_info>,
1032 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1033defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1034 v8f32x_info, v4f32x_info>,
1035 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001036
1037def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1038 (VBROADCASTI32X4Z256rm addr:$src)>;
1039def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1040 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001041
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001042// Provide fallback in case the load node that is used in the patterns above
1043// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001044def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001045 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001046 (v4f32 VR128X:$src), 1)>;
1047def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001048 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001049 (v4i32 VR128X:$src), 1)>;
1050def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001051 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001052 (v8i16 VR128X:$src), 1)>;
1053def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001054 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001055 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001056}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058let Predicates = [HasVLX, HasDQI] in {
1059defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1060 v4i64x_info, v2i64x_info>, VEX_W,
1061 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1062defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1063 v4f64x_info, v2f64x_info>, VEX_W,
1064 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1065}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001066
1067let Predicates = [HasVLX, NoDQI] in {
1068def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1069 (VBROADCASTF32X4Z256rm addr:$src)>;
1070def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1071 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001072
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001073// Provide fallback in case the load node that is used in the patterns above
1074// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001075def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001076 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001077 (v2f64 VR128X:$src), 1)>;
1078def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001079 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1080 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001081}
1082
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001083let Predicates = [HasDQI] in {
1084defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1085 v8i64_info, v2i64x_info>, VEX_W,
1086 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1087defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1088 v16i32_info, v8i32x_info>,
1089 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1090defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1091 v8f64_info, v2f64x_info>, VEX_W,
1092 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1093defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1094 v16f32_info, v8f32x_info>,
1095 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001096
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001099def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001100 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101 (v2f64 VR128X:$src), 1)>;
1102def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001103 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1104 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001105}
Adam Nemet73f72e12014-06-27 00:43:38 +00001106
Igor Bregerfa798a92015-11-02 07:39:36 +00001107multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001108 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001109 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001110 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001111 EVEX_V512;
1112 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001113 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001114 EVEX_V256;
1115}
1116
1117multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001118 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1119 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001120
1121 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001122 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1123 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001124}
1125
1126defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001127 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001128defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001130
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001131def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001132 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001133def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1134 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1135
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001136def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001137 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001138def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1139 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141//===----------------------------------------------------------------------===//
1142// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1143//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001144multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1145 X86VectorVTInfo _, RegisterClass KRC> {
1146 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001147 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001148 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149}
1150
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001151multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001152 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1153 let Predicates = [HasCDI] in
1154 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1155 let Predicates = [HasCDI, HasVLX] in {
1156 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1157 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1158 }
1159}
1160
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001161defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001162 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001163defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165
1166//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001167// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001168multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001170 // The index operand in the pattern should really be an integer type. However,
1171 // if we do that and it happens to come from a bitcast, then it becomes
1172 // difficult to find the bitcast needed to convert the index to the
1173 // destination type for the passthru since it will be folded with the bitcast
1174 // of the index operand.
1175 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 (ins _.RC:$src2, _.RC:$src3),
1177 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001178 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001179 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180
Craig Topper4fa3b502016-09-06 06:56:59 +00001181 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001182 (ins _.RC:$src2, _.MemOp:$src3),
1183 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001184 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001185 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1186 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187 }
1188}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001189multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001190 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001191 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001192 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1194 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1195 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001196 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001197 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001198 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001199}
1200
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001202 AVX512VLVectorVTInfo VTInfo> {
1203 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1204 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001206 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1207 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1208 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1209 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 }
1211}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001213multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001215 Predicate Prd> {
1216 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001217 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001218 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001219 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1220 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001221 }
1222}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001223
Craig Topperaad5f112015-11-30 00:13:24 +00001224defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001225 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001226defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001227 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001228defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001229 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230 VEX_W, EVEX_CD8<16, CD8VF>;
1231defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001232 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001233 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001234defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001235 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001236defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001237 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238
Craig Topperaad5f112015-11-30 00:13:24 +00001239// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242let Constraints = "$src1 = $dst" in {
1243 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1244 (ins IdxVT.RC:$src2, _.RC:$src3),
1245 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001246 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 AVX5128IBase;
1248
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001249 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1250 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1251 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001252 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001253 (bitconvert (_.LdFrag addr:$src3))))>,
1254 EVEX_4V, AVX5128IBase;
1255 }
1256}
1257multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001259 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001260 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1261 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1262 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1263 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001264 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1266 AVX5128IBase, EVEX_4V, EVEX_B;
1267}
1268
1269multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001270 AVX512VLVectorVTInfo VTInfo,
1271 AVX512VLVectorVTInfo ShuffleMask> {
1272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001273 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001274 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 ShuffleMask.info512>, EVEX_V512;
1276 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001277 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001279 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001280 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001281 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001282 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001283 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1284 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 }
1286}
1287
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001288multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001289 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001290 AVX512VLVectorVTInfo Idx,
1291 Predicate Prd> {
1292 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001293 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1294 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001295 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001296 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1297 Idx.info128>, EVEX_V128;
1298 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1299 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001300 }
1301}
1302
Craig Toppera47576f2015-11-26 20:21:29 +00001303defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001304 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001305defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1308 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1309 VEX_W, EVEX_CD8<16, CD8VF>;
1310defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1311 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1312 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001313defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001314 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001315defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001316 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 - BLEND using mask
1320//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001321multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1322 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001323 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001324 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1325 (ins _.RC:$src1, _.RC:$src2),
1326 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001327 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 []>, EVEX_4V;
1329 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1330 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001331 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001332 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001333 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001334 (_.VT _.RC:$src2),
1335 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001336 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1338 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1339 !strconcat(OpcodeStr,
1340 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1341 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001342 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1344 (ins _.RC:$src1, _.MemOp:$src2),
1345 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001346 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1348 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1349 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001350 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001351 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001352 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1353 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1354 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001356 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1358 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1359 !strconcat(OpcodeStr,
1360 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1361 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1362 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363}
1364multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1365
1366 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1368 !strconcat(OpcodeStr,
1369 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1370 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001371 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1372 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1373 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001374 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375
Craig Toppere1cac152016-06-07 07:27:54 +00001376 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1378 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1379 !strconcat(OpcodeStr,
1380 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1381 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001382 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384}
1385
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1387 AVX512VLVectorVTInfo VTInfo> {
1388 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1389 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001391 let Predicates = [HasVLX] in {
1392 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1393 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1394 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1395 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1396 }
1397}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001398
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001399multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1400 AVX512VLVectorVTInfo VTInfo> {
1401 let Predicates = [HasBWI] in
1402 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001403
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001404 let Predicates = [HasBWI, HasVLX] in {
1405 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1406 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1407 }
1408}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001411defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1412defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1413defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1414defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1415defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1416defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001417
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001418
Craig Topper0fcf9252016-06-07 07:27:51 +00001419let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1421 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001422 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001423 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001424 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1425 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426
1427def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1428 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001429 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001430 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001431 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1432 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001434//===----------------------------------------------------------------------===//
1435// Compare Instructions
1436//===----------------------------------------------------------------------===//
1437
1438// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001439
1440multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1441
1442 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1443 (outs _.KRC:$dst),
1444 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1445 "vcmp${cc}"#_.Suffix,
1446 "$src2, $src1", "$src1, $src2",
1447 (OpNode (_.VT _.RC:$src1),
1448 (_.VT _.RC:$src2),
1449 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1451 (outs _.KRC:$dst),
1452 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 "vcmp${cc}"#_.Suffix,
1454 "$src2, $src1", "$src1, $src2",
1455 (OpNode (_.VT _.RC:$src1),
1456 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1457 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001458
1459 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1460 (outs _.KRC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1462 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001463 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001464 (OpNodeRnd (_.VT _.RC:$src1),
1465 (_.VT _.RC:$src2),
1466 imm:$cc,
1467 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1468 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001469 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001470 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1471 (outs VK1:$dst),
1472 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1473 "vcmp"#_.Suffix,
1474 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1475 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1476 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001477 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 "vcmp"#_.Suffix,
1479 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1480 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1481
1482 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1485 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 EVEX_4V, EVEX_B;
1488 }// let isAsmParserOnly = 1, hasSideEffects = 0
1489
1490 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001491 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001492 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1493 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1494 !strconcat("vcmp${cc}", _.Suffix,
1495 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1496 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1497 _.FRC:$src2,
1498 imm:$cc))],
1499 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001500 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1501 (outs _.KRC:$dst),
1502 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1503 !strconcat("vcmp${cc}", _.Suffix,
1504 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1505 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1506 (_.ScalarLdFrag addr:$src2),
1507 imm:$cc))],
1508 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001509 }
1510}
1511
1512let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001513 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1514 AVX512XSIi8Base;
1515 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1516 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001517}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001520 X86VectorVTInfo _, bit IsCommutable> {
1521 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1524 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1527 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001528 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1529 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1530 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1531 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001533 def rrk : AVX512BI<opc, MRMSrcReg,
1534 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1535 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1536 "$dst {${mask}}, $src1, $src2}"),
1537 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1538 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1539 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001540 def rmk : AVX512BI<opc, MRMSrcMem,
1541 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1542 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1543 "$dst {${mask}}, $src1, $src2}"),
1544 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1545 (OpNode (_.VT _.RC:$src1),
1546 (_.VT (bitconvert
1547 (_.LdFrag addr:$src2))))))],
1548 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549}
1550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001552 X86VectorVTInfo _, bit IsCommutable> :
1553 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001554 def rmb : AVX512BI<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1557 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1558 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1559 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1560 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1561 def rmbk : AVX512BI<opc, MRMSrcMem,
1562 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1563 _.ScalarMemOp:$src2),
1564 !strconcat(OpcodeStr,
1565 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1566 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1567 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1568 (OpNode (_.VT _.RC:$src1),
1569 (X86VBroadcast
1570 (_.ScalarLdFrag addr:$src2)))))],
1571 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001574multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001575 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1576 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001578 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1579 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580
1581 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001582 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1583 IsCommutable>, EVEX_V256;
1584 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1585 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001586 }
1587}
1588
1589multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1590 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001591 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001593 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1594 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595
1596 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001597 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1598 IsCommutable>, EVEX_V256;
1599 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1600 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 }
1602}
1603
1604defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001605 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001606 EVEX_CD8<8, CD8VF>;
1607
1608defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001609 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001610 EVEX_CD8<16, CD8VF>;
1611
Robert Khasanovf70f7982014-09-18 14:06:55 +00001612defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001613 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001614 EVEX_CD8<32, CD8VF>;
1615
Robert Khasanovf70f7982014-09-18 14:06:55 +00001616defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001617 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001618 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1619
1620defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1621 avx512vl_i8_info, HasBWI>,
1622 EVEX_CD8<8, CD8VF>;
1623
1624defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1625 avx512vl_i16_info, HasBWI>,
1626 EVEX_CD8<16, CD8VF>;
1627
Robert Khasanovf70f7982014-09-18 14:06:55 +00001628defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 avx512vl_i32_info, HasAVX512>,
1630 EVEX_CD8<32, CD8VF>;
1631
Robert Khasanovf70f7982014-09-18 14:06:55 +00001632defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 avx512vl_i64_info, HasAVX512>,
1634 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635
Craig Topper8b9e6712016-09-02 04:25:30 +00001636let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001639 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1640 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641
1642def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001644 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1645 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001646}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1649 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001650 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001651 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001652 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001653 !strconcat("vpcmp${cc}", Suffix,
1654 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001655 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1656 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1658 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001659 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 !strconcat("vpcmp${cc}", Suffix,
1661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001662 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1663 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001664 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1666 def rrik : AVX512AIi8<opc, MRMSrcReg,
1667 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001668 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001669 !strconcat("vpcmp${cc}", Suffix,
1670 "\t{$src2, $src1, $dst {${mask}}|",
1671 "$dst {${mask}}, $src1, $src2}"),
1672 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1673 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001674 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rmik : AVX512AIi8<opc, MRMSrcMem,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001678 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 !strconcat("vpcmp${cc}", Suffix,
1680 "\t{$src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2}"),
1682 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1683 (OpNode (_.VT _.RC:$src1),
1684 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001685 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1687
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001689 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001691 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1693 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001694 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001695 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001697 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1699 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001700 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1702 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001703 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001704 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001705 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1706 "$dst {${mask}}, $src1, $src2, $cc}"),
1707 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001708 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1710 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001711 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 !strconcat("vpcmp", Suffix,
1713 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1714 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716 }
1717}
1718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001720 X86VectorVTInfo _> :
1721 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 def rmib : AVX512AIi8<opc, MRMSrcMem,
1723 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001724 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001725 !strconcat("vpcmp${cc}", Suffix,
1726 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1727 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1728 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1729 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001730 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1732 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1733 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001734 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001735 !strconcat("vpcmp${cc}", Suffix,
1736 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1737 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1738 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1739 (OpNode (_.VT _.RC:$src1),
1740 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001741 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001745 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1747 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001748 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 !strconcat("vpcmp", Suffix,
1750 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1751 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1752 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1753 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1754 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001755 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 !strconcat("vpcmp", Suffix,
1757 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1758 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1759 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1760 }
1761}
1762
1763multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1764 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1765 let Predicates = [prd] in
1766 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1767
1768 let Predicates = [prd, HasVLX] in {
1769 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1770 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1771 }
1772}
1773
1774multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1775 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1776 let Predicates = [prd] in
1777 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1778 EVEX_V512;
1779
1780 let Predicates = [prd, HasVLX] in {
1781 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1782 EVEX_V256;
1783 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1784 EVEX_V128;
1785 }
1786}
1787
1788defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1789 HasBWI>, EVEX_CD8<8, CD8VF>;
1790defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1791 HasBWI>, EVEX_CD8<8, CD8VF>;
1792
1793defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1794 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1795defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1796 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1797
Robert Khasanovf70f7982014-09-18 14:06:55 +00001798defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001800defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 HasAVX512>, EVEX_CD8<32, CD8VF>;
1802
Robert Khasanovf70f7982014-09-18 14:06:55 +00001803defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001808multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001810 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1811 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1812 "vcmp${cc}"#_.Suffix,
1813 "$src2, $src1", "$src1, $src2",
1814 (X86cmpm (_.VT _.RC:$src1),
1815 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001816 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001817
Craig Toppere1cac152016-06-07 07:27:54 +00001818 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1820 "vcmp${cc}"#_.Suffix,
1821 "$src2, $src1", "$src1, $src2",
1822 (X86cmpm (_.VT _.RC:$src1),
1823 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1824 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001825
Craig Toppere1cac152016-06-07 07:27:54 +00001826 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1827 (outs _.KRC:$dst),
1828 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1829 "vcmp${cc}"#_.Suffix,
1830 "${src2}"##_.BroadcastStr##", $src1",
1831 "$src1, ${src2}"##_.BroadcastStr,
1832 (X86cmpm (_.VT _.RC:$src1),
1833 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1834 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001836 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001837 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1838 (outs _.KRC:$dst),
1839 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1840 "vcmp"#_.Suffix,
1841 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1842
1843 let mayLoad = 1 in {
1844 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1847 "vcmp"#_.Suffix,
1848 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1849
1850 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1851 (outs _.KRC:$dst),
1852 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1853 "vcmp"#_.Suffix,
1854 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1855 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1856 }
1857 }
1858}
1859
1860multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1861 // comparison code form (VCMP[EQ/LT/LE/...]
1862 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1863 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1864 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001865 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001866 (X86cmpmRnd (_.VT _.RC:$src1),
1867 (_.VT _.RC:$src2),
1868 imm:$cc,
1869 (i32 FROUND_NO_EXC))>, EVEX_B;
1870
1871 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1872 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1873 (outs _.KRC:$dst),
1874 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1875 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001876 "$cc, {sae}, $src2, $src1",
1877 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001878 }
1879}
1880
1881multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1882 let Predicates = [HasAVX512] in {
1883 defm Z : avx512_vcmp_common<_.info512>,
1884 avx512_vcmp_sae<_.info512>, EVEX_V512;
1885
1886 }
1887 let Predicates = [HasAVX512,HasVLX] in {
1888 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1889 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890 }
1891}
1892
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1894 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1895defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1896 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897
1898def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1899 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001900 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1901 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001902 imm:$cc), VK8)>;
1903def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1904 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001905 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1906 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907 imm:$cc), VK8)>;
1908def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1909 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001910 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1911 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001913
Asaf Badouh572bbce2015-09-20 08:46:07 +00001914// ----------------------------------------------------------------
1915// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001916//handle fpclass instruction mask = op(reg_scalar,imm)
1917// op(mem_scalar,imm)
1918multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1919 X86VectorVTInfo _, Predicate prd> {
1920 let Predicates = [prd] in {
1921 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1922 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001923 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001924 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1925 (i32 imm:$src2)))], NoItinerary>;
1926 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1927 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1928 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001929 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001930 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001931 (OpNode (_.VT _.RC:$src1),
1932 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001933 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1935 (ins _.MemOp:$src1, i32u8imm:$src2),
1936 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001937 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001938 [(set _.KRC:$dst,
1939 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1940 (i32 imm:$src2)))], NoItinerary>;
1941 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1942 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1943 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001944 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001945 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001946 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1947 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1948 }
1949 }
1950}
1951
Asaf Badouh572bbce2015-09-20 08:46:07 +00001952//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1953// fpclass(reg_vec, mem_vec, imm)
1954// fpclass(reg_vec, broadcast(eltVt), imm)
1955multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1956 X86VectorVTInfo _, string mem, string broadcast>{
1957 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1958 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001959 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001960 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1961 (i32 imm:$src2)))], NoItinerary>;
1962 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1963 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1964 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001965 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001966 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001967 (OpNode (_.VT _.RC:$src1),
1968 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001969 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1970 (ins _.MemOp:$src1, i32u8imm:$src2),
1971 OpcodeStr##_.Suffix##mem#
1972 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001973 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001974 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1975 (i32 imm:$src2)))], NoItinerary>;
1976 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1977 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1978 OpcodeStr##_.Suffix##mem#
1979 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001980 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001981 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1982 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1983 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1984 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1985 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1986 _.BroadcastStr##", $dst|$dst, ${src1}"
1987 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001988 [(set _.KRC:$dst,(OpNode
1989 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001990 (_.ScalarLdFrag addr:$src1))),
1991 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1992 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1993 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1994 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1995 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1996 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001997 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1998 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001999 (_.ScalarLdFrag addr:$src1))),
2000 (i32 imm:$src2))))], NoItinerary>,
2001 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002}
2003
Asaf Badouh572bbce2015-09-20 08:46:07 +00002004multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002005 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002006 string broadcast>{
2007 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002008 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002009 broadcast>, EVEX_V512;
2010 }
2011 let Predicates = [prd, HasVLX] in {
2012 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2013 broadcast>, EVEX_V128;
2014 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2015 broadcast>, EVEX_V256;
2016 }
2017}
2018
2019multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002020 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002021 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002022 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002023 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002024 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2025 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2026 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2027 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2028 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002029}
2030
Asaf Badouh696e8e02015-10-18 11:04:38 +00002031defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2032 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002033
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002034//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035// Mask register copy, including
2036// - copy between mask registers
2037// - load/store mask registers
2038// - copy from GPR to mask register and vice versa
2039//
2040multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2041 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002042 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002043 let hasSideEffects = 0 in
2044 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2045 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2046 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2047 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2048 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2049 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2051 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052}
2053
2054multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2055 string OpcodeStr,
2056 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002057 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002059 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002061 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062 }
2063}
2064
Robert Khasanov74acbb72014-07-23 14:49:42 +00002065let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002066 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2068 VEX, PD;
2069
2070let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002071 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002072 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002073 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002074
2075let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002076 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2077 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002078 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2079 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002080 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2081 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2083 VEX, XD, VEX_W;
2084}
2085
2086// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002087def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2088 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2089def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2090 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2091
2092def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2093 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2094def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2095 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2096
2097def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002098 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002099def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002100 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002101 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2102
2103def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002104 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2105def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2106 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002107def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002108 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002109 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2110
2111def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2112 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2113def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2114 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2115def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2116 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2117def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2118 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119
Robert Khasanov74acbb72014-07-23 14:49:42 +00002120// Load/store kreg
2121let Predicates = [HasDQI] in {
2122 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2123 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002124 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2125 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002126
2127 def : Pat<(store VK4:$src, addr:$dst),
2128 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2129 def : Pat<(store VK2:$src, addr:$dst),
2130 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002131 def : Pat<(store VK1:$src, addr:$dst),
2132 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002133
2134 def : Pat<(v2i1 (load addr:$src)),
2135 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2136 def : Pat<(v4i1 (load addr:$src)),
2137 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002138}
2139let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002140 def : Pat<(store VK1:$src, addr:$dst),
2141 (MOV8mr addr:$dst,
2142 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2143 sub_8bit))>;
2144 def : Pat<(store VK2:$src, addr:$dst),
2145 (MOV8mr addr:$dst,
2146 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2147 sub_8bit))>;
2148 def : Pat<(store VK4:$src, addr:$dst),
2149 (MOV8mr addr:$dst,
2150 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002151 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002152 def : Pat<(store VK8:$src, addr:$dst),
2153 (MOV8mr addr:$dst,
2154 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2155 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002156
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002157 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002158 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002159 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002160 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002161 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002162 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002163}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002164
Robert Khasanov74acbb72014-07-23 14:49:42 +00002165let Predicates = [HasAVX512] in {
2166 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002168 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002169 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002170 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2171 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172}
2173let Predicates = [HasBWI] in {
2174 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2175 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002176 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2177 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2179 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002180 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2181 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002182}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002183
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002185 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002186 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2187 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002188
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002189 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002190 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002191
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002192 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2193 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2194
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002195 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002196 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002197 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2198 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002199 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002200
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002201 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002202 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002203 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2204 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002205 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002206
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002207 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002208 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002209
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002210 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002211 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002212
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002213 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002214 (EXTRACT_SUBREG
2215 (AND32ri8 (KMOVWrk
2216 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002217
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002218 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002219 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002220
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002221 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002222 (AND64ri8 (SUBREG_TO_REG (i64 0),
2223 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002224
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002225 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002226 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002227 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002228
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002229 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002230 (EXTRACT_SUBREG
2231 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2232 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002233
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002234 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002235 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002237def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2238 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2239def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2240 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2241def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2242 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2243def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2244 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2245def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2246 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2247def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2248 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249
Igor Bregerd6c187b2016-01-27 08:43:25 +00002250def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2251def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2252def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2253
Igor Bregera77b14d2016-08-11 12:13:46 +00002254def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2255def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2256def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2257def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2258def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2259def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002260
2261// Mask unary operation
2262// - KNOT
2263multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264 RegisterClass KRC, SDPatternOperator OpNode,
2265 Predicate prd> {
2266 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002268 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269 [(set KRC:$dst, (OpNode KRC:$src))]>;
2270}
2271
Robert Khasanov74acbb72014-07-23 14:49:42 +00002272multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2273 SDPatternOperator OpNode> {
2274 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2275 HasDQI>, VEX, PD;
2276 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2277 HasAVX512>, VEX, PS;
2278 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2279 HasBWI>, VEX, PD, VEX_W;
2280 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2281 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282}
2283
Robert Khasanov74acbb72014-07-23 14:49:42 +00002284defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002286multiclass avx512_mask_unop_int<string IntName, string InstName> {
2287 let Predicates = [HasAVX512] in
2288 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2289 (i16 GR16:$src)),
2290 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2291 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2292}
2293defm : avx512_mask_unop_int<"knot", "KNOT">;
2294
Robert Khasanov74acbb72014-07-23 14:49:42 +00002295let Predicates = [HasDQI] in
2296def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2297let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002299let Predicates = [HasBWI] in
2300def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2301let Predicates = [HasBWI] in
2302def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2303
2304// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002305let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2307 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308def : Pat<(not VK8:$src),
2309 (COPY_TO_REGCLASS
2310 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002311}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002312def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2313 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2314def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2315 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316
2317// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002318// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002320 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002321 Predicate prd, bit IsCommutable> {
2322 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2324 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002325 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2327}
2328
Robert Khasanov595683d2014-07-28 13:46:45 +00002329multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002330 SDPatternOperator OpNode, bit IsCommutable,
2331 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002332 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002333 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002334 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002335 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002336 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002337 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002338 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002339 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340}
2341
2342def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2343def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2344
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002345defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2346defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2347defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2348defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2349defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002350defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002351
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352multiclass avx512_mask_binop_int<string IntName, string InstName> {
2353 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002354 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2355 (i16 GR16:$src1), (i16 GR16:$src2)),
2356 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2357 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2358 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359}
2360
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361defm : avx512_mask_binop_int<"kand", "KAND">;
2362defm : avx512_mask_binop_int<"kandn", "KANDN">;
2363defm : avx512_mask_binop_int<"kor", "KOR">;
2364defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2365defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002368 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2369 // for the DQI set, this type is legal and KxxxB instruction is used
2370 let Predicates = [NoDQI] in
2371 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2372 (COPY_TO_REGCLASS
2373 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2374 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2375
2376 // All types smaller than 8 bits require conversion anyway
2377 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2378 (COPY_TO_REGCLASS (Inst
2379 (COPY_TO_REGCLASS VK1:$src1, VK16),
2380 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2381 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2382 (COPY_TO_REGCLASS (Inst
2383 (COPY_TO_REGCLASS VK2:$src1, VK16),
2384 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2385 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2386 (COPY_TO_REGCLASS (Inst
2387 (COPY_TO_REGCLASS VK4:$src1, VK16),
2388 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389}
2390
2391defm : avx512_binop_pat<and, KANDWrr>;
2392defm : avx512_binop_pat<andn, KANDNWrr>;
2393defm : avx512_binop_pat<or, KORWrr>;
2394defm : avx512_binop_pat<xnor, KXNORWrr>;
2395defm : avx512_binop_pat<xor, KXORWrr>;
2396
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002397def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2398 (KXNORWrr VK16:$src1, VK16:$src2)>;
2399def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002400 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002402 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002403def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002404 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002405
2406let Predicates = [NoDQI] in
2407def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2408 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2409 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2410
2411def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2412 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2413 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2414
2415def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2416 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2417 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2418
2419def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2420 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2421 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2422
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002424multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2425 RegisterClass KRCSrc, Predicate prd> {
2426 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002427 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002428 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2429 (ins KRC:$src1, KRC:$src2),
2430 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2431 VEX_4V, VEX_L;
2432
2433 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2434 (!cast<Instruction>(NAME##rr)
2435 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2436 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2437 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438}
2439
Igor Bregera54a1a82015-09-08 13:10:00 +00002440defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2441defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2442defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444// Mask bit testing
2445multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002446 SDNode OpNode, Predicate prd> {
2447 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002449 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2451}
2452
Igor Breger5ea0a6812015-08-31 13:30:19 +00002453multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2454 Predicate prdW = HasAVX512> {
2455 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2456 VEX, PD;
2457 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2458 VEX, PS;
2459 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2460 VEX, PS, VEX_W;
2461 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2462 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463}
2464
2465defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002466defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002467
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468// Mask shift
2469multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2470 SDNode OpNode> {
2471 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002472 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002474 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2476}
2477
2478multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2479 SDNode OpNode> {
2480 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002481 VEX, TAPD, VEX_W;
2482 let Predicates = [HasDQI] in
2483 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2484 VEX, TAPD;
2485 let Predicates = [HasBWI] in {
2486 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2487 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002488 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2489 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002490 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491}
2492
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002493defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2494defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495
2496// Mask setting all 0s or 1s
2497multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2498 let Predicates = [HasAVX512] in
2499 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2500 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2501 [(set KRC:$dst, (VT Val))]>;
2502}
2503
2504multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002505 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002507 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2508 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509}
2510
2511defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2512defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2513
2514// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2515let Predicates = [HasAVX512] in {
2516 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002517 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2518 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002520 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2521 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002522 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002523 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2524 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002526
2527// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2528multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2529 RegisterClass RC, ValueType VT> {
2530 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2531 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002532
Igor Bregerf1bd7612016-03-06 07:46:03 +00002533 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002534 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002535}
2536
2537defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2538defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2539defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2540defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2541defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2542
2543defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2544defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2545defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2546defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2547
2548defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2549defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2550defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2551
2552defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2553defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2554
2555defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556
Igor Breger999ac752016-03-08 15:21:25 +00002557def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002558 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002559 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2560 VK2))>;
2561def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002562 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002563 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2564 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2566 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002567def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2568 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002569def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2570 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2571
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002572
Igor Breger86724082016-08-14 05:25:07 +00002573// Patterns for kmask shift
2574multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2575 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002576 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002577 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002578 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002579 RC))>;
2580 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002581 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002582 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002583 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002584 RC))>;
2585}
2586
2587defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2588defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2589defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590//===----------------------------------------------------------------------===//
2591// AVX-512 - Aligned and unaligned load and store
2592//
2593
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002594
2595multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002596 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002597 bit IsReMaterializable = 1,
2598 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 let hasSideEffects = 0 in {
2600 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002601 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 _.ExeDomain>, EVEX;
2603 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2604 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002605 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002606 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002607 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2608 (_.VT _.RC:$src),
2609 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610 EVEX, EVEX_KZ;
2611
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002612 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2613 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2617 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619 let Constraints = "$src0 = $dst" in {
2620 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2621 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2622 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2623 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002624 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002625 (_.VT _.RC:$src1),
2626 (_.VT _.RC:$src0))))], _.ExeDomain>,
2627 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002628 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2630 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2632 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 [(set _.RC:$dst, (_.VT
2634 (vselect _.KRCWM:$mask,
2635 (_.VT (bitconvert (ld_frag addr:$src1))),
2636 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002637 }
Craig Toppere1cac152016-06-07 07:27:54 +00002638 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2640 (ins _.KRCWM:$mask, _.MemOp:$src),
2641 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2642 "${dst} {${mask}} {z}, $src}",
2643 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2644 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2645 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002647 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2648 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2649
2650 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2651 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2652
2653 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2654 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2655 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656}
2657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2659 AVX512VLVectorVTInfo _,
2660 Predicate prd,
2661 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002664 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002665
2666 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002668 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002670 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671 }
2672}
2673
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2675 AVX512VLVectorVTInfo _,
2676 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002677 bit IsReMaterializable = 1,
2678 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679 let Predicates = [prd] in
2680 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002681 masked_load_unaligned, IsReMaterializable,
2682 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002683
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 let Predicates = [prd, HasVLX] in {
2685 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002686 masked_load_unaligned, IsReMaterializable,
2687 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002689 masked_load_unaligned, IsReMaterializable,
2690 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691 }
2692}
2693
2694multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002695 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002696
Craig Topper99f6b622016-05-01 01:03:56 +00002697 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002698 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2699 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2700 [], _.ExeDomain>, EVEX;
2701 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2702 (ins _.KRCWM:$mask, _.RC:$src),
2703 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2704 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002706 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002708 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002709 "${dst} {${mask}} {z}, $src}",
2710 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002711 }
Igor Breger81b79de2015-11-19 07:43:43 +00002712
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002714 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002716 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2718 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2719 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002720
2721 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2722 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2723 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002724}
2725
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002727multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2728 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002730 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2731 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002732
2733 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002734 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2735 masked_store_unaligned>, EVEX_V256;
2736 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2737 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 }
2739}
2740
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2742 AVX512VLVectorVTInfo _, Predicate prd> {
2743 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002744 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2745 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746
2747 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002748 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2749 masked_store_aligned256>, EVEX_V256;
2750 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2751 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 }
2753}
2754
2755defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2756 HasAVX512>,
2757 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2758 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2759
2760defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2761 HasAVX512>,
2762 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2763 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2764
Craig Topperc9293492016-02-26 06:50:29 +00002765defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2766 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 PS, EVEX_CD8<32, CD8VF>;
2769
Craig Topperc9293492016-02-26 06:50:29 +00002770defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2771 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2773 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2776 HasAVX512>,
2777 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2778 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002779
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2781 HasAVX512>,
2782 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2783 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002784
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002785defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2786 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2788
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2790 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002791 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2792
Craig Topperc9293492016-02-26 06:50:29 +00002793defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2794 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2797
Craig Topperc9293492016-02-26 06:50:29 +00002798defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2799 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002802
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002803def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002804 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002805 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002806 VK8), VR512:$src)>;
2807
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002808def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002809 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002810 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002811
Craig Topper33c550c2016-05-22 00:39:30 +00002812// These patterns exist to prevent the above patterns from introducing a second
2813// mask inversion when one already exists.
2814def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2815 (bc_v8i64 (v16i32 immAllZerosV)),
2816 (v8i64 VR512:$src))),
2817 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2818def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2819 (v16i32 immAllZerosV),
2820 (v16i32 VR512:$src))),
2821 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2822
Craig Topper14aa2662016-08-11 06:04:04 +00002823let Predicates = [HasVLX, NoBWI] in {
2824 // 128-bit load/store without BWI.
2825 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2826 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2827 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2828 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2829 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2830 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2831 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2832 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2833
2834 // 256-bit load/store without BWI.
2835 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2836 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2837 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2838 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2839 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2840 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2841 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2842 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2843}
2844
Craig Topper95bdabd2016-05-22 23:44:33 +00002845let Predicates = [HasVLX] in {
2846 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2847 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2848 def : Pat<(alignedstore (v2f64 (extract_subvector
2849 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2850 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2851 def : Pat<(alignedstore (v4f32 (extract_subvector
2852 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2853 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2854 def : Pat<(alignedstore (v2i64 (extract_subvector
2855 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2856 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2857 def : Pat<(alignedstore (v4i32 (extract_subvector
2858 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2859 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2860 def : Pat<(alignedstore (v8i16 (extract_subvector
2861 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2862 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2863 def : Pat<(alignedstore (v16i8 (extract_subvector
2864 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2865 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2866
2867 def : Pat<(store (v2f64 (extract_subvector
2868 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2869 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2870 def : Pat<(store (v4f32 (extract_subvector
2871 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2872 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2873 def : Pat<(store (v2i64 (extract_subvector
2874 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2875 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2876 def : Pat<(store (v4i32 (extract_subvector
2877 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2878 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2879 def : Pat<(store (v8i16 (extract_subvector
2880 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2881 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2882 def : Pat<(store (v16i8 (extract_subvector
2883 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2884 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2885
2886 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2887 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2888 def : Pat<(alignedstore (v2f64 (extract_subvector
2889 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2890 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2891 def : Pat<(alignedstore (v4f32 (extract_subvector
2892 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2893 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2894 def : Pat<(alignedstore (v2i64 (extract_subvector
2895 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2896 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2897 def : Pat<(alignedstore (v4i32 (extract_subvector
2898 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2899 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2900 def : Pat<(alignedstore (v8i16 (extract_subvector
2901 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2902 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2903 def : Pat<(alignedstore (v16i8 (extract_subvector
2904 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2905 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2906
2907 def : Pat<(store (v2f64 (extract_subvector
2908 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2909 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2910 def : Pat<(store (v4f32 (extract_subvector
2911 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2912 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2913 def : Pat<(store (v2i64 (extract_subvector
2914 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2915 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2916 def : Pat<(store (v4i32 (extract_subvector
2917 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2918 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2919 def : Pat<(store (v8i16 (extract_subvector
2920 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2921 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2922 def : Pat<(store (v16i8 (extract_subvector
2923 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2924 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2925
2926 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2927 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2928 def : Pat<(alignedstore (v4f64 (extract_subvector
2929 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2930 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2931 def : Pat<(alignedstore (v8f32 (extract_subvector
2932 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2933 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2934 def : Pat<(alignedstore (v4i64 (extract_subvector
2935 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2936 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2937 def : Pat<(alignedstore (v8i32 (extract_subvector
2938 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2939 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2940 def : Pat<(alignedstore (v16i16 (extract_subvector
2941 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2942 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2943 def : Pat<(alignedstore (v32i8 (extract_subvector
2944 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2945 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2946
2947 def : Pat<(store (v4f64 (extract_subvector
2948 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2949 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2950 def : Pat<(store (v8f32 (extract_subvector
2951 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2952 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2953 def : Pat<(store (v4i64 (extract_subvector
2954 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2955 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2956 def : Pat<(store (v8i32 (extract_subvector
2957 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2958 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2959 def : Pat<(store (v16i16 (extract_subvector
2960 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2961 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2962 def : Pat<(store (v32i8 (extract_subvector
2963 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2964 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2965}
2966
2967
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968// Move Int Doubleword to Packed Double Int
2969//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002970def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002971 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972 [(set VR128X:$dst,
2973 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002974 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002975def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002976 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 [(set VR128X:$dst,
2978 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002979 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002980def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002981 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982 [(set VR128X:$dst,
2983 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002984 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002985let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2986def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2987 (ins i64mem:$src),
2988 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002989 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002990let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002991def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002992 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002993 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002995def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002996 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002997 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002999def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003000 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003001 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3003 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003004}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005
3006// Move Int Doubleword to Single Scalar
3007//
Craig Topper88adf2a2013-10-12 05:41:08 +00003008let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003009def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003010 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003012 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003014def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003015 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003016 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003017 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003018}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003020// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003022def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003023 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003024 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003026 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003027def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003029 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003030 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003032 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003034// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035//
3036def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003037 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003038 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3039 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003040 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041 Requires<[HasAVX512, In64BitMode]>;
3042
Craig Topperc648c9b2015-12-28 06:11:42 +00003043let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3044def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3045 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003046 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003047 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048
Craig Topperc648c9b2015-12-28 06:11:42 +00003049def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3050 (ins i64mem:$dst, VR128X:$src),
3051 "vmovq\t{$src, $dst|$dst, $src}",
3052 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3053 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003054 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003055 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3056
3057let hasSideEffects = 0 in
3058def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3059 (ins VR128X:$src),
3060 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003061 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003062
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063// Move Scalar Single to Double Int
3064//
Craig Topper88adf2a2013-10-12 05:41:08 +00003065let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003066def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003067 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003068 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003070 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003071def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003073 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003075 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003076}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003077
3078// Move Quadword Int to Packed Quadword Int
3079//
Craig Topperc648c9b2015-12-28 06:11:42 +00003080def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003082 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 [(set VR128X:$dst,
3084 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003085 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086
3087//===----------------------------------------------------------------------===//
3088// AVX-512 MOVSS, MOVSD
3089//===----------------------------------------------------------------------===//
3090
Craig Topperc7de3a12016-07-29 02:49:08 +00003091multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003092 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003093 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3094 (ins _.RC:$src1, _.FRC:$src2),
3095 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3096 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3097 (scalar_to_vector _.FRC:$src2))))],
3098 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3099 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3100 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3101 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3102 "$dst {${mask}} {z}, $src1, $src2}"),
3103 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3104 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3105 _.ImmAllZerosV)))],
3106 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3107 let Constraints = "$src0 = $dst" in
3108 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3109 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3110 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3111 "$dst {${mask}}, $src1, $src2}"),
3112 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3113 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3114 (_.VT _.RC:$src0))))],
3115 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003116 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003117 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3118 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3119 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3120 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3121 let mayLoad = 1, hasSideEffects = 0 in {
3122 let Constraints = "$src0 = $dst" in
3123 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3124 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3125 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3126 "$dst {${mask}}, $src}"),
3127 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3128 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3129 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3130 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3131 "$dst {${mask}} {z}, $src}"),
3132 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003133 }
Craig Toppere1cac152016-06-07 07:27:54 +00003134 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3135 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3136 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3137 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003138 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003139 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3140 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3141 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3142 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143}
3144
Asaf Badouh41ecf462015-12-06 13:26:56 +00003145defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3146 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147
Asaf Badouh41ecf462015-12-06 13:26:56 +00003148defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3149 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150
Craig Topper74ed0872016-05-18 06:55:59 +00003151def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003152 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003153 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003154
Craig Topper74ed0872016-05-18 06:55:59 +00003155def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003156 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003157 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003159def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3160 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3161 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3162
Craig Topper99f6b622016-05-01 01:03:56 +00003163let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003164defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3165 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3166 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3167 XS, EVEX_4V, VEX_LIG;
3168
Craig Topper99f6b622016-05-01 01:03:56 +00003169let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003170defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3171 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3172 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3173 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174
3175let Predicates = [HasAVX512] in {
3176 let AddedComplexity = 15 in {
3177 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3178 // MOVS{S,D} to the lower bits.
3179 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3180 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3181 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3182 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3183 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3184 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3185 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3186 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003187 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188
3189 // Move low f32 and clear high bits.
3190 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3191 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003192 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3194 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3195 (SUBREG_TO_REG (i32 0),
3196 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003197 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003198 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3199 (SUBREG_TO_REG (i32 0),
3200 (VMOVSSZrr (v4f32 (V_SET0)),
3201 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3202 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3203 (SUBREG_TO_REG (i32 0),
3204 (VMOVSSZrr (v4i32 (V_SET0)),
3205 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003206
3207 let AddedComplexity = 20 in {
3208 // MOVSSrm zeros the high parts of the register; represent this
3209 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3210 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3211 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3212 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3213 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3214 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3215 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003216 def : Pat<(v4f32 (X86vzload addr:$src)),
3217 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218
3219 // MOVSDrm zeros the high parts of the register; represent this
3220 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3221 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3222 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3223 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3224 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3225 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3226 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3227 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3228 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3229 def : Pat<(v2f64 (X86vzload addr:$src)),
3230 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3231
3232 // Represent the same patterns above but in the form they appear for
3233 // 256-bit types
3234 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3235 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003236 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3238 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3239 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003240 def : Pat<(v8f32 (X86vzload addr:$src)),
3241 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3243 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3244 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003245 def : Pat<(v4f64 (X86vzload addr:$src)),
3246 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003247
3248 // Represent the same patterns above but in the form they appear for
3249 // 512-bit types
3250 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3251 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3252 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3253 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3254 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3255 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003256 def : Pat<(v16f32 (X86vzload addr:$src)),
3257 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003258 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3259 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3260 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003261 def : Pat<(v8f64 (X86vzload addr:$src)),
3262 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263 }
3264 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3265 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3266 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3267 FR32X:$src)), sub_xmm)>;
3268 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3269 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3270 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3271 FR64X:$src)), sub_xmm)>;
3272 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3273 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003274 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275
3276 // Move low f64 and clear high bits.
3277 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3278 (SUBREG_TO_REG (i32 0),
3279 (VMOVSDZrr (v2f64 (V_SET0)),
3280 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003281 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3282 (SUBREG_TO_REG (i32 0),
3283 (VMOVSDZrr (v2f64 (V_SET0)),
3284 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285
3286 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3287 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3288 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003289 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3290 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3291 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292
3293 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003294 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003295 addr:$dst),
3296 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297
3298 // Shuffle with VMOVSS
3299 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3300 (VMOVSSZrr (v4i32 VR128X:$src1),
3301 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3302 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3303 (VMOVSSZrr (v4f32 VR128X:$src1),
3304 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3305
3306 // 256-bit variants
3307 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3308 (SUBREG_TO_REG (i32 0),
3309 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3310 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3311 sub_xmm)>;
3312 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3313 (SUBREG_TO_REG (i32 0),
3314 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3315 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3316 sub_xmm)>;
3317
3318 // Shuffle with VMOVSD
3319 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3320 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3321 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3322 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3323 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3324 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3325 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3326 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3327
3328 // 256-bit variants
3329 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3330 (SUBREG_TO_REG (i32 0),
3331 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3332 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3333 sub_xmm)>;
3334 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3335 (SUBREG_TO_REG (i32 0),
3336 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3337 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3338 sub_xmm)>;
3339
3340 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3341 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3342 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3343 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3344 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3345 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3346 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3347 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3348}
3349
3350let AddedComplexity = 15 in
3351def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3352 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003353 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003354 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355 (v2i64 VR128X:$src))))],
3356 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3357
Igor Breger4ec5abf2015-11-03 07:30:17 +00003358let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003359def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3360 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003361 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003362 [(set VR128X:$dst, (v2i64 (X86vzmovl
3363 (loadv2i64 addr:$src))))],
3364 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3365 EVEX_CD8<8, CD8VT8>;
3366
3367let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003368 let AddedComplexity = 15 in {
3369 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3370 (VMOVDI2PDIZrr GR32:$src)>;
3371
3372 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3373 (VMOV64toPQIZrr GR64:$src)>;
3374
3375 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3376 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3377 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003378
3379 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3380 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3381 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003382 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3384 let AddedComplexity = 20 in {
3385 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3386 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003387 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3388 (VMOVDI2PDIZrm addr:$src)>;
3389 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3390 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003391 def : Pat<(v4i32 (X86vzload addr:$src)),
3392 (VMOVDI2PDIZrm addr:$src)>;
3393 def : Pat<(v8i32 (X86vzload addr:$src)),
3394 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003396 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003398 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003399 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003400 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003401 def : Pat<(v4i64 (X86vzload addr:$src)),
3402 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003404
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3406 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3407 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3408 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003409 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3410 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3411 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3412
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003413 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003414 def : Pat<(v16i32 (X86vzload addr:$src)),
3415 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003416 def : Pat<(v8i64 (X86vzload addr:$src)),
3417 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418}
3419
3420def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3421 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3422
3423def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3424 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3425
3426def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3427 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3428
3429def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3430 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3431
3432//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003433// AVX-512 - Non-temporals
3434//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003435let SchedRW = [WriteLoad] in {
3436 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3437 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3438 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3439 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3440 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003441
Craig Topper2f90c1f2016-06-07 07:27:57 +00003442 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003443 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003444 (ins i256mem:$src),
3445 "vmovntdqa\t{$src, $dst|$dst, $src}",
3446 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3447 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3448 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003449
Robert Khasanoved882972014-08-13 10:46:00 +00003450 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003451 (ins i128mem:$src),
3452 "vmovntdqa\t{$src, $dst|$dst, $src}",
3453 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3454 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3455 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003456 }
Adam Nemetefd07852014-06-18 16:51:10 +00003457}
3458
Igor Bregerd3341f52016-01-20 13:11:47 +00003459multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3460 PatFrag st_frag = alignednontemporalstore,
3461 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003462 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003463 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003464 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003465 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3466 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003467}
3468
Igor Bregerd3341f52016-01-20 13:11:47 +00003469multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3470 AVX512VLVectorVTInfo VTInfo> {
3471 let Predicates = [HasAVX512] in
3472 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003473
Igor Bregerd3341f52016-01-20 13:11:47 +00003474 let Predicates = [HasAVX512, HasVLX] in {
3475 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3476 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003477 }
3478}
3479
Igor Bregerd3341f52016-01-20 13:11:47 +00003480defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3481defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3482defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003483
Craig Topper707c89c2016-05-08 23:43:17 +00003484let Predicates = [HasAVX512], AddedComplexity = 400 in {
3485 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3486 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3487 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3488 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3489 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3490 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003491
3492 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3493 (VMOVNTDQAZrm addr:$src)>;
3494 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3495 (VMOVNTDQAZrm addr:$src)>;
3496 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3497 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003498 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003499 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003500 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003501 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003502 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003503 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003504}
3505
Craig Topperc41320d2016-05-08 23:08:45 +00003506let Predicates = [HasVLX], AddedComplexity = 400 in {
3507 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3508 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3509 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3510 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3511 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3512 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3513
Simon Pilgrim9a896232016-06-07 13:34:24 +00003514 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3515 (VMOVNTDQAZ256rm addr:$src)>;
3516 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3517 (VMOVNTDQAZ256rm addr:$src)>;
3518 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3519 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003520 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003521 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003522 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003523 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003524 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003525 (VMOVNTDQAZ256rm addr:$src)>;
3526
Craig Topperc41320d2016-05-08 23:08:45 +00003527 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3528 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3529 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3530 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3531 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3532 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003533
3534 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3535 (VMOVNTDQAZ128rm addr:$src)>;
3536 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3537 (VMOVNTDQAZ128rm addr:$src)>;
3538 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3539 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003540 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003541 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003542 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003543 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003544 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003545 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003546}
3547
Adam Nemet7f62b232014-06-10 16:39:53 +00003548//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549// AVX-512 - Integer arithmetic
3550//
3551multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003552 X86VectorVTInfo _, OpndItins itins,
3553 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003554 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003555 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003556 "$src2, $src1", "$src1, $src2",
3557 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003558 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003559 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003560
Craig Toppere1cac152016-06-07 07:27:54 +00003561 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3562 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3563 "$src2, $src1", "$src1, $src2",
3564 (_.VT (OpNode _.RC:$src1,
3565 (bitconvert (_.LdFrag addr:$src2)))),
3566 itins.rm>,
3567 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003568}
3569
3570multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3571 X86VectorVTInfo _, OpndItins itins,
3572 bit IsCommutable = 0> :
3573 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003574 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3575 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3576 "${src2}"##_.BroadcastStr##", $src1",
3577 "$src1, ${src2}"##_.BroadcastStr,
3578 (_.VT (OpNode _.RC:$src1,
3579 (X86VBroadcast
3580 (_.ScalarLdFrag addr:$src2)))),
3581 itins.rm>,
3582 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003584
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003585multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3586 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3587 Predicate prd, bit IsCommutable = 0> {
3588 let Predicates = [prd] in
3589 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3590 IsCommutable>, EVEX_V512;
3591
3592 let Predicates = [prd, HasVLX] in {
3593 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3594 IsCommutable>, EVEX_V256;
3595 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3596 IsCommutable>, EVEX_V128;
3597 }
3598}
3599
Robert Khasanov545d1b72014-10-14 14:36:19 +00003600multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3601 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3602 Predicate prd, bit IsCommutable = 0> {
3603 let Predicates = [prd] in
3604 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3605 IsCommutable>, EVEX_V512;
3606
3607 let Predicates = [prd, HasVLX] in {
3608 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3609 IsCommutable>, EVEX_V256;
3610 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3611 IsCommutable>, EVEX_V128;
3612 }
3613}
3614
3615multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3616 OpndItins itins, Predicate prd,
3617 bit IsCommutable = 0> {
3618 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3619 itins, prd, IsCommutable>,
3620 VEX_W, EVEX_CD8<64, CD8VF>;
3621}
3622
3623multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3624 OpndItins itins, Predicate prd,
3625 bit IsCommutable = 0> {
3626 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3627 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3628}
3629
3630multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3631 OpndItins itins, Predicate prd,
3632 bit IsCommutable = 0> {
3633 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3634 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3635}
3636
3637multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3638 OpndItins itins, Predicate prd,
3639 bit IsCommutable = 0> {
3640 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3641 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3642}
3643
3644multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3645 SDNode OpNode, OpndItins itins, Predicate prd,
3646 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003647 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003648 IsCommutable>;
3649
Igor Bregerf2460112015-07-26 14:41:44 +00003650 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003651 IsCommutable>;
3652}
3653
3654multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3655 SDNode OpNode, OpndItins itins, Predicate prd,
3656 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003657 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003658 IsCommutable>;
3659
Igor Bregerf2460112015-07-26 14:41:44 +00003660 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003661 IsCommutable>;
3662}
3663
3664multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3665 bits<8> opc_d, bits<8> opc_q,
3666 string OpcodeStr, SDNode OpNode,
3667 OpndItins itins, bit IsCommutable = 0> {
3668 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3669 itins, HasAVX512, IsCommutable>,
3670 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3671 itins, HasBWI, IsCommutable>;
3672}
3673
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003674multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003675 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003676 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3677 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003678 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003679 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003680 "$src2, $src1","$src1, $src2",
3681 (_Dst.VT (OpNode
3682 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003683 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003684 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003685 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003686 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3687 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3688 "$src2, $src1", "$src1, $src2",
3689 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3690 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003691 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003692 AVX512BIBase, EVEX_4V;
3693
3694 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3695 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3696 OpcodeStr,
3697 "${src2}"##_Brdct.BroadcastStr##", $src1",
3698 "$src1, ${src2}"##_Dst.BroadcastStr,
3699 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3700 (_Brdct.VT (X86VBroadcast
3701 (_Brdct.ScalarLdFrag addr:$src2)))))),
3702 itins.rm>,
3703 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704}
3705
Robert Khasanov545d1b72014-10-14 14:36:19 +00003706defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3707 SSE_INTALU_ITINS_P, 1>;
3708defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3709 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003710defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3711 SSE_INTALU_ITINS_P, HasBWI, 1>;
3712defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3713 SSE_INTALU_ITINS_P, HasBWI, 0>;
3714defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003715 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003716defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003717 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003718defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003719 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003720defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003721 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003722defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003723 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003724defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003725 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003726defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003727 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003728defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003729 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003730defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003731 SSE_INTALU_ITINS_P, HasBWI, 1>;
3732
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003733multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003734 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3735 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3736 let Predicates = [prd] in
3737 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3738 _SrcVTInfo.info512, _DstVTInfo.info512,
3739 v8i64_info, IsCommutable>,
3740 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3741 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003742 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003743 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003744 v4i64x_info, IsCommutable>,
3745 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003746 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003747 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003748 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003749 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3750 }
Michael Liao66233b72015-08-06 09:06:20 +00003751}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003752
3753defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003754 avx512vl_i32_info, avx512vl_i64_info,
3755 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003756defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003757 avx512vl_i32_info, avx512vl_i64_info,
3758 X86pmuludq, HasAVX512, 1>;
3759defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3760 avx512vl_i8_info, avx512vl_i8_info,
3761 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003762
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003763multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3764 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003765 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3766 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3767 OpcodeStr,
3768 "${src2}"##_Src.BroadcastStr##", $src1",
3769 "$src1, ${src2}"##_Src.BroadcastStr,
3770 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3771 (_Src.VT (X86VBroadcast
3772 (_Src.ScalarLdFrag addr:$src2))))))>,
3773 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003774}
3775
Michael Liao66233b72015-08-06 09:06:20 +00003776multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3777 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003778 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003779 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003780 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003781 "$src2, $src1","$src1, $src2",
3782 (_Dst.VT (OpNode
3783 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003784 (_Src.VT _Src.RC:$src2))),
3785 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003786 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003787 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3788 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3789 "$src2, $src1", "$src1, $src2",
3790 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3791 (bitconvert (_Src.LdFrag addr:$src2))))>,
3792 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003793}
3794
3795multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3796 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003797 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003798 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3799 v32i16_info>,
3800 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3801 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003802 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003803 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3804 v16i16x_info>,
3805 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3806 v16i16x_info>, EVEX_V256;
3807 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3808 v8i16x_info>,
3809 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3810 v8i16x_info>, EVEX_V128;
3811 }
3812}
3813multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3814 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003815 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003816 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3817 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003818 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003819 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3820 v32i8x_info>, EVEX_V256;
3821 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3822 v16i8x_info>, EVEX_V128;
3823 }
3824}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003825
3826multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3827 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003828 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003829 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003830 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003831 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003832 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003833 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003834 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003835 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003836 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003837 }
3838}
3839
Craig Topperb6da6542016-05-01 17:38:32 +00003840defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3841defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3842defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3843defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003844
Craig Topper5acb5a12016-05-01 06:24:57 +00003845defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3846 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3847defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003848 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003849
Igor Bregerf2460112015-07-26 14:41:44 +00003850defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003851 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003852defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003853 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003854defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003855 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003856
Igor Bregerf2460112015-07-26 14:41:44 +00003857defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003858 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003859defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003860 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003861defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003862 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003863
Igor Bregerf2460112015-07-26 14:41:44 +00003864defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003865 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003866defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003867 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003868defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003869 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003870
Igor Bregerf2460112015-07-26 14:41:44 +00003871defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003872 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003873defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003874 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003875defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003876 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003877
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003879// AVX-512 Logical Instructions
3880//===----------------------------------------------------------------------===//
3881
Craig Topperabe80cc2016-08-28 06:06:28 +00003882multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3883 X86VectorVTInfo _, OpndItins itins,
3884 bit IsCommutable = 0> {
3885 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3886 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3887 "$src2, $src1", "$src1, $src2",
3888 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3889 (bitconvert (_.VT _.RC:$src2)))),
3890 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3891 _.RC:$src2)))),
3892 itins.rr, IsCommutable>,
3893 AVX512BIBase, EVEX_4V;
3894
3895 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3896 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3897 "$src2, $src1", "$src1, $src2",
3898 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3899 (bitconvert (_.LdFrag addr:$src2)))),
3900 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3901 (bitconvert (_.LdFrag addr:$src2)))))),
3902 itins.rm>,
3903 AVX512BIBase, EVEX_4V;
3904}
3905
3906multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3907 X86VectorVTInfo _, OpndItins itins,
3908 bit IsCommutable = 0> :
3909 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3910 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3911 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3912 "${src2}"##_.BroadcastStr##", $src1",
3913 "$src1, ${src2}"##_.BroadcastStr,
3914 (_.i64VT (OpNode _.RC:$src1,
3915 (bitconvert
3916 (_.VT (X86VBroadcast
3917 (_.ScalarLdFrag addr:$src2)))))),
3918 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3919 (bitconvert
3920 (_.VT (X86VBroadcast
3921 (_.ScalarLdFrag addr:$src2)))))))),
3922 itins.rm>,
3923 AVX512BIBase, EVEX_4V, EVEX_B;
3924}
3925
3926multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3927 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3928 Predicate prd, bit IsCommutable = 0> {
3929 let Predicates = [prd] in
3930 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3931 IsCommutable>, EVEX_V512;
3932
3933 let Predicates = [prd, HasVLX] in {
3934 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3935 IsCommutable>, EVEX_V256;
3936 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3937 IsCommutable>, EVEX_V128;
3938 }
3939}
3940
3941multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3942 OpndItins itins, Predicate prd,
3943 bit IsCommutable = 0> {
3944 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3945 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3946}
3947
3948multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3949 OpndItins itins, Predicate prd,
3950 bit IsCommutable = 0> {
3951 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3952 itins, prd, IsCommutable>,
3953 VEX_W, EVEX_CD8<64, CD8VF>;
3954}
3955
3956multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3957 SDNode OpNode, OpndItins itins, Predicate prd,
3958 bit IsCommutable = 0> {
3959 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3960 IsCommutable>;
3961
3962 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3963 IsCommutable>;
3964}
3965
3966defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003967 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003968defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003969 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003970defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003971 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003972defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003973 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003974
3975//===----------------------------------------------------------------------===//
3976// AVX-512 FP arithmetic
3977//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003978multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3979 SDNode OpNode, SDNode VecNode, OpndItins itins,
3980 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003981 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003982 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3983 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3984 "$src2, $src1", "$src1, $src2",
3985 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3986 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003987 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003988
3989 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003990 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003991 "$src2, $src1", "$src1, $src2",
3992 (VecNode (_.VT _.RC:$src1),
3993 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3994 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003995 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003996 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003997 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003998 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003999 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4000 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004001 itins.rr> {
4002 let isCommutable = IsCommutable;
4003 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004004 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004005 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004006 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4007 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004008 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004009 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004010 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004011}
4012
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004013multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004014 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004015 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004016 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4017 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4018 "$rc, $src2, $src1", "$src1, $src2, $rc",
4019 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004020 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004021 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004023multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4024 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004025 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004026 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4027 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004028 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004029 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004030 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031}
4032
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004033multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4034 SDNode VecNode,
4035 SizeItins itins, bit IsCommutable> {
4036 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4037 itins.s, IsCommutable>,
4038 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4039 itins.s, IsCommutable>,
4040 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4041 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4042 itins.d, IsCommutable>,
4043 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4044 itins.d, IsCommutable>,
4045 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4046}
4047
4048multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4049 SDNode VecNode,
4050 SizeItins itins, bit IsCommutable> {
4051 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4052 itins.s, IsCommutable>,
4053 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4054 itins.s, IsCommutable>,
4055 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4056 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4057 itins.d, IsCommutable>,
4058 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4059 itins.d, IsCommutable>,
4060 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4061}
4062defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004063defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004064defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004065defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004066defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4067defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4068
4069// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4070// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4071multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4072 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004073 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004074 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4075 (ins _.FRC:$src1, _.FRC:$src2),
4076 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4077 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004078 itins.rr> {
4079 let isCommutable = 1;
4080 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004081 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4082 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4083 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4084 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4085 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4086 }
4087}
4088defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4089 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4090 EVEX_CD8<32, CD8VT1>;
4091
4092defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4093 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4094 EVEX_CD8<64, CD8VT1>;
4095
4096defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4097 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4098 EVEX_CD8<32, CD8VT1>;
4099
4100defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4101 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4102 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004104multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004105 X86VectorVTInfo _, OpndItins itins,
4106 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004107 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004108 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4109 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4110 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004111 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4112 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004113 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4114 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4115 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004116 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4117 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004118 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4119 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4120 "${src2}"##_.BroadcastStr##", $src1",
4121 "$src1, ${src2}"##_.BroadcastStr,
4122 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004123 (_.ScalarLdFrag addr:$src2)))),
4124 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004125 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004126}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004127
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004128multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004129 X86VectorVTInfo _> {
4130 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004131 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4132 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4133 "$rc, $src2, $src1", "$src1, $src2, $rc",
4134 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4135 EVEX_4V, EVEX_B, EVEX_RC;
4136}
4137
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004138
4139multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004140 X86VectorVTInfo _> {
4141 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004142 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4143 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4144 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4145 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4146 EVEX_4V, EVEX_B;
4147}
4148
Michael Liao66233b72015-08-06 09:06:20 +00004149multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004150 Predicate prd, SizeItins itins,
4151 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004152 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004153 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004154 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004155 EVEX_CD8<32, CD8VF>;
4156 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004157 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004158 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004159 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004160
Robert Khasanov595e5982014-10-29 15:43:02 +00004161 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004162 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004163 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004164 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004165 EVEX_CD8<32, CD8VF>;
4166 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004167 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004168 EVEX_CD8<32, CD8VF>;
4169 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004170 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004171 EVEX_CD8<64, CD8VF>;
4172 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004173 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004174 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004175 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176}
4177
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004178multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004179 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004180 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004181 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004182 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4183}
4184
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004185multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004186 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004187 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004188 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004189 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4190}
4191
Craig Topper9433f972016-08-02 06:16:53 +00004192defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4193 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004194 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004195defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4196 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004197 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004198defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004199 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004200defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004201 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004202defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4203 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004204 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004205defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4206 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004207 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004208let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004209 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4210 SSE_ALU_ITINS_P, 1>;
4211 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4212 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004213}
Craig Topper9433f972016-08-02 06:16:53 +00004214defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4215 SSE_ALU_ITINS_P, 1>;
4216defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4217 SSE_ALU_ITINS_P, 0>;
4218defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4219 SSE_ALU_ITINS_P, 1>;
4220defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4221 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004222
Craig Topper8f6827c2016-08-31 05:37:52 +00004223// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004224multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4225 X86VectorVTInfo _, Predicate prd> {
4226let Predicates = [prd] in {
4227 // Masked register-register logical operations.
4228 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4229 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4230 _.RC:$src0)),
4231 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4232 _.RC:$src1, _.RC:$src2)>;
4233 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4234 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4235 _.ImmAllZerosV)),
4236 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4237 _.RC:$src2)>;
4238 // Masked register-memory logical operations.
4239 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4240 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4241 (load addr:$src2)))),
4242 _.RC:$src0)),
4243 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4244 _.RC:$src1, addr:$src2)>;
4245 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4246 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4247 _.ImmAllZerosV)),
4248 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4249 addr:$src2)>;
4250 // Register-broadcast logical operations.
4251 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4252 (bitconvert (_.VT (X86VBroadcast
4253 (_.ScalarLdFrag addr:$src2)))))),
4254 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4255 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4256 (bitconvert
4257 (_.i64VT (OpNode _.RC:$src1,
4258 (bitconvert (_.VT
4259 (X86VBroadcast
4260 (_.ScalarLdFrag addr:$src2))))))),
4261 _.RC:$src0)),
4262 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4263 _.RC:$src1, addr:$src2)>;
4264 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4265 (bitconvert
4266 (_.i64VT (OpNode _.RC:$src1,
4267 (bitconvert (_.VT
4268 (X86VBroadcast
4269 (_.ScalarLdFrag addr:$src2))))))),
4270 _.ImmAllZerosV)),
4271 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4272 _.RC:$src1, addr:$src2)>;
4273}
Craig Topper8f6827c2016-08-31 05:37:52 +00004274}
4275
Craig Topper45d65032016-09-02 05:29:13 +00004276multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4277 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4278 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4279 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4280 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4281 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4282 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004283}
4284
Craig Topper45d65032016-09-02 05:29:13 +00004285defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4286defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4287defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4288defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4289
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004290multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4291 X86VectorVTInfo _> {
4292 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4293 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4294 "$src2, $src1", "$src1, $src2",
4295 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004296 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4297 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4298 "$src2, $src1", "$src1, $src2",
4299 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4300 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4301 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4302 "${src2}"##_.BroadcastStr##", $src1",
4303 "$src1, ${src2}"##_.BroadcastStr,
4304 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4305 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4306 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004307}
4308
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004309multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4310 X86VectorVTInfo _> {
4311 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4312 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4313 "$src2, $src1", "$src1, $src2",
4314 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004315 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4316 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4317 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004318 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004319 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4320 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004321}
4322
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004323multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004324 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004325 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4326 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004327 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004328 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4329 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004330 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4331 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004332 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004333 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4334 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004335 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4336
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004337 // Define only if AVX512VL feature is present.
4338 let Predicates = [HasVLX] in {
4339 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4340 EVEX_V128, EVEX_CD8<32, CD8VF>;
4341 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4342 EVEX_V256, EVEX_CD8<32, CD8VF>;
4343 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4344 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4345 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4346 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4347 }
4348}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004349defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004350
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351//===----------------------------------------------------------------------===//
4352// AVX-512 VPTESTM instructions
4353//===----------------------------------------------------------------------===//
4354
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004355multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4356 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004357 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004358 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4359 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4360 "$src2, $src1", "$src1, $src2",
4361 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4362 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004363 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4364 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4365 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004366 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004367 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4368 EVEX_4V,
4369 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004370}
4371
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004372multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4373 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004374 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4375 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4376 "${src2}"##_.BroadcastStr##", $src1",
4377 "$src1, ${src2}"##_.BroadcastStr,
4378 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4379 (_.ScalarLdFrag addr:$src2))))>,
4380 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004381}
Igor Bregerfca0a342016-01-28 13:19:25 +00004382
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004383// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004384multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4385 X86VectorVTInfo _, string Suffix> {
4386 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4387 (_.KVT (COPY_TO_REGCLASS
4388 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004389 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004390 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004391 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004392 _.RC:$src2, _.SubRegIdx)),
4393 _.KRC))>;
4394}
4395
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004396multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004397 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004398 let Predicates = [HasAVX512] in
4399 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4400 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4401
4402 let Predicates = [HasAVX512, HasVLX] in {
4403 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4404 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4405 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4406 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4407 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004408 let Predicates = [HasAVX512, NoVLX] in {
4409 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4410 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004411 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004412}
4413
4414multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4415 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004416 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004417 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004418 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004419}
4420
4421multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4422 SDNode OpNode> {
4423 let Predicates = [HasBWI] in {
4424 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4425 EVEX_V512, VEX_W;
4426 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4427 EVEX_V512;
4428 }
4429 let Predicates = [HasVLX, HasBWI] in {
4430
4431 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4432 EVEX_V256, VEX_W;
4433 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4434 EVEX_V128, VEX_W;
4435 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4436 EVEX_V256;
4437 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4438 EVEX_V128;
4439 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004440
Igor Bregerfca0a342016-01-28 13:19:25 +00004441 let Predicates = [HasAVX512, NoVLX] in {
4442 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4443 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4444 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4445 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004446 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004447
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004448}
4449
4450multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4451 SDNode OpNode> :
4452 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4453 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4454
4455defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4456defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004457
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004458
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459//===----------------------------------------------------------------------===//
4460// AVX-512 Shift instructions
4461//===----------------------------------------------------------------------===//
4462multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004463 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004464 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004465 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004466 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004467 "$src2, $src1", "$src1, $src2",
4468 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004469 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004470 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004471 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004472 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004473 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4474 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004475 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004476 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004477}
4478
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004479multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4480 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004481 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004482 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4483 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4484 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4485 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004486 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004487}
4488
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004489multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004490 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004491 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004492 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004493 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4494 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4495 "$src2, $src1", "$src1, $src2",
4496 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004497 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004498 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4499 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4500 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004501 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004502 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004503 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004504 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004505}
4506
Cameron McInally5fb084e2014-12-11 17:13:05 +00004507multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004508 ValueType SrcVT, PatFrag bc_frag,
4509 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4510 let Predicates = [prd] in
4511 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4512 VTInfo.info512>, EVEX_V512,
4513 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4514 let Predicates = [prd, HasVLX] in {
4515 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4516 VTInfo.info256>, EVEX_V256,
4517 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4518 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4519 VTInfo.info128>, EVEX_V128,
4520 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4521 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004522}
4523
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004524multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4525 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004526 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004527 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004528 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004529 avx512vl_i64_info, HasAVX512>, VEX_W;
4530 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4531 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004532}
4533
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004534multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4535 string OpcodeStr, SDNode OpNode,
4536 AVX512VLVectorVTInfo VTInfo> {
4537 let Predicates = [HasAVX512] in
4538 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4539 VTInfo.info512>,
4540 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4541 VTInfo.info512>, EVEX_V512;
4542 let Predicates = [HasAVX512, HasVLX] in {
4543 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4544 VTInfo.info256>,
4545 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4546 VTInfo.info256>, EVEX_V256;
4547 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4548 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004549 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004550 VTInfo.info128>, EVEX_V128;
4551 }
4552}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553
Michael Liao66233b72015-08-06 09:06:20 +00004554multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004555 Format ImmFormR, Format ImmFormM,
4556 string OpcodeStr, SDNode OpNode> {
4557 let Predicates = [HasBWI] in
4558 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4559 v32i16_info>, EVEX_V512;
4560 let Predicates = [HasVLX, HasBWI] in {
4561 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4562 v16i16x_info>, EVEX_V256;
4563 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4564 v8i16x_info>, EVEX_V128;
4565 }
4566}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004567
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004568multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4569 Format ImmFormR, Format ImmFormM,
4570 string OpcodeStr, SDNode OpNode> {
4571 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4572 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4573 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4574 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4575}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004576
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004577defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004578 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004579
4580defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004581 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004582
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004583defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004584 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004585
Michael Zuckerman298a6802016-01-13 12:39:33 +00004586defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004587defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004588
4589defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4590defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4591defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592
4593//===-------------------------------------------------------------------===//
4594// Variable Bit Shifts
4595//===-------------------------------------------------------------------===//
4596multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004597 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004598 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004599 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4600 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4601 "$src2, $src1", "$src1, $src2",
4602 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004603 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004604 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4605 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4606 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004607 (_.VT (OpNode _.RC:$src1,
4608 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004609 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004610 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004611 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004612}
4613
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004614multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4615 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004616 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004617 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4618 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4619 "${src2}"##_.BroadcastStr##", $src1",
4620 "$src1, ${src2}"##_.BroadcastStr,
4621 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4622 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004623 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004624 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4625}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004626multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4627 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004628 let Predicates = [HasAVX512] in
4629 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4630 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4631
4632 let Predicates = [HasAVX512, HasVLX] in {
4633 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4634 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4635 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4636 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4637 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004638}
4639
4640multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4641 SDNode OpNode> {
4642 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004643 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004644 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004645 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004646}
4647
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004648// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004649multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4650 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004651 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004652 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004653 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004654 (!cast<Instruction>(NAME#"WZrr")
4655 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4656 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4657 sub_ymm)>;
4658
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004659 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004660 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004661 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004662 (!cast<Instruction>(NAME#"WZrr")
4663 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4664 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4665 sub_xmm)>;
4666 }
4667}
4668
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004669multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4670 SDNode OpNode> {
4671 let Predicates = [HasBWI] in
4672 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4673 EVEX_V512, VEX_W;
4674 let Predicates = [HasVLX, HasBWI] in {
4675
4676 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4677 EVEX_V256, VEX_W;
4678 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4679 EVEX_V128, VEX_W;
4680 }
4681}
4682
4683defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004684 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4685 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004686
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004687defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004688 avx512_var_shift_w<0x11, "vpsravw", sra>,
4689 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004690
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004691defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004692 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4693 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004694defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4695defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696
Craig Topper05629d02016-07-24 07:32:45 +00004697// Special handing for handling VPSRAV intrinsics.
4698multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4699 list<Predicate> p> {
4700 let Predicates = p in {
4701 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4702 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4703 _.RC:$src2)>;
4704 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4705 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4706 _.RC:$src1, addr:$src2)>;
4707 let AddedComplexity = 20 in {
4708 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4709 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4710 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4711 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4712 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4713 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4714 _.RC:$src0)),
4715 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4716 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4717 }
4718 let AddedComplexity = 30 in {
4719 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4720 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4721 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4722 _.RC:$src1, _.RC:$src2)>;
4723 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4724 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4725 _.ImmAllZerosV)),
4726 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4727 _.RC:$src1, addr:$src2)>;
4728 }
4729 }
4730}
4731
4732multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4733 list<Predicate> p> :
4734 avx512_var_shift_int_lowering<InstrStr, _, p> {
4735 let Predicates = p in {
4736 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4737 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4738 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4739 _.RC:$src1, addr:$src2)>;
4740 let AddedComplexity = 20 in
4741 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4742 (X86vsrav _.RC:$src1,
4743 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4744 _.RC:$src0)),
4745 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4746 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4747 let AddedComplexity = 30 in
4748 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4749 (X86vsrav _.RC:$src1,
4750 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4751 _.ImmAllZerosV)),
4752 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4753 _.RC:$src1, addr:$src2)>;
4754 }
4755}
4756
4757defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4758defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4759defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4760defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4761defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4762defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4763defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4764defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4765defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4766
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004767//===-------------------------------------------------------------------===//
4768// 1-src variable permutation VPERMW/D/Q
4769//===-------------------------------------------------------------------===//
4770multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4771 AVX512VLVectorVTInfo _> {
4772 let Predicates = [HasAVX512] in
4773 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4774 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4775
4776 let Predicates = [HasAVX512, HasVLX] in
4777 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4778 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4779}
4780
4781multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4782 string OpcodeStr, SDNode OpNode,
4783 AVX512VLVectorVTInfo VTInfo> {
4784 let Predicates = [HasAVX512] in
4785 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4786 VTInfo.info512>,
4787 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4788 VTInfo.info512>, EVEX_V512;
4789 let Predicates = [HasAVX512, HasVLX] in
4790 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4791 VTInfo.info256>,
4792 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4793 VTInfo.info256>, EVEX_V256;
4794}
4795
Michael Zuckermand9cac592016-01-19 17:07:43 +00004796multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4797 Predicate prd, SDNode OpNode,
4798 AVX512VLVectorVTInfo _> {
4799 let Predicates = [prd] in
4800 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4801 EVEX_V512 ;
4802 let Predicates = [HasVLX, prd] in {
4803 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4804 EVEX_V256 ;
4805 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4806 EVEX_V128 ;
4807 }
4808}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004809
Michael Zuckermand9cac592016-01-19 17:07:43 +00004810defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4811 avx512vl_i16_info>, VEX_W;
4812defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4813 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004814
4815defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4816 avx512vl_i32_info>;
4817defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4818 avx512vl_i64_info>, VEX_W;
4819defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4820 avx512vl_f32_info>;
4821defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4822 avx512vl_f64_info>, VEX_W;
4823
4824defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4825 X86VPermi, avx512vl_i64_info>,
4826 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4827defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4828 X86VPermi, avx512vl_f64_info>,
4829 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004830//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004831// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004832//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004833
Igor Breger78741a12015-10-04 07:20:41 +00004834multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4835 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4836 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4837 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4838 "$src2, $src1", "$src1, $src2",
4839 (_.VT (OpNode _.RC:$src1,
4840 (Ctrl.VT Ctrl.RC:$src2)))>,
4841 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004842 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4843 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4844 "$src2, $src1", "$src1, $src2",
4845 (_.VT (OpNode
4846 _.RC:$src1,
4847 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4848 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4849 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4850 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4851 "${src2}"##_.BroadcastStr##", $src1",
4852 "$src1, ${src2}"##_.BroadcastStr,
4853 (_.VT (OpNode
4854 _.RC:$src1,
4855 (Ctrl.VT (X86VBroadcast
4856 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4857 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004858}
4859
4860multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4861 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4862 let Predicates = [HasAVX512] in {
4863 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4864 Ctrl.info512>, EVEX_V512;
4865 }
4866 let Predicates = [HasAVX512, HasVLX] in {
4867 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4868 Ctrl.info128>, EVEX_V128;
4869 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4870 Ctrl.info256>, EVEX_V256;
4871 }
4872}
4873
4874multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4875 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4876
4877 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4878 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4879 X86VPermilpi, _>,
4880 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004881}
4882
Craig Topper05948fb2016-08-02 05:11:15 +00004883let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004884defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4885 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004886let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004887defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4888 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004889//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004890// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4891//===----------------------------------------------------------------------===//
4892
4893defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004894 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004895 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4896defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004897 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004898defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004899 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004900
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004901multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4902 let Predicates = [HasBWI] in
4903 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4904
4905 let Predicates = [HasVLX, HasBWI] in {
4906 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4907 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4908 }
4909}
4910
4911defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4912
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004913//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004914// Move Low to High and High to Low packed FP Instructions
4915//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4917 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004918 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004919 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4920 IIC_SSE_MOV_LH>, EVEX_4V;
4921def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4922 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004923 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4925 IIC_SSE_MOV_LH>, EVEX_4V;
4926
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004927let Predicates = [HasAVX512] in {
4928 // MOVLHPS patterns
4929 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4930 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4931 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4932 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004933
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004934 // MOVHLPS patterns
4935 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4936 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4937}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004938
4939//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004940// VMOVHPS/PD VMOVLPS Instructions
4941// All patterns was taken from SSS implementation.
4942//===----------------------------------------------------------------------===//
4943multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4944 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004945 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4946 (ins _.RC:$src1, f64mem:$src2),
4947 !strconcat(OpcodeStr,
4948 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4949 [(set _.RC:$dst,
4950 (OpNode _.RC:$src1,
4951 (_.VT (bitconvert
4952 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4953 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004954}
4955
4956defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4957 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4958defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4959 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4960defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4961 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4962defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4963 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4964
4965let Predicates = [HasAVX512] in {
4966 // VMOVHPS patterns
4967 def : Pat<(X86Movlhps VR128X:$src1,
4968 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4969 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4970 def : Pat<(X86Movlhps VR128X:$src1,
4971 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4972 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4973 // VMOVHPD patterns
4974 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4975 (scalar_to_vector (loadf64 addr:$src2)))),
4976 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4977 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4978 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4979 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4980 // VMOVLPS patterns
4981 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4982 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4983 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4984 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4985 // VMOVLPD patterns
4986 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4987 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4988 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4989 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4990 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4991 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4992 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4993}
4994
Igor Bregerb6b27af2015-11-10 07:09:07 +00004995def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4996 (ins f64mem:$dst, VR128X:$src),
4997 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004998 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004999 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5000 (bc_v2f64 (v4f32 VR128X:$src))),
5001 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5002 EVEX, EVEX_CD8<32, CD8VT2>;
5003def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5004 (ins f64mem:$dst, VR128X:$src),
5005 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005006 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005007 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5008 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5009 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5010def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5011 (ins f64mem:$dst, VR128X:$src),
5012 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005013 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005014 (iPTR 0))), addr:$dst)],
5015 IIC_SSE_MOV_LH>,
5016 EVEX, EVEX_CD8<32, CD8VT2>;
5017def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5018 (ins f64mem:$dst, VR128X:$src),
5019 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005020 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005021 (iPTR 0))), addr:$dst)],
5022 IIC_SSE_MOV_LH>,
5023 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005024
Igor Bregerb6b27af2015-11-10 07:09:07 +00005025let Predicates = [HasAVX512] in {
5026 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005027 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005028 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5029 (iPTR 0))), addr:$dst),
5030 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5031 // VMOVLPS patterns
5032 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5033 addr:$src1),
5034 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5035 def : Pat<(store (v4i32 (X86Movlps
5036 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5037 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5038 // VMOVLPD patterns
5039 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5040 addr:$src1),
5041 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5042 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5043 addr:$src1),
5044 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5045}
5046//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005047// FMA - Fused Multiply Operations
5048//
Adam Nemet26371ce2014-10-24 00:02:55 +00005049
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005050multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005051 X86VectorVTInfo _, string Suff> {
5052 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005053 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005054 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005055 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005056 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005057 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005058
Craig Toppere1cac152016-06-07 07:27:54 +00005059 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5060 (ins _.RC:$src2, _.MemOp:$src3),
5061 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005062 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005063 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005064
Craig Toppere1cac152016-06-07 07:27:54 +00005065 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5066 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5067 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5068 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005069 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005070 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005071 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005072 }
Craig Topper318e40b2016-07-25 07:20:31 +00005073
5074 // Additional pattern for folding broadcast nodes in other orders.
5075 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5076 (OpNode _.RC:$src1, _.RC:$src2,
5077 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5078 _.RC:$src1)),
5079 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5080 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005081}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005082
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005083multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005084 X86VectorVTInfo _, string Suff> {
5085 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005086 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005087 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5088 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005089 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005090 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005091}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005092
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005093multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005094 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5095 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005096 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005097 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5098 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5099 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005100 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005101 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005102 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005103 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005104 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005105 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005106 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005107}
5108
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005109multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005110 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005111 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005112 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005113 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005114 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005115}
5116
5117defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5118defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5119defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5120defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5121defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5122defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5123
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005124
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005125multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005126 X86VectorVTInfo _, string Suff> {
5127 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005128 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5129 (ins _.RC:$src2, _.RC:$src3),
5130 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005131 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005132 AVX512FMA3Base;
5133
Craig Toppere1cac152016-06-07 07:27:54 +00005134 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5135 (ins _.RC:$src2, _.MemOp:$src3),
5136 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005137 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005138 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005139
Craig Toppere1cac152016-06-07 07:27:54 +00005140 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5141 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5142 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5143 "$src2, ${src3}"##_.BroadcastStr,
5144 (_.VT (OpNode _.RC:$src2,
5145 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005146 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005147 }
Craig Topper318e40b2016-07-25 07:20:31 +00005148
5149 // Additional patterns for folding broadcast nodes in other orders.
5150 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5151 _.RC:$src2, _.RC:$src1)),
5152 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5153 _.RC:$src2, addr:$src3)>;
5154 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5155 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5156 _.RC:$src2, _.RC:$src1),
5157 _.RC:$src1)),
5158 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5159 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5160 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5161 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5162 _.RC:$src2, _.RC:$src1),
5163 _.ImmAllZerosV)),
5164 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5165 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005166}
5167
5168multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005169 X86VectorVTInfo _, string Suff> {
5170 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005171 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5172 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5173 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005174 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005175 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005176}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005177
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005178multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005179 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5180 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005181 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005182 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5183 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5184 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005185 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005186 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005187 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005188 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005189 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005190 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005191 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005192}
5193
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005194multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005195 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005196 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005197 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005198 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005199 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005200}
5201
5202defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5203defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5204defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5205defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5206defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5207defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5208
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005209multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005210 X86VectorVTInfo _, string Suff> {
5211 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005212 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005213 (ins _.RC:$src2, _.RC:$src3),
5214 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005215 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005216 AVX512FMA3Base;
5217
Craig Toppere1cac152016-06-07 07:27:54 +00005218 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005219 (ins _.RC:$src2, _.MemOp:$src3),
5220 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005221 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005222 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005223
Craig Toppere1cac152016-06-07 07:27:54 +00005224 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005225 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5226 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5227 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005228 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005229 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005230 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005231 }
Craig Topper318e40b2016-07-25 07:20:31 +00005232
5233 // Additional patterns for folding broadcast nodes in other orders.
5234 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5235 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5236 _.RC:$src1, _.RC:$src2),
5237 _.RC:$src1)),
5238 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5239 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005240}
5241
5242multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005243 X86VectorVTInfo _, string Suff> {
5244 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005245 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005246 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5247 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005248 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005249 AVX512FMA3Base, EVEX_B, EVEX_RC;
5250}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005251
5252multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005253 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5254 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005255 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005256 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5257 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5258 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005259 }
5260 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005261 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005262 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005263 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005264 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5265 }
5266}
5267
5268multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005269 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005270 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005271 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005272 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005273 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005274}
5275
5276defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5277defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5278defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5279defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5280defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5281defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005282
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005283// Scalar FMA
5284let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005285multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5286 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5287 dag RHS_r, dag RHS_m > {
5288 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5289 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005290 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291
Craig Toppere1cac152016-06-07 07:27:54 +00005292 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5293 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005294 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005295
5296 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5297 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005298 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005299 AVX512FMA3Base, EVEX_B, EVEX_RC;
5300
Craig Toppereafdbec2016-08-13 06:48:41 +00005301 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005302 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5303 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5304 !strconcat(OpcodeStr,
5305 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5306 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005307 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5308 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5309 !strconcat(OpcodeStr,
5310 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5311 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005312 }// isCodeGenOnly = 1
5313}
5314}// Constraints = "$src1 = $dst"
5315
5316multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5317 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5318 string SUFF> {
5319
Craig Topper2dca3b22016-07-24 08:26:38 +00005320 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005321 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5322 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5323 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005324 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5325 (i32 imm:$rc))),
5326 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5327 _.FRC:$src3))),
5328 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5329 (_.ScalarLdFrag addr:$src3))))>;
5330
Craig Topper2dca3b22016-07-24 08:26:38 +00005331 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005332 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5333 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005334 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005335 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005336 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5337 (i32 imm:$rc))),
5338 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5339 _.FRC:$src1))),
5340 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5341 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5342
Craig Topper2dca3b22016-07-24 08:26:38 +00005343 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005344 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5345 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005346 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005347 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005348 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5349 (i32 imm:$rc))),
5350 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5351 _.FRC:$src2))),
5352 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5353 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5354}
5355
5356multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5357 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5358 let Predicates = [HasAVX512] in {
5359 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5360 OpNodeRnd, f32x_info, "SS">,
5361 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5362 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5363 OpNodeRnd, f64x_info, "SD">,
5364 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5365 }
5366}
5367
5368defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5369defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5370defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5371defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005372
5373//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005374// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5375//===----------------------------------------------------------------------===//
5376let Constraints = "$src1 = $dst" in {
5377multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5378 X86VectorVTInfo _> {
5379 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5380 (ins _.RC:$src2, _.RC:$src3),
5381 OpcodeStr, "$src3, $src2", "$src2, $src3",
5382 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5383 AVX512FMA3Base;
5384
Craig Toppere1cac152016-06-07 07:27:54 +00005385 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5386 (ins _.RC:$src2, _.MemOp:$src3),
5387 OpcodeStr, "$src3, $src2", "$src2, $src3",
5388 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5389 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005390
Craig Toppere1cac152016-06-07 07:27:54 +00005391 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5392 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5393 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5394 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5395 (OpNode _.RC:$src1,
5396 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5397 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005398}
5399} // Constraints = "$src1 = $dst"
5400
5401multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5402 AVX512VLVectorVTInfo _> {
5403 let Predicates = [HasIFMA] in {
5404 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5405 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5406 }
5407 let Predicates = [HasVLX, HasIFMA] in {
5408 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5409 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5410 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5411 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5412 }
5413}
5414
5415defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5416 avx512vl_i64_info>, VEX_W;
5417defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5418 avx512vl_i64_info>, VEX_W;
5419
5420//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005421// AVX-512 Scalar convert from sign integer to float/double
5422//===----------------------------------------------------------------------===//
5423
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005424multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5425 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5426 PatFrag ld_frag, string asm> {
5427 let hasSideEffects = 0 in {
5428 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5429 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005430 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005431 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005432 let mayLoad = 1 in
5433 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5434 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005435 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005436 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005437 } // hasSideEffects = 0
5438 let isCodeGenOnly = 1 in {
5439 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5440 (ins DstVT.RC:$src1, SrcRC:$src2),
5441 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5442 [(set DstVT.RC:$dst,
5443 (OpNode (DstVT.VT DstVT.RC:$src1),
5444 SrcRC:$src2,
5445 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5446
5447 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5448 (ins DstVT.RC:$src1, x86memop:$src2),
5449 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5450 [(set DstVT.RC:$dst,
5451 (OpNode (DstVT.VT DstVT.RC:$src1),
5452 (ld_frag addr:$src2),
5453 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5454 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005455}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005456
Igor Bregerabe4a792015-06-14 12:44:55 +00005457multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005458 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005459 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5460 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005461 !strconcat(asm,
5462 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005463 [(set DstVT.RC:$dst,
5464 (OpNode (DstVT.VT DstVT.RC:$src1),
5465 SrcRC:$src2,
5466 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5467}
5468
5469multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005470 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5471 PatFrag ld_frag, string asm> {
5472 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5473 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5474 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005475}
5476
Andrew Trick15a47742013-10-09 05:11:10 +00005477let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005478defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005479 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5480 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005481defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005482 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5483 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005484defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005485 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5486 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005487defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005488 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5489 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005490
5491def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5492 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5493def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005494 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005495def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5496 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5497def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005498 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005499
5500def : Pat<(f32 (sint_to_fp GR32:$src)),
5501 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5502def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005503 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005504def : Pat<(f64 (sint_to_fp GR32:$src)),
5505 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5506def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005507 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5508
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005509defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005510 v4f32x_info, i32mem, loadi32,
5511 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005512defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005513 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5514 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005515defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005516 i32mem, loadi32, "cvtusi2sd{l}">,
5517 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005518defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005519 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5520 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005521
5522def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5523 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5524def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5525 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5526def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5527 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5528def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5529 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5530
5531def : Pat<(f32 (uint_to_fp GR32:$src)),
5532 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5533def : Pat<(f32 (uint_to_fp GR64:$src)),
5534 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5535def : Pat<(f64 (uint_to_fp GR32:$src)),
5536 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5537def : Pat<(f64 (uint_to_fp GR64:$src)),
5538 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005539}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005540
5541//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005542// AVX-512 Scalar convert from float/double to integer
5543//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005544multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5545 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005546 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005547 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005548 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005549 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5550 EVEX, VEX_LIG;
5551 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5552 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005553 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005554 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005555 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5556 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005557 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005558 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005559 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005560 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005561 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005562}
Asaf Badouh2744d212015-09-20 14:31:19 +00005563
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005564// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005565defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005566 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005567 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005568defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005569 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005570 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005571defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005572 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005573 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005574defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005575 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005576 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005577defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005578 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005579 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005580defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005581 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005582 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005583defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005584 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005585 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005586defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005587 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005588 EVEX_CD8<64, CD8VT1>;
5589
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005590// The SSE version of these instructions are disabled for AVX512.
5591// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5592let Predicates = [HasAVX512] in {
5593 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005594 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005595 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5596 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005597 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005598 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005599 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5600 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005601 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005602 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005603 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5604 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005605 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005606 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005607 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5608 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005609} // HasAVX512
5610
Asaf Badouh2744d212015-09-20 14:31:19 +00005611let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005612 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5613 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5614 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5615 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5616 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5617 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5618 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5619 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5620 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5621 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5622 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5623 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005624
Igor Breger982e4002016-06-08 07:48:23 +00005625 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005626 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5627 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005628} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005629
5630// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005631multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5632 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005633 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005634let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005635 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005636 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5637 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005638 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005639 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005640 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5641 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005642 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005643 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005644 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005645 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005646
Igor Bregerc59b3a22016-08-03 10:58:05 +00005647 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5648 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5649 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5650 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5651 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005652 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5653 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005654
Craig Toppere1cac152016-06-07 07:27:54 +00005655 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005656 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5657 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5658 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5659 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5660 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5661 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5662 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5663 (i32 FROUND_NO_EXC)))]>,
5664 EVEX,VEX_LIG , EVEX_B;
5665 let mayLoad = 1, hasSideEffects = 0 in
5666 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5667 (ins _SrcRC.MemOp:$src),
5668 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5669 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005670
Craig Toppere1cac152016-06-07 07:27:54 +00005671 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005672} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005673}
5674
Asaf Badouh2744d212015-09-20 14:31:19 +00005675
Igor Bregerc59b3a22016-08-03 10:58:05 +00005676defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5677 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005678 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005679defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5680 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005681 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005682defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5683 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005684 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005685defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5686 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005687 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5688
Igor Bregerc59b3a22016-08-03 10:58:05 +00005689defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5690 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005691 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005692defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5693 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005694 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005695defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5696 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005697 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005698defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5699 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005700 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5701let Predicates = [HasAVX512] in {
5702 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005703 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005704 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5705 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005706 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005707 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005708 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5709 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005710 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005711 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005712 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5713 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005714 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005715 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005716 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5717 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005718} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005719//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005720// AVX-512 Convert form float to double and back
5721//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005722multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5723 X86VectorVTInfo _Src, SDNode OpNode> {
5724 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005725 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005726 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005727 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005728 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005729 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5730 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005731 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005732 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005733 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005734 (_Src.VT (scalar_to_vector
5735 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005736 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005737}
5738
Asaf Badouh2744d212015-09-20 14:31:19 +00005739// Scalar Coversion with SAE - suppress all exceptions
5740multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5741 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5742 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005743 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005744 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005745 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005746 (_Src.VT _Src.RC:$src2),
5747 (i32 FROUND_NO_EXC)))>,
5748 EVEX_4V, VEX_LIG, EVEX_B;
5749}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005750
Asaf Badouh2744d212015-09-20 14:31:19 +00005751// Scalar Conversion with rounding control (RC)
5752multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5753 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5754 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005755 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005756 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005757 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005758 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5759 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5760 EVEX_B, EVEX_RC;
5761}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005762multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5763 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005764 X86VectorVTInfo _dst> {
5765 let Predicates = [HasAVX512] in {
5766 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5767 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5768 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5769 EVEX_V512, XD;
5770 }
5771}
5772
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005773multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5774 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005775 X86VectorVTInfo _dst> {
5776 let Predicates = [HasAVX512] in {
5777 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005778 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005779 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5780 }
5781}
5782defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5783 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005784defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005785 X86fpextRnd,f32x_info, f64x_info >;
5786
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005787def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005788 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005789 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5790 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005791def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005792 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5793 Requires<[HasAVX512]>;
5794
5795def : Pat<(f64 (extloadf32 addr:$src)),
5796 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797 Requires<[HasAVX512, OptForSize]>;
5798
Asaf Badouh2744d212015-09-20 14:31:19 +00005799def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005800 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005801 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5802 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005804def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005805 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005806 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005807 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005808//===----------------------------------------------------------------------===//
5809// AVX-512 Vector convert from signed/unsigned integer to float/double
5810// and from float/double to signed/unsigned integer
5811//===----------------------------------------------------------------------===//
5812
5813multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5814 X86VectorVTInfo _Src, SDNode OpNode,
5815 string Broadcast = _.BroadcastStr,
5816 string Alias = ""> {
5817
5818 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5819 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5820 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5821
5822 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5823 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5824 (_.VT (OpNode (_Src.VT
5825 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5826
5827 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005828 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005829 "${src}"##Broadcast, "${src}"##Broadcast,
5830 (_.VT (OpNode (_Src.VT
5831 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5832 ))>, EVEX, EVEX_B;
5833}
5834// Coversion with SAE - suppress all exceptions
5835multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5836 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5837 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5838 (ins _Src.RC:$src), OpcodeStr,
5839 "{sae}, $src", "$src, {sae}",
5840 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5841 (i32 FROUND_NO_EXC)))>,
5842 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005843}
5844
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005845// Conversion with rounding control (RC)
5846multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5847 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5848 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5849 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5850 "$rc, $src", "$src, $rc",
5851 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5852 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005853}
5854
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005855// Extend Float to Double
5856multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5857 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005858 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005859 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5860 X86vfpextRnd>, EVEX_V512;
5861 }
5862 let Predicates = [HasVLX] in {
5863 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5864 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005865 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005866 EVEX_V256;
5867 }
5868}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005869
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005870// Truncate Double to Float
5871multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5872 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005873 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005874 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5875 X86vfproundRnd>, EVEX_V512;
5876 }
5877 let Predicates = [HasVLX] in {
5878 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5879 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005880 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005881 "{1to4}", "{y}">, EVEX_V256;
5882 }
5883}
5884
5885defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5886 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5887defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5888 PS, EVEX_CD8<32, CD8VH>;
5889
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005890def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5891 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005892
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005893let Predicates = [HasVLX] in {
5894 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5895 (VCVTPS2PDZ256rm addr:$src)>;
5896}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005897
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005898// Convert Signed/Unsigned Doubleword to Double
5899multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5900 SDNode OpNode128> {
5901 // No rounding in this op
5902 let Predicates = [HasAVX512] in
5903 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5904 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005905
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005906 let Predicates = [HasVLX] in {
5907 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5908 OpNode128, "{1to2}">, EVEX_V128;
5909 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5910 EVEX_V256;
5911 }
5912}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005913
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005914// Convert Signed/Unsigned Doubleword to Float
5915multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5916 SDNode OpNodeRnd> {
5917 let Predicates = [HasAVX512] in
5918 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5919 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5920 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005921
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005922 let Predicates = [HasVLX] in {
5923 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5924 EVEX_V128;
5925 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5926 EVEX_V256;
5927 }
5928}
5929
5930// Convert Float to Signed/Unsigned Doubleword with truncation
5931multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5932 SDNode OpNode, SDNode OpNodeRnd> {
5933 let Predicates = [HasAVX512] in {
5934 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5935 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5936 OpNodeRnd>, EVEX_V512;
5937 }
5938 let Predicates = [HasVLX] in {
5939 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5940 EVEX_V128;
5941 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5942 EVEX_V256;
5943 }
5944}
5945
5946// Convert Float to Signed/Unsigned Doubleword
5947multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5948 SDNode OpNode, SDNode OpNodeRnd> {
5949 let Predicates = [HasAVX512] in {
5950 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5951 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5952 OpNodeRnd>, EVEX_V512;
5953 }
5954 let Predicates = [HasVLX] in {
5955 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5956 EVEX_V128;
5957 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5958 EVEX_V256;
5959 }
5960}
5961
5962// Convert Double to Signed/Unsigned Doubleword with truncation
5963multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5964 SDNode OpNode, SDNode OpNodeRnd> {
5965 let Predicates = [HasAVX512] in {
5966 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5967 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5968 OpNodeRnd>, EVEX_V512;
5969 }
5970 let Predicates = [HasVLX] in {
5971 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5972 // memory forms of these instructions in Asm Parcer. They have the same
5973 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5974 // due to the same reason.
5975 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5976 "{1to2}", "{x}">, EVEX_V128;
5977 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5978 "{1to4}", "{y}">, EVEX_V256;
5979 }
5980}
5981
5982// Convert Double to Signed/Unsigned Doubleword
5983multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5984 SDNode OpNode, SDNode OpNodeRnd> {
5985 let Predicates = [HasAVX512] in {
5986 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5987 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5988 OpNodeRnd>, EVEX_V512;
5989 }
5990 let Predicates = [HasVLX] in {
5991 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5992 // memory forms of these instructions in Asm Parcer. They have the same
5993 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5994 // due to the same reason.
5995 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5996 "{1to2}", "{x}">, EVEX_V128;
5997 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5998 "{1to4}", "{y}">, EVEX_V256;
5999 }
6000}
6001
6002// Convert Double to Signed/Unsigned Quardword
6003multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6004 SDNode OpNode, SDNode OpNodeRnd> {
6005 let Predicates = [HasDQI] in {
6006 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6007 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6008 OpNodeRnd>, EVEX_V512;
6009 }
6010 let Predicates = [HasDQI, HasVLX] in {
6011 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6012 EVEX_V128;
6013 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6014 EVEX_V256;
6015 }
6016}
6017
6018// Convert Double to Signed/Unsigned Quardword with truncation
6019multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6020 SDNode OpNode, SDNode OpNodeRnd> {
6021 let Predicates = [HasDQI] in {
6022 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6023 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6024 OpNodeRnd>, EVEX_V512;
6025 }
6026 let Predicates = [HasDQI, HasVLX] in {
6027 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6028 EVEX_V128;
6029 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6030 EVEX_V256;
6031 }
6032}
6033
6034// Convert Signed/Unsigned Quardword to Double
6035multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6036 SDNode OpNode, SDNode OpNodeRnd> {
6037 let Predicates = [HasDQI] in {
6038 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6039 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6040 OpNodeRnd>, EVEX_V512;
6041 }
6042 let Predicates = [HasDQI, HasVLX] in {
6043 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6044 EVEX_V128;
6045 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6046 EVEX_V256;
6047 }
6048}
6049
6050// Convert Float to Signed/Unsigned Quardword
6051multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6052 SDNode OpNode, SDNode OpNodeRnd> {
6053 let Predicates = [HasDQI] in {
6054 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6055 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6056 OpNodeRnd>, EVEX_V512;
6057 }
6058 let Predicates = [HasDQI, HasVLX] in {
6059 // Explicitly specified broadcast string, since we take only 2 elements
6060 // from v4f32x_info source
6061 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6062 "{1to2}">, EVEX_V128;
6063 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6064 EVEX_V256;
6065 }
6066}
6067
6068// Convert Float to Signed/Unsigned Quardword with truncation
6069multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6070 SDNode OpNode, SDNode OpNodeRnd> {
6071 let Predicates = [HasDQI] in {
6072 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6073 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6074 OpNodeRnd>, EVEX_V512;
6075 }
6076 let Predicates = [HasDQI, HasVLX] in {
6077 // Explicitly specified broadcast string, since we take only 2 elements
6078 // from v4f32x_info source
6079 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6080 "{1to2}">, EVEX_V128;
6081 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6082 EVEX_V256;
6083 }
6084}
6085
6086// Convert Signed/Unsigned Quardword to Float
6087multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6088 SDNode OpNode, SDNode OpNodeRnd> {
6089 let Predicates = [HasDQI] in {
6090 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6091 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6092 OpNodeRnd>, EVEX_V512;
6093 }
6094 let Predicates = [HasDQI, HasVLX] in {
6095 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6096 // memory forms of these instructions in Asm Parcer. They have the same
6097 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6098 // due to the same reason.
6099 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6100 "{1to2}", "{x}">, EVEX_V128;
6101 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6102 "{1to4}", "{y}">, EVEX_V256;
6103 }
6104}
6105
6106defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006107 EVEX_CD8<32, CD8VH>;
6108
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006109defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6110 X86VSintToFpRnd>,
6111 PS, EVEX_CD8<32, CD8VF>;
6112
6113defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
6114 X86VFpToSintRnd>,
6115 XS, EVEX_CD8<32, CD8VF>;
6116
6117defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
6118 X86VFpToSintRnd>,
6119 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6120
6121defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
6122 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006123 EVEX_CD8<32, CD8VF>;
6124
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006125defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6126 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006127 EVEX_CD8<64, CD8VF>;
6128
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006129defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6130 XS, EVEX_CD8<32, CD8VH>;
6131
6132defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6133 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006134 EVEX_CD8<32, CD8VF>;
6135
Craig Topper19e04b62016-05-19 06:13:58 +00006136defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6137 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006138
Craig Topper19e04b62016-05-19 06:13:58 +00006139defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6140 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006141 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006142
Craig Topper19e04b62016-05-19 06:13:58 +00006143defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6144 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006145 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006146defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6147 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006148 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006149
Craig Topper19e04b62016-05-19 06:13:58 +00006150defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6151 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006152 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006153
Craig Topper19e04b62016-05-19 06:13:58 +00006154defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6155 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006156
Craig Topper19e04b62016-05-19 06:13:58 +00006157defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6158 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006159 PD, EVEX_CD8<64, CD8VF>;
6160
Craig Topper19e04b62016-05-19 06:13:58 +00006161defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6162 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006163
6164defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006165 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006166 PD, EVEX_CD8<64, CD8VF>;
6167
6168defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006169 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006170
6171defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006172 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006173 PD, EVEX_CD8<64, CD8VF>;
6174
6175defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006176 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006177
6178defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006179 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006180
6181defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006182 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006183
6184defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006185 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006186
6187defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006188 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006189
Craig Toppere38c57a2015-11-27 05:44:02 +00006190let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006191def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006192 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006193 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6194 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006195
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006196def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6197 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006198 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6199 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006200
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006201def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6202 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006203 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6204 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006205
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006206def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6207 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006208 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6209 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006210
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006211def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6212 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006213 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6214 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006215
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006216def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6217 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006218 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6219 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006220}
6221
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006222let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006223 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006224 (VCVTPD2PSZrm addr:$src)>;
6225 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6226 (VCVTPS2PDZrm addr:$src)>;
6227}
6228
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006229//===----------------------------------------------------------------------===//
6230// Half precision conversion instructions
6231//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006232multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006233 X86MemOperand x86memop, PatFrag ld_frag> {
6234 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6235 "vcvtph2ps", "$src", "$src",
6236 (X86cvtph2ps (_src.VT _src.RC:$src),
6237 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006238 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6239 "vcvtph2ps", "$src", "$src",
6240 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6241 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006242}
6243
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006244multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006245 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6246 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6247 (X86cvtph2ps (_src.VT _src.RC:$src),
6248 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6249
6250}
6251
6252let Predicates = [HasAVX512] in {
6253 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006254 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006255 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6256 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006257 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006258 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6259 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6260 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6261 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006262}
6263
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006264multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006265 X86MemOperand x86memop> {
6266 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006267 (ins _src.RC:$src1, i32u8imm:$src2),
6268 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006269 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006270 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006271 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006272 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6273 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6274 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6275 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006276 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006277 addr:$dst)]>;
6278 let hasSideEffects = 0, mayStore = 1 in
6279 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6280 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6281 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6282 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006283}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006284multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006285 let hasSideEffects = 0 in
6286 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6287 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006288 (ins _src.RC:$src1, i32u8imm:$src2),
6289 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006290 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006291}
6292let Predicates = [HasAVX512] in {
6293 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6294 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6295 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6296 let Predicates = [HasVLX] in {
6297 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6298 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6299 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6300 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6301 }
6302}
Asaf Badouh2489f352015-12-02 08:17:51 +00006303
Craig Topper9820e342016-09-20 05:44:47 +00006304// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006305let Predicates = [HasVLX] in {
6306 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6307 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6308 // configurations we support (the default). However, falling back to MXCSR is
6309 // more consistent with other instructions, which are always controlled by it.
6310 // It's encoded as 0b100.
6311 def : Pat<(fp_to_f16 FR32X:$src),
6312 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6313 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6314
6315 def : Pat<(f16_to_fp GR16:$src),
6316 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6317 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6318
6319 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6320 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6321 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6322}
6323
Craig Topper9820e342016-09-20 05:44:47 +00006324// Patterns for matching float to half-float conversion when AVX512 is supported
6325// but F16C isn't. In that case we have to use 512-bit vectors.
6326let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6327 def : Pat<(fp_to_f16 FR32X:$src),
6328 (i16 (EXTRACT_SUBREG
6329 (VMOVPDI2DIZrr
6330 (v8i16 (EXTRACT_SUBREG
6331 (VCVTPS2PHZrr
6332 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6333 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6334 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6335
6336 def : Pat<(f16_to_fp GR16:$src),
6337 (f32 (COPY_TO_REGCLASS
6338 (v4f32 (EXTRACT_SUBREG
6339 (VCVTPH2PSZrr
6340 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6341 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6342 sub_xmm)), sub_xmm)), FR32X))>;
6343
6344 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6345 (f32 (COPY_TO_REGCLASS
6346 (v4f32 (EXTRACT_SUBREG
6347 (VCVTPH2PSZrr
6348 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6349 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6350 sub_xmm), 4)), sub_xmm)), FR32X))>;
6351}
6352
Asaf Badouh2489f352015-12-02 08:17:51 +00006353// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6354multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6355 string OpcodeStr> {
6356 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6357 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006358 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006359 (i32 FROUND_NO_EXC)))],
6360 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6361 Sched<[WriteFAdd]>;
6362}
6363
6364let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6365 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6366 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6367 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6368 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6369 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6370 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6371 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6372 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6373}
6374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006375let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6376 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006377 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006378 EVEX_CD8<32, CD8VT1>;
6379 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006380 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006381 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6382 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006383 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006384 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006385 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006386 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006387 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006388 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6389 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006390 let isCodeGenOnly = 1 in {
6391 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006392 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006393 EVEX_CD8<32, CD8VT1>;
6394 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006395 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006396 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006397
Craig Topper9dd48c82014-01-02 17:28:14 +00006398 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006399 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006400 EVEX_CD8<32, CD8VT1>;
6401 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006402 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006403 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6404 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006405}
Michael Liao5bf95782014-12-04 05:20:33 +00006406
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006407/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006408multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6409 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006410 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006411 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6412 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6413 "$src2, $src1", "$src1, $src2",
6414 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006415 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006416 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006417 "$src2, $src1", "$src1, $src2",
6418 (OpNode (_.VT _.RC:$src1),
6419 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006420}
6421}
6422
Asaf Badouheaf2da12015-09-21 10:23:53 +00006423defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6424 EVEX_CD8<32, CD8VT1>, T8PD;
6425defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6426 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6427defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6428 EVEX_CD8<32, CD8VT1>, T8PD;
6429defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6430 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006431
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006432/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6433multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006434 X86VectorVTInfo _> {
6435 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6436 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6437 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006438 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6439 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6440 (OpNode (_.FloatVT
6441 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6442 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6443 (ins _.ScalarMemOp:$src), OpcodeStr,
6444 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6445 (OpNode (_.FloatVT
6446 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6447 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006448}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006449
6450multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6451 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6452 EVEX_V512, EVEX_CD8<32, CD8VF>;
6453 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6454 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6455
6456 // Define only if AVX512VL feature is present.
6457 let Predicates = [HasVLX] in {
6458 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6459 OpNode, v4f32x_info>,
6460 EVEX_V128, EVEX_CD8<32, CD8VF>;
6461 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6462 OpNode, v8f32x_info>,
6463 EVEX_V256, EVEX_CD8<32, CD8VF>;
6464 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6465 OpNode, v2f64x_info>,
6466 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6467 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6468 OpNode, v4f64x_info>,
6469 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6470 }
6471}
6472
6473defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6474defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006475
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006476/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006477multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6478 SDNode OpNode> {
6479
6480 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6481 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6482 "$src2, $src1", "$src1, $src2",
6483 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6484 (i32 FROUND_CURRENT))>;
6485
6486 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6487 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006488 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006489 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006490 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006491
6492 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006493 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006494 "$src2, $src1", "$src1, $src2",
6495 (OpNode (_.VT _.RC:$src1),
6496 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6497 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006498}
6499
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006500multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6501 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6502 EVEX_CD8<32, CD8VT1>;
6503 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6504 EVEX_CD8<64, CD8VT1>, VEX_W;
6505}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006506
Craig Toppere1cac152016-06-07 07:27:54 +00006507let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006508 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6509 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6510}
Igor Breger8352a0d2015-07-28 06:53:28 +00006511
6512defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006513/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006514
6515multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6516 SDNode OpNode> {
6517
6518 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6519 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6520 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6521
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006522 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6523 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6524 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006525 (bitconvert (_.LdFrag addr:$src))),
6526 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006527
6528 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006529 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006530 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006531 (OpNode (_.FloatVT
6532 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6533 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006534}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006535multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6536 SDNode OpNode> {
6537 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6538 (ins _.RC:$src), OpcodeStr,
6539 "{sae}, $src", "$src, {sae}",
6540 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6541}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006542
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006543multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6544 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006545 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6546 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006547 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006548 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6549 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006550}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006551
Asaf Badouh402ebb32015-06-03 13:41:48 +00006552multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6553 SDNode OpNode> {
6554 // Define only if AVX512VL feature is present.
6555 let Predicates = [HasVLX] in {
6556 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6557 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6558 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6559 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6560 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6561 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6562 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6563 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6564 }
6565}
Craig Toppere1cac152016-06-07 07:27:54 +00006566let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006567
Asaf Badouh402ebb32015-06-03 13:41:48 +00006568 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6569 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6570 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6571}
6572defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6573 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6574
6575multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6576 SDNode OpNodeRnd, X86VectorVTInfo _>{
6577 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6578 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6579 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6580 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006581}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006582
Robert Khasanoveb126392014-10-28 18:15:20 +00006583multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6584 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006585 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006586 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6587 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006588 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6589 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6590 (OpNode (_.FloatVT
6591 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006592
Craig Toppere1cac152016-06-07 07:27:54 +00006593 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6594 (ins _.ScalarMemOp:$src), OpcodeStr,
6595 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6596 (OpNode (_.FloatVT
6597 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6598 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006599}
6600
Robert Khasanoveb126392014-10-28 18:15:20 +00006601multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6602 SDNode OpNode> {
6603 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6604 v16f32_info>,
6605 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6606 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6607 v8f64_info>,
6608 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6609 // Define only if AVX512VL feature is present.
6610 let Predicates = [HasVLX] in {
6611 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6612 OpNode, v4f32x_info>,
6613 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6614 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6615 OpNode, v8f32x_info>,
6616 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6617 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6618 OpNode, v2f64x_info>,
6619 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6620 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6621 OpNode, v4f64x_info>,
6622 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6623 }
6624}
6625
Asaf Badouh402ebb32015-06-03 13:41:48 +00006626multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6627 SDNode OpNodeRnd> {
6628 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6629 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6630 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6631 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6632}
6633
Igor Breger4c4cd782015-09-20 09:13:41 +00006634multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6635 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6636
6637 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6638 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6639 "$src2, $src1", "$src1, $src2",
6640 (OpNodeRnd (_.VT _.RC:$src1),
6641 (_.VT _.RC:$src2),
6642 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006643 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6644 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6645 "$src2, $src1", "$src1, $src2",
6646 (OpNodeRnd (_.VT _.RC:$src1),
6647 (_.VT (scalar_to_vector
6648 (_.ScalarLdFrag addr:$src2))),
6649 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006650
6651 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6652 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6653 "$rc, $src2, $src1", "$src1, $src2, $rc",
6654 (OpNodeRnd (_.VT _.RC:$src1),
6655 (_.VT _.RC:$src2),
6656 (i32 imm:$rc))>,
6657 EVEX_B, EVEX_RC;
6658
Craig Toppere1cac152016-06-07 07:27:54 +00006659 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006660 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006661 (ins _.FRC:$src1, _.FRC:$src2),
6662 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6663
6664 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006665 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006666 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6667 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6668 }
6669
6670 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6671 (!cast<Instruction>(NAME#SUFF#Zr)
6672 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6673
6674 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6675 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006676 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006677}
6678
6679multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6680 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6681 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6682 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6683 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6684}
6685
Asaf Badouh402ebb32015-06-03 13:41:48 +00006686defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6687 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006688
Igor Breger4c4cd782015-09-20 09:13:41 +00006689defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006690
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006691let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006692 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006693 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006694 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006695 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006696 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006697 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006698 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006699 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006700 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006701 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006702}
6703
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006704multiclass
6705avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006706
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006707 let ExeDomain = _.ExeDomain in {
6708 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6709 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6710 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006711 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006712 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6713
6714 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6715 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006716 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6717 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006718 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006719
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006720 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006721 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6722 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006723 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006724 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006725 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6726 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6727 }
6728 let Predicates = [HasAVX512] in {
6729 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6730 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6731 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6732 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6733 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6734 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6735 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6736 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6737 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6738 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6739 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6740 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6741 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6742 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6743 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6744
6745 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6746 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6747 addr:$src, (i32 0x1))), _.FRC)>;
6748 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6749 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6750 addr:$src, (i32 0x2))), _.FRC)>;
6751 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6752 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6753 addr:$src, (i32 0x3))), _.FRC)>;
6754 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6755 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6756 addr:$src, (i32 0x4))), _.FRC)>;
6757 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6758 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6759 addr:$src, (i32 0xc))), _.FRC)>;
6760 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006761}
6762
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006763defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6764 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006765
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006766defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6767 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006768
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006769//-------------------------------------------------
6770// Integer truncate and extend operations
6771//-------------------------------------------------
6772
Igor Breger074a64e2015-07-24 17:24:15 +00006773multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6774 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6775 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006776 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006777 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6778 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6779 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6780 EVEX, T8XS;
6781
6782 // for intrinsic patter match
6783 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6784 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6785 undef)),
6786 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6787 SrcInfo.RC:$src1)>;
6788
6789 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6790 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6791 DestInfo.ImmAllZerosV)),
6792 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6793 SrcInfo.RC:$src1)>;
6794
6795 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6796 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6797 DestInfo.RC:$src0)),
6798 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6799 DestInfo.KRCWM:$mask ,
6800 SrcInfo.RC:$src1)>;
6801
Craig Topper52e2e832016-07-22 05:46:44 +00006802 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6803 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006804 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6805 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006806 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006807 []>, EVEX;
6808
Igor Breger074a64e2015-07-24 17:24:15 +00006809 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6810 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006811 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006812 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006813 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006814}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006815
Igor Breger074a64e2015-07-24 17:24:15 +00006816multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6817 X86VectorVTInfo DestInfo,
6818 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006819
Igor Breger074a64e2015-07-24 17:24:15 +00006820 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6821 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6822 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006823
Igor Breger074a64e2015-07-24 17:24:15 +00006824 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6825 (SrcInfo.VT SrcInfo.RC:$src)),
6826 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6827 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6828}
6829
6830multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6831 X86VectorVTInfo DestInfo, string sat > {
6832
6833 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6834 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6835 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6836 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6837 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6838 (SrcInfo.VT SrcInfo.RC:$src))>;
6839
6840 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6841 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6842 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6843 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6844 (SrcInfo.VT SrcInfo.RC:$src))>;
6845}
6846
6847multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6848 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6849 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6850 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6851 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6852 Predicate prd = HasAVX512>{
6853
6854 let Predicates = [HasVLX, prd] in {
6855 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6856 DestInfoZ128, x86memopZ128>,
6857 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6858 truncFrag, mtruncFrag>, EVEX_V128;
6859
6860 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6861 DestInfoZ256, x86memopZ256>,
6862 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6863 truncFrag, mtruncFrag>, EVEX_V256;
6864 }
6865 let Predicates = [prd] in
6866 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6867 DestInfoZ, x86memopZ>,
6868 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6869 truncFrag, mtruncFrag>, EVEX_V512;
6870}
6871
6872multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6873 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6874 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6875 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6876 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6877
6878 let Predicates = [HasVLX, prd] in {
6879 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6880 DestInfoZ128, x86memopZ128>,
6881 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6882 sat>, EVEX_V128;
6883
6884 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6885 DestInfoZ256, x86memopZ256>,
6886 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6887 sat>, EVEX_V256;
6888 }
6889 let Predicates = [prd] in
6890 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6891 DestInfoZ, x86memopZ>,
6892 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6893 sat>, EVEX_V512;
6894}
6895
6896multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6897 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6898 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6899 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6900}
6901multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6902 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6903 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6904 sat>, EVEX_CD8<8, CD8VO>;
6905}
6906
6907multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6908 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6909 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6910 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6911}
6912multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6913 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6914 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6915 sat>, EVEX_CD8<16, CD8VQ>;
6916}
6917
6918multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6919 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6920 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6921 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6922}
6923multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6924 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6925 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6926 sat>, EVEX_CD8<32, CD8VH>;
6927}
6928
6929multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6930 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6931 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6932 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6933}
6934multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6935 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6936 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6937 sat>, EVEX_CD8<8, CD8VQ>;
6938}
6939
6940multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6941 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6942 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6943 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6944}
6945multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6946 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6947 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6948 sat>, EVEX_CD8<16, CD8VH>;
6949}
6950
6951multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6952 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6953 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6954 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6955}
6956multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6957 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6958 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6959 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6960}
6961
6962defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6963defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6964defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6965
6966defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6967defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6968defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6969
6970defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6971defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6972defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6973
6974defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6975defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6976defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6977
6978defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6979defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6980defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6981
6982defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6983defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6984defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006985
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006986let Predicates = [HasAVX512, NoVLX] in {
6987def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6988 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00006989 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006990 VR256X:$src, sub_ymm)))), sub_xmm))>;
6991def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6992 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00006993 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006994 VR256X:$src, sub_ymm)))), sub_xmm))>;
6995}
6996
6997let Predicates = [HasBWI, NoVLX] in {
6998def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00006999 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007000 VR256X:$src, sub_ymm))), sub_xmm))>;
7001}
7002
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007003multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007004 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007005 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007006 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007007 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7008 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7009 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7010 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007011
Craig Toppere1cac152016-06-07 07:27:54 +00007012 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7013 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7014 (DestInfo.VT (LdFrag addr:$src))>,
7015 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007016 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007017}
7018
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007019multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007020 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007021 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7022 let Predicates = [HasVLX, HasBWI] in {
7023 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007024 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007025 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007026
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007027 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007028 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007029 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7030 }
7031 let Predicates = [HasBWI] in {
7032 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007033 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007034 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7035 }
7036}
7037
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007038multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007039 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007040 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7041 let Predicates = [HasVLX, HasAVX512] in {
7042 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007043 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007044 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7045
7046 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007047 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007048 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7049 }
7050 let Predicates = [HasAVX512] in {
7051 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007052 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007053 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7054 }
7055}
7056
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007057multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007058 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007059 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7060 let Predicates = [HasVLX, HasAVX512] in {
7061 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007062 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007063 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7064
7065 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007066 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007067 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7068 }
7069 let Predicates = [HasAVX512] in {
7070 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007071 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007072 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7073 }
7074}
7075
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007076multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007077 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007078 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7079 let Predicates = [HasVLX, HasAVX512] in {
7080 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007081 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007082 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7083
7084 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007085 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007086 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7087 }
7088 let Predicates = [HasAVX512] in {
7089 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007090 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007091 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7092 }
7093}
7094
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007095multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007096 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007097 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7098 let Predicates = [HasVLX, HasAVX512] in {
7099 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007100 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007101 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7102
7103 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007104 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007105 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7106 }
7107 let Predicates = [HasAVX512] in {
7108 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007109 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007110 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7111 }
7112}
7113
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007114multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007115 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007116 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7117
7118 let Predicates = [HasVLX, HasAVX512] in {
7119 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007120 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007121 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7122
7123 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007124 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007125 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7126 }
7127 let Predicates = [HasAVX512] in {
7128 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007129 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007130 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7131 }
7132}
7133
Craig Topper6840f112016-07-14 06:41:34 +00007134defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7135defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7136defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7137defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7138defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7139defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007140
Craig Topper6840f112016-07-14 06:41:34 +00007141defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7142defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7143defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7144defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7145defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7146defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007147
Igor Breger2ba64ab2016-05-22 10:21:04 +00007148// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007149multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7150 X86VectorVTInfo From, PatFrag LdFrag> {
7151 def : Pat<(To.VT (LdFrag addr:$src)),
7152 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7153 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7154 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7155 To.KRC:$mask, addr:$src)>;
7156 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7157 To.ImmAllZerosV)),
7158 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7159 addr:$src)>;
7160}
7161
7162let Predicates = [HasVLX, HasBWI] in {
7163 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7164 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7165}
7166let Predicates = [HasBWI] in {
7167 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7168}
7169let Predicates = [HasVLX, HasAVX512] in {
7170 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7171 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7172 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7173 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7174 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7175 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7176 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7177 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7178 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7179 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7180}
7181let Predicates = [HasAVX512] in {
7182 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7183 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7184 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7185 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7186 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7187}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007188
7189//===----------------------------------------------------------------------===//
7190// GATHER - SCATTER Operations
7191
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007192multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7193 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007194 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7195 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007196 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7197 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007198 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007199 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007200 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7201 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7202 vectoraddr:$src2))]>, EVEX, EVEX_K,
7203 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007204}
Cameron McInally45325962014-03-26 13:50:50 +00007205
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007206multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7207 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7208 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007209 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007210 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007211 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007212let Predicates = [HasVLX] in {
7213 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007214 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007215 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007216 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007217 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007218 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007219 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007220 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007221}
Cameron McInally45325962014-03-26 13:50:50 +00007222}
7223
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007224multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7225 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007226 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007227 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007228 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007229 mgatherv8i64>, EVEX_V512;
7230let Predicates = [HasVLX] in {
7231 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007232 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007233 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007234 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007235 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007236 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007237 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7238 vx64xmem, mgatherv2i64>, EVEX_V128;
7239}
Cameron McInally45325962014-03-26 13:50:50 +00007240}
Michael Liao5bf95782014-12-04 05:20:33 +00007241
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007242
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007243defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7244 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7245
7246defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7247 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007248
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007249multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7250 X86MemOperand memop, PatFrag ScatterNode> {
7251
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007252let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007253
7254 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7255 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007256 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007257 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7258 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7259 _.KRCWM:$mask, vectoraddr:$dst))]>,
7260 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007261}
7262
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007263multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7264 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7265 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007266 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007267 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007268 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007269let Predicates = [HasVLX] in {
7270 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007271 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007272 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007273 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007274 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007275 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007276 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007277 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007278}
Cameron McInally45325962014-03-26 13:50:50 +00007279}
7280
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007281multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7282 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007283 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007284 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007285 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007286 mscatterv8i64>, EVEX_V512;
7287let Predicates = [HasVLX] in {
7288 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007289 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007290 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007291 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007292 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007293 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007294 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7295 vx64xmem, mscatterv2i64>, EVEX_V128;
7296}
Cameron McInally45325962014-03-26 13:50:50 +00007297}
7298
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007299defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7300 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007301
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007302defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7303 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007304
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007305// prefetch
7306multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7307 RegisterClass KRC, X86MemOperand memop> {
7308 let Predicates = [HasPFI], hasSideEffects = 1 in
7309 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007310 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007311 []>, EVEX, EVEX_K;
7312}
7313
7314defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007315 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007316
7317defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007318 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007319
7320defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007321 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007322
7323defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007324 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007325
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007326defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007327 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007328
7329defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007330 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007331
7332defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007333 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007334
7335defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007336 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007337
7338defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007339 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007340
7341defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007342 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007343
7344defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007345 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007346
7347defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007348 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007349
7350defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007351 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007352
7353defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007354 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007355
7356defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007357 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007358
7359defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007360 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007361
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007362// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007363def v64i1sextv64i8 : PatLeaf<(v64i8
7364 (X86vsext
7365 (v64i1 (X86pcmpgtm
7366 (bc_v64i8 (v16i32 immAllZerosV)),
7367 VR512:$src))))>;
7368def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7369def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7370def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007371
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007372multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007373def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007374 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007375 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7376}
Michael Liao5bf95782014-12-04 05:20:33 +00007377
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007378multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7379 string OpcodeStr, Predicate prd> {
7380let Predicates = [prd] in
7381 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7382
7383 let Predicates = [prd, HasVLX] in {
7384 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7385 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7386 }
7387}
7388
7389multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7390 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7391 HasBWI>;
7392 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7393 HasBWI>, VEX_W;
7394 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7395 HasDQI>;
7396 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7397 HasDQI>, VEX_W;
7398}
Michael Liao5bf95782014-12-04 05:20:33 +00007399
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007400defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007401
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007402multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007403 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7404 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7405 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7406}
7407
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007408// Use 512bit version to implement 128/256 bit in case NoVLX.
7409multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007410 X86VectorVTInfo _> {
7411
7412 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7413 (_.KVT (COPY_TO_REGCLASS
7414 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007415 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007416 _.RC:$src, _.SubRegIdx)),
7417 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007418}
7419
7420multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007421 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7422 let Predicates = [prd] in
7423 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7424 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007425
7426 let Predicates = [prd, HasVLX] in {
7427 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007428 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007429 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007430 EVEX_V128;
7431 }
7432 let Predicates = [prd, NoVLX] in {
7433 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7434 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007435 }
7436}
7437
7438defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7439 avx512vl_i8_info, HasBWI>;
7440defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7441 avx512vl_i16_info, HasBWI>, VEX_W;
7442defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7443 avx512vl_i32_info, HasDQI>;
7444defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7445 avx512vl_i64_info, HasDQI>, VEX_W;
7446
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007447//===----------------------------------------------------------------------===//
7448// AVX-512 - COMPRESS and EXPAND
7449//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007450
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007451multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7452 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007453 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007454 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007455 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007456
Craig Toppere1cac152016-06-07 07:27:54 +00007457 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007458 def mr : AVX5128I<opc, MRMDestMem, (outs),
7459 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007460 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007461 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7462
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007463 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7464 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007465 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007466 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007467 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007468 addr:$dst)]>,
7469 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007470}
7471
7472multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7473 AVX512VLVectorVTInfo VTInfo> {
7474 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7475
7476 let Predicates = [HasVLX] in {
7477 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7478 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7479 }
7480}
7481
7482defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7483 EVEX;
7484defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7485 EVEX, VEX_W;
7486defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7487 EVEX;
7488defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7489 EVEX, VEX_W;
7490
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007491// expand
7492multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7493 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007494 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007495 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007496 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007497
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007498 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7499 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7500 (_.VT (X86expand (_.VT (bitconvert
7501 (_.LdFrag addr:$src1)))))>,
7502 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007503}
7504
7505multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7506 AVX512VLVectorVTInfo VTInfo> {
7507 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7508
7509 let Predicates = [HasVLX] in {
7510 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7511 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7512 }
7513}
7514
7515defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7516 EVEX;
7517defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7518 EVEX, VEX_W;
7519defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7520 EVEX;
7521defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7522 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007523
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007524//handle instruction reg_vec1 = op(reg_vec,imm)
7525// op(mem_vec,imm)
7526// op(broadcast(eltVt),imm)
7527//all instruction created with FROUND_CURRENT
7528multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007529 X86VectorVTInfo _>{
7530 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007531 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7532 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007533 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007534 (OpNode (_.VT _.RC:$src1),
7535 (i32 imm:$src2),
7536 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007537 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7538 (ins _.MemOp:$src1, i32u8imm:$src2),
7539 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7540 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7541 (i32 imm:$src2),
7542 (i32 FROUND_CURRENT))>;
7543 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7544 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7545 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7546 "${src1}"##_.BroadcastStr##", $src2",
7547 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7548 (i32 imm:$src2),
7549 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007550 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007551}
7552
7553//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7554multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7555 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007556 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007557 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7558 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007559 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007560 "$src1, {sae}, $src2",
7561 (OpNode (_.VT _.RC:$src1),
7562 (i32 imm:$src2),
7563 (i32 FROUND_NO_EXC))>, EVEX_B;
7564}
7565
7566multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7567 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7568 let Predicates = [prd] in {
7569 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7570 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7571 EVEX_V512;
7572 }
7573 let Predicates = [prd, HasVLX] in {
7574 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7575 EVEX_V128;
7576 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7577 EVEX_V256;
7578 }
7579}
7580
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007581//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7582// op(reg_vec2,mem_vec,imm)
7583// op(reg_vec2,broadcast(eltVt),imm)
7584//all instruction created with FROUND_CURRENT
7585multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007586 X86VectorVTInfo _>{
7587 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007588 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007589 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007590 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7591 (OpNode (_.VT _.RC:$src1),
7592 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007593 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007594 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007595 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7596 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7597 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7598 (OpNode (_.VT _.RC:$src1),
7599 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7600 (i32 imm:$src3),
7601 (i32 FROUND_CURRENT))>;
7602 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7603 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7604 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7605 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7606 (OpNode (_.VT _.RC:$src1),
7607 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7608 (i32 imm:$src3),
7609 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007610 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007611}
7612
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007613//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7614// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007615multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7616 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007617 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007618 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7619 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7620 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7621 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7622 (SrcInfo.VT SrcInfo.RC:$src2),
7623 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007624 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7625 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7626 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7627 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7628 (SrcInfo.VT (bitconvert
7629 (SrcInfo.LdFrag addr:$src2))),
7630 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007631 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007632}
7633
7634//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7635// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007636// op(reg_vec2,broadcast(eltVt),imm)
7637multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007638 X86VectorVTInfo _>:
7639 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7640
Craig Topper05948fb2016-08-02 05:11:15 +00007641 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007642 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7643 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7644 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7645 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7646 (OpNode (_.VT _.RC:$src1),
7647 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7648 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007649}
7650
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007651//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7652// op(reg_vec2,mem_scalar,imm)
7653//all instruction created with FROUND_CURRENT
7654multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007655 X86VectorVTInfo _> {
7656 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007657 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007658 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007659 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7660 (OpNode (_.VT _.RC:$src1),
7661 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007662 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007663 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007664 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007665 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007666 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7667 (OpNode (_.VT _.RC:$src1),
7668 (_.VT (scalar_to_vector
7669 (_.ScalarLdFrag addr:$src2))),
7670 (i32 imm:$src3),
7671 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007672 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007673}
7674
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007675//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7676multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7677 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007678 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007679 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007680 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007681 OpcodeStr, "$src3, {sae}, $src2, $src1",
7682 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007683 (OpNode (_.VT _.RC:$src1),
7684 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007685 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007686 (i32 FROUND_NO_EXC))>, EVEX_B;
7687}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007688//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7689multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7690 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007691 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7692 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007693 OpcodeStr, "$src3, {sae}, $src2, $src1",
7694 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007695 (OpNode (_.VT _.RC:$src1),
7696 (_.VT _.RC:$src2),
7697 (i32 imm:$src3),
7698 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007699}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007700
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007701multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7702 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007703 let Predicates = [prd] in {
7704 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007705 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007706 EVEX_V512;
7707
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007708 }
7709 let Predicates = [prd, HasVLX] in {
7710 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007711 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007712 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007713 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007714 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007715}
7716
Igor Breger2ae0fe32015-08-31 11:14:02 +00007717multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7718 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7719 let Predicates = [HasBWI] in {
7720 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7721 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7722 }
7723 let Predicates = [HasBWI, HasVLX] in {
7724 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7725 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7726 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7727 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7728 }
7729}
7730
Igor Breger00d9f842015-06-08 14:03:17 +00007731multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7732 bits<8> opc, SDNode OpNode>{
7733 let Predicates = [HasAVX512] in {
7734 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7735 }
7736 let Predicates = [HasAVX512, HasVLX] in {
7737 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7738 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7739 }
7740}
7741
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007742multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7743 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7744 let Predicates = [prd] in {
7745 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7746 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007747 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007748}
7749
Igor Breger1e58e8a2015-09-02 11:18:55 +00007750multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7751 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7752 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7753 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7754 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7755 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007756}
7757
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007758
Igor Breger1e58e8a2015-09-02 11:18:55 +00007759defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7760 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7761defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7762 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7763defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7764 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7765
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007766
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007767defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7768 0x50, X86VRange, HasDQI>,
7769 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7770defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7771 0x50, X86VRange, HasDQI>,
7772 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7773
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007774defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7775 0x51, X86VRange, HasDQI>,
7776 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7777defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7778 0x51, X86VRange, HasDQI>,
7779 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7780
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007781defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7782 0x57, X86Reduces, HasDQI>,
7783 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7784defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7785 0x57, X86Reduces, HasDQI>,
7786 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007787
Igor Breger1e58e8a2015-09-02 11:18:55 +00007788defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7789 0x27, X86GetMants, HasAVX512>,
7790 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7791defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7792 0x27, X86GetMants, HasAVX512>,
7793 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7794
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007795multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7796 bits<8> opc, SDNode OpNode = X86Shuf128>{
7797 let Predicates = [HasAVX512] in {
7798 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7799
7800 }
7801 let Predicates = [HasAVX512, HasVLX] in {
7802 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7803 }
7804}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007805let Predicates = [HasAVX512] in {
7806def : Pat<(v16f32 (ffloor VR512:$src)),
7807 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7808def : Pat<(v16f32 (fnearbyint VR512:$src)),
7809 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7810def : Pat<(v16f32 (fceil VR512:$src)),
7811 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7812def : Pat<(v16f32 (frint VR512:$src)),
7813 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7814def : Pat<(v16f32 (ftrunc VR512:$src)),
7815 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7816
7817def : Pat<(v8f64 (ffloor VR512:$src)),
7818 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7819def : Pat<(v8f64 (fnearbyint VR512:$src)),
7820 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7821def : Pat<(v8f64 (fceil VR512:$src)),
7822 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7823def : Pat<(v8f64 (frint VR512:$src)),
7824 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7825def : Pat<(v8f64 (ftrunc VR512:$src)),
7826 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7827}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007828
7829defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7830 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7831defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7832 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7833defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7834 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7835defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7836 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007837
Craig Topperc48fa892015-12-27 19:45:21 +00007838multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007839 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7840 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007841}
7842
Craig Topperc48fa892015-12-27 19:45:21 +00007843defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007844 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007845defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007846 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007847
Craig Topper7a299302016-06-09 07:06:38 +00007848multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007849 let Predicates = p in
7850 def NAME#_.VTName#rri:
7851 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7852 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7853 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7854}
7855
Craig Topper7a299302016-06-09 07:06:38 +00007856multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7857 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7858 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7859 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007860
Craig Topper7a299302016-06-09 07:06:38 +00007861defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007862 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007863 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7864 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7865 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7866 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7867 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007868 EVEX_CD8<8, CD8VF>;
7869
Igor Bregerf3ded812015-08-31 13:09:30 +00007870defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7871 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7872
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007873multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7874 X86VectorVTInfo _> {
7875 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007876 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007877 "$src1", "$src1",
7878 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7879
Craig Toppere1cac152016-06-07 07:27:54 +00007880 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7881 (ins _.MemOp:$src1), OpcodeStr,
7882 "$src1", "$src1",
7883 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7884 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007885}
7886
7887multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7888 X86VectorVTInfo _> :
7889 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007890 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7891 (ins _.ScalarMemOp:$src1), OpcodeStr,
7892 "${src1}"##_.BroadcastStr,
7893 "${src1}"##_.BroadcastStr,
7894 (_.VT (OpNode (X86VBroadcast
7895 (_.ScalarLdFrag addr:$src1))))>,
7896 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007897}
7898
7899multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7900 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7901 let Predicates = [prd] in
7902 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7903
7904 let Predicates = [prd, HasVLX] in {
7905 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7906 EVEX_V256;
7907 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7908 EVEX_V128;
7909 }
7910}
7911
7912multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7913 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7914 let Predicates = [prd] in
7915 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7916 EVEX_V512;
7917
7918 let Predicates = [prd, HasVLX] in {
7919 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7920 EVEX_V256;
7921 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7922 EVEX_V128;
7923 }
7924}
7925
7926multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7927 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007928 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007929 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007930 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7931 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007932}
7933
7934multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7935 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007936 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7937 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007938}
7939
7940multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7941 bits<8> opc_d, bits<8> opc_q,
7942 string OpcodeStr, SDNode OpNode> {
7943 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7944 HasAVX512>,
7945 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7946 HasBWI>;
7947}
7948
7949defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7950
Craig Topper056c9062016-08-28 22:20:48 +00007951let Predicates = [HasBWI, HasVLX] in {
7952 def : Pat<(xor
7953 (bc_v2i64 (v16i1sextv16i8)),
7954 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7955 (VPABSBZ128rr VR128:$src)>;
7956 def : Pat<(xor
7957 (bc_v2i64 (v8i1sextv8i16)),
7958 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7959 (VPABSWZ128rr VR128:$src)>;
7960 def : Pat<(xor
7961 (bc_v4i64 (v32i1sextv32i8)),
7962 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
7963 (VPABSBZ256rr VR256:$src)>;
7964 def : Pat<(xor
7965 (bc_v4i64 (v16i1sextv16i16)),
7966 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
7967 (VPABSWZ256rr VR256:$src)>;
7968}
7969let Predicates = [HasAVX512, HasVLX] in {
7970 def : Pat<(xor
7971 (bc_v2i64 (v4i1sextv4i32)),
7972 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
7973 (VPABSDZ128rr VR128:$src)>;
7974 def : Pat<(xor
7975 (bc_v4i64 (v8i1sextv8i32)),
7976 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
7977 (VPABSDZ256rr VR256:$src)>;
7978}
7979
7980let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007981def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00007982 (bc_v8i64 (v16i1sextv16i32)),
7983 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007984 (VPABSDZrr VR512:$src)>;
7985def : Pat<(xor
7986 (bc_v8i64 (v8i1sextv8i64)),
7987 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7988 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00007989}
Craig Topper850feaf2016-08-28 22:20:51 +00007990let Predicates = [HasBWI] in {
7991def : Pat<(xor
7992 (bc_v8i64 (v64i1sextv64i8)),
7993 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
7994 (VPABSBZrr VR512:$src)>;
7995def : Pat<(xor
7996 (bc_v8i64 (v32i1sextv32i16)),
7997 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
7998 (VPABSWZrr VR512:$src)>;
7999}
Igor Bregerf2460112015-07-26 14:41:44 +00008000
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008001multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8002
8003 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008004}
8005
8006defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8007defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8008
Igor Breger24cab0f2015-11-16 07:22:00 +00008009//===---------------------------------------------------------------------===//
8010// Replicate Single FP - MOVSHDUP and MOVSLDUP
8011//===---------------------------------------------------------------------===//
8012multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8013 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8014 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008015}
8016
8017defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8018defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008019
8020//===----------------------------------------------------------------------===//
8021// AVX-512 - MOVDDUP
8022//===----------------------------------------------------------------------===//
8023
8024multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8025 X86VectorVTInfo _> {
8026 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8027 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8028 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008029 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8030 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8031 (_.VT (OpNode (_.VT (scalar_to_vector
8032 (_.ScalarLdFrag addr:$src)))))>,
8033 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008034}
8035
8036multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8037 AVX512VLVectorVTInfo VTInfo> {
8038
8039 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8040
8041 let Predicates = [HasAVX512, HasVLX] in {
8042 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8043 EVEX_V256;
8044 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8045 EVEX_V128;
8046 }
8047}
8048
8049multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8050 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8051 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008052}
8053
8054defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8055
8056def : Pat<(X86Movddup (loadv2f64 addr:$src)),
8057 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
8058def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
8059 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
8060
Igor Bregerf2460112015-07-26 14:41:44 +00008061//===----------------------------------------------------------------------===//
8062// AVX-512 - Unpack Instructions
8063//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008064defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8065 SSE_ALU_ITINS_S>;
8066defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8067 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008068
8069defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8070 SSE_INTALU_ITINS_P, HasBWI>;
8071defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8072 SSE_INTALU_ITINS_P, HasBWI>;
8073defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8074 SSE_INTALU_ITINS_P, HasBWI>;
8075defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8076 SSE_INTALU_ITINS_P, HasBWI>;
8077
8078defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8079 SSE_INTALU_ITINS_P, HasAVX512>;
8080defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8081 SSE_INTALU_ITINS_P, HasAVX512>;
8082defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8083 SSE_INTALU_ITINS_P, HasAVX512>;
8084defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8085 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008086
8087//===----------------------------------------------------------------------===//
8088// AVX-512 - Extract & Insert Integer Instructions
8089//===----------------------------------------------------------------------===//
8090
8091multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8092 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008093 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8094 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8095 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8096 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8097 imm:$src2)))),
8098 addr:$dst)]>,
8099 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008100}
8101
8102multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8103 let Predicates = [HasBWI] in {
8104 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8105 (ins _.RC:$src1, u8imm:$src2),
8106 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8107 [(set GR32orGR64:$dst,
8108 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8109 EVEX, TAPD;
8110
8111 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8112 }
8113}
8114
8115multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8116 let Predicates = [HasBWI] in {
8117 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8118 (ins _.RC:$src1, u8imm:$src2),
8119 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8120 [(set GR32orGR64:$dst,
8121 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8122 EVEX, PD;
8123
Craig Topper99f6b622016-05-01 01:03:56 +00008124 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008125 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8126 (ins _.RC:$src1, u8imm:$src2),
8127 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8128 EVEX, TAPD;
8129
Igor Bregerdefab3c2015-10-08 12:55:01 +00008130 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8131 }
8132}
8133
8134multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8135 RegisterClass GRC> {
8136 let Predicates = [HasDQI] in {
8137 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8138 (ins _.RC:$src1, u8imm:$src2),
8139 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8140 [(set GRC:$dst,
8141 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8142 EVEX, TAPD;
8143
Craig Toppere1cac152016-06-07 07:27:54 +00008144 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8145 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8146 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8147 [(store (extractelt (_.VT _.RC:$src1),
8148 imm:$src2),addr:$dst)]>,
8149 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008150 }
8151}
8152
8153defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8154defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8155defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8156defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8157
8158multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8159 X86VectorVTInfo _, PatFrag LdFrag> {
8160 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8161 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8162 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8163 [(set _.RC:$dst,
8164 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8165 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8166}
8167
8168multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8169 X86VectorVTInfo _, PatFrag LdFrag> {
8170 let Predicates = [HasBWI] in {
8171 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8172 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8173 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8174 [(set _.RC:$dst,
8175 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8176
8177 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8178 }
8179}
8180
8181multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8182 X86VectorVTInfo _, RegisterClass GRC> {
8183 let Predicates = [HasDQI] in {
8184 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8185 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8186 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8187 [(set _.RC:$dst,
8188 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8189 EVEX_4V, TAPD;
8190
8191 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8192 _.ScalarLdFrag>, TAPD;
8193 }
8194}
8195
8196defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8197 extloadi8>, TAPD;
8198defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8199 extloadi16>, PD;
8200defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8201defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008202//===----------------------------------------------------------------------===//
8203// VSHUFPS - VSHUFPD Operations
8204//===----------------------------------------------------------------------===//
8205multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8206 AVX512VLVectorVTInfo VTInfo_FP>{
8207 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8208 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8209 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008210}
8211
8212defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8213defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008214//===----------------------------------------------------------------------===//
8215// AVX-512 - Byte shift Left/Right
8216//===----------------------------------------------------------------------===//
8217
8218multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8219 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8220 def rr : AVX512<opc, MRMr,
8221 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8222 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8223 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008224 def rm : AVX512<opc, MRMm,
8225 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8226 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8227 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008228 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8229 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008230}
8231
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008232multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008233 Format MRMm, string OpcodeStr, Predicate prd>{
8234 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008235 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008236 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008237 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008238 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008239 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008240 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008241 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008242 }
8243}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008244defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008245 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008246defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008247 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8248
8249
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008250multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008251 string OpcodeStr, X86VectorVTInfo _dst,
8252 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008253 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008254 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008255 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008256 [(set _dst.RC:$dst,(_dst.VT
8257 (OpNode (_src.VT _src.RC:$src1),
8258 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008259 def rm : AVX512BI<opc, MRMSrcMem,
8260 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8261 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8262 [(set _dst.RC:$dst,(_dst.VT
8263 (OpNode (_src.VT _src.RC:$src1),
8264 (_src.VT (bitconvert
8265 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008266}
8267
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008268multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008269 string OpcodeStr, Predicate prd> {
8270 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008271 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8272 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008273 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008274 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8275 v32i8x_info>, EVEX_V256;
8276 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8277 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008278 }
8279}
8280
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008281defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008282 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008283
8284multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008285 X86VectorVTInfo _>{
8286 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008287 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8288 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008289 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008290 (OpNode (_.VT _.RC:$src1),
8291 (_.VT _.RC:$src2),
8292 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008293 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008294 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8295 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8296 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8297 (OpNode (_.VT _.RC:$src1),
8298 (_.VT _.RC:$src2),
8299 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008300 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008301 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8302 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8303 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8304 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8305 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8306 (OpNode (_.VT _.RC:$src1),
8307 (_.VT _.RC:$src2),
8308 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008309 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008310 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008311 }// Constraints = "$src1 = $dst"
8312}
8313
8314multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8315 let Predicates = [HasAVX512] in
8316 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8317 let Predicates = [HasAVX512, HasVLX] in {
8318 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8319 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8320 }
8321}
8322
8323defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8324defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8325
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008326//===----------------------------------------------------------------------===//
8327// AVX-512 - FixupImm
8328//===----------------------------------------------------------------------===//
8329
8330multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008331 X86VectorVTInfo _>{
8332 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008333 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8334 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8335 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8336 (OpNode (_.VT _.RC:$src1),
8337 (_.VT _.RC:$src2),
8338 (_.IntVT _.RC:$src3),
8339 (i32 imm:$src4),
8340 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008341 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8342 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8343 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8344 (OpNode (_.VT _.RC:$src1),
8345 (_.VT _.RC:$src2),
8346 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8347 (i32 imm:$src4),
8348 (i32 FROUND_CURRENT))>;
8349 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8350 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8351 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8352 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8353 (OpNode (_.VT _.RC:$src1),
8354 (_.VT _.RC:$src2),
8355 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8356 (i32 imm:$src4),
8357 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008358 } // Constraints = "$src1 = $dst"
8359}
8360
8361multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008362 SDNode OpNode, X86VectorVTInfo _>{
8363let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008364 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8365 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008366 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008367 "$src2, $src3, {sae}, $src4",
8368 (OpNode (_.VT _.RC:$src1),
8369 (_.VT _.RC:$src2),
8370 (_.IntVT _.RC:$src3),
8371 (i32 imm:$src4),
8372 (i32 FROUND_NO_EXC))>, EVEX_B;
8373 }
8374}
8375
8376multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8377 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008378 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8379 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008380 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8381 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8382 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8383 (OpNode (_.VT _.RC:$src1),
8384 (_.VT _.RC:$src2),
8385 (_src3VT.VT _src3VT.RC:$src3),
8386 (i32 imm:$src4),
8387 (i32 FROUND_CURRENT))>;
8388
8389 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8390 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8391 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8392 "$src2, $src3, {sae}, $src4",
8393 (OpNode (_.VT _.RC:$src1),
8394 (_.VT _.RC:$src2),
8395 (_src3VT.VT _src3VT.RC:$src3),
8396 (i32 imm:$src4),
8397 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008398 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8399 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8400 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8401 (OpNode (_.VT _.RC:$src1),
8402 (_.VT _.RC:$src2),
8403 (_src3VT.VT (scalar_to_vector
8404 (_src3VT.ScalarLdFrag addr:$src3))),
8405 (i32 imm:$src4),
8406 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008407 }
8408}
8409
8410multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8411 let Predicates = [HasAVX512] in
8412 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8413 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8414 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8415 let Predicates = [HasAVX512, HasVLX] in {
8416 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8417 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8418 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8419 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8420 }
8421}
8422
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008423defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8424 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008425 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008426defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8427 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008428 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008429defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008430 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008431defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008432 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008433
8434
8435
8436// Patterns used to select SSE scalar fp arithmetic instructions from
8437// either:
8438//
8439// (1) a scalar fp operation followed by a blend
8440//
8441// The effect is that the backend no longer emits unnecessary vector
8442// insert instructions immediately after SSE scalar fp instructions
8443// like addss or mulss.
8444//
8445// For example, given the following code:
8446// __m128 foo(__m128 A, __m128 B) {
8447// A[0] += B[0];
8448// return A;
8449// }
8450//
8451// Previously we generated:
8452// addss %xmm0, %xmm1
8453// movss %xmm1, %xmm0
8454//
8455// We now generate:
8456// addss %xmm1, %xmm0
8457//
8458// (2) a vector packed single/double fp operation followed by a vector insert
8459//
8460// The effect is that the backend converts the packed fp instruction
8461// followed by a vector insert into a single SSE scalar fp instruction.
8462//
8463// For example, given the following code:
8464// __m128 foo(__m128 A, __m128 B) {
8465// __m128 C = A + B;
8466// return (__m128) {c[0], a[1], a[2], a[3]};
8467// }
8468//
8469// Previously we generated:
8470// addps %xmm0, %xmm1
8471// movss %xmm1, %xmm0
8472//
8473// We now generate:
8474// addss %xmm1, %xmm0
8475
8476// TODO: Some canonicalization in lowering would simplify the number of
8477// patterns we have to try to match.
8478multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8479 let Predicates = [HasAVX512] in {
8480 // extracted scalar math op with insert via blend
8481 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8482 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8483 FR32:$src))), (i8 1))),
8484 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8485 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8486
8487 // vector math op with insert via movss
8488 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8489 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8490 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8491
8492 // vector math op with insert via blend
8493 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8494 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8495 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8496 }
8497}
8498
8499defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8500defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8501defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8502defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8503
8504multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8505 let Predicates = [HasAVX512] in {
8506 // extracted scalar math op with insert via movsd
8507 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8508 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8509 FR64:$src))))),
8510 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8511 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8512
8513 // extracted scalar math op with insert via blend
8514 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8515 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8516 FR64:$src))), (i8 1))),
8517 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8518 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8519
8520 // vector math op with insert via movsd
8521 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8522 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8523 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8524
8525 // vector math op with insert via blend
8526 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8527 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8528 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8529 }
8530}
8531
8532defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8533defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8534defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8535defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;