blob: fc28e5df947d02f132b5d4c10abb74a75fadae63 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000574def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000575 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000577 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000578 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000579def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000580 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000581 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000582 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
584 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
585
586//===----------------------------------------------------------------------===//
587// AVX-512 VECTOR EXTRACT
588//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger7f69a992015-09-10 12:54:54 +0000590multiclass vextract_for_size<int Opcode,
591 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000592 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000593
594 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
595 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
596 // vextract_extract), we interesting only in patterns without mask,
597 // intrinsics pattern match generated bellow.
598 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
599 (ins From.RC:$src1, i32u8imm:$idx),
600 "vextract" # To.EltTypeName # "x" # To.NumElts,
601 "$idx, $src1", "$src1, $idx",
602 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
603 (iPTR imm)))]>,
604 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000605 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
606 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
607 "vextract" # To.EltTypeName # "x" # To.NumElts #
608 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
609 [(store (To.VT (vextract_extract:$idx
610 (From.VT From.RC:$src1), (iPTR imm))),
611 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000612
Craig Toppere1cac152016-06-07 07:27:54 +0000613 let mayStore = 1, hasSideEffects = 0 in
614 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
615 (ins To.MemOp:$dst, To.KRCWM:$mask,
616 From.RC:$src1, i32u8imm:$idx),
617 "vextract" # To.EltTypeName # "x" # To.NumElts #
618 "\t{$idx, $src1, $dst {${mask}}|"
619 "$dst {${mask}}, $src1, $idx}",
620 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000621 }
Renato Golindb7ea862015-09-09 19:44:40 +0000622
623 // Intrinsic call with masking.
624 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000625 "x" # To.NumElts # "_" # From.Size)
626 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
627 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
628 From.ZSuffix # "rrk")
629 To.RC:$src0,
630 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
631 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000632
633 // Intrinsic call with zero-masking.
634 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000635 "x" # To.NumElts # "_" # From.Size)
636 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
637 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
638 From.ZSuffix # "rrkz")
639 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
640 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000641
642 // Intrinsic call without masking.
643 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000644 "x" # To.NumElts # "_" # From.Size)
645 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
646 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
647 From.ZSuffix # "rr")
648 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000649}
650
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651// Codegen pattern for the alternative types
652multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000654 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000655 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
657 (To.VT (!cast<Instruction>(InstrStr#"rr")
658 From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
661 (iPTR imm))), addr:$dst),
662 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext))>;
664 }
Igor Breger7f69a992015-09-10 12:54:54 +0000665}
666
667multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 ValueType EltVT64, int Opcode256> {
669 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000670 X86VectorVTInfo<16, EltVT32, VR512>,
671 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000673 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000675 X86VectorVTInfo< 8, EltVT64, VR512>,
676 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
679 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000681 X86VectorVTInfo< 8, EltVT32, VR256X>,
682 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 EVEX_V256, EVEX_CD8<32, CD8VT4>;
685 let Predicates = [HasVLX, HasDQI] in
686 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
687 X86VectorVTInfo< 4, EltVT64, VR256X>,
688 X86VectorVTInfo< 2, EltVT64, VR128X>,
689 vextract128_extract>,
690 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
691 let Predicates = [HasDQI] in {
692 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
693 X86VectorVTInfo< 8, EltVT64, VR512>,
694 X86VectorVTInfo< 2, EltVT64, VR128X>,
695 vextract128_extract>,
696 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
697 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
698 X86VectorVTInfo<16, EltVT32, VR512>,
699 X86VectorVTInfo< 8, EltVT32, VR256X>,
700 vextract256_extract>,
701 EVEX_V512, EVEX_CD8<32, CD8VT8>;
702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703}
704
Adam Nemet55536c62014-09-25 23:48:45 +0000705defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
706defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708// extract_subvector codegen patterns with the alternative types.
709// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
710defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
712defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714
715defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000716 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
719
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724
Craig Topper08a68572016-05-21 22:50:04 +0000725// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000726defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730
731// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736// Codegen pattern with the alternative types extract VEC256 from VEC512
737defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
738 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741
Craig Topper5f3fef82016-05-22 07:40:58 +0000742// A 128-bit subvector extract from the first 256-bit vector position
743// is a subregister copy that needs no instruction.
744def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
745 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
746def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
747 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
748def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
749 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
750def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
751 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
752def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
753 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
754def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
755 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
756
757// A 256-bit subvector extract from the first 256-bit vector position
758// is a subregister copy that needs no instruction.
759def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
760 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
761def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
762 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
763def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
764 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
765def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
766 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
767def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
768 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
769def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
770 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
771
772let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// A 128-bit subvector insert to the first 512-bit vector position
774// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
777def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787
Craig Topper5f3fef82016-05-22 07:40:58 +0000788// A 256-bit subvector insert to the first 512-bit vector position
789// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
804// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000805def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000806 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000807 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
809 EVEX;
810
Craig Topper03b849e2016-05-21 22:50:11 +0000811def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000815 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817//===---------------------------------------------------------------------===//
818// AVX-512 BROADCAST
819//---
Igor Breger131008f2016-05-01 08:40:00 +0000820// broadcast with a scalar argument.
821multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
822 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000823
Igor Breger131008f2016-05-01 08:40:00 +0000824 let isCodeGenOnly = 1 in {
825 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
826 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
827 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
828 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000829
Igor Breger131008f2016-05-01 08:40:00 +0000830 let Constraints = "$src0 = $dst" in
831 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
832 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
833 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000834 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000835 (vselect DestInfo.KRCWM:$mask,
836 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
837 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000838 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000839
840 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
841 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
842 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000843 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000844 (vselect DestInfo.KRCWM:$mask,
845 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
846 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000847 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000848 } // let isCodeGenOnly = 1 in
849}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850
Igor Breger21296d22015-10-20 11:56:42 +0000851multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
852 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000853 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
855 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
856 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
857 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000863 }
Craig Toppere1cac152016-06-07 07:27:54 +0000864
Craig Topper80934372016-07-16 03:42:59 +0000865 def : Pat<(DestInfo.VT (X86VBroadcast
866 (SrcInfo.VT (scalar_to_vector
867 (SrcInfo.ScalarLdFrag addr:$src))))),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
869 let AddedComplexity = 20 in
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast
872 (SrcInfo.VT (scalar_to_vector
873 (SrcInfo.ScalarLdFrag addr:$src)))),
874 DestInfo.RC:$src0)),
875 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
876 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
877 let AddedComplexity = 30 in
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src)))),
882 DestInfo.ImmAllZerosV)),
883 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
884 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Craig Topper80934372016-07-16 03:42:59 +0000887multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000888 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000889 let Predicates = [HasAVX512] in
890 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
891 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
892 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
894 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000896 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000897 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 }
899}
900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
902 AVX512VLVectorVTInfo _> {
903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908 let Predicates = [HasVLX] in {
909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
911 EVEX_V256;
912 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
913 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
914 EVEX_V128;
915 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Craig Topper80934372016-07-16 03:42:59 +0000917defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
918 avx512vl_f32_info>;
919defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
920 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000922def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
928 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000929 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000930 (ins SrcRC:$src),
931 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000932 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
934
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
936 RegisterClass SrcRC, Predicate prd> {
937 let Predicates = [prd] in
938 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
939 let Predicates = [prd, HasVLX] in {
940 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
941 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
942 }
943}
944
Igor Breger0aeda372016-02-07 08:30:50 +0000945let isCodeGenOnly = 1 in {
946defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000948defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950}
951let isAsmParserOnly = 1 in {
952 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
953 GR32, HasBWI>;
954 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000955 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000956}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
958 HasAVX512>;
959defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
960 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Igor Breger21296d22015-10-20 11:56:42 +0000967// Provide aliases for broadcast from the same register class that
968// automatically does the extract.
969multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
970 X86VectorVTInfo SrcInfo> {
971 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
972 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
973 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
974}
975
976multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
977 AVX512VLVectorVTInfo _, Predicate prd> {
978 let Predicates = [prd] in {
979 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
980 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
981 EVEX_V512;
982 // Defined separately to avoid redefinition.
983 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
984 }
985 let Predicates = [prd, HasVLX] in {
986 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
987 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
988 EVEX_V256;
989 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
990 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992}
993
Igor Breger21296d22015-10-20 11:56:42 +0000994defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
995 avx512vl_i8_info, HasBWI>;
996defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
997 avx512vl_i16_info, HasBWI>;
998defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
999 avx512vl_i32_info, HasAVX512>;
1000defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1001 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1004 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001006 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1007 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001009 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001010}
1011
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001012//===----------------------------------------------------------------------===//
1013// AVX-512 BROADCAST SUBVECTORS
1014//
1015
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001016defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1017 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001018 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1020 v16f32_info, v4f32x_info>,
1021 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1022defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1023 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001024 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001025defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1026 v8f64_info, v4f64x_info>, VEX_W,
1027 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1028
1029let Predicates = [HasVLX] in {
1030defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1031 v8i32x_info, v4i32x_info>,
1032 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1033defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1034 v8f32x_info, v4f32x_info>,
1035 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001036
1037def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1038 (VBROADCASTI32X4Z256rm addr:$src)>;
1039def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1040 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001041
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001042// Provide fallback in case the load node that is used in the patterns above
1043// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001044def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001045 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001046 (v4f32 VR128X:$src), 1)>;
1047def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001048 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001049 (v4i32 VR128X:$src), 1)>;
1050def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001051 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001052 (v8i16 VR128X:$src), 1)>;
1053def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001054 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001055 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001056}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058let Predicates = [HasVLX, HasDQI] in {
1059defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1060 v4i64x_info, v2i64x_info>, VEX_W,
1061 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1062defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1063 v4f64x_info, v2f64x_info>, VEX_W,
1064 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1065}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001066
1067let Predicates = [HasVLX, NoDQI] in {
1068def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1069 (VBROADCASTF32X4Z256rm addr:$src)>;
1070def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1071 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001072
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001073// Provide fallback in case the load node that is used in the patterns above
1074// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001075def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001076 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001077 (v2f64 VR128X:$src), 1)>;
1078def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001079 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1080 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001081}
1082
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001083let Predicates = [HasDQI] in {
1084defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1085 v8i64_info, v2i64x_info>, VEX_W,
1086 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1087defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1088 v16i32_info, v8i32x_info>,
1089 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1090defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1091 v8f64_info, v2f64x_info>, VEX_W,
1092 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1093defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1094 v16f32_info, v8f32x_info>,
1095 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001096
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001099def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001100 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101 (v2f64 VR128X:$src), 1)>;
1102def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001103 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1104 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001105}
Adam Nemet73f72e12014-06-27 00:43:38 +00001106
Igor Bregerfa798a92015-11-02 07:39:36 +00001107multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001108 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001109 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001110 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001111 EVEX_V512;
1112 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001113 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001114 EVEX_V256;
1115}
1116
1117multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001118 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1119 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001120
1121 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001122 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1123 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001124}
1125
1126defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001127 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001128defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001130
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001131def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001132 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001133def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1134 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1135
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001136def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001137 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001138def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1139 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141//===----------------------------------------------------------------------===//
1142// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1143//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001144multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1145 X86VectorVTInfo _, RegisterClass KRC> {
1146 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001147 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001148 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149}
1150
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001151multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001152 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1153 let Predicates = [HasCDI] in
1154 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1155 let Predicates = [HasCDI, HasVLX] in {
1156 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1157 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1158 }
1159}
1160
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001161defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001162 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001163defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165
1166//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001167// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001168multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001170 // The index operand in the pattern should really be an integer type. However,
1171 // if we do that and it happens to come from a bitcast, then it becomes
1172 // difficult to find the bitcast needed to convert the index to the
1173 // destination type for the passthru since it will be folded with the bitcast
1174 // of the index operand.
1175 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 (ins _.RC:$src2, _.RC:$src3),
1177 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001178 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001179 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180
Craig Topper4fa3b502016-09-06 06:56:59 +00001181 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001182 (ins _.RC:$src2, _.MemOp:$src3),
1183 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001184 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001185 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1186 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187 }
1188}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001189multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001190 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001191 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001192 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1194 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1195 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001196 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001197 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001198 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001199}
1200
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001202 AVX512VLVectorVTInfo VTInfo> {
1203 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1204 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001206 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1207 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1208 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1209 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 }
1211}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001213multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001215 Predicate Prd> {
1216 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001217 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001218 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001219 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1220 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001221 }
1222}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001223
Craig Topperaad5f112015-11-30 00:13:24 +00001224defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001225 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001226defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001227 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001228defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001229 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230 VEX_W, EVEX_CD8<16, CD8VF>;
1231defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001232 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001233 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001234defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001235 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001236defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001237 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238
Craig Topperaad5f112015-11-30 00:13:24 +00001239// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242let Constraints = "$src1 = $dst" in {
1243 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1244 (ins IdxVT.RC:$src2, _.RC:$src3),
1245 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001246 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 AVX5128IBase;
1248
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001249 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1250 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1251 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001252 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001253 (bitconvert (_.LdFrag addr:$src3))))>,
1254 EVEX_4V, AVX5128IBase;
1255 }
1256}
1257multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001259 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001260 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1261 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1262 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1263 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001264 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1266 AVX5128IBase, EVEX_4V, EVEX_B;
1267}
1268
1269multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001270 AVX512VLVectorVTInfo VTInfo,
1271 AVX512VLVectorVTInfo ShuffleMask> {
1272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001273 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001274 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 ShuffleMask.info512>, EVEX_V512;
1276 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001277 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001279 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001280 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001281 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001282 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001283 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1284 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 }
1286}
1287
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001288multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001289 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001290 AVX512VLVectorVTInfo Idx,
1291 Predicate Prd> {
1292 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001293 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1294 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001295 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001296 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1297 Idx.info128>, EVEX_V128;
1298 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1299 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001300 }
1301}
1302
Craig Toppera47576f2015-11-26 20:21:29 +00001303defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001304 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001305defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1308 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1309 VEX_W, EVEX_CD8<16, CD8VF>;
1310defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1311 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1312 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001313defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001314 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001315defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001316 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 - BLEND using mask
1320//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001321multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1322 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001323 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001324 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1325 (ins _.RC:$src1, _.RC:$src2),
1326 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001327 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 []>, EVEX_4V;
1329 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1330 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001331 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001332 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001333 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001334 (_.VT _.RC:$src2),
1335 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001336 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1338 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1339 !strconcat(OpcodeStr,
1340 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1341 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001342 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1344 (ins _.RC:$src1, _.MemOp:$src2),
1345 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001346 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1348 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1349 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001350 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001351 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001352 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1353 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1354 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001356 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1358 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1359 !strconcat(OpcodeStr,
1360 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1361 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1362 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363}
1364multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1365
1366 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1368 !strconcat(OpcodeStr,
1369 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1370 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001371 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1372 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1373 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001374 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375
Craig Toppere1cac152016-06-07 07:27:54 +00001376 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1378 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1379 !strconcat(OpcodeStr,
1380 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1381 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001382 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384}
1385
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1387 AVX512VLVectorVTInfo VTInfo> {
1388 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1389 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001391 let Predicates = [HasVLX] in {
1392 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1393 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1394 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1395 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1396 }
1397}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001398
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001399multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1400 AVX512VLVectorVTInfo VTInfo> {
1401 let Predicates = [HasBWI] in
1402 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001403
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001404 let Predicates = [HasBWI, HasVLX] in {
1405 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1406 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1407 }
1408}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001411defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1412defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1413defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1414defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1415defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1416defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001417
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001418
Craig Topper0fcf9252016-06-07 07:27:51 +00001419let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1421 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001422 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001423 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001424 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1425 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426
1427def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1428 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001429 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001430 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001431 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1432 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001434//===----------------------------------------------------------------------===//
1435// Compare Instructions
1436//===----------------------------------------------------------------------===//
1437
1438// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001439
1440multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1441
1442 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1443 (outs _.KRC:$dst),
1444 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1445 "vcmp${cc}"#_.Suffix,
1446 "$src2, $src1", "$src1, $src2",
1447 (OpNode (_.VT _.RC:$src1),
1448 (_.VT _.RC:$src2),
1449 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1451 (outs _.KRC:$dst),
1452 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 "vcmp${cc}"#_.Suffix,
1454 "$src2, $src1", "$src1, $src2",
1455 (OpNode (_.VT _.RC:$src1),
1456 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1457 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001458
1459 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1460 (outs _.KRC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1462 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001463 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001464 (OpNodeRnd (_.VT _.RC:$src1),
1465 (_.VT _.RC:$src2),
1466 imm:$cc,
1467 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1468 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001469 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001470 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1471 (outs VK1:$dst),
1472 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1473 "vcmp"#_.Suffix,
1474 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1475 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1476 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001477 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 "vcmp"#_.Suffix,
1479 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1480 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1481
1482 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1485 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 EVEX_4V, EVEX_B;
1488 }// let isAsmParserOnly = 1, hasSideEffects = 0
1489
1490 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001491 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001492 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1493 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1494 !strconcat("vcmp${cc}", _.Suffix,
1495 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1496 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1497 _.FRC:$src2,
1498 imm:$cc))],
1499 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001500 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1501 (outs _.KRC:$dst),
1502 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1503 !strconcat("vcmp${cc}", _.Suffix,
1504 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1505 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1506 (_.ScalarLdFrag addr:$src2),
1507 imm:$cc))],
1508 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001509 }
1510}
1511
1512let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001513 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1514 AVX512XSIi8Base;
1515 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1516 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001517}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001520 X86VectorVTInfo _, bit IsCommutable> {
1521 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1524 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1527 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001528 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1529 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1530 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1531 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001533 def rrk : AVX512BI<opc, MRMSrcReg,
1534 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1535 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1536 "$dst {${mask}}, $src1, $src2}"),
1537 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1538 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1539 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001540 def rmk : AVX512BI<opc, MRMSrcMem,
1541 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1542 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1543 "$dst {${mask}}, $src1, $src2}"),
1544 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1545 (OpNode (_.VT _.RC:$src1),
1546 (_.VT (bitconvert
1547 (_.LdFrag addr:$src2))))))],
1548 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549}
1550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001552 X86VectorVTInfo _, bit IsCommutable> :
1553 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001554 def rmb : AVX512BI<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1557 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1558 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1559 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1560 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1561 def rmbk : AVX512BI<opc, MRMSrcMem,
1562 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1563 _.ScalarMemOp:$src2),
1564 !strconcat(OpcodeStr,
1565 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1566 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1567 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1568 (OpNode (_.VT _.RC:$src1),
1569 (X86VBroadcast
1570 (_.ScalarLdFrag addr:$src2)))))],
1571 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001574multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001575 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1576 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001578 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1579 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580
1581 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001582 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1583 IsCommutable>, EVEX_V256;
1584 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1585 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001586 }
1587}
1588
1589multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1590 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001591 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001593 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1594 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595
1596 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001597 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1598 IsCommutable>, EVEX_V256;
1599 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1600 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 }
1602}
1603
1604defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001605 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001606 EVEX_CD8<8, CD8VF>;
1607
1608defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001609 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001610 EVEX_CD8<16, CD8VF>;
1611
Robert Khasanovf70f7982014-09-18 14:06:55 +00001612defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001613 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001614 EVEX_CD8<32, CD8VF>;
1615
Robert Khasanovf70f7982014-09-18 14:06:55 +00001616defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001617 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001618 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1619
1620defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1621 avx512vl_i8_info, HasBWI>,
1622 EVEX_CD8<8, CD8VF>;
1623
1624defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1625 avx512vl_i16_info, HasBWI>,
1626 EVEX_CD8<16, CD8VF>;
1627
Robert Khasanovf70f7982014-09-18 14:06:55 +00001628defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 avx512vl_i32_info, HasAVX512>,
1630 EVEX_CD8<32, CD8VF>;
1631
Robert Khasanovf70f7982014-09-18 14:06:55 +00001632defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 avx512vl_i64_info, HasAVX512>,
1634 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635
Craig Topper8b9e6712016-09-02 04:25:30 +00001636let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001639 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1640 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641
1642def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001644 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1645 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001646}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1649 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001650 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001651 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001652 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001653 !strconcat("vpcmp${cc}", Suffix,
1654 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001655 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1656 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1658 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001659 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 !strconcat("vpcmp${cc}", Suffix,
1661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001662 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1663 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001664 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1666 def rrik : AVX512AIi8<opc, MRMSrcReg,
1667 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001668 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001669 !strconcat("vpcmp${cc}", Suffix,
1670 "\t{$src2, $src1, $dst {${mask}}|",
1671 "$dst {${mask}}, $src1, $src2}"),
1672 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1673 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001674 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rmik : AVX512AIi8<opc, MRMSrcMem,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001678 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 !strconcat("vpcmp${cc}", Suffix,
1680 "\t{$src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2}"),
1682 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1683 (OpNode (_.VT _.RC:$src1),
1684 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001685 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1687
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001689 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001691 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1693 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001694 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001695 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001697 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1699 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001700 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1702 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001703 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001704 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001705 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1706 "$dst {${mask}}, $src1, $src2, $cc}"),
1707 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001708 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1710 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001711 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 !strconcat("vpcmp", Suffix,
1713 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1714 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716 }
1717}
1718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001720 X86VectorVTInfo _> :
1721 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 def rmib : AVX512AIi8<opc, MRMSrcMem,
1723 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001724 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001725 !strconcat("vpcmp${cc}", Suffix,
1726 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1727 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1728 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1729 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001730 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1732 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1733 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001734 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001735 !strconcat("vpcmp${cc}", Suffix,
1736 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1737 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1738 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1739 (OpNode (_.VT _.RC:$src1),
1740 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001741 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001745 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1747 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001748 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 !strconcat("vpcmp", Suffix,
1750 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1751 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1752 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1753 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1754 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001755 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 !strconcat("vpcmp", Suffix,
1757 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1758 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1759 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1760 }
1761}
1762
1763multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1764 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1765 let Predicates = [prd] in
1766 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1767
1768 let Predicates = [prd, HasVLX] in {
1769 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1770 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1771 }
1772}
1773
1774multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1775 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1776 let Predicates = [prd] in
1777 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1778 EVEX_V512;
1779
1780 let Predicates = [prd, HasVLX] in {
1781 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1782 EVEX_V256;
1783 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1784 EVEX_V128;
1785 }
1786}
1787
1788defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1789 HasBWI>, EVEX_CD8<8, CD8VF>;
1790defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1791 HasBWI>, EVEX_CD8<8, CD8VF>;
1792
1793defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1794 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1795defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1796 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1797
Robert Khasanovf70f7982014-09-18 14:06:55 +00001798defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001800defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 HasAVX512>, EVEX_CD8<32, CD8VF>;
1802
Robert Khasanovf70f7982014-09-18 14:06:55 +00001803defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001808multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001810 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1811 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1812 "vcmp${cc}"#_.Suffix,
1813 "$src2, $src1", "$src1, $src2",
1814 (X86cmpm (_.VT _.RC:$src1),
1815 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001816 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001817
Craig Toppere1cac152016-06-07 07:27:54 +00001818 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1820 "vcmp${cc}"#_.Suffix,
1821 "$src2, $src1", "$src1, $src2",
1822 (X86cmpm (_.VT _.RC:$src1),
1823 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1824 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001825
Craig Toppere1cac152016-06-07 07:27:54 +00001826 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1827 (outs _.KRC:$dst),
1828 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1829 "vcmp${cc}"#_.Suffix,
1830 "${src2}"##_.BroadcastStr##", $src1",
1831 "$src1, ${src2}"##_.BroadcastStr,
1832 (X86cmpm (_.VT _.RC:$src1),
1833 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1834 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001836 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001837 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1838 (outs _.KRC:$dst),
1839 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1840 "vcmp"#_.Suffix,
1841 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1842
1843 let mayLoad = 1 in {
1844 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1847 "vcmp"#_.Suffix,
1848 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1849
1850 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1851 (outs _.KRC:$dst),
1852 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1853 "vcmp"#_.Suffix,
1854 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1855 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1856 }
1857 }
1858}
1859
1860multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1861 // comparison code form (VCMP[EQ/LT/LE/...]
1862 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1863 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1864 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001865 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001866 (X86cmpmRnd (_.VT _.RC:$src1),
1867 (_.VT _.RC:$src2),
1868 imm:$cc,
1869 (i32 FROUND_NO_EXC))>, EVEX_B;
1870
1871 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1872 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1873 (outs _.KRC:$dst),
1874 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1875 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001876 "$cc, {sae}, $src2, $src1",
1877 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001878 }
1879}
1880
1881multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1882 let Predicates = [HasAVX512] in {
1883 defm Z : avx512_vcmp_common<_.info512>,
1884 avx512_vcmp_sae<_.info512>, EVEX_V512;
1885
1886 }
1887 let Predicates = [HasAVX512,HasVLX] in {
1888 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1889 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890 }
1891}
1892
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1894 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1895defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1896 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897
1898def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1899 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001900 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1901 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001902 imm:$cc), VK8)>;
1903def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1904 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001905 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1906 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907 imm:$cc), VK8)>;
1908def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1909 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001910 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1911 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001913
Asaf Badouh572bbce2015-09-20 08:46:07 +00001914// ----------------------------------------------------------------
1915// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001916//handle fpclass instruction mask = op(reg_scalar,imm)
1917// op(mem_scalar,imm)
1918multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1919 X86VectorVTInfo _, Predicate prd> {
1920 let Predicates = [prd] in {
1921 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1922 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001923 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001924 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1925 (i32 imm:$src2)))], NoItinerary>;
1926 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1927 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1928 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001929 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001930 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001931 (OpNode (_.VT _.RC:$src1),
1932 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001933 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1935 (ins _.MemOp:$src1, i32u8imm:$src2),
1936 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001937 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001938 [(set _.KRC:$dst,
1939 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1940 (i32 imm:$src2)))], NoItinerary>;
1941 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1942 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1943 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001944 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001945 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001946 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1947 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1948 }
1949 }
1950}
1951
Asaf Badouh572bbce2015-09-20 08:46:07 +00001952//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1953// fpclass(reg_vec, mem_vec, imm)
1954// fpclass(reg_vec, broadcast(eltVt), imm)
1955multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1956 X86VectorVTInfo _, string mem, string broadcast>{
1957 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1958 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001959 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001960 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1961 (i32 imm:$src2)))], NoItinerary>;
1962 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1963 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1964 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001965 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001966 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001967 (OpNode (_.VT _.RC:$src1),
1968 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001969 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1970 (ins _.MemOp:$src1, i32u8imm:$src2),
1971 OpcodeStr##_.Suffix##mem#
1972 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001973 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001974 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1975 (i32 imm:$src2)))], NoItinerary>;
1976 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1977 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1978 OpcodeStr##_.Suffix##mem#
1979 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001980 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001981 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1982 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1983 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1984 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1985 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1986 _.BroadcastStr##", $dst|$dst, ${src1}"
1987 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001988 [(set _.KRC:$dst,(OpNode
1989 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001990 (_.ScalarLdFrag addr:$src1))),
1991 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1992 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1993 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1994 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1995 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1996 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001997 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1998 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001999 (_.ScalarLdFrag addr:$src1))),
2000 (i32 imm:$src2))))], NoItinerary>,
2001 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002}
2003
Asaf Badouh572bbce2015-09-20 08:46:07 +00002004multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002005 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002006 string broadcast>{
2007 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002008 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002009 broadcast>, EVEX_V512;
2010 }
2011 let Predicates = [prd, HasVLX] in {
2012 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2013 broadcast>, EVEX_V128;
2014 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2015 broadcast>, EVEX_V256;
2016 }
2017}
2018
2019multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002020 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002021 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002022 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002023 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002024 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2025 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2026 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2027 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2028 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002029}
2030
Asaf Badouh696e8e02015-10-18 11:04:38 +00002031defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2032 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002033
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002034//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035// Mask register copy, including
2036// - copy between mask registers
2037// - load/store mask registers
2038// - copy from GPR to mask register and vice versa
2039//
2040multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2041 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002042 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002043 let hasSideEffects = 0 in
2044 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2045 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2046 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2047 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2048 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2049 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2051 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052}
2053
2054multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2055 string OpcodeStr,
2056 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002057 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002059 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002061 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062 }
2063}
2064
Robert Khasanov74acbb72014-07-23 14:49:42 +00002065let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002066 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2068 VEX, PD;
2069
2070let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002071 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002072 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002073 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002074
2075let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002076 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2077 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002078 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2079 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002080 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2081 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2083 VEX, XD, VEX_W;
2084}
2085
2086// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002087def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2088 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2089def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2090 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2091
2092def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2093 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2094def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2095 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2096
2097def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002098 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002099def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002100 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002101 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2102
2103def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002104 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2105def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2106 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002107def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002108 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002109 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2110
2111def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2112 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2113def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2114 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2115def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2116 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2117def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2118 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119
Robert Khasanov74acbb72014-07-23 14:49:42 +00002120// Load/store kreg
2121let Predicates = [HasDQI] in {
2122 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2123 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002124 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2125 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002126
2127 def : Pat<(store VK4:$src, addr:$dst),
2128 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2129 def : Pat<(store VK2:$src, addr:$dst),
2130 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002131 def : Pat<(store VK1:$src, addr:$dst),
2132 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002133
2134 def : Pat<(v2i1 (load addr:$src)),
2135 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2136 def : Pat<(v4i1 (load addr:$src)),
2137 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002138}
2139let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002140 def : Pat<(store VK1:$src, addr:$dst),
2141 (MOV8mr addr:$dst,
2142 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2143 sub_8bit))>;
2144 def : Pat<(store VK2:$src, addr:$dst),
2145 (MOV8mr addr:$dst,
2146 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2147 sub_8bit))>;
2148 def : Pat<(store VK4:$src, addr:$dst),
2149 (MOV8mr addr:$dst,
2150 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002151 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002152 def : Pat<(store VK8:$src, addr:$dst),
2153 (MOV8mr addr:$dst,
2154 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2155 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002156
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002157 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002158 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002159 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002160 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002161 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002162 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002163}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002164
Robert Khasanov74acbb72014-07-23 14:49:42 +00002165let Predicates = [HasAVX512] in {
2166 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002168 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002169 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002170 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2171 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172}
2173let Predicates = [HasBWI] in {
2174 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2175 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002176 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2177 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2179 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002180 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2181 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002182}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002183
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002185 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002186 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2187 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002188
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002189 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002190 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002191
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002192 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2193 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2194
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002195 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002196 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002197 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2198 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002199 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002200
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002201 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002202 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002203 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2204 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002205 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002206
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002207 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002208 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002209
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002210 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002211 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002212
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002213 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002214 (EXTRACT_SUBREG
2215 (AND32ri8 (KMOVWrk
2216 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002217
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002218 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002219 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002220
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002221 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002222 (AND64ri8 (SUBREG_TO_REG (i64 0),
2223 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002224
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002225 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002226 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002227 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002228
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002229 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002230 (EXTRACT_SUBREG
2231 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2232 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002233
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002234 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002235 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002237def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2238 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2239def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2240 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2241def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2242 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2243def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2244 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2245def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2246 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2247def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2248 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249
Igor Bregerd6c187b2016-01-27 08:43:25 +00002250def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2251def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2252def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2253
Igor Bregera77b14d2016-08-11 12:13:46 +00002254def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2255def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2256def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2257def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2258def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2259def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002260
2261// Mask unary operation
2262// - KNOT
2263multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264 RegisterClass KRC, SDPatternOperator OpNode,
2265 Predicate prd> {
2266 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002268 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269 [(set KRC:$dst, (OpNode KRC:$src))]>;
2270}
2271
Robert Khasanov74acbb72014-07-23 14:49:42 +00002272multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2273 SDPatternOperator OpNode> {
2274 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2275 HasDQI>, VEX, PD;
2276 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2277 HasAVX512>, VEX, PS;
2278 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2279 HasBWI>, VEX, PD, VEX_W;
2280 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2281 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282}
2283
Robert Khasanov74acbb72014-07-23 14:49:42 +00002284defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002286multiclass avx512_mask_unop_int<string IntName, string InstName> {
2287 let Predicates = [HasAVX512] in
2288 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2289 (i16 GR16:$src)),
2290 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2291 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2292}
2293defm : avx512_mask_unop_int<"knot", "KNOT">;
2294
Robert Khasanov74acbb72014-07-23 14:49:42 +00002295let Predicates = [HasDQI] in
2296def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2297let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002299let Predicates = [HasBWI] in
2300def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2301let Predicates = [HasBWI] in
2302def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2303
2304// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002305let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2307 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308def : Pat<(not VK8:$src),
2309 (COPY_TO_REGCLASS
2310 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002311}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002312def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2313 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2314def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2315 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316
2317// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002318// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002320 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002321 Predicate prd, bit IsCommutable> {
2322 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2324 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002325 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2327}
2328
Robert Khasanov595683d2014-07-28 13:46:45 +00002329multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002330 SDPatternOperator OpNode, bit IsCommutable,
2331 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002332 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002333 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002334 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002335 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002336 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002337 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002338 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002339 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340}
2341
2342def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2343def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2344
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002345defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2346defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2347defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2348defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2349defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002350defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002351
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352multiclass avx512_mask_binop_int<string IntName, string InstName> {
2353 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002354 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2355 (i16 GR16:$src1), (i16 GR16:$src2)),
2356 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2357 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2358 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359}
2360
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361defm : avx512_mask_binop_int<"kand", "KAND">;
2362defm : avx512_mask_binop_int<"kandn", "KANDN">;
2363defm : avx512_mask_binop_int<"kor", "KOR">;
2364defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2365defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002368 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2369 // for the DQI set, this type is legal and KxxxB instruction is used
2370 let Predicates = [NoDQI] in
2371 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2372 (COPY_TO_REGCLASS
2373 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2374 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2375
2376 // All types smaller than 8 bits require conversion anyway
2377 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2378 (COPY_TO_REGCLASS (Inst
2379 (COPY_TO_REGCLASS VK1:$src1, VK16),
2380 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2381 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2382 (COPY_TO_REGCLASS (Inst
2383 (COPY_TO_REGCLASS VK2:$src1, VK16),
2384 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2385 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2386 (COPY_TO_REGCLASS (Inst
2387 (COPY_TO_REGCLASS VK4:$src1, VK16),
2388 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389}
2390
2391defm : avx512_binop_pat<and, KANDWrr>;
2392defm : avx512_binop_pat<andn, KANDNWrr>;
2393defm : avx512_binop_pat<or, KORWrr>;
2394defm : avx512_binop_pat<xnor, KXNORWrr>;
2395defm : avx512_binop_pat<xor, KXORWrr>;
2396
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002397def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2398 (KXNORWrr VK16:$src1, VK16:$src2)>;
2399def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002400 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002402 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002403def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002404 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002405
2406let Predicates = [NoDQI] in
2407def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2408 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2409 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2410
2411def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2412 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2413 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2414
2415def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2416 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2417 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2418
2419def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2420 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2421 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2422
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002424multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2425 RegisterClass KRCSrc, Predicate prd> {
2426 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002427 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002428 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2429 (ins KRC:$src1, KRC:$src2),
2430 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2431 VEX_4V, VEX_L;
2432
2433 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2434 (!cast<Instruction>(NAME##rr)
2435 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2436 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2437 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438}
2439
Igor Bregera54a1a82015-09-08 13:10:00 +00002440defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2441defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2442defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444// Mask bit testing
2445multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002446 SDNode OpNode, Predicate prd> {
2447 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002449 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2451}
2452
Igor Breger5ea0a6812015-08-31 13:30:19 +00002453multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2454 Predicate prdW = HasAVX512> {
2455 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2456 VEX, PD;
2457 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2458 VEX, PS;
2459 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2460 VEX, PS, VEX_W;
2461 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2462 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463}
2464
2465defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002466defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002467
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468// Mask shift
2469multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2470 SDNode OpNode> {
2471 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002472 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002474 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2476}
2477
2478multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2479 SDNode OpNode> {
2480 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002481 VEX, TAPD, VEX_W;
2482 let Predicates = [HasDQI] in
2483 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2484 VEX, TAPD;
2485 let Predicates = [HasBWI] in {
2486 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2487 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002488 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2489 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002490 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491}
2492
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002493defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2494defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495
2496// Mask setting all 0s or 1s
2497multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2498 let Predicates = [HasAVX512] in
2499 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2500 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2501 [(set KRC:$dst, (VT Val))]>;
2502}
2503
2504multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002505 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002507 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2508 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509}
2510
2511defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2512defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2513
2514// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2515let Predicates = [HasAVX512] in {
2516 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002517 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2518 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002520 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2521 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002522 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002523 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2524 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002526
2527// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2528multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2529 RegisterClass RC, ValueType VT> {
2530 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2531 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002532
Igor Bregerf1bd7612016-03-06 07:46:03 +00002533 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002534 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002535}
2536
2537defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2538defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2539defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2540defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2541defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2542
2543defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2544defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2545defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2546defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2547
2548defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2549defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2550defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2551
2552defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2553defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2554
2555defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556
Igor Breger999ac752016-03-08 15:21:25 +00002557def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002558 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002559 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2560 VK2))>;
2561def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002562 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002563 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2564 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2566 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002567def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2568 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002569def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2570 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2571
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002572
Igor Breger86724082016-08-14 05:25:07 +00002573// Patterns for kmask shift
2574multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2575 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002576 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002577 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002578 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002579 RC))>;
2580 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002581 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002582 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002583 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002584 RC))>;
2585}
2586
2587defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2588defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2589defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590//===----------------------------------------------------------------------===//
2591// AVX-512 - Aligned and unaligned load and store
2592//
2593
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002594
2595multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002596 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002597 bit IsReMaterializable = 1,
2598 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 let hasSideEffects = 0 in {
2600 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002601 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 _.ExeDomain>, EVEX;
2603 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2604 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002605 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002606 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002607 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2608 (_.VT _.RC:$src),
2609 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610 EVEX, EVEX_KZ;
2611
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002612 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2613 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2617 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619 let Constraints = "$src0 = $dst" in {
2620 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2621 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2622 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2623 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002624 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002625 (_.VT _.RC:$src1),
2626 (_.VT _.RC:$src0))))], _.ExeDomain>,
2627 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002628 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2630 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2632 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 [(set _.RC:$dst, (_.VT
2634 (vselect _.KRCWM:$mask,
2635 (_.VT (bitconvert (ld_frag addr:$src1))),
2636 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002637 }
Craig Toppere1cac152016-06-07 07:27:54 +00002638 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2640 (ins _.KRCWM:$mask, _.MemOp:$src),
2641 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2642 "${dst} {${mask}} {z}, $src}",
2643 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2644 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2645 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002647 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2648 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2649
2650 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2651 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2652
2653 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2654 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2655 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656}
2657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2659 AVX512VLVectorVTInfo _,
2660 Predicate prd,
2661 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002664 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002665
2666 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002668 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002670 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671 }
2672}
2673
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2675 AVX512VLVectorVTInfo _,
2676 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002677 bit IsReMaterializable = 1,
2678 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679 let Predicates = [prd] in
2680 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002681 masked_load_unaligned, IsReMaterializable,
2682 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002683
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 let Predicates = [prd, HasVLX] in {
2685 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002686 masked_load_unaligned, IsReMaterializable,
2687 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002689 masked_load_unaligned, IsReMaterializable,
2690 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691 }
2692}
2693
2694multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002695 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002696
Craig Topper99f6b622016-05-01 01:03:56 +00002697 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002698 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2699 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2700 [], _.ExeDomain>, EVEX;
2701 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2702 (ins _.KRCWM:$mask, _.RC:$src),
2703 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2704 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002706 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002708 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002709 "${dst} {${mask}} {z}, $src}",
2710 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002711 }
Igor Breger81b79de2015-11-19 07:43:43 +00002712
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002714 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002716 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2718 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2719 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002720
2721 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2722 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2723 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002724}
2725
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002727multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2728 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002730 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2731 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002732
2733 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002734 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2735 masked_store_unaligned>, EVEX_V256;
2736 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2737 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 }
2739}
2740
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2742 AVX512VLVectorVTInfo _, Predicate prd> {
2743 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002744 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2745 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746
2747 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002748 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2749 masked_store_aligned256>, EVEX_V256;
2750 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2751 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 }
2753}
2754
2755defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2756 HasAVX512>,
2757 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2758 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2759
2760defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2761 HasAVX512>,
2762 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2763 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2764
Craig Topperc9293492016-02-26 06:50:29 +00002765defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2766 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 PS, EVEX_CD8<32, CD8VF>;
2769
Craig Topperc9293492016-02-26 06:50:29 +00002770defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2771 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2773 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2776 HasAVX512>,
2777 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2778 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002779
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2781 HasAVX512>,
2782 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2783 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002784
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002785defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2786 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2788
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2790 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002791 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2792
Craig Topperc9293492016-02-26 06:50:29 +00002793defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2794 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2797
Craig Topperc9293492016-02-26 06:50:29 +00002798defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2799 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002802
Craig Topperd875d6b2016-09-29 06:07:09 +00002803// Special instructions to help with spilling when we don't have VLX. We need
2804// to load or store from a ZMM register instead. These are converted in
2805// expandPostRAPseudos.
2806let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2807 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2808def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2809 "", []>;
2810def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2811 "", []>;
2812def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2813 "", []>;
2814def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2815 "", []>;
2816}
2817
2818let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002819def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002820 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002821def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002822 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002823def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002824 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002825def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002826 "", []>;
2827}
2828
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002829def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002830 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002831 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002832 VK8), VR512:$src)>;
2833
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002834def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002835 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002836 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002837
Craig Topper33c550c2016-05-22 00:39:30 +00002838// These patterns exist to prevent the above patterns from introducing a second
2839// mask inversion when one already exists.
2840def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2841 (bc_v8i64 (v16i32 immAllZerosV)),
2842 (v8i64 VR512:$src))),
2843 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2844def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2845 (v16i32 immAllZerosV),
2846 (v16i32 VR512:$src))),
2847 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2848
Craig Topper14aa2662016-08-11 06:04:04 +00002849let Predicates = [HasVLX, NoBWI] in {
2850 // 128-bit load/store without BWI.
2851 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2852 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2853 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2854 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2855 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2856 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2857 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2858 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2859
2860 // 256-bit load/store without BWI.
2861 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2862 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2863 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2864 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2865 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2866 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2867 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2868 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2869}
2870
Craig Topper95bdabd2016-05-22 23:44:33 +00002871let Predicates = [HasVLX] in {
2872 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2873 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2874 def : Pat<(alignedstore (v2f64 (extract_subvector
2875 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2876 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2877 def : Pat<(alignedstore (v4f32 (extract_subvector
2878 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2879 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2880 def : Pat<(alignedstore (v2i64 (extract_subvector
2881 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2882 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2883 def : Pat<(alignedstore (v4i32 (extract_subvector
2884 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2885 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2886 def : Pat<(alignedstore (v8i16 (extract_subvector
2887 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2888 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2889 def : Pat<(alignedstore (v16i8 (extract_subvector
2890 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2892
2893 def : Pat<(store (v2f64 (extract_subvector
2894 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2895 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2896 def : Pat<(store (v4f32 (extract_subvector
2897 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2898 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2899 def : Pat<(store (v2i64 (extract_subvector
2900 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2901 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2902 def : Pat<(store (v4i32 (extract_subvector
2903 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2904 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2905 def : Pat<(store (v8i16 (extract_subvector
2906 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2907 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2908 def : Pat<(store (v16i8 (extract_subvector
2909 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2911
2912 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2913 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2914 def : Pat<(alignedstore (v2f64 (extract_subvector
2915 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2916 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2917 def : Pat<(alignedstore (v4f32 (extract_subvector
2918 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2919 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2920 def : Pat<(alignedstore (v2i64 (extract_subvector
2921 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2923 def : Pat<(alignedstore (v4i32 (extract_subvector
2924 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2925 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2926 def : Pat<(alignedstore (v8i16 (extract_subvector
2927 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2929 def : Pat<(alignedstore (v16i8 (extract_subvector
2930 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2932
2933 def : Pat<(store (v2f64 (extract_subvector
2934 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2935 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2936 def : Pat<(store (v4f32 (extract_subvector
2937 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2938 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2939 def : Pat<(store (v2i64 (extract_subvector
2940 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2942 def : Pat<(store (v4i32 (extract_subvector
2943 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2944 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2945 def : Pat<(store (v8i16 (extract_subvector
2946 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2948 def : Pat<(store (v16i8 (extract_subvector
2949 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2951
2952 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2953 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2954 def : Pat<(alignedstore (v4f64 (extract_subvector
2955 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2957 def : Pat<(alignedstore (v8f32 (extract_subvector
2958 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2959 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2960 def : Pat<(alignedstore (v4i64 (extract_subvector
2961 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2963 def : Pat<(alignedstore (v8i32 (extract_subvector
2964 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2965 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2966 def : Pat<(alignedstore (v16i16 (extract_subvector
2967 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2968 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2969 def : Pat<(alignedstore (v32i8 (extract_subvector
2970 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2971 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2972
2973 def : Pat<(store (v4f64 (extract_subvector
2974 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2976 def : Pat<(store (v8f32 (extract_subvector
2977 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2979 def : Pat<(store (v4i64 (extract_subvector
2980 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2982 def : Pat<(store (v8i32 (extract_subvector
2983 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2984 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2985 def : Pat<(store (v16i16 (extract_subvector
2986 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2987 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2988 def : Pat<(store (v32i8 (extract_subvector
2989 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2990 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2991}
2992
2993
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994// Move Int Doubleword to Packed Double Int
2995//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002996def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002997 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998 [(set VR128X:$dst,
2999 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003000 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003001def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003002 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003 [(set VR128X:$dst,
3004 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003005 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003006def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003007 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008 [(set VR128X:$dst,
3009 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003010 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003011let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3012def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3013 (ins i64mem:$src),
3014 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003015 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003016let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003017def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003018 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003019 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003021def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003022 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003023 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003025def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003026 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003027 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3029 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003030}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031
3032// Move Int Doubleword to Single Scalar
3033//
Craig Topper88adf2a2013-10-12 05:41:08 +00003034let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003035def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003036 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003038 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003040def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003041 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003043 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003044}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003046// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003048def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003049 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003050 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003052 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003053def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003055 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003056 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003058 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003060// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061//
3062def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003063 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3065 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003066 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003067 Requires<[HasAVX512, In64BitMode]>;
3068
Craig Topperc648c9b2015-12-28 06:11:42 +00003069let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3070def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3071 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003072 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003073 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074
Craig Topperc648c9b2015-12-28 06:11:42 +00003075def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3076 (ins i64mem:$dst, VR128X:$src),
3077 "vmovq\t{$src, $dst|$dst, $src}",
3078 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3079 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003080 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003081 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3082
3083let hasSideEffects = 0 in
3084def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3085 (ins VR128X:$src),
3086 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003087 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003088
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089// Move Scalar Single to Double Int
3090//
Craig Topper88adf2a2013-10-12 05:41:08 +00003091let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003092def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003094 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003096 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003097def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003099 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003101 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003102}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103
3104// Move Quadword Int to Packed Quadword Int
3105//
Craig Topperc648c9b2015-12-28 06:11:42 +00003106def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003108 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 [(set VR128X:$dst,
3110 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003111 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112
3113//===----------------------------------------------------------------------===//
3114// AVX-512 MOVSS, MOVSD
3115//===----------------------------------------------------------------------===//
3116
Craig Topperc7de3a12016-07-29 02:49:08 +00003117multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003118 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003119 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3120 (ins _.RC:$src1, _.FRC:$src2),
3121 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3122 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3123 (scalar_to_vector _.FRC:$src2))))],
3124 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3125 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3126 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3127 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3128 "$dst {${mask}} {z}, $src1, $src2}"),
3129 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3130 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3131 _.ImmAllZerosV)))],
3132 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3133 let Constraints = "$src0 = $dst" in
3134 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3135 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3136 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3137 "$dst {${mask}}, $src1, $src2}"),
3138 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3139 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3140 (_.VT _.RC:$src0))))],
3141 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003142 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003143 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3144 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3145 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3146 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3147 let mayLoad = 1, hasSideEffects = 0 in {
3148 let Constraints = "$src0 = $dst" in
3149 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3150 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3151 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3152 "$dst {${mask}}, $src}"),
3153 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3154 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3155 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3156 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3157 "$dst {${mask}} {z}, $src}"),
3158 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003159 }
Craig Toppere1cac152016-06-07 07:27:54 +00003160 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3161 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3162 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3163 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003164 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003165 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3166 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3167 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3168 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169}
3170
Asaf Badouh41ecf462015-12-06 13:26:56 +00003171defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3172 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173
Asaf Badouh41ecf462015-12-06 13:26:56 +00003174defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3175 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176
Craig Topper74ed0872016-05-18 06:55:59 +00003177def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003178 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003179 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003180
Craig Topper74ed0872016-05-18 06:55:59 +00003181def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003182 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003183 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003185def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3186 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3187 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3188
Craig Topper99f6b622016-05-01 01:03:56 +00003189let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003190defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3191 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3192 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3193 XS, EVEX_4V, VEX_LIG;
3194
Craig Topper99f6b622016-05-01 01:03:56 +00003195let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003196defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3197 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3198 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3199 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200
3201let Predicates = [HasAVX512] in {
3202 let AddedComplexity = 15 in {
3203 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3204 // MOVS{S,D} to the lower bits.
3205 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3206 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3207 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3208 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3209 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3210 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3211 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3212 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003213 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003214
3215 // Move low f32 and clear high bits.
3216 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3217 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003218 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003219 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3220 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3221 (SUBREG_TO_REG (i32 0),
3222 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003223 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003224 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3225 (SUBREG_TO_REG (i32 0),
3226 (VMOVSSZrr (v4f32 (V_SET0)),
3227 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3228 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3229 (SUBREG_TO_REG (i32 0),
3230 (VMOVSSZrr (v4i32 (V_SET0)),
3231 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232
3233 let AddedComplexity = 20 in {
3234 // MOVSSrm zeros the high parts of the register; represent this
3235 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3236 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3237 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3238 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3239 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3240 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3241 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003242 def : Pat<(v4f32 (X86vzload addr:$src)),
3243 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244
3245 // MOVSDrm zeros the high parts of the register; represent this
3246 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3247 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3248 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3249 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3250 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3251 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3252 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3253 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3254 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3255 def : Pat<(v2f64 (X86vzload addr:$src)),
3256 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3257
3258 // Represent the same patterns above but in the form they appear for
3259 // 256-bit types
3260 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3261 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003262 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3264 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3265 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003266 def : Pat<(v8f32 (X86vzload addr:$src)),
3267 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003268 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3269 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3270 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003271 def : Pat<(v4f64 (X86vzload addr:$src)),
3272 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003273
3274 // Represent the same patterns above but in the form they appear for
3275 // 512-bit types
3276 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3277 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3278 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3279 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3280 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3281 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003282 def : Pat<(v16f32 (X86vzload addr:$src)),
3283 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003284 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3285 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3286 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003287 def : Pat<(v8f64 (X86vzload addr:$src)),
3288 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289 }
3290 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3291 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3292 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3293 FR32X:$src)), sub_xmm)>;
3294 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3295 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3296 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3297 FR64X:$src)), sub_xmm)>;
3298 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3299 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003300 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003301
3302 // Move low f64 and clear high bits.
3303 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3304 (SUBREG_TO_REG (i32 0),
3305 (VMOVSDZrr (v2f64 (V_SET0)),
3306 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003307 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3308 (SUBREG_TO_REG (i32 0),
3309 (VMOVSDZrr (v2f64 (V_SET0)),
3310 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003311
3312 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3313 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3314 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003315 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3316 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3317 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318
3319 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003320 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 addr:$dst),
3322 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323
3324 // Shuffle with VMOVSS
3325 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3326 (VMOVSSZrr (v4i32 VR128X:$src1),
3327 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3328 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3329 (VMOVSSZrr (v4f32 VR128X:$src1),
3330 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3331
3332 // 256-bit variants
3333 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3334 (SUBREG_TO_REG (i32 0),
3335 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3336 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3337 sub_xmm)>;
3338 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3339 (SUBREG_TO_REG (i32 0),
3340 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3341 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3342 sub_xmm)>;
3343
3344 // Shuffle with VMOVSD
3345 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3346 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3347 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3348 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3349 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3350 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3351 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3352 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3353
3354 // 256-bit variants
3355 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3356 (SUBREG_TO_REG (i32 0),
3357 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3358 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3359 sub_xmm)>;
3360 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3361 (SUBREG_TO_REG (i32 0),
3362 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3363 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3364 sub_xmm)>;
3365
3366 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3367 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3368 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3369 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3370 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3371 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3372 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3373 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3374}
3375
3376let AddedComplexity = 15 in
3377def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3378 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003379 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003380 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381 (v2i64 VR128X:$src))))],
3382 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3383
Igor Breger4ec5abf2015-11-03 07:30:17 +00003384let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3386 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003387 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003388 [(set VR128X:$dst, (v2i64 (X86vzmovl
3389 (loadv2i64 addr:$src))))],
3390 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3391 EVEX_CD8<8, CD8VT8>;
3392
3393let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003394 let AddedComplexity = 15 in {
3395 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3396 (VMOVDI2PDIZrr GR32:$src)>;
3397
3398 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3399 (VMOV64toPQIZrr GR64:$src)>;
3400
3401 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3402 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3403 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003404
3405 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3406 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3407 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003408 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3410 let AddedComplexity = 20 in {
3411 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3412 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003413 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3414 (VMOVDI2PDIZrm addr:$src)>;
3415 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3416 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003417 def : Pat<(v4i32 (X86vzload addr:$src)),
3418 (VMOVDI2PDIZrm addr:$src)>;
3419 def : Pat<(v8i32 (X86vzload addr:$src)),
3420 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003422 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003423 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003424 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003425 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003426 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003427 def : Pat<(v4i64 (X86vzload addr:$src)),
3428 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3432 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3433 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3434 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003435 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3436 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3437 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3438
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003439 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003440 def : Pat<(v16i32 (X86vzload addr:$src)),
3441 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003442 def : Pat<(v8i64 (X86vzload addr:$src)),
3443 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444}
3445
3446def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3447 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3448
3449def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3450 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3451
3452def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3453 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3454
3455def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3456 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3457
3458//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003459// AVX-512 - Non-temporals
3460//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003461let SchedRW = [WriteLoad] in {
3462 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3463 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3464 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3465 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3466 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003467
Craig Topper2f90c1f2016-06-07 07:27:57 +00003468 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003469 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003470 (ins i256mem:$src),
3471 "vmovntdqa\t{$src, $dst|$dst, $src}",
3472 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3473 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3474 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003475
Robert Khasanoved882972014-08-13 10:46:00 +00003476 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003477 (ins i128mem:$src),
3478 "vmovntdqa\t{$src, $dst|$dst, $src}",
3479 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3480 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3481 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003482 }
Adam Nemetefd07852014-06-18 16:51:10 +00003483}
3484
Igor Bregerd3341f52016-01-20 13:11:47 +00003485multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3486 PatFrag st_frag = alignednontemporalstore,
3487 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003488 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003489 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003490 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003491 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3492 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003493}
3494
Igor Bregerd3341f52016-01-20 13:11:47 +00003495multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3496 AVX512VLVectorVTInfo VTInfo> {
3497 let Predicates = [HasAVX512] in
3498 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003499
Igor Bregerd3341f52016-01-20 13:11:47 +00003500 let Predicates = [HasAVX512, HasVLX] in {
3501 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3502 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003503 }
3504}
3505
Igor Bregerd3341f52016-01-20 13:11:47 +00003506defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3507defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3508defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003509
Craig Topper707c89c2016-05-08 23:43:17 +00003510let Predicates = [HasAVX512], AddedComplexity = 400 in {
3511 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3512 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3513 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3514 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3515 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3516 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003517
3518 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3519 (VMOVNTDQAZrm addr:$src)>;
3520 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3521 (VMOVNTDQAZrm addr:$src)>;
3522 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3523 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003524 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003525 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003526 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003527 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003528 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003529 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003530}
3531
Craig Topperc41320d2016-05-08 23:08:45 +00003532let Predicates = [HasVLX], AddedComplexity = 400 in {
3533 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3534 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3535 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3536 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3537 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3538 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3539
Simon Pilgrim9a896232016-06-07 13:34:24 +00003540 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3541 (VMOVNTDQAZ256rm addr:$src)>;
3542 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3543 (VMOVNTDQAZ256rm addr:$src)>;
3544 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3545 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003546 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003547 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003548 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003549 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003550 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003551 (VMOVNTDQAZ256rm addr:$src)>;
3552
Craig Topperc41320d2016-05-08 23:08:45 +00003553 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3554 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3555 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3556 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3557 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3558 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003559
3560 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3561 (VMOVNTDQAZ128rm addr:$src)>;
3562 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3563 (VMOVNTDQAZ128rm addr:$src)>;
3564 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3565 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003566 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003567 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003568 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003569 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003570 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003571 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003572}
3573
Adam Nemet7f62b232014-06-10 16:39:53 +00003574//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575// AVX-512 - Integer arithmetic
3576//
3577multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003578 X86VectorVTInfo _, OpndItins itins,
3579 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003580 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003581 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003582 "$src2, $src1", "$src1, $src2",
3583 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003584 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003585 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003586
Craig Toppere1cac152016-06-07 07:27:54 +00003587 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3588 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3589 "$src2, $src1", "$src1, $src2",
3590 (_.VT (OpNode _.RC:$src1,
3591 (bitconvert (_.LdFrag addr:$src2)))),
3592 itins.rm>,
3593 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003594}
3595
3596multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3597 X86VectorVTInfo _, OpndItins itins,
3598 bit IsCommutable = 0> :
3599 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003600 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3601 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3602 "${src2}"##_.BroadcastStr##", $src1",
3603 "$src1, ${src2}"##_.BroadcastStr,
3604 (_.VT (OpNode _.RC:$src1,
3605 (X86VBroadcast
3606 (_.ScalarLdFrag addr:$src2)))),
3607 itins.rm>,
3608 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003609}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003610
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003611multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3612 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3613 Predicate prd, bit IsCommutable = 0> {
3614 let Predicates = [prd] in
3615 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3616 IsCommutable>, EVEX_V512;
3617
3618 let Predicates = [prd, HasVLX] in {
3619 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3620 IsCommutable>, EVEX_V256;
3621 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3622 IsCommutable>, EVEX_V128;
3623 }
3624}
3625
Robert Khasanov545d1b72014-10-14 14:36:19 +00003626multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3627 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3628 Predicate prd, bit IsCommutable = 0> {
3629 let Predicates = [prd] in
3630 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3631 IsCommutable>, EVEX_V512;
3632
3633 let Predicates = [prd, HasVLX] in {
3634 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3635 IsCommutable>, EVEX_V256;
3636 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3637 IsCommutable>, EVEX_V128;
3638 }
3639}
3640
3641multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3642 OpndItins itins, Predicate prd,
3643 bit IsCommutable = 0> {
3644 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3645 itins, prd, IsCommutable>,
3646 VEX_W, EVEX_CD8<64, CD8VF>;
3647}
3648
3649multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3650 OpndItins itins, Predicate prd,
3651 bit IsCommutable = 0> {
3652 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3653 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3654}
3655
3656multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3657 OpndItins itins, Predicate prd,
3658 bit IsCommutable = 0> {
3659 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3660 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3661}
3662
3663multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3664 OpndItins itins, Predicate prd,
3665 bit IsCommutable = 0> {
3666 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3667 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3668}
3669
3670multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3671 SDNode OpNode, OpndItins itins, Predicate prd,
3672 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003673 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003674 IsCommutable>;
3675
Igor Bregerf2460112015-07-26 14:41:44 +00003676 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003677 IsCommutable>;
3678}
3679
3680multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3681 SDNode OpNode, OpndItins itins, Predicate prd,
3682 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003683 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003684 IsCommutable>;
3685
Igor Bregerf2460112015-07-26 14:41:44 +00003686 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003687 IsCommutable>;
3688}
3689
3690multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3691 bits<8> opc_d, bits<8> opc_q,
3692 string OpcodeStr, SDNode OpNode,
3693 OpndItins itins, bit IsCommutable = 0> {
3694 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3695 itins, HasAVX512, IsCommutable>,
3696 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3697 itins, HasBWI, IsCommutable>;
3698}
3699
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003700multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003701 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003702 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3703 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003704 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003705 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003706 "$src2, $src1","$src1, $src2",
3707 (_Dst.VT (OpNode
3708 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003709 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003710 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003711 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003712 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3713 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3714 "$src2, $src1", "$src1, $src2",
3715 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3716 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003717 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003718 AVX512BIBase, EVEX_4V;
3719
3720 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3721 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3722 OpcodeStr,
3723 "${src2}"##_Brdct.BroadcastStr##", $src1",
3724 "$src1, ${src2}"##_Dst.BroadcastStr,
3725 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3726 (_Brdct.VT (X86VBroadcast
3727 (_Brdct.ScalarLdFrag addr:$src2)))))),
3728 itins.rm>,
3729 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730}
3731
Robert Khasanov545d1b72014-10-14 14:36:19 +00003732defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3733 SSE_INTALU_ITINS_P, 1>;
3734defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3735 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003736defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3737 SSE_INTALU_ITINS_P, HasBWI, 1>;
3738defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3739 SSE_INTALU_ITINS_P, HasBWI, 0>;
3740defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003741 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003742defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003743 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003744defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003745 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003746defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003747 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003748defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003749 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003750defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003751 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003752defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003753 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003754defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003755 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003756defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003757 SSE_INTALU_ITINS_P, HasBWI, 1>;
3758
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003759multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003760 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3761 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3762 let Predicates = [prd] in
3763 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3764 _SrcVTInfo.info512, _DstVTInfo.info512,
3765 v8i64_info, IsCommutable>,
3766 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3767 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003768 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003769 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003770 v4i64x_info, IsCommutable>,
3771 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003772 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003773 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003774 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003775 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3776 }
Michael Liao66233b72015-08-06 09:06:20 +00003777}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003778
3779defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003780 avx512vl_i32_info, avx512vl_i64_info,
3781 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003782defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003783 avx512vl_i32_info, avx512vl_i64_info,
3784 X86pmuludq, HasAVX512, 1>;
3785defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3786 avx512vl_i8_info, avx512vl_i8_info,
3787 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003788
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003789multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3790 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003791 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3792 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3793 OpcodeStr,
3794 "${src2}"##_Src.BroadcastStr##", $src1",
3795 "$src1, ${src2}"##_Src.BroadcastStr,
3796 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3797 (_Src.VT (X86VBroadcast
3798 (_Src.ScalarLdFrag addr:$src2))))))>,
3799 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003800}
3801
Michael Liao66233b72015-08-06 09:06:20 +00003802multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3803 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003804 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003805 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003806 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003807 "$src2, $src1","$src1, $src2",
3808 (_Dst.VT (OpNode
3809 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003810 (_Src.VT _Src.RC:$src2))),
3811 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003812 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003813 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3814 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3815 "$src2, $src1", "$src1, $src2",
3816 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3817 (bitconvert (_Src.LdFrag addr:$src2))))>,
3818 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003819}
3820
3821multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3822 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003823 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003824 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3825 v32i16_info>,
3826 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3827 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003828 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003829 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3830 v16i16x_info>,
3831 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3832 v16i16x_info>, EVEX_V256;
3833 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3834 v8i16x_info>,
3835 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3836 v8i16x_info>, EVEX_V128;
3837 }
3838}
3839multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3840 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003841 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003842 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3843 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003844 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003845 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3846 v32i8x_info>, EVEX_V256;
3847 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3848 v16i8x_info>, EVEX_V128;
3849 }
3850}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003851
3852multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3853 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003854 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003855 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003856 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003857 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003858 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003859 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003860 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003861 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003862 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003863 }
3864}
3865
Craig Topperb6da6542016-05-01 17:38:32 +00003866defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3867defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3868defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3869defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003870
Craig Topper5acb5a12016-05-01 06:24:57 +00003871defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3872 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3873defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003874 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003875
Igor Bregerf2460112015-07-26 14:41:44 +00003876defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003877 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003878defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003879 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003880defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003881 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003882
Igor Bregerf2460112015-07-26 14:41:44 +00003883defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003884 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003885defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003886 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003887defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003888 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003889
Igor Bregerf2460112015-07-26 14:41:44 +00003890defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003891 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003892defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003893 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003894defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003895 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003896
Igor Bregerf2460112015-07-26 14:41:44 +00003897defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003898 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003899defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003900 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003901defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003902 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003904//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905// AVX-512 Logical Instructions
3906//===----------------------------------------------------------------------===//
3907
Craig Topperabe80cc2016-08-28 06:06:28 +00003908multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3909 X86VectorVTInfo _, OpndItins itins,
3910 bit IsCommutable = 0> {
3911 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3912 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3913 "$src2, $src1", "$src1, $src2",
3914 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3915 (bitconvert (_.VT _.RC:$src2)))),
3916 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3917 _.RC:$src2)))),
3918 itins.rr, IsCommutable>,
3919 AVX512BIBase, EVEX_4V;
3920
3921 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3922 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3923 "$src2, $src1", "$src1, $src2",
3924 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3925 (bitconvert (_.LdFrag addr:$src2)))),
3926 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3927 (bitconvert (_.LdFrag addr:$src2)))))),
3928 itins.rm>,
3929 AVX512BIBase, EVEX_4V;
3930}
3931
3932multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3933 X86VectorVTInfo _, OpndItins itins,
3934 bit IsCommutable = 0> :
3935 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3936 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3937 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3938 "${src2}"##_.BroadcastStr##", $src1",
3939 "$src1, ${src2}"##_.BroadcastStr,
3940 (_.i64VT (OpNode _.RC:$src1,
3941 (bitconvert
3942 (_.VT (X86VBroadcast
3943 (_.ScalarLdFrag addr:$src2)))))),
3944 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3945 (bitconvert
3946 (_.VT (X86VBroadcast
3947 (_.ScalarLdFrag addr:$src2)))))))),
3948 itins.rm>,
3949 AVX512BIBase, EVEX_4V, EVEX_B;
3950}
3951
3952multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3953 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3954 Predicate prd, bit IsCommutable = 0> {
3955 let Predicates = [prd] in
3956 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3957 IsCommutable>, EVEX_V512;
3958
3959 let Predicates = [prd, HasVLX] in {
3960 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3961 IsCommutable>, EVEX_V256;
3962 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3963 IsCommutable>, EVEX_V128;
3964 }
3965}
3966
3967multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3968 OpndItins itins, Predicate prd,
3969 bit IsCommutable = 0> {
3970 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3971 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3972}
3973
3974multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3975 OpndItins itins, Predicate prd,
3976 bit IsCommutable = 0> {
3977 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3978 itins, prd, IsCommutable>,
3979 VEX_W, EVEX_CD8<64, CD8VF>;
3980}
3981
3982multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3983 SDNode OpNode, OpndItins itins, Predicate prd,
3984 bit IsCommutable = 0> {
3985 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3986 IsCommutable>;
3987
3988 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3989 IsCommutable>;
3990}
3991
3992defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003993 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003994defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003995 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003996defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003997 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003998defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003999 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004000
4001//===----------------------------------------------------------------------===//
4002// AVX-512 FP arithmetic
4003//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004004multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4005 SDNode OpNode, SDNode VecNode, OpndItins itins,
4006 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004007 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004008 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4009 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4010 "$src2, $src1", "$src1, $src2",
4011 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4012 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004013 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004014
4015 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004016 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004017 "$src2, $src1", "$src1, $src2",
4018 (VecNode (_.VT _.RC:$src1),
4019 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4020 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004021 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004022 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004023 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004024 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004025 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4026 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004027 itins.rr> {
4028 let isCommutable = IsCommutable;
4029 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004030 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004031 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004032 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4033 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004034 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004035 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004036 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037}
4038
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004039multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004040 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004041 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004042 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4043 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4044 "$rc, $src2, $src1", "$src1, $src2, $rc",
4045 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004046 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004047 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004049multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4050 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004051 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004052 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4053 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004054 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004055 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004056 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057}
4058
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004059multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4060 SDNode VecNode,
4061 SizeItins itins, bit IsCommutable> {
4062 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4063 itins.s, IsCommutable>,
4064 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4065 itins.s, IsCommutable>,
4066 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4067 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4068 itins.d, IsCommutable>,
4069 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4070 itins.d, IsCommutable>,
4071 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4072}
4073
4074multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4075 SDNode VecNode,
4076 SizeItins itins, bit IsCommutable> {
4077 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4078 itins.s, IsCommutable>,
4079 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4080 itins.s, IsCommutable>,
4081 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4082 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4083 itins.d, IsCommutable>,
4084 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4085 itins.d, IsCommutable>,
4086 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4087}
4088defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004089defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004090defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004091defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004092defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4093defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4094
4095// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4096// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4097multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4098 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004099 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004100 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4101 (ins _.FRC:$src1, _.FRC:$src2),
4102 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4103 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004104 itins.rr> {
4105 let isCommutable = 1;
4106 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004107 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4108 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4109 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4110 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4111 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4112 }
4113}
4114defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4115 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4116 EVEX_CD8<32, CD8VT1>;
4117
4118defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4119 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4120 EVEX_CD8<64, CD8VT1>;
4121
4122defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4123 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4124 EVEX_CD8<32, CD8VT1>;
4125
4126defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4127 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4128 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004129
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004130multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004131 X86VectorVTInfo _, OpndItins itins,
4132 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004133 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004134 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4135 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4136 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004137 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4138 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004139 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4140 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4141 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004142 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4143 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004144 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4145 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4146 "${src2}"##_.BroadcastStr##", $src1",
4147 "$src1, ${src2}"##_.BroadcastStr,
4148 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004149 (_.ScalarLdFrag addr:$src2)))),
4150 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004151 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004152}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004153
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004154multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004155 X86VectorVTInfo _> {
4156 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004157 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4158 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4159 "$rc, $src2, $src1", "$src1, $src2, $rc",
4160 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4161 EVEX_4V, EVEX_B, EVEX_RC;
4162}
4163
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004164
4165multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004166 X86VectorVTInfo _> {
4167 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004168 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4169 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4170 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4171 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4172 EVEX_4V, EVEX_B;
4173}
4174
Michael Liao66233b72015-08-06 09:06:20 +00004175multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004176 Predicate prd, SizeItins itins,
4177 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004178 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004179 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004180 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004181 EVEX_CD8<32, CD8VF>;
4182 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004183 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004184 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004185 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004186
Robert Khasanov595e5982014-10-29 15:43:02 +00004187 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004188 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004189 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004190 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004191 EVEX_CD8<32, CD8VF>;
4192 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004193 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004194 EVEX_CD8<32, CD8VF>;
4195 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004196 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004197 EVEX_CD8<64, CD8VF>;
4198 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004199 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004200 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004201 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202}
4203
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004204multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004205 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004206 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004207 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004208 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4209}
4210
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004211multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004212 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004213 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004214 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004215 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4216}
4217
Craig Topper9433f972016-08-02 06:16:53 +00004218defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4219 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004220 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004221defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4222 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004223 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004224defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004225 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004226defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004227 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004228defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4229 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004230 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004231defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4232 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004233 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004234let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004235 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4236 SSE_ALU_ITINS_P, 1>;
4237 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4238 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004239}
Craig Topper9433f972016-08-02 06:16:53 +00004240defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4241 SSE_ALU_ITINS_P, 1>;
4242defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4243 SSE_ALU_ITINS_P, 0>;
4244defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4245 SSE_ALU_ITINS_P, 1>;
4246defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4247 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004248
Craig Topper8f6827c2016-08-31 05:37:52 +00004249// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004250multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4251 X86VectorVTInfo _, Predicate prd> {
4252let Predicates = [prd] in {
4253 // Masked register-register logical operations.
4254 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4255 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4256 _.RC:$src0)),
4257 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4258 _.RC:$src1, _.RC:$src2)>;
4259 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4260 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4261 _.ImmAllZerosV)),
4262 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4263 _.RC:$src2)>;
4264 // Masked register-memory logical operations.
4265 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4266 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4267 (load addr:$src2)))),
4268 _.RC:$src0)),
4269 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4270 _.RC:$src1, addr:$src2)>;
4271 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4272 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4273 _.ImmAllZerosV)),
4274 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4275 addr:$src2)>;
4276 // Register-broadcast logical operations.
4277 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4278 (bitconvert (_.VT (X86VBroadcast
4279 (_.ScalarLdFrag addr:$src2)))))),
4280 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4281 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4282 (bitconvert
4283 (_.i64VT (OpNode _.RC:$src1,
4284 (bitconvert (_.VT
4285 (X86VBroadcast
4286 (_.ScalarLdFrag addr:$src2))))))),
4287 _.RC:$src0)),
4288 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4289 _.RC:$src1, addr:$src2)>;
4290 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4291 (bitconvert
4292 (_.i64VT (OpNode _.RC:$src1,
4293 (bitconvert (_.VT
4294 (X86VBroadcast
4295 (_.ScalarLdFrag addr:$src2))))))),
4296 _.ImmAllZerosV)),
4297 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4298 _.RC:$src1, addr:$src2)>;
4299}
Craig Topper8f6827c2016-08-31 05:37:52 +00004300}
4301
Craig Topper45d65032016-09-02 05:29:13 +00004302multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4303 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4304 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4305 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4306 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4307 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4308 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004309}
4310
Craig Topper45d65032016-09-02 05:29:13 +00004311defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4312defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4313defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4314defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4315
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004316multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4317 X86VectorVTInfo _> {
4318 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4319 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4320 "$src2, $src1", "$src1, $src2",
4321 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004322 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4323 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4324 "$src2, $src1", "$src1, $src2",
4325 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4326 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4327 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4328 "${src2}"##_.BroadcastStr##", $src1",
4329 "$src1, ${src2}"##_.BroadcastStr,
4330 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4331 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4332 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004333}
4334
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004335multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4336 X86VectorVTInfo _> {
4337 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4338 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4339 "$src2, $src1", "$src1, $src2",
4340 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004341 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4342 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4343 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004344 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004345 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4346 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004347}
4348
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004349multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004350 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004351 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4352 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004353 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004354 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4355 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004356 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4357 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004358 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004359 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4360 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004361 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4362
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004363 // Define only if AVX512VL feature is present.
4364 let Predicates = [HasVLX] in {
4365 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4366 EVEX_V128, EVEX_CD8<32, CD8VF>;
4367 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4368 EVEX_V256, EVEX_CD8<32, CD8VF>;
4369 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4370 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4371 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4372 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4373 }
4374}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004375defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004376
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377//===----------------------------------------------------------------------===//
4378// AVX-512 VPTESTM instructions
4379//===----------------------------------------------------------------------===//
4380
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004381multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4382 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004383 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004384 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4385 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4386 "$src2, $src1", "$src1, $src2",
4387 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4388 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004389 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4390 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4391 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004392 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004393 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4394 EVEX_4V,
4395 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004396}
4397
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004398multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4399 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004400 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4401 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4402 "${src2}"##_.BroadcastStr##", $src1",
4403 "$src1, ${src2}"##_.BroadcastStr,
4404 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4405 (_.ScalarLdFrag addr:$src2))))>,
4406 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004407}
Igor Bregerfca0a342016-01-28 13:19:25 +00004408
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004409// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004410multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4411 X86VectorVTInfo _, string Suffix> {
4412 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4413 (_.KVT (COPY_TO_REGCLASS
4414 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004415 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004416 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004417 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004418 _.RC:$src2, _.SubRegIdx)),
4419 _.KRC))>;
4420}
4421
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004422multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004423 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004424 let Predicates = [HasAVX512] in
4425 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4426 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4427
4428 let Predicates = [HasAVX512, HasVLX] in {
4429 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4430 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4431 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4432 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4433 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004434 let Predicates = [HasAVX512, NoVLX] in {
4435 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4436 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004437 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004438}
4439
4440multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4441 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004442 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004443 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004444 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004445}
4446
4447multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4448 SDNode OpNode> {
4449 let Predicates = [HasBWI] in {
4450 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4451 EVEX_V512, VEX_W;
4452 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4453 EVEX_V512;
4454 }
4455 let Predicates = [HasVLX, HasBWI] in {
4456
4457 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4458 EVEX_V256, VEX_W;
4459 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4460 EVEX_V128, VEX_W;
4461 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4462 EVEX_V256;
4463 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4464 EVEX_V128;
4465 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004466
Igor Bregerfca0a342016-01-28 13:19:25 +00004467 let Predicates = [HasAVX512, NoVLX] in {
4468 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4469 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4470 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4471 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004472 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004473
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004474}
4475
4476multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4477 SDNode OpNode> :
4478 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4479 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4480
4481defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4482defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004483
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485//===----------------------------------------------------------------------===//
4486// AVX-512 Shift instructions
4487//===----------------------------------------------------------------------===//
4488multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004489 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004490 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004491 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004492 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004493 "$src2, $src1", "$src1, $src2",
4494 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004495 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004496 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004497 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004498 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004499 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4500 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004501 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004502 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004503}
4504
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004505multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4506 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004507 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004508 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4509 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4510 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4511 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004512 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004513}
4514
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004515multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004516 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004517 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004518 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004519 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4520 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4521 "$src2, $src1", "$src1, $src2",
4522 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004523 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004524 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4525 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4526 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004527 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004528 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004529 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004530 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004531}
4532
Cameron McInally5fb084e2014-12-11 17:13:05 +00004533multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004534 ValueType SrcVT, PatFrag bc_frag,
4535 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4536 let Predicates = [prd] in
4537 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4538 VTInfo.info512>, EVEX_V512,
4539 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4540 let Predicates = [prd, HasVLX] in {
4541 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4542 VTInfo.info256>, EVEX_V256,
4543 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4544 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4545 VTInfo.info128>, EVEX_V128,
4546 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4547 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004548}
4549
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004550multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4551 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004552 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004553 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004554 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004555 avx512vl_i64_info, HasAVX512>, VEX_W;
4556 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4557 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004558}
4559
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004560multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4561 string OpcodeStr, SDNode OpNode,
4562 AVX512VLVectorVTInfo VTInfo> {
4563 let Predicates = [HasAVX512] in
4564 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4565 VTInfo.info512>,
4566 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4567 VTInfo.info512>, EVEX_V512;
4568 let Predicates = [HasAVX512, HasVLX] in {
4569 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4570 VTInfo.info256>,
4571 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4572 VTInfo.info256>, EVEX_V256;
4573 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4574 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004575 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004576 VTInfo.info128>, EVEX_V128;
4577 }
4578}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004579
Michael Liao66233b72015-08-06 09:06:20 +00004580multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004581 Format ImmFormR, Format ImmFormM,
4582 string OpcodeStr, SDNode OpNode> {
4583 let Predicates = [HasBWI] in
4584 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4585 v32i16_info>, EVEX_V512;
4586 let Predicates = [HasVLX, HasBWI] in {
4587 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4588 v16i16x_info>, EVEX_V256;
4589 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4590 v8i16x_info>, EVEX_V128;
4591 }
4592}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004593
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004594multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4595 Format ImmFormR, Format ImmFormM,
4596 string OpcodeStr, SDNode OpNode> {
4597 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4598 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4599 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4600 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4601}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004602
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004603defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004604 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004605
4606defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004607 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004608
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004609defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004610 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004611
Michael Zuckerman298a6802016-01-13 12:39:33 +00004612defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004613defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004614
4615defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4616defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4617defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004618
4619//===-------------------------------------------------------------------===//
4620// Variable Bit Shifts
4621//===-------------------------------------------------------------------===//
4622multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004623 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004624 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004625 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4626 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4627 "$src2, $src1", "$src1, $src2",
4628 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004629 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004630 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4631 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4632 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004633 (_.VT (OpNode _.RC:$src1,
4634 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004635 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004636 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004637 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004638}
4639
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004640multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4641 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004642 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004643 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4644 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4645 "${src2}"##_.BroadcastStr##", $src1",
4646 "$src1, ${src2}"##_.BroadcastStr,
4647 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4648 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004649 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004650 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4651}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004652multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4653 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004654 let Predicates = [HasAVX512] in
4655 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4656 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4657
4658 let Predicates = [HasAVX512, HasVLX] in {
4659 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4660 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4661 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4662 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4663 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004664}
4665
4666multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4667 SDNode OpNode> {
4668 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004669 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004670 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004671 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004672}
4673
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004674// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004675multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4676 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004677 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004678 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004679 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004680 (!cast<Instruction>(NAME#"WZrr")
4681 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4682 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4683 sub_ymm)>;
4684
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004685 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004686 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004687 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004688 (!cast<Instruction>(NAME#"WZrr")
4689 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4690 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4691 sub_xmm)>;
4692 }
4693}
4694
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004695multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4696 SDNode OpNode> {
4697 let Predicates = [HasBWI] in
4698 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4699 EVEX_V512, VEX_W;
4700 let Predicates = [HasVLX, HasBWI] in {
4701
4702 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4703 EVEX_V256, VEX_W;
4704 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4705 EVEX_V128, VEX_W;
4706 }
4707}
4708
4709defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004710 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4711 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004712
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004713defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004714 avx512_var_shift_w<0x11, "vpsravw", sra>,
4715 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004716
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004717defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004718 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4719 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004720defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4721defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004722
Craig Topper05629d02016-07-24 07:32:45 +00004723// Special handing for handling VPSRAV intrinsics.
4724multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4725 list<Predicate> p> {
4726 let Predicates = p in {
4727 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4728 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4729 _.RC:$src2)>;
4730 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4731 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4732 _.RC:$src1, addr:$src2)>;
4733 let AddedComplexity = 20 in {
4734 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4735 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4736 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4737 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4738 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4739 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4740 _.RC:$src0)),
4741 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4742 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4743 }
4744 let AddedComplexity = 30 in {
4745 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4746 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4747 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4748 _.RC:$src1, _.RC:$src2)>;
4749 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4750 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4751 _.ImmAllZerosV)),
4752 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4753 _.RC:$src1, addr:$src2)>;
4754 }
4755 }
4756}
4757
4758multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4759 list<Predicate> p> :
4760 avx512_var_shift_int_lowering<InstrStr, _, p> {
4761 let Predicates = p in {
4762 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4763 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4764 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4765 _.RC:$src1, addr:$src2)>;
4766 let AddedComplexity = 20 in
4767 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4768 (X86vsrav _.RC:$src1,
4769 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4770 _.RC:$src0)),
4771 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4772 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4773 let AddedComplexity = 30 in
4774 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4775 (X86vsrav _.RC:$src1,
4776 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4777 _.ImmAllZerosV)),
4778 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4779 _.RC:$src1, addr:$src2)>;
4780 }
4781}
4782
4783defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4784defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4785defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4786defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4787defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4788defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4789defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4790defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4791defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4792
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004793//===-------------------------------------------------------------------===//
4794// 1-src variable permutation VPERMW/D/Q
4795//===-------------------------------------------------------------------===//
4796multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4797 AVX512VLVectorVTInfo _> {
4798 let Predicates = [HasAVX512] in
4799 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4800 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4801
4802 let Predicates = [HasAVX512, HasVLX] in
4803 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4804 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4805}
4806
4807multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4808 string OpcodeStr, SDNode OpNode,
4809 AVX512VLVectorVTInfo VTInfo> {
4810 let Predicates = [HasAVX512] in
4811 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4812 VTInfo.info512>,
4813 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4814 VTInfo.info512>, EVEX_V512;
4815 let Predicates = [HasAVX512, HasVLX] in
4816 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4817 VTInfo.info256>,
4818 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4819 VTInfo.info256>, EVEX_V256;
4820}
4821
Michael Zuckermand9cac592016-01-19 17:07:43 +00004822multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4823 Predicate prd, SDNode OpNode,
4824 AVX512VLVectorVTInfo _> {
4825 let Predicates = [prd] in
4826 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4827 EVEX_V512 ;
4828 let Predicates = [HasVLX, prd] in {
4829 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4830 EVEX_V256 ;
4831 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4832 EVEX_V128 ;
4833 }
4834}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004835
Michael Zuckermand9cac592016-01-19 17:07:43 +00004836defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4837 avx512vl_i16_info>, VEX_W;
4838defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4839 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004840
4841defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4842 avx512vl_i32_info>;
4843defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4844 avx512vl_i64_info>, VEX_W;
4845defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4846 avx512vl_f32_info>;
4847defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4848 avx512vl_f64_info>, VEX_W;
4849
4850defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4851 X86VPermi, avx512vl_i64_info>,
4852 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4853defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4854 X86VPermi, avx512vl_f64_info>,
4855 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004856//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004857// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004858//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004859
Igor Breger78741a12015-10-04 07:20:41 +00004860multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4861 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4862 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4863 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4864 "$src2, $src1", "$src1, $src2",
4865 (_.VT (OpNode _.RC:$src1,
4866 (Ctrl.VT Ctrl.RC:$src2)))>,
4867 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004868 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4869 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4870 "$src2, $src1", "$src1, $src2",
4871 (_.VT (OpNode
4872 _.RC:$src1,
4873 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4874 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4875 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4876 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4877 "${src2}"##_.BroadcastStr##", $src1",
4878 "$src1, ${src2}"##_.BroadcastStr,
4879 (_.VT (OpNode
4880 _.RC:$src1,
4881 (Ctrl.VT (X86VBroadcast
4882 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4883 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004884}
4885
4886multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4887 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4888 let Predicates = [HasAVX512] in {
4889 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4890 Ctrl.info512>, EVEX_V512;
4891 }
4892 let Predicates = [HasAVX512, HasVLX] in {
4893 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4894 Ctrl.info128>, EVEX_V128;
4895 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4896 Ctrl.info256>, EVEX_V256;
4897 }
4898}
4899
4900multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4901 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4902
4903 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4904 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4905 X86VPermilpi, _>,
4906 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004907}
4908
Craig Topper05948fb2016-08-02 05:11:15 +00004909let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004910defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4911 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004912let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004913defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4914 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004915//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004916// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4917//===----------------------------------------------------------------------===//
4918
4919defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004920 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004921 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4922defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004923 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004924defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004925 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004926
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004927multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4928 let Predicates = [HasBWI] in
4929 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4930
4931 let Predicates = [HasVLX, HasBWI] in {
4932 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4933 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4934 }
4935}
4936
4937defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4938
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004939//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004940// Move Low to High and High to Low packed FP Instructions
4941//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004942def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4943 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004944 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004945 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4946 IIC_SSE_MOV_LH>, EVEX_4V;
4947def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4948 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004949 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004950 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4951 IIC_SSE_MOV_LH>, EVEX_4V;
4952
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004953let Predicates = [HasAVX512] in {
4954 // MOVLHPS patterns
4955 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4956 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4957 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4958 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004959
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004960 // MOVHLPS patterns
4961 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4962 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4963}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004964
4965//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004966// VMOVHPS/PD VMOVLPS Instructions
4967// All patterns was taken from SSS implementation.
4968//===----------------------------------------------------------------------===//
4969multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4970 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004971 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4972 (ins _.RC:$src1, f64mem:$src2),
4973 !strconcat(OpcodeStr,
4974 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4975 [(set _.RC:$dst,
4976 (OpNode _.RC:$src1,
4977 (_.VT (bitconvert
4978 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4979 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004980}
4981
4982defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4983 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4984defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4985 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4986defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4987 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4988defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4989 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4990
4991let Predicates = [HasAVX512] in {
4992 // VMOVHPS patterns
4993 def : Pat<(X86Movlhps VR128X:$src1,
4994 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4995 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4996 def : Pat<(X86Movlhps VR128X:$src1,
4997 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4998 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4999 // VMOVHPD patterns
5000 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5001 (scalar_to_vector (loadf64 addr:$src2)))),
5002 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5003 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5004 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5005 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5006 // VMOVLPS patterns
5007 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5008 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5009 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5010 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5011 // VMOVLPD patterns
5012 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5013 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5014 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5015 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5016 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5017 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5018 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5019}
5020
Igor Bregerb6b27af2015-11-10 07:09:07 +00005021def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5022 (ins f64mem:$dst, VR128X:$src),
5023 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005024 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005025 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5026 (bc_v2f64 (v4f32 VR128X:$src))),
5027 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5028 EVEX, EVEX_CD8<32, CD8VT2>;
5029def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5030 (ins f64mem:$dst, VR128X:$src),
5031 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005032 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005033 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5034 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5035 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5036def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5037 (ins f64mem:$dst, VR128X:$src),
5038 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005039 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005040 (iPTR 0))), addr:$dst)],
5041 IIC_SSE_MOV_LH>,
5042 EVEX, EVEX_CD8<32, CD8VT2>;
5043def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5044 (ins f64mem:$dst, VR128X:$src),
5045 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005046 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005047 (iPTR 0))), addr:$dst)],
5048 IIC_SSE_MOV_LH>,
5049 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005050
Igor Bregerb6b27af2015-11-10 07:09:07 +00005051let Predicates = [HasAVX512] in {
5052 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005053 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005054 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5055 (iPTR 0))), addr:$dst),
5056 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5057 // VMOVLPS patterns
5058 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5059 addr:$src1),
5060 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5061 def : Pat<(store (v4i32 (X86Movlps
5062 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5063 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5064 // VMOVLPD patterns
5065 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5066 addr:$src1),
5067 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5068 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5069 addr:$src1),
5070 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5071}
5072//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005073// FMA - Fused Multiply Operations
5074//
Adam Nemet26371ce2014-10-24 00:02:55 +00005075
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005076multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005077 X86VectorVTInfo _, string Suff> {
5078 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005079 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005080 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005081 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005082 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005083 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084
Craig Toppere1cac152016-06-07 07:27:54 +00005085 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5086 (ins _.RC:$src2, _.MemOp:$src3),
5087 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005088 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005089 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005090
Craig Toppere1cac152016-06-07 07:27:54 +00005091 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5092 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5093 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5094 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005095 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005096 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005097 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005098 }
Craig Topper318e40b2016-07-25 07:20:31 +00005099
5100 // Additional pattern for folding broadcast nodes in other orders.
5101 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5102 (OpNode _.RC:$src1, _.RC:$src2,
5103 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5104 _.RC:$src1)),
5105 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5106 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005107}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005108
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005109multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005110 X86VectorVTInfo _, string Suff> {
5111 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005112 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005113 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5114 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005115 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005116 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005117}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005118
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005119multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005120 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5121 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005122 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005123 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5124 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5125 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005126 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005127 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005128 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005129 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005130 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005131 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005132 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005133}
5134
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005135multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005136 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005137 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005138 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005139 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005140 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005141}
5142
5143defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5144defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5145defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5146defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5147defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5148defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5149
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005150
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005151multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005152 X86VectorVTInfo _, string Suff> {
5153 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005154 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5155 (ins _.RC:$src2, _.RC:$src3),
5156 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005157 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005158 AVX512FMA3Base;
5159
Craig Toppere1cac152016-06-07 07:27:54 +00005160 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5161 (ins _.RC:$src2, _.MemOp:$src3),
5162 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005163 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005164 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005165
Craig Toppere1cac152016-06-07 07:27:54 +00005166 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5167 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5168 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5169 "$src2, ${src3}"##_.BroadcastStr,
5170 (_.VT (OpNode _.RC:$src2,
5171 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005172 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005173 }
Craig Topper318e40b2016-07-25 07:20:31 +00005174
5175 // Additional patterns for folding broadcast nodes in other orders.
5176 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5177 _.RC:$src2, _.RC:$src1)),
5178 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5179 _.RC:$src2, addr:$src3)>;
5180 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5181 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5182 _.RC:$src2, _.RC:$src1),
5183 _.RC:$src1)),
5184 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5185 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5186 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5187 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5188 _.RC:$src2, _.RC:$src1),
5189 _.ImmAllZerosV)),
5190 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5191 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005192}
5193
5194multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005195 X86VectorVTInfo _, string Suff> {
5196 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005197 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5198 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5199 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005200 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005201 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005202}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005203
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005204multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005205 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5206 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005207 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005208 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5209 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5210 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005211 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005212 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005213 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005214 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005215 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005216 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005217 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218}
5219
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005220multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005221 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005222 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005223 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005224 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005225 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005226}
5227
5228defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5229defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5230defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5231defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5232defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5233defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5234
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005235multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005236 X86VectorVTInfo _, string Suff> {
5237 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005238 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005239 (ins _.RC:$src2, _.RC:$src3),
5240 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005241 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005242 AVX512FMA3Base;
5243
Craig Toppere1cac152016-06-07 07:27:54 +00005244 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005245 (ins _.RC:$src2, _.MemOp:$src3),
5246 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005247 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005248 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005249
Craig Toppere1cac152016-06-07 07:27:54 +00005250 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005251 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5252 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5253 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005254 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005255 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005256 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005257 }
Craig Topper318e40b2016-07-25 07:20:31 +00005258
5259 // Additional patterns for folding broadcast nodes in other orders.
5260 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5261 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5262 _.RC:$src1, _.RC:$src2),
5263 _.RC:$src1)),
5264 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5265 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005266}
5267
5268multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005269 X86VectorVTInfo _, string Suff> {
5270 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005271 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005272 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5273 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005274 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005275 AVX512FMA3Base, EVEX_B, EVEX_RC;
5276}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005277
5278multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005279 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5280 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005281 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005282 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5283 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5284 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005285 }
5286 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005287 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005288 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005289 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005290 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5291 }
5292}
5293
5294multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005295 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005296 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005297 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005298 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005299 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005300}
5301
5302defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5303defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5304defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5305defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5306defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5307defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005308
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005309// Scalar FMA
5310let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005311multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5312 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5313 dag RHS_r, dag RHS_m > {
5314 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5315 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005316 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005317
Craig Toppere1cac152016-06-07 07:27:54 +00005318 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5319 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005320 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005321
5322 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5323 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005324 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005325 AVX512FMA3Base, EVEX_B, EVEX_RC;
5326
Craig Toppereafdbec2016-08-13 06:48:41 +00005327 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005328 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5329 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5330 !strconcat(OpcodeStr,
5331 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5332 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005333 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5334 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5335 !strconcat(OpcodeStr,
5336 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5337 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005338 }// isCodeGenOnly = 1
5339}
5340}// Constraints = "$src1 = $dst"
5341
5342multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5343 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5344 string SUFF> {
5345
Craig Topper2dca3b22016-07-24 08:26:38 +00005346 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005347 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5348 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5349 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005350 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5351 (i32 imm:$rc))),
5352 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5353 _.FRC:$src3))),
5354 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5355 (_.ScalarLdFrag addr:$src3))))>;
5356
Craig Topper2dca3b22016-07-24 08:26:38 +00005357 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005358 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5359 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005360 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005361 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005362 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5363 (i32 imm:$rc))),
5364 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5365 _.FRC:$src1))),
5366 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5367 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5368
Craig Topper2dca3b22016-07-24 08:26:38 +00005369 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005370 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5371 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005372 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005373 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005374 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5375 (i32 imm:$rc))),
5376 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5377 _.FRC:$src2))),
5378 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5379 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5380}
5381
5382multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5383 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5384 let Predicates = [HasAVX512] in {
5385 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5386 OpNodeRnd, f32x_info, "SS">,
5387 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5388 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5389 OpNodeRnd, f64x_info, "SD">,
5390 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5391 }
5392}
5393
5394defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5395defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5396defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5397defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005398
5399//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005400// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5401//===----------------------------------------------------------------------===//
5402let Constraints = "$src1 = $dst" in {
5403multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5404 X86VectorVTInfo _> {
5405 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5406 (ins _.RC:$src2, _.RC:$src3),
5407 OpcodeStr, "$src3, $src2", "$src2, $src3",
5408 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5409 AVX512FMA3Base;
5410
Craig Toppere1cac152016-06-07 07:27:54 +00005411 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5412 (ins _.RC:$src2, _.MemOp:$src3),
5413 OpcodeStr, "$src3, $src2", "$src2, $src3",
5414 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5415 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005416
Craig Toppere1cac152016-06-07 07:27:54 +00005417 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5418 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5419 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5420 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5421 (OpNode _.RC:$src1,
5422 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5423 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005424}
5425} // Constraints = "$src1 = $dst"
5426
5427multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5428 AVX512VLVectorVTInfo _> {
5429 let Predicates = [HasIFMA] in {
5430 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5431 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5432 }
5433 let Predicates = [HasVLX, HasIFMA] in {
5434 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5435 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5436 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5437 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5438 }
5439}
5440
5441defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5442 avx512vl_i64_info>, VEX_W;
5443defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5444 avx512vl_i64_info>, VEX_W;
5445
5446//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005447// AVX-512 Scalar convert from sign integer to float/double
5448//===----------------------------------------------------------------------===//
5449
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005450multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5451 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5452 PatFrag ld_frag, string asm> {
5453 let hasSideEffects = 0 in {
5454 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5455 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005456 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005457 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005458 let mayLoad = 1 in
5459 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5460 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005461 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005462 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005463 } // hasSideEffects = 0
5464 let isCodeGenOnly = 1 in {
5465 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5466 (ins DstVT.RC:$src1, SrcRC:$src2),
5467 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5468 [(set DstVT.RC:$dst,
5469 (OpNode (DstVT.VT DstVT.RC:$src1),
5470 SrcRC:$src2,
5471 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5472
5473 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5474 (ins DstVT.RC:$src1, x86memop:$src2),
5475 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5476 [(set DstVT.RC:$dst,
5477 (OpNode (DstVT.VT DstVT.RC:$src1),
5478 (ld_frag addr:$src2),
5479 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5480 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005481}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005482
Igor Bregerabe4a792015-06-14 12:44:55 +00005483multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005484 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005485 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5486 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005487 !strconcat(asm,
5488 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005489 [(set DstVT.RC:$dst,
5490 (OpNode (DstVT.VT DstVT.RC:$src1),
5491 SrcRC:$src2,
5492 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5493}
5494
5495multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005496 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5497 PatFrag ld_frag, string asm> {
5498 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5499 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5500 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005501}
5502
Andrew Trick15a47742013-10-09 05:11:10 +00005503let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005504defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005505 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5506 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005507defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005508 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5509 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005510defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005511 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5512 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005513defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005514 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5515 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516
5517def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5518 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5519def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005520 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005521def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5522 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5523def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005524 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005525
5526def : Pat<(f32 (sint_to_fp GR32:$src)),
5527 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5528def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005529 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005530def : Pat<(f64 (sint_to_fp GR32:$src)),
5531 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5532def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005533 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5534
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005535defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005536 v4f32x_info, i32mem, loadi32,
5537 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005538defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005539 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5540 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005541defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005542 i32mem, loadi32, "cvtusi2sd{l}">,
5543 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005544defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005545 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5546 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005547
5548def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5549 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5550def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5551 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5552def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5553 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5554def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5555 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5556
5557def : Pat<(f32 (uint_to_fp GR32:$src)),
5558 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5559def : Pat<(f32 (uint_to_fp GR64:$src)),
5560 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5561def : Pat<(f64 (uint_to_fp GR32:$src)),
5562 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5563def : Pat<(f64 (uint_to_fp GR64:$src)),
5564 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005565}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005566
5567//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005568// AVX-512 Scalar convert from float/double to integer
5569//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005570multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5571 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005572 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005573 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005574 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005575 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5576 EVEX, VEX_LIG;
5577 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5578 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005579 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005580 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005581 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5582 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005583 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005584 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005585 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005586 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005587 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005588}
Asaf Badouh2744d212015-09-20 14:31:19 +00005589
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005590// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005591defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005592 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005593 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005594defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005595 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005596 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005597defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005598 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005599 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005600defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005601 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005602 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005603defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005604 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005605 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005606defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005607 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005608 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005609defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005610 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005611 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005612defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005613 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005614 EVEX_CD8<64, CD8VT1>;
5615
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005616// The SSE version of these instructions are disabled for AVX512.
5617// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5618let Predicates = [HasAVX512] in {
5619 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005620 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005621 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5622 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005623 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005624 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005625 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5626 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005627 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005628 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005629 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5630 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005631 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005632 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005633 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5634 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005635} // HasAVX512
5636
Craig Topperac941b92016-09-25 16:33:53 +00005637let Predicates = [HasAVX512] in {
5638 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5639 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5640 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5641 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5642 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5643 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5644 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5645 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5646 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5647 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5648 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5649 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5650 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5651 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5652 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5653 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5654 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5655 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5656 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5657 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5658} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005659
5660// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005661multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5662 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005663 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005664let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005665 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005666 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5667 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005668 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005669 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005670 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5671 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005672 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005673 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005674 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005675 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005676
Igor Bregerc59b3a22016-08-03 10:58:05 +00005677 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5678 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5679 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5680 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5681 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005682 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5683 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005684
Craig Toppere1cac152016-06-07 07:27:54 +00005685 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005686 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5687 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5688 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5689 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5690 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5691 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5692 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5693 (i32 FROUND_NO_EXC)))]>,
5694 EVEX,VEX_LIG , EVEX_B;
5695 let mayLoad = 1, hasSideEffects = 0 in
5696 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5697 (ins _SrcRC.MemOp:$src),
5698 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5699 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005700
Craig Toppere1cac152016-06-07 07:27:54 +00005701 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005702} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005703}
5704
Asaf Badouh2744d212015-09-20 14:31:19 +00005705
Igor Bregerc59b3a22016-08-03 10:58:05 +00005706defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5707 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005708 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005709defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5710 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005711 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005712defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5713 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005714 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005715defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5716 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005717 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5718
Igor Bregerc59b3a22016-08-03 10:58:05 +00005719defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5720 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005721 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005722defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5723 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005724 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005725defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5726 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005727 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005728defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5729 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005730 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5731let Predicates = [HasAVX512] in {
5732 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005733 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005734 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5735 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005736 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005737 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005738 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5739 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005740 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005741 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005742 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5743 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005744 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005745 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005746 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5747 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005748} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005749//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005750// AVX-512 Convert form float to double and back
5751//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005752multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5753 X86VectorVTInfo _Src, SDNode OpNode> {
5754 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005755 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005756 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005757 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005758 (_Src.VT _Src.RC:$src2),
5759 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005760 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5761 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005762 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005763 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005764 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005765 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005766 (_Src.ScalarLdFrag addr:$src2))),
5767 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005768 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005769}
5770
Asaf Badouh2744d212015-09-20 14:31:19 +00005771// Scalar Coversion with SAE - suppress all exceptions
5772multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5773 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5774 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005775 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005776 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005777 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005778 (_Src.VT _Src.RC:$src2),
5779 (i32 FROUND_NO_EXC)))>,
5780 EVEX_4V, VEX_LIG, EVEX_B;
5781}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005782
Asaf Badouh2744d212015-09-20 14:31:19 +00005783// Scalar Conversion with rounding control (RC)
5784multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5785 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5786 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005787 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005788 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005789 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005790 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5791 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5792 EVEX_B, EVEX_RC;
5793}
Craig Toppera02e3942016-09-23 06:24:43 +00005794multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005795 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005796 X86VectorVTInfo _dst> {
5797 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005798 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005799 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5800 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5801 EVEX_V512, XD;
5802 }
5803}
5804
Craig Toppera02e3942016-09-23 06:24:43 +00005805multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005806 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005807 X86VectorVTInfo _dst> {
5808 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005809 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005810 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005811 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5812 }
5813}
Craig Toppera02e3942016-09-23 06:24:43 +00005814defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00005815 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00005816defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00005817 X86fpextRnd,f32x_info, f64x_info >;
5818
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005819def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005820 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005821 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5822 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005823def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005824 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5825 Requires<[HasAVX512]>;
5826
5827def : Pat<(f64 (extloadf32 addr:$src)),
5828 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005829 Requires<[HasAVX512, OptForSize]>;
5830
Asaf Badouh2744d212015-09-20 14:31:19 +00005831def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005832 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005833 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5834 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005835
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005836def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005837 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005838 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005839 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005840//===----------------------------------------------------------------------===//
5841// AVX-512 Vector convert from signed/unsigned integer to float/double
5842// and from float/double to signed/unsigned integer
5843//===----------------------------------------------------------------------===//
5844
5845multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5846 X86VectorVTInfo _Src, SDNode OpNode,
5847 string Broadcast = _.BroadcastStr,
5848 string Alias = ""> {
5849
5850 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5851 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5852 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5853
5854 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5855 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5856 (_.VT (OpNode (_Src.VT
5857 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5858
5859 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005860 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005861 "${src}"##Broadcast, "${src}"##Broadcast,
5862 (_.VT (OpNode (_Src.VT
5863 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5864 ))>, EVEX, EVEX_B;
5865}
5866// Coversion with SAE - suppress all exceptions
5867multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5868 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5869 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5870 (ins _Src.RC:$src), OpcodeStr,
5871 "{sae}, $src", "$src, {sae}",
5872 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5873 (i32 FROUND_NO_EXC)))>,
5874 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005875}
5876
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005877// Conversion with rounding control (RC)
5878multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5879 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5880 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5881 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5882 "$rc, $src", "$src, $rc",
5883 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5884 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005885}
5886
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005887// Extend Float to Double
5888multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5889 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005890 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005891 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5892 X86vfpextRnd>, EVEX_V512;
5893 }
5894 let Predicates = [HasVLX] in {
5895 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5896 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005897 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005898 EVEX_V256;
5899 }
5900}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005901
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005902// Truncate Double to Float
5903multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5904 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005905 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005906 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5907 X86vfproundRnd>, EVEX_V512;
5908 }
5909 let Predicates = [HasVLX] in {
5910 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5911 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005912 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005913 "{1to4}", "{y}">, EVEX_V256;
5914 }
5915}
5916
5917defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5918 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5919defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5920 PS, EVEX_CD8<32, CD8VH>;
5921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005922def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5923 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005924
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005925let Predicates = [HasVLX] in {
5926 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5927 (VCVTPS2PDZ256rm addr:$src)>;
5928}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005929
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005930// Convert Signed/Unsigned Doubleword to Double
5931multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5932 SDNode OpNode128> {
5933 // No rounding in this op
5934 let Predicates = [HasAVX512] in
5935 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5936 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005937
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005938 let Predicates = [HasVLX] in {
5939 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5940 OpNode128, "{1to2}">, EVEX_V128;
5941 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5942 EVEX_V256;
5943 }
5944}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005945
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005946// Convert Signed/Unsigned Doubleword to Float
5947multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5948 SDNode OpNodeRnd> {
5949 let Predicates = [HasAVX512] in
5950 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5951 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5952 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005953
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005954 let Predicates = [HasVLX] in {
5955 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5956 EVEX_V128;
5957 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5958 EVEX_V256;
5959 }
5960}
5961
5962// Convert Float to Signed/Unsigned Doubleword with truncation
5963multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5964 SDNode OpNode, SDNode OpNodeRnd> {
5965 let Predicates = [HasAVX512] in {
5966 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5967 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5968 OpNodeRnd>, EVEX_V512;
5969 }
5970 let Predicates = [HasVLX] in {
5971 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5972 EVEX_V128;
5973 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5974 EVEX_V256;
5975 }
5976}
5977
5978// Convert Float to Signed/Unsigned Doubleword
5979multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5980 SDNode OpNode, SDNode OpNodeRnd> {
5981 let Predicates = [HasAVX512] in {
5982 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5983 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5984 OpNodeRnd>, EVEX_V512;
5985 }
5986 let Predicates = [HasVLX] in {
5987 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5988 EVEX_V128;
5989 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5990 EVEX_V256;
5991 }
5992}
5993
5994// Convert Double to Signed/Unsigned Doubleword with truncation
5995multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5996 SDNode OpNode, SDNode OpNodeRnd> {
5997 let Predicates = [HasAVX512] in {
5998 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5999 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6000 OpNodeRnd>, EVEX_V512;
6001 }
6002 let Predicates = [HasVLX] in {
6003 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6004 // memory forms of these instructions in Asm Parcer. They have the same
6005 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6006 // due to the same reason.
6007 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6008 "{1to2}", "{x}">, EVEX_V128;
6009 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6010 "{1to4}", "{y}">, EVEX_V256;
6011 }
6012}
6013
6014// Convert Double to Signed/Unsigned Doubleword
6015multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6016 SDNode OpNode, SDNode OpNodeRnd> {
6017 let Predicates = [HasAVX512] in {
6018 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6019 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6020 OpNodeRnd>, EVEX_V512;
6021 }
6022 let Predicates = [HasVLX] in {
6023 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6024 // memory forms of these instructions in Asm Parcer. They have the same
6025 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6026 // due to the same reason.
6027 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6028 "{1to2}", "{x}">, EVEX_V128;
6029 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6030 "{1to4}", "{y}">, EVEX_V256;
6031 }
6032}
6033
6034// Convert Double to Signed/Unsigned Quardword
6035multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6036 SDNode OpNode, SDNode OpNodeRnd> {
6037 let Predicates = [HasDQI] in {
6038 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6039 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6040 OpNodeRnd>, EVEX_V512;
6041 }
6042 let Predicates = [HasDQI, HasVLX] in {
6043 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6044 EVEX_V128;
6045 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6046 EVEX_V256;
6047 }
6048}
6049
6050// Convert Double to Signed/Unsigned Quardword with truncation
6051multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6052 SDNode OpNode, SDNode OpNodeRnd> {
6053 let Predicates = [HasDQI] in {
6054 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6055 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6056 OpNodeRnd>, EVEX_V512;
6057 }
6058 let Predicates = [HasDQI, HasVLX] in {
6059 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6060 EVEX_V128;
6061 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6062 EVEX_V256;
6063 }
6064}
6065
6066// Convert Signed/Unsigned Quardword to Double
6067multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6068 SDNode OpNode, SDNode OpNodeRnd> {
6069 let Predicates = [HasDQI] in {
6070 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6071 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6072 OpNodeRnd>, EVEX_V512;
6073 }
6074 let Predicates = [HasDQI, HasVLX] in {
6075 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6076 EVEX_V128;
6077 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6078 EVEX_V256;
6079 }
6080}
6081
6082// Convert Float to Signed/Unsigned Quardword
6083multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6084 SDNode OpNode, SDNode OpNodeRnd> {
6085 let Predicates = [HasDQI] in {
6086 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6087 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6088 OpNodeRnd>, EVEX_V512;
6089 }
6090 let Predicates = [HasDQI, HasVLX] in {
6091 // Explicitly specified broadcast string, since we take only 2 elements
6092 // from v4f32x_info source
6093 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6094 "{1to2}">, EVEX_V128;
6095 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6096 EVEX_V256;
6097 }
6098}
6099
6100// Convert Float to Signed/Unsigned Quardword with truncation
6101multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6102 SDNode OpNode, SDNode OpNodeRnd> {
6103 let Predicates = [HasDQI] in {
6104 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6105 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6106 OpNodeRnd>, EVEX_V512;
6107 }
6108 let Predicates = [HasDQI, HasVLX] in {
6109 // Explicitly specified broadcast string, since we take only 2 elements
6110 // from v4f32x_info source
6111 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6112 "{1to2}">, EVEX_V128;
6113 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6114 EVEX_V256;
6115 }
6116}
6117
6118// Convert Signed/Unsigned Quardword to Float
6119multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6120 SDNode OpNode, SDNode OpNodeRnd> {
6121 let Predicates = [HasDQI] in {
6122 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6123 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6124 OpNodeRnd>, EVEX_V512;
6125 }
6126 let Predicates = [HasDQI, HasVLX] in {
6127 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6128 // memory forms of these instructions in Asm Parcer. They have the same
6129 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6130 // due to the same reason.
6131 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6132 "{1to2}", "{x}">, EVEX_V128;
6133 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6134 "{1to4}", "{y}">, EVEX_V256;
6135 }
6136}
6137
6138defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006139 EVEX_CD8<32, CD8VH>;
6140
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006141defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6142 X86VSintToFpRnd>,
6143 PS, EVEX_CD8<32, CD8VF>;
6144
6145defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006146 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006147 XS, EVEX_CD8<32, CD8VF>;
6148
6149defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006150 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006151 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6152
6153defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006154 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006155 EVEX_CD8<32, CD8VF>;
6156
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006157defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006158 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006159 EVEX_CD8<64, CD8VF>;
6160
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006161defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6162 XS, EVEX_CD8<32, CD8VH>;
6163
6164defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6165 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006166 EVEX_CD8<32, CD8VF>;
6167
Craig Topper19e04b62016-05-19 06:13:58 +00006168defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6169 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006170
Craig Topper19e04b62016-05-19 06:13:58 +00006171defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6172 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006173 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006174
Craig Topper19e04b62016-05-19 06:13:58 +00006175defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6176 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006177 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006178defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6179 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006180 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006181
Craig Topper19e04b62016-05-19 06:13:58 +00006182defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6183 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006184 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006185
Craig Topper19e04b62016-05-19 06:13:58 +00006186defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6187 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006188
Craig Topper19e04b62016-05-19 06:13:58 +00006189defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6190 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006191 PD, EVEX_CD8<64, CD8VF>;
6192
Craig Topper19e04b62016-05-19 06:13:58 +00006193defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6194 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006195
6196defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006197 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006198 PD, EVEX_CD8<64, CD8VF>;
6199
6200defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006201 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006202
6203defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006204 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006205 PD, EVEX_CD8<64, CD8VF>;
6206
6207defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006208 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006209
6210defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006211 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006212
6213defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006214 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215
6216defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006217 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006218
6219defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006220 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006221
Craig Toppere38c57a2015-11-27 05:44:02 +00006222let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006223def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006224 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006225 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6226 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006227
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006228def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6229 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006230 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6231 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006232
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006233def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6234 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006235 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6236 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006237
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006238def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6239 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006240 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6241 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006242
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006243def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6244 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006245 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6246 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006247
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006248def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6249 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006250 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6251 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006252}
6253
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006254let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006255 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006256 (VCVTPD2PSZrm addr:$src)>;
6257 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6258 (VCVTPS2PDZrm addr:$src)>;
6259}
6260
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006261//===----------------------------------------------------------------------===//
6262// Half precision conversion instructions
6263//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006264multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006265 X86MemOperand x86memop, PatFrag ld_frag> {
6266 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6267 "vcvtph2ps", "$src", "$src",
6268 (X86cvtph2ps (_src.VT _src.RC:$src),
6269 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006270 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6271 "vcvtph2ps", "$src", "$src",
6272 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6273 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006274}
6275
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006276multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006277 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6278 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6279 (X86cvtph2ps (_src.VT _src.RC:$src),
6280 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6281
6282}
6283
6284let Predicates = [HasAVX512] in {
6285 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006286 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006287 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6288 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006289 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006290 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6291 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6292 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6293 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006294}
6295
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006296multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006297 X86MemOperand x86memop> {
6298 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006299 (ins _src.RC:$src1, i32u8imm:$src2),
6300 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006301 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006302 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006303 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006304 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6305 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6306 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6307 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006308 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006309 addr:$dst)]>;
6310 let hasSideEffects = 0, mayStore = 1 in
6311 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6312 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6313 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6314 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006315}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006316multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006317 let hasSideEffects = 0 in
6318 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6319 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006320 (ins _src.RC:$src1, i32u8imm:$src2),
6321 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006322 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006323}
6324let Predicates = [HasAVX512] in {
6325 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6326 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6327 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6328 let Predicates = [HasVLX] in {
6329 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6330 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6331 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6332 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6333 }
6334}
Asaf Badouh2489f352015-12-02 08:17:51 +00006335
Craig Topper9820e342016-09-20 05:44:47 +00006336// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006337let Predicates = [HasVLX] in {
6338 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6339 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6340 // configurations we support (the default). However, falling back to MXCSR is
6341 // more consistent with other instructions, which are always controlled by it.
6342 // It's encoded as 0b100.
6343 def : Pat<(fp_to_f16 FR32X:$src),
6344 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6345 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6346
6347 def : Pat<(f16_to_fp GR16:$src),
6348 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6349 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6350
6351 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6352 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6353 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6354}
6355
Craig Topper9820e342016-09-20 05:44:47 +00006356// Patterns for matching float to half-float conversion when AVX512 is supported
6357// but F16C isn't. In that case we have to use 512-bit vectors.
6358let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6359 def : Pat<(fp_to_f16 FR32X:$src),
6360 (i16 (EXTRACT_SUBREG
6361 (VMOVPDI2DIZrr
6362 (v8i16 (EXTRACT_SUBREG
6363 (VCVTPS2PHZrr
6364 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6365 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6366 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6367
6368 def : Pat<(f16_to_fp GR16:$src),
6369 (f32 (COPY_TO_REGCLASS
6370 (v4f32 (EXTRACT_SUBREG
6371 (VCVTPH2PSZrr
6372 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6373 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6374 sub_xmm)), sub_xmm)), FR32X))>;
6375
6376 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6377 (f32 (COPY_TO_REGCLASS
6378 (v4f32 (EXTRACT_SUBREG
6379 (VCVTPH2PSZrr
6380 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6381 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6382 sub_xmm), 4)), sub_xmm)), FR32X))>;
6383}
6384
Asaf Badouh2489f352015-12-02 08:17:51 +00006385// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006386multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006387 string OpcodeStr> {
6388 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6389 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006390 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006391 Sched<[WriteFAdd]>;
6392}
6393
6394let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006395 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006396 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006397 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006398 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006399 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006400 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006401 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006402 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6403}
6404
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006405let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6406 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006407 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006408 EVEX_CD8<32, CD8VT1>;
6409 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006410 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006411 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6412 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006413 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006414 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006415 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006416 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006417 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006418 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6419 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006420 let isCodeGenOnly = 1 in {
6421 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006422 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006423 EVEX_CD8<32, CD8VT1>;
6424 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006425 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006426 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006427
Craig Topper9dd48c82014-01-02 17:28:14 +00006428 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006429 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006430 EVEX_CD8<32, CD8VT1>;
6431 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006432 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006433 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6434 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006435}
Michael Liao5bf95782014-12-04 05:20:33 +00006436
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006437/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006438multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6439 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006440 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006441 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6442 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6443 "$src2, $src1", "$src1, $src2",
6444 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006445 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006446 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006447 "$src2, $src1", "$src1, $src2",
6448 (OpNode (_.VT _.RC:$src1),
6449 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006450}
6451}
6452
Asaf Badouheaf2da12015-09-21 10:23:53 +00006453defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6454 EVEX_CD8<32, CD8VT1>, T8PD;
6455defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6456 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6457defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6458 EVEX_CD8<32, CD8VT1>, T8PD;
6459defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6460 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006461
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006462/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6463multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006464 X86VectorVTInfo _> {
6465 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6466 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6467 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006468 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6469 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6470 (OpNode (_.FloatVT
6471 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6472 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6473 (ins _.ScalarMemOp:$src), OpcodeStr,
6474 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6475 (OpNode (_.FloatVT
6476 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6477 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006478}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006479
6480multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6481 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6482 EVEX_V512, EVEX_CD8<32, CD8VF>;
6483 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6484 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6485
6486 // Define only if AVX512VL feature is present.
6487 let Predicates = [HasVLX] in {
6488 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6489 OpNode, v4f32x_info>,
6490 EVEX_V128, EVEX_CD8<32, CD8VF>;
6491 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6492 OpNode, v8f32x_info>,
6493 EVEX_V256, EVEX_CD8<32, CD8VF>;
6494 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6495 OpNode, v2f64x_info>,
6496 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6497 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6498 OpNode, v4f64x_info>,
6499 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6500 }
6501}
6502
6503defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6504defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006505
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006506/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006507multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6508 SDNode OpNode> {
6509
6510 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6511 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6512 "$src2, $src1", "$src1, $src2",
6513 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6514 (i32 FROUND_CURRENT))>;
6515
6516 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6517 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006518 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006519 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006520 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006521
6522 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006523 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006524 "$src2, $src1", "$src1, $src2",
6525 (OpNode (_.VT _.RC:$src1),
6526 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6527 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006528}
6529
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006530multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6531 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6532 EVEX_CD8<32, CD8VT1>;
6533 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6534 EVEX_CD8<64, CD8VT1>, VEX_W;
6535}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006536
Craig Toppere1cac152016-06-07 07:27:54 +00006537let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006538 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6539 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6540}
Igor Breger8352a0d2015-07-28 06:53:28 +00006541
6542defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006543/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006544
6545multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6546 SDNode OpNode> {
6547
6548 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6549 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6550 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6551
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006552 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6553 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6554 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006555 (bitconvert (_.LdFrag addr:$src))),
6556 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006557
6558 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006559 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006560 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006561 (OpNode (_.FloatVT
6562 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6563 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006564}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006565multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6566 SDNode OpNode> {
6567 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6568 (ins _.RC:$src), OpcodeStr,
6569 "{sae}, $src", "$src, {sae}",
6570 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6571}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006572
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006573multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6574 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006575 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6576 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006577 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006578 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6579 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006580}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006581
Asaf Badouh402ebb32015-06-03 13:41:48 +00006582multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6583 SDNode OpNode> {
6584 // Define only if AVX512VL feature is present.
6585 let Predicates = [HasVLX] in {
6586 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6587 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6588 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6589 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6590 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6591 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6592 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6593 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6594 }
6595}
Craig Toppere1cac152016-06-07 07:27:54 +00006596let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006597
Asaf Badouh402ebb32015-06-03 13:41:48 +00006598 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6599 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6600 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6601}
6602defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6603 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6604
6605multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6606 SDNode OpNodeRnd, X86VectorVTInfo _>{
6607 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6608 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6609 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6610 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006611}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006612
Robert Khasanoveb126392014-10-28 18:15:20 +00006613multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6614 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006615 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006616 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6617 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006618 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6619 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6620 (OpNode (_.FloatVT
6621 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006622
Craig Toppere1cac152016-06-07 07:27:54 +00006623 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6624 (ins _.ScalarMemOp:$src), OpcodeStr,
6625 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6626 (OpNode (_.FloatVT
6627 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6628 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006629}
6630
Robert Khasanoveb126392014-10-28 18:15:20 +00006631multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6632 SDNode OpNode> {
6633 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6634 v16f32_info>,
6635 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6636 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6637 v8f64_info>,
6638 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6639 // Define only if AVX512VL feature is present.
6640 let Predicates = [HasVLX] in {
6641 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6642 OpNode, v4f32x_info>,
6643 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6644 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6645 OpNode, v8f32x_info>,
6646 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6647 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6648 OpNode, v2f64x_info>,
6649 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6650 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6651 OpNode, v4f64x_info>,
6652 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6653 }
6654}
6655
Asaf Badouh402ebb32015-06-03 13:41:48 +00006656multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6657 SDNode OpNodeRnd> {
6658 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6659 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6660 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6661 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6662}
6663
Igor Breger4c4cd782015-09-20 09:13:41 +00006664multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6665 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6666
6667 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6668 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6669 "$src2, $src1", "$src1, $src2",
6670 (OpNodeRnd (_.VT _.RC:$src1),
6671 (_.VT _.RC:$src2),
6672 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006673 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6674 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6675 "$src2, $src1", "$src1, $src2",
6676 (OpNodeRnd (_.VT _.RC:$src1),
6677 (_.VT (scalar_to_vector
6678 (_.ScalarLdFrag addr:$src2))),
6679 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006680
6681 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6682 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6683 "$rc, $src2, $src1", "$src1, $src2, $rc",
6684 (OpNodeRnd (_.VT _.RC:$src1),
6685 (_.VT _.RC:$src2),
6686 (i32 imm:$rc))>,
6687 EVEX_B, EVEX_RC;
6688
Craig Toppere1cac152016-06-07 07:27:54 +00006689 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006690 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006691 (ins _.FRC:$src1, _.FRC:$src2),
6692 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6693
6694 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006695 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006696 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6697 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6698 }
6699
6700 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6701 (!cast<Instruction>(NAME#SUFF#Zr)
6702 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6703
6704 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6705 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006706 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006707}
6708
6709multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6710 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6711 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6712 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6713 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6714}
6715
Asaf Badouh402ebb32015-06-03 13:41:48 +00006716defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6717 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006718
Igor Breger4c4cd782015-09-20 09:13:41 +00006719defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006720
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006721let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006722 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006723 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006724 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006725 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006726 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006727 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006728 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006729 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006730 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006731 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006732}
6733
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006734multiclass
6735avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006736
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006737 let ExeDomain = _.ExeDomain in {
6738 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6739 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6740 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006741 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006742 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6743
6744 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6745 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006746 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6747 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006748 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006749
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006750 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006751 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6752 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006753 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006754 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006755 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6756 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6757 }
6758 let Predicates = [HasAVX512] in {
6759 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6760 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6761 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6762 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6763 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6764 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6765 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6766 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6767 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6768 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6769 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6770 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6771 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6772 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6773 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6774
6775 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6776 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6777 addr:$src, (i32 0x1))), _.FRC)>;
6778 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6779 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6780 addr:$src, (i32 0x2))), _.FRC)>;
6781 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6782 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6783 addr:$src, (i32 0x3))), _.FRC)>;
6784 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6785 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6786 addr:$src, (i32 0x4))), _.FRC)>;
6787 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6788 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6789 addr:$src, (i32 0xc))), _.FRC)>;
6790 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006791}
6792
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006793defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6794 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006795
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006796defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6797 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006798
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006799//-------------------------------------------------
6800// Integer truncate and extend operations
6801//-------------------------------------------------
6802
Igor Breger074a64e2015-07-24 17:24:15 +00006803multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6804 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6805 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006806 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006807 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6808 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6809 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6810 EVEX, T8XS;
6811
6812 // for intrinsic patter match
6813 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6814 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6815 undef)),
6816 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6817 SrcInfo.RC:$src1)>;
6818
6819 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6820 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6821 DestInfo.ImmAllZerosV)),
6822 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6823 SrcInfo.RC:$src1)>;
6824
6825 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6826 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6827 DestInfo.RC:$src0)),
6828 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6829 DestInfo.KRCWM:$mask ,
6830 SrcInfo.RC:$src1)>;
6831
Craig Topper52e2e832016-07-22 05:46:44 +00006832 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6833 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006834 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6835 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006836 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006837 []>, EVEX;
6838
Igor Breger074a64e2015-07-24 17:24:15 +00006839 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6840 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006841 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006842 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006843 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006844}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006845
Igor Breger074a64e2015-07-24 17:24:15 +00006846multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6847 X86VectorVTInfo DestInfo,
6848 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006849
Igor Breger074a64e2015-07-24 17:24:15 +00006850 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6851 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6852 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006853
Igor Breger074a64e2015-07-24 17:24:15 +00006854 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6855 (SrcInfo.VT SrcInfo.RC:$src)),
6856 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6857 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6858}
6859
6860multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6861 X86VectorVTInfo DestInfo, string sat > {
6862
6863 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6864 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6865 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6866 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6867 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6868 (SrcInfo.VT SrcInfo.RC:$src))>;
6869
6870 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6871 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6872 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6873 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6874 (SrcInfo.VT SrcInfo.RC:$src))>;
6875}
6876
6877multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6878 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6879 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6880 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6881 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6882 Predicate prd = HasAVX512>{
6883
6884 let Predicates = [HasVLX, prd] in {
6885 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6886 DestInfoZ128, x86memopZ128>,
6887 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6888 truncFrag, mtruncFrag>, EVEX_V128;
6889
6890 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6891 DestInfoZ256, x86memopZ256>,
6892 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6893 truncFrag, mtruncFrag>, EVEX_V256;
6894 }
6895 let Predicates = [prd] in
6896 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6897 DestInfoZ, x86memopZ>,
6898 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6899 truncFrag, mtruncFrag>, EVEX_V512;
6900}
6901
6902multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6903 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6904 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6905 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6906 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6907
6908 let Predicates = [HasVLX, prd] in {
6909 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6910 DestInfoZ128, x86memopZ128>,
6911 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6912 sat>, EVEX_V128;
6913
6914 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6915 DestInfoZ256, x86memopZ256>,
6916 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6917 sat>, EVEX_V256;
6918 }
6919 let Predicates = [prd] in
6920 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6921 DestInfoZ, x86memopZ>,
6922 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6923 sat>, EVEX_V512;
6924}
6925
6926multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6927 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6928 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6929 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6930}
6931multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6932 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6933 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6934 sat>, EVEX_CD8<8, CD8VO>;
6935}
6936
6937multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6938 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6939 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6940 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6941}
6942multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6943 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6944 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6945 sat>, EVEX_CD8<16, CD8VQ>;
6946}
6947
6948multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6949 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6950 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6951 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6952}
6953multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6954 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6955 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6956 sat>, EVEX_CD8<32, CD8VH>;
6957}
6958
6959multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6960 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6961 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6962 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6963}
6964multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6965 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6966 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6967 sat>, EVEX_CD8<8, CD8VQ>;
6968}
6969
6970multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6971 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6972 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6973 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6974}
6975multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6976 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6977 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6978 sat>, EVEX_CD8<16, CD8VH>;
6979}
6980
6981multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6982 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6983 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6984 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6985}
6986multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6987 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6988 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6989 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6990}
6991
6992defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6993defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6994defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6995
6996defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6997defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6998defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6999
7000defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7001defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7002defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7003
7004defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7005defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7006defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7007
7008defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7009defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7010defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7011
7012defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7013defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7014defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007015
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007016let Predicates = [HasAVX512, NoVLX] in {
7017def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7018 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007019 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007020 VR256X:$src, sub_ymm)))), sub_xmm))>;
7021def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7022 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007023 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007024 VR256X:$src, sub_ymm)))), sub_xmm))>;
7025}
7026
7027let Predicates = [HasBWI, NoVLX] in {
7028def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007029 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007030 VR256X:$src, sub_ymm))), sub_xmm))>;
7031}
7032
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007033multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007034 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007035 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007036 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007037 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7038 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7039 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7040 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007041
Craig Toppere1cac152016-06-07 07:27:54 +00007042 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7043 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7044 (DestInfo.VT (LdFrag addr:$src))>,
7045 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007046 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007047}
7048
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007049multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007050 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007051 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7052 let Predicates = [HasVLX, HasBWI] in {
7053 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007054 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007055 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007056
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007057 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007058 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007059 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7060 }
7061 let Predicates = [HasBWI] in {
7062 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007063 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007064 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7065 }
7066}
7067
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007068multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007069 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007070 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7071 let Predicates = [HasVLX, HasAVX512] in {
7072 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007073 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007074 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7075
7076 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007077 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007078 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7079 }
7080 let Predicates = [HasAVX512] in {
7081 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007082 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007083 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7084 }
7085}
7086
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007087multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007088 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007089 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7090 let Predicates = [HasVLX, HasAVX512] in {
7091 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007092 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007093 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7094
7095 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007096 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007097 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7098 }
7099 let Predicates = [HasAVX512] in {
7100 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007101 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007102 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7103 }
7104}
7105
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007106multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007107 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007108 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7109 let Predicates = [HasVLX, HasAVX512] in {
7110 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007111 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007112 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7113
7114 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007115 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007116 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7117 }
7118 let Predicates = [HasAVX512] in {
7119 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007120 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007121 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7122 }
7123}
7124
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007125multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007126 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007127 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7128 let Predicates = [HasVLX, HasAVX512] in {
7129 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007130 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007131 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7132
7133 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007134 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007135 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7136 }
7137 let Predicates = [HasAVX512] in {
7138 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007139 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007140 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7141 }
7142}
7143
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007144multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007145 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007146 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7147
7148 let Predicates = [HasVLX, HasAVX512] in {
7149 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007150 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007151 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7152
7153 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007154 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007155 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7156 }
7157 let Predicates = [HasAVX512] in {
7158 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007159 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007160 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7161 }
7162}
7163
Craig Topper6840f112016-07-14 06:41:34 +00007164defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7165defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7166defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7167defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7168defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7169defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007170
Craig Topper6840f112016-07-14 06:41:34 +00007171defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7172defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7173defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7174defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7175defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7176defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007177
Igor Breger2ba64ab2016-05-22 10:21:04 +00007178// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007179multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7180 X86VectorVTInfo From, PatFrag LdFrag> {
7181 def : Pat<(To.VT (LdFrag addr:$src)),
7182 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7183 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7184 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7185 To.KRC:$mask, addr:$src)>;
7186 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7187 To.ImmAllZerosV)),
7188 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7189 addr:$src)>;
7190}
7191
7192let Predicates = [HasVLX, HasBWI] in {
7193 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7194 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7195}
7196let Predicates = [HasBWI] in {
7197 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7198}
7199let Predicates = [HasVLX, HasAVX512] in {
7200 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7201 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7202 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7203 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7204 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7205 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7206 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7207 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7208 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7209 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7210}
7211let Predicates = [HasAVX512] in {
7212 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7213 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7214 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7215 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7216 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7217}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007218
7219//===----------------------------------------------------------------------===//
7220// GATHER - SCATTER Operations
7221
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007222multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7223 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007224 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7225 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007226 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7227 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007228 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007229 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007230 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7231 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7232 vectoraddr:$src2))]>, EVEX, EVEX_K,
7233 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007234}
Cameron McInally45325962014-03-26 13:50:50 +00007235
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007236multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7237 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7238 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007239 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007240 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007241 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007242let Predicates = [HasVLX] in {
7243 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007244 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007245 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007246 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007247 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007248 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007249 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007250 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007251}
Cameron McInally45325962014-03-26 13:50:50 +00007252}
7253
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007254multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7255 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007256 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007257 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007258 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007259 mgatherv8i64>, EVEX_V512;
7260let Predicates = [HasVLX] in {
7261 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007262 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007263 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007264 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007265 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007266 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007267 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7268 vx64xmem, mgatherv2i64>, EVEX_V128;
7269}
Cameron McInally45325962014-03-26 13:50:50 +00007270}
Michael Liao5bf95782014-12-04 05:20:33 +00007271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007272
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007273defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7274 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7275
7276defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7277 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007278
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007279multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7280 X86MemOperand memop, PatFrag ScatterNode> {
7281
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007282let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007283
7284 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7285 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007286 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007287 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7288 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7289 _.KRCWM:$mask, vectoraddr:$dst))]>,
7290 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007291}
7292
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007293multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7294 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7295 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007296 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007297 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007298 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007299let Predicates = [HasVLX] in {
7300 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007301 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007302 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007303 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007304 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007305 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007306 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007307 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007308}
Cameron McInally45325962014-03-26 13:50:50 +00007309}
7310
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007311multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7312 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007313 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007314 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007315 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007316 mscatterv8i64>, EVEX_V512;
7317let Predicates = [HasVLX] in {
7318 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007319 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007320 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007321 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007322 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007323 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007324 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7325 vx64xmem, mscatterv2i64>, EVEX_V128;
7326}
Cameron McInally45325962014-03-26 13:50:50 +00007327}
7328
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007329defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7330 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007331
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007332defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7333 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007334
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007335// prefetch
7336multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7337 RegisterClass KRC, X86MemOperand memop> {
7338 let Predicates = [HasPFI], hasSideEffects = 1 in
7339 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007340 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007341 []>, EVEX, EVEX_K;
7342}
7343
7344defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007345 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007346
7347defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007348 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007349
7350defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007351 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007352
7353defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007354 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007355
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007356defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007357 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007358
7359defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007360 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007361
7362defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007363 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007364
7365defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007366 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007367
7368defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007369 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007370
7371defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007372 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007373
7374defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007375 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007376
7377defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007378 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007379
7380defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007381 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007382
7383defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007384 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007385
7386defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007387 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007388
7389defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007390 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007391
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007392// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007393def v64i1sextv64i8 : PatLeaf<(v64i8
7394 (X86vsext
7395 (v64i1 (X86pcmpgtm
7396 (bc_v64i8 (v16i32 immAllZerosV)),
7397 VR512:$src))))>;
7398def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7399def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7400def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007401
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007402multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007403def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007404 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007405 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7406}
Michael Liao5bf95782014-12-04 05:20:33 +00007407
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007408multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7409 string OpcodeStr, Predicate prd> {
7410let Predicates = [prd] in
7411 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7412
7413 let Predicates = [prd, HasVLX] in {
7414 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7415 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7416 }
7417}
7418
7419multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7420 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7421 HasBWI>;
7422 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7423 HasBWI>, VEX_W;
7424 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7425 HasDQI>;
7426 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7427 HasDQI>, VEX_W;
7428}
Michael Liao5bf95782014-12-04 05:20:33 +00007429
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007430defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007431
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007432multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007433 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7434 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7435 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7436}
7437
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007438// Use 512bit version to implement 128/256 bit in case NoVLX.
7439multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007440 X86VectorVTInfo _> {
7441
7442 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7443 (_.KVT (COPY_TO_REGCLASS
7444 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007445 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007446 _.RC:$src, _.SubRegIdx)),
7447 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007448}
7449
7450multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007451 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7452 let Predicates = [prd] in
7453 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7454 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007455
7456 let Predicates = [prd, HasVLX] in {
7457 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007458 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007459 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007460 EVEX_V128;
7461 }
7462 let Predicates = [prd, NoVLX] in {
7463 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7464 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007465 }
7466}
7467
7468defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7469 avx512vl_i8_info, HasBWI>;
7470defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7471 avx512vl_i16_info, HasBWI>, VEX_W;
7472defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7473 avx512vl_i32_info, HasDQI>;
7474defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7475 avx512vl_i64_info, HasDQI>, VEX_W;
7476
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007477//===----------------------------------------------------------------------===//
7478// AVX-512 - COMPRESS and EXPAND
7479//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007480
Ayman Musad7a5ed42016-09-26 06:22:08 +00007481multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007482 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007483 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007484 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007485 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007486
Craig Toppere1cac152016-06-07 07:27:54 +00007487 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007488 def mr : AVX5128I<opc, MRMDestMem, (outs),
7489 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007490 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007491 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7492
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007493 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7494 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007495 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007496 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007497 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007498}
7499
Ayman Musad7a5ed42016-09-26 06:22:08 +00007500multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7501
7502 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7503 (_.VT _.RC:$src)),
7504 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7505 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7506}
7507
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007508multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7509 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007510 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7511 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007512
7513 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007514 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7515 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7516 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7517 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007518 }
7519}
7520
7521defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7522 EVEX;
7523defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7524 EVEX, VEX_W;
7525defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7526 EVEX;
7527defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7528 EVEX, VEX_W;
7529
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007530// expand
7531multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7532 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007533 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007534 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007535 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007536
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007537 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7538 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7539 (_.VT (X86expand (_.VT (bitconvert
7540 (_.LdFrag addr:$src1)))))>,
7541 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007542}
7543
7544multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7545 AVX512VLVectorVTInfo VTInfo> {
7546 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7547
7548 let Predicates = [HasVLX] in {
7549 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7550 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7551 }
7552}
7553
7554defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7555 EVEX;
7556defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7557 EVEX, VEX_W;
7558defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7559 EVEX;
7560defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7561 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007562
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007563//handle instruction reg_vec1 = op(reg_vec,imm)
7564// op(mem_vec,imm)
7565// op(broadcast(eltVt),imm)
7566//all instruction created with FROUND_CURRENT
7567multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007568 X86VectorVTInfo _>{
7569 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007570 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7571 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007572 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007573 (OpNode (_.VT _.RC:$src1),
7574 (i32 imm:$src2),
7575 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007576 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7577 (ins _.MemOp:$src1, i32u8imm:$src2),
7578 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7579 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7580 (i32 imm:$src2),
7581 (i32 FROUND_CURRENT))>;
7582 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7583 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7584 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7585 "${src1}"##_.BroadcastStr##", $src2",
7586 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7587 (i32 imm:$src2),
7588 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007589 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007590}
7591
7592//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7593multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7594 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007595 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007596 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7597 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007598 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007599 "$src1, {sae}, $src2",
7600 (OpNode (_.VT _.RC:$src1),
7601 (i32 imm:$src2),
7602 (i32 FROUND_NO_EXC))>, EVEX_B;
7603}
7604
7605multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7606 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7607 let Predicates = [prd] in {
7608 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7609 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7610 EVEX_V512;
7611 }
7612 let Predicates = [prd, HasVLX] in {
7613 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7614 EVEX_V128;
7615 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7616 EVEX_V256;
7617 }
7618}
7619
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007620//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7621// op(reg_vec2,mem_vec,imm)
7622// op(reg_vec2,broadcast(eltVt),imm)
7623//all instruction created with FROUND_CURRENT
7624multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007625 X86VectorVTInfo _>{
7626 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007627 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007628 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007629 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7630 (OpNode (_.VT _.RC:$src1),
7631 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007632 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007633 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007634 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7635 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7636 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7637 (OpNode (_.VT _.RC:$src1),
7638 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7639 (i32 imm:$src3),
7640 (i32 FROUND_CURRENT))>;
7641 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7642 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7643 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7644 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7645 (OpNode (_.VT _.RC:$src1),
7646 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7647 (i32 imm:$src3),
7648 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007649 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007650}
7651
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007652//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7653// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007654multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7655 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007656 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007657 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7658 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7659 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7660 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7661 (SrcInfo.VT SrcInfo.RC:$src2),
7662 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007663 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7664 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7665 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7666 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7667 (SrcInfo.VT (bitconvert
7668 (SrcInfo.LdFrag addr:$src2))),
7669 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007670 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007671}
7672
7673//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7674// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007675// op(reg_vec2,broadcast(eltVt),imm)
7676multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007677 X86VectorVTInfo _>:
7678 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7679
Craig Topper05948fb2016-08-02 05:11:15 +00007680 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007681 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7682 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7683 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7684 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7685 (OpNode (_.VT _.RC:$src1),
7686 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7687 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007688}
7689
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007690//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7691// op(reg_vec2,mem_scalar,imm)
7692//all instruction created with FROUND_CURRENT
7693multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007694 X86VectorVTInfo _> {
7695 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007696 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007697 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007698 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7699 (OpNode (_.VT _.RC:$src1),
7700 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007701 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007702 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007703 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007704 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007705 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7706 (OpNode (_.VT _.RC:$src1),
7707 (_.VT (scalar_to_vector
7708 (_.ScalarLdFrag addr:$src2))),
7709 (i32 imm:$src3),
7710 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007711 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007712}
7713
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007714//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7715multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7716 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007717 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007718 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007719 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007720 OpcodeStr, "$src3, {sae}, $src2, $src1",
7721 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007722 (OpNode (_.VT _.RC:$src1),
7723 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007724 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007725 (i32 FROUND_NO_EXC))>, EVEX_B;
7726}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007727//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7728multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7729 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007730 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7731 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007732 OpcodeStr, "$src3, {sae}, $src2, $src1",
7733 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007734 (OpNode (_.VT _.RC:$src1),
7735 (_.VT _.RC:$src2),
7736 (i32 imm:$src3),
7737 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007738}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007739
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007740multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7741 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007742 let Predicates = [prd] in {
7743 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007744 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007745 EVEX_V512;
7746
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007747 }
7748 let Predicates = [prd, HasVLX] in {
7749 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007750 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007751 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007752 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007753 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007754}
7755
Igor Breger2ae0fe32015-08-31 11:14:02 +00007756multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7757 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7758 let Predicates = [HasBWI] in {
7759 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7760 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7761 }
7762 let Predicates = [HasBWI, HasVLX] in {
7763 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7764 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7765 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7766 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7767 }
7768}
7769
Igor Breger00d9f842015-06-08 14:03:17 +00007770multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7771 bits<8> opc, SDNode OpNode>{
7772 let Predicates = [HasAVX512] in {
7773 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7774 }
7775 let Predicates = [HasAVX512, HasVLX] in {
7776 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7777 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7778 }
7779}
7780
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007781multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7782 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7783 let Predicates = [prd] in {
7784 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7785 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007786 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007787}
7788
Igor Breger1e58e8a2015-09-02 11:18:55 +00007789multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7790 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7791 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7792 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7793 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7794 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007795}
7796
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007797
Igor Breger1e58e8a2015-09-02 11:18:55 +00007798defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7799 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7800defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7801 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7802defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7803 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7804
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007805
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007806defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7807 0x50, X86VRange, HasDQI>,
7808 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7809defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7810 0x50, X86VRange, HasDQI>,
7811 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7812
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007813defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7814 0x51, X86VRange, HasDQI>,
7815 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7816defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7817 0x51, X86VRange, HasDQI>,
7818 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7819
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007820defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7821 0x57, X86Reduces, HasDQI>,
7822 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7823defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7824 0x57, X86Reduces, HasDQI>,
7825 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007826
Igor Breger1e58e8a2015-09-02 11:18:55 +00007827defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7828 0x27, X86GetMants, HasAVX512>,
7829 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7830defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7831 0x27, X86GetMants, HasAVX512>,
7832 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7833
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007834multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7835 bits<8> opc, SDNode OpNode = X86Shuf128>{
7836 let Predicates = [HasAVX512] in {
7837 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7838
7839 }
7840 let Predicates = [HasAVX512, HasVLX] in {
7841 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7842 }
7843}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007844let Predicates = [HasAVX512] in {
7845def : Pat<(v16f32 (ffloor VR512:$src)),
7846 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7847def : Pat<(v16f32 (fnearbyint VR512:$src)),
7848 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7849def : Pat<(v16f32 (fceil VR512:$src)),
7850 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7851def : Pat<(v16f32 (frint VR512:$src)),
7852 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7853def : Pat<(v16f32 (ftrunc VR512:$src)),
7854 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7855
7856def : Pat<(v8f64 (ffloor VR512:$src)),
7857 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7858def : Pat<(v8f64 (fnearbyint VR512:$src)),
7859 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7860def : Pat<(v8f64 (fceil VR512:$src)),
7861 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7862def : Pat<(v8f64 (frint VR512:$src)),
7863 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7864def : Pat<(v8f64 (ftrunc VR512:$src)),
7865 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7866}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007867
7868defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7869 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7870defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7871 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7872defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7873 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7874defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7875 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007876
Craig Topperc48fa892015-12-27 19:45:21 +00007877multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007878 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7879 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007880}
7881
Craig Topperc48fa892015-12-27 19:45:21 +00007882defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007883 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007884defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007885 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007886
Craig Topper7a299302016-06-09 07:06:38 +00007887multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007888 let Predicates = p in
7889 def NAME#_.VTName#rri:
7890 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7891 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7892 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7893}
7894
Craig Topper7a299302016-06-09 07:06:38 +00007895multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7896 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7897 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7898 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007899
Craig Topper7a299302016-06-09 07:06:38 +00007900defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007901 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007902 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7903 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7904 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7905 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7906 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007907 EVEX_CD8<8, CD8VF>;
7908
Igor Bregerf3ded812015-08-31 13:09:30 +00007909defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7910 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7911
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007912multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7913 X86VectorVTInfo _> {
7914 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007915 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007916 "$src1", "$src1",
7917 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7918
Craig Toppere1cac152016-06-07 07:27:54 +00007919 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7920 (ins _.MemOp:$src1), OpcodeStr,
7921 "$src1", "$src1",
7922 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7923 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007924}
7925
7926multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7927 X86VectorVTInfo _> :
7928 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007929 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7930 (ins _.ScalarMemOp:$src1), OpcodeStr,
7931 "${src1}"##_.BroadcastStr,
7932 "${src1}"##_.BroadcastStr,
7933 (_.VT (OpNode (X86VBroadcast
7934 (_.ScalarLdFrag addr:$src1))))>,
7935 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007936}
7937
7938multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7939 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7940 let Predicates = [prd] in
7941 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7942
7943 let Predicates = [prd, HasVLX] in {
7944 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7945 EVEX_V256;
7946 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7947 EVEX_V128;
7948 }
7949}
7950
7951multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7952 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7953 let Predicates = [prd] in
7954 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7955 EVEX_V512;
7956
7957 let Predicates = [prd, HasVLX] in {
7958 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7959 EVEX_V256;
7960 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7961 EVEX_V128;
7962 }
7963}
7964
7965multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7966 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007967 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007968 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007969 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7970 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007971}
7972
7973multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7974 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007975 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7976 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007977}
7978
7979multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7980 bits<8> opc_d, bits<8> opc_q,
7981 string OpcodeStr, SDNode OpNode> {
7982 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7983 HasAVX512>,
7984 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7985 HasBWI>;
7986}
7987
7988defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7989
Craig Topper056c9062016-08-28 22:20:48 +00007990let Predicates = [HasBWI, HasVLX] in {
7991 def : Pat<(xor
7992 (bc_v2i64 (v16i1sextv16i8)),
7993 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7994 (VPABSBZ128rr VR128:$src)>;
7995 def : Pat<(xor
7996 (bc_v2i64 (v8i1sextv8i16)),
7997 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7998 (VPABSWZ128rr VR128:$src)>;
7999 def : Pat<(xor
8000 (bc_v4i64 (v32i1sextv32i8)),
8001 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8002 (VPABSBZ256rr VR256:$src)>;
8003 def : Pat<(xor
8004 (bc_v4i64 (v16i1sextv16i16)),
8005 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8006 (VPABSWZ256rr VR256:$src)>;
8007}
8008let Predicates = [HasAVX512, HasVLX] in {
8009 def : Pat<(xor
8010 (bc_v2i64 (v4i1sextv4i32)),
8011 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8012 (VPABSDZ128rr VR128:$src)>;
8013 def : Pat<(xor
8014 (bc_v4i64 (v8i1sextv8i32)),
8015 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8016 (VPABSDZ256rr VR256:$src)>;
8017}
8018
8019let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008020def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008021 (bc_v8i64 (v16i1sextv16i32)),
8022 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008023 (VPABSDZrr VR512:$src)>;
8024def : Pat<(xor
8025 (bc_v8i64 (v8i1sextv8i64)),
8026 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8027 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008028}
Craig Topper850feaf2016-08-28 22:20:51 +00008029let Predicates = [HasBWI] in {
8030def : Pat<(xor
8031 (bc_v8i64 (v64i1sextv64i8)),
8032 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8033 (VPABSBZrr VR512:$src)>;
8034def : Pat<(xor
8035 (bc_v8i64 (v32i1sextv32i16)),
8036 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8037 (VPABSWZrr VR512:$src)>;
8038}
Igor Bregerf2460112015-07-26 14:41:44 +00008039
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008040multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8041
8042 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008043}
8044
8045defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8046defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8047
Igor Breger24cab0f2015-11-16 07:22:00 +00008048//===---------------------------------------------------------------------===//
8049// Replicate Single FP - MOVSHDUP and MOVSLDUP
8050//===---------------------------------------------------------------------===//
8051multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8052 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8053 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008054}
8055
8056defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8057defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008058
8059//===----------------------------------------------------------------------===//
8060// AVX-512 - MOVDDUP
8061//===----------------------------------------------------------------------===//
8062
8063multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8064 X86VectorVTInfo _> {
8065 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8066 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8067 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008068 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8069 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8070 (_.VT (OpNode (_.VT (scalar_to_vector
8071 (_.ScalarLdFrag addr:$src)))))>,
8072 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008073}
8074
8075multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8076 AVX512VLVectorVTInfo VTInfo> {
8077
8078 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8079
8080 let Predicates = [HasAVX512, HasVLX] in {
8081 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8082 EVEX_V256;
8083 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8084 EVEX_V128;
8085 }
8086}
8087
8088multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8089 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8090 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008091}
8092
8093defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8094
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008095let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008096def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008097 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008098def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008099 (VMOVDDUPZ128rm addr:$src)>;
8100def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8101 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8102}
Igor Breger1f782962015-11-19 08:26:56 +00008103
Igor Bregerf2460112015-07-26 14:41:44 +00008104//===----------------------------------------------------------------------===//
8105// AVX-512 - Unpack Instructions
8106//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008107defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8108 SSE_ALU_ITINS_S>;
8109defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8110 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008111
8112defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8113 SSE_INTALU_ITINS_P, HasBWI>;
8114defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8115 SSE_INTALU_ITINS_P, HasBWI>;
8116defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8117 SSE_INTALU_ITINS_P, HasBWI>;
8118defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8119 SSE_INTALU_ITINS_P, HasBWI>;
8120
8121defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8122 SSE_INTALU_ITINS_P, HasAVX512>;
8123defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8124 SSE_INTALU_ITINS_P, HasAVX512>;
8125defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8126 SSE_INTALU_ITINS_P, HasAVX512>;
8127defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8128 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008129
8130//===----------------------------------------------------------------------===//
8131// AVX-512 - Extract & Insert Integer Instructions
8132//===----------------------------------------------------------------------===//
8133
8134multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8135 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008136 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8137 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8138 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8139 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8140 imm:$src2)))),
8141 addr:$dst)]>,
8142 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008143}
8144
8145multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8146 let Predicates = [HasBWI] in {
8147 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8148 (ins _.RC:$src1, u8imm:$src2),
8149 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8150 [(set GR32orGR64:$dst,
8151 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8152 EVEX, TAPD;
8153
8154 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8155 }
8156}
8157
8158multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8159 let Predicates = [HasBWI] in {
8160 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8161 (ins _.RC:$src1, u8imm:$src2),
8162 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8163 [(set GR32orGR64:$dst,
8164 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8165 EVEX, PD;
8166
Craig Topper99f6b622016-05-01 01:03:56 +00008167 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008168 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8169 (ins _.RC:$src1, u8imm:$src2),
8170 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8171 EVEX, TAPD;
8172
Igor Bregerdefab3c2015-10-08 12:55:01 +00008173 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8174 }
8175}
8176
8177multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8178 RegisterClass GRC> {
8179 let Predicates = [HasDQI] in {
8180 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8181 (ins _.RC:$src1, u8imm:$src2),
8182 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8183 [(set GRC:$dst,
8184 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8185 EVEX, TAPD;
8186
Craig Toppere1cac152016-06-07 07:27:54 +00008187 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8188 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8189 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8190 [(store (extractelt (_.VT _.RC:$src1),
8191 imm:$src2),addr:$dst)]>,
8192 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008193 }
8194}
8195
8196defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8197defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8198defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8199defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8200
8201multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8202 X86VectorVTInfo _, PatFrag LdFrag> {
8203 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8204 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8205 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8206 [(set _.RC:$dst,
8207 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8208 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8209}
8210
8211multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8212 X86VectorVTInfo _, PatFrag LdFrag> {
8213 let Predicates = [HasBWI] in {
8214 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8215 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8216 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8217 [(set _.RC:$dst,
8218 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8219
8220 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8221 }
8222}
8223
8224multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8225 X86VectorVTInfo _, RegisterClass GRC> {
8226 let Predicates = [HasDQI] in {
8227 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8228 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8229 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8230 [(set _.RC:$dst,
8231 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8232 EVEX_4V, TAPD;
8233
8234 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8235 _.ScalarLdFrag>, TAPD;
8236 }
8237}
8238
8239defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8240 extloadi8>, TAPD;
8241defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8242 extloadi16>, PD;
8243defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8244defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008245//===----------------------------------------------------------------------===//
8246// VSHUFPS - VSHUFPD Operations
8247//===----------------------------------------------------------------------===//
8248multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8249 AVX512VLVectorVTInfo VTInfo_FP>{
8250 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8251 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8252 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008253}
8254
8255defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8256defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008257//===----------------------------------------------------------------------===//
8258// AVX-512 - Byte shift Left/Right
8259//===----------------------------------------------------------------------===//
8260
8261multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8262 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8263 def rr : AVX512<opc, MRMr,
8264 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8265 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8266 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008267 def rm : AVX512<opc, MRMm,
8268 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8269 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8270 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008271 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8272 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008273}
8274
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008275multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008276 Format MRMm, string OpcodeStr, Predicate prd>{
8277 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008278 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008279 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008280 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008281 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008282 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008283 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008284 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008285 }
8286}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008287defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008288 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008289defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008290 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8291
8292
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008293multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008294 string OpcodeStr, X86VectorVTInfo _dst,
8295 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008296 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008297 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008298 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008299 [(set _dst.RC:$dst,(_dst.VT
8300 (OpNode (_src.VT _src.RC:$src1),
8301 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008302 def rm : AVX512BI<opc, MRMSrcMem,
8303 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8304 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8305 [(set _dst.RC:$dst,(_dst.VT
8306 (OpNode (_src.VT _src.RC:$src1),
8307 (_src.VT (bitconvert
8308 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008309}
8310
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008311multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008312 string OpcodeStr, Predicate prd> {
8313 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008314 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8315 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008316 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008317 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8318 v32i8x_info>, EVEX_V256;
8319 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8320 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008321 }
8322}
8323
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008324defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008325 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008326
8327multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008328 X86VectorVTInfo _>{
8329 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008330 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8331 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008332 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008333 (OpNode (_.VT _.RC:$src1),
8334 (_.VT _.RC:$src2),
8335 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008336 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008337 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8338 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8339 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8340 (OpNode (_.VT _.RC:$src1),
8341 (_.VT _.RC:$src2),
8342 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008343 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008344 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8345 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8346 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8347 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8348 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8349 (OpNode (_.VT _.RC:$src1),
8350 (_.VT _.RC:$src2),
8351 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008352 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008353 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008354 }// Constraints = "$src1 = $dst"
8355}
8356
8357multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8358 let Predicates = [HasAVX512] in
8359 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8360 let Predicates = [HasAVX512, HasVLX] in {
8361 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8362 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8363 }
8364}
8365
8366defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8367defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8368
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008369//===----------------------------------------------------------------------===//
8370// AVX-512 - FixupImm
8371//===----------------------------------------------------------------------===//
8372
8373multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008374 X86VectorVTInfo _>{
8375 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008376 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8377 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8378 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8379 (OpNode (_.VT _.RC:$src1),
8380 (_.VT _.RC:$src2),
8381 (_.IntVT _.RC:$src3),
8382 (i32 imm:$src4),
8383 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008384 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8385 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8386 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8387 (OpNode (_.VT _.RC:$src1),
8388 (_.VT _.RC:$src2),
8389 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8390 (i32 imm:$src4),
8391 (i32 FROUND_CURRENT))>;
8392 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8393 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8394 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8395 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8396 (OpNode (_.VT _.RC:$src1),
8397 (_.VT _.RC:$src2),
8398 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8399 (i32 imm:$src4),
8400 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008401 } // Constraints = "$src1 = $dst"
8402}
8403
8404multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008405 SDNode OpNode, X86VectorVTInfo _>{
8406let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008407 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8408 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008409 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008410 "$src2, $src3, {sae}, $src4",
8411 (OpNode (_.VT _.RC:$src1),
8412 (_.VT _.RC:$src2),
8413 (_.IntVT _.RC:$src3),
8414 (i32 imm:$src4),
8415 (i32 FROUND_NO_EXC))>, EVEX_B;
8416 }
8417}
8418
8419multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8420 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008421 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8422 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008423 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8424 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8425 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8426 (OpNode (_.VT _.RC:$src1),
8427 (_.VT _.RC:$src2),
8428 (_src3VT.VT _src3VT.RC:$src3),
8429 (i32 imm:$src4),
8430 (i32 FROUND_CURRENT))>;
8431
8432 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8433 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8434 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8435 "$src2, $src3, {sae}, $src4",
8436 (OpNode (_.VT _.RC:$src1),
8437 (_.VT _.RC:$src2),
8438 (_src3VT.VT _src3VT.RC:$src3),
8439 (i32 imm:$src4),
8440 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008441 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8442 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8443 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8444 (OpNode (_.VT _.RC:$src1),
8445 (_.VT _.RC:$src2),
8446 (_src3VT.VT (scalar_to_vector
8447 (_src3VT.ScalarLdFrag addr:$src3))),
8448 (i32 imm:$src4),
8449 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008450 }
8451}
8452
8453multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8454 let Predicates = [HasAVX512] in
8455 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8456 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8457 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8458 let Predicates = [HasAVX512, HasVLX] in {
8459 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8460 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8461 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8462 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8463 }
8464}
8465
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008466defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8467 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008468 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008469defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8470 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008471 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008472defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008473 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008474defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008475 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008476
8477
8478
8479// Patterns used to select SSE scalar fp arithmetic instructions from
8480// either:
8481//
8482// (1) a scalar fp operation followed by a blend
8483//
8484// The effect is that the backend no longer emits unnecessary vector
8485// insert instructions immediately after SSE scalar fp instructions
8486// like addss or mulss.
8487//
8488// For example, given the following code:
8489// __m128 foo(__m128 A, __m128 B) {
8490// A[0] += B[0];
8491// return A;
8492// }
8493//
8494// Previously we generated:
8495// addss %xmm0, %xmm1
8496// movss %xmm1, %xmm0
8497//
8498// We now generate:
8499// addss %xmm1, %xmm0
8500//
8501// (2) a vector packed single/double fp operation followed by a vector insert
8502//
8503// The effect is that the backend converts the packed fp instruction
8504// followed by a vector insert into a single SSE scalar fp instruction.
8505//
8506// For example, given the following code:
8507// __m128 foo(__m128 A, __m128 B) {
8508// __m128 C = A + B;
8509// return (__m128) {c[0], a[1], a[2], a[3]};
8510// }
8511//
8512// Previously we generated:
8513// addps %xmm0, %xmm1
8514// movss %xmm1, %xmm0
8515//
8516// We now generate:
8517// addss %xmm1, %xmm0
8518
8519// TODO: Some canonicalization in lowering would simplify the number of
8520// patterns we have to try to match.
8521multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8522 let Predicates = [HasAVX512] in {
8523 // extracted scalar math op with insert via blend
8524 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8525 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8526 FR32:$src))), (i8 1))),
8527 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8528 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8529
8530 // vector math op with insert via movss
8531 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8532 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8533 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8534
8535 // vector math op with insert via blend
8536 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8537 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8538 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8539 }
8540}
8541
8542defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8543defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8544defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8545defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8546
8547multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8548 let Predicates = [HasAVX512] in {
8549 // extracted scalar math op with insert via movsd
8550 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8551 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8552 FR64:$src))))),
8553 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8554 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8555
8556 // extracted scalar math op with insert via blend
8557 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8558 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8559 FR64:$src))), (i8 1))),
8560 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8561 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8562
8563 // vector math op with insert via movsd
8564 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8565 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8566 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8567
8568 // vector math op with insert via blend
8569 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8570 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8571 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8572 }
8573}
8574
8575defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8576defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8577defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8578defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;