blob: 3d1ddda672155b3e9ebc173032a5532371a3a222 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
Jim Grosbach82891622010-09-29 19:03:54 +0000372// addrmode2base := reg +/- imm12
373//
374def addrmode2base : Operand<i32>,
375 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
376 let PrintMethod = "printAddrMode2Operand";
377 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
378}
379// addrmode2shop := reg +/- reg shop imm
380//
381def addrmode2shop : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000388//
389def addrmode2 : Operand<i32>,
390 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
391 let PrintMethod = "printAddrMode2Operand";
392 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
393}
394
395def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000396 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
397 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printAddrMode2OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode3 := reg +/- reg
403// addrmode3 := reg +/- imm8
404//
405def addrmode3 : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
407 let PrintMethod = "printAddrMode3Operand";
408 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
409}
410
411def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000412 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
413 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 let PrintMethod = "printAddrMode3OffsetOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
418// addrmode4 := reg, <mode|W>
419//
420def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000421 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426// addrmode5 := reg +/- imm8*4
427//
428def addrmode5 : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
430 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000431 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000432}
433
Bob Wilson8b024a52009-07-01 23:16:05 +0000434// addrmode6 := reg with optional writeback
435//
436def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000438 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000439 let MIOperandInfo = (ops GPR:$addr, i32imm);
440}
441
442def am6offset : Operand<i32> {
443 let PrintMethod = "printAddrMode6OffsetOperand";
444 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445}
446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// addrmodepc := pc + reg
448//
449def addrmodepc : Operand<i32>,
450 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
451 let PrintMethod = "printAddrModePCOperand";
452 let MIOperandInfo = (ops GPR, i32imm);
453}
454
Bob Wilson4f38b382009-08-21 21:58:55 +0000455def nohash_imm : Operand<i32> {
456 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460
Evan Cheng37f25d92008-08-28 23:39:26 +0000461include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
463//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000464// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000465//
466
Evan Cheng3924f782008-08-29 07:36:24 +0000467/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000468/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000469multiclass AsI1_bin_irs<bits<4> opcod, string opc,
470 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
471 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000472 // The register-immediate version is re-materializable. This is useful
473 // in particular for taking the address of a local.
474 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000475 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
476 iii, opc, "\t$Rd, $Rn, $imm",
477 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
478 bits<4> Rd;
479 bits<4> Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000481 let Inst{15-12} = Rd;
482 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000484 }
Jim Grosbach62547262010-10-11 18:51:51 +0000485 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
486 iir, opc, "\t$Rd, $Rn, $Rm",
487 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000488 bits<4> Rd;
489 bits<4> Rn;
490 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000491 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000493 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000494 let Inst{3-0} = Rm;
495 let Inst{15-12} = Rd;
496 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 }
Evan Chengedda31c2008-11-05 18:35:52 +0000498 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000499 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000500 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000501 bits<4> Rd;
502 bits<4> Rn;
503 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000505 let Inst{3-0} = Rm;
506 let Inst{15-12} = Rd;
507 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000508 }
Evan Chenga8e29892007-01-19 07:51:42 +0000509}
510
Evan Cheng1e249e32009-06-25 20:59:23 +0000511/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000512/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000513let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000517 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000518 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000520 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 let Inst{25} = 1;
522 }
Evan Chengedda31c2008-11-05 18:35:52 +0000523 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000524 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000525 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
526 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000527 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000528 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000529 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000530 }
Evan Chengedda31c2008-11-05 18:35:52 +0000531 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000532 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000534 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 let Inst{25} = 0;
536 }
Evan Cheng071a2792007-09-11 19:55:27 +0000537}
Evan Chengc85e8322007-07-05 07:13:32 +0000538}
539
540/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000541/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000542/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000543let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000544multiclass AI1_cmp_irs<bits<4> opcod, string opc,
545 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
546 PatFrag opnode, bit Commutable = 0> {
547 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii,
Evan Cheng162e3092009-10-26 23:45:59 +0000548 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000550 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000551 let Inst{25} = 1;
552 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000553 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir,
Evan Cheng162e3092009-10-26 23:45:59 +0000554 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000556 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000557 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000559 let isCommutable = Commutable;
560 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000561 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis,
Evan Cheng162e3092009-10-26 23:45:59 +0000562 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000564 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000565 let Inst{25} = 0;
566 }
Evan Cheng071a2792007-09-11 19:55:27 +0000567}
Evan Chenga8e29892007-01-19 07:51:42 +0000568}
569
Evan Cheng576a3962010-09-25 00:49:35 +0000570/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000571/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000572/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000573multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000574 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000575 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000576 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000577 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000578 let Inst{11-10} = 0b00;
579 let Inst{19-16} = 0b1111;
580 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000581 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000582 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000583 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000584 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000585 let Inst{19-16} = 0b1111;
586 }
Evan Chenga8e29892007-01-19 07:51:42 +0000587}
588
Evan Cheng576a3962010-09-25 00:49:35 +0000589multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000590 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000591 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000592 [/* For disassembly only; pattern left blank */]>,
593 Requires<[IsARM, HasV6]> {
594 let Inst{11-10} = 0b00;
595 let Inst{19-16} = 0b1111;
596 }
597 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000598 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000599 [/* For disassembly only; pattern left blank */]>,
600 Requires<[IsARM, HasV6]> {
601 let Inst{19-16} = 0b1111;
602 }
603}
604
Evan Cheng576a3962010-09-25 00:49:35 +0000605/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000606/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000607multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000608 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000609 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000610 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000611 Requires<[IsARM, HasV6]> {
612 let Inst{11-10} = 0b00;
613 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000614 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
615 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000616 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000617 [(set GPR:$dst, (opnode GPR:$LHS,
618 (rotr GPR:$RHS, rot_imm:$rot)))]>,
619 Requires<[IsARM, HasV6]>;
620}
621
Johnny Chen2ec5e492010-02-22 21:50:40 +0000622// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000623multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000624 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000625 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000626 [/* For disassembly only; pattern left blank */]>,
627 Requires<[IsARM, HasV6]> {
628 let Inst{11-10} = 0b00;
629 }
630 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
631 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000632 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6]>;
635}
636
Evan Cheng62674222009-06-25 23:34:10 +0000637/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
638let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000639multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
640 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000641 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000642 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000643 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000644 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000645 let Inst{25} = 1;
646 }
Evan Cheng62674222009-06-25 23:34:10 +0000647 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000648 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000649 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000650 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000651 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000652 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000653 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000654 }
Evan Cheng62674222009-06-25 23:34:10 +0000655 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000656 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000657 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000658 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000659 let Inst{25} = 0;
660 }
Jim Grosbache5165492009-11-09 00:11:35 +0000661}
662// Carry setting variants
663let Defs = [CPSR] in {
664multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
665 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000666 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000667 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000668 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000669 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000670 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000671 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000672 }
Evan Cheng62674222009-06-25 23:34:10 +0000673 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000674 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000675 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000676 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000677 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000678 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000679 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000680 }
Evan Cheng62674222009-06-25 23:34:10 +0000681 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000682 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000683 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000684 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000685 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000686 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 }
Evan Cheng071a2792007-09-11 19:55:27 +0000688}
Evan Chengc85e8322007-07-05 07:13:32 +0000689}
Jim Grosbache5165492009-11-09 00:11:35 +0000690}
Evan Chengc85e8322007-07-05 07:13:32 +0000691
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000692//===----------------------------------------------------------------------===//
693// Instructions
694//===----------------------------------------------------------------------===//
695
Evan Chenga8e29892007-01-19 07:51:42 +0000696//===----------------------------------------------------------------------===//
697// Miscellaneous Instructions.
698//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000699
Evan Chenga8e29892007-01-19 07:51:42 +0000700/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
701/// the function. The first operand is the ID# for this instruction, the second
702/// is the index into the MachineConstantPool that this is, the third is the
703/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000704let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000705def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000706PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000707 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000708
Jim Grosbach4642ad32010-02-22 23:10:38 +0000709// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
710// from removing one half of the matched pairs. That breaks PEI, which assumes
711// these will always be in pairs, and asserts if it finds otherwise. Better way?
712let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000713def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000714PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000715 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000716
Jim Grosbach64171712010-02-16 21:07:46 +0000717def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000718PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000719 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000720}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000721
Johnny Chenf4d81052010-02-12 22:53:19 +0000722def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6T2]> {
725 let Inst{27-16} = 0b001100100000;
726 let Inst{7-0} = 0b00000000;
727}
728
Johnny Chenf4d81052010-02-12 22:53:19 +0000729def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
730 [/* For disassembly only; pattern left blank */]>,
731 Requires<[IsARM, HasV6T2]> {
732 let Inst{27-16} = 0b001100100000;
733 let Inst{7-0} = 0b00000001;
734}
735
736def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
737 [/* For disassembly only; pattern left blank */]>,
738 Requires<[IsARM, HasV6T2]> {
739 let Inst{27-16} = 0b001100100000;
740 let Inst{7-0} = 0b00000010;
741}
742
743def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
744 [/* For disassembly only; pattern left blank */]>,
745 Requires<[IsARM, HasV6T2]> {
746 let Inst{27-16} = 0b001100100000;
747 let Inst{7-0} = 0b00000011;
748}
749
Johnny Chen2ec5e492010-02-22 21:50:40 +0000750def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
751 "\t$dst, $a, $b",
752 [/* For disassembly only; pattern left blank */]>,
753 Requires<[IsARM, HasV6]> {
754 let Inst{27-20} = 0b01101000;
755 let Inst{7-4} = 0b1011;
756}
757
Johnny Chenf4d81052010-02-12 22:53:19 +0000758def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
759 [/* For disassembly only; pattern left blank */]>,
760 Requires<[IsARM, HasV6T2]> {
761 let Inst{27-16} = 0b001100100000;
762 let Inst{7-0} = 0b00000100;
763}
764
Johnny Chenc6f7b272010-02-11 18:12:29 +0000765// The i32imm operand $val can be used by a debugger to store more information
766// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000767def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000768 [/* For disassembly only; pattern left blank */]>,
769 Requires<[IsARM]> {
770 let Inst{27-20} = 0b00010010;
771 let Inst{7-4} = 0b0111;
772}
773
Johnny Chenb98e1602010-02-12 18:55:33 +0000774// Change Processor State is a system instruction -- for disassembly only.
775// The singleton $opt operand contains the following information:
776// opt{4-0} = mode from Inst{4-0}
777// opt{5} = changemode from Inst{17}
778// opt{8-6} = AIF from Inst{8-6}
779// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000780def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000781 [/* For disassembly only; pattern left blank */]>,
782 Requires<[IsARM]> {
783 let Inst{31-28} = 0b1111;
784 let Inst{27-20} = 0b00010000;
785 let Inst{16} = 0;
786 let Inst{5} = 0;
787}
788
Johnny Chenb92a23f2010-02-21 04:42:01 +0000789// Preload signals the memory system of possible future data/instruction access.
790// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000791//
792// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
793// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000794multiclass APreLoad<bit data, bit read, string opc> {
795
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000796 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000797 !strconcat(opc, "\t[$base, $imm]"), []> {
798 let Inst{31-26} = 0b111101;
799 let Inst{25} = 0; // 0 for immediate form
800 let Inst{24} = data;
801 let Inst{22} = read;
802 let Inst{21-20} = 0b01;
803 }
804
805 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
806 !strconcat(opc, "\t$addr"), []> {
807 let Inst{31-26} = 0b111101;
808 let Inst{25} = 1; // 1 for register form
809 let Inst{24} = data;
810 let Inst{22} = read;
811 let Inst{21-20} = 0b01;
812 let Inst{4} = 0;
813 }
814}
815
816defm PLD : APreLoad<1, 1, "pld">;
817defm PLDW : APreLoad<1, 0, "pldw">;
818defm PLI : APreLoad<0, 1, "pli">;
819
Johnny Chena1e76212010-02-13 02:51:09 +0000820def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
821 [/* For disassembly only; pattern left blank */]>,
822 Requires<[IsARM]> {
823 let Inst{31-28} = 0b1111;
824 let Inst{27-20} = 0b00010000;
825 let Inst{16} = 1;
826 let Inst{9} = 1;
827 let Inst{7-4} = 0b0000;
828}
829
830def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
831 [/* For disassembly only; pattern left blank */]>,
832 Requires<[IsARM]> {
833 let Inst{31-28} = 0b1111;
834 let Inst{27-20} = 0b00010000;
835 let Inst{16} = 1;
836 let Inst{9} = 0;
837 let Inst{7-4} = 0b0000;
838}
839
Johnny Chenf4d81052010-02-12 22:53:19 +0000840def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000841 [/* For disassembly only; pattern left blank */]>,
842 Requires<[IsARM, HasV7]> {
843 let Inst{27-16} = 0b001100100000;
844 let Inst{7-4} = 0b1111;
845}
846
Johnny Chenba6e0332010-02-11 17:14:31 +0000847// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000848let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000849def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000850 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000851 Requires<[IsARM]> {
852 let Inst{27-25} = 0b011;
853 let Inst{24-20} = 0b11111;
854 let Inst{7-5} = 0b111;
855 let Inst{4} = 0b1;
856}
857
Evan Cheng12c3a532008-11-06 17:48:05 +0000858// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000859let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000860def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000861 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000862 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000863
Evan Cheng325474e2008-01-07 23:56:57 +0000864let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000865def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000866 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000867 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000868
Evan Chengd87293c2008-11-06 08:47:38 +0000869def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000870 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000871 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
872
Evan Chengd87293c2008-11-06 08:47:38 +0000873def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000874 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000875 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
876
Evan Chengd87293c2008-11-06 08:47:38 +0000877def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000878 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000879 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
880
Evan Chengd87293c2008-11-06 08:47:38 +0000881def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000882 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000883 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
884}
Chris Lattner13c63102008-01-06 05:55:01 +0000885let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000886def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000887 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000888 [(store GPR:$src, addrmodepc:$addr)]>;
889
Evan Chengd87293c2008-11-06 08:47:38 +0000890def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000891 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000892 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
893
Evan Chengd87293c2008-11-06 08:47:38 +0000894def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000895 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000896 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
897}
Evan Cheng12c3a532008-11-06 17:48:05 +0000898} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000899
Evan Chenge07715c2009-06-23 05:25:29 +0000900
901// LEApcrel - Load a pc-relative address into a register without offending the
902// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000903let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000904let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000905def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000906 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000907 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000908
Jim Grosbacha967d112010-06-21 21:27:27 +0000909} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000910def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000911 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000912 Pseudo, IIC_iALUi,
913 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000914 let Inst{25} = 1;
915}
Evan Chenge07715c2009-06-23 05:25:29 +0000916
Evan Chenga8e29892007-01-19 07:51:42 +0000917//===----------------------------------------------------------------------===//
918// Control Flow Instructions.
919//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000920
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000921let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
922 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000923 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000924 "bx", "\tlr", [(ARMretflag)]>,
925 Requires<[IsARM, HasV4T]> {
926 let Inst{3-0} = 0b1110;
927 let Inst{7-4} = 0b0001;
928 let Inst{19-8} = 0b111111111111;
929 let Inst{27-20} = 0b00010010;
930 }
931
932 // ARMV4 only
933 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
934 "mov", "\tpc, lr", [(ARMretflag)]>,
935 Requires<[IsARM, NoV4T]> {
936 let Inst{11-0} = 0b000000001110;
937 let Inst{15-12} = 0b1111;
938 let Inst{19-16} = 0b0000;
939 let Inst{27-20} = 0b00011010;
940 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000941}
Rafael Espindola27185192006-09-29 21:20:16 +0000942
Bob Wilson04ea6e52009-10-28 00:37:03 +0000943// Indirect branches
944let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000945 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000946 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000947 [(brind GPR:$dst)]>,
948 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000949 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000950 let Inst{7-4} = 0b0001;
951 let Inst{19-8} = 0b111111111111;
952 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000953 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000954 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000955 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000956
957 // ARMV4 only
958 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
959 [(brind GPR:$dst)]>,
960 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000961 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000962 let Inst{11-4} = 0b00000000;
963 let Inst{15-12} = 0b1111;
964 let Inst{19-16} = 0b0000;
965 let Inst{27-20} = 0b00011010;
966 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000967 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000968 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000969}
970
Evan Chenga8e29892007-01-19 07:51:42 +0000971// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000972// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000973let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
974 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000975 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
976 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000977 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000978 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000979 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000980
Bob Wilson54fc1242009-06-22 21:01:46 +0000981// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000982let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000983 Defs = [R0, R1, R2, R3, R12, LR,
984 D0, D1, D2, D3, D4, D5, D6, D7,
985 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000986 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000987 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000988 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000989 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000990 Requires<[IsARM, IsNotDarwin]> {
991 let Inst{31-28} = 0b1110;
992 }
Evan Cheng277f0742007-06-19 21:05:09 +0000993
Evan Cheng12c3a532008-11-06 17:48:05 +0000994 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000995 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000996 [(ARMcall_pred tglobaladdr:$func)]>,
997 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000998
Evan Chenga8e29892007-01-19 07:51:42 +0000999 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001000 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001001 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001002 [(ARMcall GPR:$func)]>,
1003 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001004 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +00001005 let Inst{7-4} = 0b0011;
1006 let Inst{19-8} = 0b111111111111;
1007 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +00001008 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001009 }
1010
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001011 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001012 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1013 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001014 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001015 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001016 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001017 let Inst{7-4} = 0b0001;
1018 let Inst{19-8} = 0b111111111111;
1019 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001020 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001021
1022 // ARMv4
1023 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1024 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1025 [(ARMcall_nolink tGPR:$func)]>,
1026 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1027 let Inst{11-4} = 0b00000000;
1028 let Inst{15-12} = 0b1111;
1029 let Inst{19-16} = 0b0000;
1030 let Inst{27-20} = 0b00011010;
1031 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001032}
1033
1034// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001035let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001036 Defs = [R0, R1, R2, R3, R9, R12, LR,
1037 D0, D1, D2, D3, D4, D5, D6, D7,
1038 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001039 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001040 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001041 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001042 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1043 let Inst{31-28} = 0b1110;
1044 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001045
1046 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001047 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001048 [(ARMcall_pred tglobaladdr:$func)]>,
1049 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001050
1051 // ARMv5T and above
1052 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001053 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001054 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1055 let Inst{7-4} = 0b0011;
1056 let Inst{19-8} = 0b111111111111;
1057 let Inst{27-20} = 0b00010010;
1058 }
1059
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001060 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001061 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1062 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001063 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001064 [(ARMcall_nolink tGPR:$func)]>,
1065 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001066 let Inst{7-4} = 0b0001;
1067 let Inst{19-8} = 0b111111111111;
1068 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001069 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001070
1071 // ARMv4
1072 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1073 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1074 [(ARMcall_nolink tGPR:$func)]>,
1075 Requires<[IsARM, NoV4T, IsDarwin]> {
1076 let Inst{11-4} = 0b00000000;
1077 let Inst{15-12} = 0b1111;
1078 let Inst{19-16} = 0b0000;
1079 let Inst{27-20} = 0b00011010;
1080 }
Rafael Espindola35574632006-07-18 17:00:30 +00001081}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001082
Dale Johannesen51e28e62010-06-03 21:09:53 +00001083// Tail calls.
1084
1085let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1086 // Darwin versions.
1087 let Defs = [R0, R1, R2, R3, R9, R12,
1088 D0, D1, D2, D3, D4, D5, D6, D7,
1089 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1090 D27, D28, D29, D30, D31, PC],
1091 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001092 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1093 Pseudo, IIC_Br,
1094 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001095
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1097 Pseudo, IIC_Br,
1098 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001099
Evan Cheng6523d2f2010-06-19 00:11:54 +00001100 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001101 IIC_Br, "b\t$dst @ TAILCALL",
1102 []>, Requires<[IsDarwin]>;
1103
1104 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001105 IIC_Br, "b.w\t$dst @ TAILCALL",
1106 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001107
Evan Cheng6523d2f2010-06-19 00:11:54 +00001108 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1109 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1110 []>, Requires<[IsDarwin]> {
1111 let Inst{7-4} = 0b0001;
1112 let Inst{19-8} = 0b111111111111;
1113 let Inst{27-20} = 0b00010010;
1114 let Inst{31-28} = 0b1110;
1115 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001116 }
1117
1118 // Non-Darwin versions (the difference is R9).
1119 let Defs = [R0, R1, R2, R3, R12,
1120 D0, D1, D2, D3, D4, D5, D6, D7,
1121 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1122 D27, D28, D29, D30, D31, PC],
1123 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001124 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1125 Pseudo, IIC_Br,
1126 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001127
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001128 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001129 Pseudo, IIC_Br,
1130 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001131
Evan Cheng6523d2f2010-06-19 00:11:54 +00001132 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1133 IIC_Br, "b\t$dst @ TAILCALL",
1134 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001135
Evan Cheng6523d2f2010-06-19 00:11:54 +00001136 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1137 IIC_Br, "b.w\t$dst @ TAILCALL",
1138 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001139
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001140 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001141 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1142 []>, Requires<[IsNotDarwin]> {
1143 let Inst{7-4} = 0b0001;
1144 let Inst{19-8} = 0b111111111111;
1145 let Inst{27-20} = 0b00010010;
1146 let Inst{31-28} = 0b1110;
1147 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001148 }
1149}
1150
David Goodwin1a8f36e2009-08-12 18:31:53 +00001151let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001152 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001153 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001154 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001155 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001156 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001157
Owen Anderson20ab2902007-11-12 07:39:39 +00001158 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001159 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001160 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001161 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001162 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001163 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001164 let Inst{20} = 0; // S Bit
1165 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001166 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001167 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001168 def BR_JTm : JTI<(outs),
1169 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001170 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001171 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1172 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001173 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001174 let Inst{20} = 1; // L bit
1175 let Inst{21} = 0; // W bit
1176 let Inst{22} = 0; // B bit
1177 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001178 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001179 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001180 def BR_JTadd : JTI<(outs),
1181 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001182 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001183 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1184 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001185 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001186 let Inst{20} = 0; // S bit
1187 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001188 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001189 }
1190 } // isNotDuplicable = 1, isIndirectBranch = 1
1191 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001192
Evan Chengc85e8322007-07-05 07:13:32 +00001193 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001194 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001195 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001196 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001197 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001198}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001199
Johnny Chena1e76212010-02-13 02:51:09 +00001200// Branch and Exchange Jazelle -- for disassembly only
1201def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1202 [/* For disassembly only; pattern left blank */]> {
1203 let Inst{23-20} = 0b0010;
1204 //let Inst{19-8} = 0xfff;
1205 let Inst{7-4} = 0b0010;
1206}
1207
Johnny Chen0296f3e2010-02-16 21:59:54 +00001208// Secure Monitor Call is a system instruction -- for disassembly only
1209def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1210 [/* For disassembly only; pattern left blank */]> {
1211 let Inst{23-20} = 0b0110;
1212 let Inst{7-4} = 0b0111;
1213}
1214
Johnny Chen64dfb782010-02-16 20:04:27 +00001215// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001216let isCall = 1 in {
1217def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1218 [/* For disassembly only; pattern left blank */]>;
1219}
1220
Johnny Chenfb566792010-02-17 21:39:10 +00001221// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001222def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1223 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001224 [/* For disassembly only; pattern left blank */]> {
1225 let Inst{31-28} = 0b1111;
1226 let Inst{22-20} = 0b110; // W = 1
1227}
1228
1229def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1230 NoItinerary, "srs${addr:submode}\tsp, $mode",
1231 [/* For disassembly only; pattern left blank */]> {
1232 let Inst{31-28} = 0b1111;
1233 let Inst{22-20} = 0b100; // W = 0
1234}
1235
Johnny Chenfb566792010-02-17 21:39:10 +00001236// Return From Exception is a system instruction -- for disassembly only
1237def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1238 NoItinerary, "rfe${addr:submode}\t$base!",
1239 [/* For disassembly only; pattern left blank */]> {
1240 let Inst{31-28} = 0b1111;
1241 let Inst{22-20} = 0b011; // W = 1
1242}
1243
1244def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1245 NoItinerary, "rfe${addr:submode}\t$base",
1246 [/* For disassembly only; pattern left blank */]> {
1247 let Inst{31-28} = 0b1111;
1248 let Inst{22-20} = 0b001; // W = 0
1249}
1250
Evan Chenga8e29892007-01-19 07:51:42 +00001251//===----------------------------------------------------------------------===//
1252// Load / store Instructions.
1253//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001254
Evan Chenga8e29892007-01-19 07:51:42 +00001255// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001256let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001258 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001259 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001260
Evan Chengfa775d02007-03-19 07:20:03 +00001261// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001262let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1263 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001265 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001266
Evan Chenga8e29892007-01-19 07:51:42 +00001267// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001268def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001269 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001270 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001271
Jim Grosbach64171712010-02-16 21:07:46 +00001272def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001273 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001275
Evan Chenga8e29892007-01-19 07:51:42 +00001276// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001277def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001280
David Goodwin5d598aa2009-08-19 18:00:44 +00001281def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001282 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001283 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001284
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001285let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001286// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001287def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001288 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001289 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001290
Evan Chenga8e29892007-01-19 07:51:42 +00001291// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001292def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001293 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001294 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001295
Evan Chengd87293c2008-11-06 08:47:38 +00001296def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001297 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001298 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001299
Evan Chengd87293c2008-11-06 08:47:38 +00001300def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001301 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001302 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001303
Evan Chengd87293c2008-11-06 08:47:38 +00001304def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001305 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001306 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001307
Evan Chengd87293c2008-11-06 08:47:38 +00001308def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001309 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001310 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001311
Evan Chengd87293c2008-11-06 08:47:38 +00001312def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001313 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001314 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001315
Evan Chengd87293c2008-11-06 08:47:38 +00001316def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001317 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001318 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001319
Evan Chengd87293c2008-11-06 08:47:38 +00001320def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001321 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001322 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001323
Evan Chengd87293c2008-11-06 08:47:38 +00001324def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001326 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001327
Evan Chengd87293c2008-11-06 08:47:38 +00001328def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001330 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001331
1332// For disassembly only
1333def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001334 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001335 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1336 Requires<[IsARM, HasV5TE]>;
1337
1338// For disassembly only
1339def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001340 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001341 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1342 Requires<[IsARM, HasV5TE]>;
1343
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001344} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001345
Johnny Chenadb561d2010-02-18 03:27:42 +00001346// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001347
1348def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001349 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001350 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1351 let Inst{21} = 1; // overwrite
1352}
1353
1354def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001356 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1357 let Inst{21} = 1; // overwrite
1358}
1359
1360def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001361 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001362 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1363 let Inst{21} = 1; // overwrite
1364}
1365
1366def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001367 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001368 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1369 let Inst{21} = 1; // overwrite
1370}
1371
1372def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001373 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001374 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001375 let Inst{21} = 1; // overwrite
1376}
1377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001380 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001381 [(store GPR:$src, addrmode2:$addr)]>;
1382
1383// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001384def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001386 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1387
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1389 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001390 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1391
1392// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001393let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001394def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001396 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001397
1398// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001399def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001400 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001401 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001402 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001403 [(set GPR:$base_wb,
1404 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1405
Evan Chengd87293c2008-11-06 08:47:38 +00001406def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001407 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001409 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001410 [(set GPR:$base_wb,
1411 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1412
Evan Chengd87293c2008-11-06 08:47:38 +00001413def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001414 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001416 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001417 [(set GPR:$base_wb,
1418 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1419
Evan Chengd87293c2008-11-06 08:47:38 +00001420def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001421 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001422 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001423 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001424 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1425 GPR:$base, am3offset:$offset))]>;
1426
Evan Chengd87293c2008-11-06 08:47:38 +00001427def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001428 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001430 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001431 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1432 GPR:$base, am2offset:$offset))]>;
1433
Evan Chengd87293c2008-11-06 08:47:38 +00001434def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001435 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001436 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001437 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001438 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1439 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001440
Johnny Chen39a4bb32010-02-18 22:31:18 +00001441// For disassembly only
1442def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1443 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001444 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001445 "strd", "\t$src1, $src2, [$base, $offset]!",
1446 "$base = $base_wb", []>;
1447
1448// For disassembly only
1449def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1450 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001452 "strd", "\t$src1, $src2, [$base], $offset",
1453 "$base = $base_wb", []>;
1454
Johnny Chenad4df4c2010-03-01 19:22:00 +00001455// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001456
1457def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001458 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001459 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001460 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1461 [/* For disassembly only; pattern left blank */]> {
1462 let Inst{21} = 1; // overwrite
1463}
1464
1465def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001466 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001468 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1469 [/* For disassembly only; pattern left blank */]> {
1470 let Inst{21} = 1; // overwrite
1471}
1472
Johnny Chenad4df4c2010-03-01 19:22:00 +00001473def STRHT: AI3sthpo<(outs GPR:$base_wb),
1474 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001475 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001476 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1477 [/* For disassembly only; pattern left blank */]> {
1478 let Inst{21} = 1; // overwrite
1479}
1480
Evan Chenga8e29892007-01-19 07:51:42 +00001481//===----------------------------------------------------------------------===//
1482// Load / store multiple Instructions.
1483//
1484
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001485let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001486def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001487 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001488 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001489 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001490
Bob Wilson815baeb2010-03-13 01:08:20 +00001491def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1492 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001493 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001494 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001495 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001496} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001497
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001498let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001499def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001500 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001501 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001502 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1503
1504def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1505 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001506 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001507 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001508 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001509} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001510
1511//===----------------------------------------------------------------------===//
1512// Move Instructions.
1513//
1514
Evan Chengcd799b92009-06-12 20:46:18 +00001515let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001516def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001517 "mov", "\t$dst, $src", []>, UnaryDP {
Jim Grosbach62547262010-10-11 18:51:51 +00001518 bits<4> dst;
1519 bits<4> src;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001520
Johnny Chen04301522009-11-07 00:54:36 +00001521 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001522 let Inst{25} = 0;
Jim Grosbach62547262010-10-11 18:51:51 +00001523 let Inst{3-0} = src;
1524 let Inst{15-12} = dst;
Bob Wilson8e86b512009-10-14 19:00:24 +00001525}
1526
Dale Johannesen38d5f042010-06-15 22:24:08 +00001527// A version for the smaller set of tail call registers.
1528let neverHasSideEffects = 1 in
1529def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1530 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
Jim Grosbach62547262010-10-11 18:51:51 +00001531 bits<4> dst;
1532 bits<4> src;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001533
Dale Johannesen38d5f042010-06-15 22:24:08 +00001534 let Inst{11-4} = 0b00000000;
1535 let Inst{25} = 0;
Jim Grosbach62547262010-10-11 18:51:51 +00001536 let Inst{3-0} = src;
1537 let Inst{15-12} = dst;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001538}
1539
Jim Grosbach64171712010-02-16 21:07:46 +00001540def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001541 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001542 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001543 let Inst{25} = 0;
1544}
Evan Chenga2515702007-03-19 07:09:02 +00001545
Evan Chengb3379fb2009-02-05 08:42:55 +00001546let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001547def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001548 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001549 let Inst{25} = 1;
1550}
1551
1552let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001553def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001554 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001555 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001556 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001557 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001558 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001559 let Inst{25} = 1;
1560}
1561
Evan Cheng5adb66a2009-09-28 09:14:39 +00001562let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001563def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1564 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001565 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001566 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001567 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001568 lo16AllZero:$imm))]>, UnaryDP,
1569 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001570 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001571 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001572}
Evan Cheng13ab0202007-07-10 18:08:01 +00001573
Evan Cheng20956592009-10-21 08:15:52 +00001574def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1575 Requires<[IsARM, HasV6T2]>;
1576
David Goodwinca01a8d2009-09-01 18:32:09 +00001577let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001578def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001579 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001580 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001581
1582// These aren't really mov instructions, but we have to define them this way
1583// due to flag operands.
1584
Evan Cheng071a2792007-09-11 19:55:27 +00001585let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001586def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001587 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001588 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001589def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001590 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001591 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001592}
Evan Chenga8e29892007-01-19 07:51:42 +00001593
Evan Chenga8e29892007-01-19 07:51:42 +00001594//===----------------------------------------------------------------------===//
1595// Extend Instructions.
1596//
1597
1598// Sign extenders
1599
Evan Cheng576a3962010-09-25 00:49:35 +00001600defm SXTB : AI_ext_rrot<0b01101010,
1601 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1602defm SXTH : AI_ext_rrot<0b01101011,
1603 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001604
Evan Cheng576a3962010-09-25 00:49:35 +00001605defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001606 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001607defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001608 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001609
Johnny Chen2ec5e492010-02-22 21:50:40 +00001610// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001611defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001612
1613// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001614defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001615
1616// Zero extenders
1617
1618let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001619defm UXTB : AI_ext_rrot<0b01101110,
1620 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1621defm UXTH : AI_ext_rrot<0b01101111,
1622 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1623defm UXTB16 : AI_ext_rrot<0b01101100,
1624 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001625
Jim Grosbach542f6422010-07-28 23:25:44 +00001626// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1627// The transformation should probably be done as a combiner action
1628// instead so we can include a check for masking back in the upper
1629// eight bits of the source into the lower eight bits of the result.
1630//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1631// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001632def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001633 (UXTB16r_rot GPR:$Src, 8)>;
1634
Evan Cheng576a3962010-09-25 00:49:35 +00001635defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001636 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001637defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001638 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001639}
1640
Evan Chenga8e29892007-01-19 07:51:42 +00001641// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001642// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001643defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001644
Evan Chenga8e29892007-01-19 07:51:42 +00001645
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001646def SBFX : I<(outs GPR:$dst),
1647 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001648 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001649 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001650 Requires<[IsARM, HasV6T2]> {
1651 let Inst{27-21} = 0b0111101;
1652 let Inst{6-4} = 0b101;
1653}
1654
1655def UBFX : I<(outs GPR:$dst),
1656 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001657 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001658 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001659 Requires<[IsARM, HasV6T2]> {
1660 let Inst{27-21} = 0b0111111;
1661 let Inst{6-4} = 0b101;
1662}
1663
Evan Chenga8e29892007-01-19 07:51:42 +00001664//===----------------------------------------------------------------------===//
1665// Arithmetic Instructions.
1666//
1667
Jim Grosbach26421962008-10-14 20:36:24 +00001668defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001669 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001670 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001671defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001672 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001673 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001674
Evan Chengc85e8322007-07-05 07:13:32 +00001675// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001676defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001677 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001678 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1679defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001680 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001681 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001682
Evan Cheng62674222009-06-25 23:34:10 +00001683defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001684 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001685defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001686 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001687defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001688 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001689defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001690 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001691
Evan Chengedda31c2008-11-05 18:35:52 +00001692def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001693 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1694 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001695 let Inst{25} = 1;
1696}
Evan Cheng13ab0202007-07-10 18:08:01 +00001697
Bob Wilsoncff71782010-08-05 18:23:43 +00001698// The reg/reg form is only defined for the disassembler; for codegen it is
1699// equivalent to SUBrr.
1700def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001701 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1702 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001703 let Inst{25} = 0;
1704 let Inst{11-4} = 0b00000000;
1705}
1706
Evan Chengedda31c2008-11-05 18:35:52 +00001707def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001708 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1709 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001710 let Inst{25} = 0;
1711}
Evan Chengc85e8322007-07-05 07:13:32 +00001712
1713// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001714let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001715def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001716 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001717 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001718 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001719 let Inst{25} = 1;
1720}
Evan Chengedda31c2008-11-05 18:35:52 +00001721def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001722 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001723 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001724 let Inst{20} = 1;
1725 let Inst{25} = 0;
1726}
Evan Cheng071a2792007-09-11 19:55:27 +00001727}
Evan Chengc85e8322007-07-05 07:13:32 +00001728
Evan Cheng62674222009-06-25 23:34:10 +00001729let Uses = [CPSR] in {
1730def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001731 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001732 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1733 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001734 let Inst{25} = 1;
1735}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001736// The reg/reg form is only defined for the disassembler; for codegen it is
1737// equivalent to SUBrr.
1738def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1739 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1740 [/* For disassembly only; pattern left blank */]> {
1741 let Inst{25} = 0;
1742 let Inst{11-4} = 0b00000000;
1743}
Evan Cheng62674222009-06-25 23:34:10 +00001744def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001745 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001746 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1747 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001748 let Inst{25} = 0;
1749}
Evan Cheng62674222009-06-25 23:34:10 +00001750}
1751
1752// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001753let Defs = [CPSR], Uses = [CPSR] in {
1754def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001755 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001756 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1757 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001758 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001759 let Inst{25} = 1;
1760}
Evan Cheng1e249e32009-06-25 20:59:23 +00001761def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001762 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001763 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1764 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001765 let Inst{20} = 1;
1766 let Inst{25} = 0;
1767}
Evan Cheng071a2792007-09-11 19:55:27 +00001768}
Evan Cheng2c614c52007-06-06 10:17:05 +00001769
Evan Chenga8e29892007-01-19 07:51:42 +00001770// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001771// The assume-no-carry-in form uses the negation of the input since add/sub
1772// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1773// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1774// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001775def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1776 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001777def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1778 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1779// The with-carry-in form matches bitwise not instead of the negation.
1780// Effectively, the inverse interpretation of the carry flag already accounts
1781// for part of the negation.
1782def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1783 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001784
1785// Note: These are implemented in C++ code, because they have to generate
1786// ADD/SUBrs instructions, which use a complex pattern that a xform function
1787// cannot produce.
1788// (mul X, 2^n+1) -> (add (X << n), X)
1789// (mul X, 2^n-1) -> (rsb X, (X << n))
1790
Johnny Chen667d1272010-02-22 18:50:54 +00001791// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001792// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001793class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1794 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001795 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001796 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001797 let Inst{27-20} = op27_20;
1798 let Inst{7-4} = op7_4;
1799}
1800
Johnny Chen667d1272010-02-22 18:50:54 +00001801// Saturating add/subtract -- for disassembly only
1802
Nate Begeman692433b2010-07-29 17:56:55 +00001803def QADD : AAI<0b00010000, 0b0101, "qadd",
1804 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001805def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1806def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1807def QASX : AAI<0b01100010, 0b0011, "qasx">;
1808def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1809def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1810def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001811def QSUB : AAI<0b00010010, 0b0101, "qsub",
1812 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001813def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1814def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1815def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1816def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1817def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1818def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1819def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1820def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1821
1822// Signed/Unsigned add/subtract -- for disassembly only
1823
1824def SASX : AAI<0b01100001, 0b0011, "sasx">;
1825def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1826def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1827def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1828def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1829def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1830def UASX : AAI<0b01100101, 0b0011, "uasx">;
1831def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1832def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1833def USAX : AAI<0b01100101, 0b0101, "usax">;
1834def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1835def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1836
1837// Signed/Unsigned halving add/subtract -- for disassembly only
1838
1839def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1840def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1841def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1842def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1843def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1844def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1845def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1846def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1847def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1848def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1849def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1850def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1851
Johnny Chenadc77332010-02-26 22:04:29 +00001852// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001853
Johnny Chenadc77332010-02-26 22:04:29 +00001854def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001855 MulFrm /* for convenience */, NoItinerary, "usad8",
1856 "\t$dst, $a, $b", []>,
1857 Requires<[IsARM, HasV6]> {
1858 let Inst{27-20} = 0b01111000;
1859 let Inst{15-12} = 0b1111;
1860 let Inst{7-4} = 0b0001;
1861}
1862def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1863 MulFrm /* for convenience */, NoItinerary, "usada8",
1864 "\t$dst, $a, $b, $acc", []>,
1865 Requires<[IsARM, HasV6]> {
1866 let Inst{27-20} = 0b01111000;
1867 let Inst{7-4} = 0b0001;
1868}
1869
1870// Signed/Unsigned saturate -- for disassembly only
1871
Bob Wilson22f5dc72010-08-16 18:27:34 +00001872def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001873 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1874 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001875 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001876 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001877}
1878
Bob Wilson9a1c1892010-08-11 00:01:18 +00001879def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001880 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1881 [/* For disassembly only; pattern left blank */]> {
1882 let Inst{27-20} = 0b01101010;
1883 let Inst{7-4} = 0b0011;
1884}
1885
Bob Wilson22f5dc72010-08-16 18:27:34 +00001886def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001887 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1888 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001889 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001890 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001891}
1892
Bob Wilson9a1c1892010-08-11 00:01:18 +00001893def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001894 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1895 [/* For disassembly only; pattern left blank */]> {
1896 let Inst{27-20} = 0b01101110;
1897 let Inst{7-4} = 0b0011;
1898}
Evan Chenga8e29892007-01-19 07:51:42 +00001899
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001900def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1901def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001902
Evan Chenga8e29892007-01-19 07:51:42 +00001903//===----------------------------------------------------------------------===//
1904// Bitwise Instructions.
1905//
1906
Jim Grosbach26421962008-10-14 20:36:24 +00001907defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001908 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001909 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001910defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001911 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001912 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001913defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001914 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001915 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001916defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001917 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001918 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001919defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001920 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001921 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001922
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001923def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001924 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001925 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001926 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1927 Requires<[IsARM, HasV6T2]> {
1928 let Inst{27-21} = 0b0111110;
1929 let Inst{6-0} = 0b0011111;
1930}
1931
Johnny Chenb2503c02010-02-17 06:31:48 +00001932// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001933def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001934 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001935 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1936 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1937 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001938 Requires<[IsARM, HasV6T2]> {
1939 let Inst{27-21} = 0b0111110;
1940 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1941}
1942
Evan Cheng5d42c562010-09-29 00:49:25 +00001943def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001944 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001945 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001946 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001947 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001948}
Evan Chengedda31c2008-11-05 18:35:52 +00001949def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001950 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001951 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1952 let Inst{25} = 0;
1953}
Evan Chengb3379fb2009-02-05 08:42:55 +00001954let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001955def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001956 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001957 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1958 let Inst{25} = 1;
1959}
Evan Chenga8e29892007-01-19 07:51:42 +00001960
1961def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1962 (BICri GPR:$src, so_imm_not:$imm)>;
1963
1964//===----------------------------------------------------------------------===//
1965// Multiply Instructions.
1966//
1967
Evan Cheng8de898a2009-06-26 00:19:44 +00001968let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001969def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001970 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001971 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
Evan Chengfbc9d412008-11-06 01:21:28 +00001973def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001974 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001975 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001976
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001977def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001978 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001979 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1980 Requires<[IsARM, HasV6T2]>;
1981
Evan Chenga8e29892007-01-19 07:51:42 +00001982// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001983let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001984let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001985def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001986 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001987 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001988
Evan Chengfbc9d412008-11-06 01:21:28 +00001989def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001990 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001991 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001992}
Evan Chenga8e29892007-01-19 07:51:42 +00001993
1994// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001995def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001996 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001997 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001998
Evan Chengfbc9d412008-11-06 01:21:28 +00001999def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002000 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002001 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002002
Evan Chengfbc9d412008-11-06 01:21:28 +00002003def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002004 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002005 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002006 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002007} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002008
2009// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002010def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002011 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002012 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002013 Requires<[IsARM, HasV6]> {
2014 let Inst{7-4} = 0b0001;
2015 let Inst{15-12} = 0b1111;
2016}
Evan Cheng13ab0202007-07-10 18:08:01 +00002017
Johnny Chen2ec5e492010-02-22 21:50:40 +00002018def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2019 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2020 [/* For disassembly only; pattern left blank */]>,
2021 Requires<[IsARM, HasV6]> {
2022 let Inst{7-4} = 0b0011; // R = 1
2023 let Inst{15-12} = 0b1111;
2024}
2025
Evan Chengfbc9d412008-11-06 01:21:28 +00002026def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002027 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002028 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002029 Requires<[IsARM, HasV6]> {
2030 let Inst{7-4} = 0b0001;
2031}
Evan Chenga8e29892007-01-19 07:51:42 +00002032
Johnny Chen2ec5e492010-02-22 21:50:40 +00002033def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2034 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2035 [/* For disassembly only; pattern left blank */]>,
2036 Requires<[IsARM, HasV6]> {
2037 let Inst{7-4} = 0b0011; // R = 1
2038}
Evan Chenga8e29892007-01-19 07:51:42 +00002039
Evan Chengfbc9d412008-11-06 01:21:28 +00002040def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002041 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002042 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002043 Requires<[IsARM, HasV6]> {
2044 let Inst{7-4} = 0b1101;
2045}
Evan Chenga8e29892007-01-19 07:51:42 +00002046
Johnny Chen2ec5e492010-02-22 21:50:40 +00002047def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2048 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2049 [/* For disassembly only; pattern left blank */]>,
2050 Requires<[IsARM, HasV6]> {
2051 let Inst{7-4} = 0b1111; // R = 1
2052}
2053
Raul Herbster37fb5b12007-08-30 23:25:47 +00002054multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002055 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002056 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002057 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2058 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002059 Requires<[IsARM, HasV5TE]> {
2060 let Inst{5} = 0;
2061 let Inst{6} = 0;
2062 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002063
Evan Chengeb4f52e2008-11-06 03:35:07 +00002064 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002065 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002066 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002067 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002068 Requires<[IsARM, HasV5TE]> {
2069 let Inst{5} = 0;
2070 let Inst{6} = 1;
2071 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002072
Evan Chengeb4f52e2008-11-06 03:35:07 +00002073 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002074 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002075 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002076 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002077 Requires<[IsARM, HasV5TE]> {
2078 let Inst{5} = 1;
2079 let Inst{6} = 0;
2080 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002081
Evan Chengeb4f52e2008-11-06 03:35:07 +00002082 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002083 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002084 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2085 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002086 Requires<[IsARM, HasV5TE]> {
2087 let Inst{5} = 1;
2088 let Inst{6} = 1;
2089 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002090
Evan Chengeb4f52e2008-11-06 03:35:07 +00002091 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002092 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002093 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002094 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002095 Requires<[IsARM, HasV5TE]> {
2096 let Inst{5} = 1;
2097 let Inst{6} = 0;
2098 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002099
Evan Chengeb4f52e2008-11-06 03:35:07 +00002100 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002101 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002102 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002103 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002104 Requires<[IsARM, HasV5TE]> {
2105 let Inst{5} = 1;
2106 let Inst{6} = 1;
2107 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002108}
2109
Raul Herbster37fb5b12007-08-30 23:25:47 +00002110
2111multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002112 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002113 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002114 [(set GPR:$dst, (add GPR:$acc,
2115 (opnode (sext_inreg GPR:$a, i16),
2116 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002117 Requires<[IsARM, HasV5TE]> {
2118 let Inst{5} = 0;
2119 let Inst{6} = 0;
2120 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002121
Evan Chengeb4f52e2008-11-06 03:35:07 +00002122 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002123 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002124 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002125 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002126 Requires<[IsARM, HasV5TE]> {
2127 let Inst{5} = 0;
2128 let Inst{6} = 1;
2129 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002130
Evan Chengeb4f52e2008-11-06 03:35:07 +00002131 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002132 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002133 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002134 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002135 Requires<[IsARM, HasV5TE]> {
2136 let Inst{5} = 1;
2137 let Inst{6} = 0;
2138 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002139
Evan Chengeb4f52e2008-11-06 03:35:07 +00002140 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002141 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2142 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2143 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002144 Requires<[IsARM, HasV5TE]> {
2145 let Inst{5} = 1;
2146 let Inst{6} = 1;
2147 }
Evan Chenga8e29892007-01-19 07:51:42 +00002148
Evan Chengeb4f52e2008-11-06 03:35:07 +00002149 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002150 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002151 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002152 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002153 Requires<[IsARM, HasV5TE]> {
2154 let Inst{5} = 0;
2155 let Inst{6} = 0;
2156 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002157
Evan Chengeb4f52e2008-11-06 03:35:07 +00002158 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002159 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002160 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002161 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002162 Requires<[IsARM, HasV5TE]> {
2163 let Inst{5} = 0;
2164 let Inst{6} = 1;
2165 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002166}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002167
Raul Herbster37fb5b12007-08-30 23:25:47 +00002168defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2169defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002170
Johnny Chen83498e52010-02-12 21:59:23 +00002171// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2172def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2173 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2174 [/* For disassembly only; pattern left blank */]>,
2175 Requires<[IsARM, HasV5TE]> {
2176 let Inst{5} = 0;
2177 let Inst{6} = 0;
2178}
2179
2180def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2181 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2182 [/* For disassembly only; pattern left blank */]>,
2183 Requires<[IsARM, HasV5TE]> {
2184 let Inst{5} = 0;
2185 let Inst{6} = 1;
2186}
2187
2188def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2189 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2190 [/* For disassembly only; pattern left blank */]>,
2191 Requires<[IsARM, HasV5TE]> {
2192 let Inst{5} = 1;
2193 let Inst{6} = 0;
2194}
2195
2196def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2197 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2198 [/* For disassembly only; pattern left blank */]>,
2199 Requires<[IsARM, HasV5TE]> {
2200 let Inst{5} = 1;
2201 let Inst{6} = 1;
2202}
2203
Johnny Chen667d1272010-02-22 18:50:54 +00002204// Helper class for AI_smld -- for disassembly only
2205class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2206 InstrItinClass itin, string opc, string asm>
2207 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2208 let Inst{4} = 1;
2209 let Inst{5} = swap;
2210 let Inst{6} = sub;
2211 let Inst{7} = 0;
2212 let Inst{21-20} = 0b00;
2213 let Inst{22} = long;
2214 let Inst{27-23} = 0b01110;
2215}
2216
2217multiclass AI_smld<bit sub, string opc> {
2218
2219 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2220 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2221
2222 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2223 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2224
2225 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2226 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2227
2228 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2229 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2230
2231}
2232
2233defm SMLA : AI_smld<0, "smla">;
2234defm SMLS : AI_smld<1, "smls">;
2235
Johnny Chen2ec5e492010-02-22 21:50:40 +00002236multiclass AI_sdml<bit sub, string opc> {
2237
2238 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2239 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2240 let Inst{15-12} = 0b1111;
2241 }
2242
2243 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2244 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2245 let Inst{15-12} = 0b1111;
2246 }
2247
2248}
2249
2250defm SMUA : AI_sdml<0, "smua">;
2251defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002252
Evan Chenga8e29892007-01-19 07:51:42 +00002253//===----------------------------------------------------------------------===//
2254// Misc. Arithmetic Instructions.
2255//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002256
David Goodwin5d598aa2009-08-19 18:00:44 +00002257def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002258 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002259 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2260 let Inst{7-4} = 0b0001;
2261 let Inst{11-8} = 0b1111;
2262 let Inst{19-16} = 0b1111;
2263}
Rafael Espindola199dd672006-10-17 13:13:23 +00002264
Jim Grosbach3482c802010-01-18 19:58:49 +00002265def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002266 "rbit", "\t$dst, $src",
2267 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2268 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002269 let Inst{7-4} = 0b0011;
2270 let Inst{11-8} = 0b1111;
2271 let Inst{19-16} = 0b1111;
2272}
2273
David Goodwin5d598aa2009-08-19 18:00:44 +00002274def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002275 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002276 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2277 let Inst{7-4} = 0b0011;
2278 let Inst{11-8} = 0b1111;
2279 let Inst{19-16} = 0b1111;
2280}
Rafael Espindola199dd672006-10-17 13:13:23 +00002281
David Goodwin5d598aa2009-08-19 18:00:44 +00002282def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002283 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002284 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002285 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2286 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2287 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2288 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002289 Requires<[IsARM, HasV6]> {
2290 let Inst{7-4} = 0b1011;
2291 let Inst{11-8} = 0b1111;
2292 let Inst{19-16} = 0b1111;
2293}
Rafael Espindola27185192006-09-29 21:20:16 +00002294
David Goodwin5d598aa2009-08-19 18:00:44 +00002295def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002296 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002297 [(set GPR:$dst,
2298 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002299 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2300 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002301 Requires<[IsARM, HasV6]> {
2302 let Inst{7-4} = 0b1011;
2303 let Inst{11-8} = 0b1111;
2304 let Inst{19-16} = 0b1111;
2305}
Rafael Espindola27185192006-09-29 21:20:16 +00002306
Bob Wilsonf955f292010-08-17 17:23:19 +00002307def lsl_shift_imm : SDNodeXForm<imm, [{
2308 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2309 return CurDAG->getTargetConstant(Sh, MVT::i32);
2310}]>;
2311
2312def lsl_amt : PatLeaf<(i32 imm), [{
2313 return (N->getZExtValue() < 32);
2314}], lsl_shift_imm>;
2315
Evan Cheng8b59db32008-11-07 01:41:35 +00002316def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002317 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2318 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002319 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002320 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002321 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002322 Requires<[IsARM, HasV6]> {
2323 let Inst{6-4} = 0b001;
2324}
Rafael Espindola27185192006-09-29 21:20:16 +00002325
Evan Chenga8e29892007-01-19 07:51:42 +00002326// Alternate cases for PKHBT where identities eliminate some nodes.
2327def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2328 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002329def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2330 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002331
Bob Wilsonf955f292010-08-17 17:23:19 +00002332def asr_shift_imm : SDNodeXForm<imm, [{
2333 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2334 return CurDAG->getTargetConstant(Sh, MVT::i32);
2335}]>;
2336
2337def asr_amt : PatLeaf<(i32 imm), [{
2338 return (N->getZExtValue() <= 32);
2339}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002340
Bob Wilsondc66eda2010-08-16 22:26:55 +00002341// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2342// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002343def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002344 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002345 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002346 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002347 (and (sra GPR:$src2, asr_amt:$sh),
2348 0xFFFF)))]>,
2349 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002350 let Inst{6-4} = 0b101;
2351}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002352
Evan Chenga8e29892007-01-19 07:51:42 +00002353// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2354// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002355def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002356 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002357def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002358 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2359 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002360
Evan Chenga8e29892007-01-19 07:51:42 +00002361//===----------------------------------------------------------------------===//
2362// Comparison Instructions...
2363//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002364
Jim Grosbach26421962008-10-14 20:36:24 +00002365defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002366 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002367 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002368
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002369// FIXME: We have to be careful when using the CMN instruction and comparison
2370// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002371// results:
2372//
2373// rsbs r1, r1, 0
2374// cmp r0, r1
2375// mov r0, #0
2376// it ls
2377// mov r0, #1
2378//
2379// and:
2380//
2381// cmn r0, r1
2382// mov r0, #0
2383// it ls
2384// mov r0, #1
2385//
2386// However, the CMN gives the *opposite* result when r1 is 0. This is because
2387// the carry flag is set in the CMP case but not in the CMN case. In short, the
2388// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2389// value of r0 and the carry bit (because the "carry bit" parameter to
2390// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2391// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2392// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2393// parameter to AddWithCarry is defined as 0).
2394//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002395// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002396//
2397// x = 0
2398// ~x = 0xFFFF FFFF
2399// ~x + 1 = 0x1 0000 0000
2400// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2401//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002402// Therefore, we should disable CMN when comparing against zero, until we can
2403// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2404// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002405//
2406// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2407//
2408// This is related to <rdar://problem/7569620>.
2409//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002410//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2411// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002412
Evan Chenga8e29892007-01-19 07:51:42 +00002413// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002414defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002415 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002416 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002417defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002418 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002419 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002420
David Goodwinc0309b42009-06-29 15:33:01 +00002421defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002422 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002423 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2424defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002425 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002426 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002427
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002428//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2429// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002430
David Goodwinc0309b42009-06-29 15:33:01 +00002431def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002432 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002433
Evan Cheng218977b2010-07-13 19:27:42 +00002434// Pseudo i64 compares for some floating point compares.
2435let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2436 Defs = [CPSR] in {
2437def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002438 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002439 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002440 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2441
2442def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002443 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002444 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2445} // usesCustomInserter
2446
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002447
Evan Chenga8e29892007-01-19 07:51:42 +00002448// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002449// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002450// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002451// FIXME: These should all be pseudo-instructions that get expanded to
2452// the normal MOV instructions. That would fix the dependency on
2453// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002454let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002455def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002456 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002457 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002458 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002459 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002460 let Inst{25} = 0;
2461}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002462
Evan Chengd87293c2008-11-06 08:47:38 +00002463def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002464 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002465 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002466 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002467 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002468 let Inst{25} = 0;
2469}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002470
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002471def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2472 DPFrm, IIC_iMOVi,
2473 "movw", "\t$dst, $src",
2474 []>,
2475 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2476 UnaryDP {
2477 let Inst{20} = 0;
2478 let Inst{25} = 1;
2479}
2480
Evan Chengd87293c2008-11-06 08:47:38 +00002481def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002482 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002483 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002484 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002485 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002486 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002487}
Owen Andersonf523e472010-09-23 23:45:25 +00002488} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002489
Jim Grosbach3728e962009-12-10 00:11:09 +00002490//===----------------------------------------------------------------------===//
2491// Atomic operations intrinsics
2492//
2493
2494// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002495let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002496def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002497 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002498 let Inst{31-4} = 0xf57ff05;
2499 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002500 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002501 let Inst{3-0} = 0b1111;
2502}
Jim Grosbach3728e962009-12-10 00:11:09 +00002503
Johnny Chen7def14f2010-08-11 23:35:12 +00002504def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002505 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002506 let Inst{31-4} = 0xf57ff04;
2507 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002508 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002509 let Inst{3-0} = 0b1111;
2510}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002511
Johnny Chen7def14f2010-08-11 23:35:12 +00002512def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002513 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002514 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002515 Requires<[IsARM, HasV6]> {
2516 // FIXME: add support for options other than a full system DMB
2517 // FIXME: add encoding
2518}
2519
Johnny Chen7def14f2010-08-11 23:35:12 +00002520def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002521 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002522 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002523 Requires<[IsARM, HasV6]> {
2524 // FIXME: add support for options other than a full system DSB
2525 // FIXME: add encoding
2526}
Jim Grosbach3728e962009-12-10 00:11:09 +00002527}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002528
Johnny Chen1adc40c2010-08-12 20:46:17 +00002529// Memory Barrier Operations Variants -- for disassembly only
2530
2531def memb_opt : Operand<i32> {
2532 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002533}
2534
Johnny Chen1adc40c2010-08-12 20:46:17 +00002535class AMBI<bits<4> op7_4, string opc>
2536 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2537 [/* For disassembly only; pattern left blank */]>,
2538 Requires<[IsARM, HasDB]> {
2539 let Inst{31-8} = 0xf57ff0;
2540 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002541}
2542
2543// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002544def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002545
2546// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002547def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002548
2549// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002550def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2551 Requires<[IsARM, HasDB]> {
2552 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002553 let Inst{3-0} = 0b1111;
2554}
2555
Jim Grosbach66869102009-12-11 18:52:41 +00002556let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002557 let Uses = [CPSR] in {
2558 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002559 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002560 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2561 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002562 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002563 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2564 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002565 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002566 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2567 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002568 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002569 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2570 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002571 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002572 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2573 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002574 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002575 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2576 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002577 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002578 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2579 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002580 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002581 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2582 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002584 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2585 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002587 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2588 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002589 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002590 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2591 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002593 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2594 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002595 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002596 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2597 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002598 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002599 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2600 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002602 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2603 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002605 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2606 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002607 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002608 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2609 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002610 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002611 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2612
2613 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002615 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2616 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002617 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002618 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2619 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002621 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2622
Jim Grosbache801dc42009-12-12 01:40:06 +00002623 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002624 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002625 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2626 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002627 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002628 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2629 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002630 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002631 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2632}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002633}
2634
2635let mayLoad = 1 in {
2636def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2637 "ldrexb", "\t$dest, [$ptr]",
2638 []>;
2639def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2640 "ldrexh", "\t$dest, [$ptr]",
2641 []>;
2642def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2643 "ldrex", "\t$dest, [$ptr]",
2644 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002645def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002646 NoItinerary,
2647 "ldrexd", "\t$dest, $dest2, [$ptr]",
2648 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002649}
2650
Jim Grosbach587b0722009-12-16 19:44:06 +00002651let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002652def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002653 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002654 "strexb", "\t$success, $src, [$ptr]",
2655 []>;
2656def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2657 NoItinerary,
2658 "strexh", "\t$success, $src, [$ptr]",
2659 []>;
2660def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002661 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002662 "strex", "\t$success, $src, [$ptr]",
2663 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002664def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002665 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2666 NoItinerary,
2667 "strexd", "\t$success, $src, $src2, [$ptr]",
2668 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002669}
2670
Johnny Chenb9436272010-02-17 22:37:58 +00002671// Clear-Exclusive is for disassembly only.
2672def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2673 [/* For disassembly only; pattern left blank */]>,
2674 Requires<[IsARM, HasV7]> {
2675 let Inst{31-20} = 0xf57;
2676 let Inst{7-4} = 0b0001;
2677}
2678
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002679// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2680let mayLoad = 1 in {
2681def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2682 "swp", "\t$dst, $src, [$ptr]",
2683 [/* For disassembly only; pattern left blank */]> {
2684 let Inst{27-23} = 0b00010;
2685 let Inst{22} = 0; // B = 0
2686 let Inst{21-20} = 0b00;
2687 let Inst{7-4} = 0b1001;
2688}
2689
2690def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2691 "swpb", "\t$dst, $src, [$ptr]",
2692 [/* For disassembly only; pattern left blank */]> {
2693 let Inst{27-23} = 0b00010;
2694 let Inst{22} = 1; // B = 1
2695 let Inst{21-20} = 0b00;
2696 let Inst{7-4} = 0b1001;
2697}
2698}
2699
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002700//===----------------------------------------------------------------------===//
2701// TLS Instructions
2702//
2703
2704// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002705let isCall = 1,
2706 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002707 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002708 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002709 [(set R0, ARMthread_pointer)]>;
2710}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002711
Evan Chenga8e29892007-01-19 07:51:42 +00002712//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002713// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002714// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002715// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002716// Since by its nature we may be coming from some other function to get
2717// here, and we're using the stack frame for the containing function to
2718// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002719// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002720// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002721// except for our own input by listing the relevant registers in Defs. By
2722// doing so, we also cause the prologue/epilogue code to actively preserve
2723// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002724// A constant value is passed in $val, and we use the location as a scratch.
2725let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002726 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2727 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002728 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002729 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002730 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002731 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002732 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002733 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2734 Requires<[IsARM, HasVFP2]>;
2735}
2736
2737let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002738 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2739 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002740 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2741 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002742 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002743 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2744 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002745}
2746
Jim Grosbach5eb19512010-05-22 01:06:18 +00002747// FIXME: Non-Darwin version(s)
2748let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2749 Defs = [ R7, LR, SP ] in {
2750def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2751 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002752 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002753 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2754 Requires<[IsARM, IsDarwin]>;
2755}
2756
Jim Grosbach0e0da732009-05-12 23:59:14 +00002757//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002758// Non-Instruction Patterns
2759//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002760
Evan Chenga8e29892007-01-19 07:51:42 +00002761// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002762
Evan Chenga8e29892007-01-19 07:51:42 +00002763// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002764// FIXME: Expand this in ARMExpandPseudoInsts.
2765// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002766let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002767def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002768 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002769 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002770 [(set GPR:$dst, so_imm2part:$src)]>,
2771 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002772
Evan Chenga8e29892007-01-19 07:51:42 +00002773def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002774 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2775 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002776def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002777 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2778 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002779def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2780 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2781 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002782def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2783 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2784 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002785
Evan Cheng5adb66a2009-09-28 09:14:39 +00002786// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002787// This is a single pseudo instruction, the benefit is that it can be remat'd
2788// as a single unit instead of having to handle reg inputs.
2789// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002790let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002791def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2792 [(set GPR:$dst, (i32 imm:$src))]>,
2793 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002794
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002795// ConstantPool, GlobalAddress, and JumpTable
2796def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2797 Requires<[IsARM, DontUseMovt]>;
2798def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2799def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2800 Requires<[IsARM, UseMovt]>;
2801def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2802 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2803
Evan Chenga8e29892007-01-19 07:51:42 +00002804// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002805
Dale Johannesen51e28e62010-06-03 21:09:53 +00002806// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002807def : ARMPat<(ARMtcret tcGPR:$dst),
2808 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002809
2810def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2811 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2812
2813def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2814 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2815
Dale Johannesen38d5f042010-06-15 22:24:08 +00002816def : ARMPat<(ARMtcret tcGPR:$dst),
2817 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002818
2819def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2820 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2821
2822def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2823 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002824
Evan Chenga8e29892007-01-19 07:51:42 +00002825// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002826def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002827 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002828def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002829 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002830
Evan Chenga8e29892007-01-19 07:51:42 +00002831// zextload i1 -> zextload i8
2832def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002833
Evan Chenga8e29892007-01-19 07:51:42 +00002834// extload -> zextload
2835def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2836def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2837def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002838
Evan Cheng83b5cf02008-11-05 23:22:34 +00002839def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2840def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2841
Evan Cheng34b12d22007-01-19 20:27:35 +00002842// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002843def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2844 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002845 (SMULBB GPR:$a, GPR:$b)>;
2846def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2847 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002848def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2849 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002850 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002851def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002852 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002853def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2854 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002855 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002856def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002857 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002858def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2859 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002860 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002861def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002862 (SMULWB GPR:$a, GPR:$b)>;
2863
2864def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002865 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2866 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002867 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2868def : ARMV5TEPat<(add GPR:$acc,
2869 (mul sext_16_node:$a, sext_16_node:$b)),
2870 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2871def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002872 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2873 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002874 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2875def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002876 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002877 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2878def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002879 (mul (sra GPR:$a, (i32 16)),
2880 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002881 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2882def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002883 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002884 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2885def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002886 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2887 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002888 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2889def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002890 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002891 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2892
Evan Chenga8e29892007-01-19 07:51:42 +00002893//===----------------------------------------------------------------------===//
2894// Thumb Support
2895//
2896
2897include "ARMInstrThumb.td"
2898
2899//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002900// Thumb2 Support
2901//
2902
2903include "ARMInstrThumb2.td"
2904
2905//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002906// Floating Point Support
2907//
2908
2909include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002910
2911//===----------------------------------------------------------------------===//
2912// Advanced SIMD (NEON) Support
2913//
2914
2915include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002916
2917//===----------------------------------------------------------------------===//
2918// Coprocessor Instructions. For disassembly only.
2919//
2920
2921def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2922 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2923 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2924 [/* For disassembly only; pattern left blank */]> {
2925 let Inst{4} = 0;
2926}
2927
2928def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2929 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2930 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2931 [/* For disassembly only; pattern left blank */]> {
2932 let Inst{31-28} = 0b1111;
2933 let Inst{4} = 0;
2934}
2935
Johnny Chen64dfb782010-02-16 20:04:27 +00002936class ACI<dag oops, dag iops, string opc, string asm>
2937 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2938 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2939 let Inst{27-25} = 0b110;
2940}
2941
2942multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2943
2944 def _OFFSET : ACI<(outs),
2945 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2946 opc, "\tp$cop, cr$CRd, $addr"> {
2947 let Inst{31-28} = op31_28;
2948 let Inst{24} = 1; // P = 1
2949 let Inst{21} = 0; // W = 0
2950 let Inst{22} = 0; // D = 0
2951 let Inst{20} = load;
2952 }
2953
2954 def _PRE : ACI<(outs),
2955 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2956 opc, "\tp$cop, cr$CRd, $addr!"> {
2957 let Inst{31-28} = op31_28;
2958 let Inst{24} = 1; // P = 1
2959 let Inst{21} = 1; // W = 1
2960 let Inst{22} = 0; // D = 0
2961 let Inst{20} = load;
2962 }
2963
2964 def _POST : ACI<(outs),
2965 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2966 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2967 let Inst{31-28} = op31_28;
2968 let Inst{24} = 0; // P = 0
2969 let Inst{21} = 1; // W = 1
2970 let Inst{22} = 0; // D = 0
2971 let Inst{20} = load;
2972 }
2973
2974 def _OPTION : ACI<(outs),
2975 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2976 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2977 let Inst{31-28} = op31_28;
2978 let Inst{24} = 0; // P = 0
2979 let Inst{23} = 1; // U = 1
2980 let Inst{21} = 0; // W = 0
2981 let Inst{22} = 0; // D = 0
2982 let Inst{20} = load;
2983 }
2984
2985 def L_OFFSET : ACI<(outs),
2986 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002987 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002988 let Inst{31-28} = op31_28;
2989 let Inst{24} = 1; // P = 1
2990 let Inst{21} = 0; // W = 0
2991 let Inst{22} = 1; // D = 1
2992 let Inst{20} = load;
2993 }
2994
2995 def L_PRE : ACI<(outs),
2996 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002997 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002998 let Inst{31-28} = op31_28;
2999 let Inst{24} = 1; // P = 1
3000 let Inst{21} = 1; // W = 1
3001 let Inst{22} = 1; // D = 1
3002 let Inst{20} = load;
3003 }
3004
3005 def L_POST : ACI<(outs),
3006 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003007 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003008 let Inst{31-28} = op31_28;
3009 let Inst{24} = 0; // P = 0
3010 let Inst{21} = 1; // W = 1
3011 let Inst{22} = 1; // D = 1
3012 let Inst{20} = load;
3013 }
3014
3015 def L_OPTION : ACI<(outs),
3016 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003017 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003018 let Inst{31-28} = op31_28;
3019 let Inst{24} = 0; // P = 0
3020 let Inst{23} = 1; // U = 1
3021 let Inst{21} = 0; // W = 0
3022 let Inst{22} = 1; // D = 1
3023 let Inst{20} = load;
3024 }
3025}
3026
3027defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3028defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3029defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3030defm STC2 : LdStCop<0b1111, 0, "stc2">;
3031
Johnny Chen906d57f2010-02-12 01:44:23 +00003032def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3033 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3034 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3035 [/* For disassembly only; pattern left blank */]> {
3036 let Inst{20} = 0;
3037 let Inst{4} = 1;
3038}
3039
3040def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3041 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3042 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3043 [/* For disassembly only; pattern left blank */]> {
3044 let Inst{31-28} = 0b1111;
3045 let Inst{20} = 0;
3046 let Inst{4} = 1;
3047}
3048
3049def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3050 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3051 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3052 [/* For disassembly only; pattern left blank */]> {
3053 let Inst{20} = 1;
3054 let Inst{4} = 1;
3055}
3056
3057def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3058 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3059 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3060 [/* For disassembly only; pattern left blank */]> {
3061 let Inst{31-28} = 0b1111;
3062 let Inst{20} = 1;
3063 let Inst{4} = 1;
3064}
3065
3066def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3067 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3068 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3069 [/* For disassembly only; pattern left blank */]> {
3070 let Inst{23-20} = 0b0100;
3071}
3072
3073def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3074 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3075 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3076 [/* For disassembly only; pattern left blank */]> {
3077 let Inst{31-28} = 0b1111;
3078 let Inst{23-20} = 0b0100;
3079}
3080
3081def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3082 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3083 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3084 [/* For disassembly only; pattern left blank */]> {
3085 let Inst{23-20} = 0b0101;
3086}
3087
3088def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3089 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3090 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3091 [/* For disassembly only; pattern left blank */]> {
3092 let Inst{31-28} = 0b1111;
3093 let Inst{23-20} = 0b0101;
3094}
3095
Johnny Chenb98e1602010-02-12 18:55:33 +00003096//===----------------------------------------------------------------------===//
3097// Move between special register and ARM core register -- for disassembly only
3098//
3099
3100def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3101 [/* For disassembly only; pattern left blank */]> {
3102 let Inst{23-20} = 0b0000;
3103 let Inst{7-4} = 0b0000;
3104}
3105
3106def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3107 [/* For disassembly only; pattern left blank */]> {
3108 let Inst{23-20} = 0b0100;
3109 let Inst{7-4} = 0b0000;
3110}
3111
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003112def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3113 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003114 [/* For disassembly only; pattern left blank */]> {
3115 let Inst{23-20} = 0b0010;
3116 let Inst{7-4} = 0b0000;
3117}
3118
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003119def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3120 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003121 [/* For disassembly only; pattern left blank */]> {
3122 let Inst{23-20} = 0b0010;
3123 let Inst{7-4} = 0b0000;
3124}
3125
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003126def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3127 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003128 [/* For disassembly only; pattern left blank */]> {
3129 let Inst{23-20} = 0b0110;
3130 let Inst{7-4} = 0b0000;
3131}
3132
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003133def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3134 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003135 [/* For disassembly only; pattern left blank */]> {
3136 let Inst{23-20} = 0b0110;
3137 let Inst{7-4} = 0b0000;
3138}