blob: af99b6df8d5914b236f1d08a8a95d783046ca354 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001033 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001192 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001446 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001554 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001555
Chris Wilson48da64a2012-05-13 20:16:12 +01001556 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001557 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001558 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 return;
1560
1561 if (WARN_ON(pll->refcount == 0))
1562 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001563
Daniel Vetter46edb022013-06-05 13:34:12 +02001564 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1565 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001566 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001567
Daniel Vettercdbd2312013-06-05 13:34:03 +02001568 if (pll->active++) {
1569 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001571 return;
1572 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001573 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Daniel Vettere2b78262013-06-07 23:10:03 +02001580static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001581{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001584 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001585
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001587 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001588 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
Daniel Vetter46edb022013-06-05 13:34:12 +02001594 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1595 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001596 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001600 return;
1601 }
1602
Daniel Vettere9d69442013-06-05 13:34:15 +02001603 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001604 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001605 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607
Daniel Vetter46edb022013-06-05 13:34:12 +02001608 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001609 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001613static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1614 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001615{
Daniel Vetter23670b322012-11-01 09:15:30 +01001616 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001622 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001625 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001626 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI must be feeding us bits for PCH ports */
1629 assert_fdi_tx_enabled(dev_priv, pipe);
1630 assert_fdi_rx_enabled(dev_priv, pipe);
1631
Daniel Vetter23670b322012-11-01 09:15:30 +01001632 if (HAS_PCH_CPT(dev)) {
1633 /* Workaround: Set the timing override bit before enabling the
1634 * pch transcoder. */
1635 reg = TRANS_CHICKEN2(pipe);
1636 val = I915_READ(reg);
1637 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1638 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001639 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001640
Daniel Vetterab9412b2013-05-03 11:49:46 +02001641 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001643 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001644
1645 if (HAS_PCH_IBX(dev_priv->dev)) {
1646 /*
1647 * make the BPC in transcoder be consistent with
1648 * that in pipeconf reg.
1649 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001650 val &= ~PIPECONF_BPC_MASK;
1651 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001652 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001653
1654 val &= ~TRANS_INTERLACE_MASK;
1655 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001656 if (HAS_PCH_IBX(dev_priv->dev) &&
1657 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1658 val |= TRANS_LEGACY_INTERLACED_ILK;
1659 else
1660 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001661 else
1662 val |= TRANS_PROGRESSIVE;
1663
Jesse Barnes040484a2011-01-03 12:14:26 -08001664 I915_WRITE(reg, val | TRANS_ENABLE);
1665 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001666 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001671{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673
1674 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001675 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001677 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001678 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001679 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681 /* Workaround: set timing override bit. */
1682 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001683 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 I915_WRITE(_TRANSA_CHICKEN2, val);
1685
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001686 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001687 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001689 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1690 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001691 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692 else
1693 val |= TRANS_PROGRESSIVE;
1694
Daniel Vetterab9412b2013-05-03 11:49:46 +02001695 I915_WRITE(LPT_TRANSCONF, val);
1696 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Daniel Vetter23670b322012-11-01 09:15:30 +01001703 struct drm_device *dev = dev_priv->dev;
1704 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
1718 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001719 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001720
1721 if (!HAS_PCH_IBX(dev)) {
1722 /* Workaround: Clear the timing override chicken bit again. */
1723 reg = TRANS_CHICKEN2(pipe);
1724 val = I915_READ(reg);
1725 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1726 I915_WRITE(reg, val);
1727 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001728}
1729
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001730static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732 u32 val;
1733
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001739 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001740
1741 /* Workaround: clear timing override bit. */
1742 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001749 * @crtc: crtc responsible for the pipe
Jesse Barnes040484a2011-01-03 12:14:26 -08001750 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Paulo Zanoni03722642014-01-17 13:51:09 -02001751 * @dsi: output type is DSI
1752 * @wait_for_vblank: whether we should for a vblank or not after enabling it
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanoni03722642014-01-17 13:51:09 -02001757static void intel_enable_pipe(struct intel_crtc *crtc,
Paulo Zanoni851855d2013-12-19 19:12:29 -02001758 bool pch_port, bool dsi, bool wait_for_vblank)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759{
Paulo Zanoni03722642014-01-17 13:51:09 -02001760 struct drm_device *dev = crtc->base.dev;
1761 struct drm_i915_private *dev_priv = dev->dev_private;
1762 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001763 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1764 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001765 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001766 int reg;
1767 u32 val;
1768
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001769 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001770 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001771 assert_sprites_disabled(dev_priv, pipe);
1772
Paulo Zanoni681e5812012-12-06 11:12:38 -02001773 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001774 pch_transcoder = TRANSCODER_A;
1775 else
1776 pch_transcoder = pipe;
1777
Jesse Barnesb24e7172011-01-04 15:09:30 -08001778 /*
1779 * A pipe without a PLL won't actually be able to drive bits from
1780 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1781 * need the check.
1782 */
1783 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 if (dsi)
1785 assert_dsi_pll_enabled(dev_priv);
1786 else
1787 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001788 else {
1789 if (pch_port) {
1790 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001791 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001792 assert_fdi_tx_pll_enabled(dev_priv,
1793 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001794 }
1795 /* FIXME: assert CPU port conditions for SNB+ */
1796 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001798 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001799 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001800 if (val & PIPECONF_ENABLE)
1801 return;
1802
1803 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001804 POSTING_READ(reg);
1805 if (wait_for_vblank)
1806 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001807}
1808
1809/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001810 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe to disable
1813 *
1814 * Disable @pipe, making sure that various hardware specific requirements
1815 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1816 *
1817 * @pipe should be %PIPE_A or %PIPE_B.
1818 *
1819 * Will wait until the pipe has shut down before returning.
1820 */
1821static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
1823{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001824 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1825 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 int reg;
1827 u32 val;
1828
1829 /*
1830 * Make sure planes won't keep trying to pump pixels to us,
1831 * or we might hang the display.
1832 */
1833 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001834 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001835 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836
1837 /* Don't disable pipe A or pipe A PLLs if needed */
1838 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1839 return;
1840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if ((val & PIPECONF_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1848}
1849
Keith Packardd74362c2011-07-28 14:47:14 -07001850/*
1851 * Plane regs are double buffered, going from enabled->disabled needs a
1852 * trigger in order to latch. The display address reg provides this.
1853 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001854void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1855 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001856{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001857 struct drm_device *dev = dev_priv->dev;
1858 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001859
1860 I915_WRITE(reg, I915_READ(reg));
1861 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001862}
1863
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001865 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 * @dev_priv: i915 private structure
1867 * @plane: plane to enable
1868 * @pipe: pipe being fed
1869 *
1870 * Enable @plane on @pipe, making sure that @pipe is running first.
1871 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001872static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1873 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001875 struct intel_crtc *intel_crtc =
1876 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 int reg;
1878 u32 val;
1879
1880 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1881 assert_pipe_enabled(dev_priv, pipe);
1882
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001883 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001884
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001885 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001886
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 reg = DSPCNTR(plane);
1888 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001889 if (val & DISPLAY_PLANE_ENABLE)
1890 return;
1891
1892 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001893 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 intel_wait_for_vblank(dev_priv->dev, pipe);
1895}
1896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001898 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899 * @dev_priv: i915 private structure
1900 * @plane: plane to disable
1901 * @pipe: pipe consuming the data
1902 *
1903 * Disable @plane; should be an independent operation.
1904 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001905static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1906 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001908 struct intel_crtc *intel_crtc =
1909 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001910 int reg;
1911 u32 val;
1912
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001913 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001914
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001915 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001916
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917 reg = DSPCNTR(plane);
1918 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001919 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1920 return;
1921
1922 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001923 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924 intel_wait_for_vblank(dev_priv->dev, pipe);
1925}
1926
Chris Wilson693db182013-03-05 14:52:39 +00001927static bool need_vtd_wa(struct drm_device *dev)
1928{
1929#ifdef CONFIG_INTEL_IOMMU
1930 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1931 return true;
1932#endif
1933 return false;
1934}
1935
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001936static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1937{
1938 int tile_height;
1939
1940 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1941 return ALIGN(height, tile_height);
1942}
1943
Chris Wilson127bd2a2010-07-23 23:32:05 +01001944int
Chris Wilson48b956c2010-09-14 12:50:34 +01001945intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001947 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948{
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 u32 alignment;
1951 int ret;
1952
Chris Wilson05394f32010-11-08 19:18:58 +00001953 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001954 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001955 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1956 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001957 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001958 alignment = 4 * 1024;
1959 else
1960 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 break;
1962 case I915_TILING_X:
1963 /* pin() will align the object as required by fence */
1964 alignment = 0;
1965 break;
1966 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001967 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 return -EINVAL;
1969 default:
1970 BUG();
1971 }
1972
Chris Wilson693db182013-03-05 14:52:39 +00001973 /* Note that the w/a also requires 64 PTE of padding following the
1974 * bo. We currently fill all unused PTE with the shadow page and so
1975 * we should always have valid PTE following the scanout preventing
1976 * the VT-d warning.
1977 */
1978 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1979 alignment = 256 * 1024;
1980
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001982 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001983 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001984 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
1986 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1987 * fence, whereas 965+ only requires a fence if using
1988 * framebuffer compression. For simplicity, we always install
1989 * a fence as the cost is not that onerous.
1990 */
Chris Wilson06d98132012-04-17 15:31:24 +01001991 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001992 if (ret)
1993 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001994
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001995 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001996
Chris Wilsonce453d82011-02-21 14:43:56 +00001997 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001998 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001999
2000err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002001 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002002err_interruptible:
2003 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002004 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005}
2006
Chris Wilson1690e1e2011-12-14 13:57:08 +01002007void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2008{
2009 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002010 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002011}
2012
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2014 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002015unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2016 unsigned int tiling_mode,
2017 unsigned int cpp,
2018 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019{
Chris Wilsonbc752862013-02-21 20:04:31 +00002020 if (tiling_mode != I915_TILING_NONE) {
2021 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022
Chris Wilsonbc752862013-02-21 20:04:31 +00002023 tile_rows = *y / 8;
2024 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002025
Chris Wilsonbc752862013-02-21 20:04:31 +00002026 tiles = *x / (512/cpp);
2027 *x %= 512/cpp;
2028
2029 return tile_rows * pitch * 8 + tiles * 4096;
2030 } else {
2031 unsigned int offset;
2032
2033 offset = *y * pitch + *x * cpp;
2034 *y = 0;
2035 *x = (offset & 4095) / cpp;
2036 return offset & -4096;
2037 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038}
2039
Jesse Barnes17638cd2011-06-24 12:19:23 -07002040static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2041 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002042{
2043 struct drm_device *dev = crtc->dev;
2044 struct drm_i915_private *dev_priv = dev->dev_private;
2045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2046 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002047 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002048 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002049 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002050 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002051 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002052
2053 switch (plane) {
2054 case 0:
2055 case 1:
2056 break;
2057 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002058 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002059 return -EINVAL;
2060 }
2061
2062 intel_fb = to_intel_framebuffer(fb);
2063 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002064
Chris Wilson5eddb702010-09-11 13:48:45 +01002065 reg = DSPCNTR(plane);
2066 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002067 /* Mask out pixel format bits in case we change it */
2068 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002069 switch (fb->pixel_format) {
2070 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002071 dspcntr |= DISPPLANE_8BPP;
2072 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002073 case DRM_FORMAT_XRGB1555:
2074 case DRM_FORMAT_ARGB1555:
2075 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002076 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002077 case DRM_FORMAT_RGB565:
2078 dspcntr |= DISPPLANE_BGRX565;
2079 break;
2080 case DRM_FORMAT_XRGB8888:
2081 case DRM_FORMAT_ARGB8888:
2082 dspcntr |= DISPPLANE_BGRX888;
2083 break;
2084 case DRM_FORMAT_XBGR8888:
2085 case DRM_FORMAT_ABGR8888:
2086 dspcntr |= DISPPLANE_RGBX888;
2087 break;
2088 case DRM_FORMAT_XRGB2101010:
2089 case DRM_FORMAT_ARGB2101010:
2090 dspcntr |= DISPPLANE_BGRX101010;
2091 break;
2092 case DRM_FORMAT_XBGR2101010:
2093 case DRM_FORMAT_ABGR2101010:
2094 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002095 break;
2096 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002097 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002098 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002099
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002100 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002101 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002102 dspcntr |= DISPPLANE_TILED;
2103 else
2104 dspcntr &= ~DISPPLANE_TILED;
2105 }
2106
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002107 if (IS_G4X(dev))
2108 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2109
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002111
Daniel Vettere506a0c2012-07-05 12:17:29 +02002112 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002113
Daniel Vetterc2c75132012-07-05 12:17:30 +02002114 if (INTEL_INFO(dev)->gen >= 4) {
2115 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002116 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2117 fb->bits_per_pixel / 8,
2118 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002119 linear_offset -= intel_crtc->dspaddr_offset;
2120 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002121 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002122 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002123
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002124 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2125 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2126 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002127 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002128 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002129 I915_WRITE(DSPSURF(plane),
2130 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002131 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002132 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002133 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002134 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002135 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002136
Jesse Barnes17638cd2011-06-24 12:19:23 -07002137 return 0;
2138}
2139
2140static int ironlake_update_plane(struct drm_crtc *crtc,
2141 struct drm_framebuffer *fb, int x, int y)
2142{
2143 struct drm_device *dev = crtc->dev;
2144 struct drm_i915_private *dev_priv = dev->dev_private;
2145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2146 struct intel_framebuffer *intel_fb;
2147 struct drm_i915_gem_object *obj;
2148 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002149 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002150 u32 dspcntr;
2151 u32 reg;
2152
2153 switch (plane) {
2154 case 0:
2155 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002156 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002157 break;
2158 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002159 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 return -EINVAL;
2161 }
2162
2163 intel_fb = to_intel_framebuffer(fb);
2164 obj = intel_fb->obj;
2165
2166 reg = DSPCNTR(plane);
2167 dspcntr = I915_READ(reg);
2168 /* Mask out pixel format bits in case we change it */
2169 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002170 switch (fb->pixel_format) {
2171 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002172 dspcntr |= DISPPLANE_8BPP;
2173 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 case DRM_FORMAT_RGB565:
2175 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002177 case DRM_FORMAT_XRGB8888:
2178 case DRM_FORMAT_ARGB8888:
2179 dspcntr |= DISPPLANE_BGRX888;
2180 break;
2181 case DRM_FORMAT_XBGR8888:
2182 case DRM_FORMAT_ABGR8888:
2183 dspcntr |= DISPPLANE_RGBX888;
2184 break;
2185 case DRM_FORMAT_XRGB2101010:
2186 case DRM_FORMAT_ARGB2101010:
2187 dspcntr |= DISPPLANE_BGRX101010;
2188 break;
2189 case DRM_FORMAT_XBGR2101010:
2190 case DRM_FORMAT_ABGR2101010:
2191 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002192 break;
2193 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002194 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002195 }
2196
2197 if (obj->tiling_mode != I915_TILING_NONE)
2198 dspcntr |= DISPPLANE_TILED;
2199 else
2200 dspcntr &= ~DISPPLANE_TILED;
2201
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002202 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002203 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2204 else
2205 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002206
2207 I915_WRITE(reg, dspcntr);
2208
Daniel Vettere506a0c2012-07-05 12:17:29 +02002209 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002211 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2212 fb->bits_per_pixel / 8,
2213 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002214 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002215
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002216 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2217 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2218 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002219 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002220 I915_WRITE(DSPSURF(plane),
2221 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002222 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002223 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2224 } else {
2225 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2226 I915_WRITE(DSPLINOFF(plane), linear_offset);
2227 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002228 POSTING_READ(reg);
2229
2230 return 0;
2231}
2232
2233/* Assume fb object is pinned & idle & fenced and just update base pointers */
2234static int
2235intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2236 int x, int y, enum mode_set_atomic state)
2237{
2238 struct drm_device *dev = crtc->dev;
2239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002240
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002241 if (dev_priv->display.disable_fbc)
2242 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002243 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002244
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002245 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002246}
2247
Ville Syrjälä96a02912013-02-18 19:08:49 +02002248void intel_display_handle_reset(struct drm_device *dev)
2249{
2250 struct drm_i915_private *dev_priv = dev->dev_private;
2251 struct drm_crtc *crtc;
2252
2253 /*
2254 * Flips in the rings have been nuked by the reset,
2255 * so complete all pending flips so that user space
2256 * will get its events and not get stuck.
2257 *
2258 * Also update the base address of all primary
2259 * planes to the the last fb to make sure we're
2260 * showing the correct fb after a reset.
2261 *
2262 * Need to make two loops over the crtcs so that we
2263 * don't try to grab a crtc mutex before the
2264 * pending_flip_queue really got woken up.
2265 */
2266
2267 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269 enum plane plane = intel_crtc->plane;
2270
2271 intel_prepare_page_flip(dev, plane);
2272 intel_finish_page_flip_plane(dev, plane);
2273 }
2274
2275 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2277
2278 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002279 /*
2280 * FIXME: Once we have proper support for primary planes (and
2281 * disabling them without disabling the entire crtc) allow again
2282 * a NULL crtc->fb.
2283 */
2284 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002285 dev_priv->display.update_plane(crtc, crtc->fb,
2286 crtc->x, crtc->y);
2287 mutex_unlock(&crtc->mutex);
2288 }
2289}
2290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002291static int
Chris Wilson14667a42012-04-03 17:58:35 +01002292intel_finish_fb(struct drm_framebuffer *old_fb)
2293{
2294 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2295 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2296 bool was_interruptible = dev_priv->mm.interruptible;
2297 int ret;
2298
Chris Wilson14667a42012-04-03 17:58:35 +01002299 /* Big Hammer, we also need to ensure that any pending
2300 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2301 * current scanout is retired before unpinning the old
2302 * framebuffer.
2303 *
2304 * This should only fail upon a hung GPU, in which case we
2305 * can safely continue.
2306 */
2307 dev_priv->mm.interruptible = false;
2308 ret = i915_gem_object_finish_gpu(obj);
2309 dev_priv->mm.interruptible = was_interruptible;
2310
2311 return ret;
2312}
2313
Ville Syrjälä198598d2012-10-31 17:50:24 +02002314static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2315{
2316 struct drm_device *dev = crtc->dev;
2317 struct drm_i915_master_private *master_priv;
2318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2319
2320 if (!dev->primary->master)
2321 return;
2322
2323 master_priv = dev->primary->master->driver_priv;
2324 if (!master_priv->sarea_priv)
2325 return;
2326
2327 switch (intel_crtc->pipe) {
2328 case 0:
2329 master_priv->sarea_priv->pipeA_x = x;
2330 master_priv->sarea_priv->pipeA_y = y;
2331 break;
2332 case 1:
2333 master_priv->sarea_priv->pipeB_x = x;
2334 master_priv->sarea_priv->pipeB_y = y;
2335 break;
2336 default:
2337 break;
2338 }
2339}
2340
Chris Wilson14667a42012-04-03 17:58:35 +01002341static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002342intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002343 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002344{
2345 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002346 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002348 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002349 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002350
2351 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002352 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002353 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002354 return 0;
2355 }
2356
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002357 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002358 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2359 plane_name(intel_crtc->plane),
2360 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002362 }
2363
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002364 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002365 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002366 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002367 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002368 if (ret != 0) {
2369 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002370 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002371 return ret;
2372 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002373
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002374 /*
2375 * Update pipe size and adjust fitter if needed: the reason for this is
2376 * that in compute_mode_changes we check the native mode (not the pfit
2377 * mode) to see if we can flip rather than do a full mode set. In the
2378 * fastboot case, we'll flip, but if we don't update the pipesrc and
2379 * pfit state, we'll end up with a big fb scanned out into the wrong
2380 * sized surface.
2381 *
2382 * To fix this properly, we need to hoist the checks up into
2383 * compute_mode_changes (or above), check the actual pfit state and
2384 * whether the platform allows pfit disable with pipe active, and only
2385 * then update the pipesrc and pfit state, even on the flip path.
2386 */
Jani Nikulad330a952014-01-21 11:24:25 +02002387 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002388 const struct drm_display_mode *adjusted_mode =
2389 &intel_crtc->config.adjusted_mode;
2390
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002391 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002392 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2393 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002394 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002395 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2396 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2397 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2398 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2399 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2400 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002401 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2402 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002403 }
2404
Daniel Vetter94352cf2012-07-05 22:51:56 +02002405 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002406 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002407 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002408 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002409 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002410 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002411 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002412
Daniel Vetter94352cf2012-07-05 22:51:56 +02002413 old_fb = crtc->fb;
2414 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002415 crtc->x = x;
2416 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002417
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002418 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002419 if (intel_crtc->active && old_fb != fb)
2420 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002421 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002422 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002423
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002424 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002425 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002426 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002427
Ville Syrjälä198598d2012-10-31 17:50:24 +02002428 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002429
2430 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002431}
2432
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002433static void intel_fdi_normal_train(struct drm_crtc *crtc)
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2438 int pipe = intel_crtc->pipe;
2439 u32 reg, temp;
2440
2441 /* enable normal train */
2442 reg = FDI_TX_CTL(pipe);
2443 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002444 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002445 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2446 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002447 } else {
2448 temp &= ~FDI_LINK_TRAIN_NONE;
2449 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002450 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002451 I915_WRITE(reg, temp);
2452
2453 reg = FDI_RX_CTL(pipe);
2454 temp = I915_READ(reg);
2455 if (HAS_PCH_CPT(dev)) {
2456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2457 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2458 } else {
2459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_NONE;
2461 }
2462 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2463
2464 /* wait one idle pattern time */
2465 POSTING_READ(reg);
2466 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002467
2468 /* IVB wants error correction enabled */
2469 if (IS_IVYBRIDGE(dev))
2470 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2471 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002472}
2473
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002474static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002475{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002476 return crtc->base.enabled && crtc->active &&
2477 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002478}
2479
Daniel Vetter01a415f2012-10-27 15:58:40 +02002480static void ivb_modeset_global_resources(struct drm_device *dev)
2481{
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 struct intel_crtc *pipe_B_crtc =
2484 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2485 struct intel_crtc *pipe_C_crtc =
2486 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2487 uint32_t temp;
2488
Daniel Vetter1e833f42013-02-19 22:31:57 +01002489 /*
2490 * When everything is off disable fdi C so that we could enable fdi B
2491 * with all lanes. Note that we don't care about enabled pipes without
2492 * an enabled pch encoder.
2493 */
2494 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2495 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002496 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2497 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2498
2499 temp = I915_READ(SOUTH_CHICKEN1);
2500 temp &= ~FDI_BC_BIFURCATION_SELECT;
2501 DRM_DEBUG_KMS("disabling fdi C rx\n");
2502 I915_WRITE(SOUTH_CHICKEN1, temp);
2503 }
2504}
2505
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506/* The FDI link training functions for ILK/Ibexpeak. */
2507static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2508{
2509 struct drm_device *dev = crtc->dev;
2510 struct drm_i915_private *dev_priv = dev->dev_private;
2511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2512 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002513 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002516 /* FDI needs bits from pipe & plane first */
2517 assert_pipe_enabled(dev_priv, pipe);
2518 assert_plane_enabled(dev_priv, plane);
2519
Adam Jacksone1a44742010-06-25 15:32:14 -04002520 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2521 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 reg = FDI_RX_IMR(pipe);
2523 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002524 temp &= ~FDI_RX_SYMBOL_LOCK;
2525 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 I915_WRITE(reg, temp);
2527 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002528 udelay(150);
2529
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002533 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2534 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 temp &= ~FDI_LINK_TRAIN_NONE;
2536 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 reg = FDI_RX_CTL(pipe);
2540 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 temp &= ~FDI_LINK_TRAIN_NONE;
2542 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2544
2545 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 udelay(150);
2547
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002548 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002549 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2550 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2551 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002552
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002554 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2557
2558 if ((temp & FDI_RX_BIT_LOCK)) {
2559 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 break;
2562 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002564 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566
2567 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 reg = FDI_TX_CTL(pipe);
2569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570 temp &= ~FDI_LINK_TRAIN_NONE;
2571 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002572 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_RX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 temp &= ~FDI_LINK_TRAIN_NONE;
2577 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 I915_WRITE(reg, temp);
2579
2580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 udelay(150);
2582
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002584 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2587
2588 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 DRM_DEBUG_KMS("FDI train 2 done.\n");
2591 break;
2592 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002594 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002596
2597 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002598
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599}
2600
Akshay Joshi0206e352011-08-16 15:34:10 -04002601static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002602 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2603 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2604 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2605 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2606};
2607
2608/* The FDI link training functions for SNB/Cougarpoint. */
2609static void gen6_fdi_link_train(struct drm_crtc *crtc)
2610{
2611 struct drm_device *dev = crtc->dev;
2612 struct drm_i915_private *dev_priv = dev->dev_private;
2613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2614 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002615 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616
Adam Jacksone1a44742010-06-25 15:32:14 -04002617 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2618 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 reg = FDI_RX_IMR(pipe);
2620 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002621 temp &= ~FDI_RX_SYMBOL_LOCK;
2622 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 I915_WRITE(reg, temp);
2624
2625 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002626 udelay(150);
2627
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002628 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 reg = FDI_TX_CTL(pipe);
2630 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002631 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2632 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 temp &= ~FDI_LINK_TRAIN_NONE;
2634 temp |= FDI_LINK_TRAIN_PATTERN_1;
2635 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2636 /* SNB-B */
2637 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002638 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639
Daniel Vetterd74cf322012-10-26 10:58:13 +02002640 I915_WRITE(FDI_RX_MISC(pipe),
2641 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2642
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 if (HAS_PCH_CPT(dev)) {
2646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2647 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2648 } else {
2649 temp &= ~FDI_LINK_TRAIN_NONE;
2650 temp |= FDI_LINK_TRAIN_PATTERN_1;
2651 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2653
2654 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 udelay(150);
2656
Akshay Joshi0206e352011-08-16 15:34:10 -04002657 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 reg = FDI_TX_CTL(pipe);
2659 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2661 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 I915_WRITE(reg, temp);
2663
2664 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 udelay(500);
2666
Sean Paulfa37d392012-03-02 12:53:39 -05002667 for (retry = 0; retry < 5; retry++) {
2668 reg = FDI_RX_IIR(pipe);
2669 temp = I915_READ(reg);
2670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2671 if (temp & FDI_RX_BIT_LOCK) {
2672 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2673 DRM_DEBUG_KMS("FDI train 1 done.\n");
2674 break;
2675 }
2676 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 }
Sean Paulfa37d392012-03-02 12:53:39 -05002678 if (retry < 5)
2679 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
2681 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
2684 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 reg = FDI_TX_CTL(pipe);
2686 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002687 temp &= ~FDI_LINK_TRAIN_NONE;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2;
2689 if (IS_GEN6(dev)) {
2690 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2691 /* SNB-B */
2692 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2693 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002694 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 reg = FDI_RX_CTL(pipe);
2697 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698 if (HAS_PCH_CPT(dev)) {
2699 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2700 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2701 } else {
2702 temp &= ~FDI_LINK_TRAIN_NONE;
2703 temp |= FDI_LINK_TRAIN_PATTERN_2;
2704 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002705 I915_WRITE(reg, temp);
2706
2707 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708 udelay(150);
2709
Akshay Joshi0206e352011-08-16 15:34:10 -04002710 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002713 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2714 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002715 I915_WRITE(reg, temp);
2716
2717 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 udelay(500);
2719
Sean Paulfa37d392012-03-02 12:53:39 -05002720 for (retry = 0; retry < 5; retry++) {
2721 reg = FDI_RX_IIR(pipe);
2722 temp = I915_READ(reg);
2723 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2724 if (temp & FDI_RX_SYMBOL_LOCK) {
2725 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2726 DRM_DEBUG_KMS("FDI train 2 done.\n");
2727 break;
2728 }
2729 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002730 }
Sean Paulfa37d392012-03-02 12:53:39 -05002731 if (retry < 5)
2732 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002733 }
2734 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002736
2737 DRM_DEBUG_KMS("FDI train done.\n");
2738}
2739
Jesse Barnes357555c2011-04-28 15:09:55 -07002740/* Manual link training for Ivy Bridge A0 parts */
2741static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2742{
2743 struct drm_device *dev = crtc->dev;
2744 struct drm_i915_private *dev_priv = dev->dev_private;
2745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2746 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002747 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002748
2749 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2750 for train result */
2751 reg = FDI_RX_IMR(pipe);
2752 temp = I915_READ(reg);
2753 temp &= ~FDI_RX_SYMBOL_LOCK;
2754 temp &= ~FDI_RX_BIT_LOCK;
2755 I915_WRITE(reg, temp);
2756
2757 POSTING_READ(reg);
2758 udelay(150);
2759
Daniel Vetter01a415f2012-10-27 15:58:40 +02002760 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2761 I915_READ(FDI_RX_IIR(pipe)));
2762
Jesse Barnes139ccd32013-08-19 11:04:55 -07002763 /* Try each vswing and preemphasis setting twice before moving on */
2764 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2765 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002766 reg = FDI_TX_CTL(pipe);
2767 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002768 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2769 temp &= ~FDI_TX_ENABLE;
2770 I915_WRITE(reg, temp);
2771
2772 reg = FDI_RX_CTL(pipe);
2773 temp = I915_READ(reg);
2774 temp &= ~FDI_LINK_TRAIN_AUTO;
2775 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2776 temp &= ~FDI_RX_ENABLE;
2777 I915_WRITE(reg, temp);
2778
2779 /* enable CPU FDI TX and PCH FDI RX */
2780 reg = FDI_TX_CTL(pipe);
2781 temp = I915_READ(reg);
2782 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2783 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2784 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002785 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002786 temp |= snb_b_fdi_train_param[j/2];
2787 temp |= FDI_COMPOSITE_SYNC;
2788 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2789
2790 I915_WRITE(FDI_RX_MISC(pipe),
2791 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2792
2793 reg = FDI_RX_CTL(pipe);
2794 temp = I915_READ(reg);
2795 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2796 temp |= FDI_COMPOSITE_SYNC;
2797 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2798
2799 POSTING_READ(reg);
2800 udelay(1); /* should be 0.5us */
2801
2802 for (i = 0; i < 4; i++) {
2803 reg = FDI_RX_IIR(pipe);
2804 temp = I915_READ(reg);
2805 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2806
2807 if (temp & FDI_RX_BIT_LOCK ||
2808 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2809 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2810 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2811 i);
2812 break;
2813 }
2814 udelay(1); /* should be 0.5us */
2815 }
2816 if (i == 4) {
2817 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2818 continue;
2819 }
2820
2821 /* Train 2 */
2822 reg = FDI_TX_CTL(pipe);
2823 temp = I915_READ(reg);
2824 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2825 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2826 I915_WRITE(reg, temp);
2827
2828 reg = FDI_RX_CTL(pipe);
2829 temp = I915_READ(reg);
2830 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2831 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002832 I915_WRITE(reg, temp);
2833
2834 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002835 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002836
Jesse Barnes139ccd32013-08-19 11:04:55 -07002837 for (i = 0; i < 4; i++) {
2838 reg = FDI_RX_IIR(pipe);
2839 temp = I915_READ(reg);
2840 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002841
Jesse Barnes139ccd32013-08-19 11:04:55 -07002842 if (temp & FDI_RX_SYMBOL_LOCK ||
2843 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2844 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2845 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2846 i);
2847 goto train_done;
2848 }
2849 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002850 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002851 if (i == 4)
2852 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002853 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002854
Jesse Barnes139ccd32013-08-19 11:04:55 -07002855train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002856 DRM_DEBUG_KMS("FDI train done.\n");
2857}
2858
Daniel Vetter88cefb62012-08-12 19:27:14 +02002859static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002860{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002861 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002862 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002863 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002865
Jesse Barnesc64e3112010-09-10 11:27:03 -07002866
Jesse Barnes0e23b992010-09-10 11:10:00 -07002867 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_RX_CTL(pipe);
2869 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002870 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2871 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002872 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002873 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2874
2875 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002876 udelay(200);
2877
2878 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 temp = I915_READ(reg);
2880 I915_WRITE(reg, temp | FDI_PCDCLK);
2881
2882 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002883 udelay(200);
2884
Paulo Zanoni20749732012-11-23 15:30:38 -02002885 /* Enable CPU FDI TX PLL, always on for Ironlake */
2886 reg = FDI_TX_CTL(pipe);
2887 temp = I915_READ(reg);
2888 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2889 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002890
Paulo Zanoni20749732012-11-23 15:30:38 -02002891 POSTING_READ(reg);
2892 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002893 }
2894}
2895
Daniel Vetter88cefb62012-08-12 19:27:14 +02002896static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2897{
2898 struct drm_device *dev = intel_crtc->base.dev;
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 int pipe = intel_crtc->pipe;
2901 u32 reg, temp;
2902
2903 /* Switch from PCDclk to Rawclk */
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2907
2908 /* Disable CPU FDI TX PLL */
2909 reg = FDI_TX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2912
2913 POSTING_READ(reg);
2914 udelay(100);
2915
2916 reg = FDI_RX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2919
2920 /* Wait for the clocks to turn off. */
2921 POSTING_READ(reg);
2922 udelay(100);
2923}
2924
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002925static void ironlake_fdi_disable(struct drm_crtc *crtc)
2926{
2927 struct drm_device *dev = crtc->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2930 int pipe = intel_crtc->pipe;
2931 u32 reg, temp;
2932
2933 /* disable CPU FDI tx and PCH FDI rx */
2934 reg = FDI_TX_CTL(pipe);
2935 temp = I915_READ(reg);
2936 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2937 POSTING_READ(reg);
2938
2939 reg = FDI_RX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002942 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002943 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2944
2945 POSTING_READ(reg);
2946 udelay(100);
2947
2948 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002949 if (HAS_PCH_IBX(dev)) {
2950 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002951 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002952
2953 /* still set train pattern 1 */
2954 reg = FDI_TX_CTL(pipe);
2955 temp = I915_READ(reg);
2956 temp &= ~FDI_LINK_TRAIN_NONE;
2957 temp |= FDI_LINK_TRAIN_PATTERN_1;
2958 I915_WRITE(reg, temp);
2959
2960 reg = FDI_RX_CTL(pipe);
2961 temp = I915_READ(reg);
2962 if (HAS_PCH_CPT(dev)) {
2963 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2964 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2965 } else {
2966 temp &= ~FDI_LINK_TRAIN_NONE;
2967 temp |= FDI_LINK_TRAIN_PATTERN_1;
2968 }
2969 /* BPC in FDI rx is consistent with that in PIPECONF */
2970 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002971 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002972 I915_WRITE(reg, temp);
2973
2974 POSTING_READ(reg);
2975 udelay(100);
2976}
2977
Chris Wilson5bb61642012-09-27 21:25:58 +01002978static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2979{
2980 struct drm_device *dev = crtc->dev;
2981 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002983 unsigned long flags;
2984 bool pending;
2985
Ville Syrjälä10d83732013-01-29 18:13:34 +02002986 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2987 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002988 return false;
2989
2990 spin_lock_irqsave(&dev->event_lock, flags);
2991 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2992 spin_unlock_irqrestore(&dev->event_lock, flags);
2993
2994 return pending;
2995}
2996
Chris Wilson5dce5b932014-01-20 10:17:36 +00002997bool intel_has_pending_fb_unpin(struct drm_device *dev)
2998{
2999 struct intel_crtc *crtc;
3000
3001 /* Note that we don't need to be called with mode_config.lock here
3002 * as our list of CRTC objects is static for the lifetime of the
3003 * device and so cannot disappear as we iterate. Similarly, we can
3004 * happily treat the predicates as racy, atomic checks as userspace
3005 * cannot claim and pin a new fb without at least acquring the
3006 * struct_mutex and so serialising with us.
3007 */
3008 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3009 if (atomic_read(&crtc->unpin_work_count) == 0)
3010 continue;
3011
3012 if (crtc->unpin_work)
3013 intel_wait_for_vblank(dev, crtc->pipe);
3014
3015 return true;
3016 }
3017
3018 return false;
3019}
3020
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003021static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3022{
Chris Wilson0f911282012-04-17 10:05:38 +01003023 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003025
3026 if (crtc->fb == NULL)
3027 return;
3028
Daniel Vetter2c10d572012-12-20 21:24:07 +01003029 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3030
Chris Wilson5bb61642012-09-27 21:25:58 +01003031 wait_event(dev_priv->pending_flip_queue,
3032 !intel_crtc_has_pending_flip(crtc));
3033
Chris Wilson0f911282012-04-17 10:05:38 +01003034 mutex_lock(&dev->struct_mutex);
3035 intel_finish_fb(crtc->fb);
3036 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003037}
3038
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003039/* Program iCLKIP clock to the desired frequency */
3040static void lpt_program_iclkip(struct drm_crtc *crtc)
3041{
3042 struct drm_device *dev = crtc->dev;
3043 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003044 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003045 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3046 u32 temp;
3047
Daniel Vetter09153002012-12-12 14:06:44 +01003048 mutex_lock(&dev_priv->dpio_lock);
3049
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003050 /* It is necessary to ungate the pixclk gate prior to programming
3051 * the divisors, and gate it back when it is done.
3052 */
3053 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3054
3055 /* Disable SSCCTL */
3056 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003057 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3058 SBI_SSCCTL_DISABLE,
3059 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003060
3061 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003062 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003063 auxdiv = 1;
3064 divsel = 0x41;
3065 phaseinc = 0x20;
3066 } else {
3067 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003068 * but the adjusted_mode->crtc_clock in in KHz. To get the
3069 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003070 * convert the virtual clock precision to KHz here for higher
3071 * precision.
3072 */
3073 u32 iclk_virtual_root_freq = 172800 * 1000;
3074 u32 iclk_pi_range = 64;
3075 u32 desired_divisor, msb_divisor_value, pi_value;
3076
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003077 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003078 msb_divisor_value = desired_divisor / iclk_pi_range;
3079 pi_value = desired_divisor % iclk_pi_range;
3080
3081 auxdiv = 0;
3082 divsel = msb_divisor_value - 2;
3083 phaseinc = pi_value;
3084 }
3085
3086 /* This should not happen with any sane values */
3087 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3088 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3089 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3090 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3091
3092 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003093 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003094 auxdiv,
3095 divsel,
3096 phasedir,
3097 phaseinc);
3098
3099 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003100 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003101 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3102 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3103 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3104 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3105 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3106 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003107 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003108
3109 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003110 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003111 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3112 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003113 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003114
3115 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003116 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003117 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003118 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003119
3120 /* Wait for initialization time */
3121 udelay(24);
3122
3123 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003124
3125 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003126}
3127
Daniel Vetter275f01b22013-05-03 11:49:47 +02003128static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3129 enum pipe pch_transcoder)
3130{
3131 struct drm_device *dev = crtc->base.dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3134
3135 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3136 I915_READ(HTOTAL(cpu_transcoder)));
3137 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3138 I915_READ(HBLANK(cpu_transcoder)));
3139 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3140 I915_READ(HSYNC(cpu_transcoder)));
3141
3142 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3143 I915_READ(VTOTAL(cpu_transcoder)));
3144 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3145 I915_READ(VBLANK(cpu_transcoder)));
3146 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3147 I915_READ(VSYNC(cpu_transcoder)));
3148 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3149 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3150}
3151
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003152static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3153{
3154 struct drm_i915_private *dev_priv = dev->dev_private;
3155 uint32_t temp;
3156
3157 temp = I915_READ(SOUTH_CHICKEN1);
3158 if (temp & FDI_BC_BIFURCATION_SELECT)
3159 return;
3160
3161 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3162 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3163
3164 temp |= FDI_BC_BIFURCATION_SELECT;
3165 DRM_DEBUG_KMS("enabling fdi C rx\n");
3166 I915_WRITE(SOUTH_CHICKEN1, temp);
3167 POSTING_READ(SOUTH_CHICKEN1);
3168}
3169
3170static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3171{
3172 struct drm_device *dev = intel_crtc->base.dev;
3173 struct drm_i915_private *dev_priv = dev->dev_private;
3174
3175 switch (intel_crtc->pipe) {
3176 case PIPE_A:
3177 break;
3178 case PIPE_B:
3179 if (intel_crtc->config.fdi_lanes > 2)
3180 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3181 else
3182 cpt_enable_fdi_bc_bifurcation(dev);
3183
3184 break;
3185 case PIPE_C:
3186 cpt_enable_fdi_bc_bifurcation(dev);
3187
3188 break;
3189 default:
3190 BUG();
3191 }
3192}
3193
Jesse Barnesf67a5592011-01-05 10:31:48 -08003194/*
3195 * Enable PCH resources required for PCH ports:
3196 * - PCH PLLs
3197 * - FDI training & RX/TX
3198 * - update transcoder timings
3199 * - DP transcoding bits
3200 * - transcoder
3201 */
3202static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003203{
3204 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003205 struct drm_i915_private *dev_priv = dev->dev_private;
3206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3207 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003209
Daniel Vetterab9412b2013-05-03 11:49:46 +02003210 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003211
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003212 if (IS_IVYBRIDGE(dev))
3213 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3214
Daniel Vettercd986ab2012-10-26 10:58:12 +02003215 /* Write the TU size bits before fdi link training, so that error
3216 * detection works. */
3217 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3218 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3219
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003220 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003221 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003222
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003223 /* We need to program the right clock selection before writing the pixel
3224 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003225 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003226 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003227
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003228 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003229 temp |= TRANS_DPLL_ENABLE(pipe);
3230 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003231 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003232 temp |= sel;
3233 else
3234 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003235 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003236 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003237
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003238 /* XXX: pch pll's can be enabled any time before we enable the PCH
3239 * transcoder, and we actually should do this to not upset any PCH
3240 * transcoder that already use the clock when we share it.
3241 *
3242 * Note that enable_shared_dpll tries to do the right thing, but
3243 * get_shared_dpll unconditionally resets the pll - we need that to have
3244 * the right LVDS enable sequence. */
3245 ironlake_enable_shared_dpll(intel_crtc);
3246
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003247 /* set transcoder timing, panel must allow it */
3248 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003249 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003250
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003251 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003252
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003253 /* For PCH DP, enable TRANS_DP_CTL */
3254 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003255 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3256 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003257 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 reg = TRANS_DP_CTL(pipe);
3259 temp = I915_READ(reg);
3260 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003261 TRANS_DP_SYNC_MASK |
3262 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003263 temp |= (TRANS_DP_OUTPUT_ENABLE |
3264 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003265 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003266
3267 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003269 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003270 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003271
3272 switch (intel_trans_dp_port_sel(crtc)) {
3273 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003275 break;
3276 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003278 break;
3279 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003280 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003281 break;
3282 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003283 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003284 }
3285
Chris Wilson5eddb702010-09-11 13:48:45 +01003286 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003287 }
3288
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003289 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003290}
3291
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003292static void lpt_pch_enable(struct drm_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003297 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003298
Daniel Vetterab9412b2013-05-03 11:49:46 +02003299 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003300
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003301 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003302
Paulo Zanoni0540e482012-10-31 18:12:40 -02003303 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003304 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003305
Paulo Zanoni937bb612012-10-31 18:12:47 -02003306 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003307}
3308
Daniel Vettere2b78262013-06-07 23:10:03 +02003309static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003310{
Daniel Vettere2b78262013-06-07 23:10:03 +02003311 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312
3313 if (pll == NULL)
3314 return;
3315
3316 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003317 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003318 return;
3319 }
3320
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003321 if (--pll->refcount == 0) {
3322 WARN_ON(pll->on);
3323 WARN_ON(pll->active);
3324 }
3325
Daniel Vettera43f6e02013-06-07 23:10:32 +02003326 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003327}
3328
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003329static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003330{
Daniel Vettere2b78262013-06-07 23:10:03 +02003331 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3332 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3333 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003334
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003335 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003336 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3337 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003338 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003339 }
3340
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003341 if (HAS_PCH_IBX(dev_priv->dev)) {
3342 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003343 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003344 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003345
Daniel Vetter46edb022013-06-05 13:34:12 +02003346 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3347 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003348
3349 goto found;
3350 }
3351
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003352 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3353 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003354
3355 /* Only want to check enabled timings first */
3356 if (pll->refcount == 0)
3357 continue;
3358
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003359 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3360 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003361 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003362 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003363 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003364
3365 goto found;
3366 }
3367 }
3368
3369 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003370 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3371 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003372 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003373 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3374 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003375 goto found;
3376 }
3377 }
3378
3379 return NULL;
3380
3381found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003382 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003383 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3384 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003385
Daniel Vettercdbd2312013-06-05 13:34:03 +02003386 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003387 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3388 sizeof(pll->hw_state));
3389
Daniel Vetter46edb022013-06-05 13:34:12 +02003390 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003391 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003392 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003393
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003394 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003395 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003396 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003397
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398 return pll;
3399}
3400
Daniel Vettera1520312013-05-03 11:49:50 +02003401static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003402{
3403 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003404 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003405 u32 temp;
3406
3407 temp = I915_READ(dslreg);
3408 udelay(500);
3409 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003410 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003411 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003412 }
3413}
3414
Jesse Barnesb074cec2013-04-25 12:55:02 -07003415static void ironlake_pfit_enable(struct intel_crtc *crtc)
3416{
3417 struct drm_device *dev = crtc->base.dev;
3418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 int pipe = crtc->pipe;
3420
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003421 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003422 /* Force use of hard-coded filter coefficients
3423 * as some pre-programmed values are broken,
3424 * e.g. x201.
3425 */
3426 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3427 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3428 PF_PIPE_SEL_IVB(pipe));
3429 else
3430 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3431 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3432 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003433 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003434}
3435
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003436static void intel_enable_planes(struct drm_crtc *crtc)
3437{
3438 struct drm_device *dev = crtc->dev;
3439 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3440 struct intel_plane *intel_plane;
3441
3442 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3443 if (intel_plane->pipe == pipe)
3444 intel_plane_restore(&intel_plane->base);
3445}
3446
3447static void intel_disable_planes(struct drm_crtc *crtc)
3448{
3449 struct drm_device *dev = crtc->dev;
3450 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3451 struct intel_plane *intel_plane;
3452
3453 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3454 if (intel_plane->pipe == pipe)
3455 intel_plane_disable(&intel_plane->base);
3456}
3457
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003458void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003459{
3460 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3461
3462 if (!crtc->config.ips_enabled)
3463 return;
3464
3465 /* We can only enable IPS after we enable a plane and wait for a vblank.
3466 * We guarantee that the plane is enabled by calling intel_enable_ips
3467 * only after intel_enable_plane. And intel_enable_plane already waits
3468 * for a vblank, so all we need to do here is to enable the IPS bit. */
3469 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003470 if (IS_BROADWELL(crtc->base.dev)) {
3471 mutex_lock(&dev_priv->rps.hw_lock);
3472 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3473 mutex_unlock(&dev_priv->rps.hw_lock);
3474 /* Quoting Art Runyan: "its not safe to expect any particular
3475 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003476 * mailbox." Moreover, the mailbox may return a bogus state,
3477 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003478 */
3479 } else {
3480 I915_WRITE(IPS_CTL, IPS_ENABLE);
3481 /* The bit only becomes 1 in the next vblank, so this wait here
3482 * is essentially intel_wait_for_vblank. If we don't have this
3483 * and don't wait for vblanks until the end of crtc_enable, then
3484 * the HW state readout code will complain that the expected
3485 * IPS_CTL value is not the one we read. */
3486 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3487 DRM_ERROR("Timed out waiting for IPS enable\n");
3488 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003489}
3490
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003491void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003492{
3493 struct drm_device *dev = crtc->base.dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495
3496 if (!crtc->config.ips_enabled)
3497 return;
3498
3499 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003500 if (IS_BROADWELL(crtc->base.dev)) {
3501 mutex_lock(&dev_priv->rps.hw_lock);
3502 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3503 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003504 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003505 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003506 POSTING_READ(IPS_CTL);
3507 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003508
3509 /* We need to wait for a vblank before we can disable the plane. */
3510 intel_wait_for_vblank(dev, crtc->pipe);
3511}
3512
3513/** Loads the palette/gamma unit for the CRTC with the prepared values */
3514static void intel_crtc_load_lut(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3519 enum pipe pipe = intel_crtc->pipe;
3520 int palreg = PALETTE(pipe);
3521 int i;
3522 bool reenable_ips = false;
3523
3524 /* The clocks have to be on to load the palette. */
3525 if (!crtc->enabled || !intel_crtc->active)
3526 return;
3527
3528 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3529 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3530 assert_dsi_pll_enabled(dev_priv);
3531 else
3532 assert_pll_enabled(dev_priv, pipe);
3533 }
3534
3535 /* use legacy palette for Ironlake */
3536 if (HAS_PCH_SPLIT(dev))
3537 palreg = LGC_PALETTE(pipe);
3538
3539 /* Workaround : Do not read or write the pipe palette/gamma data while
3540 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3541 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003542 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003543 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3544 GAMMA_MODE_MODE_SPLIT)) {
3545 hsw_disable_ips(intel_crtc);
3546 reenable_ips = true;
3547 }
3548
3549 for (i = 0; i < 256; i++) {
3550 I915_WRITE(palreg + 4 * i,
3551 (intel_crtc->lut_r[i] << 16) |
3552 (intel_crtc->lut_g[i] << 8) |
3553 intel_crtc->lut_b[i]);
3554 }
3555
3556 if (reenable_ips)
3557 hsw_enable_ips(intel_crtc);
3558}
3559
Jesse Barnesf67a5592011-01-05 10:31:48 -08003560static void ironlake_crtc_enable(struct drm_crtc *crtc)
3561{
3562 struct drm_device *dev = crtc->dev;
3563 struct drm_i915_private *dev_priv = dev->dev_private;
3564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003565 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003566 int pipe = intel_crtc->pipe;
3567 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003568
Daniel Vetter08a48462012-07-02 11:43:47 +02003569 WARN_ON(!crtc->enabled);
3570
Jesse Barnesf67a5592011-01-05 10:31:48 -08003571 if (intel_crtc->active)
3572 return;
3573
3574 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003575
3576 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3577 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3578
Daniel Vetterf6736a12013-06-05 13:34:30 +02003579 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003580 if (encoder->pre_enable)
3581 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003582
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003583 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003584 /* Note: FDI PLL enabling _must_ be done before we enable the
3585 * cpu pipes, hence this is separate from all the other fdi/pch
3586 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003587 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003588 } else {
3589 assert_fdi_tx_disabled(dev_priv, pipe);
3590 assert_fdi_rx_disabled(dev_priv, pipe);
3591 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003592
Jesse Barnesb074cec2013-04-25 12:55:02 -07003593 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003594
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003595 /*
3596 * On ILK+ LUT must be loaded before the pipe is running but with
3597 * clocks enabled
3598 */
3599 intel_crtc_load_lut(crtc);
3600
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003601 intel_update_watermarks(crtc);
Paulo Zanoni03722642014-01-17 13:51:09 -02003602 intel_enable_pipe(intel_crtc, intel_crtc->config.has_pch_encoder, false,
3603 true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003604 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003605 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003606 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003607
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003608 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003609 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003610
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003611 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003612 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003613 mutex_unlock(&dev->struct_mutex);
3614
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003615 for_each_encoder_on_crtc(dev, crtc, encoder)
3616 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003617
3618 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003619 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003620
3621 /*
3622 * There seems to be a race in PCH platform hw (at least on some
3623 * outputs) where an enabled pipe still completes any pageflip right
3624 * away (as if the pipe is off) instead of waiting for vblank. As soon
3625 * as the first vblank happend, everything works as expected. Hence just
3626 * wait for one vblank before returning to avoid strange things
3627 * happening.
3628 */
3629 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003630}
3631
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003632/* IPS only exists on ULT machines and is tied to pipe A. */
3633static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3634{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003635 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003636}
3637
Ville Syrjälädda9a662013-09-19 17:00:37 -03003638static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
3644 int plane = intel_crtc->plane;
3645
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003646 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003647 intel_enable_planes(crtc);
3648 intel_crtc_update_cursor(crtc, true);
3649
3650 hsw_enable_ips(intel_crtc);
3651
3652 mutex_lock(&dev->struct_mutex);
3653 intel_update_fbc(dev);
3654 mutex_unlock(&dev->struct_mutex);
3655}
3656
3657static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3658{
3659 struct drm_device *dev = crtc->dev;
3660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3662 int pipe = intel_crtc->pipe;
3663 int plane = intel_crtc->plane;
3664
3665 intel_crtc_wait_for_pending_flips(crtc);
3666 drm_vblank_off(dev, pipe);
3667
3668 /* FBC must be disabled before disabling the plane on HSW. */
3669 if (dev_priv->fbc.plane == plane)
3670 intel_disable_fbc(dev);
3671
3672 hsw_disable_ips(intel_crtc);
3673
3674 intel_crtc_update_cursor(crtc, false);
3675 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003676 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003677}
3678
Paulo Zanonie4916942013-09-20 16:21:19 -03003679/*
3680 * This implements the workaround described in the "notes" section of the mode
3681 * set sequence documentation. When going from no pipes or single pipe to
3682 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3683 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3684 */
3685static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3686{
3687 struct drm_device *dev = crtc->base.dev;
3688 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3689
3690 /* We want to get the other_active_crtc only if there's only 1 other
3691 * active crtc. */
3692 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3693 if (!crtc_it->active || crtc_it == crtc)
3694 continue;
3695
3696 if (other_active_crtc)
3697 return;
3698
3699 other_active_crtc = crtc_it;
3700 }
3701 if (!other_active_crtc)
3702 return;
3703
3704 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3705 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3706}
3707
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003708static void haswell_crtc_enable(struct drm_crtc *crtc)
3709{
3710 struct drm_device *dev = crtc->dev;
3711 struct drm_i915_private *dev_priv = dev->dev_private;
3712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3713 struct intel_encoder *encoder;
3714 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003715
3716 WARN_ON(!crtc->enabled);
3717
3718 if (intel_crtc->active)
3719 return;
3720
3721 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003722
3723 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3724 if (intel_crtc->config.has_pch_encoder)
3725 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3726
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003727 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003728 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003729
3730 for_each_encoder_on_crtc(dev, crtc, encoder)
3731 if (encoder->pre_enable)
3732 encoder->pre_enable(encoder);
3733
Paulo Zanoni1f544382012-10-24 11:32:00 -02003734 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003735
Jesse Barnesb074cec2013-04-25 12:55:02 -07003736 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003737
3738 /*
3739 * On ILK+ LUT must be loaded before the pipe is running but with
3740 * clocks enabled
3741 */
3742 intel_crtc_load_lut(crtc);
3743
Paulo Zanoni1f544382012-10-24 11:32:00 -02003744 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003745 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003746
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003747 intel_update_watermarks(crtc);
Paulo Zanoni03722642014-01-17 13:51:09 -02003748 intel_enable_pipe(intel_crtc, intel_crtc->config.has_pch_encoder, false,
3749 false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003750
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003751 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003752 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003753
Jani Nikula8807e552013-08-30 19:40:32 +03003754 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003755 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003756 intel_opregion_notify_encoder(encoder, true);
3757 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003758
Paulo Zanonie4916942013-09-20 16:21:19 -03003759 /* If we change the relative order between pipe/planes enabling, we need
3760 * to change the workaround. */
3761 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003762 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003763}
3764
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003765static void ironlake_pfit_disable(struct intel_crtc *crtc)
3766{
3767 struct drm_device *dev = crtc->base.dev;
3768 struct drm_i915_private *dev_priv = dev->dev_private;
3769 int pipe = crtc->pipe;
3770
3771 /* To avoid upsetting the power well on haswell only disable the pfit if
3772 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003773 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003774 I915_WRITE(PF_CTL(pipe), 0);
3775 I915_WRITE(PF_WIN_POS(pipe), 0);
3776 I915_WRITE(PF_WIN_SZ(pipe), 0);
3777 }
3778}
3779
Jesse Barnes6be4a602010-09-10 10:26:01 -07003780static void ironlake_crtc_disable(struct drm_crtc *crtc)
3781{
3782 struct drm_device *dev = crtc->dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003785 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003786 int pipe = intel_crtc->pipe;
3787 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003789
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003790
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003791 if (!intel_crtc->active)
3792 return;
3793
Daniel Vetterea9d7582012-07-10 10:42:52 +02003794 for_each_encoder_on_crtc(dev, crtc, encoder)
3795 encoder->disable(encoder);
3796
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003797 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003798 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003799
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003800 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003801 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003802
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003803 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003804 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003805 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003806
Daniel Vetterd925c592013-06-05 13:34:04 +02003807 if (intel_crtc->config.has_pch_encoder)
3808 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3809
Jesse Barnesb24e7172011-01-04 15:09:30 -08003810 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003811
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003812 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003813
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003814 for_each_encoder_on_crtc(dev, crtc, encoder)
3815 if (encoder->post_disable)
3816 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003817
Daniel Vetterd925c592013-06-05 13:34:04 +02003818 if (intel_crtc->config.has_pch_encoder) {
3819 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003820
Daniel Vetterd925c592013-06-05 13:34:04 +02003821 ironlake_disable_pch_transcoder(dev_priv, pipe);
3822 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003823
Daniel Vetterd925c592013-06-05 13:34:04 +02003824 if (HAS_PCH_CPT(dev)) {
3825 /* disable TRANS_DP_CTL */
3826 reg = TRANS_DP_CTL(pipe);
3827 temp = I915_READ(reg);
3828 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3829 TRANS_DP_PORT_SEL_MASK);
3830 temp |= TRANS_DP_PORT_SEL_NONE;
3831 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003832
Daniel Vetterd925c592013-06-05 13:34:04 +02003833 /* disable DPLL_SEL */
3834 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003835 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003836 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003837 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003838
3839 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003840 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003841
3842 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003843 }
3844
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003845 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003846 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003847
3848 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003849 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003850 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003851}
3852
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003853static void haswell_crtc_disable(struct drm_crtc *crtc)
3854{
3855 struct drm_device *dev = crtc->dev;
3856 struct drm_i915_private *dev_priv = dev->dev_private;
3857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3858 struct intel_encoder *encoder;
3859 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003860 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003861
3862 if (!intel_crtc->active)
3863 return;
3864
Ville Syrjälädda9a662013-09-19 17:00:37 -03003865 haswell_crtc_disable_planes(crtc);
3866
Jani Nikula8807e552013-08-30 19:40:32 +03003867 for_each_encoder_on_crtc(dev, crtc, encoder) {
3868 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003869 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003870 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003871
Paulo Zanoni86642812013-04-12 17:57:57 -03003872 if (intel_crtc->config.has_pch_encoder)
3873 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003874 intel_disable_pipe(dev_priv, pipe);
3875
Paulo Zanoniad80a812012-10-24 16:06:19 -02003876 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003877
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003878 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879
Paulo Zanoni1f544382012-10-24 11:32:00 -02003880 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003881
3882 for_each_encoder_on_crtc(dev, crtc, encoder)
3883 if (encoder->post_disable)
3884 encoder->post_disable(encoder);
3885
Daniel Vetter88adfff2013-03-28 10:42:01 +01003886 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003887 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003888 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003889 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003890 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003891
3892 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003893 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003894
3895 mutex_lock(&dev->struct_mutex);
3896 intel_update_fbc(dev);
3897 mutex_unlock(&dev->struct_mutex);
3898}
3899
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003900static void ironlake_crtc_off(struct drm_crtc *crtc)
3901{
3902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003903 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003904}
3905
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003906static void haswell_crtc_off(struct drm_crtc *crtc)
3907{
3908 intel_ddi_put_crtc_pll(crtc);
3909}
3910
Daniel Vetter02e792f2009-09-15 22:57:34 +02003911static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3912{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003913 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003914 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003916
Chris Wilson23f09ce2010-08-12 13:53:37 +01003917 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003918 dev_priv->mm.interruptible = false;
3919 (void) intel_overlay_switch_off(intel_crtc->overlay);
3920 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003921 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003922 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003923
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003924 /* Let userspace switch the overlay on again. In most cases userspace
3925 * has to recompute where to put it anyway.
3926 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003927}
3928
Egbert Eich61bc95c2013-03-04 09:24:38 -05003929/**
3930 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3931 * cursor plane briefly if not already running after enabling the display
3932 * plane.
3933 * This workaround avoids occasional blank screens when self refresh is
3934 * enabled.
3935 */
3936static void
3937g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3938{
3939 u32 cntl = I915_READ(CURCNTR(pipe));
3940
3941 if ((cntl & CURSOR_MODE) == 0) {
3942 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3943
3944 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3945 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3946 intel_wait_for_vblank(dev_priv->dev, pipe);
3947 I915_WRITE(CURCNTR(pipe), cntl);
3948 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3949 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3950 }
3951}
3952
Jesse Barnes2dd24552013-04-25 12:55:01 -07003953static void i9xx_pfit_enable(struct intel_crtc *crtc)
3954{
3955 struct drm_device *dev = crtc->base.dev;
3956 struct drm_i915_private *dev_priv = dev->dev_private;
3957 struct intel_crtc_config *pipe_config = &crtc->config;
3958
Daniel Vetter328d8e82013-05-08 10:36:31 +02003959 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003960 return;
3961
Daniel Vetterc0b03412013-05-28 12:05:54 +02003962 /*
3963 * The panel fitter should only be adjusted whilst the pipe is disabled,
3964 * according to register description and PRM.
3965 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003966 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3967 assert_pipe_disabled(dev_priv, crtc->pipe);
3968
Jesse Barnesb074cec2013-04-25 12:55:02 -07003969 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3970 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003971
3972 /* Border color in case we don't scale up to the full screen. Black by
3973 * default, change to something else for debugging. */
3974 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003975}
3976
Jesse Barnes586f49d2013-11-04 16:06:59 -08003977int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003978{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003979 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003980
Jesse Barnes586f49d2013-11-04 16:06:59 -08003981 /* Obtain SKU information */
3982 mutex_lock(&dev_priv->dpio_lock);
3983 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3984 CCK_FUSE_HPLL_FREQ_MASK;
3985 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003986
Jesse Barnes586f49d2013-11-04 16:06:59 -08003987 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003988}
3989
3990/* Adjust CDclk dividers to allow high res or save power if possible */
3991static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3992{
3993 struct drm_i915_private *dev_priv = dev->dev_private;
3994 u32 val, cmd;
3995
3996 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3997 cmd = 2;
3998 else if (cdclk == 266)
3999 cmd = 1;
4000 else
4001 cmd = 0;
4002
4003 mutex_lock(&dev_priv->rps.hw_lock);
4004 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4005 val &= ~DSPFREQGUAR_MASK;
4006 val |= (cmd << DSPFREQGUAR_SHIFT);
4007 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4008 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4009 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4010 50)) {
4011 DRM_ERROR("timed out waiting for CDclk change\n");
4012 }
4013 mutex_unlock(&dev_priv->rps.hw_lock);
4014
4015 if (cdclk == 400) {
4016 u32 divider, vco;
4017
4018 vco = valleyview_get_vco(dev_priv);
4019 divider = ((vco << 1) / cdclk) - 1;
4020
4021 mutex_lock(&dev_priv->dpio_lock);
4022 /* adjust cdclk divider */
4023 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4024 val &= ~0xf;
4025 val |= divider;
4026 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4027 mutex_unlock(&dev_priv->dpio_lock);
4028 }
4029
4030 mutex_lock(&dev_priv->dpio_lock);
4031 /* adjust self-refresh exit latency value */
4032 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4033 val &= ~0x7f;
4034
4035 /*
4036 * For high bandwidth configs, we set a higher latency in the bunit
4037 * so that the core display fetch happens in time to avoid underruns.
4038 */
4039 if (cdclk == 400)
4040 val |= 4500 / 250; /* 4.5 usec */
4041 else
4042 val |= 3000 / 250; /* 3.0 usec */
4043 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4044 mutex_unlock(&dev_priv->dpio_lock);
4045
4046 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4047 intel_i2c_reset(dev);
4048}
4049
4050static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4051{
4052 int cur_cdclk, vco;
4053 int divider;
4054
4055 vco = valleyview_get_vco(dev_priv);
4056
4057 mutex_lock(&dev_priv->dpio_lock);
4058 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4059 mutex_unlock(&dev_priv->dpio_lock);
4060
4061 divider &= 0xf;
4062
4063 cur_cdclk = (vco << 1) / (divider + 1);
4064
4065 return cur_cdclk;
4066}
4067
4068static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4069 int max_pixclk)
4070{
4071 int cur_cdclk;
4072
4073 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4074
4075 /*
4076 * Really only a few cases to deal with, as only 4 CDclks are supported:
4077 * 200MHz
4078 * 267MHz
4079 * 320MHz
4080 * 400MHz
4081 * So we check to see whether we're above 90% of the lower bin and
4082 * adjust if needed.
4083 */
4084 if (max_pixclk > 288000) {
4085 return 400;
4086 } else if (max_pixclk > 240000) {
4087 return 320;
4088 } else
4089 return 266;
4090 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4091}
4092
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004093/* compute the max pixel clock for new configuration */
4094static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004095{
4096 struct drm_device *dev = dev_priv->dev;
4097 struct intel_crtc *intel_crtc;
4098 int max_pixclk = 0;
4099
4100 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4101 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004102 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004103 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004104 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004105 }
4106
4107 return max_pixclk;
4108}
4109
4110static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004111 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004112{
4113 struct drm_i915_private *dev_priv = dev->dev_private;
4114 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004115 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004116 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4117
4118 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4119 return;
4120
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004121 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004122 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4123 base.head)
4124 if (intel_crtc->base.enabled)
4125 *prepare_pipes |= (1 << intel_crtc->pipe);
4126}
4127
4128static void valleyview_modeset_global_resources(struct drm_device *dev)
4129{
4130 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004131 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004132 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4133 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4134
4135 if (req_cdclk != cur_cdclk)
4136 valleyview_set_cdclk(dev, req_cdclk);
4137}
4138
Jesse Barnes89b667f2013-04-18 14:51:36 -07004139static void valleyview_crtc_enable(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4144 struct intel_encoder *encoder;
4145 int pipe = intel_crtc->pipe;
4146 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004147 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004148
4149 WARN_ON(!crtc->enabled);
4150
4151 if (intel_crtc->active)
4152 return;
4153
4154 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004155
Jesse Barnes89b667f2013-04-18 14:51:36 -07004156 for_each_encoder_on_crtc(dev, crtc, encoder)
4157 if (encoder->pre_pll_enable)
4158 encoder->pre_pll_enable(encoder);
4159
Jani Nikula23538ef2013-08-27 15:12:22 +03004160 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4161
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004162 if (!is_dsi)
4163 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004164
4165 for_each_encoder_on_crtc(dev, crtc, encoder)
4166 if (encoder->pre_enable)
4167 encoder->pre_enable(encoder);
4168
Jesse Barnes2dd24552013-04-25 12:55:01 -07004169 i9xx_pfit_enable(intel_crtc);
4170
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004171 intel_crtc_load_lut(crtc);
4172
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004173 intel_update_watermarks(crtc);
Paulo Zanoni03722642014-01-17 13:51:09 -02004174 intel_enable_pipe(intel_crtc, false, is_dsi, true);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004175 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004176 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004177 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004178 intel_crtc_update_cursor(crtc, true);
4179
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004180 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004181
4182 for_each_encoder_on_crtc(dev, crtc, encoder)
4183 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004184}
4185
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004186static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004187{
4188 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004189 struct drm_i915_private *dev_priv = dev->dev_private;
4190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004191 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004192 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004193 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004194
Daniel Vetter08a48462012-07-02 11:43:47 +02004195 WARN_ON(!crtc->enabled);
4196
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004197 if (intel_crtc->active)
4198 return;
4199
4200 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004201
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004202 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004203 if (encoder->pre_enable)
4204 encoder->pre_enable(encoder);
4205
Daniel Vetterf6736a12013-06-05 13:34:30 +02004206 i9xx_enable_pll(intel_crtc);
4207
Jesse Barnes2dd24552013-04-25 12:55:01 -07004208 i9xx_pfit_enable(intel_crtc);
4209
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004210 intel_crtc_load_lut(crtc);
4211
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004212 intel_update_watermarks(crtc);
Paulo Zanoni03722642014-01-17 13:51:09 -02004213 intel_enable_pipe(intel_crtc, false, false, true);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004214 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004215 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004216 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004217 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004218 if (IS_G4X(dev))
4219 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004220 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004221
4222 /* Give the overlay scaler a chance to enable if it's on this pipe */
4223 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004224
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004225 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004226
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004227 for_each_encoder_on_crtc(dev, crtc, encoder)
4228 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004229}
4230
Daniel Vetter87476d62013-04-11 16:29:06 +02004231static void i9xx_pfit_disable(struct intel_crtc *crtc)
4232{
4233 struct drm_device *dev = crtc->base.dev;
4234 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004235
4236 if (!crtc->config.gmch_pfit.control)
4237 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004238
4239 assert_pipe_disabled(dev_priv, crtc->pipe);
4240
Daniel Vetter328d8e82013-05-08 10:36:31 +02004241 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4242 I915_READ(PFIT_CONTROL));
4243 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004244}
4245
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004246static void i9xx_crtc_disable(struct drm_crtc *crtc)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004251 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004252 int pipe = intel_crtc->pipe;
4253 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004254
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004255 if (!intel_crtc->active)
4256 return;
4257
Daniel Vetterea9d7582012-07-10 10:42:52 +02004258 for_each_encoder_on_crtc(dev, crtc, encoder)
4259 encoder->disable(encoder);
4260
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004261 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004262 intel_crtc_wait_for_pending_flips(crtc);
4263 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004264
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004265 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004266 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004267
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004268 intel_crtc_dpms_overlay(intel_crtc, false);
4269 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004270 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004271 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004272
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004273 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004274 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004275
Daniel Vetter87476d62013-04-11 16:29:06 +02004276 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004277
Jesse Barnes89b667f2013-04-18 14:51:36 -07004278 for_each_encoder_on_crtc(dev, crtc, encoder)
4279 if (encoder->post_disable)
4280 encoder->post_disable(encoder);
4281
Jesse Barnesf6071162013-10-01 10:41:38 -07004282 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4283 vlv_disable_pll(dev_priv, pipe);
4284 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004285 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004286
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004287 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004288 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004289
Chris Wilson6b383a72010-09-13 13:54:26 +01004290 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004291}
4292
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004293static void i9xx_crtc_off(struct drm_crtc *crtc)
4294{
4295}
4296
Daniel Vetter976f8a22012-07-08 22:34:21 +02004297static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4298 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004299{
4300 struct drm_device *dev = crtc->dev;
4301 struct drm_i915_master_private *master_priv;
4302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4303 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004304
4305 if (!dev->primary->master)
4306 return;
4307
4308 master_priv = dev->primary->master->driver_priv;
4309 if (!master_priv->sarea_priv)
4310 return;
4311
Jesse Barnes79e53942008-11-07 14:24:08 -08004312 switch (pipe) {
4313 case 0:
4314 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4315 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4316 break;
4317 case 1:
4318 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4319 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4320 break;
4321 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004322 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004323 break;
4324 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004325}
4326
Daniel Vetter976f8a22012-07-08 22:34:21 +02004327/**
4328 * Sets the power management mode of the pipe and plane.
4329 */
4330void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004331{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004332 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004333 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004334 struct intel_encoder *intel_encoder;
4335 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004336
Daniel Vetter976f8a22012-07-08 22:34:21 +02004337 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4338 enable |= intel_encoder->connectors_active;
4339
4340 if (enable)
4341 dev_priv->display.crtc_enable(crtc);
4342 else
4343 dev_priv->display.crtc_disable(crtc);
4344
4345 intel_crtc_update_sarea(crtc, enable);
4346}
4347
Daniel Vetter976f8a22012-07-08 22:34:21 +02004348static void intel_crtc_disable(struct drm_crtc *crtc)
4349{
4350 struct drm_device *dev = crtc->dev;
4351 struct drm_connector *connector;
4352 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004354
4355 /* crtc should still be enabled when we disable it. */
4356 WARN_ON(!crtc->enabled);
4357
4358 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004359 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004360 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004361 dev_priv->display.off(crtc);
4362
Chris Wilson931872f2012-01-16 23:01:13 +00004363 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004364 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004365 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004366
4367 if (crtc->fb) {
4368 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004369 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004370 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004371 crtc->fb = NULL;
4372 }
4373
4374 /* Update computed state. */
4375 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4376 if (!connector->encoder || !connector->encoder->crtc)
4377 continue;
4378
4379 if (connector->encoder->crtc != crtc)
4380 continue;
4381
4382 connector->dpms = DRM_MODE_DPMS_OFF;
4383 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004384 }
4385}
4386
Chris Wilsonea5b2132010-08-04 13:50:23 +01004387void intel_encoder_destroy(struct drm_encoder *encoder)
4388{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004389 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004390
Chris Wilsonea5b2132010-08-04 13:50:23 +01004391 drm_encoder_cleanup(encoder);
4392 kfree(intel_encoder);
4393}
4394
Damien Lespiau92373292013-08-08 22:28:57 +01004395/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004396 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4397 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004398static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004399{
4400 if (mode == DRM_MODE_DPMS_ON) {
4401 encoder->connectors_active = true;
4402
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004403 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004404 } else {
4405 encoder->connectors_active = false;
4406
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004407 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004408 }
4409}
4410
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004411/* Cross check the actual hw state with our own modeset state tracking (and it's
4412 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004413static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004414{
4415 if (connector->get_hw_state(connector)) {
4416 struct intel_encoder *encoder = connector->encoder;
4417 struct drm_crtc *crtc;
4418 bool encoder_enabled;
4419 enum pipe pipe;
4420
4421 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4422 connector->base.base.id,
4423 drm_get_connector_name(&connector->base));
4424
4425 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4426 "wrong connector dpms state\n");
4427 WARN(connector->base.encoder != &encoder->base,
4428 "active connector not linked to encoder\n");
4429 WARN(!encoder->connectors_active,
4430 "encoder->connectors_active not set\n");
4431
4432 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4433 WARN(!encoder_enabled, "encoder not enabled\n");
4434 if (WARN_ON(!encoder->base.crtc))
4435 return;
4436
4437 crtc = encoder->base.crtc;
4438
4439 WARN(!crtc->enabled, "crtc not enabled\n");
4440 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4441 WARN(pipe != to_intel_crtc(crtc)->pipe,
4442 "encoder active on the wrong pipe\n");
4443 }
4444}
4445
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004446/* Even simpler default implementation, if there's really no special case to
4447 * consider. */
4448void intel_connector_dpms(struct drm_connector *connector, int mode)
4449{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004450 /* All the simple cases only support two dpms states. */
4451 if (mode != DRM_MODE_DPMS_ON)
4452 mode = DRM_MODE_DPMS_OFF;
4453
4454 if (mode == connector->dpms)
4455 return;
4456
4457 connector->dpms = mode;
4458
4459 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004460 if (connector->encoder)
4461 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004462
Daniel Vetterb9805142012-08-31 17:37:33 +02004463 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004464}
4465
Daniel Vetterf0947c32012-07-02 13:10:34 +02004466/* Simple connector->get_hw_state implementation for encoders that support only
4467 * one connector and no cloning and hence the encoder state determines the state
4468 * of the connector. */
4469bool intel_connector_get_hw_state(struct intel_connector *connector)
4470{
Daniel Vetter24929352012-07-02 20:28:59 +02004471 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004472 struct intel_encoder *encoder = connector->encoder;
4473
4474 return encoder->get_hw_state(encoder, &pipe);
4475}
4476
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004477static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4478 struct intel_crtc_config *pipe_config)
4479{
4480 struct drm_i915_private *dev_priv = dev->dev_private;
4481 struct intel_crtc *pipe_B_crtc =
4482 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4483
4484 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4485 pipe_name(pipe), pipe_config->fdi_lanes);
4486 if (pipe_config->fdi_lanes > 4) {
4487 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4488 pipe_name(pipe), pipe_config->fdi_lanes);
4489 return false;
4490 }
4491
Paulo Zanonibafb6552013-11-02 21:07:44 -07004492 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004493 if (pipe_config->fdi_lanes > 2) {
4494 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4495 pipe_config->fdi_lanes);
4496 return false;
4497 } else {
4498 return true;
4499 }
4500 }
4501
4502 if (INTEL_INFO(dev)->num_pipes == 2)
4503 return true;
4504
4505 /* Ivybridge 3 pipe is really complicated */
4506 switch (pipe) {
4507 case PIPE_A:
4508 return true;
4509 case PIPE_B:
4510 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4511 pipe_config->fdi_lanes > 2) {
4512 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4513 pipe_name(pipe), pipe_config->fdi_lanes);
4514 return false;
4515 }
4516 return true;
4517 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004518 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004519 pipe_B_crtc->config.fdi_lanes <= 2) {
4520 if (pipe_config->fdi_lanes > 2) {
4521 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4522 pipe_name(pipe), pipe_config->fdi_lanes);
4523 return false;
4524 }
4525 } else {
4526 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4527 return false;
4528 }
4529 return true;
4530 default:
4531 BUG();
4532 }
4533}
4534
Daniel Vettere29c22c2013-02-21 00:00:16 +01004535#define RETRY 1
4536static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4537 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004538{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004539 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004540 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004541 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004542 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004543
Daniel Vettere29c22c2013-02-21 00:00:16 +01004544retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004545 /* FDI is a binary signal running at ~2.7GHz, encoding
4546 * each output octet as 10 bits. The actual frequency
4547 * is stored as a divider into a 100MHz clock, and the
4548 * mode pixel clock is stored in units of 1KHz.
4549 * Hence the bw of each lane in terms of the mode signal
4550 * is:
4551 */
4552 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4553
Damien Lespiau241bfc32013-09-25 16:45:37 +01004554 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004555
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004556 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004557 pipe_config->pipe_bpp);
4558
4559 pipe_config->fdi_lanes = lane;
4560
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004561 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004562 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004563
Daniel Vettere29c22c2013-02-21 00:00:16 +01004564 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4565 intel_crtc->pipe, pipe_config);
4566 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4567 pipe_config->pipe_bpp -= 2*3;
4568 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4569 pipe_config->pipe_bpp);
4570 needs_recompute = true;
4571 pipe_config->bw_constrained = true;
4572
4573 goto retry;
4574 }
4575
4576 if (needs_recompute)
4577 return RETRY;
4578
4579 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004580}
4581
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004582static void hsw_compute_ips_config(struct intel_crtc *crtc,
4583 struct intel_crtc_config *pipe_config)
4584{
Jani Nikulad330a952014-01-21 11:24:25 +02004585 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004586 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004587 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004588}
4589
Daniel Vettera43f6e02013-06-07 23:10:32 +02004590static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004591 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004592{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004593 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004594 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004595
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004596 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004597 if (INTEL_INFO(dev)->gen < 4) {
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599 int clock_limit =
4600 dev_priv->display.get_display_clock_speed(dev);
4601
4602 /*
4603 * Enable pixel doubling when the dot clock
4604 * is > 90% of the (display) core speed.
4605 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004606 * GDG double wide on either pipe,
4607 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004608 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004609 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004610 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004611 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004612 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004613 }
4614
Damien Lespiau241bfc32013-09-25 16:45:37 +01004615 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004616 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004617 }
Chris Wilson89749352010-09-12 18:25:19 +01004618
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004619 /*
4620 * Pipe horizontal size must be even in:
4621 * - DVO ganged mode
4622 * - LVDS dual channel mode
4623 * - Double wide pipe
4624 */
4625 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4626 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4627 pipe_config->pipe_src_w &= ~1;
4628
Damien Lespiau8693a822013-05-03 18:48:11 +01004629 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4630 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004631 */
4632 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4633 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004634 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004635
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004636 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004637 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004638 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004639 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4640 * for lvds. */
4641 pipe_config->pipe_bpp = 8*3;
4642 }
4643
Damien Lespiauf5adf942013-06-24 18:29:34 +01004644 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004645 hsw_compute_ips_config(crtc, pipe_config);
4646
4647 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4648 * clock survives for now. */
4649 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4650 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004651
Daniel Vetter877d48d2013-04-19 11:24:43 +02004652 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004653 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004654
Daniel Vettere29c22c2013-02-21 00:00:16 +01004655 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004656}
4657
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004658static int valleyview_get_display_clock_speed(struct drm_device *dev)
4659{
4660 return 400000; /* FIXME */
4661}
4662
Jesse Barnese70236a2009-09-21 10:42:27 -07004663static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004664{
Jesse Barnese70236a2009-09-21 10:42:27 -07004665 return 400000;
4666}
Jesse Barnes79e53942008-11-07 14:24:08 -08004667
Jesse Barnese70236a2009-09-21 10:42:27 -07004668static int i915_get_display_clock_speed(struct drm_device *dev)
4669{
4670 return 333000;
4671}
Jesse Barnes79e53942008-11-07 14:24:08 -08004672
Jesse Barnese70236a2009-09-21 10:42:27 -07004673static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4674{
4675 return 200000;
4676}
Jesse Barnes79e53942008-11-07 14:24:08 -08004677
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004678static int pnv_get_display_clock_speed(struct drm_device *dev)
4679{
4680 u16 gcfgc = 0;
4681
4682 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4683
4684 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4685 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4686 return 267000;
4687 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4688 return 333000;
4689 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4690 return 444000;
4691 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4692 return 200000;
4693 default:
4694 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4695 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4696 return 133000;
4697 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4698 return 167000;
4699 }
4700}
4701
Jesse Barnese70236a2009-09-21 10:42:27 -07004702static int i915gm_get_display_clock_speed(struct drm_device *dev)
4703{
4704 u16 gcfgc = 0;
4705
4706 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4707
4708 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004709 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004710 else {
4711 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4712 case GC_DISPLAY_CLOCK_333_MHZ:
4713 return 333000;
4714 default:
4715 case GC_DISPLAY_CLOCK_190_200_MHZ:
4716 return 190000;
4717 }
4718 }
4719}
Jesse Barnes79e53942008-11-07 14:24:08 -08004720
Jesse Barnese70236a2009-09-21 10:42:27 -07004721static int i865_get_display_clock_speed(struct drm_device *dev)
4722{
4723 return 266000;
4724}
4725
4726static int i855_get_display_clock_speed(struct drm_device *dev)
4727{
4728 u16 hpllcc = 0;
4729 /* Assume that the hardware is in the high speed state. This
4730 * should be the default.
4731 */
4732 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4733 case GC_CLOCK_133_200:
4734 case GC_CLOCK_100_200:
4735 return 200000;
4736 case GC_CLOCK_166_250:
4737 return 250000;
4738 case GC_CLOCK_100_133:
4739 return 133000;
4740 }
4741
4742 /* Shouldn't happen */
4743 return 0;
4744}
4745
4746static int i830_get_display_clock_speed(struct drm_device *dev)
4747{
4748 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004749}
4750
Zhenyu Wang2c072452009-06-05 15:38:42 +08004751static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004752intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004753{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004754 while (*num > DATA_LINK_M_N_MASK ||
4755 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004756 *num >>= 1;
4757 *den >>= 1;
4758 }
4759}
4760
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004761static void compute_m_n(unsigned int m, unsigned int n,
4762 uint32_t *ret_m, uint32_t *ret_n)
4763{
4764 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4765 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4766 intel_reduce_m_n_ratio(ret_m, ret_n);
4767}
4768
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004769void
4770intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4771 int pixel_clock, int link_clock,
4772 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004773{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004774 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004775
4776 compute_m_n(bits_per_pixel * pixel_clock,
4777 link_clock * nlanes * 8,
4778 &m_n->gmch_m, &m_n->gmch_n);
4779
4780 compute_m_n(pixel_clock, link_clock,
4781 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004782}
4783
Chris Wilsona7615032011-01-12 17:04:08 +00004784static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4785{
Jani Nikulad330a952014-01-21 11:24:25 +02004786 if (i915.panel_use_ssc >= 0)
4787 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004788 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004789 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004790}
4791
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004792static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4793{
4794 struct drm_device *dev = crtc->dev;
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 int refclk;
4797
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004798 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004799 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004800 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004801 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004802 refclk = dev_priv->vbt.lvds_ssc_freq;
4803 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004804 } else if (!IS_GEN2(dev)) {
4805 refclk = 96000;
4806 } else {
4807 refclk = 48000;
4808 }
4809
4810 return refclk;
4811}
4812
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004813static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004814{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004815 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004816}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004817
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004818static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4819{
4820 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004821}
4822
Daniel Vetterf47709a2013-03-28 10:42:02 +01004823static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004824 intel_clock_t *reduced_clock)
4825{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004826 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004828 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004829 u32 fp, fp2 = 0;
4830
4831 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004832 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004833 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004834 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004835 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004836 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004837 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004838 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004839 }
4840
4841 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004842 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004843
Daniel Vetterf47709a2013-03-28 10:42:02 +01004844 crtc->lowfreq_avail = false;
4845 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004846 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004847 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004848 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004849 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004850 } else {
4851 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004852 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004853 }
4854}
4855
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004856static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4857 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004858{
4859 u32 reg_val;
4860
4861 /*
4862 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4863 * and set it to a reasonable value instead.
4864 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004865 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004866 reg_val &= 0xffffff00;
4867 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004868 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004869
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004870 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004871 reg_val &= 0x8cffffff;
4872 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004873 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004874
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004875 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004876 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004877 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004878
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004879 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004880 reg_val &= 0x00ffffff;
4881 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004882 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004883}
4884
Daniel Vetterb5518422013-05-03 11:49:48 +02004885static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4886 struct intel_link_m_n *m_n)
4887{
4888 struct drm_device *dev = crtc->base.dev;
4889 struct drm_i915_private *dev_priv = dev->dev_private;
4890 int pipe = crtc->pipe;
4891
Daniel Vettere3b95f12013-05-03 11:49:49 +02004892 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4893 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4894 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4895 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004896}
4897
4898static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4899 struct intel_link_m_n *m_n)
4900{
4901 struct drm_device *dev = crtc->base.dev;
4902 struct drm_i915_private *dev_priv = dev->dev_private;
4903 int pipe = crtc->pipe;
4904 enum transcoder transcoder = crtc->config.cpu_transcoder;
4905
4906 if (INTEL_INFO(dev)->gen >= 5) {
4907 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4908 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4909 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4910 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4911 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004912 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4913 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4914 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4915 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004916 }
4917}
4918
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004919static void intel_dp_set_m_n(struct intel_crtc *crtc)
4920{
4921 if (crtc->config.has_pch_encoder)
4922 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4923 else
4924 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4925}
4926
Daniel Vetterf47709a2013-03-28 10:42:02 +01004927static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004928{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004929 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004930 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004931 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004932 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004933 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004934 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004935
Daniel Vetter09153002012-12-12 14:06:44 +01004936 mutex_lock(&dev_priv->dpio_lock);
4937
Daniel Vetterf47709a2013-03-28 10:42:02 +01004938 bestn = crtc->config.dpll.n;
4939 bestm1 = crtc->config.dpll.m1;
4940 bestm2 = crtc->config.dpll.m2;
4941 bestp1 = crtc->config.dpll.p1;
4942 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004943
Jesse Barnes89b667f2013-04-18 14:51:36 -07004944 /* See eDP HDMI DPIO driver vbios notes doc */
4945
4946 /* PLL B needs special handling */
4947 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004948 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004949
4950 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952
4953 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004954 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004955 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957
4958 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004959 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004960
4961 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004962 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4963 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4964 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004965 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004966
4967 /*
4968 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4969 * but we don't support that).
4970 * Note: don't use the DAC post divider as it seems unstable.
4971 */
4972 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004974
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004975 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004977
Jesse Barnes89b667f2013-04-18 14:51:36 -07004978 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004979 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004980 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004981 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004983 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004984 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004987
Jesse Barnes89b667f2013-04-18 14:51:36 -07004988 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4989 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4990 /* Use SSC source */
4991 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004992 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004993 0x0df40000);
4994 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004995 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004996 0x0df70000);
4997 } else { /* HDMI or VGA */
4998 /* Use bend source */
4999 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005001 0x0df70000);
5002 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005003 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005004 0x0df40000);
5005 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005006
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005007 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005008 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5009 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5010 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5011 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005012 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005013
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005014 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005015
Imre Deake5cbfbf2014-01-09 17:08:16 +02005016 /*
5017 * Enable DPIO clock input. We should never disable the reference
5018 * clock for pipe B, since VGA hotplug / manual detection depends
5019 * on it.
5020 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005021 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5022 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005023 /* We should never disable this, set it here for state tracking */
5024 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005025 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005026 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005027 crtc->config.dpll_hw_state.dpll = dpll;
5028
Daniel Vetteref1b4602013-06-01 17:17:04 +02005029 dpll_md = (crtc->config.pixel_multiplier - 1)
5030 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005031 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5032
Daniel Vetterf47709a2013-03-28 10:42:02 +01005033 if (crtc->config.has_dp_encoder)
5034 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305035
Daniel Vetter09153002012-12-12 14:06:44 +01005036 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005037}
5038
Daniel Vetterf47709a2013-03-28 10:42:02 +01005039static void i9xx_update_pll(struct intel_crtc *crtc,
5040 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005041 int num_connectors)
5042{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005043 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005044 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005045 u32 dpll;
5046 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005047 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005048
Daniel Vetterf47709a2013-03-28 10:42:02 +01005049 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305050
Daniel Vetterf47709a2013-03-28 10:42:02 +01005051 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5052 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005053
5054 dpll = DPLL_VGA_MODE_DIS;
5055
Daniel Vetterf47709a2013-03-28 10:42:02 +01005056 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005057 dpll |= DPLLB_MODE_LVDS;
5058 else
5059 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005060
Daniel Vetteref1b4602013-06-01 17:17:04 +02005061 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005062 dpll |= (crtc->config.pixel_multiplier - 1)
5063 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005064 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005065
5066 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005067 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005068
Daniel Vetterf47709a2013-03-28 10:42:02 +01005069 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005070 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005071
5072 /* compute bitmask from p1 value */
5073 if (IS_PINEVIEW(dev))
5074 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5075 else {
5076 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5077 if (IS_G4X(dev) && reduced_clock)
5078 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5079 }
5080 switch (clock->p2) {
5081 case 5:
5082 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5083 break;
5084 case 7:
5085 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5086 break;
5087 case 10:
5088 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5089 break;
5090 case 14:
5091 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5092 break;
5093 }
5094 if (INTEL_INFO(dev)->gen >= 4)
5095 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5096
Daniel Vetter09ede542013-04-30 14:01:45 +02005097 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005098 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005099 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005100 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5101 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5102 else
5103 dpll |= PLL_REF_INPUT_DREFCLK;
5104
5105 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005106 crtc->config.dpll_hw_state.dpll = dpll;
5107
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005108 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005109 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5110 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005111 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005112 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005113
5114 if (crtc->config.has_dp_encoder)
5115 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005116}
5117
Daniel Vetterf47709a2013-03-28 10:42:02 +01005118static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005119 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005120 int num_connectors)
5121{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005122 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005123 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005124 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005125 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005126
Daniel Vetterf47709a2013-03-28 10:42:02 +01005127 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305128
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005129 dpll = DPLL_VGA_MODE_DIS;
5130
Daniel Vetterf47709a2013-03-28 10:42:02 +01005131 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005132 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5133 } else {
5134 if (clock->p1 == 2)
5135 dpll |= PLL_P1_DIVIDE_BY_TWO;
5136 else
5137 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5138 if (clock->p2 == 4)
5139 dpll |= PLL_P2_DIVIDE_BY_4;
5140 }
5141
Daniel Vetter4a33e482013-07-06 12:52:05 +02005142 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5143 dpll |= DPLL_DVO_2X_MODE;
5144
Daniel Vetterf47709a2013-03-28 10:42:02 +01005145 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005146 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5147 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5148 else
5149 dpll |= PLL_REF_INPUT_DREFCLK;
5150
5151 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005152 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005153}
5154
Daniel Vetter8a654f32013-06-01 17:16:22 +02005155static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005156{
5157 struct drm_device *dev = intel_crtc->base.dev;
5158 struct drm_i915_private *dev_priv = dev->dev_private;
5159 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005160 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005161 struct drm_display_mode *adjusted_mode =
5162 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005163 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5164
5165 /* We need to be careful not to changed the adjusted mode, for otherwise
5166 * the hw state checker will get angry at the mismatch. */
5167 crtc_vtotal = adjusted_mode->crtc_vtotal;
5168 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005169
5170 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5171 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005172 crtc_vtotal -= 1;
5173 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005174 vsyncshift = adjusted_mode->crtc_hsync_start
5175 - adjusted_mode->crtc_htotal / 2;
5176 } else {
5177 vsyncshift = 0;
5178 }
5179
5180 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005181 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005182
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005183 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005184 (adjusted_mode->crtc_hdisplay - 1) |
5185 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005186 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005187 (adjusted_mode->crtc_hblank_start - 1) |
5188 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005189 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005190 (adjusted_mode->crtc_hsync_start - 1) |
5191 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5192
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005193 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005194 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005195 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005196 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005197 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005198 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005199 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005200 (adjusted_mode->crtc_vsync_start - 1) |
5201 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5202
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005203 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5204 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5205 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5206 * bits. */
5207 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5208 (pipe == PIPE_B || pipe == PIPE_C))
5209 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5210
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005211 /* pipesrc controls the size that is scaled from, which should
5212 * always be the user's requested size.
5213 */
5214 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005215 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5216 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005217}
5218
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005219static void intel_get_pipe_timings(struct intel_crtc *crtc,
5220 struct intel_crtc_config *pipe_config)
5221{
5222 struct drm_device *dev = crtc->base.dev;
5223 struct drm_i915_private *dev_priv = dev->dev_private;
5224 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5225 uint32_t tmp;
5226
5227 tmp = I915_READ(HTOTAL(cpu_transcoder));
5228 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5229 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5230 tmp = I915_READ(HBLANK(cpu_transcoder));
5231 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5232 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5233 tmp = I915_READ(HSYNC(cpu_transcoder));
5234 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5235 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5236
5237 tmp = I915_READ(VTOTAL(cpu_transcoder));
5238 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5239 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5240 tmp = I915_READ(VBLANK(cpu_transcoder));
5241 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5242 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5243 tmp = I915_READ(VSYNC(cpu_transcoder));
5244 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5245 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5246
5247 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5248 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5249 pipe_config->adjusted_mode.crtc_vtotal += 1;
5250 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5251 }
5252
5253 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005254 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5255 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5256
5257 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5258 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005259}
5260
Jesse Barnesbabea612013-06-26 18:57:38 +03005261static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5262 struct intel_crtc_config *pipe_config)
5263{
5264 struct drm_crtc *crtc = &intel_crtc->base;
5265
5266 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5267 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5268 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5269 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5270
5271 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5272 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5273 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5274 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5275
5276 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5277
Damien Lespiau241bfc32013-09-25 16:45:37 +01005278 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005279 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5280}
5281
Daniel Vetter84b046f2013-02-19 18:48:54 +01005282static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5283{
5284 struct drm_device *dev = intel_crtc->base.dev;
5285 struct drm_i915_private *dev_priv = dev->dev_private;
5286 uint32_t pipeconf;
5287
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005288 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005289
Daniel Vetter67c72a12013-09-24 11:46:14 +02005290 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5291 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5292 pipeconf |= PIPECONF_ENABLE;
5293
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005294 if (intel_crtc->config.double_wide)
5295 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005296
Daniel Vetterff9ce462013-04-24 14:57:17 +02005297 /* only g4x and later have fancy bpc/dither controls */
5298 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005299 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5300 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5301 pipeconf |= PIPECONF_DITHER_EN |
5302 PIPECONF_DITHER_TYPE_SP;
5303
5304 switch (intel_crtc->config.pipe_bpp) {
5305 case 18:
5306 pipeconf |= PIPECONF_6BPC;
5307 break;
5308 case 24:
5309 pipeconf |= PIPECONF_8BPC;
5310 break;
5311 case 30:
5312 pipeconf |= PIPECONF_10BPC;
5313 break;
5314 default:
5315 /* Case prevented by intel_choose_pipe_bpp_dither. */
5316 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005317 }
5318 }
5319
5320 if (HAS_PIPE_CXSR(dev)) {
5321 if (intel_crtc->lowfreq_avail) {
5322 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5323 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5324 } else {
5325 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005326 }
5327 }
5328
Daniel Vetter84b046f2013-02-19 18:48:54 +01005329 if (!IS_GEN2(dev) &&
5330 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5331 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5332 else
5333 pipeconf |= PIPECONF_PROGRESSIVE;
5334
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005335 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5336 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005337
Daniel Vetter84b046f2013-02-19 18:48:54 +01005338 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5339 POSTING_READ(PIPECONF(intel_crtc->pipe));
5340}
5341
Eric Anholtf564048e2011-03-30 13:01:02 -07005342static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005343 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005344 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005345{
5346 struct drm_device *dev = crtc->dev;
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5349 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005350 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005351 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005352 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005353 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005354 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005355 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005356 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005357 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005358 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005359
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005360 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005361 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 case INTEL_OUTPUT_LVDS:
5363 is_lvds = true;
5364 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005365 case INTEL_OUTPUT_DSI:
5366 is_dsi = true;
5367 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005369
Eric Anholtc751ce42010-03-25 11:48:48 -07005370 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 }
5372
Jani Nikulaf2335332013-09-13 11:03:09 +03005373 if (is_dsi)
5374 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005375
Jani Nikulaf2335332013-09-13 11:03:09 +03005376 if (!intel_crtc->config.clock_set) {
5377 refclk = i9xx_get_refclk(crtc, num_connectors);
5378
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005379 /*
5380 * Returns a set of divisors for the desired target clock with
5381 * the given refclk, or FALSE. The returned values represent
5382 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5383 * 2) / p1 / p2.
5384 */
5385 limit = intel_limit(crtc, refclk);
5386 ok = dev_priv->display.find_dpll(limit, crtc,
5387 intel_crtc->config.port_clock,
5388 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005389 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005390 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5391 return -EINVAL;
5392 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005393
Jani Nikulaf2335332013-09-13 11:03:09 +03005394 if (is_lvds && dev_priv->lvds_downclock_avail) {
5395 /*
5396 * Ensure we match the reduced clock's P to the target
5397 * clock. If the clocks don't match, we can't switch
5398 * the display clock by using the FP0/FP1. In such case
5399 * we will disable the LVDS downclock feature.
5400 */
5401 has_reduced_clock =
5402 dev_priv->display.find_dpll(limit, crtc,
5403 dev_priv->lvds_downclock,
5404 refclk, &clock,
5405 &reduced_clock);
5406 }
5407 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005408 intel_crtc->config.dpll.n = clock.n;
5409 intel_crtc->config.dpll.m1 = clock.m1;
5410 intel_crtc->config.dpll.m2 = clock.m2;
5411 intel_crtc->config.dpll.p1 = clock.p1;
5412 intel_crtc->config.dpll.p2 = clock.p2;
5413 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005414
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005415 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005416 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305417 has_reduced_clock ? &reduced_clock : NULL,
5418 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005419 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005420 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005421 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005422 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005423 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005424 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005425 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005426
Jani Nikulaf2335332013-09-13 11:03:09 +03005427skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005428 /* Set up the display plane register */
5429 dspcntr = DISPPLANE_GAMMA_ENABLE;
5430
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005431 if (!IS_VALLEYVIEW(dev)) {
5432 if (pipe == 0)
5433 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5434 else
5435 dspcntr |= DISPPLANE_SEL_PIPE_B;
5436 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005437
Daniel Vetter8a654f32013-06-01 17:16:22 +02005438 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005439
5440 /* pipesrc and dspsize control the size that is scaled from,
5441 * which should always be the user's requested size.
5442 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005443 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005444 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5445 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005446 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005447
Daniel Vetter84b046f2013-02-19 18:48:54 +01005448 i9xx_set_pipeconf(intel_crtc);
5449
Eric Anholtf564048e2011-03-30 13:01:02 -07005450 I915_WRITE(DSPCNTR(plane), dspcntr);
5451 POSTING_READ(DSPCNTR(plane));
5452
Daniel Vetter94352cf2012-07-05 22:51:56 +02005453 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005454
Eric Anholtf564048e2011-03-30 13:01:02 -07005455 return ret;
5456}
5457
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005458static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5459 struct intel_crtc_config *pipe_config)
5460{
5461 struct drm_device *dev = crtc->base.dev;
5462 struct drm_i915_private *dev_priv = dev->dev_private;
5463 uint32_t tmp;
5464
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005465 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5466 return;
5467
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005468 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005469 if (!(tmp & PFIT_ENABLE))
5470 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005471
Daniel Vetter06922822013-07-11 13:35:40 +02005472 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005473 if (INTEL_INFO(dev)->gen < 4) {
5474 if (crtc->pipe != PIPE_B)
5475 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005476 } else {
5477 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5478 return;
5479 }
5480
Daniel Vetter06922822013-07-11 13:35:40 +02005481 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005482 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5483 if (INTEL_INFO(dev)->gen < 5)
5484 pipe_config->gmch_pfit.lvds_border_bits =
5485 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5486}
5487
Jesse Barnesacbec812013-09-20 11:29:32 -07005488static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5489 struct intel_crtc_config *pipe_config)
5490{
5491 struct drm_device *dev = crtc->base.dev;
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 int pipe = pipe_config->cpu_transcoder;
5494 intel_clock_t clock;
5495 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005496 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005497
5498 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005499 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005500 mutex_unlock(&dev_priv->dpio_lock);
5501
5502 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5503 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5504 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5505 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5506 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5507
Ville Syrjäläf6466282013-10-14 14:50:31 +03005508 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005509
Ville Syrjäläf6466282013-10-14 14:50:31 +03005510 /* clock.dot is the fast clock */
5511 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005512}
5513
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005514static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5515 struct intel_crtc_config *pipe_config)
5516{
5517 struct drm_device *dev = crtc->base.dev;
5518 struct drm_i915_private *dev_priv = dev->dev_private;
5519 uint32_t tmp;
5520
Daniel Vettere143a212013-07-04 12:01:15 +02005521 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005522 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005523
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005524 tmp = I915_READ(PIPECONF(crtc->pipe));
5525 if (!(tmp & PIPECONF_ENABLE))
5526 return false;
5527
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005528 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5529 switch (tmp & PIPECONF_BPC_MASK) {
5530 case PIPECONF_6BPC:
5531 pipe_config->pipe_bpp = 18;
5532 break;
5533 case PIPECONF_8BPC:
5534 pipe_config->pipe_bpp = 24;
5535 break;
5536 case PIPECONF_10BPC:
5537 pipe_config->pipe_bpp = 30;
5538 break;
5539 default:
5540 break;
5541 }
5542 }
5543
Ville Syrjälä282740f2013-09-04 18:30:03 +03005544 if (INTEL_INFO(dev)->gen < 4)
5545 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5546
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005547 intel_get_pipe_timings(crtc, pipe_config);
5548
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005549 i9xx_get_pfit_config(crtc, pipe_config);
5550
Daniel Vetter6c49f242013-06-06 12:45:25 +02005551 if (INTEL_INFO(dev)->gen >= 4) {
5552 tmp = I915_READ(DPLL_MD(crtc->pipe));
5553 pipe_config->pixel_multiplier =
5554 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5555 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005556 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005557 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5558 tmp = I915_READ(DPLL(crtc->pipe));
5559 pipe_config->pixel_multiplier =
5560 ((tmp & SDVO_MULTIPLIER_MASK)
5561 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5562 } else {
5563 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5564 * port and will be fixed up in the encoder->get_config
5565 * function. */
5566 pipe_config->pixel_multiplier = 1;
5567 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005568 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5569 if (!IS_VALLEYVIEW(dev)) {
5570 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5571 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005572 } else {
5573 /* Mask out read-only status bits. */
5574 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5575 DPLL_PORTC_READY_MASK |
5576 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005577 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005578
Jesse Barnesacbec812013-09-20 11:29:32 -07005579 if (IS_VALLEYVIEW(dev))
5580 vlv_crtc_clock_get(crtc, pipe_config);
5581 else
5582 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005583
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005584 return true;
5585}
5586
Paulo Zanonidde86e22012-12-01 12:04:25 -02005587static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005588{
5589 struct drm_i915_private *dev_priv = dev->dev_private;
5590 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005591 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005592 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005593 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005594 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005595 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005596 bool has_ck505 = false;
5597 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005598
5599 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005600 list_for_each_entry(encoder, &mode_config->encoder_list,
5601 base.head) {
5602 switch (encoder->type) {
5603 case INTEL_OUTPUT_LVDS:
5604 has_panel = true;
5605 has_lvds = true;
5606 break;
5607 case INTEL_OUTPUT_EDP:
5608 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005609 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005610 has_cpu_edp = true;
5611 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005612 }
5613 }
5614
Keith Packard99eb6a02011-09-26 14:29:12 -07005615 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005616 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005617 can_ssc = has_ck505;
5618 } else {
5619 has_ck505 = false;
5620 can_ssc = true;
5621 }
5622
Imre Deak2de69052013-05-08 13:14:04 +03005623 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5624 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005625
5626 /* Ironlake: try to setup display ref clock before DPLL
5627 * enabling. This is only under driver's control after
5628 * PCH B stepping, previous chipset stepping should be
5629 * ignoring this setting.
5630 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005631 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005632
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005633 /* As we must carefully and slowly disable/enable each source in turn,
5634 * compute the final state we want first and check if we need to
5635 * make any changes at all.
5636 */
5637 final = val;
5638 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005639 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005640 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005641 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005642 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5643
5644 final &= ~DREF_SSC_SOURCE_MASK;
5645 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5646 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005647
Keith Packard199e5d72011-09-22 12:01:57 -07005648 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005649 final |= DREF_SSC_SOURCE_ENABLE;
5650
5651 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5652 final |= DREF_SSC1_ENABLE;
5653
5654 if (has_cpu_edp) {
5655 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5656 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5657 else
5658 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5659 } else
5660 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5661 } else {
5662 final |= DREF_SSC_SOURCE_DISABLE;
5663 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5664 }
5665
5666 if (final == val)
5667 return;
5668
5669 /* Always enable nonspread source */
5670 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5671
5672 if (has_ck505)
5673 val |= DREF_NONSPREAD_CK505_ENABLE;
5674 else
5675 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5676
5677 if (has_panel) {
5678 val &= ~DREF_SSC_SOURCE_MASK;
5679 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005680
Keith Packard199e5d72011-09-22 12:01:57 -07005681 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005682 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005683 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005684 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005685 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005686 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005687
5688 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005689 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005690 POSTING_READ(PCH_DREF_CONTROL);
5691 udelay(200);
5692
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005693 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005694
5695 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005696 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005697 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005698 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005699 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005700 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005701 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005702 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005703 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005704 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005705
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005706 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005707 POSTING_READ(PCH_DREF_CONTROL);
5708 udelay(200);
5709 } else {
5710 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5711
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005712 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005713
5714 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005715 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005716
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005717 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005718 POSTING_READ(PCH_DREF_CONTROL);
5719 udelay(200);
5720
5721 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005722 val &= ~DREF_SSC_SOURCE_MASK;
5723 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005724
5725 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005726 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005727
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005728 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005729 POSTING_READ(PCH_DREF_CONTROL);
5730 udelay(200);
5731 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005732
5733 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005734}
5735
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005736static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005737{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005738 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005739
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005740 tmp = I915_READ(SOUTH_CHICKEN2);
5741 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5742 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005743
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005744 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5745 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5746 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005747
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005748 tmp = I915_READ(SOUTH_CHICKEN2);
5749 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5750 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005751
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005752 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5753 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5754 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005755}
5756
5757/* WaMPhyProgramming:hsw */
5758static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5759{
5760 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005761
5762 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5763 tmp &= ~(0xFF << 24);
5764 tmp |= (0x12 << 24);
5765 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5766
Paulo Zanonidde86e22012-12-01 12:04:25 -02005767 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5768 tmp |= (1 << 11);
5769 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5770
5771 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5772 tmp |= (1 << 11);
5773 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5774
Paulo Zanonidde86e22012-12-01 12:04:25 -02005775 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5776 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5777 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5778
5779 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5780 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5781 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5782
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005783 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5784 tmp &= ~(7 << 13);
5785 tmp |= (5 << 13);
5786 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005788 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5789 tmp &= ~(7 << 13);
5790 tmp |= (5 << 13);
5791 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005792
5793 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5794 tmp &= ~0xFF;
5795 tmp |= 0x1C;
5796 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5797
5798 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5799 tmp &= ~0xFF;
5800 tmp |= 0x1C;
5801 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5802
5803 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5804 tmp &= ~(0xFF << 16);
5805 tmp |= (0x1C << 16);
5806 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5807
5808 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5809 tmp &= ~(0xFF << 16);
5810 tmp |= (0x1C << 16);
5811 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5812
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005813 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5814 tmp |= (1 << 27);
5815 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005816
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005817 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5818 tmp |= (1 << 27);
5819 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005820
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005821 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5822 tmp &= ~(0xF << 28);
5823 tmp |= (4 << 28);
5824 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005825
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005826 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5827 tmp &= ~(0xF << 28);
5828 tmp |= (4 << 28);
5829 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005830}
5831
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005832/* Implements 3 different sequences from BSpec chapter "Display iCLK
5833 * Programming" based on the parameters passed:
5834 * - Sequence to enable CLKOUT_DP
5835 * - Sequence to enable CLKOUT_DP without spread
5836 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5837 */
5838static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5839 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005840{
5841 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005842 uint32_t reg, tmp;
5843
5844 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5845 with_spread = true;
5846 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5847 with_fdi, "LP PCH doesn't have FDI\n"))
5848 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005849
5850 mutex_lock(&dev_priv->dpio_lock);
5851
5852 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5853 tmp &= ~SBI_SSCCTL_DISABLE;
5854 tmp |= SBI_SSCCTL_PATHALT;
5855 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5856
5857 udelay(24);
5858
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005859 if (with_spread) {
5860 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5861 tmp &= ~SBI_SSCCTL_PATHALT;
5862 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005863
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005864 if (with_fdi) {
5865 lpt_reset_fdi_mphy(dev_priv);
5866 lpt_program_fdi_mphy(dev_priv);
5867 }
5868 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005869
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005870 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5871 SBI_GEN0 : SBI_DBUFF0;
5872 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5873 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5874 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005875
5876 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005877}
5878
Paulo Zanoni47701c32013-07-23 11:19:25 -03005879/* Sequence to disable CLKOUT_DP */
5880static void lpt_disable_clkout_dp(struct drm_device *dev)
5881{
5882 struct drm_i915_private *dev_priv = dev->dev_private;
5883 uint32_t reg, tmp;
5884
5885 mutex_lock(&dev_priv->dpio_lock);
5886
5887 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5888 SBI_GEN0 : SBI_DBUFF0;
5889 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5890 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5891 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5892
5893 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5894 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5895 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5896 tmp |= SBI_SSCCTL_PATHALT;
5897 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5898 udelay(32);
5899 }
5900 tmp |= SBI_SSCCTL_DISABLE;
5901 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5902 }
5903
5904 mutex_unlock(&dev_priv->dpio_lock);
5905}
5906
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005907static void lpt_init_pch_refclk(struct drm_device *dev)
5908{
5909 struct drm_mode_config *mode_config = &dev->mode_config;
5910 struct intel_encoder *encoder;
5911 bool has_vga = false;
5912
5913 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5914 switch (encoder->type) {
5915 case INTEL_OUTPUT_ANALOG:
5916 has_vga = true;
5917 break;
5918 }
5919 }
5920
Paulo Zanoni47701c32013-07-23 11:19:25 -03005921 if (has_vga)
5922 lpt_enable_clkout_dp(dev, true, true);
5923 else
5924 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005925}
5926
Paulo Zanonidde86e22012-12-01 12:04:25 -02005927/*
5928 * Initialize reference clocks when the driver loads
5929 */
5930void intel_init_pch_refclk(struct drm_device *dev)
5931{
5932 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5933 ironlake_init_pch_refclk(dev);
5934 else if (HAS_PCH_LPT(dev))
5935 lpt_init_pch_refclk(dev);
5936}
5937
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005938static int ironlake_get_refclk(struct drm_crtc *crtc)
5939{
5940 struct drm_device *dev = crtc->dev;
5941 struct drm_i915_private *dev_priv = dev->dev_private;
5942 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005943 int num_connectors = 0;
5944 bool is_lvds = false;
5945
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005946 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005947 switch (encoder->type) {
5948 case INTEL_OUTPUT_LVDS:
5949 is_lvds = true;
5950 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005951 }
5952 num_connectors++;
5953 }
5954
5955 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005956 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005957 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005958 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005959 }
5960
5961 return 120000;
5962}
5963
Daniel Vetter6ff93602013-04-19 11:24:36 +02005964static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005965{
5966 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5968 int pipe = intel_crtc->pipe;
5969 uint32_t val;
5970
Daniel Vetter78114072013-06-13 00:54:57 +02005971 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005972
Daniel Vetter965e0c42013-03-27 00:44:57 +01005973 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005974 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005975 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005976 break;
5977 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005978 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005979 break;
5980 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005981 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005982 break;
5983 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005984 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005985 break;
5986 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005987 /* Case prevented by intel_choose_pipe_bpp_dither. */
5988 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005989 }
5990
Daniel Vetterd8b32242013-04-25 17:54:44 +02005991 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005992 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5993
Daniel Vetter6ff93602013-04-19 11:24:36 +02005994 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005995 val |= PIPECONF_INTERLACED_ILK;
5996 else
5997 val |= PIPECONF_PROGRESSIVE;
5998
Daniel Vetter50f3b012013-03-27 00:44:56 +01005999 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006000 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006001
Paulo Zanonic8203562012-09-12 10:06:29 -03006002 I915_WRITE(PIPECONF(pipe), val);
6003 POSTING_READ(PIPECONF(pipe));
6004}
6005
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006006/*
6007 * Set up the pipe CSC unit.
6008 *
6009 * Currently only full range RGB to limited range RGB conversion
6010 * is supported, but eventually this should handle various
6011 * RGB<->YCbCr scenarios as well.
6012 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006013static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006014{
6015 struct drm_device *dev = crtc->dev;
6016 struct drm_i915_private *dev_priv = dev->dev_private;
6017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6018 int pipe = intel_crtc->pipe;
6019 uint16_t coeff = 0x7800; /* 1.0 */
6020
6021 /*
6022 * TODO: Check what kind of values actually come out of the pipe
6023 * with these coeff/postoff values and adjust to get the best
6024 * accuracy. Perhaps we even need to take the bpc value into
6025 * consideration.
6026 */
6027
Daniel Vetter50f3b012013-03-27 00:44:56 +01006028 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006029 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6030
6031 /*
6032 * GY/GU and RY/RU should be the other way around according
6033 * to BSpec, but reality doesn't agree. Just set them up in
6034 * a way that results in the correct picture.
6035 */
6036 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6037 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6038
6039 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6040 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6041
6042 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6043 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6044
6045 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6046 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6047 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6048
6049 if (INTEL_INFO(dev)->gen > 6) {
6050 uint16_t postoff = 0;
6051
Daniel Vetter50f3b012013-03-27 00:44:56 +01006052 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006053 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006054
6055 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6056 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6057 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6058
6059 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6060 } else {
6061 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6062
Daniel Vetter50f3b012013-03-27 00:44:56 +01006063 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006064 mode |= CSC_BLACK_SCREEN_OFFSET;
6065
6066 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6067 }
6068}
6069
Daniel Vetter6ff93602013-04-19 11:24:36 +02006070static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006071{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006072 struct drm_device *dev = crtc->dev;
6073 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006075 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006076 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006077 uint32_t val;
6078
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006079 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006080
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006081 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006082 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6083
Daniel Vetter6ff93602013-04-19 11:24:36 +02006084 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006085 val |= PIPECONF_INTERLACED_ILK;
6086 else
6087 val |= PIPECONF_PROGRESSIVE;
6088
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006089 I915_WRITE(PIPECONF(cpu_transcoder), val);
6090 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006091
6092 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6093 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006094
6095 if (IS_BROADWELL(dev)) {
6096 val = 0;
6097
6098 switch (intel_crtc->config.pipe_bpp) {
6099 case 18:
6100 val |= PIPEMISC_DITHER_6_BPC;
6101 break;
6102 case 24:
6103 val |= PIPEMISC_DITHER_8_BPC;
6104 break;
6105 case 30:
6106 val |= PIPEMISC_DITHER_10_BPC;
6107 break;
6108 case 36:
6109 val |= PIPEMISC_DITHER_12_BPC;
6110 break;
6111 default:
6112 /* Case prevented by pipe_config_set_bpp. */
6113 BUG();
6114 }
6115
6116 if (intel_crtc->config.dither)
6117 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6118
6119 I915_WRITE(PIPEMISC(pipe), val);
6120 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006121}
6122
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006123static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006124 intel_clock_t *clock,
6125 bool *has_reduced_clock,
6126 intel_clock_t *reduced_clock)
6127{
6128 struct drm_device *dev = crtc->dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130 struct intel_encoder *intel_encoder;
6131 int refclk;
6132 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006133 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006134
6135 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6136 switch (intel_encoder->type) {
6137 case INTEL_OUTPUT_LVDS:
6138 is_lvds = true;
6139 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006140 }
6141 }
6142
6143 refclk = ironlake_get_refclk(crtc);
6144
6145 /*
6146 * Returns a set of divisors for the desired target clock with the given
6147 * refclk, or FALSE. The returned values represent the clock equation:
6148 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6149 */
6150 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006151 ret = dev_priv->display.find_dpll(limit, crtc,
6152 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006153 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006154 if (!ret)
6155 return false;
6156
6157 if (is_lvds && dev_priv->lvds_downclock_avail) {
6158 /*
6159 * Ensure we match the reduced clock's P to the target clock.
6160 * If the clocks don't match, we can't switch the display clock
6161 * by using the FP0/FP1. In such case we will disable the LVDS
6162 * downclock feature.
6163 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006164 *has_reduced_clock =
6165 dev_priv->display.find_dpll(limit, crtc,
6166 dev_priv->lvds_downclock,
6167 refclk, clock,
6168 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006169 }
6170
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006171 return true;
6172}
6173
Paulo Zanonid4b19312012-11-29 11:29:32 -02006174int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6175{
6176 /*
6177 * Account for spread spectrum to avoid
6178 * oversubscribing the link. Max center spread
6179 * is 2.5%; use 5% for safety's sake.
6180 */
6181 u32 bps = target_clock * bpp * 21 / 20;
6182 return bps / (link_bw * 8) + 1;
6183}
6184
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006185static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006186{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006187 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006188}
6189
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006190static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006191 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006192 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006193{
6194 struct drm_crtc *crtc = &intel_crtc->base;
6195 struct drm_device *dev = crtc->dev;
6196 struct drm_i915_private *dev_priv = dev->dev_private;
6197 struct intel_encoder *intel_encoder;
6198 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006199 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006200 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006201
6202 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6203 switch (intel_encoder->type) {
6204 case INTEL_OUTPUT_LVDS:
6205 is_lvds = true;
6206 break;
6207 case INTEL_OUTPUT_SDVO:
6208 case INTEL_OUTPUT_HDMI:
6209 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006210 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006211 }
6212
6213 num_connectors++;
6214 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006215
Chris Wilsonc1858122010-12-03 21:35:48 +00006216 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006217 factor = 21;
6218 if (is_lvds) {
6219 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006220 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006221 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006222 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006223 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006224 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006225
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006226 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006227 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006228
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006229 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6230 *fp2 |= FP_CB_TUNE;
6231
Chris Wilson5eddb702010-09-11 13:48:45 +01006232 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006233
Eric Anholta07d6782011-03-30 13:01:08 -07006234 if (is_lvds)
6235 dpll |= DPLLB_MODE_LVDS;
6236 else
6237 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006238
Daniel Vetteref1b4602013-06-01 17:17:04 +02006239 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6240 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006241
6242 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006243 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006244 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006245 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006246
Eric Anholta07d6782011-03-30 13:01:08 -07006247 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006248 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006249 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006250 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006251
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006252 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006253 case 5:
6254 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6255 break;
6256 case 7:
6257 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6258 break;
6259 case 10:
6260 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6261 break;
6262 case 14:
6263 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6264 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006265 }
6266
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006267 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006268 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006269 else
6270 dpll |= PLL_REF_INPUT_DREFCLK;
6271
Daniel Vetter959e16d2013-06-05 13:34:21 +02006272 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006273}
6274
Jesse Barnes79e53942008-11-07 14:24:08 -08006275static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006276 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006277 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006278{
6279 struct drm_device *dev = crtc->dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6282 int pipe = intel_crtc->pipe;
6283 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006284 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006285 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006286 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006287 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006288 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006289 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006290 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006291 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006292
6293 for_each_encoder_on_crtc(dev, crtc, encoder) {
6294 switch (encoder->type) {
6295 case INTEL_OUTPUT_LVDS:
6296 is_lvds = true;
6297 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006298 }
6299
6300 num_connectors++;
6301 }
6302
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006303 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6304 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6305
Daniel Vetterff9a6752013-06-01 17:16:21 +02006306 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006307 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006308 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006309 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6310 return -EINVAL;
6311 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006312 /* Compat-code for transition, will disappear. */
6313 if (!intel_crtc->config.clock_set) {
6314 intel_crtc->config.dpll.n = clock.n;
6315 intel_crtc->config.dpll.m1 = clock.m1;
6316 intel_crtc->config.dpll.m2 = clock.m2;
6317 intel_crtc->config.dpll.p1 = clock.p1;
6318 intel_crtc->config.dpll.p2 = clock.p2;
6319 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006320
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006321 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006322 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006323 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006324 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006325 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006326
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006327 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006328 &fp, &reduced_clock,
6329 has_reduced_clock ? &fp2 : NULL);
6330
Daniel Vetter959e16d2013-06-05 13:34:21 +02006331 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006332 intel_crtc->config.dpll_hw_state.fp0 = fp;
6333 if (has_reduced_clock)
6334 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6335 else
6336 intel_crtc->config.dpll_hw_state.fp1 = fp;
6337
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006338 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006339 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006340 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6341 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006342 return -EINVAL;
6343 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006344 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006345 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006346
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006347 if (intel_crtc->config.has_dp_encoder)
6348 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006349
Jani Nikulad330a952014-01-21 11:24:25 +02006350 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006351 intel_crtc->lowfreq_avail = true;
6352 else
6353 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006354
Daniel Vetter8a654f32013-06-01 17:16:22 +02006355 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006356
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006357 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006358 intel_cpu_transcoder_set_m_n(intel_crtc,
6359 &intel_crtc->config.fdi_m_n);
6360 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006361
Daniel Vetter6ff93602013-04-19 11:24:36 +02006362 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006363
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006364 /* Set up the display plane register */
6365 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006366 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006367
Daniel Vetter94352cf2012-07-05 22:51:56 +02006368 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006369
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006370 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006371}
6372
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006373static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6374 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006375{
6376 struct drm_device *dev = crtc->base.dev;
6377 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006378 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006379
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006380 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6381 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6382 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6383 & ~TU_SIZE_MASK;
6384 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6385 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6386 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6387}
6388
6389static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6390 enum transcoder transcoder,
6391 struct intel_link_m_n *m_n)
6392{
6393 struct drm_device *dev = crtc->base.dev;
6394 struct drm_i915_private *dev_priv = dev->dev_private;
6395 enum pipe pipe = crtc->pipe;
6396
6397 if (INTEL_INFO(dev)->gen >= 5) {
6398 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6399 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6400 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6401 & ~TU_SIZE_MASK;
6402 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6403 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6404 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6405 } else {
6406 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6407 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6408 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6409 & ~TU_SIZE_MASK;
6410 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6411 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6412 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6413 }
6414}
6415
6416void intel_dp_get_m_n(struct intel_crtc *crtc,
6417 struct intel_crtc_config *pipe_config)
6418{
6419 if (crtc->config.has_pch_encoder)
6420 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6421 else
6422 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6423 &pipe_config->dp_m_n);
6424}
6425
Daniel Vetter72419202013-04-04 13:28:53 +02006426static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6427 struct intel_crtc_config *pipe_config)
6428{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006429 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6430 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006431}
6432
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006433static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6434 struct intel_crtc_config *pipe_config)
6435{
6436 struct drm_device *dev = crtc->base.dev;
6437 struct drm_i915_private *dev_priv = dev->dev_private;
6438 uint32_t tmp;
6439
6440 tmp = I915_READ(PF_CTL(crtc->pipe));
6441
6442 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006443 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006444 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6445 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006446
6447 /* We currently do not free assignements of panel fitters on
6448 * ivb/hsw (since we don't use the higher upscaling modes which
6449 * differentiates them) so just WARN about this case for now. */
6450 if (IS_GEN7(dev)) {
6451 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6452 PF_PIPE_SEL_IVB(crtc->pipe));
6453 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006454 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006455}
6456
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006457static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6458 struct intel_crtc_config *pipe_config)
6459{
6460 struct drm_device *dev = crtc->base.dev;
6461 struct drm_i915_private *dev_priv = dev->dev_private;
6462 uint32_t tmp;
6463
Daniel Vettere143a212013-07-04 12:01:15 +02006464 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006465 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006466
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006467 tmp = I915_READ(PIPECONF(crtc->pipe));
6468 if (!(tmp & PIPECONF_ENABLE))
6469 return false;
6470
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006471 switch (tmp & PIPECONF_BPC_MASK) {
6472 case PIPECONF_6BPC:
6473 pipe_config->pipe_bpp = 18;
6474 break;
6475 case PIPECONF_8BPC:
6476 pipe_config->pipe_bpp = 24;
6477 break;
6478 case PIPECONF_10BPC:
6479 pipe_config->pipe_bpp = 30;
6480 break;
6481 case PIPECONF_12BPC:
6482 pipe_config->pipe_bpp = 36;
6483 break;
6484 default:
6485 break;
6486 }
6487
Daniel Vetterab9412b2013-05-03 11:49:46 +02006488 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006489 struct intel_shared_dpll *pll;
6490
Daniel Vetter88adfff2013-03-28 10:42:01 +01006491 pipe_config->has_pch_encoder = true;
6492
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006493 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6494 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6495 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006496
6497 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006498
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006499 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006500 pipe_config->shared_dpll =
6501 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006502 } else {
6503 tmp = I915_READ(PCH_DPLL_SEL);
6504 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6505 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6506 else
6507 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6508 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006509
6510 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6511
6512 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6513 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006514
6515 tmp = pipe_config->dpll_hw_state.dpll;
6516 pipe_config->pixel_multiplier =
6517 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6518 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006519
6520 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006521 } else {
6522 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006523 }
6524
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006525 intel_get_pipe_timings(crtc, pipe_config);
6526
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006527 ironlake_get_pfit_config(crtc, pipe_config);
6528
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006529 return true;
6530}
6531
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006532static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6533{
6534 struct drm_device *dev = dev_priv->dev;
6535 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6536 struct intel_crtc *crtc;
6537 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006538 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006539
6540 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006541 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006542 pipe_name(crtc->pipe));
6543
6544 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6545 WARN(plls->spll_refcount, "SPLL enabled\n");
6546 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6547 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6548 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6549 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6550 "CPU PWM1 enabled\n");
6551 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6552 "CPU PWM2 enabled\n");
6553 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6554 "PCH PWM1 enabled\n");
6555 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6556 "Utility pin enabled\n");
6557 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6558
6559 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6560 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006561 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006562 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6563 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006564 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006565 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6566 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6567}
6568
6569/*
6570 * This function implements pieces of two sequences from BSpec:
6571 * - Sequence for display software to disable LCPLL
6572 * - Sequence for display software to allow package C8+
6573 * The steps implemented here are just the steps that actually touch the LCPLL
6574 * register. Callers should take care of disabling all the display engine
6575 * functions, doing the mode unset, fixing interrupts, etc.
6576 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006577static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6578 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006579{
6580 uint32_t val;
6581
6582 assert_can_disable_lcpll(dev_priv);
6583
6584 val = I915_READ(LCPLL_CTL);
6585
6586 if (switch_to_fclk) {
6587 val |= LCPLL_CD_SOURCE_FCLK;
6588 I915_WRITE(LCPLL_CTL, val);
6589
6590 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6591 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6592 DRM_ERROR("Switching to FCLK failed\n");
6593
6594 val = I915_READ(LCPLL_CTL);
6595 }
6596
6597 val |= LCPLL_PLL_DISABLE;
6598 I915_WRITE(LCPLL_CTL, val);
6599 POSTING_READ(LCPLL_CTL);
6600
6601 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6602 DRM_ERROR("LCPLL still locked\n");
6603
6604 val = I915_READ(D_COMP);
6605 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006606 mutex_lock(&dev_priv->rps.hw_lock);
6607 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6608 DRM_ERROR("Failed to disable D_COMP\n");
6609 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006610 POSTING_READ(D_COMP);
6611 ndelay(100);
6612
6613 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6614 DRM_ERROR("D_COMP RCOMP still in progress\n");
6615
6616 if (allow_power_down) {
6617 val = I915_READ(LCPLL_CTL);
6618 val |= LCPLL_POWER_DOWN_ALLOW;
6619 I915_WRITE(LCPLL_CTL, val);
6620 POSTING_READ(LCPLL_CTL);
6621 }
6622}
6623
6624/*
6625 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6626 * source.
6627 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006628static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006629{
6630 uint32_t val;
6631
6632 val = I915_READ(LCPLL_CTL);
6633
6634 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6635 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6636 return;
6637
Paulo Zanoni215733f2013-08-19 13:18:07 -03006638 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6639 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006640 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006641
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006642 if (val & LCPLL_POWER_DOWN_ALLOW) {
6643 val &= ~LCPLL_POWER_DOWN_ALLOW;
6644 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006645 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006646 }
6647
6648 val = I915_READ(D_COMP);
6649 val |= D_COMP_COMP_FORCE;
6650 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006651 mutex_lock(&dev_priv->rps.hw_lock);
6652 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6653 DRM_ERROR("Failed to enable D_COMP\n");
6654 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006655 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006656
6657 val = I915_READ(LCPLL_CTL);
6658 val &= ~LCPLL_PLL_DISABLE;
6659 I915_WRITE(LCPLL_CTL, val);
6660
6661 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6662 DRM_ERROR("LCPLL not locked yet\n");
6663
6664 if (val & LCPLL_CD_SOURCE_FCLK) {
6665 val = I915_READ(LCPLL_CTL);
6666 val &= ~LCPLL_CD_SOURCE_FCLK;
6667 I915_WRITE(LCPLL_CTL, val);
6668
6669 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6670 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6671 DRM_ERROR("Switching back to LCPLL failed\n");
6672 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006673
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006674 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006675}
6676
Paulo Zanonic67a4702013-08-19 13:18:09 -03006677void hsw_enable_pc8_work(struct work_struct *__work)
6678{
6679 struct drm_i915_private *dev_priv =
6680 container_of(to_delayed_work(__work), struct drm_i915_private,
6681 pc8.enable_work);
6682 struct drm_device *dev = dev_priv->dev;
6683 uint32_t val;
6684
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006685 WARN_ON(!HAS_PC8(dev));
6686
Paulo Zanonic67a4702013-08-19 13:18:09 -03006687 if (dev_priv->pc8.enabled)
6688 return;
6689
6690 DRM_DEBUG_KMS("Enabling package C8+\n");
6691
6692 dev_priv->pc8.enabled = true;
6693
6694 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6695 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6696 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6697 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6698 }
6699
6700 lpt_disable_clkout_dp(dev);
6701 hsw_pc8_disable_interrupts(dev);
6702 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006703
6704 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006705}
6706
6707static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6708{
6709 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6710 WARN(dev_priv->pc8.disable_count < 1,
6711 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6712
6713 dev_priv->pc8.disable_count--;
6714 if (dev_priv->pc8.disable_count != 0)
6715 return;
6716
6717 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006718 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006719}
6720
6721static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6722{
6723 struct drm_device *dev = dev_priv->dev;
6724 uint32_t val;
6725
6726 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6727 WARN(dev_priv->pc8.disable_count < 0,
6728 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6729
6730 dev_priv->pc8.disable_count++;
6731 if (dev_priv->pc8.disable_count != 1)
6732 return;
6733
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006734 WARN_ON(!HAS_PC8(dev));
6735
Paulo Zanonic67a4702013-08-19 13:18:09 -03006736 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6737 if (!dev_priv->pc8.enabled)
6738 return;
6739
6740 DRM_DEBUG_KMS("Disabling package C8+\n");
6741
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006742 intel_runtime_pm_get(dev_priv);
6743
Paulo Zanonic67a4702013-08-19 13:18:09 -03006744 hsw_restore_lcpll(dev_priv);
6745 hsw_pc8_restore_interrupts(dev);
6746 lpt_init_pch_refclk(dev);
6747
6748 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6749 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6750 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6751 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6752 }
6753
6754 intel_prepare_ddi(dev);
6755 i915_gem_init_swizzling(dev);
6756 mutex_lock(&dev_priv->rps.hw_lock);
6757 gen6_update_ring_freq(dev);
6758 mutex_unlock(&dev_priv->rps.hw_lock);
6759 dev_priv->pc8.enabled = false;
6760}
6761
6762void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6763{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006764 if (!HAS_PC8(dev_priv->dev))
6765 return;
6766
Paulo Zanonic67a4702013-08-19 13:18:09 -03006767 mutex_lock(&dev_priv->pc8.lock);
6768 __hsw_enable_package_c8(dev_priv);
6769 mutex_unlock(&dev_priv->pc8.lock);
6770}
6771
6772void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6773{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006774 if (!HAS_PC8(dev_priv->dev))
6775 return;
6776
Paulo Zanonic67a4702013-08-19 13:18:09 -03006777 mutex_lock(&dev_priv->pc8.lock);
6778 __hsw_disable_package_c8(dev_priv);
6779 mutex_unlock(&dev_priv->pc8.lock);
6780}
6781
6782static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6783{
6784 struct drm_device *dev = dev_priv->dev;
6785 struct intel_crtc *crtc;
6786 uint32_t val;
6787
6788 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6789 if (crtc->base.enabled)
6790 return false;
6791
6792 /* This case is still possible since we have the i915.disable_power_well
6793 * parameter and also the KVMr or something else might be requesting the
6794 * power well. */
6795 val = I915_READ(HSW_PWR_WELL_DRIVER);
6796 if (val != 0) {
6797 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6798 return false;
6799 }
6800
6801 return true;
6802}
6803
6804/* Since we're called from modeset_global_resources there's no way to
6805 * symmetrically increase and decrease the refcount, so we use
6806 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6807 * or not.
6808 */
6809static void hsw_update_package_c8(struct drm_device *dev)
6810{
6811 struct drm_i915_private *dev_priv = dev->dev_private;
6812 bool allow;
6813
Chris Wilson7c6c2652013-11-18 18:32:37 -08006814 if (!HAS_PC8(dev_priv->dev))
6815 return;
6816
Jani Nikulad330a952014-01-21 11:24:25 +02006817 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006818 return;
6819
6820 mutex_lock(&dev_priv->pc8.lock);
6821
6822 allow = hsw_can_enable_package_c8(dev_priv);
6823
6824 if (allow == dev_priv->pc8.requirements_met)
6825 goto done;
6826
6827 dev_priv->pc8.requirements_met = allow;
6828
6829 if (allow)
6830 __hsw_enable_package_c8(dev_priv);
6831 else
6832 __hsw_disable_package_c8(dev_priv);
6833
6834done:
6835 mutex_unlock(&dev_priv->pc8.lock);
6836}
6837
6838static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6839{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006840 if (!HAS_PC8(dev_priv->dev))
6841 return;
6842
Chris Wilson34581222013-11-18 18:32:36 -08006843 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006844 if (!dev_priv->pc8.gpu_idle) {
6845 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006846 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006847 }
Chris Wilson34581222013-11-18 18:32:36 -08006848 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006849}
6850
6851static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6852{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006853 if (!HAS_PC8(dev_priv->dev))
6854 return;
6855
Chris Wilson34581222013-11-18 18:32:36 -08006856 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006857 if (dev_priv->pc8.gpu_idle) {
6858 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006859 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006860 }
Chris Wilson34581222013-11-18 18:32:36 -08006861 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006862}
Eric Anholtf564048e2011-03-30 13:01:02 -07006863
Imre Deak6efdf352013-10-16 17:25:52 +03006864#define for_each_power_domain(domain, mask) \
6865 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6866 if ((1 << (domain)) & (mask))
6867
6868static unsigned long get_pipe_power_domains(struct drm_device *dev,
6869 enum pipe pipe, bool pfit_enabled)
6870{
6871 unsigned long mask;
6872 enum transcoder transcoder;
6873
6874 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6875
6876 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6877 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6878 if (pfit_enabled)
6879 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6880
6881 return mask;
6882}
6883
Imre Deakbaa70702013-10-25 17:36:48 +03006884void intel_display_set_init_power(struct drm_device *dev, bool enable)
6885{
6886 struct drm_i915_private *dev_priv = dev->dev_private;
6887
6888 if (dev_priv->power_domains.init_power_on == enable)
6889 return;
6890
6891 if (enable)
6892 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6893 else
6894 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6895
6896 dev_priv->power_domains.init_power_on = enable;
6897}
6898
Imre Deak4f074122013-10-16 17:25:51 +03006899static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006900{
Imre Deak6efdf352013-10-16 17:25:52 +03006901 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006902 struct intel_crtc *crtc;
6903
Imre Deak6efdf352013-10-16 17:25:52 +03006904 /*
6905 * First get all needed power domains, then put all unneeded, to avoid
6906 * any unnecessary toggling of the power wells.
6907 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006909 enum intel_display_power_domain domain;
6910
Jesse Barnes79e53942008-11-07 14:24:08 -08006911 if (!crtc->base.enabled)
6912 continue;
6913
Imre Deak6efdf352013-10-16 17:25:52 +03006914 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6915 crtc->pipe,
6916 crtc->config.pch_pfit.enabled);
6917
6918 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6919 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006920 }
6921
Imre Deak6efdf352013-10-16 17:25:52 +03006922 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6923 enum intel_display_power_domain domain;
6924
6925 for_each_power_domain(domain, crtc->enabled_power_domains)
6926 intel_display_power_put(dev, domain);
6927
6928 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6929 }
Imre Deakbaa70702013-10-25 17:36:48 +03006930
6931 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006932}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006933
Imre Deak4f074122013-10-16 17:25:51 +03006934static void haswell_modeset_global_resources(struct drm_device *dev)
6935{
6936 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006937 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006938}
6939
6940static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6941 int x, int y,
6942 struct drm_framebuffer *fb)
6943{
6944 struct drm_device *dev = crtc->dev;
6945 struct drm_i915_private *dev_priv = dev->dev_private;
6946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6947 int plane = intel_crtc->plane;
6948 int ret;
6949
Paulo Zanoni566b7342013-11-25 15:27:08 -02006950 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006951 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006952 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006953
Chris Wilson560b85b2010-08-07 11:01:38 +01006954 if (intel_crtc->config.has_dp_encoder)
6955 intel_dp_set_m_n(intel_crtc);
6956
6957 intel_crtc->lowfreq_avail = false;
6958
6959 intel_set_pipe_timings(intel_crtc);
6960
6961 if (intel_crtc->config.has_pch_encoder) {
6962 intel_cpu_transcoder_set_m_n(intel_crtc,
6963 &intel_crtc->config.fdi_m_n);
6964 }
6965
6966 haswell_set_pipeconf(crtc);
6967
6968 intel_set_pipe_csc(crtc);
6969
6970 /* Set up the display plane register */
6971 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6972 POSTING_READ(DSPCNTR(plane));
6973
6974 ret = intel_pipe_set_base(crtc, x, y, fb);
6975
Chris Wilson560b85b2010-08-07 11:01:38 +01006976 return ret;
6977}
6978
6979static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6980 struct intel_crtc_config *pipe_config)
6981{
6982 struct drm_device *dev = crtc->base.dev;
6983 struct drm_i915_private *dev_priv = dev->dev_private;
6984 enum intel_display_power_domain pfit_domain;
6985 uint32_t tmp;
6986
6987 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6988 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6989
6990 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6991 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6992 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006993 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006994 default:
6995 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006996 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6997 case TRANS_DDI_EDP_INPUT_A_ON:
6998 trans_edp_pipe = PIPE_A;
6999 break;
7000 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7001 trans_edp_pipe = PIPE_B;
7002 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007003 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007004 trans_edp_pipe = PIPE_C;
7005 break;
7006 }
7007
Chris Wilson6b383a72010-09-13 13:54:26 +01007008 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007009 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7010 }
7011
7012 if (!intel_display_power_enabled(dev,
7013 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7014 return false;
7015
7016 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7017 if (!(tmp & PIPECONF_ENABLE))
7018 return false;
7019
7020 /*
7021 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7022 * DDI E. So just check whether this pipe is wired to DDI E and whether
7023 * the PCH transcoder is on.
7024 */
7025 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7026 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7027 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7028 pipe_config->has_pch_encoder = true;
7029
7030 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7031 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7032 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7033
7034 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7035 }
7036
Chris Wilson560b85b2010-08-07 11:01:38 +01007037 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007038
7039 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7040 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007041 ironlake_get_pfit_config(crtc, pipe_config);
7042
Jesse Barnese59150d2014-01-07 13:30:45 -08007043 if (IS_HASWELL(dev))
7044 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7045 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007046
7047 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007048
7049 return true;
7050}
7051
7052static int intel_crtc_mode_set(struct drm_crtc *crtc,
7053 int x, int y,
7054 struct drm_framebuffer *fb)
7055{
Eric Anholt0b701d22011-03-30 13:01:03 -07007056 struct drm_device *dev = crtc->dev;
7057 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007058 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007060 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007061 int pipe = intel_crtc->pipe;
7062 int ret;
7063
Eric Anholt0b701d22011-03-30 13:01:03 -07007064 drm_vblank_pre_modeset(dev, pipe);
7065
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007066 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7067
Jesse Barnes79e53942008-11-07 14:24:08 -08007068 drm_vblank_post_modeset(dev, pipe);
7069
Daniel Vetter9256aa12012-10-31 19:26:13 +01007070 if (ret != 0)
7071 return ret;
7072
7073 for_each_encoder_on_crtc(dev, crtc, encoder) {
7074 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7075 encoder->base.base.id,
7076 drm_get_encoder_name(&encoder->base),
7077 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007078 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007079 }
7080
7081 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007082}
7083
Jani Nikula1a915102013-10-16 12:34:48 +03007084static struct {
7085 int clock;
7086 u32 config;
7087} hdmi_audio_clock[] = {
7088 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7089 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7090 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7091 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7092 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7093 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7094 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7095 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7096 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7097 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7098};
7099
7100/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7101static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7102{
7103 int i;
7104
7105 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7106 if (mode->clock == hdmi_audio_clock[i].clock)
7107 break;
7108 }
7109
7110 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7111 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7112 i = 1;
7113 }
7114
7115 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7116 hdmi_audio_clock[i].clock,
7117 hdmi_audio_clock[i].config);
7118
7119 return hdmi_audio_clock[i].config;
7120}
7121
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007122static bool intel_eld_uptodate(struct drm_connector *connector,
7123 int reg_eldv, uint32_t bits_eldv,
7124 int reg_elda, uint32_t bits_elda,
7125 int reg_edid)
7126{
7127 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7128 uint8_t *eld = connector->eld;
7129 uint32_t i;
7130
7131 i = I915_READ(reg_eldv);
7132 i &= bits_eldv;
7133
7134 if (!eld[0])
7135 return !i;
7136
7137 if (!i)
7138 return false;
7139
7140 i = I915_READ(reg_elda);
7141 i &= ~bits_elda;
7142 I915_WRITE(reg_elda, i);
7143
7144 for (i = 0; i < eld[2]; i++)
7145 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7146 return false;
7147
7148 return true;
7149}
7150
Wu Fengguange0dac652011-09-05 14:25:34 +08007151static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007152 struct drm_crtc *crtc,
7153 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007154{
7155 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7156 uint8_t *eld = connector->eld;
7157 uint32_t eldv;
7158 uint32_t len;
7159 uint32_t i;
7160
7161 i = I915_READ(G4X_AUD_VID_DID);
7162
7163 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7164 eldv = G4X_ELDV_DEVCL_DEVBLC;
7165 else
7166 eldv = G4X_ELDV_DEVCTG;
7167
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007168 if (intel_eld_uptodate(connector,
7169 G4X_AUD_CNTL_ST, eldv,
7170 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7171 G4X_HDMIW_HDMIEDID))
7172 return;
7173
Wu Fengguange0dac652011-09-05 14:25:34 +08007174 i = I915_READ(G4X_AUD_CNTL_ST);
7175 i &= ~(eldv | G4X_ELD_ADDR);
7176 len = (i >> 9) & 0x1f; /* ELD buffer size */
7177 I915_WRITE(G4X_AUD_CNTL_ST, i);
7178
7179 if (!eld[0])
7180 return;
7181
7182 len = min_t(uint8_t, eld[2], len);
7183 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7184 for (i = 0; i < len; i++)
7185 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7186
7187 i = I915_READ(G4X_AUD_CNTL_ST);
7188 i |= eldv;
7189 I915_WRITE(G4X_AUD_CNTL_ST, i);
7190}
7191
Wang Xingchao83358c852012-08-16 22:43:37 +08007192static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007193 struct drm_crtc *crtc,
7194 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007195{
7196 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7197 uint8_t *eld = connector->eld;
7198 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007200 uint32_t eldv;
7201 uint32_t i;
7202 int len;
7203 int pipe = to_intel_crtc(crtc)->pipe;
7204 int tmp;
7205
7206 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7207 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7208 int aud_config = HSW_AUD_CFG(pipe);
7209 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7210
7211
7212 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7213
7214 /* Audio output enable */
7215 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7216 tmp = I915_READ(aud_cntrl_st2);
7217 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7218 I915_WRITE(aud_cntrl_st2, tmp);
7219
7220 /* Wait for 1 vertical blank */
7221 intel_wait_for_vblank(dev, pipe);
7222
7223 /* Set ELD valid state */
7224 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007225 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007226 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7227 I915_WRITE(aud_cntrl_st2, tmp);
7228 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007229 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007230
7231 /* Enable HDMI mode */
7232 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007233 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007234 /* clear N_programing_enable and N_value_index */
7235 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7236 I915_WRITE(aud_config, tmp);
7237
7238 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7239
7240 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007241 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007242
7243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7244 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7245 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7246 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007247 } else {
7248 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7249 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007250
7251 if (intel_eld_uptodate(connector,
7252 aud_cntrl_st2, eldv,
7253 aud_cntl_st, IBX_ELD_ADDRESS,
7254 hdmiw_hdmiedid))
7255 return;
7256
7257 i = I915_READ(aud_cntrl_st2);
7258 i &= ~eldv;
7259 I915_WRITE(aud_cntrl_st2, i);
7260
7261 if (!eld[0])
7262 return;
7263
7264 i = I915_READ(aud_cntl_st);
7265 i &= ~IBX_ELD_ADDRESS;
7266 I915_WRITE(aud_cntl_st, i);
7267 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7268 DRM_DEBUG_DRIVER("port num:%d\n", i);
7269
7270 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7271 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7272 for (i = 0; i < len; i++)
7273 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7274
7275 i = I915_READ(aud_cntrl_st2);
7276 i |= eldv;
7277 I915_WRITE(aud_cntrl_st2, i);
7278
7279}
7280
Wu Fengguange0dac652011-09-05 14:25:34 +08007281static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007282 struct drm_crtc *crtc,
7283 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007284{
7285 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7286 uint8_t *eld = connector->eld;
7287 uint32_t eldv;
7288 uint32_t i;
7289 int len;
7290 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007291 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007292 int aud_cntl_st;
7293 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007294 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007295
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007296 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007297 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7298 aud_config = IBX_AUD_CFG(pipe);
7299 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007300 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007301 } else if (IS_VALLEYVIEW(connector->dev)) {
7302 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7303 aud_config = VLV_AUD_CFG(pipe);
7304 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7305 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007306 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007307 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7308 aud_config = CPT_AUD_CFG(pipe);
7309 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007310 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007311 }
7312
Wang Xingchao9b138a82012-08-09 16:52:18 +08007313 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007314
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007315 if (IS_VALLEYVIEW(connector->dev)) {
7316 struct intel_encoder *intel_encoder;
7317 struct intel_digital_port *intel_dig_port;
7318
7319 intel_encoder = intel_attached_encoder(connector);
7320 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7321 i = intel_dig_port->port;
7322 } else {
7323 i = I915_READ(aud_cntl_st);
7324 i = (i >> 29) & DIP_PORT_SEL_MASK;
7325 /* DIP_Port_Select, 0x1 = PortB */
7326 }
7327
Wu Fengguange0dac652011-09-05 14:25:34 +08007328 if (!i) {
7329 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7330 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007331 eldv = IBX_ELD_VALIDB;
7332 eldv |= IBX_ELD_VALIDB << 4;
7333 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007334 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007335 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007336 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007337 }
7338
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007339 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7340 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7341 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007342 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007343 } else {
7344 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7345 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007346
7347 if (intel_eld_uptodate(connector,
7348 aud_cntrl_st2, eldv,
7349 aud_cntl_st, IBX_ELD_ADDRESS,
7350 hdmiw_hdmiedid))
7351 return;
7352
Wu Fengguange0dac652011-09-05 14:25:34 +08007353 i = I915_READ(aud_cntrl_st2);
7354 i &= ~eldv;
7355 I915_WRITE(aud_cntrl_st2, i);
7356
7357 if (!eld[0])
7358 return;
7359
Wu Fengguange0dac652011-09-05 14:25:34 +08007360 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007361 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007362 I915_WRITE(aud_cntl_st, i);
7363
7364 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7365 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7366 for (i = 0; i < len; i++)
7367 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7368
7369 i = I915_READ(aud_cntrl_st2);
7370 i |= eldv;
7371 I915_WRITE(aud_cntrl_st2, i);
7372}
7373
7374void intel_write_eld(struct drm_encoder *encoder,
7375 struct drm_display_mode *mode)
7376{
7377 struct drm_crtc *crtc = encoder->crtc;
7378 struct drm_connector *connector;
7379 struct drm_device *dev = encoder->dev;
7380 struct drm_i915_private *dev_priv = dev->dev_private;
7381
7382 connector = drm_select_eld(encoder, mode);
7383 if (!connector)
7384 return;
7385
7386 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7387 connector->base.id,
7388 drm_get_connector_name(connector),
7389 connector->encoder->base.id,
7390 drm_get_encoder_name(connector->encoder));
7391
7392 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7393
7394 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007395 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007396}
7397
Jesse Barnes79e53942008-11-07 14:24:08 -08007398static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7399{
7400 struct drm_device *dev = crtc->dev;
7401 struct drm_i915_private *dev_priv = dev->dev_private;
7402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7403 bool visible = base != 0;
7404 u32 cntl;
7405
7406 if (intel_crtc->cursor_visible == visible)
7407 return;
7408
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007409 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007410 if (visible) {
7411 /* On these chipsets we can only modify the base whilst
7412 * the cursor is disabled.
7413 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007414 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007415
7416 cntl &= ~(CURSOR_FORMAT_MASK);
7417 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7418 cntl |= CURSOR_ENABLE |
7419 CURSOR_GAMMA_ENABLE |
7420 CURSOR_FORMAT_ARGB;
7421 } else
7422 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007423 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
7425 intel_crtc->cursor_visible = visible;
7426}
7427
7428static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7429{
7430 struct drm_device *dev = crtc->dev;
7431 struct drm_i915_private *dev_priv = dev->dev_private;
7432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7433 int pipe = intel_crtc->pipe;
7434 bool visible = base != 0;
7435
7436 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007437 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007438 if (base) {
7439 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7440 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7441 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007442 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007443 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007444 cntl |= CURSOR_MODE_DISABLE;
7445 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007446 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007447
7448 intel_crtc->cursor_visible = visible;
7449 }
7450 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007451 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007452 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007453 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007454}
7455
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007456static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7457{
7458 struct drm_device *dev = crtc->dev;
7459 struct drm_i915_private *dev_priv = dev->dev_private;
7460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7461 int pipe = intel_crtc->pipe;
7462 bool visible = base != 0;
7463
7464 if (intel_crtc->cursor_visible != visible) {
7465 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7466 if (base) {
7467 cntl &= ~CURSOR_MODE;
7468 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7469 } else {
7470 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7471 cntl |= CURSOR_MODE_DISABLE;
7472 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007473 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007474 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007475 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7476 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007477 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7478
7479 intel_crtc->cursor_visible = visible;
7480 }
7481 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007482 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007483 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007484 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007485}
7486
Jesse Barnes79e53942008-11-07 14:24:08 -08007487/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007488static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7489 bool on)
7490{
7491 struct drm_device *dev = crtc->dev;
7492 struct drm_i915_private *dev_priv = dev->dev_private;
7493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7494 int pipe = intel_crtc->pipe;
7495 int x = intel_crtc->cursor_x;
7496 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007497 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007498 bool visible;
7499
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007500 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007501 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007502
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007503 if (x >= intel_crtc->config.pipe_src_w)
7504 base = 0;
7505
7506 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007507 base = 0;
7508
7509 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007510 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007511 base = 0;
7512
7513 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7514 x = -x;
7515 }
7516 pos |= x << CURSOR_X_SHIFT;
7517
7518 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007519 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007520 base = 0;
7521
7522 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7523 y = -y;
7524 }
7525 pos |= y << CURSOR_Y_SHIFT;
7526
7527 visible = base != 0;
7528 if (!visible && !intel_crtc->cursor_visible)
7529 return;
7530
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007531 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007532 I915_WRITE(CURPOS_IVB(pipe), pos);
7533 ivb_update_cursor(crtc, base);
7534 } else {
7535 I915_WRITE(CURPOS(pipe), pos);
7536 if (IS_845G(dev) || IS_I865G(dev))
7537 i845_update_cursor(crtc, base);
7538 else
7539 i9xx_update_cursor(crtc, base);
7540 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007541}
7542
Jesse Barnes79e53942008-11-07 14:24:08 -08007543static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007544 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007545 uint32_t handle,
7546 uint32_t width, uint32_t height)
7547{
7548 struct drm_device *dev = crtc->dev;
7549 struct drm_i915_private *dev_priv = dev->dev_private;
7550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007551 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007552 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007553 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007554
Jesse Barnes79e53942008-11-07 14:24:08 -08007555 /* if we want to turn off the cursor ignore width and height */
7556 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007557 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007558 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007559 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007560 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007561 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007562 }
7563
7564 /* Currently we only support 64x64 cursors */
7565 if (width != 64 || height != 64) {
7566 DRM_ERROR("we currently only support 64x64 cursors\n");
7567 return -EINVAL;
7568 }
7569
Chris Wilson05394f32010-11-08 19:18:58 +00007570 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007571 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007572 return -ENOENT;
7573
Chris Wilson05394f32010-11-08 19:18:58 +00007574 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007575 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007576 ret = -ENOMEM;
7577 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007578 }
7579
Dave Airlie71acb5e2008-12-30 20:31:46 +10007580 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007581 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007582 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007583 unsigned alignment;
7584
Chris Wilsond9e86c02010-11-10 16:40:20 +00007585 if (obj->tiling_mode) {
7586 DRM_ERROR("cursor cannot be tiled\n");
7587 ret = -EINVAL;
7588 goto fail_locked;
7589 }
7590
Chris Wilson693db182013-03-05 14:52:39 +00007591 /* Note that the w/a also requires 2 PTE of padding following
7592 * the bo. We currently fill all unused PTE with the shadow
7593 * page and so we should always have valid PTE following the
7594 * cursor preventing the VT-d warning.
7595 */
7596 alignment = 0;
7597 if (need_vtd_wa(dev))
7598 alignment = 64*1024;
7599
7600 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007601 if (ret) {
7602 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007603 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007604 }
7605
Chris Wilsond9e86c02010-11-10 16:40:20 +00007606 ret = i915_gem_object_put_fence(obj);
7607 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007608 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007609 goto fail_unpin;
7610 }
7611
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007612 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007613 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007614 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007615 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007616 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7617 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007618 if (ret) {
7619 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007620 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007621 }
Chris Wilson05394f32010-11-08 19:18:58 +00007622 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007623 }
7624
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007625 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007626 I915_WRITE(CURSIZE, (height << 12) | width);
7627
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007628 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007629 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007630 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007631 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007632 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7633 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007634 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007635 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007636 }
Jesse Barnes80824002009-09-10 15:28:06 -07007637
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007638 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007639
7640 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007641 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007642 intel_crtc->cursor_width = width;
7643 intel_crtc->cursor_height = height;
7644
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007645 if (intel_crtc->active)
7646 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007647
Jesse Barnes79e53942008-11-07 14:24:08 -08007648 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007649fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007650 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007651fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007652 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007653fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007654 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007655 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007656}
7657
7658static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7659{
Jesse Barnes79e53942008-11-07 14:24:08 -08007660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007661
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007662 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7663 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007664
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007665 if (intel_crtc->active)
7666 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007667
7668 return 0;
7669}
7670
Jesse Barnes79e53942008-11-07 14:24:08 -08007671static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007672 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007673{
James Simmons72034252010-08-03 01:33:19 +01007674 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007676
James Simmons72034252010-08-03 01:33:19 +01007677 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007678 intel_crtc->lut_r[i] = red[i] >> 8;
7679 intel_crtc->lut_g[i] = green[i] >> 8;
7680 intel_crtc->lut_b[i] = blue[i] >> 8;
7681 }
7682
7683 intel_crtc_load_lut(crtc);
7684}
7685
Jesse Barnes79e53942008-11-07 14:24:08 -08007686/* VESA 640x480x72Hz mode to set on the pipe */
7687static struct drm_display_mode load_detect_mode = {
7688 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7689 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7690};
7691
Daniel Vettera8bb6812014-02-10 18:00:39 +01007692static int intel_framebuffer_init(struct drm_device *dev,
7693 struct intel_framebuffer *ifb,
7694 struct drm_mode_fb_cmd2 *mode_cmd,
7695 struct drm_i915_gem_object *obj);
7696
7697struct drm_framebuffer *
7698__intel_framebuffer_create(struct drm_device *dev,
7699 struct drm_mode_fb_cmd2 *mode_cmd,
7700 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007701{
7702 struct intel_framebuffer *intel_fb;
7703 int ret;
7704
7705 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7706 if (!intel_fb) {
7707 drm_gem_object_unreference_unlocked(&obj->base);
7708 return ERR_PTR(-ENOMEM);
7709 }
7710
7711 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007712 if (ret)
7713 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007714
7715 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007716err:
7717 drm_gem_object_unreference_unlocked(&obj->base);
7718 kfree(intel_fb);
7719
7720 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007721}
7722
Daniel Vettera8bb6812014-02-10 18:00:39 +01007723struct drm_framebuffer *
7724intel_framebuffer_create(struct drm_device *dev,
7725 struct drm_mode_fb_cmd2 *mode_cmd,
7726 struct drm_i915_gem_object *obj)
7727{
7728 struct drm_framebuffer *fb;
7729 int ret;
7730
7731 ret = i915_mutex_lock_interruptible(dev);
7732 if (ret)
7733 return ERR_PTR(ret);
7734 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7735 mutex_unlock(&dev->struct_mutex);
7736
7737 return fb;
7738}
7739
Chris Wilsond2dff872011-04-19 08:36:26 +01007740static u32
7741intel_framebuffer_pitch_for_width(int width, int bpp)
7742{
7743 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7744 return ALIGN(pitch, 64);
7745}
7746
7747static u32
7748intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7749{
7750 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7751 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7752}
7753
7754static struct drm_framebuffer *
7755intel_framebuffer_create_for_mode(struct drm_device *dev,
7756 struct drm_display_mode *mode,
7757 int depth, int bpp)
7758{
7759 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007760 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007761
7762 obj = i915_gem_alloc_object(dev,
7763 intel_framebuffer_size_for_mode(mode, bpp));
7764 if (obj == NULL)
7765 return ERR_PTR(-ENOMEM);
7766
7767 mode_cmd.width = mode->hdisplay;
7768 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007769 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7770 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007771 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007772
7773 return intel_framebuffer_create(dev, &mode_cmd, obj);
7774}
7775
7776static struct drm_framebuffer *
7777mode_fits_in_fbdev(struct drm_device *dev,
7778 struct drm_display_mode *mode)
7779{
Daniel Vetter4520f532013-10-09 09:18:51 +02007780#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007781 struct drm_i915_private *dev_priv = dev->dev_private;
7782 struct drm_i915_gem_object *obj;
7783 struct drm_framebuffer *fb;
7784
7785 if (dev_priv->fbdev == NULL)
7786 return NULL;
7787
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007788 obj = dev_priv->fbdev->fb->obj;
Chris Wilsond2dff872011-04-19 08:36:26 +01007789 if (obj == NULL)
7790 return NULL;
7791
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007792 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007793 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7794 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007795 return NULL;
7796
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007797 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007798 return NULL;
7799
7800 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007801#else
7802 return NULL;
7803#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007804}
7805
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007806bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007807 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007808 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007809{
7810 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007811 struct intel_encoder *intel_encoder =
7812 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007814 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007815 struct drm_crtc *crtc = NULL;
7816 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007817 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 int i = -1;
7819
Chris Wilsond2dff872011-04-19 08:36:26 +01007820 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7821 connector->base.id, drm_get_connector_name(connector),
7822 encoder->base.id, drm_get_encoder_name(encoder));
7823
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 /*
7825 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007826 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007827 * - if the connector already has an assigned crtc, use it (but make
7828 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007829 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 * - try to find the first unused crtc that can drive this connector,
7831 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 */
7833
7834 /* See if we already have a CRTC for this connector */
7835 if (encoder->crtc) {
7836 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007837
Daniel Vetter7b240562012-12-12 00:35:33 +01007838 mutex_lock(&crtc->mutex);
7839
Daniel Vetter24218aa2012-08-12 19:27:11 +02007840 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007841 old->load_detect_temp = false;
7842
7843 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007844 if (connector->dpms != DRM_MODE_DPMS_ON)
7845 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007846
Chris Wilson71731882011-04-19 23:10:58 +01007847 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007848 }
7849
7850 /* Find an unused one (if possible) */
7851 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7852 i++;
7853 if (!(encoder->possible_crtcs & (1 << i)))
7854 continue;
7855 if (!possible_crtc->enabled) {
7856 crtc = possible_crtc;
7857 break;
7858 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007859 }
7860
7861 /*
7862 * If we didn't find an unused CRTC, don't use any.
7863 */
7864 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007865 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7866 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007867 }
7868
Daniel Vetter7b240562012-12-12 00:35:33 +01007869 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007870 intel_encoder->new_crtc = to_intel_crtc(crtc);
7871 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007872
7873 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007874 intel_crtc->new_enabled = true;
7875 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007876 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007877 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007878 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007879
Chris Wilson64927112011-04-20 07:25:26 +01007880 if (!mode)
7881 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007882
Chris Wilsond2dff872011-04-19 08:36:26 +01007883 /* We need a framebuffer large enough to accommodate all accesses
7884 * that the plane may generate whilst we perform load detection.
7885 * We can not rely on the fbcon either being present (we get called
7886 * during its initialisation to detect all boot displays, or it may
7887 * not even exist) or that it is large enough to satisfy the
7888 * requested mode.
7889 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007890 fb = mode_fits_in_fbdev(dev, mode);
7891 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007892 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007893 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7894 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007895 } else
7896 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007897 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007898 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007899 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007900 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007901
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007902 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007903 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007904 if (old->release_fb)
7905 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007906 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007907 }
Chris Wilson71731882011-04-19 23:10:58 +01007908
Jesse Barnes79e53942008-11-07 14:24:08 -08007909 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007910 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007911 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007912
7913 fail:
7914 intel_crtc->new_enabled = crtc->enabled;
7915 if (intel_crtc->new_enabled)
7916 intel_crtc->new_config = &intel_crtc->config;
7917 else
7918 intel_crtc->new_config = NULL;
7919 mutex_unlock(&crtc->mutex);
7920 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007921}
7922
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007923void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007924 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007925{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007926 struct intel_encoder *intel_encoder =
7927 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007928 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007929 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007931
Chris Wilsond2dff872011-04-19 08:36:26 +01007932 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7933 connector->base.id, drm_get_connector_name(connector),
7934 encoder->base.id, drm_get_encoder_name(encoder));
7935
Chris Wilson8261b192011-04-19 23:18:09 +01007936 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007937 to_intel_connector(connector)->new_encoder = NULL;
7938 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007939 intel_crtc->new_enabled = false;
7940 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007941 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007942
Daniel Vetter36206362012-12-10 20:42:17 +01007943 if (old->release_fb) {
7944 drm_framebuffer_unregister_private(old->release_fb);
7945 drm_framebuffer_unreference(old->release_fb);
7946 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007947
Daniel Vetter67c96402013-01-23 16:25:09 +00007948 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007949 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007950 }
7951
Eric Anholtc751ce42010-03-25 11:48:48 -07007952 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007953 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7954 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007955
7956 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007957}
7958
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007959static int i9xx_pll_refclk(struct drm_device *dev,
7960 const struct intel_crtc_config *pipe_config)
7961{
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 u32 dpll = pipe_config->dpll_hw_state.dpll;
7964
7965 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007966 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007967 else if (HAS_PCH_SPLIT(dev))
7968 return 120000;
7969 else if (!IS_GEN2(dev))
7970 return 96000;
7971 else
7972 return 48000;
7973}
7974
Jesse Barnes79e53942008-11-07 14:24:08 -08007975/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007976static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7977 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007978{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007979 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007980 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007981 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007982 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007983 u32 fp;
7984 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007985 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007986
7987 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007988 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007989 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007990 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007991
7992 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007993 if (IS_PINEVIEW(dev)) {
7994 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7995 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007996 } else {
7997 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7998 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7999 }
8000
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008001 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008002 if (IS_PINEVIEW(dev))
8003 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8004 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008005 else
8006 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008007 DPLL_FPA01_P1_POST_DIV_SHIFT);
8008
8009 switch (dpll & DPLL_MODE_MASK) {
8010 case DPLLB_MODE_DAC_SERIAL:
8011 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8012 5 : 10;
8013 break;
8014 case DPLLB_MODE_LVDS:
8015 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8016 7 : 14;
8017 break;
8018 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008019 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008020 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008021 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008022 }
8023
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008024 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008025 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008026 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008027 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008029 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008030 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008031
8032 if (is_lvds) {
8033 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8034 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008035
8036 if (lvds & LVDS_CLKB_POWER_UP)
8037 clock.p2 = 7;
8038 else
8039 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008040 } else {
8041 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8042 clock.p1 = 2;
8043 else {
8044 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8045 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8046 }
8047 if (dpll & PLL_P2_DIVIDE_BY_4)
8048 clock.p2 = 4;
8049 else
8050 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008051 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008052
8053 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008054 }
8055
Ville Syrjälä18442d02013-09-13 16:00:08 +03008056 /*
8057 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008058 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008059 * encoder's get_config() function.
8060 */
8061 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008062}
8063
Ville Syrjälä6878da02013-09-13 15:59:11 +03008064int intel_dotclock_calculate(int link_freq,
8065 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008066{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008067 /*
8068 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008069 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008070 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008071 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008072 *
8073 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008074 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008075 */
8076
Ville Syrjälä6878da02013-09-13 15:59:11 +03008077 if (!m_n->link_n)
8078 return 0;
8079
8080 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8081}
8082
Ville Syrjälä18442d02013-09-13 16:00:08 +03008083static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8084 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008085{
8086 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008087
8088 /* read out port_clock from the DPLL */
8089 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008090
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008091 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008092 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008093 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008094 * agree once we know their relationship in the encoder's
8095 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008096 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008097 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008098 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8099 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008100}
8101
8102/** Returns the currently programmed mode of the given pipe. */
8103struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8104 struct drm_crtc *crtc)
8105{
Jesse Barnes548f2452011-02-17 10:40:53 -08008106 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008108 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008109 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008110 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008111 int htot = I915_READ(HTOTAL(cpu_transcoder));
8112 int hsync = I915_READ(HSYNC(cpu_transcoder));
8113 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8114 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008115 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008116
8117 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8118 if (!mode)
8119 return NULL;
8120
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008121 /*
8122 * Construct a pipe_config sufficient for getting the clock info
8123 * back out of crtc_clock_get.
8124 *
8125 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8126 * to use a real value here instead.
8127 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008128 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008129 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008130 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8131 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8132 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008133 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8134
Ville Syrjälä773ae032013-09-23 17:48:20 +03008135 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008136 mode->hdisplay = (htot & 0xffff) + 1;
8137 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8138 mode->hsync_start = (hsync & 0xffff) + 1;
8139 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8140 mode->vdisplay = (vtot & 0xffff) + 1;
8141 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8142 mode->vsync_start = (vsync & 0xffff) + 1;
8143 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8144
8145 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008146
8147 return mode;
8148}
8149
Daniel Vetter3dec0092010-08-20 21:40:52 +02008150static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008151{
8152 struct drm_device *dev = crtc->dev;
8153 drm_i915_private_t *dev_priv = dev->dev_private;
8154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8155 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008156 int dpll_reg = DPLL(pipe);
8157 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008158
Eric Anholtbad720f2009-10-22 16:11:14 -07008159 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008160 return;
8161
8162 if (!dev_priv->lvds_downclock_avail)
8163 return;
8164
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008165 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008166 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008167 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008168
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008169 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008170
8171 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8172 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008173 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008174
Jesse Barnes652c3932009-08-17 13:31:43 -07008175 dpll = I915_READ(dpll_reg);
8176 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008177 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008178 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008179}
8180
8181static void intel_decrease_pllclock(struct drm_crtc *crtc)
8182{
8183 struct drm_device *dev = crtc->dev;
8184 drm_i915_private_t *dev_priv = dev->dev_private;
8185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008186
Eric Anholtbad720f2009-10-22 16:11:14 -07008187 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008188 return;
8189
8190 if (!dev_priv->lvds_downclock_avail)
8191 return;
8192
8193 /*
8194 * Since this is called by a timer, we should never get here in
8195 * the manual case.
8196 */
8197 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008198 int pipe = intel_crtc->pipe;
8199 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008200 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008201
Zhao Yakui44d98a62009-10-09 11:39:40 +08008202 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008203
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008204 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008205
Chris Wilson074b5e12012-05-02 12:07:06 +01008206 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008207 dpll |= DISPLAY_RATE_SELECT_FPA1;
8208 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008209 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008210 dpll = I915_READ(dpll_reg);
8211 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008212 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008213 }
8214
8215}
8216
Chris Wilsonf047e392012-07-21 12:31:41 +01008217void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008218{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008219 struct drm_i915_private *dev_priv = dev->dev_private;
8220
8221 hsw_package_c8_gpu_busy(dev_priv);
8222 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008223}
8224
8225void intel_mark_idle(struct drm_device *dev)
8226{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008227 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008228 struct drm_crtc *crtc;
8229
Paulo Zanonic67a4702013-08-19 13:18:09 -03008230 hsw_package_c8_gpu_idle(dev_priv);
8231
Jani Nikulad330a952014-01-21 11:24:25 +02008232 if (!i915.powersave)
Chris Wilson725a5b52013-01-08 11:02:57 +00008233 return;
8234
8235 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8236 if (!crtc->fb)
8237 continue;
8238
8239 intel_decrease_pllclock(crtc);
8240 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008241
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008242 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008243 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008244}
8245
Chris Wilsonc65355b2013-06-06 16:53:41 -03008246void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8247 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008248{
8249 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008250 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008251
Jani Nikulad330a952014-01-21 11:24:25 +02008252 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008253 return;
8254
Jesse Barnes652c3932009-08-17 13:31:43 -07008255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008256 if (!crtc->fb)
8257 continue;
8258
Chris Wilsonc65355b2013-06-06 16:53:41 -03008259 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8260 continue;
8261
8262 intel_increase_pllclock(crtc);
8263 if (ring && intel_fbc_enabled(dev))
8264 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008265 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008266}
8267
Jesse Barnes79e53942008-11-07 14:24:08 -08008268static void intel_crtc_destroy(struct drm_crtc *crtc)
8269{
8270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008271 struct drm_device *dev = crtc->dev;
8272 struct intel_unpin_work *work;
8273 unsigned long flags;
8274
8275 spin_lock_irqsave(&dev->event_lock, flags);
8276 work = intel_crtc->unpin_work;
8277 intel_crtc->unpin_work = NULL;
8278 spin_unlock_irqrestore(&dev->event_lock, flags);
8279
8280 if (work) {
8281 cancel_work_sync(&work->work);
8282 kfree(work);
8283 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008284
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008285 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8286
Jesse Barnes79e53942008-11-07 14:24:08 -08008287 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008288
Jesse Barnes79e53942008-11-07 14:24:08 -08008289 kfree(intel_crtc);
8290}
8291
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008292static void intel_unpin_work_fn(struct work_struct *__work)
8293{
8294 struct intel_unpin_work *work =
8295 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008296 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008297
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008298 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008299 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008300 drm_gem_object_unreference(&work->pending_flip_obj->base);
8301 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008302
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008303 intel_update_fbc(dev);
8304 mutex_unlock(&dev->struct_mutex);
8305
8306 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8307 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8308
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008309 kfree(work);
8310}
8311
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008312static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008313 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008314{
8315 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8317 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008318 unsigned long flags;
8319
8320 /* Ignore early vblank irqs */
8321 if (intel_crtc == NULL)
8322 return;
8323
8324 spin_lock_irqsave(&dev->event_lock, flags);
8325 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008326
8327 /* Ensure we don't miss a work->pending update ... */
8328 smp_rmb();
8329
8330 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008331 spin_unlock_irqrestore(&dev->event_lock, flags);
8332 return;
8333 }
8334
Chris Wilsone7d841c2012-12-03 11:36:30 +00008335 /* and that the unpin work is consistent wrt ->pending. */
8336 smp_rmb();
8337
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008338 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008339
Rob Clark45a066e2012-10-08 14:50:40 -05008340 if (work->event)
8341 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008342
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008343 drm_vblank_put(dev, intel_crtc->pipe);
8344
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008345 spin_unlock_irqrestore(&dev->event_lock, flags);
8346
Daniel Vetter2c10d572012-12-20 21:24:07 +01008347 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008348
8349 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008350
8351 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008352}
8353
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008354void intel_finish_page_flip(struct drm_device *dev, int pipe)
8355{
8356 drm_i915_private_t *dev_priv = dev->dev_private;
8357 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8358
Mario Kleiner49b14a52010-12-09 07:00:07 +01008359 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008360}
8361
8362void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8363{
8364 drm_i915_private_t *dev_priv = dev->dev_private;
8365 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8366
Mario Kleiner49b14a52010-12-09 07:00:07 +01008367 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008368}
8369
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008370void intel_prepare_page_flip(struct drm_device *dev, int plane)
8371{
8372 drm_i915_private_t *dev_priv = dev->dev_private;
8373 struct intel_crtc *intel_crtc =
8374 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8375 unsigned long flags;
8376
Chris Wilsone7d841c2012-12-03 11:36:30 +00008377 /* NB: An MMIO update of the plane base pointer will also
8378 * generate a page-flip completion irq, i.e. every modeset
8379 * is also accompanied by a spurious intel_prepare_page_flip().
8380 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008381 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008382 if (intel_crtc->unpin_work)
8383 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008384 spin_unlock_irqrestore(&dev->event_lock, flags);
8385}
8386
Chris Wilsone7d841c2012-12-03 11:36:30 +00008387inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8388{
8389 /* Ensure that the work item is consistent when activating it ... */
8390 smp_wmb();
8391 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8392 /* and that it is marked active as soon as the irq could fire. */
8393 smp_wmb();
8394}
8395
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008396static int intel_gen2_queue_flip(struct drm_device *dev,
8397 struct drm_crtc *crtc,
8398 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008399 struct drm_i915_gem_object *obj,
8400 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008401{
8402 struct drm_i915_private *dev_priv = dev->dev_private;
8403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008404 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008405 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008406 int ret;
8407
Daniel Vetter6d90c952012-04-26 23:28:05 +02008408 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008409 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008410 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008411
Daniel Vetter6d90c952012-04-26 23:28:05 +02008412 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008413 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008414 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008415
8416 /* Can't queue multiple flips, so wait for the previous
8417 * one to finish before executing the next.
8418 */
8419 if (intel_crtc->plane)
8420 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8421 else
8422 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008423 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8424 intel_ring_emit(ring, MI_NOOP);
8425 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8426 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8427 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008428 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008429 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008430
8431 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008432 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008433 return 0;
8434
8435err_unpin:
8436 intel_unpin_fb_obj(obj);
8437err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008438 return ret;
8439}
8440
8441static int intel_gen3_queue_flip(struct drm_device *dev,
8442 struct drm_crtc *crtc,
8443 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008444 struct drm_i915_gem_object *obj,
8445 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008446{
8447 struct drm_i915_private *dev_priv = dev->dev_private;
8448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008449 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008450 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008451 int ret;
8452
Daniel Vetter6d90c952012-04-26 23:28:05 +02008453 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008454 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008455 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008456
Daniel Vetter6d90c952012-04-26 23:28:05 +02008457 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008458 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008459 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008460
8461 if (intel_crtc->plane)
8462 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8463 else
8464 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008465 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8466 intel_ring_emit(ring, MI_NOOP);
8467 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8468 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8469 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008470 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008471 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008472
Chris Wilsone7d841c2012-12-03 11:36:30 +00008473 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008474 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008475 return 0;
8476
8477err_unpin:
8478 intel_unpin_fb_obj(obj);
8479err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008480 return ret;
8481}
8482
8483static int intel_gen4_queue_flip(struct drm_device *dev,
8484 struct drm_crtc *crtc,
8485 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008486 struct drm_i915_gem_object *obj,
8487 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008488{
8489 struct drm_i915_private *dev_priv = dev->dev_private;
8490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8491 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008492 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008493 int ret;
8494
Daniel Vetter6d90c952012-04-26 23:28:05 +02008495 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008496 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008497 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008498
Daniel Vetter6d90c952012-04-26 23:28:05 +02008499 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008500 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008501 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008502
8503 /* i965+ uses the linear or tiled offsets from the
8504 * Display Registers (which do not change across a page-flip)
8505 * so we need only reprogram the base address.
8506 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008507 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8508 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8509 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008510 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008511 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008512 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008513
8514 /* XXX Enabling the panel-fitter across page-flip is so far
8515 * untested on non-native modes, so ignore it for now.
8516 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8517 */
8518 pf = 0;
8519 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008520 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008521
8522 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008523 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008524 return 0;
8525
8526err_unpin:
8527 intel_unpin_fb_obj(obj);
8528err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008529 return ret;
8530}
8531
8532static int intel_gen6_queue_flip(struct drm_device *dev,
8533 struct drm_crtc *crtc,
8534 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008535 struct drm_i915_gem_object *obj,
8536 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008537{
8538 struct drm_i915_private *dev_priv = dev->dev_private;
8539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008540 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008541 uint32_t pf, pipesrc;
8542 int ret;
8543
Daniel Vetter6d90c952012-04-26 23:28:05 +02008544 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008545 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008546 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008547
Daniel Vetter6d90c952012-04-26 23:28:05 +02008548 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008549 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008550 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008551
Daniel Vetter6d90c952012-04-26 23:28:05 +02008552 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8553 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8554 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008555 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008556
Chris Wilson99d9acd2012-04-17 20:37:00 +01008557 /* Contrary to the suggestions in the documentation,
8558 * "Enable Panel Fitter" does not seem to be required when page
8559 * flipping with a non-native mode, and worse causes a normal
8560 * modeset to fail.
8561 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8562 */
8563 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008564 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008565 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008566
8567 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008568 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008569 return 0;
8570
8571err_unpin:
8572 intel_unpin_fb_obj(obj);
8573err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008574 return ret;
8575}
8576
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008577static int intel_gen7_queue_flip(struct drm_device *dev,
8578 struct drm_crtc *crtc,
8579 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008580 struct drm_i915_gem_object *obj,
8581 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008582{
8583 struct drm_i915_private *dev_priv = dev->dev_private;
8584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008585 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008586 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008587 int len, ret;
8588
8589 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008590 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008591 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008592
8593 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8594 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008595 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008596
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008597 switch(intel_crtc->plane) {
8598 case PLANE_A:
8599 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8600 break;
8601 case PLANE_B:
8602 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8603 break;
8604 case PLANE_C:
8605 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8606 break;
8607 default:
8608 WARN_ONCE(1, "unknown plane in flip command\n");
8609 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008610 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008611 }
8612
Chris Wilsonffe74d72013-08-26 20:58:12 +01008613 len = 4;
8614 if (ring->id == RCS)
8615 len += 6;
8616
8617 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008618 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008619 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008620
Chris Wilsonffe74d72013-08-26 20:58:12 +01008621 /* Unmask the flip-done completion message. Note that the bspec says that
8622 * we should do this for both the BCS and RCS, and that we must not unmask
8623 * more than one flip event at any time (or ensure that one flip message
8624 * can be sent by waiting for flip-done prior to queueing new flips).
8625 * Experimentation says that BCS works despite DERRMR masking all
8626 * flip-done completion events and that unmasking all planes at once
8627 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8628 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8629 */
8630 if (ring->id == RCS) {
8631 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8632 intel_ring_emit(ring, DERRMR);
8633 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8634 DERRMR_PIPEB_PRI_FLIP_DONE |
8635 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008636 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8637 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008638 intel_ring_emit(ring, DERRMR);
8639 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8640 }
8641
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008642 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008643 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008644 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008645 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008646
8647 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008648 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008649 return 0;
8650
8651err_unpin:
8652 intel_unpin_fb_obj(obj);
8653err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008654 return ret;
8655}
8656
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657static int intel_default_queue_flip(struct drm_device *dev,
8658 struct drm_crtc *crtc,
8659 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008660 struct drm_i915_gem_object *obj,
8661 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008662{
8663 return -ENODEV;
8664}
8665
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008666static int intel_crtc_page_flip(struct drm_crtc *crtc,
8667 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008668 struct drm_pending_vblank_event *event,
8669 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008670{
8671 struct drm_device *dev = crtc->dev;
8672 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008673 struct drm_framebuffer *old_fb = crtc->fb;
8674 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8676 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008677 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008678 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008679
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008680 /* Can't change pixel format via MI display flips. */
8681 if (fb->pixel_format != crtc->fb->pixel_format)
8682 return -EINVAL;
8683
8684 /*
8685 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8686 * Note that pitch changes could also affect these register.
8687 */
8688 if (INTEL_INFO(dev)->gen > 3 &&
8689 (fb->offsets[0] != crtc->fb->offsets[0] ||
8690 fb->pitches[0] != crtc->fb->pitches[0]))
8691 return -EINVAL;
8692
Daniel Vetterb14c5672013-09-19 12:18:32 +02008693 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008694 if (work == NULL)
8695 return -ENOMEM;
8696
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008697 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008698 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008699 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008700 INIT_WORK(&work->work, intel_unpin_work_fn);
8701
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008702 ret = drm_vblank_get(dev, intel_crtc->pipe);
8703 if (ret)
8704 goto free_work;
8705
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008706 /* We borrow the event spin lock for protecting unpin_work */
8707 spin_lock_irqsave(&dev->event_lock, flags);
8708 if (intel_crtc->unpin_work) {
8709 spin_unlock_irqrestore(&dev->event_lock, flags);
8710 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008711 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008712
8713 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008714 return -EBUSY;
8715 }
8716 intel_crtc->unpin_work = work;
8717 spin_unlock_irqrestore(&dev->event_lock, flags);
8718
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008719 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8720 flush_workqueue(dev_priv->wq);
8721
Chris Wilson79158102012-05-23 11:13:58 +01008722 ret = i915_mutex_lock_interruptible(dev);
8723 if (ret)
8724 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008725
Jesse Barnes75dfca82010-02-10 15:09:44 -08008726 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008727 drm_gem_object_reference(&work->old_fb_obj->base);
8728 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008729
8730 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008731
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008732 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008733
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008734 work->enable_stall_check = true;
8735
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008736 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008737 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008738
Keith Packarded8d1972013-07-22 18:49:58 -07008739 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008740 if (ret)
8741 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008742
Chris Wilson7782de32011-07-08 12:22:41 +01008743 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008744 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008745 mutex_unlock(&dev->struct_mutex);
8746
Jesse Barnese5510fa2010-07-01 16:48:37 -07008747 trace_i915_flip_request(intel_crtc->plane, obj);
8748
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008749 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008750
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008751cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008752 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008753 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008754 drm_gem_object_unreference(&work->old_fb_obj->base);
8755 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008756 mutex_unlock(&dev->struct_mutex);
8757
Chris Wilson79158102012-05-23 11:13:58 +01008758cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008759 spin_lock_irqsave(&dev->event_lock, flags);
8760 intel_crtc->unpin_work = NULL;
8761 spin_unlock_irqrestore(&dev->event_lock, flags);
8762
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008763 drm_vblank_put(dev, intel_crtc->pipe);
8764free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008765 kfree(work);
8766
8767 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008768}
8769
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008770static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008771 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8772 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008773};
8774
Daniel Vetter9a935852012-07-05 22:34:27 +02008775/**
8776 * intel_modeset_update_staged_output_state
8777 *
8778 * Updates the staged output configuration state, e.g. after we've read out the
8779 * current hw state.
8780 */
8781static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8782{
Ville Syrjälä76688512014-01-10 11:28:06 +02008783 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008784 struct intel_encoder *encoder;
8785 struct intel_connector *connector;
8786
8787 list_for_each_entry(connector, &dev->mode_config.connector_list,
8788 base.head) {
8789 connector->new_encoder =
8790 to_intel_encoder(connector->base.encoder);
8791 }
8792
8793 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8794 base.head) {
8795 encoder->new_crtc =
8796 to_intel_crtc(encoder->base.crtc);
8797 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008798
8799 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8800 base.head) {
8801 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008802
8803 if (crtc->new_enabled)
8804 crtc->new_config = &crtc->config;
8805 else
8806 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008807 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008808}
8809
8810/**
8811 * intel_modeset_commit_output_state
8812 *
8813 * This function copies the stage display pipe configuration to the real one.
8814 */
8815static void intel_modeset_commit_output_state(struct drm_device *dev)
8816{
Ville Syrjälä76688512014-01-10 11:28:06 +02008817 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008818 struct intel_encoder *encoder;
8819 struct intel_connector *connector;
8820
8821 list_for_each_entry(connector, &dev->mode_config.connector_list,
8822 base.head) {
8823 connector->base.encoder = &connector->new_encoder->base;
8824 }
8825
8826 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8827 base.head) {
8828 encoder->base.crtc = &encoder->new_crtc->base;
8829 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008830
8831 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8832 base.head) {
8833 crtc->base.enabled = crtc->new_enabled;
8834 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008835}
8836
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008837static void
8838connected_sink_compute_bpp(struct intel_connector * connector,
8839 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008840{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008841 int bpp = pipe_config->pipe_bpp;
8842
8843 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8844 connector->base.base.id,
8845 drm_get_connector_name(&connector->base));
8846
8847 /* Don't use an invalid EDID bpc value */
8848 if (connector->base.display_info.bpc &&
8849 connector->base.display_info.bpc * 3 < bpp) {
8850 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8851 bpp, connector->base.display_info.bpc*3);
8852 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8853 }
8854
8855 /* Clamp bpp to 8 on screens without EDID 1.4 */
8856 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8857 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8858 bpp);
8859 pipe_config->pipe_bpp = 24;
8860 }
8861}
8862
8863static int
8864compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8865 struct drm_framebuffer *fb,
8866 struct intel_crtc_config *pipe_config)
8867{
8868 struct drm_device *dev = crtc->base.dev;
8869 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008870 int bpp;
8871
Daniel Vetterd42264b2013-03-28 16:38:08 +01008872 switch (fb->pixel_format) {
8873 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008874 bpp = 8*3; /* since we go through a colormap */
8875 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008876 case DRM_FORMAT_XRGB1555:
8877 case DRM_FORMAT_ARGB1555:
8878 /* checked in intel_framebuffer_init already */
8879 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8880 return -EINVAL;
8881 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008882 bpp = 6*3; /* min is 18bpp */
8883 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008884 case DRM_FORMAT_XBGR8888:
8885 case DRM_FORMAT_ABGR8888:
8886 /* checked in intel_framebuffer_init already */
8887 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8888 return -EINVAL;
8889 case DRM_FORMAT_XRGB8888:
8890 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008891 bpp = 8*3;
8892 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008893 case DRM_FORMAT_XRGB2101010:
8894 case DRM_FORMAT_ARGB2101010:
8895 case DRM_FORMAT_XBGR2101010:
8896 case DRM_FORMAT_ABGR2101010:
8897 /* checked in intel_framebuffer_init already */
8898 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008899 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008900 bpp = 10*3;
8901 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008902 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008903 default:
8904 DRM_DEBUG_KMS("unsupported depth\n");
8905 return -EINVAL;
8906 }
8907
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008908 pipe_config->pipe_bpp = bpp;
8909
8910 /* Clamp display bpp to EDID value */
8911 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008912 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008913 if (!connector->new_encoder ||
8914 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008915 continue;
8916
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008917 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008918 }
8919
8920 return bpp;
8921}
8922
Daniel Vetter644db712013-09-19 14:53:58 +02008923static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8924{
8925 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8926 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008927 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008928 mode->crtc_hdisplay, mode->crtc_hsync_start,
8929 mode->crtc_hsync_end, mode->crtc_htotal,
8930 mode->crtc_vdisplay, mode->crtc_vsync_start,
8931 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8932}
8933
Daniel Vetterc0b03412013-05-28 12:05:54 +02008934static void intel_dump_pipe_config(struct intel_crtc *crtc,
8935 struct intel_crtc_config *pipe_config,
8936 const char *context)
8937{
8938 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8939 context, pipe_name(crtc->pipe));
8940
8941 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8942 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8943 pipe_config->pipe_bpp, pipe_config->dither);
8944 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8945 pipe_config->has_pch_encoder,
8946 pipe_config->fdi_lanes,
8947 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8948 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8949 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8951 pipe_config->has_dp_encoder,
8952 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8953 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8954 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008955 DRM_DEBUG_KMS("requested mode:\n");
8956 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8957 DRM_DEBUG_KMS("adjusted mode:\n");
8958 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008959 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008960 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008961 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8962 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008963 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8964 pipe_config->gmch_pfit.control,
8965 pipe_config->gmch_pfit.pgm_ratios,
8966 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008967 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008968 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008969 pipe_config->pch_pfit.size,
8970 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008971 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008972 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008973}
8974
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008975static bool check_encoder_cloning(struct drm_crtc *crtc)
8976{
8977 int num_encoders = 0;
8978 bool uncloneable_encoders = false;
8979 struct intel_encoder *encoder;
8980
8981 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8982 base.head) {
8983 if (&encoder->new_crtc->base != crtc)
8984 continue;
8985
8986 num_encoders++;
8987 if (!encoder->cloneable)
8988 uncloneable_encoders = true;
8989 }
8990
8991 return !(num_encoders > 1 && uncloneable_encoders);
8992}
8993
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008994static struct intel_crtc_config *
8995intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008996 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008997 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008998{
8999 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009000 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009001 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009002 int plane_bpp, ret = -EINVAL;
9003 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009004
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009005 if (!check_encoder_cloning(crtc)) {
9006 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9007 return ERR_PTR(-EINVAL);
9008 }
9009
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009010 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9011 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009012 return ERR_PTR(-ENOMEM);
9013
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009014 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9015 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009016
Daniel Vettere143a212013-07-04 12:01:15 +02009017 pipe_config->cpu_transcoder =
9018 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009019 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009020
Imre Deak2960bc92013-07-30 13:36:32 +03009021 /*
9022 * Sanitize sync polarity flags based on requested ones. If neither
9023 * positive or negative polarity is requested, treat this as meaning
9024 * negative polarity.
9025 */
9026 if (!(pipe_config->adjusted_mode.flags &
9027 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9028 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9029
9030 if (!(pipe_config->adjusted_mode.flags &
9031 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9032 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9033
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009034 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9035 * plane pixel format and any sink constraints into account. Returns the
9036 * source plane bpp so that dithering can be selected on mismatches
9037 * after encoders and crtc also have had their say. */
9038 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9039 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009040 if (plane_bpp < 0)
9041 goto fail;
9042
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009043 /*
9044 * Determine the real pipe dimensions. Note that stereo modes can
9045 * increase the actual pipe size due to the frame doubling and
9046 * insertion of additional space for blanks between the frame. This
9047 * is stored in the crtc timings. We use the requested mode to do this
9048 * computation to clearly distinguish it from the adjusted mode, which
9049 * can be changed by the connectors in the below retry loop.
9050 */
9051 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9052 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9053 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9054
Daniel Vettere29c22c2013-02-21 00:00:16 +01009055encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009056 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009057 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009058 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009059
Daniel Vetter135c81b2013-07-21 21:37:09 +02009060 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009061 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009062
Daniel Vetter7758a112012-07-08 19:40:39 +02009063 /* Pass our mode to the connectors and the CRTC to give them a chance to
9064 * adjust it according to limitations or connector properties, and also
9065 * a chance to reject the mode entirely.
9066 */
9067 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9068 base.head) {
9069
9070 if (&encoder->new_crtc->base != crtc)
9071 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009072
Daniel Vetterefea6e82013-07-21 21:36:59 +02009073 if (!(encoder->compute_config(encoder, pipe_config))) {
9074 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009075 goto fail;
9076 }
9077 }
9078
Daniel Vetterff9a6752013-06-01 17:16:21 +02009079 /* Set default port clock if not overwritten by the encoder. Needs to be
9080 * done afterwards in case the encoder adjusts the mode. */
9081 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009082 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9083 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009084
Daniel Vettera43f6e02013-06-07 23:10:32 +02009085 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009086 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009087 DRM_DEBUG_KMS("CRTC fixup failed\n");
9088 goto fail;
9089 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009090
9091 if (ret == RETRY) {
9092 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9093 ret = -EINVAL;
9094 goto fail;
9095 }
9096
9097 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9098 retry = false;
9099 goto encoder_retry;
9100 }
9101
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009102 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9103 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9104 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9105
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009106 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009107fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009108 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009109 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009110}
9111
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009112/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9113 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9114static void
9115intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9116 unsigned *prepare_pipes, unsigned *disable_pipes)
9117{
9118 struct intel_crtc *intel_crtc;
9119 struct drm_device *dev = crtc->dev;
9120 struct intel_encoder *encoder;
9121 struct intel_connector *connector;
9122 struct drm_crtc *tmp_crtc;
9123
9124 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9125
9126 /* Check which crtcs have changed outputs connected to them, these need
9127 * to be part of the prepare_pipes mask. We don't (yet) support global
9128 * modeset across multiple crtcs, so modeset_pipes will only have one
9129 * bit set at most. */
9130 list_for_each_entry(connector, &dev->mode_config.connector_list,
9131 base.head) {
9132 if (connector->base.encoder == &connector->new_encoder->base)
9133 continue;
9134
9135 if (connector->base.encoder) {
9136 tmp_crtc = connector->base.encoder->crtc;
9137
9138 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9139 }
9140
9141 if (connector->new_encoder)
9142 *prepare_pipes |=
9143 1 << connector->new_encoder->new_crtc->pipe;
9144 }
9145
9146 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9147 base.head) {
9148 if (encoder->base.crtc == &encoder->new_crtc->base)
9149 continue;
9150
9151 if (encoder->base.crtc) {
9152 tmp_crtc = encoder->base.crtc;
9153
9154 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9155 }
9156
9157 if (encoder->new_crtc)
9158 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9159 }
9160
Ville Syrjälä76688512014-01-10 11:28:06 +02009161 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009162 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9163 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009164 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009165 continue;
9166
Ville Syrjälä76688512014-01-10 11:28:06 +02009167 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009168 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009169 else
9170 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009171 }
9172
9173
9174 /* set_mode is also used to update properties on life display pipes. */
9175 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009176 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009177 *prepare_pipes |= 1 << intel_crtc->pipe;
9178
Daniel Vetterb6c51642013-04-12 18:48:43 +02009179 /*
9180 * For simplicity do a full modeset on any pipe where the output routing
9181 * changed. We could be more clever, but that would require us to be
9182 * more careful with calling the relevant encoder->mode_set functions.
9183 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009184 if (*prepare_pipes)
9185 *modeset_pipes = *prepare_pipes;
9186
9187 /* ... and mask these out. */
9188 *modeset_pipes &= ~(*disable_pipes);
9189 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009190
9191 /*
9192 * HACK: We don't (yet) fully support global modesets. intel_set_config
9193 * obies this rule, but the modeset restore mode of
9194 * intel_modeset_setup_hw_state does not.
9195 */
9196 *modeset_pipes &= 1 << intel_crtc->pipe;
9197 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009198
9199 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9200 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009201}
9202
Daniel Vetterea9d7582012-07-10 10:42:52 +02009203static bool intel_crtc_in_use(struct drm_crtc *crtc)
9204{
9205 struct drm_encoder *encoder;
9206 struct drm_device *dev = crtc->dev;
9207
9208 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9209 if (encoder->crtc == crtc)
9210 return true;
9211
9212 return false;
9213}
9214
9215static void
9216intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9217{
9218 struct intel_encoder *intel_encoder;
9219 struct intel_crtc *intel_crtc;
9220 struct drm_connector *connector;
9221
9222 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9223 base.head) {
9224 if (!intel_encoder->base.crtc)
9225 continue;
9226
9227 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9228
9229 if (prepare_pipes & (1 << intel_crtc->pipe))
9230 intel_encoder->connectors_active = false;
9231 }
9232
9233 intel_modeset_commit_output_state(dev);
9234
Ville Syrjälä76688512014-01-10 11:28:06 +02009235 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009236 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9237 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009238 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009239 WARN_ON(intel_crtc->new_config &&
9240 intel_crtc->new_config != &intel_crtc->config);
9241 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009242 }
9243
9244 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9245 if (!connector->encoder || !connector->encoder->crtc)
9246 continue;
9247
9248 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9249
9250 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009251 struct drm_property *dpms_property =
9252 dev->mode_config.dpms_property;
9253
Daniel Vetterea9d7582012-07-10 10:42:52 +02009254 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009255 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009256 dpms_property,
9257 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009258
9259 intel_encoder = to_intel_encoder(connector->encoder);
9260 intel_encoder->connectors_active = true;
9261 }
9262 }
9263
9264}
9265
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009266static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009267{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009268 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009269
9270 if (clock1 == clock2)
9271 return true;
9272
9273 if (!clock1 || !clock2)
9274 return false;
9275
9276 diff = abs(clock1 - clock2);
9277
9278 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9279 return true;
9280
9281 return false;
9282}
9283
Daniel Vetter25c5b262012-07-08 22:08:04 +02009284#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9285 list_for_each_entry((intel_crtc), \
9286 &(dev)->mode_config.crtc_list, \
9287 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009288 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009289
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009290static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009291intel_pipe_config_compare(struct drm_device *dev,
9292 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009293 struct intel_crtc_config *pipe_config)
9294{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009295#define PIPE_CONF_CHECK_X(name) \
9296 if (current_config->name != pipe_config->name) { \
9297 DRM_ERROR("mismatch in " #name " " \
9298 "(expected 0x%08x, found 0x%08x)\n", \
9299 current_config->name, \
9300 pipe_config->name); \
9301 return false; \
9302 }
9303
Daniel Vetter08a24032013-04-19 11:25:34 +02009304#define PIPE_CONF_CHECK_I(name) \
9305 if (current_config->name != pipe_config->name) { \
9306 DRM_ERROR("mismatch in " #name " " \
9307 "(expected %i, found %i)\n", \
9308 current_config->name, \
9309 pipe_config->name); \
9310 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009311 }
9312
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009313#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9314 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009315 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009316 "(expected %i, found %i)\n", \
9317 current_config->name & (mask), \
9318 pipe_config->name & (mask)); \
9319 return false; \
9320 }
9321
Ville Syrjälä5e550652013-09-06 23:29:07 +03009322#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9323 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9324 DRM_ERROR("mismatch in " #name " " \
9325 "(expected %i, found %i)\n", \
9326 current_config->name, \
9327 pipe_config->name); \
9328 return false; \
9329 }
9330
Daniel Vetterbb760062013-06-06 14:55:52 +02009331#define PIPE_CONF_QUIRK(quirk) \
9332 ((current_config->quirks | pipe_config->quirks) & (quirk))
9333
Daniel Vettereccb1402013-05-22 00:50:22 +02009334 PIPE_CONF_CHECK_I(cpu_transcoder);
9335
Daniel Vetter08a24032013-04-19 11:25:34 +02009336 PIPE_CONF_CHECK_I(has_pch_encoder);
9337 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009338 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9339 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9340 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9341 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9342 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009343
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009344 PIPE_CONF_CHECK_I(has_dp_encoder);
9345 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9346 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9347 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9348 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9349 PIPE_CONF_CHECK_I(dp_m_n.tu);
9350
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9357
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9364
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009365 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009366
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009367 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9368 DRM_MODE_FLAG_INTERLACE);
9369
Daniel Vetterbb760062013-06-06 14:55:52 +02009370 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9371 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9372 DRM_MODE_FLAG_PHSYNC);
9373 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9374 DRM_MODE_FLAG_NHSYNC);
9375 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9376 DRM_MODE_FLAG_PVSYNC);
9377 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9378 DRM_MODE_FLAG_NVSYNC);
9379 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009380
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009381 PIPE_CONF_CHECK_I(pipe_src_w);
9382 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009383
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009384 PIPE_CONF_CHECK_I(gmch_pfit.control);
9385 /* pfit ratios are autocomputed by the hw on gen4+ */
9386 if (INTEL_INFO(dev)->gen < 4)
9387 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9388 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009389 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9390 if (current_config->pch_pfit.enabled) {
9391 PIPE_CONF_CHECK_I(pch_pfit.pos);
9392 PIPE_CONF_CHECK_I(pch_pfit.size);
9393 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009394
Jesse Barnese59150d2014-01-07 13:30:45 -08009395 /* BDW+ don't expose a synchronous way to read the state */
9396 if (IS_HASWELL(dev))
9397 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009398
Ville Syrjälä282740f2013-09-04 18:30:03 +03009399 PIPE_CONF_CHECK_I(double_wide);
9400
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009401 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009402 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009403 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009404 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9405 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009406
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009407 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9408 PIPE_CONF_CHECK_I(pipe_bpp);
9409
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009410 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9411 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009412
Daniel Vetter66e985c2013-06-05 13:34:20 +02009413#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009414#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009415#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009416#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009417#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009418
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009419 return true;
9420}
9421
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009422static void
9423check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009424{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009425 struct intel_connector *connector;
9426
9427 list_for_each_entry(connector, &dev->mode_config.connector_list,
9428 base.head) {
9429 /* This also checks the encoder/connector hw state with the
9430 * ->get_hw_state callbacks. */
9431 intel_connector_check_state(connector);
9432
9433 WARN(&connector->new_encoder->base != connector->base.encoder,
9434 "connector's staged encoder doesn't match current encoder\n");
9435 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009436}
9437
9438static void
9439check_encoder_state(struct drm_device *dev)
9440{
9441 struct intel_encoder *encoder;
9442 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009443
9444 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9445 base.head) {
9446 bool enabled = false;
9447 bool active = false;
9448 enum pipe pipe, tracked_pipe;
9449
9450 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9451 encoder->base.base.id,
9452 drm_get_encoder_name(&encoder->base));
9453
9454 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9455 "encoder's stage crtc doesn't match current crtc\n");
9456 WARN(encoder->connectors_active && !encoder->base.crtc,
9457 "encoder's active_connectors set, but no crtc\n");
9458
9459 list_for_each_entry(connector, &dev->mode_config.connector_list,
9460 base.head) {
9461 if (connector->base.encoder != &encoder->base)
9462 continue;
9463 enabled = true;
9464 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9465 active = true;
9466 }
9467 WARN(!!encoder->base.crtc != enabled,
9468 "encoder's enabled state mismatch "
9469 "(expected %i, found %i)\n",
9470 !!encoder->base.crtc, enabled);
9471 WARN(active && !encoder->base.crtc,
9472 "active encoder with no crtc\n");
9473
9474 WARN(encoder->connectors_active != active,
9475 "encoder's computed active state doesn't match tracked active state "
9476 "(expected %i, found %i)\n", active, encoder->connectors_active);
9477
9478 active = encoder->get_hw_state(encoder, &pipe);
9479 WARN(active != encoder->connectors_active,
9480 "encoder's hw state doesn't match sw tracking "
9481 "(expected %i, found %i)\n",
9482 encoder->connectors_active, active);
9483
9484 if (!encoder->base.crtc)
9485 continue;
9486
9487 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9488 WARN(active && pipe != tracked_pipe,
9489 "active encoder's pipe doesn't match"
9490 "(expected %i, found %i)\n",
9491 tracked_pipe, pipe);
9492
9493 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009494}
9495
9496static void
9497check_crtc_state(struct drm_device *dev)
9498{
9499 drm_i915_private_t *dev_priv = dev->dev_private;
9500 struct intel_crtc *crtc;
9501 struct intel_encoder *encoder;
9502 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009503
9504 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9505 base.head) {
9506 bool enabled = false;
9507 bool active = false;
9508
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009509 memset(&pipe_config, 0, sizeof(pipe_config));
9510
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009511 DRM_DEBUG_KMS("[CRTC:%d]\n",
9512 crtc->base.base.id);
9513
9514 WARN(crtc->active && !crtc->base.enabled,
9515 "active crtc, but not enabled in sw tracking\n");
9516
9517 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9518 base.head) {
9519 if (encoder->base.crtc != &crtc->base)
9520 continue;
9521 enabled = true;
9522 if (encoder->connectors_active)
9523 active = true;
9524 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009525
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009526 WARN(active != crtc->active,
9527 "crtc's computed active state doesn't match tracked active state "
9528 "(expected %i, found %i)\n", active, crtc->active);
9529 WARN(enabled != crtc->base.enabled,
9530 "crtc's computed enabled state doesn't match tracked enabled state "
9531 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9532
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009533 active = dev_priv->display.get_pipe_config(crtc,
9534 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009535
9536 /* hw state is inconsistent with the pipe A quirk */
9537 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9538 active = crtc->active;
9539
Daniel Vetter6c49f242013-06-06 12:45:25 +02009540 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9541 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009542 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009543 if (encoder->base.crtc != &crtc->base)
9544 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009545 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009546 encoder->get_config(encoder, &pipe_config);
9547 }
9548
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009549 WARN(crtc->active != active,
9550 "crtc active state doesn't match with hw state "
9551 "(expected %i, found %i)\n", crtc->active, active);
9552
Daniel Vetterc0b03412013-05-28 12:05:54 +02009553 if (active &&
9554 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9555 WARN(1, "pipe state doesn't match!\n");
9556 intel_dump_pipe_config(crtc, &pipe_config,
9557 "[hw state]");
9558 intel_dump_pipe_config(crtc, &crtc->config,
9559 "[sw state]");
9560 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009561 }
9562}
9563
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009564static void
9565check_shared_dpll_state(struct drm_device *dev)
9566{
9567 drm_i915_private_t *dev_priv = dev->dev_private;
9568 struct intel_crtc *crtc;
9569 struct intel_dpll_hw_state dpll_hw_state;
9570 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009571
9572 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9573 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9574 int enabled_crtcs = 0, active_crtcs = 0;
9575 bool active;
9576
9577 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9578
9579 DRM_DEBUG_KMS("%s\n", pll->name);
9580
9581 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9582
9583 WARN(pll->active > pll->refcount,
9584 "more active pll users than references: %i vs %i\n",
9585 pll->active, pll->refcount);
9586 WARN(pll->active && !pll->on,
9587 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009588 WARN(pll->on && !pll->active,
9589 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009590 WARN(pll->on != active,
9591 "pll on state mismatch (expected %i, found %i)\n",
9592 pll->on, active);
9593
9594 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9595 base.head) {
9596 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9597 enabled_crtcs++;
9598 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9599 active_crtcs++;
9600 }
9601 WARN(pll->active != active_crtcs,
9602 "pll active crtcs mismatch (expected %i, found %i)\n",
9603 pll->active, active_crtcs);
9604 WARN(pll->refcount != enabled_crtcs,
9605 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9606 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009607
9608 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9609 sizeof(dpll_hw_state)),
9610 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009611 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009612}
9613
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009614void
9615intel_modeset_check_state(struct drm_device *dev)
9616{
9617 check_connector_state(dev);
9618 check_encoder_state(dev);
9619 check_crtc_state(dev);
9620 check_shared_dpll_state(dev);
9621}
9622
Ville Syrjälä18442d02013-09-13 16:00:08 +03009623void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9624 int dotclock)
9625{
9626 /*
9627 * FDI already provided one idea for the dotclock.
9628 * Yell if the encoder disagrees.
9629 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009630 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009631 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009632 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009633}
9634
Daniel Vetterf30da182013-04-11 20:22:50 +02009635static int __intel_set_mode(struct drm_crtc *crtc,
9636 struct drm_display_mode *mode,
9637 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009638{
9639 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009640 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009641 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009642 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009643 struct intel_crtc *intel_crtc;
9644 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009645 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009646
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009647 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009648 if (!saved_mode)
9649 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009650
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009651 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009652 &prepare_pipes, &disable_pipes);
9653
Tim Gardner3ac18232012-12-07 07:54:26 -07009654 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009655
Daniel Vetter25c5b262012-07-08 22:08:04 +02009656 /* Hack: Because we don't (yet) support global modeset on multiple
9657 * crtcs, we don't keep track of the new mode for more than one crtc.
9658 * Hence simply check whether any bit is set in modeset_pipes in all the
9659 * pieces of code that are not yet converted to deal with mutliple crtcs
9660 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009661 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009662 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009663 if (IS_ERR(pipe_config)) {
9664 ret = PTR_ERR(pipe_config);
9665 pipe_config = NULL;
9666
Tim Gardner3ac18232012-12-07 07:54:26 -07009667 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009668 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009669 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9670 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009671 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009672 }
9673
Jesse Barnes30a970c2013-11-04 13:48:12 -08009674 /*
9675 * See if the config requires any additional preparation, e.g.
9676 * to adjust global state with pipes off. We need to do this
9677 * here so we can get the modeset_pipe updated config for the new
9678 * mode set on this crtc. For other crtcs we need to use the
9679 * adjusted_mode bits in the crtc directly.
9680 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009681 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009682 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009683
Ville Syrjäläc164f832013-11-05 22:34:12 +02009684 /* may have added more to prepare_pipes than we should */
9685 prepare_pipes &= ~disable_pipes;
9686 }
9687
Daniel Vetter460da9162013-03-27 00:44:51 +01009688 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9689 intel_crtc_disable(&intel_crtc->base);
9690
Daniel Vetterea9d7582012-07-10 10:42:52 +02009691 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9692 if (intel_crtc->base.enabled)
9693 dev_priv->display.crtc_disable(&intel_crtc->base);
9694 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009695
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009696 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9697 * to set it here already despite that we pass it down the callchain.
9698 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009699 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009700 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009701 /* mode_set/enable/disable functions rely on a correct pipe
9702 * config. */
9703 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009704 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009705
9706 /*
9707 * Calculate and store various constants which
9708 * are later needed by vblank and swap-completion
9709 * timestamping. They are derived from true hwmode.
9710 */
9711 drm_calc_timestamping_constants(crtc,
9712 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009713 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009714
Daniel Vetterea9d7582012-07-10 10:42:52 +02009715 /* Only after disabling all output pipelines that will be changed can we
9716 * update the the output configuration. */
9717 intel_modeset_update_state(dev, prepare_pipes);
9718
Daniel Vetter47fab732012-10-26 10:58:18 +02009719 if (dev_priv->display.modeset_global_resources)
9720 dev_priv->display.modeset_global_resources(dev);
9721
Daniel Vettera6778b32012-07-02 09:56:42 +02009722 /* Set up the DPLL and any encoders state that needs to adjust or depend
9723 * on the DPLL.
9724 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009725 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009726 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009727 x, y, fb);
9728 if (ret)
9729 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009730 }
9731
9732 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009733 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9734 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009735
Daniel Vettera6778b32012-07-02 09:56:42 +02009736 /* FIXME: add subpixel order */
9737done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009738 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009739 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009740
Tim Gardner3ac18232012-12-07 07:54:26 -07009741out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009742 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009743 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009744 return ret;
9745}
9746
Damien Lespiaue7457a92013-08-08 22:28:59 +01009747static int intel_set_mode(struct drm_crtc *crtc,
9748 struct drm_display_mode *mode,
9749 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009750{
9751 int ret;
9752
9753 ret = __intel_set_mode(crtc, mode, x, y, fb);
9754
9755 if (ret == 0)
9756 intel_modeset_check_state(crtc->dev);
9757
9758 return ret;
9759}
9760
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009761void intel_crtc_restore_mode(struct drm_crtc *crtc)
9762{
9763 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9764}
9765
Daniel Vetter25c5b262012-07-08 22:08:04 +02009766#undef for_each_intel_crtc_masked
9767
Daniel Vetterd9e55602012-07-04 22:16:09 +02009768static void intel_set_config_free(struct intel_set_config *config)
9769{
9770 if (!config)
9771 return;
9772
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009773 kfree(config->save_connector_encoders);
9774 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009775 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009776 kfree(config);
9777}
9778
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009779static int intel_set_config_save_state(struct drm_device *dev,
9780 struct intel_set_config *config)
9781{
Ville Syrjälä76688512014-01-10 11:28:06 +02009782 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009783 struct drm_encoder *encoder;
9784 struct drm_connector *connector;
9785 int count;
9786
Ville Syrjälä76688512014-01-10 11:28:06 +02009787 config->save_crtc_enabled =
9788 kcalloc(dev->mode_config.num_crtc,
9789 sizeof(bool), GFP_KERNEL);
9790 if (!config->save_crtc_enabled)
9791 return -ENOMEM;
9792
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009793 config->save_encoder_crtcs =
9794 kcalloc(dev->mode_config.num_encoder,
9795 sizeof(struct drm_crtc *), GFP_KERNEL);
9796 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009797 return -ENOMEM;
9798
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009799 config->save_connector_encoders =
9800 kcalloc(dev->mode_config.num_connector,
9801 sizeof(struct drm_encoder *), GFP_KERNEL);
9802 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009803 return -ENOMEM;
9804
9805 /* Copy data. Note that driver private data is not affected.
9806 * Should anything bad happen only the expected state is
9807 * restored, not the drivers personal bookkeeping.
9808 */
9809 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009810 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9811 config->save_crtc_enabled[count++] = crtc->enabled;
9812 }
9813
9814 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009815 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009816 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009817 }
9818
9819 count = 0;
9820 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009821 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009822 }
9823
9824 return 0;
9825}
9826
9827static void intel_set_config_restore_state(struct drm_device *dev,
9828 struct intel_set_config *config)
9829{
Ville Syrjälä76688512014-01-10 11:28:06 +02009830 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009831 struct intel_encoder *encoder;
9832 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009833 int count;
9834
9835 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009836 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9837 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009838
9839 if (crtc->new_enabled)
9840 crtc->new_config = &crtc->config;
9841 else
9842 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009843 }
9844
9845 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009846 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9847 encoder->new_crtc =
9848 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009849 }
9850
9851 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009852 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9853 connector->new_encoder =
9854 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009855 }
9856}
9857
Imre Deake3de42b2013-05-03 19:44:07 +02009858static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009859is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009860{
9861 int i;
9862
Chris Wilson2e57f472013-07-17 12:14:40 +01009863 if (set->num_connectors == 0)
9864 return false;
9865
9866 if (WARN_ON(set->connectors == NULL))
9867 return false;
9868
9869 for (i = 0; i < set->num_connectors; i++)
9870 if (set->connectors[i]->encoder &&
9871 set->connectors[i]->encoder->crtc == set->crtc &&
9872 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009873 return true;
9874
9875 return false;
9876}
9877
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009878static void
9879intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9880 struct intel_set_config *config)
9881{
9882
9883 /* We should be able to check here if the fb has the same properties
9884 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009885 if (is_crtc_connector_off(set)) {
9886 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009887 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009888 /* If we have no fb then treat it as a full mode set */
9889 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009890 struct intel_crtc *intel_crtc =
9891 to_intel_crtc(set->crtc);
9892
Jani Nikulad330a952014-01-21 11:24:25 +02009893 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009894 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9895 config->fb_changed = true;
9896 } else {
9897 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9898 config->mode_changed = true;
9899 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009900 } else if (set->fb == NULL) {
9901 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009902 } else if (set->fb->pixel_format !=
9903 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009904 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009905 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009906 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009907 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009908 }
9909
Daniel Vetter835c5872012-07-10 18:11:08 +02009910 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009911 config->fb_changed = true;
9912
9913 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9914 DRM_DEBUG_KMS("modes are different, full mode set\n");
9915 drm_mode_debug_printmodeline(&set->crtc->mode);
9916 drm_mode_debug_printmodeline(set->mode);
9917 config->mode_changed = true;
9918 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009919
9920 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9921 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009922}
9923
Daniel Vetter2e431052012-07-04 22:42:15 +02009924static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009925intel_modeset_stage_output_state(struct drm_device *dev,
9926 struct drm_mode_set *set,
9927 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009928{
Daniel Vetter9a935852012-07-05 22:34:27 +02009929 struct intel_connector *connector;
9930 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009931 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009932 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009933
Damien Lespiau9abdda72013-02-13 13:29:23 +00009934 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009935 * of connectors. For paranoia, double-check this. */
9936 WARN_ON(!set->fb && (set->num_connectors != 0));
9937 WARN_ON(set->fb && (set->num_connectors == 0));
9938
Daniel Vetter9a935852012-07-05 22:34:27 +02009939 list_for_each_entry(connector, &dev->mode_config.connector_list,
9940 base.head) {
9941 /* Otherwise traverse passed in connector list and get encoders
9942 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009943 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009944 if (set->connectors[ro] == &connector->base) {
9945 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009946 break;
9947 }
9948 }
9949
Daniel Vetter9a935852012-07-05 22:34:27 +02009950 /* If we disable the crtc, disable all its connectors. Also, if
9951 * the connector is on the changing crtc but not on the new
9952 * connector list, disable it. */
9953 if ((!set->fb || ro == set->num_connectors) &&
9954 connector->base.encoder &&
9955 connector->base.encoder->crtc == set->crtc) {
9956 connector->new_encoder = NULL;
9957
9958 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9959 connector->base.base.id,
9960 drm_get_connector_name(&connector->base));
9961 }
9962
9963
9964 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009965 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009966 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009967 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009968 }
9969 /* connector->new_encoder is now updated for all connectors. */
9970
9971 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009972 list_for_each_entry(connector, &dev->mode_config.connector_list,
9973 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009974 struct drm_crtc *new_crtc;
9975
Daniel Vetter9a935852012-07-05 22:34:27 +02009976 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009977 continue;
9978
Daniel Vetter9a935852012-07-05 22:34:27 +02009979 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009980
9981 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009982 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009983 new_crtc = set->crtc;
9984 }
9985
9986 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009987 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9988 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009989 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009990 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009991 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9992
9993 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9994 connector->base.base.id,
9995 drm_get_connector_name(&connector->base),
9996 new_crtc->base.id);
9997 }
9998
9999 /* Check for any encoders that needs to be disabled. */
10000 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10001 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010002 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010003 list_for_each_entry(connector,
10004 &dev->mode_config.connector_list,
10005 base.head) {
10006 if (connector->new_encoder == encoder) {
10007 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010008 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010009 }
10010 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010011
10012 if (num_connectors == 0)
10013 encoder->new_crtc = NULL;
10014 else if (num_connectors > 1)
10015 return -EINVAL;
10016
Daniel Vetter9a935852012-07-05 22:34:27 +020010017 /* Only now check for crtc changes so we don't miss encoders
10018 * that will be disabled. */
10019 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010020 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010021 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010022 }
10023 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010024 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010025
Ville Syrjälä76688512014-01-10 11:28:06 +020010026 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10027 base.head) {
10028 crtc->new_enabled = false;
10029
10030 list_for_each_entry(encoder,
10031 &dev->mode_config.encoder_list,
10032 base.head) {
10033 if (encoder->new_crtc == crtc) {
10034 crtc->new_enabled = true;
10035 break;
10036 }
10037 }
10038
10039 if (crtc->new_enabled != crtc->base.enabled) {
10040 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10041 crtc->new_enabled ? "en" : "dis");
10042 config->mode_changed = true;
10043 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010044
10045 if (crtc->new_enabled)
10046 crtc->new_config = &crtc->config;
10047 else
10048 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010049 }
10050
Daniel Vetter2e431052012-07-04 22:42:15 +020010051 return 0;
10052}
10053
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010054static void disable_crtc_nofb(struct intel_crtc *crtc)
10055{
10056 struct drm_device *dev = crtc->base.dev;
10057 struct intel_encoder *encoder;
10058 struct intel_connector *connector;
10059
10060 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10061 pipe_name(crtc->pipe));
10062
10063 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10064 if (connector->new_encoder &&
10065 connector->new_encoder->new_crtc == crtc)
10066 connector->new_encoder = NULL;
10067 }
10068
10069 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10070 if (encoder->new_crtc == crtc)
10071 encoder->new_crtc = NULL;
10072 }
10073
10074 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010075 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010076}
10077
Daniel Vetter2e431052012-07-04 22:42:15 +020010078static int intel_crtc_set_config(struct drm_mode_set *set)
10079{
10080 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010081 struct drm_mode_set save_set;
10082 struct intel_set_config *config;
10083 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010084
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010085 BUG_ON(!set);
10086 BUG_ON(!set->crtc);
10087 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010088
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010089 /* Enforce sane interface api - has been abused by the fb helper. */
10090 BUG_ON(!set->mode && set->fb);
10091 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010092
Daniel Vetter2e431052012-07-04 22:42:15 +020010093 if (set->fb) {
10094 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10095 set->crtc->base.id, set->fb->base.id,
10096 (int)set->num_connectors, set->x, set->y);
10097 } else {
10098 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010099 }
10100
10101 dev = set->crtc->dev;
10102
10103 ret = -ENOMEM;
10104 config = kzalloc(sizeof(*config), GFP_KERNEL);
10105 if (!config)
10106 goto out_config;
10107
10108 ret = intel_set_config_save_state(dev, config);
10109 if (ret)
10110 goto out_config;
10111
10112 save_set.crtc = set->crtc;
10113 save_set.mode = &set->crtc->mode;
10114 save_set.x = set->crtc->x;
10115 save_set.y = set->crtc->y;
10116 save_set.fb = set->crtc->fb;
10117
10118 /* Compute whether we need a full modeset, only an fb base update or no
10119 * change at all. In the future we might also check whether only the
10120 * mode changed, e.g. for LVDS where we only change the panel fitter in
10121 * such cases. */
10122 intel_set_config_compute_mode_changes(set, config);
10123
Daniel Vetter9a935852012-07-05 22:34:27 +020010124 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010125 if (ret)
10126 goto fail;
10127
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010128 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010129 ret = intel_set_mode(set->crtc, set->mode,
10130 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010131 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010132 intel_crtc_wait_for_pending_flips(set->crtc);
10133
Daniel Vetter4f660f42012-07-02 09:47:37 +020010134 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010135 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010136 /*
10137 * In the fastboot case this may be our only check of the
10138 * state after boot. It would be better to only do it on
10139 * the first update, but we don't have a nice way of doing that
10140 * (and really, set_config isn't used much for high freq page
10141 * flipping, so increasing its cost here shouldn't be a big
10142 * deal).
10143 */
Jani Nikulad330a952014-01-21 11:24:25 +020010144 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010145 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010146 }
10147
Chris Wilson2d05eae2013-05-03 17:36:25 +010010148 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010149 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10150 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010151fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010152 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010153
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010154 /*
10155 * HACK: if the pipe was on, but we didn't have a framebuffer,
10156 * force the pipe off to avoid oopsing in the modeset code
10157 * due to fb==NULL. This should only happen during boot since
10158 * we don't yet reconstruct the FB from the hardware state.
10159 */
10160 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10161 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10162
Chris Wilson2d05eae2013-05-03 17:36:25 +010010163 /* Try to restore the config */
10164 if (config->mode_changed &&
10165 intel_set_mode(save_set.crtc, save_set.mode,
10166 save_set.x, save_set.y, save_set.fb))
10167 DRM_ERROR("failed to restore config after modeset failure\n");
10168 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010169
Daniel Vetterd9e55602012-07-04 22:16:09 +020010170out_config:
10171 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010172 return ret;
10173}
10174
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010175static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010176 .cursor_set = intel_crtc_cursor_set,
10177 .cursor_move = intel_crtc_cursor_move,
10178 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010179 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010180 .destroy = intel_crtc_destroy,
10181 .page_flip = intel_crtc_page_flip,
10182};
10183
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010184static void intel_cpu_pll_init(struct drm_device *dev)
10185{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010186 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010187 intel_ddi_pll_init(dev);
10188}
10189
Daniel Vetter53589012013-06-05 13:34:16 +020010190static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10191 struct intel_shared_dpll *pll,
10192 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010193{
Daniel Vetter53589012013-06-05 13:34:16 +020010194 uint32_t val;
10195
10196 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010197 hw_state->dpll = val;
10198 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10199 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010200
10201 return val & DPLL_VCO_ENABLE;
10202}
10203
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010204static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10205 struct intel_shared_dpll *pll)
10206{
10207 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10208 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10209}
10210
Daniel Vettere7b903d2013-06-05 13:34:14 +020010211static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10212 struct intel_shared_dpll *pll)
10213{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010214 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010215 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010216
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010217 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10218
10219 /* Wait for the clocks to stabilize. */
10220 POSTING_READ(PCH_DPLL(pll->id));
10221 udelay(150);
10222
10223 /* The pixel multiplier can only be updated once the
10224 * DPLL is enabled and the clocks are stable.
10225 *
10226 * So write it again.
10227 */
10228 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10229 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010230 udelay(200);
10231}
10232
10233static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10234 struct intel_shared_dpll *pll)
10235{
10236 struct drm_device *dev = dev_priv->dev;
10237 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010238
10239 /* Make sure no transcoder isn't still depending on us. */
10240 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10241 if (intel_crtc_to_shared_dpll(crtc) == pll)
10242 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10243 }
10244
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010245 I915_WRITE(PCH_DPLL(pll->id), 0);
10246 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010247 udelay(200);
10248}
10249
Daniel Vetter46edb022013-06-05 13:34:12 +020010250static char *ibx_pch_dpll_names[] = {
10251 "PCH DPLL A",
10252 "PCH DPLL B",
10253};
10254
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010255static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010256{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010257 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010258 int i;
10259
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010260 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010261
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010262 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010263 dev_priv->shared_dplls[i].id = i;
10264 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010265 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010266 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10267 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010268 dev_priv->shared_dplls[i].get_hw_state =
10269 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010270 }
10271}
10272
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010273static void intel_shared_dpll_init(struct drm_device *dev)
10274{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010275 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010276
10277 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10278 ibx_pch_dpll_init(dev);
10279 else
10280 dev_priv->num_shared_dpll = 0;
10281
10282 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010283}
10284
Hannes Ederb358d0a2008-12-18 21:18:47 +010010285static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010286{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010287 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010288 struct intel_crtc *intel_crtc;
10289 int i;
10290
Daniel Vetter955382f2013-09-19 14:05:45 +020010291 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010292 if (intel_crtc == NULL)
10293 return;
10294
10295 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10296
10297 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010298 for (i = 0; i < 256; i++) {
10299 intel_crtc->lut_r[i] = i;
10300 intel_crtc->lut_g[i] = i;
10301 intel_crtc->lut_b[i] = i;
10302 }
10303
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010304 /*
10305 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10306 * is hooked to plane B. Hence we want plane A feeding pipe B.
10307 */
Jesse Barnes80824002009-09-10 15:28:06 -070010308 intel_crtc->pipe = pipe;
10309 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010310 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010311 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010312 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010313 }
10314
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010315 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10316 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10317 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10318 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10319
Jesse Barnes79e53942008-11-07 14:24:08 -080010320 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010321}
10322
Jesse Barnes752aa882013-10-31 18:55:49 +020010323enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10324{
10325 struct drm_encoder *encoder = connector->base.encoder;
10326
10327 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10328
10329 if (!encoder)
10330 return INVALID_PIPE;
10331
10332 return to_intel_crtc(encoder->crtc)->pipe;
10333}
10334
Carl Worth08d7b3d2009-04-29 14:43:54 -070010335int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010336 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010337{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010338 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010339 struct drm_mode_object *drmmode_obj;
10340 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010341
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010342 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10343 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010344
Daniel Vetterc05422d2009-08-11 16:05:30 +020010345 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10346 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010347
Daniel Vetterc05422d2009-08-11 16:05:30 +020010348 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010349 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010350 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010351 }
10352
Daniel Vetterc05422d2009-08-11 16:05:30 +020010353 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10354 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010355
Daniel Vetterc05422d2009-08-11 16:05:30 +020010356 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010357}
10358
Daniel Vetter66a92782012-07-12 20:08:18 +020010359static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010360{
Daniel Vetter66a92782012-07-12 20:08:18 +020010361 struct drm_device *dev = encoder->base.dev;
10362 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010364 int entry = 0;
10365
Daniel Vetter66a92782012-07-12 20:08:18 +020010366 list_for_each_entry(source_encoder,
10367 &dev->mode_config.encoder_list, base.head) {
10368
10369 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010370 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010371
10372 /* Intel hw has only one MUX where enocoders could be cloned. */
10373 if (encoder->cloneable && source_encoder->cloneable)
10374 index_mask |= (1 << entry);
10375
Jesse Barnes79e53942008-11-07 14:24:08 -080010376 entry++;
10377 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010378
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 return index_mask;
10380}
10381
Chris Wilson4d302442010-12-14 19:21:29 +000010382static bool has_edp_a(struct drm_device *dev)
10383{
10384 struct drm_i915_private *dev_priv = dev->dev_private;
10385
10386 if (!IS_MOBILE(dev))
10387 return false;
10388
10389 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10390 return false;
10391
Damien Lespiaue3589902014-02-07 19:12:50 +000010392 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010393 return false;
10394
10395 return true;
10396}
10397
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010398const char *intel_output_name(int output)
10399{
10400 static const char *names[] = {
10401 [INTEL_OUTPUT_UNUSED] = "Unused",
10402 [INTEL_OUTPUT_ANALOG] = "Analog",
10403 [INTEL_OUTPUT_DVO] = "DVO",
10404 [INTEL_OUTPUT_SDVO] = "SDVO",
10405 [INTEL_OUTPUT_LVDS] = "LVDS",
10406 [INTEL_OUTPUT_TVOUT] = "TV",
10407 [INTEL_OUTPUT_HDMI] = "HDMI",
10408 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10409 [INTEL_OUTPUT_EDP] = "eDP",
10410 [INTEL_OUTPUT_DSI] = "DSI",
10411 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10412 };
10413
10414 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10415 return "Invalid";
10416
10417 return names[output];
10418}
10419
Jesse Barnes79e53942008-11-07 14:24:08 -080010420static void intel_setup_outputs(struct drm_device *dev)
10421{
Eric Anholt725e30a2009-01-22 13:01:02 -080010422 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010423 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010424 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010425
Daniel Vetterc9093352013-06-06 22:22:47 +020010426 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010427
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010428 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010429 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010430
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010431 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010432 int found;
10433
10434 /* Haswell uses DDI functions to detect digital outputs */
10435 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10436 /* DDI A only supports eDP */
10437 if (found)
10438 intel_ddi_init(dev, PORT_A);
10439
10440 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10441 * register */
10442 found = I915_READ(SFUSE_STRAP);
10443
10444 if (found & SFUSE_STRAP_DDIB_DETECTED)
10445 intel_ddi_init(dev, PORT_B);
10446 if (found & SFUSE_STRAP_DDIC_DETECTED)
10447 intel_ddi_init(dev, PORT_C);
10448 if (found & SFUSE_STRAP_DDID_DETECTED)
10449 intel_ddi_init(dev, PORT_D);
10450 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010451 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010452 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010453
10454 if (has_edp_a(dev))
10455 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010456
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010457 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010458 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010459 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010460 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010461 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010462 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010463 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010464 }
10465
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010466 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010467 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010468
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010469 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010470 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010471
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010472 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010473 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010474
Daniel Vetter270b3042012-10-27 15:52:05 +020010475 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010476 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010477 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010478 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10479 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10480 PORT_B);
10481 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10482 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10483 }
10484
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010485 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10486 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10487 PORT_C);
10488 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010489 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010490 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010491
Jani Nikula3cfca972013-08-27 15:12:26 +030010492 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010493 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010494 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010495
Paulo Zanonie2debe92013-02-18 19:00:27 -030010496 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010497 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010498 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010499 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10500 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010501 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010502 }
Ma Ling27185ae2009-08-24 13:50:23 +080010503
Imre Deake7281ea2013-05-08 13:14:08 +030010504 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010505 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010506 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010507
10508 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010509
Paulo Zanonie2debe92013-02-18 19:00:27 -030010510 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010511 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010512 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010513 }
Ma Ling27185ae2009-08-24 13:50:23 +080010514
Paulo Zanonie2debe92013-02-18 19:00:27 -030010515 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010516
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010517 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10518 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010519 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010520 }
Imre Deake7281ea2013-05-08 13:14:08 +030010521 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010522 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010523 }
Ma Ling27185ae2009-08-24 13:50:23 +080010524
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010525 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010526 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010527 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010528 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010529 intel_dvo_init(dev);
10530
Zhenyu Wang103a1962009-11-27 11:44:36 +080010531 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 intel_tv_init(dev);
10533
Chris Wilson4ef69c72010-09-09 15:14:28 +010010534 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10535 encoder->base.possible_crtcs = encoder->crtc_mask;
10536 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010537 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010539
Paulo Zanonidde86e22012-12-01 12:04:25 -020010540 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010541
10542 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010543}
10544
10545static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10546{
10547 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010548
Daniel Vetteref2d6332014-02-10 18:00:38 +010010549 drm_framebuffer_cleanup(fb);
10550 WARN_ON(!intel_fb->obj->framebuffer_references--);
10551 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 kfree(intel_fb);
10553}
10554
10555static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010556 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 unsigned int *handle)
10558{
10559 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010560 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010561
Chris Wilson05394f32010-11-08 19:18:58 +000010562 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010563}
10564
10565static const struct drm_framebuffer_funcs intel_fb_funcs = {
10566 .destroy = intel_user_framebuffer_destroy,
10567 .create_handle = intel_user_framebuffer_create_handle,
10568};
10569
Dave Airlie38651672010-03-30 05:34:13 +000010570int intel_framebuffer_init(struct drm_device *dev,
10571 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010572 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010573 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010574{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010575 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010576 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010577 int ret;
10578
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010579 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10580
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010581 if (obj->tiling_mode == I915_TILING_Y) {
10582 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010583 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010584 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010585
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010586 if (mode_cmd->pitches[0] & 63) {
10587 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10588 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010589 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010590 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010591
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010592 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10593 pitch_limit = 32*1024;
10594 } else if (INTEL_INFO(dev)->gen >= 4) {
10595 if (obj->tiling_mode)
10596 pitch_limit = 16*1024;
10597 else
10598 pitch_limit = 32*1024;
10599 } else if (INTEL_INFO(dev)->gen >= 3) {
10600 if (obj->tiling_mode)
10601 pitch_limit = 8*1024;
10602 else
10603 pitch_limit = 16*1024;
10604 } else
10605 /* XXX DSPC is limited to 4k tiled */
10606 pitch_limit = 8*1024;
10607
10608 if (mode_cmd->pitches[0] > pitch_limit) {
10609 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10610 obj->tiling_mode ? "tiled" : "linear",
10611 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010612 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010613 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010614
10615 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010616 mode_cmd->pitches[0] != obj->stride) {
10617 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10618 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010619 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010620 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010621
Ville Syrjälä57779d02012-10-31 17:50:14 +020010622 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010623 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010624 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010625 case DRM_FORMAT_RGB565:
10626 case DRM_FORMAT_XRGB8888:
10627 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010628 break;
10629 case DRM_FORMAT_XRGB1555:
10630 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010631 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010632 DRM_DEBUG("unsupported pixel format: %s\n",
10633 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010634 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010635 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010636 break;
10637 case DRM_FORMAT_XBGR8888:
10638 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010639 case DRM_FORMAT_XRGB2101010:
10640 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010641 case DRM_FORMAT_XBGR2101010:
10642 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010643 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010644 DRM_DEBUG("unsupported pixel format: %s\n",
10645 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010646 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010647 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010648 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010649 case DRM_FORMAT_YUYV:
10650 case DRM_FORMAT_UYVY:
10651 case DRM_FORMAT_YVYU:
10652 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010653 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010654 DRM_DEBUG("unsupported pixel format: %s\n",
10655 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010656 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010657 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010658 break;
10659 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010660 DRM_DEBUG("unsupported pixel format: %s\n",
10661 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010662 return -EINVAL;
10663 }
10664
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010665 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10666 if (mode_cmd->offsets[0] != 0)
10667 return -EINVAL;
10668
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010669 aligned_height = intel_align_height(dev, mode_cmd->height,
10670 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010671 /* FIXME drm helper for size checks (especially planar formats)? */
10672 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10673 return -EINVAL;
10674
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010675 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10676 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010677 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010678
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10680 if (ret) {
10681 DRM_ERROR("framebuffer init failed %d\n", ret);
10682 return ret;
10683 }
10684
Jesse Barnes79e53942008-11-07 14:24:08 -080010685 return 0;
10686}
10687
Jesse Barnes79e53942008-11-07 14:24:08 -080010688static struct drm_framebuffer *
10689intel_user_framebuffer_create(struct drm_device *dev,
10690 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010691 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010692{
Chris Wilson05394f32010-11-08 19:18:58 +000010693 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010695 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10696 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010697 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010698 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010699
Chris Wilsond2dff872011-04-19 08:36:26 +010010700 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010701}
10702
Daniel Vetter4520f532013-10-09 09:18:51 +020010703#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010704static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010705{
10706}
10707#endif
10708
Jesse Barnes79e53942008-11-07 14:24:08 -080010709static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010711 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010712};
10713
Jesse Barnese70236a2009-09-21 10:42:27 -070010714/* Set up chip specific display functions */
10715static void intel_init_display(struct drm_device *dev)
10716{
10717 struct drm_i915_private *dev_priv = dev->dev_private;
10718
Daniel Vetteree9300b2013-06-03 22:40:22 +020010719 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10720 dev_priv->display.find_dpll = g4x_find_best_dpll;
10721 else if (IS_VALLEYVIEW(dev))
10722 dev_priv->display.find_dpll = vlv_find_best_dpll;
10723 else if (IS_PINEVIEW(dev))
10724 dev_priv->display.find_dpll = pnv_find_best_dpll;
10725 else
10726 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10727
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010728 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010729 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010730 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010731 dev_priv->display.crtc_enable = haswell_crtc_enable;
10732 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010733 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010734 dev_priv->display.update_plane = ironlake_update_plane;
10735 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010736 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010737 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010738 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10739 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010740 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010741 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010742 } else if (IS_VALLEYVIEW(dev)) {
10743 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10744 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10745 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10746 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10747 dev_priv->display.off = i9xx_crtc_off;
10748 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010749 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010750 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010751 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010752 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10753 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010754 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010755 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010756 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010757
Jesse Barnese70236a2009-09-21 10:42:27 -070010758 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010759 if (IS_VALLEYVIEW(dev))
10760 dev_priv->display.get_display_clock_speed =
10761 valleyview_get_display_clock_speed;
10762 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010763 dev_priv->display.get_display_clock_speed =
10764 i945_get_display_clock_speed;
10765 else if (IS_I915G(dev))
10766 dev_priv->display.get_display_clock_speed =
10767 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010768 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010769 dev_priv->display.get_display_clock_speed =
10770 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010771 else if (IS_PINEVIEW(dev))
10772 dev_priv->display.get_display_clock_speed =
10773 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010774 else if (IS_I915GM(dev))
10775 dev_priv->display.get_display_clock_speed =
10776 i915gm_get_display_clock_speed;
10777 else if (IS_I865G(dev))
10778 dev_priv->display.get_display_clock_speed =
10779 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010780 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010781 dev_priv->display.get_display_clock_speed =
10782 i855_get_display_clock_speed;
10783 else /* 852, 830 */
10784 dev_priv->display.get_display_clock_speed =
10785 i830_get_display_clock_speed;
10786
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010787 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010788 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010789 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010790 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010791 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010792 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010793 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010794 } else if (IS_IVYBRIDGE(dev)) {
10795 /* FIXME: detect B0+ stepping and use auto training */
10796 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010797 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010798 dev_priv->display.modeset_global_resources =
10799 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010800 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010801 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010802 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010803 dev_priv->display.modeset_global_resources =
10804 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010805 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010806 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010807 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010808 } else if (IS_VALLEYVIEW(dev)) {
10809 dev_priv->display.modeset_global_resources =
10810 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010811 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010812 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010813
10814 /* Default just returns -ENODEV to indicate unsupported */
10815 dev_priv->display.queue_flip = intel_default_queue_flip;
10816
10817 switch (INTEL_INFO(dev)->gen) {
10818 case 2:
10819 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10820 break;
10821
10822 case 3:
10823 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10824 break;
10825
10826 case 4:
10827 case 5:
10828 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10829 break;
10830
10831 case 6:
10832 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10833 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010834 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010835 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010836 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10837 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010838 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010839
10840 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010841}
10842
Jesse Barnesb690e962010-07-19 13:53:12 -070010843/*
10844 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10845 * resume, or other times. This quirk makes sure that's the case for
10846 * affected systems.
10847 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010848static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010849{
10850 struct drm_i915_private *dev_priv = dev->dev_private;
10851
10852 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010853 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010854}
10855
Keith Packard435793d2011-07-12 14:56:22 -070010856/*
10857 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10858 */
10859static void quirk_ssc_force_disable(struct drm_device *dev)
10860{
10861 struct drm_i915_private *dev_priv = dev->dev_private;
10862 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010863 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010864}
10865
Carsten Emde4dca20e2012-03-15 15:56:26 +010010866/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010867 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10868 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010869 */
10870static void quirk_invert_brightness(struct drm_device *dev)
10871{
10872 struct drm_i915_private *dev_priv = dev->dev_private;
10873 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010874 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010875}
10876
10877struct intel_quirk {
10878 int device;
10879 int subsystem_vendor;
10880 int subsystem_device;
10881 void (*hook)(struct drm_device *dev);
10882};
10883
Egbert Eich5f85f1762012-10-14 15:46:38 +020010884/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10885struct intel_dmi_quirk {
10886 void (*hook)(struct drm_device *dev);
10887 const struct dmi_system_id (*dmi_id_list)[];
10888};
10889
10890static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10891{
10892 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10893 return 1;
10894}
10895
10896static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10897 {
10898 .dmi_id_list = &(const struct dmi_system_id[]) {
10899 {
10900 .callback = intel_dmi_reverse_brightness,
10901 .ident = "NCR Corporation",
10902 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10903 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10904 },
10905 },
10906 { } /* terminating entry */
10907 },
10908 .hook = quirk_invert_brightness,
10909 },
10910};
10911
Ben Widawskyc43b5632012-04-16 14:07:40 -070010912static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010913 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010914 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010915
Jesse Barnesb690e962010-07-19 13:53:12 -070010916 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10917 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10918
Jesse Barnesb690e962010-07-19 13:53:12 -070010919 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10920 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10921
Chris Wilsona4945f92013-10-08 11:16:59 +010010922 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010923 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010924
10925 /* Lenovo U160 cannot use SSC on LVDS */
10926 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010927
10928 /* Sony Vaio Y cannot use SSC on LVDS */
10929 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010930
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010931 /* Acer Aspire 5734Z must invert backlight brightness */
10932 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10933
10934 /* Acer/eMachines G725 */
10935 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10936
10937 /* Acer/eMachines e725 */
10938 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10939
10940 /* Acer/Packard Bell NCL20 */
10941 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10942
10943 /* Acer Aspire 4736Z */
10944 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010945
10946 /* Acer Aspire 5336 */
10947 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010948};
10949
10950static void intel_init_quirks(struct drm_device *dev)
10951{
10952 struct pci_dev *d = dev->pdev;
10953 int i;
10954
10955 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10956 struct intel_quirk *q = &intel_quirks[i];
10957
10958 if (d->device == q->device &&
10959 (d->subsystem_vendor == q->subsystem_vendor ||
10960 q->subsystem_vendor == PCI_ANY_ID) &&
10961 (d->subsystem_device == q->subsystem_device ||
10962 q->subsystem_device == PCI_ANY_ID))
10963 q->hook(dev);
10964 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010965 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10966 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10967 intel_dmi_quirks[i].hook(dev);
10968 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010969}
10970
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010971/* Disable the VGA plane that we never use */
10972static void i915_disable_vga(struct drm_device *dev)
10973{
10974 struct drm_i915_private *dev_priv = dev->dev_private;
10975 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010976 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010977
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010978 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010979 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010980 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010981 sr1 = inb(VGA_SR_DATA);
10982 outb(sr1 | 1<<5, VGA_SR_DATA);
10983 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10984 udelay(300);
10985
10986 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10987 POSTING_READ(vga_reg);
10988}
10989
Daniel Vetterf8175862012-04-10 15:50:11 +020010990void intel_modeset_init_hw(struct drm_device *dev)
10991{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010992 intel_prepare_ddi(dev);
10993
Daniel Vetterf8175862012-04-10 15:50:11 +020010994 intel_init_clock_gating(dev);
10995
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010996 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010997
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010998 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010999 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011000 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011001}
11002
Imre Deak7d708ee2013-04-17 14:04:50 +030011003void intel_modeset_suspend_hw(struct drm_device *dev)
11004{
11005 intel_suspend_hw(dev);
11006}
11007
Jesse Barnes79e53942008-11-07 14:24:08 -080011008void intel_modeset_init(struct drm_device *dev)
11009{
Jesse Barnes652c3932009-08-17 13:31:43 -070011010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011011 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011012
11013 drm_mode_config_init(dev);
11014
11015 dev->mode_config.min_width = 0;
11016 dev->mode_config.min_height = 0;
11017
Dave Airlie019d96c2011-09-29 16:20:42 +010011018 dev->mode_config.preferred_depth = 24;
11019 dev->mode_config.prefer_shadow = 1;
11020
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011021 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011022
Jesse Barnesb690e962010-07-19 13:53:12 -070011023 intel_init_quirks(dev);
11024
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011025 intel_init_pm(dev);
11026
Ben Widawskye3c74752013-04-05 13:12:39 -070011027 if (INTEL_INFO(dev)->num_pipes == 0)
11028 return;
11029
Jesse Barnese70236a2009-09-21 10:42:27 -070011030 intel_init_display(dev);
11031
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011032 if (IS_GEN2(dev)) {
11033 dev->mode_config.max_width = 2048;
11034 dev->mode_config.max_height = 2048;
11035 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011036 dev->mode_config.max_width = 4096;
11037 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011038 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011039 dev->mode_config.max_width = 8192;
11040 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011041 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011042 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011043
Zhao Yakui28c97732009-10-09 11:39:41 +080011044 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011045 INTEL_INFO(dev)->num_pipes,
11046 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011047
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011048 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011049 intel_crtc_init(dev, i);
Damien Lespiau22d3fd462014-02-07 19:12:49 +000011050 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011051 ret = intel_plane_init(dev, i, j);
11052 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011053 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11054 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011055 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011056 }
11057
Jesse Barnesf42bb702013-12-16 16:34:23 -080011058 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011059 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011060
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011061 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011062 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011063
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011064 /* Just disable it once at startup */
11065 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011066 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011067
11068 /* Just in case the BIOS is doing something questionable. */
11069 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011070}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011071
Daniel Vetter24929352012-07-02 20:28:59 +020011072static void
11073intel_connector_break_all_links(struct intel_connector *connector)
11074{
11075 connector->base.dpms = DRM_MODE_DPMS_OFF;
11076 connector->base.encoder = NULL;
11077 connector->encoder->connectors_active = false;
11078 connector->encoder->base.crtc = NULL;
11079}
11080
Daniel Vetter7fad7982012-07-04 17:51:47 +020011081static void intel_enable_pipe_a(struct drm_device *dev)
11082{
11083 struct intel_connector *connector;
11084 struct drm_connector *crt = NULL;
11085 struct intel_load_detect_pipe load_detect_temp;
11086
11087 /* We can't just switch on the pipe A, we need to set things up with a
11088 * proper mode and output configuration. As a gross hack, enable pipe A
11089 * by enabling the load detect pipe once. */
11090 list_for_each_entry(connector,
11091 &dev->mode_config.connector_list,
11092 base.head) {
11093 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11094 crt = &connector->base;
11095 break;
11096 }
11097 }
11098
11099 if (!crt)
11100 return;
11101
11102 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11103 intel_release_load_detect_pipe(crt, &load_detect_temp);
11104
11105
11106}
11107
Daniel Vetterfa555832012-10-10 23:14:00 +020011108static bool
11109intel_check_plane_mapping(struct intel_crtc *crtc)
11110{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011111 struct drm_device *dev = crtc->base.dev;
11112 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011113 u32 reg, val;
11114
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011115 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011116 return true;
11117
11118 reg = DSPCNTR(!crtc->plane);
11119 val = I915_READ(reg);
11120
11121 if ((val & DISPLAY_PLANE_ENABLE) &&
11122 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11123 return false;
11124
11125 return true;
11126}
11127
Daniel Vetter24929352012-07-02 20:28:59 +020011128static void intel_sanitize_crtc(struct intel_crtc *crtc)
11129{
11130 struct drm_device *dev = crtc->base.dev;
11131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011132 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011133
Daniel Vetter24929352012-07-02 20:28:59 +020011134 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011135 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011136 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11137
11138 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011139 * disable the crtc (and hence change the state) if it is wrong. Note
11140 * that gen4+ has a fixed plane -> pipe mapping. */
11141 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011142 struct intel_connector *connector;
11143 bool plane;
11144
Daniel Vetter24929352012-07-02 20:28:59 +020011145 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11146 crtc->base.base.id);
11147
11148 /* Pipe has the wrong plane attached and the plane is active.
11149 * Temporarily change the plane mapping and disable everything
11150 * ... */
11151 plane = crtc->plane;
11152 crtc->plane = !plane;
11153 dev_priv->display.crtc_disable(&crtc->base);
11154 crtc->plane = plane;
11155
11156 /* ... and break all links. */
11157 list_for_each_entry(connector, &dev->mode_config.connector_list,
11158 base.head) {
11159 if (connector->encoder->base.crtc != &crtc->base)
11160 continue;
11161
11162 intel_connector_break_all_links(connector);
11163 }
11164
11165 WARN_ON(crtc->active);
11166 crtc->base.enabled = false;
11167 }
Daniel Vetter24929352012-07-02 20:28:59 +020011168
Daniel Vetter7fad7982012-07-04 17:51:47 +020011169 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11170 crtc->pipe == PIPE_A && !crtc->active) {
11171 /* BIOS forgot to enable pipe A, this mostly happens after
11172 * resume. Force-enable the pipe to fix this, the update_dpms
11173 * call below we restore the pipe to the right state, but leave
11174 * the required bits on. */
11175 intel_enable_pipe_a(dev);
11176 }
11177
Daniel Vetter24929352012-07-02 20:28:59 +020011178 /* Adjust the state of the output pipe according to whether we
11179 * have active connectors/encoders. */
11180 intel_crtc_update_dpms(&crtc->base);
11181
11182 if (crtc->active != crtc->base.enabled) {
11183 struct intel_encoder *encoder;
11184
11185 /* This can happen either due to bugs in the get_hw_state
11186 * functions or because the pipe is force-enabled due to the
11187 * pipe A quirk. */
11188 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11189 crtc->base.base.id,
11190 crtc->base.enabled ? "enabled" : "disabled",
11191 crtc->active ? "enabled" : "disabled");
11192
11193 crtc->base.enabled = crtc->active;
11194
11195 /* Because we only establish the connector -> encoder ->
11196 * crtc links if something is active, this means the
11197 * crtc is now deactivated. Break the links. connector
11198 * -> encoder links are only establish when things are
11199 * actually up, hence no need to break them. */
11200 WARN_ON(crtc->active);
11201
11202 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11203 WARN_ON(encoder->connectors_active);
11204 encoder->base.crtc = NULL;
11205 }
11206 }
11207}
11208
11209static void intel_sanitize_encoder(struct intel_encoder *encoder)
11210{
11211 struct intel_connector *connector;
11212 struct drm_device *dev = encoder->base.dev;
11213
11214 /* We need to check both for a crtc link (meaning that the
11215 * encoder is active and trying to read from a pipe) and the
11216 * pipe itself being active. */
11217 bool has_active_crtc = encoder->base.crtc &&
11218 to_intel_crtc(encoder->base.crtc)->active;
11219
11220 if (encoder->connectors_active && !has_active_crtc) {
11221 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11222 encoder->base.base.id,
11223 drm_get_encoder_name(&encoder->base));
11224
11225 /* Connector is active, but has no active pipe. This is
11226 * fallout from our resume register restoring. Disable
11227 * the encoder manually again. */
11228 if (encoder->base.crtc) {
11229 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11230 encoder->base.base.id,
11231 drm_get_encoder_name(&encoder->base));
11232 encoder->disable(encoder);
11233 }
11234
11235 /* Inconsistent output/port/pipe state happens presumably due to
11236 * a bug in one of the get_hw_state functions. Or someplace else
11237 * in our code, like the register restore mess on resume. Clamp
11238 * things to off as a safer default. */
11239 list_for_each_entry(connector,
11240 &dev->mode_config.connector_list,
11241 base.head) {
11242 if (connector->encoder != encoder)
11243 continue;
11244
11245 intel_connector_break_all_links(connector);
11246 }
11247 }
11248 /* Enabled encoders without active connectors will be fixed in
11249 * the crtc fixup. */
11250}
11251
Daniel Vetter44cec742013-01-25 17:53:21 +010011252void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011253{
11254 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011255 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011256
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011257 /* This function can be called both from intel_modeset_setup_hw_state or
11258 * at a very early point in our resume sequence, where the power well
11259 * structures are not yet restored. Since this function is at a very
11260 * paranoid "someone might have enabled VGA while we were not looking"
11261 * level, just check if the power well is enabled instead of trying to
11262 * follow the "don't touch the power well if we don't need it" policy
11263 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011264 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011265 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011266 return;
11267
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011268 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011269 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011270 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011271 }
11272}
11273
Daniel Vetter30e984d2013-06-05 13:34:17 +020011274static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011275{
11276 struct drm_i915_private *dev_priv = dev->dev_private;
11277 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011278 struct intel_crtc *crtc;
11279 struct intel_encoder *encoder;
11280 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011281 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011282
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011283 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11284 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011285 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011286
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011287 crtc->active = dev_priv->display.get_pipe_config(crtc,
11288 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011289
11290 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011291 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011292
11293 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11294 crtc->base.base.id,
11295 crtc->active ? "enabled" : "disabled");
11296 }
11297
Daniel Vetter53589012013-06-05 13:34:16 +020011298 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011299 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011300 intel_ddi_setup_hw_pll_state(dev);
11301
Daniel Vetter53589012013-06-05 13:34:16 +020011302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11303 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11304
11305 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11306 pll->active = 0;
11307 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11308 base.head) {
11309 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11310 pll->active++;
11311 }
11312 pll->refcount = pll->active;
11313
Daniel Vetter35c95372013-07-17 06:55:04 +020011314 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11315 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011316 }
11317
Daniel Vetter24929352012-07-02 20:28:59 +020011318 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11319 base.head) {
11320 pipe = 0;
11321
11322 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011323 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11324 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011325 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011326 } else {
11327 encoder->base.crtc = NULL;
11328 }
11329
11330 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011331 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011332 encoder->base.base.id,
11333 drm_get_encoder_name(&encoder->base),
11334 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011335 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011336 }
11337
11338 list_for_each_entry(connector, &dev->mode_config.connector_list,
11339 base.head) {
11340 if (connector->get_hw_state(connector)) {
11341 connector->base.dpms = DRM_MODE_DPMS_ON;
11342 connector->encoder->connectors_active = true;
11343 connector->base.encoder = &connector->encoder->base;
11344 } else {
11345 connector->base.dpms = DRM_MODE_DPMS_OFF;
11346 connector->base.encoder = NULL;
11347 }
11348 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11349 connector->base.base.id,
11350 drm_get_connector_name(&connector->base),
11351 connector->base.encoder ? "enabled" : "disabled");
11352 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011353}
11354
11355/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11356 * and i915 state tracking structures. */
11357void intel_modeset_setup_hw_state(struct drm_device *dev,
11358 bool force_restore)
11359{
11360 struct drm_i915_private *dev_priv = dev->dev_private;
11361 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011362 struct intel_crtc *crtc;
11363 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011364 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011365
11366 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011367
Jesse Barnesbabea612013-06-26 18:57:38 +030011368 /*
11369 * Now that we have the config, copy it to each CRTC struct
11370 * Note that this could go away if we move to using crtc_config
11371 * checking everywhere.
11372 */
11373 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11374 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011375 if (crtc->active && i915.fastboot) {
Jesse Barnesbabea612013-06-26 18:57:38 +030011376 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11377
11378 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11379 crtc->base.base.id);
11380 drm_mode_debug_printmodeline(&crtc->base.mode);
11381 }
11382 }
11383
Daniel Vetter24929352012-07-02 20:28:59 +020011384 /* HW state is read out, now we need to sanitize this mess. */
11385 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11386 base.head) {
11387 intel_sanitize_encoder(encoder);
11388 }
11389
11390 for_each_pipe(pipe) {
11391 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11392 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011393 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011394 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011395
Daniel Vetter35c95372013-07-17 06:55:04 +020011396 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11397 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11398
11399 if (!pll->on || pll->active)
11400 continue;
11401
11402 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11403
11404 pll->disable(dev_priv, pll);
11405 pll->on = false;
11406 }
11407
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011408 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011409 ilk_wm_get_hw_state(dev);
11410
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011411 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011412 i915_redisable_vga(dev);
11413
Daniel Vetterf30da182013-04-11 20:22:50 +020011414 /*
11415 * We need to use raw interfaces for restoring state to avoid
11416 * checking (bogus) intermediate states.
11417 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011418 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011419 struct drm_crtc *crtc =
11420 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011421
11422 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11423 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011424 }
11425 } else {
11426 intel_modeset_update_staged_output_state(dev);
11427 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011428
11429 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011430}
11431
11432void intel_modeset_gem_init(struct drm_device *dev)
11433{
Chris Wilson1833b132012-05-09 11:56:28 +010011434 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011435
11436 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011437
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011438 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011439 intel_modeset_setup_hw_state(dev, false);
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011440 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011441}
11442
11443void intel_modeset_cleanup(struct drm_device *dev)
11444{
Jesse Barnes652c3932009-08-17 13:31:43 -070011445 struct drm_i915_private *dev_priv = dev->dev_private;
11446 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011447 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011448
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011449 /*
11450 * Interrupts and polling as the first thing to avoid creating havoc.
11451 * Too much stuff here (turning of rps, connectors, ...) would
11452 * experience fancy races otherwise.
11453 */
11454 drm_irq_uninstall(dev);
11455 cancel_work_sync(&dev_priv->hotplug_work);
11456 /*
11457 * Due to the hpd irq storm handling the hotplug work can re-arm the
11458 * poll handlers. Hence disable polling after hpd handling is shut down.
11459 */
Keith Packardf87ea762010-10-03 19:36:26 -070011460 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011461
Jesse Barnes652c3932009-08-17 13:31:43 -070011462 mutex_lock(&dev->struct_mutex);
11463
Jesse Barnes723bfd72010-10-07 16:01:13 -070011464 intel_unregister_dsm_handler();
11465
Jesse Barnes652c3932009-08-17 13:31:43 -070011466 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11467 /* Skip inactive CRTCs */
11468 if (!crtc->fb)
11469 continue;
11470
Daniel Vetter3dec0092010-08-20 21:40:52 +020011471 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011472 }
11473
Chris Wilson973d04f2011-07-08 12:22:37 +010011474 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011475
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011476 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011477
Daniel Vetter930ebb42012-06-29 23:32:16 +020011478 ironlake_teardown_rc6(dev);
11479
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011480 mutex_unlock(&dev->struct_mutex);
11481
Chris Wilson1630fe72011-07-08 12:22:42 +010011482 /* flush any delayed tasks or pending work */
11483 flush_scheduled_work();
11484
Jani Nikuladb31af12013-11-08 16:48:53 +020011485 /* destroy the backlight and sysfs files before encoders/connectors */
11486 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11487 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011488 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011489 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011490
Jesse Barnes79e53942008-11-07 14:24:08 -080011491 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011492
11493 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011494}
11495
Dave Airlie28d52042009-09-21 14:33:58 +100011496/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011497 * Return which encoder is currently attached for connector.
11498 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011499struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011500{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011501 return &intel_attached_encoder(connector)->base;
11502}
Jesse Barnes79e53942008-11-07 14:24:08 -080011503
Chris Wilsondf0e9242010-09-09 16:20:55 +010011504void intel_connector_attach_encoder(struct intel_connector *connector,
11505 struct intel_encoder *encoder)
11506{
11507 connector->encoder = encoder;
11508 drm_mode_connector_attach_encoder(&connector->base,
11509 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011510}
Dave Airlie28d52042009-09-21 14:33:58 +100011511
11512/*
11513 * set vga decode state - true == enable VGA decode
11514 */
11515int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11516{
11517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011518 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011519 u16 gmch_ctrl;
11520
Chris Wilson75fa0412014-02-07 18:37:02 -020011521 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11522 DRM_ERROR("failed to read control word\n");
11523 return -EIO;
11524 }
11525
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011526 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11527 return 0;
11528
Dave Airlie28d52042009-09-21 14:33:58 +100011529 if (state)
11530 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11531 else
11532 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011533
11534 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11535 DRM_ERROR("failed to write control word\n");
11536 return -EIO;
11537 }
11538
Dave Airlie28d52042009-09-21 14:33:58 +100011539 return 0;
11540}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011541
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011542struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011543
11544 u32 power_well_driver;
11545
Chris Wilson63b66e52013-08-08 15:12:06 +020011546 int num_transcoders;
11547
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011548 struct intel_cursor_error_state {
11549 u32 control;
11550 u32 position;
11551 u32 base;
11552 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011553 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011554
11555 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011556 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011557 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011558 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011559
11560 struct intel_plane_error_state {
11561 u32 control;
11562 u32 stride;
11563 u32 size;
11564 u32 pos;
11565 u32 addr;
11566 u32 surface;
11567 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011568 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011569
11570 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011571 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011572 enum transcoder cpu_transcoder;
11573
11574 u32 conf;
11575
11576 u32 htotal;
11577 u32 hblank;
11578 u32 hsync;
11579 u32 vtotal;
11580 u32 vblank;
11581 u32 vsync;
11582 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011583};
11584
11585struct intel_display_error_state *
11586intel_display_capture_error_state(struct drm_device *dev)
11587{
Akshay Joshi0206e352011-08-16 15:34:10 -040011588 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011589 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011590 int transcoders[] = {
11591 TRANSCODER_A,
11592 TRANSCODER_B,
11593 TRANSCODER_C,
11594 TRANSCODER_EDP,
11595 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011596 int i;
11597
Chris Wilson63b66e52013-08-08 15:12:06 +020011598 if (INTEL_INFO(dev)->num_pipes == 0)
11599 return NULL;
11600
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011601 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011602 if (error == NULL)
11603 return NULL;
11604
Imre Deak190be112013-11-25 17:15:31 +020011605 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011606 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11607
Damien Lespiau52331302012-08-15 19:23:25 +010011608 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011609 error->pipe[i].power_domain_on =
11610 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11611 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011612 continue;
11613
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011614 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11615 error->cursor[i].control = I915_READ(CURCNTR(i));
11616 error->cursor[i].position = I915_READ(CURPOS(i));
11617 error->cursor[i].base = I915_READ(CURBASE(i));
11618 } else {
11619 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11620 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11621 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11622 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011623
11624 error->plane[i].control = I915_READ(DSPCNTR(i));
11625 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011626 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011627 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011628 error->plane[i].pos = I915_READ(DSPPOS(i));
11629 }
Paulo Zanonica291362013-03-06 20:03:14 -030011630 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11631 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011632 if (INTEL_INFO(dev)->gen >= 4) {
11633 error->plane[i].surface = I915_READ(DSPSURF(i));
11634 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11635 }
11636
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011637 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011638 }
11639
11640 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11641 if (HAS_DDI(dev_priv->dev))
11642 error->num_transcoders++; /* Account for eDP. */
11643
11644 for (i = 0; i < error->num_transcoders; i++) {
11645 enum transcoder cpu_transcoder = transcoders[i];
11646
Imre Deakddf9c532013-11-27 22:02:02 +020011647 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011648 intel_display_power_enabled_sw(dev,
11649 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011650 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011651 continue;
11652
Chris Wilson63b66e52013-08-08 15:12:06 +020011653 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11654
11655 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11656 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11657 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11658 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11659 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11660 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11661 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011662 }
11663
11664 return error;
11665}
11666
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011667#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11668
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011669void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011670intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011671 struct drm_device *dev,
11672 struct intel_display_error_state *error)
11673{
11674 int i;
11675
Chris Wilson63b66e52013-08-08 15:12:06 +020011676 if (!error)
11677 return;
11678
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011679 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011680 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011681 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011682 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011683 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011684 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011685 err_printf(m, " Power: %s\n",
11686 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011687 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011688
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011689 err_printf(m, "Plane [%d]:\n", i);
11690 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11691 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011692 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011693 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11694 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011695 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011696 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011697 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011698 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011699 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11700 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011701 }
11702
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011703 err_printf(m, "Cursor [%d]:\n", i);
11704 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11705 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11706 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011707 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011708
11709 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011710 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011711 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011712 err_printf(m, " Power: %s\n",
11713 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011714 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11715 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11716 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11717 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11718 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11719 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11720 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11721 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011722}