blob: b6c76a911624cccdb3c8ea55e887c665dd375d46 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217 bool enabled;
1218
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001219 if (HAS_PCH_LPT(dev_priv->dev)) {
1220 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1221 return;
1222 }
1223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Ville Syrjälä8212d562013-12-10 14:06:45 +02001370 /* Enable the CRI clock source so we can get at the display */
1371 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
1372 DPLL_INTEGRATED_CRI_CLK_VLV);
1373
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001374 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001375}
1376
1377static void intel_reset_dpio(struct drm_device *dev)
1378{
1379 struct drm_i915_private *dev_priv = dev->dev_private;
1380
1381 if (!IS_VALLEYVIEW(dev))
1382 return;
1383
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001384 /*
1385 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1386 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1387 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1388 * b. The other bits such as sfr settings / modesel may all be set
1389 * to 0.
1390 *
1391 * This should only be done on init and resume from S3 with both
1392 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1393 */
1394 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1395}
1396
Daniel Vetter426115c2013-07-11 22:13:42 +02001397static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001398{
Daniel Vetter426115c2013-07-11 22:13:42 +02001399 struct drm_device *dev = crtc->base.dev;
1400 struct drm_i915_private *dev_priv = dev->dev_private;
1401 int reg = DPLL(crtc->pipe);
1402 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403
Daniel Vetter426115c2013-07-11 22:13:42 +02001404 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001405
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001407 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1408
1409 /* PLL is protected by panel, make sure we can write it */
1410 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001411 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001412
Daniel Vetter426115c2013-07-11 22:13:42 +02001413 I915_WRITE(reg, dpll);
1414 POSTING_READ(reg);
1415 udelay(150);
1416
1417 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1418 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1419
1420 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1421 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001422
1423 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001424 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001425 POSTING_READ(reg);
1426 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001427 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001428 POSTING_READ(reg);
1429 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001430 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001431 POSTING_READ(reg);
1432 udelay(150); /* wait for warmup */
1433}
1434
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001435static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001436{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001437 struct drm_device *dev = crtc->base.dev;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 int reg = DPLL(crtc->pipe);
1440 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001441
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001442 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001443
1444 /* No really, not for ILK+ */
1445 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446
1447 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001448 if (IS_MOBILE(dev) && !IS_I830(dev))
1449 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001451 I915_WRITE(reg, dpll);
1452
1453 /* Wait for the clocks to stabilize. */
1454 POSTING_READ(reg);
1455 udelay(150);
1456
1457 if (INTEL_INFO(dev)->gen >= 4) {
1458 I915_WRITE(DPLL_MD(crtc->pipe),
1459 crtc->config.dpll_hw_state.dpll_md);
1460 } else {
1461 /* The pixel multiplier can only be updated once the
1462 * DPLL is enabled and the clocks are stable.
1463 *
1464 * So write it again.
1465 */
1466 I915_WRITE(reg, dpll);
1467 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001468
1469 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001470 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471 POSTING_READ(reg);
1472 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001473 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001474 POSTING_READ(reg);
1475 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001476 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001477 POSTING_READ(reg);
1478 udelay(150); /* wait for warmup */
1479}
1480
1481/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001482 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001483 * @dev_priv: i915 private structure
1484 * @pipe: pipe PLL to disable
1485 *
1486 * Disable the PLL for @pipe, making sure the pipe is off first.
1487 *
1488 * Note! This is for pre-ILK only.
1489 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001490static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001491{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492 /* Don't disable pipe A or pipe A PLLs if needed */
1493 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1494 return;
1495
1496 /* Make sure the pipe isn't still relying on us */
1497 assert_pipe_disabled(dev_priv, pipe);
1498
Daniel Vetter50b44a42013-06-05 13:34:33 +02001499 I915_WRITE(DPLL(pipe), 0);
1500 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001501}
1502
Jesse Barnesf6071162013-10-01 10:41:38 -07001503static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1504{
1505 u32 val = 0;
1506
1507 /* Make sure the pipe isn't still relying on us */
1508 assert_pipe_disabled(dev_priv, pipe);
1509
1510 /* Leave integrated clock source enabled */
1511 if (pipe == PIPE_B)
1512 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1513 I915_WRITE(DPLL(pipe), val);
1514 POSTING_READ(DPLL(pipe));
1515}
1516
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001517void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1518 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001519{
1520 u32 port_mask;
1521
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001522 switch (dport->port) {
1523 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001524 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001525 break;
1526 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001527 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001528 break;
1529 default:
1530 BUG();
1531 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001532
1533 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1534 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001535 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536}
1537
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001538/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001539 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 * @dev_priv: i915 private structure
1541 * @pipe: pipe PLL to enable
1542 *
1543 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1544 * drives the transcoder clock.
1545 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001546static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001547{
Daniel Vettere2b78262013-06-07 23:10:03 +02001548 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1549 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001550
Chris Wilson48da64a2012-05-13 20:16:12 +01001551 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001552 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001553 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001554 return;
1555
1556 if (WARN_ON(pll->refcount == 0))
1557 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001558
Daniel Vetter46edb022013-06-05 13:34:12 +02001559 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1560 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001561 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001562
Daniel Vettercdbd2312013-06-05 13:34:03 +02001563 if (pll->active++) {
1564 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001565 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566 return;
1567 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001568 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001569
Daniel Vetter46edb022013-06-05 13:34:12 +02001570 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001571 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001572 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001573}
1574
Daniel Vettere2b78262013-06-07 23:10:03 +02001575static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001576{
Daniel Vettere2b78262013-06-07 23:10:03 +02001577 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1578 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001579
Jesse Barnes92f25842011-01-04 15:09:34 -08001580 /* PCH only available on ILK+ */
1581 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001582 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 return;
1584
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 if (WARN_ON(pll->refcount == 0))
1586 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587
Daniel Vetter46edb022013-06-05 13:34:12 +02001588 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1589 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001590 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001593 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 return;
1595 }
1596
Daniel Vettere9d69442013-06-05 13:34:15 +02001597 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001598 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001599 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601
Daniel Vetter46edb022013-06-05 13:34:12 +02001602 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001603 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001605}
1606
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001607static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1608 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001609{
Daniel Vetter23670b322012-11-01 09:15:30 +01001610 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001611 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001613 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001614
1615 /* PCH only available on ILK+ */
1616 BUG_ON(dev_priv->info->gen < 5);
1617
1618 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001619 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001620 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001621
1622 /* FDI must be feeding us bits for PCH ports */
1623 assert_fdi_tx_enabled(dev_priv, pipe);
1624 assert_fdi_rx_enabled(dev_priv, pipe);
1625
Daniel Vetter23670b322012-11-01 09:15:30 +01001626 if (HAS_PCH_CPT(dev)) {
1627 /* Workaround: Set the timing override bit before enabling the
1628 * pch transcoder. */
1629 reg = TRANS_CHICKEN2(pipe);
1630 val = I915_READ(reg);
1631 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1632 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001633 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001634
Daniel Vetterab9412b2013-05-03 11:49:46 +02001635 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001637 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001638
1639 if (HAS_PCH_IBX(dev_priv->dev)) {
1640 /*
1641 * make the BPC in transcoder be consistent with
1642 * that in pipeconf reg.
1643 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001644 val &= ~PIPECONF_BPC_MASK;
1645 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001646 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001647
1648 val &= ~TRANS_INTERLACE_MASK;
1649 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001650 if (HAS_PCH_IBX(dev_priv->dev) &&
1651 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1652 val |= TRANS_LEGACY_INTERLACED_ILK;
1653 else
1654 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001655 else
1656 val |= TRANS_PROGRESSIVE;
1657
Jesse Barnes040484a2011-01-03 12:14:26 -08001658 I915_WRITE(reg, val | TRANS_ENABLE);
1659 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001660 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001661}
1662
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001663static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001665{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001666 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001667
1668 /* PCH only available on ILK+ */
1669 BUG_ON(dev_priv->info->gen < 5);
1670
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001672 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001674
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001675 /* Workaround: set timing override bit. */
1676 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001677 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001678 I915_WRITE(_TRANSA_CHICKEN2, val);
1679
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001680 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001681 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001682
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001683 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1684 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001685 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001686 else
1687 val |= TRANS_PROGRESSIVE;
1688
Daniel Vetterab9412b2013-05-03 11:49:46 +02001689 I915_WRITE(LPT_TRANSCONF, val);
1690 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001691 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692}
1693
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001694static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1695 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001696{
Daniel Vetter23670b322012-11-01 09:15:30 +01001697 struct drm_device *dev = dev_priv->dev;
1698 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001699
1700 /* FDI relies on the transcoder */
1701 assert_fdi_tx_disabled(dev_priv, pipe);
1702 assert_fdi_rx_disabled(dev_priv, pipe);
1703
Jesse Barnes291906f2011-02-02 12:28:03 -08001704 /* Ports must be off as well */
1705 assert_pch_ports_disabled(dev_priv, pipe);
1706
Daniel Vetterab9412b2013-05-03 11:49:46 +02001707 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001708 val = I915_READ(reg);
1709 val &= ~TRANS_ENABLE;
1710 I915_WRITE(reg, val);
1711 /* wait for PCH transcoder off, transcoder state */
1712 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001713 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001714
1715 if (!HAS_PCH_IBX(dev)) {
1716 /* Workaround: Clear the timing override chicken bit again. */
1717 reg = TRANS_CHICKEN2(pipe);
1718 val = I915_READ(reg);
1719 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1720 I915_WRITE(reg, val);
1721 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001724static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001725{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726 u32 val;
1727
Daniel Vetterab9412b2013-05-03 11:49:46 +02001728 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001730 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001732 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001733 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001734
1735 /* Workaround: clear timing override bit. */
1736 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001737 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001738 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001739}
1740
1741/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001742 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001743 * @dev_priv: i915 private structure
1744 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001745 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 *
1747 * Enable @pipe, making sure that various hardware specific requirements
1748 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1749 *
1750 * @pipe should be %PIPE_A or %PIPE_B.
1751 *
1752 * Will wait until the pipe is actually running (i.e. first vblank) before
1753 * returning.
1754 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001755static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001756 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001757{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001758 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1759 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001760 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761 int reg;
1762 u32 val;
1763
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001764 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001765 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001766 assert_sprites_disabled(dev_priv, pipe);
1767
Paulo Zanoni681e5812012-12-06 11:12:38 -02001768 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001769 pch_transcoder = TRANSCODER_A;
1770 else
1771 pch_transcoder = pipe;
1772
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 /*
1774 * A pipe without a PLL won't actually be able to drive bits from
1775 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1776 * need the check.
1777 */
1778 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001779 if (dsi)
1780 assert_dsi_pll_enabled(dev_priv);
1781 else
1782 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001783 else {
1784 if (pch_port) {
1785 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001786 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001787 assert_fdi_tx_pll_enabled(dev_priv,
1788 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 }
1790 /* FIXME: assert CPU port conditions for SNB+ */
1791 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001793 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001794 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001795 if (val & PIPECONF_ENABLE)
1796 return;
1797
1798 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001799 intel_wait_for_vblank(dev_priv->dev, pipe);
1800}
1801
1802/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001803 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001804 * @dev_priv: i915 private structure
1805 * @pipe: pipe to disable
1806 *
1807 * Disable @pipe, making sure that various hardware specific requirements
1808 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1809 *
1810 * @pipe should be %PIPE_A or %PIPE_B.
1811 *
1812 * Will wait until the pipe has shut down before returning.
1813 */
1814static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1815 enum pipe pipe)
1816{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1818 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001819 int reg;
1820 u32 val;
1821
1822 /*
1823 * Make sure planes won't keep trying to pump pixels to us,
1824 * or we might hang the display.
1825 */
1826 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001827 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001828 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829
1830 /* Don't disable pipe A or pipe A PLLs if needed */
1831 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1832 return;
1833
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001836 if ((val & PIPECONF_ENABLE) == 0)
1837 return;
1838
1839 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001840 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1841}
1842
Keith Packardd74362c2011-07-28 14:47:14 -07001843/*
1844 * Plane regs are double buffered, going from enabled->disabled needs a
1845 * trigger in order to latch. The display address reg provides this.
1846 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001847void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1848 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001849{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001850 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1851
1852 I915_WRITE(reg, I915_READ(reg));
1853 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001854}
1855
Jesse Barnesb24e7172011-01-04 15:09:30 -08001856/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001857 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001858 * @dev_priv: i915 private structure
1859 * @plane: plane to enable
1860 * @pipe: pipe being fed
1861 *
1862 * Enable @plane on @pipe, making sure that @pipe is running first.
1863 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001864static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001867 struct intel_crtc *intel_crtc =
1868 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001869 int reg;
1870 u32 val;
1871
1872 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1873 assert_pipe_enabled(dev_priv, pipe);
1874
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001875 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001876
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001877 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001878
Jesse Barnesb24e7172011-01-04 15:09:30 -08001879 reg = DSPCNTR(plane);
1880 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001881 if (val & DISPLAY_PLANE_ENABLE)
1882 return;
1883
1884 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001885 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 intel_wait_for_vblank(dev_priv->dev, pipe);
1887}
1888
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001890 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 * @dev_priv: i915 private structure
1892 * @plane: plane to disable
1893 * @pipe: pipe consuming the data
1894 *
1895 * Disable @plane; should be an independent operation.
1896 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001897static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1898 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001900 struct intel_crtc *intel_crtc =
1901 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001902 int reg;
1903 u32 val;
1904
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001905 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001906
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001907 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001908
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 reg = DSPCNTR(plane);
1910 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001911 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1912 return;
1913
1914 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001915 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 intel_wait_for_vblank(dev_priv->dev, pipe);
1917}
1918
Chris Wilson693db182013-03-05 14:52:39 +00001919static bool need_vtd_wa(struct drm_device *dev)
1920{
1921#ifdef CONFIG_INTEL_IOMMU
1922 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1923 return true;
1924#endif
1925 return false;
1926}
1927
Chris Wilson127bd2a2010-07-23 23:32:05 +01001928int
Chris Wilson48b956c2010-09-14 12:50:34 +01001929intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001930 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001931 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001932{
Chris Wilsonce453d82011-02-21 14:43:56 +00001933 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001934 u32 alignment;
1935 int ret;
1936
Chris Wilson05394f32010-11-08 19:18:58 +00001937 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001938 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001939 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1940 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001941 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001942 alignment = 4 * 1024;
1943 else
1944 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001945 break;
1946 case I915_TILING_X:
1947 /* pin() will align the object as required by fence */
1948 alignment = 0;
1949 break;
1950 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001951 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001952 return -EINVAL;
1953 default:
1954 BUG();
1955 }
1956
Chris Wilson693db182013-03-05 14:52:39 +00001957 /* Note that the w/a also requires 64 PTE of padding following the
1958 * bo. We currently fill all unused PTE with the shadow page and so
1959 * we should always have valid PTE following the scanout preventing
1960 * the VT-d warning.
1961 */
1962 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1963 alignment = 256 * 1024;
1964
Chris Wilsonce453d82011-02-21 14:43:56 +00001965 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001966 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001967 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001968 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969
1970 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1971 * fence, whereas 965+ only requires a fence if using
1972 * framebuffer compression. For simplicity, we always install
1973 * a fence as the cost is not that onerous.
1974 */
Chris Wilson06d98132012-04-17 15:31:24 +01001975 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001976 if (ret)
1977 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001978
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001979 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001982 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001983
1984err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001985 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001986err_interruptible:
1987 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001988 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001989}
1990
Chris Wilson1690e1e2011-12-14 13:57:08 +01001991void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1992{
1993 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001994 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995}
1996
Daniel Vetterc2c75132012-07-05 12:17:30 +02001997/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1998 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001999unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2000 unsigned int tiling_mode,
2001 unsigned int cpp,
2002 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002003{
Chris Wilsonbc752862013-02-21 20:04:31 +00002004 if (tiling_mode != I915_TILING_NONE) {
2005 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002006
Chris Wilsonbc752862013-02-21 20:04:31 +00002007 tile_rows = *y / 8;
2008 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002009
Chris Wilsonbc752862013-02-21 20:04:31 +00002010 tiles = *x / (512/cpp);
2011 *x %= 512/cpp;
2012
2013 return tile_rows * pitch * 8 + tiles * 4096;
2014 } else {
2015 unsigned int offset;
2016
2017 offset = *y * pitch + *x * cpp;
2018 *y = 0;
2019 *x = (offset & 4095) / cpp;
2020 return offset & -4096;
2021 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022}
2023
Jesse Barnes17638cd2011-06-24 12:19:23 -07002024static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2025 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002026{
2027 struct drm_device *dev = crtc->dev;
2028 struct drm_i915_private *dev_priv = dev->dev_private;
2029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2030 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002031 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002032 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002033 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002034 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002035 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002036
2037 switch (plane) {
2038 case 0:
2039 case 1:
2040 break;
2041 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002042 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002043 return -EINVAL;
2044 }
2045
2046 intel_fb = to_intel_framebuffer(fb);
2047 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002048
Chris Wilson5eddb702010-09-11 13:48:45 +01002049 reg = DSPCNTR(plane);
2050 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002051 /* Mask out pixel format bits in case we change it */
2052 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002053 switch (fb->pixel_format) {
2054 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002055 dspcntr |= DISPPLANE_8BPP;
2056 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002057 case DRM_FORMAT_XRGB1555:
2058 case DRM_FORMAT_ARGB1555:
2059 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002060 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002061 case DRM_FORMAT_RGB565:
2062 dspcntr |= DISPPLANE_BGRX565;
2063 break;
2064 case DRM_FORMAT_XRGB8888:
2065 case DRM_FORMAT_ARGB8888:
2066 dspcntr |= DISPPLANE_BGRX888;
2067 break;
2068 case DRM_FORMAT_XBGR8888:
2069 case DRM_FORMAT_ABGR8888:
2070 dspcntr |= DISPPLANE_RGBX888;
2071 break;
2072 case DRM_FORMAT_XRGB2101010:
2073 case DRM_FORMAT_ARGB2101010:
2074 dspcntr |= DISPPLANE_BGRX101010;
2075 break;
2076 case DRM_FORMAT_XBGR2101010:
2077 case DRM_FORMAT_ABGR2101010:
2078 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002079 break;
2080 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002081 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002082 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002083
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002084 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002085 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002086 dspcntr |= DISPPLANE_TILED;
2087 else
2088 dspcntr &= ~DISPPLANE_TILED;
2089 }
2090
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002091 if (IS_G4X(dev))
2092 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2093
Chris Wilson5eddb702010-09-11 13:48:45 +01002094 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002095
Daniel Vettere506a0c2012-07-05 12:17:29 +02002096 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002097
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 if (INTEL_INFO(dev)->gen >= 4) {
2099 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002100 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2101 fb->bits_per_pixel / 8,
2102 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002103 linear_offset -= intel_crtc->dspaddr_offset;
2104 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002105 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002106 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002107
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002108 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2109 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2110 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002111 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002112 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002113 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002114 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002115 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002116 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002118 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002120
Jesse Barnes17638cd2011-06-24 12:19:23 -07002121 return 0;
2122}
2123
2124static int ironlake_update_plane(struct drm_crtc *crtc,
2125 struct drm_framebuffer *fb, int x, int y)
2126{
2127 struct drm_device *dev = crtc->dev;
2128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2130 struct intel_framebuffer *intel_fb;
2131 struct drm_i915_gem_object *obj;
2132 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002133 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 u32 dspcntr;
2135 u32 reg;
2136
2137 switch (plane) {
2138 case 0:
2139 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002140 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002141 break;
2142 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002143 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002144 return -EINVAL;
2145 }
2146
2147 intel_fb = to_intel_framebuffer(fb);
2148 obj = intel_fb->obj;
2149
2150 reg = DSPCNTR(plane);
2151 dspcntr = I915_READ(reg);
2152 /* Mask out pixel format bits in case we change it */
2153 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002154 switch (fb->pixel_format) {
2155 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002156 dspcntr |= DISPPLANE_8BPP;
2157 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002158 case DRM_FORMAT_RGB565:
2159 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002161 case DRM_FORMAT_XRGB8888:
2162 case DRM_FORMAT_ARGB8888:
2163 dspcntr |= DISPPLANE_BGRX888;
2164 break;
2165 case DRM_FORMAT_XBGR8888:
2166 case DRM_FORMAT_ABGR8888:
2167 dspcntr |= DISPPLANE_RGBX888;
2168 break;
2169 case DRM_FORMAT_XRGB2101010:
2170 case DRM_FORMAT_ARGB2101010:
2171 dspcntr |= DISPPLANE_BGRX101010;
2172 break;
2173 case DRM_FORMAT_XBGR2101010:
2174 case DRM_FORMAT_ABGR2101010:
2175 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176 break;
2177 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002178 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002179 }
2180
2181 if (obj->tiling_mode != I915_TILING_NONE)
2182 dspcntr |= DISPPLANE_TILED;
2183 else
2184 dspcntr &= ~DISPPLANE_TILED;
2185
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002186 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002187 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2188 else
2189 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002190
2191 I915_WRITE(reg, dspcntr);
2192
Daniel Vettere506a0c2012-07-05 12:17:29 +02002193 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002194 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002195 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2196 fb->bits_per_pixel / 8,
2197 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002198 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002199
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002200 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2201 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2202 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002203 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002204 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002205 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002206 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002207 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2208 } else {
2209 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2210 I915_WRITE(DSPLINOFF(plane), linear_offset);
2211 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002212 POSTING_READ(reg);
2213
2214 return 0;
2215}
2216
2217/* Assume fb object is pinned & idle & fenced and just update base pointers */
2218static int
2219intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2220 int x, int y, enum mode_set_atomic state)
2221{
2222 struct drm_device *dev = crtc->dev;
2223 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002224
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002225 if (dev_priv->display.disable_fbc)
2226 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002227 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002228
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002229 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002230}
2231
Ville Syrjälä96a02912013-02-18 19:08:49 +02002232void intel_display_handle_reset(struct drm_device *dev)
2233{
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct drm_crtc *crtc;
2236
2237 /*
2238 * Flips in the rings have been nuked by the reset,
2239 * so complete all pending flips so that user space
2240 * will get its events and not get stuck.
2241 *
2242 * Also update the base address of all primary
2243 * planes to the the last fb to make sure we're
2244 * showing the correct fb after a reset.
2245 *
2246 * Need to make two loops over the crtcs so that we
2247 * don't try to grab a crtc mutex before the
2248 * pending_flip_queue really got woken up.
2249 */
2250
2251 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2253 enum plane plane = intel_crtc->plane;
2254
2255 intel_prepare_page_flip(dev, plane);
2256 intel_finish_page_flip_plane(dev, plane);
2257 }
2258
2259 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2261
2262 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002263 /*
2264 * FIXME: Once we have proper support for primary planes (and
2265 * disabling them without disabling the entire crtc) allow again
2266 * a NULL crtc->fb.
2267 */
2268 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002269 dev_priv->display.update_plane(crtc, crtc->fb,
2270 crtc->x, crtc->y);
2271 mutex_unlock(&crtc->mutex);
2272 }
2273}
2274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275static int
Chris Wilson14667a42012-04-03 17:58:35 +01002276intel_finish_fb(struct drm_framebuffer *old_fb)
2277{
2278 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2279 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2280 bool was_interruptible = dev_priv->mm.interruptible;
2281 int ret;
2282
Chris Wilson14667a42012-04-03 17:58:35 +01002283 /* Big Hammer, we also need to ensure that any pending
2284 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2285 * current scanout is retired before unpinning the old
2286 * framebuffer.
2287 *
2288 * This should only fail upon a hung GPU, in which case we
2289 * can safely continue.
2290 */
2291 dev_priv->mm.interruptible = false;
2292 ret = i915_gem_object_finish_gpu(obj);
2293 dev_priv->mm.interruptible = was_interruptible;
2294
2295 return ret;
2296}
2297
Ville Syrjälä198598d2012-10-31 17:50:24 +02002298static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2299{
2300 struct drm_device *dev = crtc->dev;
2301 struct drm_i915_master_private *master_priv;
2302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2303
2304 if (!dev->primary->master)
2305 return;
2306
2307 master_priv = dev->primary->master->driver_priv;
2308 if (!master_priv->sarea_priv)
2309 return;
2310
2311 switch (intel_crtc->pipe) {
2312 case 0:
2313 master_priv->sarea_priv->pipeA_x = x;
2314 master_priv->sarea_priv->pipeA_y = y;
2315 break;
2316 case 1:
2317 master_priv->sarea_priv->pipeB_x = x;
2318 master_priv->sarea_priv->pipeB_y = y;
2319 break;
2320 default:
2321 break;
2322 }
2323}
2324
Chris Wilson14667a42012-04-03 17:58:35 +01002325static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002326intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002327 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002328{
2329 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002330 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002332 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002333 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002334
2335 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002336 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002337 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002338 return 0;
2339 }
2340
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002341 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002342 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2343 plane_name(intel_crtc->plane),
2344 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002345 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002346 }
2347
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002348 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002349 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002350 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002351 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002352 if (ret != 0) {
2353 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002354 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002355 return ret;
2356 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002357
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002358 /*
2359 * Update pipe size and adjust fitter if needed: the reason for this is
2360 * that in compute_mode_changes we check the native mode (not the pfit
2361 * mode) to see if we can flip rather than do a full mode set. In the
2362 * fastboot case, we'll flip, but if we don't update the pipesrc and
2363 * pfit state, we'll end up with a big fb scanned out into the wrong
2364 * sized surface.
2365 *
2366 * To fix this properly, we need to hoist the checks up into
2367 * compute_mode_changes (or above), check the actual pfit state and
2368 * whether the platform allows pfit disable with pipe active, and only
2369 * then update the pipesrc and pfit state, even on the flip path.
2370 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002371 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002372 const struct drm_display_mode *adjusted_mode =
2373 &intel_crtc->config.adjusted_mode;
2374
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002375 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002376 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2377 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002378 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002379 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2380 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2381 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2382 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2383 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2384 }
2385 }
2386
Daniel Vetter94352cf2012-07-05 22:51:56 +02002387 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002388 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002389 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002390 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002391 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002392 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002393 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002394
Daniel Vetter94352cf2012-07-05 22:51:56 +02002395 old_fb = crtc->fb;
2396 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002397 crtc->x = x;
2398 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002399
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002400 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002401 if (intel_crtc->active && old_fb != fb)
2402 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002403 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002404 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002405
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002406 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002407 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002408 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002409
Ville Syrjälä198598d2012-10-31 17:50:24 +02002410 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002411
2412 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002413}
2414
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002415static void intel_fdi_normal_train(struct drm_crtc *crtc)
2416{
2417 struct drm_device *dev = crtc->dev;
2418 struct drm_i915_private *dev_priv = dev->dev_private;
2419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2420 int pipe = intel_crtc->pipe;
2421 u32 reg, temp;
2422
2423 /* enable normal train */
2424 reg = FDI_TX_CTL(pipe);
2425 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002426 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002427 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2428 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002429 } else {
2430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002432 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002433 I915_WRITE(reg, temp);
2434
2435 reg = FDI_RX_CTL(pipe);
2436 temp = I915_READ(reg);
2437 if (HAS_PCH_CPT(dev)) {
2438 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2439 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2440 } else {
2441 temp &= ~FDI_LINK_TRAIN_NONE;
2442 temp |= FDI_LINK_TRAIN_NONE;
2443 }
2444 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2445
2446 /* wait one idle pattern time */
2447 POSTING_READ(reg);
2448 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002449
2450 /* IVB wants error correction enabled */
2451 if (IS_IVYBRIDGE(dev))
2452 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2453 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002454}
2455
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002456static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002457{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002458 return crtc->base.enabled && crtc->active &&
2459 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002460}
2461
Daniel Vetter01a415f2012-10-27 15:58:40 +02002462static void ivb_modeset_global_resources(struct drm_device *dev)
2463{
2464 struct drm_i915_private *dev_priv = dev->dev_private;
2465 struct intel_crtc *pipe_B_crtc =
2466 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2467 struct intel_crtc *pipe_C_crtc =
2468 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2469 uint32_t temp;
2470
Daniel Vetter1e833f42013-02-19 22:31:57 +01002471 /*
2472 * When everything is off disable fdi C so that we could enable fdi B
2473 * with all lanes. Note that we don't care about enabled pipes without
2474 * an enabled pch encoder.
2475 */
2476 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2477 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2479 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2480
2481 temp = I915_READ(SOUTH_CHICKEN1);
2482 temp &= ~FDI_BC_BIFURCATION_SELECT;
2483 DRM_DEBUG_KMS("disabling fdi C rx\n");
2484 I915_WRITE(SOUTH_CHICKEN1, temp);
2485 }
2486}
2487
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488/* The FDI link training functions for ILK/Ibexpeak. */
2489static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2490{
2491 struct drm_device *dev = crtc->dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2494 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002495 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002498 /* FDI needs bits from pipe & plane first */
2499 assert_pipe_enabled(dev_priv, pipe);
2500 assert_plane_enabled(dev_priv, plane);
2501
Adam Jacksone1a44742010-06-25 15:32:14 -04002502 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2503 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_RX_IMR(pipe);
2505 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 temp &= ~FDI_RX_SYMBOL_LOCK;
2507 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 I915_WRITE(reg, temp);
2509 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 udelay(150);
2511
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 reg = FDI_TX_CTL(pipe);
2514 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002515 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2516 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 temp &= ~FDI_LINK_TRAIN_NONE;
2518 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2526
2527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 udelay(150);
2529
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002530 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002531 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2532 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2533 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002534
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002536 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2539
2540 if ((temp & FDI_RX_BIT_LOCK)) {
2541 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 break;
2544 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002546 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548
2549 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 reg = FDI_TX_CTL(pipe);
2551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 temp &= ~FDI_LINK_TRAIN_NONE;
2553 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_RX_CTL(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 I915_WRITE(reg, temp);
2561
2562 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 udelay(150);
2564
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002566 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2569
2570 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572 DRM_DEBUG_KMS("FDI train 2 done.\n");
2573 break;
2574 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002576 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578
2579 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002580
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581}
2582
Akshay Joshi0206e352011-08-16 15:34:10 -04002583static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2585 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2586 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2587 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2588};
2589
2590/* The FDI link training functions for SNB/Cougarpoint. */
2591static void gen6_fdi_link_train(struct drm_crtc *crtc)
2592{
2593 struct drm_device *dev = crtc->dev;
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2596 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002597 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598
Adam Jacksone1a44742010-06-25 15:32:14 -04002599 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2600 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 reg = FDI_RX_IMR(pipe);
2602 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002603 temp &= ~FDI_RX_SYMBOL_LOCK;
2604 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 I915_WRITE(reg, temp);
2606
2607 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002608 udelay(150);
2609
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002613 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2614 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 temp &= ~FDI_LINK_TRAIN_NONE;
2616 temp |= FDI_LINK_TRAIN_PATTERN_1;
2617 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2618 /* SNB-B */
2619 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002621
Daniel Vetterd74cf322012-10-26 10:58:13 +02002622 I915_WRITE(FDI_RX_MISC(pipe),
2623 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2624
Chris Wilson5eddb702010-09-11 13:48:45 +01002625 reg = FDI_RX_CTL(pipe);
2626 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 if (HAS_PCH_CPT(dev)) {
2628 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2629 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2630 } else {
2631 temp &= ~FDI_LINK_TRAIN_NONE;
2632 temp |= FDI_LINK_TRAIN_PATTERN_1;
2633 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2635
2636 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637 udelay(150);
2638
Akshay Joshi0206e352011-08-16 15:34:10 -04002639 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 reg = FDI_TX_CTL(pipe);
2641 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2643 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp);
2645
2646 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002647 udelay(500);
2648
Sean Paulfa37d392012-03-02 12:53:39 -05002649 for (retry = 0; retry < 5; retry++) {
2650 reg = FDI_RX_IIR(pipe);
2651 temp = I915_READ(reg);
2652 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2653 if (temp & FDI_RX_BIT_LOCK) {
2654 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2655 DRM_DEBUG_KMS("FDI train 1 done.\n");
2656 break;
2657 }
2658 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 }
Sean Paulfa37d392012-03-02 12:53:39 -05002660 if (retry < 5)
2661 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 }
2663 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665
2666 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 reg = FDI_TX_CTL(pipe);
2668 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002669 temp &= ~FDI_LINK_TRAIN_NONE;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2;
2671 if (IS_GEN6(dev)) {
2672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2673 /* SNB-B */
2674 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2675 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002676 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 if (HAS_PCH_CPT(dev)) {
2681 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2682 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2683 } else {
2684 temp &= ~FDI_LINK_TRAIN_NONE;
2685 temp |= FDI_LINK_TRAIN_PATTERN_2;
2686 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 I915_WRITE(reg, temp);
2688
2689 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690 udelay(150);
2691
Akshay Joshi0206e352011-08-16 15:34:10 -04002692 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 reg = FDI_TX_CTL(pipe);
2694 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2696 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002697 I915_WRITE(reg, temp);
2698
2699 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002700 udelay(500);
2701
Sean Paulfa37d392012-03-02 12:53:39 -05002702 for (retry = 0; retry < 5; retry++) {
2703 reg = FDI_RX_IIR(pipe);
2704 temp = I915_READ(reg);
2705 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2706 if (temp & FDI_RX_SYMBOL_LOCK) {
2707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2708 DRM_DEBUG_KMS("FDI train 2 done.\n");
2709 break;
2710 }
2711 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002712 }
Sean Paulfa37d392012-03-02 12:53:39 -05002713 if (retry < 5)
2714 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 }
2716 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002717 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718
2719 DRM_DEBUG_KMS("FDI train done.\n");
2720}
2721
Jesse Barnes357555c2011-04-28 15:09:55 -07002722/* Manual link training for Ivy Bridge A0 parts */
2723static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2724{
2725 struct drm_device *dev = crtc->dev;
2726 struct drm_i915_private *dev_priv = dev->dev_private;
2727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2728 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002729 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002730
2731 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2732 for train result */
2733 reg = FDI_RX_IMR(pipe);
2734 temp = I915_READ(reg);
2735 temp &= ~FDI_RX_SYMBOL_LOCK;
2736 temp &= ~FDI_RX_BIT_LOCK;
2737 I915_WRITE(reg, temp);
2738
2739 POSTING_READ(reg);
2740 udelay(150);
2741
Daniel Vetter01a415f2012-10-27 15:58:40 +02002742 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2743 I915_READ(FDI_RX_IIR(pipe)));
2744
Jesse Barnes139ccd32013-08-19 11:04:55 -07002745 /* Try each vswing and preemphasis setting twice before moving on */
2746 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2747 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002748 reg = FDI_TX_CTL(pipe);
2749 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002750 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2751 temp &= ~FDI_TX_ENABLE;
2752 I915_WRITE(reg, temp);
2753
2754 reg = FDI_RX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~FDI_LINK_TRAIN_AUTO;
2757 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2758 temp &= ~FDI_RX_ENABLE;
2759 I915_WRITE(reg, temp);
2760
2761 /* enable CPU FDI TX and PCH FDI RX */
2762 reg = FDI_TX_CTL(pipe);
2763 temp = I915_READ(reg);
2764 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2765 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2766 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002767 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002768 temp |= snb_b_fdi_train_param[j/2];
2769 temp |= FDI_COMPOSITE_SYNC;
2770 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2771
2772 I915_WRITE(FDI_RX_MISC(pipe),
2773 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2774
2775 reg = FDI_RX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2778 temp |= FDI_COMPOSITE_SYNC;
2779 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2780
2781 POSTING_READ(reg);
2782 udelay(1); /* should be 0.5us */
2783
2784 for (i = 0; i < 4; i++) {
2785 reg = FDI_RX_IIR(pipe);
2786 temp = I915_READ(reg);
2787 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2788
2789 if (temp & FDI_RX_BIT_LOCK ||
2790 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2791 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2792 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2793 i);
2794 break;
2795 }
2796 udelay(1); /* should be 0.5us */
2797 }
2798 if (i == 4) {
2799 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2800 continue;
2801 }
2802
2803 /* Train 2 */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2807 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2808 I915_WRITE(reg, temp);
2809
2810 reg = FDI_RX_CTL(pipe);
2811 temp = I915_READ(reg);
2812 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002814 I915_WRITE(reg, temp);
2815
2816 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002817 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002818
Jesse Barnes139ccd32013-08-19 11:04:55 -07002819 for (i = 0; i < 4; i++) {
2820 reg = FDI_RX_IIR(pipe);
2821 temp = I915_READ(reg);
2822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002823
Jesse Barnes139ccd32013-08-19 11:04:55 -07002824 if (temp & FDI_RX_SYMBOL_LOCK ||
2825 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2826 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2827 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2828 i);
2829 goto train_done;
2830 }
2831 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002832 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002833 if (i == 4)
2834 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002835 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002836
Jesse Barnes139ccd32013-08-19 11:04:55 -07002837train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002838 DRM_DEBUG_KMS("FDI train done.\n");
2839}
2840
Daniel Vetter88cefb62012-08-12 19:27:14 +02002841static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002842{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002843 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002844 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002845 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002846 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002847
Jesse Barnesc64e3112010-09-10 11:27:03 -07002848
Jesse Barnes0e23b992010-09-10 11:10:00 -07002849 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002850 reg = FDI_RX_CTL(pipe);
2851 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002852 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2853 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002854 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002855 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2856
2857 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002858 udelay(200);
2859
2860 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 temp = I915_READ(reg);
2862 I915_WRITE(reg, temp | FDI_PCDCLK);
2863
2864 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002865 udelay(200);
2866
Paulo Zanoni20749732012-11-23 15:30:38 -02002867 /* Enable CPU FDI TX PLL, always on for Ironlake */
2868 reg = FDI_TX_CTL(pipe);
2869 temp = I915_READ(reg);
2870 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2871 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002872
Paulo Zanoni20749732012-11-23 15:30:38 -02002873 POSTING_READ(reg);
2874 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002875 }
2876}
2877
Daniel Vetter88cefb62012-08-12 19:27:14 +02002878static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2879{
2880 struct drm_device *dev = intel_crtc->base.dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 int pipe = intel_crtc->pipe;
2883 u32 reg, temp;
2884
2885 /* Switch from PCDclk to Rawclk */
2886 reg = FDI_RX_CTL(pipe);
2887 temp = I915_READ(reg);
2888 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2889
2890 /* Disable CPU FDI TX PLL */
2891 reg = FDI_TX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2894
2895 POSTING_READ(reg);
2896 udelay(100);
2897
2898 reg = FDI_RX_CTL(pipe);
2899 temp = I915_READ(reg);
2900 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2901
2902 /* Wait for the clocks to turn off. */
2903 POSTING_READ(reg);
2904 udelay(100);
2905}
2906
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002907static void ironlake_fdi_disable(struct drm_crtc *crtc)
2908{
2909 struct drm_device *dev = crtc->dev;
2910 struct drm_i915_private *dev_priv = dev->dev_private;
2911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2912 int pipe = intel_crtc->pipe;
2913 u32 reg, temp;
2914
2915 /* disable CPU FDI tx and PCH FDI rx */
2916 reg = FDI_TX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2919 POSTING_READ(reg);
2920
2921 reg = FDI_RX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002924 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002925 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2926
2927 POSTING_READ(reg);
2928 udelay(100);
2929
2930 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002931 if (HAS_PCH_IBX(dev)) {
2932 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002933 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002934
2935 /* still set train pattern 1 */
2936 reg = FDI_TX_CTL(pipe);
2937 temp = I915_READ(reg);
2938 temp &= ~FDI_LINK_TRAIN_NONE;
2939 temp |= FDI_LINK_TRAIN_PATTERN_1;
2940 I915_WRITE(reg, temp);
2941
2942 reg = FDI_RX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 if (HAS_PCH_CPT(dev)) {
2945 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2946 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2947 } else {
2948 temp &= ~FDI_LINK_TRAIN_NONE;
2949 temp |= FDI_LINK_TRAIN_PATTERN_1;
2950 }
2951 /* BPC in FDI rx is consistent with that in PIPECONF */
2952 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002953 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002954 I915_WRITE(reg, temp);
2955
2956 POSTING_READ(reg);
2957 udelay(100);
2958}
2959
Chris Wilson5bb61642012-09-27 21:25:58 +01002960static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002965 unsigned long flags;
2966 bool pending;
2967
Ville Syrjälä10d83732013-01-29 18:13:34 +02002968 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2969 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002970 return false;
2971
2972 spin_lock_irqsave(&dev->event_lock, flags);
2973 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2974 spin_unlock_irqrestore(&dev->event_lock, flags);
2975
2976 return pending;
2977}
2978
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002979static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2980{
Chris Wilson0f911282012-04-17 10:05:38 +01002981 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002983
2984 if (crtc->fb == NULL)
2985 return;
2986
Daniel Vetter2c10d572012-12-20 21:24:07 +01002987 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2988
Chris Wilson5bb61642012-09-27 21:25:58 +01002989 wait_event(dev_priv->pending_flip_queue,
2990 !intel_crtc_has_pending_flip(crtc));
2991
Chris Wilson0f911282012-04-17 10:05:38 +01002992 mutex_lock(&dev->struct_mutex);
2993 intel_finish_fb(crtc->fb);
2994 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002995}
2996
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002997/* Program iCLKIP clock to the desired frequency */
2998static void lpt_program_iclkip(struct drm_crtc *crtc)
2999{
3000 struct drm_device *dev = crtc->dev;
3001 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003002 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003003 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3004 u32 temp;
3005
Daniel Vetter09153002012-12-12 14:06:44 +01003006 mutex_lock(&dev_priv->dpio_lock);
3007
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003008 /* It is necessary to ungate the pixclk gate prior to programming
3009 * the divisors, and gate it back when it is done.
3010 */
3011 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3012
3013 /* Disable SSCCTL */
3014 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003015 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3016 SBI_SSCCTL_DISABLE,
3017 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003018
3019 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003020 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003021 auxdiv = 1;
3022 divsel = 0x41;
3023 phaseinc = 0x20;
3024 } else {
3025 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003026 * but the adjusted_mode->crtc_clock in in KHz. To get the
3027 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003028 * convert the virtual clock precision to KHz here for higher
3029 * precision.
3030 */
3031 u32 iclk_virtual_root_freq = 172800 * 1000;
3032 u32 iclk_pi_range = 64;
3033 u32 desired_divisor, msb_divisor_value, pi_value;
3034
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003035 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036 msb_divisor_value = desired_divisor / iclk_pi_range;
3037 pi_value = desired_divisor % iclk_pi_range;
3038
3039 auxdiv = 0;
3040 divsel = msb_divisor_value - 2;
3041 phaseinc = pi_value;
3042 }
3043
3044 /* This should not happen with any sane values */
3045 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3046 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3047 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3048 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3049
3050 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003051 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003052 auxdiv,
3053 divsel,
3054 phasedir,
3055 phaseinc);
3056
3057 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003058 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003059 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3060 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3061 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3062 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3063 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3064 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003065 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003066
3067 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003068 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003069 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3070 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003071 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003072
3073 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003074 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003075 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003076 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077
3078 /* Wait for initialization time */
3079 udelay(24);
3080
3081 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003082
3083 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003084}
3085
Daniel Vetter275f01b22013-05-03 11:49:47 +02003086static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3087 enum pipe pch_transcoder)
3088{
3089 struct drm_device *dev = crtc->base.dev;
3090 struct drm_i915_private *dev_priv = dev->dev_private;
3091 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3092
3093 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3094 I915_READ(HTOTAL(cpu_transcoder)));
3095 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3096 I915_READ(HBLANK(cpu_transcoder)));
3097 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3098 I915_READ(HSYNC(cpu_transcoder)));
3099
3100 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3101 I915_READ(VTOTAL(cpu_transcoder)));
3102 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3103 I915_READ(VBLANK(cpu_transcoder)));
3104 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3105 I915_READ(VSYNC(cpu_transcoder)));
3106 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3107 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3108}
3109
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003110static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3111{
3112 struct drm_i915_private *dev_priv = dev->dev_private;
3113 uint32_t temp;
3114
3115 temp = I915_READ(SOUTH_CHICKEN1);
3116 if (temp & FDI_BC_BIFURCATION_SELECT)
3117 return;
3118
3119 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3120 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3121
3122 temp |= FDI_BC_BIFURCATION_SELECT;
3123 DRM_DEBUG_KMS("enabling fdi C rx\n");
3124 I915_WRITE(SOUTH_CHICKEN1, temp);
3125 POSTING_READ(SOUTH_CHICKEN1);
3126}
3127
3128static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3129{
3130 struct drm_device *dev = intel_crtc->base.dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132
3133 switch (intel_crtc->pipe) {
3134 case PIPE_A:
3135 break;
3136 case PIPE_B:
3137 if (intel_crtc->config.fdi_lanes > 2)
3138 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3139 else
3140 cpt_enable_fdi_bc_bifurcation(dev);
3141
3142 break;
3143 case PIPE_C:
3144 cpt_enable_fdi_bc_bifurcation(dev);
3145
3146 break;
3147 default:
3148 BUG();
3149 }
3150}
3151
Jesse Barnesf67a5592011-01-05 10:31:48 -08003152/*
3153 * Enable PCH resources required for PCH ports:
3154 * - PCH PLLs
3155 * - FDI training & RX/TX
3156 * - update transcoder timings
3157 * - DP transcoding bits
3158 * - transcoder
3159 */
3160static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003161{
3162 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3165 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003166 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003167
Daniel Vetterab9412b2013-05-03 11:49:46 +02003168 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003169
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003170 if (IS_IVYBRIDGE(dev))
3171 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3172
Daniel Vettercd986ab2012-10-26 10:58:12 +02003173 /* Write the TU size bits before fdi link training, so that error
3174 * detection works. */
3175 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3176 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3177
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003178 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003179 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003180
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003181 /* We need to program the right clock selection before writing the pixel
3182 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003183 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003184 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003185
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003186 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003187 temp |= TRANS_DPLL_ENABLE(pipe);
3188 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003189 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003190 temp |= sel;
3191 else
3192 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003193 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003194 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003195
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003196 /* XXX: pch pll's can be enabled any time before we enable the PCH
3197 * transcoder, and we actually should do this to not upset any PCH
3198 * transcoder that already use the clock when we share it.
3199 *
3200 * Note that enable_shared_dpll tries to do the right thing, but
3201 * get_shared_dpll unconditionally resets the pll - we need that to have
3202 * the right LVDS enable sequence. */
3203 ironlake_enable_shared_dpll(intel_crtc);
3204
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003205 /* set transcoder timing, panel must allow it */
3206 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003207 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003209 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003210
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003211 /* For PCH DP, enable TRANS_DP_CTL */
3212 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003213 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3214 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003215 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 reg = TRANS_DP_CTL(pipe);
3217 temp = I915_READ(reg);
3218 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003219 TRANS_DP_SYNC_MASK |
3220 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 temp |= (TRANS_DP_OUTPUT_ENABLE |
3222 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003223 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003224
3225 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003226 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003227 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003229
3230 switch (intel_trans_dp_port_sel(crtc)) {
3231 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003232 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003233 break;
3234 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003236 break;
3237 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003238 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003239 break;
3240 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003241 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003242 }
3243
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003245 }
3246
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003247 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003248}
3249
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003250static void lpt_pch_enable(struct drm_crtc *crtc)
3251{
3252 struct drm_device *dev = crtc->dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003255 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003256
Daniel Vetterab9412b2013-05-03 11:49:46 +02003257 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003258
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003259 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003260
Paulo Zanoni0540e482012-10-31 18:12:40 -02003261 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003262 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003263
Paulo Zanoni937bb612012-10-31 18:12:47 -02003264 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003265}
3266
Daniel Vettere2b78262013-06-07 23:10:03 +02003267static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003268{
Daniel Vettere2b78262013-06-07 23:10:03 +02003269 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003270
3271 if (pll == NULL)
3272 return;
3273
3274 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003275 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276 return;
3277 }
3278
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003279 if (--pll->refcount == 0) {
3280 WARN_ON(pll->on);
3281 WARN_ON(pll->active);
3282 }
3283
Daniel Vettera43f6e02013-06-07 23:10:32 +02003284 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003285}
3286
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003287static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003288{
Daniel Vettere2b78262013-06-07 23:10:03 +02003289 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3290 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3291 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003292
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003293 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003294 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3295 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003296 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003297 }
3298
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003299 if (HAS_PCH_IBX(dev_priv->dev)) {
3300 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003301 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003302 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003303
Daniel Vetter46edb022013-06-05 13:34:12 +02003304 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3305 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003306
3307 goto found;
3308 }
3309
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003310 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3311 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312
3313 /* Only want to check enabled timings first */
3314 if (pll->refcount == 0)
3315 continue;
3316
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003317 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3318 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003319 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003320 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003321 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322
3323 goto found;
3324 }
3325 }
3326
3327 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003328 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3329 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003330 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003331 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3332 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003333 goto found;
3334 }
3335 }
3336
3337 return NULL;
3338
3339found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003340 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003341 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3342 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003343
Daniel Vettercdbd2312013-06-05 13:34:03 +02003344 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003345 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3346 sizeof(pll->hw_state));
3347
Daniel Vetter46edb022013-06-05 13:34:12 +02003348 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003349 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003350 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003351
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003352 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003353 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003354 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003355
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003356 return pll;
3357}
3358
Daniel Vettera1520312013-05-03 11:49:50 +02003359static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003360{
3361 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003362 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003363 u32 temp;
3364
3365 temp = I915_READ(dslreg);
3366 udelay(500);
3367 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003368 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003369 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003370 }
3371}
3372
Jesse Barnesb074cec2013-04-25 12:55:02 -07003373static void ironlake_pfit_enable(struct intel_crtc *crtc)
3374{
3375 struct drm_device *dev = crtc->base.dev;
3376 struct drm_i915_private *dev_priv = dev->dev_private;
3377 int pipe = crtc->pipe;
3378
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003379 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003380 /* Force use of hard-coded filter coefficients
3381 * as some pre-programmed values are broken,
3382 * e.g. x201.
3383 */
3384 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3385 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3386 PF_PIPE_SEL_IVB(pipe));
3387 else
3388 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3389 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3390 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003391 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003392}
3393
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003394static void intel_enable_planes(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3398 struct intel_plane *intel_plane;
3399
3400 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3401 if (intel_plane->pipe == pipe)
3402 intel_plane_restore(&intel_plane->base);
3403}
3404
3405static void intel_disable_planes(struct drm_crtc *crtc)
3406{
3407 struct drm_device *dev = crtc->dev;
3408 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3409 struct intel_plane *intel_plane;
3410
3411 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3412 if (intel_plane->pipe == pipe)
3413 intel_plane_disable(&intel_plane->base);
3414}
3415
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003416void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003417{
3418 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3419
3420 if (!crtc->config.ips_enabled)
3421 return;
3422
3423 /* We can only enable IPS after we enable a plane and wait for a vblank.
3424 * We guarantee that the plane is enabled by calling intel_enable_ips
3425 * only after intel_enable_plane. And intel_enable_plane already waits
3426 * for a vblank, so all we need to do here is to enable the IPS bit. */
3427 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003428 if (IS_BROADWELL(crtc->base.dev)) {
3429 mutex_lock(&dev_priv->rps.hw_lock);
3430 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3431 mutex_unlock(&dev_priv->rps.hw_lock);
3432 /* Quoting Art Runyan: "its not safe to expect any particular
3433 * value in IPS_CTL bit 31 after enabling IPS through the
3434 * mailbox." Therefore we need to defer waiting on the state
3435 * change.
3436 * TODO: need to fix this for state checker
3437 */
3438 } else {
3439 I915_WRITE(IPS_CTL, IPS_ENABLE);
3440 /* The bit only becomes 1 in the next vblank, so this wait here
3441 * is essentially intel_wait_for_vblank. If we don't have this
3442 * and don't wait for vblanks until the end of crtc_enable, then
3443 * the HW state readout code will complain that the expected
3444 * IPS_CTL value is not the one we read. */
3445 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3446 DRM_ERROR("Timed out waiting for IPS enable\n");
3447 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003448}
3449
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003450void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003451{
3452 struct drm_device *dev = crtc->base.dev;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454
3455 if (!crtc->config.ips_enabled)
3456 return;
3457
3458 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003459 if (IS_BROADWELL(crtc->base.dev)) {
3460 mutex_lock(&dev_priv->rps.hw_lock);
3461 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3462 mutex_unlock(&dev_priv->rps.hw_lock);
3463 } else
3464 I915_WRITE(IPS_CTL, 0);
Paulo Zanonid77e4532013-09-24 13:52:55 -03003465 POSTING_READ(IPS_CTL);
3466
3467 /* We need to wait for a vblank before we can disable the plane. */
3468 intel_wait_for_vblank(dev, crtc->pipe);
3469}
3470
3471/** Loads the palette/gamma unit for the CRTC with the prepared values */
3472static void intel_crtc_load_lut(struct drm_crtc *crtc)
3473{
3474 struct drm_device *dev = crtc->dev;
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3477 enum pipe pipe = intel_crtc->pipe;
3478 int palreg = PALETTE(pipe);
3479 int i;
3480 bool reenable_ips = false;
3481
3482 /* The clocks have to be on to load the palette. */
3483 if (!crtc->enabled || !intel_crtc->active)
3484 return;
3485
3486 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3487 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3488 assert_dsi_pll_enabled(dev_priv);
3489 else
3490 assert_pll_enabled(dev_priv, pipe);
3491 }
3492
3493 /* use legacy palette for Ironlake */
3494 if (HAS_PCH_SPLIT(dev))
3495 palreg = LGC_PALETTE(pipe);
3496
3497 /* Workaround : Do not read or write the pipe palette/gamma data while
3498 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3499 */
3500 if (intel_crtc->config.ips_enabled &&
3501 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3502 GAMMA_MODE_MODE_SPLIT)) {
3503 hsw_disable_ips(intel_crtc);
3504 reenable_ips = true;
3505 }
3506
3507 for (i = 0; i < 256; i++) {
3508 I915_WRITE(palreg + 4 * i,
3509 (intel_crtc->lut_r[i] << 16) |
3510 (intel_crtc->lut_g[i] << 8) |
3511 intel_crtc->lut_b[i]);
3512 }
3513
3514 if (reenable_ips)
3515 hsw_enable_ips(intel_crtc);
3516}
3517
Jesse Barnesf67a5592011-01-05 10:31:48 -08003518static void ironlake_crtc_enable(struct drm_crtc *crtc)
3519{
3520 struct drm_device *dev = crtc->dev;
3521 struct drm_i915_private *dev_priv = dev->dev_private;
3522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003523 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003524 int pipe = intel_crtc->pipe;
3525 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003526
Daniel Vetter08a48462012-07-02 11:43:47 +02003527 WARN_ON(!crtc->enabled);
3528
Jesse Barnesf67a5592011-01-05 10:31:48 -08003529 if (intel_crtc->active)
3530 return;
3531
3532 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003533
3534 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3535 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3536
Daniel Vetterf6736a12013-06-05 13:34:30 +02003537 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003538 if (encoder->pre_enable)
3539 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003540
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003541 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003542 /* Note: FDI PLL enabling _must_ be done before we enable the
3543 * cpu pipes, hence this is separate from all the other fdi/pch
3544 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003545 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003546 } else {
3547 assert_fdi_tx_disabled(dev_priv, pipe);
3548 assert_fdi_rx_disabled(dev_priv, pipe);
3549 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003550
Jesse Barnesb074cec2013-04-25 12:55:02 -07003551 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003552
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003553 /*
3554 * On ILK+ LUT must be loaded before the pipe is running but with
3555 * clocks enabled
3556 */
3557 intel_crtc_load_lut(crtc);
3558
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003559 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003560 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003561 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003562 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003563 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003564 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003565
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003566 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003567 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003568
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003569 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003570 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003571 mutex_unlock(&dev->struct_mutex);
3572
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003573 for_each_encoder_on_crtc(dev, crtc, encoder)
3574 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003575
3576 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003577 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003578
3579 /*
3580 * There seems to be a race in PCH platform hw (at least on some
3581 * outputs) where an enabled pipe still completes any pageflip right
3582 * away (as if the pipe is off) instead of waiting for vblank. As soon
3583 * as the first vblank happend, everything works as expected. Hence just
3584 * wait for one vblank before returning to avoid strange things
3585 * happening.
3586 */
3587 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003588}
3589
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003590/* IPS only exists on ULT machines and is tied to pipe A. */
3591static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3592{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003593 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003594}
3595
Ville Syrjälädda9a662013-09-19 17:00:37 -03003596static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3597{
3598 struct drm_device *dev = crtc->dev;
3599 struct drm_i915_private *dev_priv = dev->dev_private;
3600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3601 int pipe = intel_crtc->pipe;
3602 int plane = intel_crtc->plane;
3603
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003604 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003605 intel_enable_planes(crtc);
3606 intel_crtc_update_cursor(crtc, true);
3607
3608 hsw_enable_ips(intel_crtc);
3609
3610 mutex_lock(&dev->struct_mutex);
3611 intel_update_fbc(dev);
3612 mutex_unlock(&dev->struct_mutex);
3613}
3614
3615static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3616{
3617 struct drm_device *dev = crtc->dev;
3618 struct drm_i915_private *dev_priv = dev->dev_private;
3619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3620 int pipe = intel_crtc->pipe;
3621 int plane = intel_crtc->plane;
3622
3623 intel_crtc_wait_for_pending_flips(crtc);
3624 drm_vblank_off(dev, pipe);
3625
3626 /* FBC must be disabled before disabling the plane on HSW. */
3627 if (dev_priv->fbc.plane == plane)
3628 intel_disable_fbc(dev);
3629
3630 hsw_disable_ips(intel_crtc);
3631
3632 intel_crtc_update_cursor(crtc, false);
3633 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003634 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003635}
3636
Paulo Zanonie4916942013-09-20 16:21:19 -03003637/*
3638 * This implements the workaround described in the "notes" section of the mode
3639 * set sequence documentation. When going from no pipes or single pipe to
3640 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3641 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3642 */
3643static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3644{
3645 struct drm_device *dev = crtc->base.dev;
3646 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3647
3648 /* We want to get the other_active_crtc only if there's only 1 other
3649 * active crtc. */
3650 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3651 if (!crtc_it->active || crtc_it == crtc)
3652 continue;
3653
3654 if (other_active_crtc)
3655 return;
3656
3657 other_active_crtc = crtc_it;
3658 }
3659 if (!other_active_crtc)
3660 return;
3661
3662 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3663 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3664}
3665
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003666static void haswell_crtc_enable(struct drm_crtc *crtc)
3667{
3668 struct drm_device *dev = crtc->dev;
3669 struct drm_i915_private *dev_priv = dev->dev_private;
3670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3671 struct intel_encoder *encoder;
3672 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003673
3674 WARN_ON(!crtc->enabled);
3675
3676 if (intel_crtc->active)
3677 return;
3678
3679 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003680
3681 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3682 if (intel_crtc->config.has_pch_encoder)
3683 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3684
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003685 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003686 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003687
3688 for_each_encoder_on_crtc(dev, crtc, encoder)
3689 if (encoder->pre_enable)
3690 encoder->pre_enable(encoder);
3691
Paulo Zanoni1f544382012-10-24 11:32:00 -02003692 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003693
Jesse Barnesb074cec2013-04-25 12:55:02 -07003694 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003695
3696 /*
3697 * On ILK+ LUT must be loaded before the pipe is running but with
3698 * clocks enabled
3699 */
3700 intel_crtc_load_lut(crtc);
3701
Paulo Zanoni1f544382012-10-24 11:32:00 -02003702 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003703 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003704
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003705 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003706 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003707 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003708
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003709 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003710 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003711
Jani Nikula8807e552013-08-30 19:40:32 +03003712 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003713 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003714 intel_opregion_notify_encoder(encoder, true);
3715 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003716
Paulo Zanonie4916942013-09-20 16:21:19 -03003717 /* If we change the relative order between pipe/planes enabling, we need
3718 * to change the workaround. */
3719 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003720 haswell_crtc_enable_planes(crtc);
3721
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003722 /*
3723 * There seems to be a race in PCH platform hw (at least on some
3724 * outputs) where an enabled pipe still completes any pageflip right
3725 * away (as if the pipe is off) instead of waiting for vblank. As soon
3726 * as the first vblank happend, everything works as expected. Hence just
3727 * wait for one vblank before returning to avoid strange things
3728 * happening.
3729 */
3730 intel_wait_for_vblank(dev, intel_crtc->pipe);
3731}
3732
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003733static void ironlake_pfit_disable(struct intel_crtc *crtc)
3734{
3735 struct drm_device *dev = crtc->base.dev;
3736 struct drm_i915_private *dev_priv = dev->dev_private;
3737 int pipe = crtc->pipe;
3738
3739 /* To avoid upsetting the power well on haswell only disable the pfit if
3740 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003741 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003742 I915_WRITE(PF_CTL(pipe), 0);
3743 I915_WRITE(PF_WIN_POS(pipe), 0);
3744 I915_WRITE(PF_WIN_SZ(pipe), 0);
3745 }
3746}
3747
Jesse Barnes6be4a602010-09-10 10:26:01 -07003748static void ironlake_crtc_disable(struct drm_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003753 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003754 int pipe = intel_crtc->pipe;
3755 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003756 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003757
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003758
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003759 if (!intel_crtc->active)
3760 return;
3761
Daniel Vetterea9d7582012-07-10 10:42:52 +02003762 for_each_encoder_on_crtc(dev, crtc, encoder)
3763 encoder->disable(encoder);
3764
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003765 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003766 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003767
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003768 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003769 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003770
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003771 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003772 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003773 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003774
Daniel Vetterd925c592013-06-05 13:34:04 +02003775 if (intel_crtc->config.has_pch_encoder)
3776 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3777
Jesse Barnesb24e7172011-01-04 15:09:30 -08003778 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003779
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003780 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003781
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003782 for_each_encoder_on_crtc(dev, crtc, encoder)
3783 if (encoder->post_disable)
3784 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003785
Daniel Vetterd925c592013-06-05 13:34:04 +02003786 if (intel_crtc->config.has_pch_encoder) {
3787 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003788
Daniel Vetterd925c592013-06-05 13:34:04 +02003789 ironlake_disable_pch_transcoder(dev_priv, pipe);
3790 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003791
Daniel Vetterd925c592013-06-05 13:34:04 +02003792 if (HAS_PCH_CPT(dev)) {
3793 /* disable TRANS_DP_CTL */
3794 reg = TRANS_DP_CTL(pipe);
3795 temp = I915_READ(reg);
3796 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3797 TRANS_DP_PORT_SEL_MASK);
3798 temp |= TRANS_DP_PORT_SEL_NONE;
3799 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003800
Daniel Vetterd925c592013-06-05 13:34:04 +02003801 /* disable DPLL_SEL */
3802 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003803 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003804 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003805 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003806
3807 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003808 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003809
3810 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003811 }
3812
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003813 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003814 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003815
3816 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003817 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003818 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003819}
3820
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003821static void haswell_crtc_disable(struct drm_crtc *crtc)
3822{
3823 struct drm_device *dev = crtc->dev;
3824 struct drm_i915_private *dev_priv = dev->dev_private;
3825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3826 struct intel_encoder *encoder;
3827 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003828 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003829
3830 if (!intel_crtc->active)
3831 return;
3832
Ville Syrjälädda9a662013-09-19 17:00:37 -03003833 haswell_crtc_disable_planes(crtc);
3834
Jani Nikula8807e552013-08-30 19:40:32 +03003835 for_each_encoder_on_crtc(dev, crtc, encoder) {
3836 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003837 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003838 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003839
Paulo Zanoni86642812013-04-12 17:57:57 -03003840 if (intel_crtc->config.has_pch_encoder)
3841 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003842 intel_disable_pipe(dev_priv, pipe);
3843
Paulo Zanoniad80a812012-10-24 16:06:19 -02003844 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003845
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003846 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003847
Paulo Zanoni1f544382012-10-24 11:32:00 -02003848 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003849
3850 for_each_encoder_on_crtc(dev, crtc, encoder)
3851 if (encoder->post_disable)
3852 encoder->post_disable(encoder);
3853
Daniel Vetter88adfff2013-03-28 10:42:01 +01003854 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003855 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003856 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003857 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003858 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003859
3860 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003861 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003862
3863 mutex_lock(&dev->struct_mutex);
3864 intel_update_fbc(dev);
3865 mutex_unlock(&dev->struct_mutex);
3866}
3867
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003868static void ironlake_crtc_off(struct drm_crtc *crtc)
3869{
3870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003871 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003872}
3873
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003874static void haswell_crtc_off(struct drm_crtc *crtc)
3875{
3876 intel_ddi_put_crtc_pll(crtc);
3877}
3878
Daniel Vetter02e792f2009-09-15 22:57:34 +02003879static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3880{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003881 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003882 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003883 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003884
Chris Wilson23f09ce2010-08-12 13:53:37 +01003885 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003886 dev_priv->mm.interruptible = false;
3887 (void) intel_overlay_switch_off(intel_crtc->overlay);
3888 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003889 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003890 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003891
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003892 /* Let userspace switch the overlay on again. In most cases userspace
3893 * has to recompute where to put it anyway.
3894 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003895}
3896
Egbert Eich61bc95c2013-03-04 09:24:38 -05003897/**
3898 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3899 * cursor plane briefly if not already running after enabling the display
3900 * plane.
3901 * This workaround avoids occasional blank screens when self refresh is
3902 * enabled.
3903 */
3904static void
3905g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3906{
3907 u32 cntl = I915_READ(CURCNTR(pipe));
3908
3909 if ((cntl & CURSOR_MODE) == 0) {
3910 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3911
3912 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3913 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3914 intel_wait_for_vblank(dev_priv->dev, pipe);
3915 I915_WRITE(CURCNTR(pipe), cntl);
3916 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3917 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3918 }
3919}
3920
Jesse Barnes2dd24552013-04-25 12:55:01 -07003921static void i9xx_pfit_enable(struct intel_crtc *crtc)
3922{
3923 struct drm_device *dev = crtc->base.dev;
3924 struct drm_i915_private *dev_priv = dev->dev_private;
3925 struct intel_crtc_config *pipe_config = &crtc->config;
3926
Daniel Vetter328d8e82013-05-08 10:36:31 +02003927 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003928 return;
3929
Daniel Vetterc0b03412013-05-28 12:05:54 +02003930 /*
3931 * The panel fitter should only be adjusted whilst the pipe is disabled,
3932 * according to register description and PRM.
3933 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003934 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3935 assert_pipe_disabled(dev_priv, crtc->pipe);
3936
Jesse Barnesb074cec2013-04-25 12:55:02 -07003937 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3938 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003939
3940 /* Border color in case we don't scale up to the full screen. Black by
3941 * default, change to something else for debugging. */
3942 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003943}
3944
Jesse Barnes586f49d2013-11-04 16:06:59 -08003945int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003946{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003947 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003948
Jesse Barnes586f49d2013-11-04 16:06:59 -08003949 /* Obtain SKU information */
3950 mutex_lock(&dev_priv->dpio_lock);
3951 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3952 CCK_FUSE_HPLL_FREQ_MASK;
3953 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003954
Jesse Barnes586f49d2013-11-04 16:06:59 -08003955 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003956}
3957
3958/* Adjust CDclk dividers to allow high res or save power if possible */
3959static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3960{
3961 struct drm_i915_private *dev_priv = dev->dev_private;
3962 u32 val, cmd;
3963
3964 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3965 cmd = 2;
3966 else if (cdclk == 266)
3967 cmd = 1;
3968 else
3969 cmd = 0;
3970
3971 mutex_lock(&dev_priv->rps.hw_lock);
3972 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3973 val &= ~DSPFREQGUAR_MASK;
3974 val |= (cmd << DSPFREQGUAR_SHIFT);
3975 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3976 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3977 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3978 50)) {
3979 DRM_ERROR("timed out waiting for CDclk change\n");
3980 }
3981 mutex_unlock(&dev_priv->rps.hw_lock);
3982
3983 if (cdclk == 400) {
3984 u32 divider, vco;
3985
3986 vco = valleyview_get_vco(dev_priv);
3987 divider = ((vco << 1) / cdclk) - 1;
3988
3989 mutex_lock(&dev_priv->dpio_lock);
3990 /* adjust cdclk divider */
3991 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
3992 val &= ~0xf;
3993 val |= divider;
3994 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
3995 mutex_unlock(&dev_priv->dpio_lock);
3996 }
3997
3998 mutex_lock(&dev_priv->dpio_lock);
3999 /* adjust self-refresh exit latency value */
4000 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4001 val &= ~0x7f;
4002
4003 /*
4004 * For high bandwidth configs, we set a higher latency in the bunit
4005 * so that the core display fetch happens in time to avoid underruns.
4006 */
4007 if (cdclk == 400)
4008 val |= 4500 / 250; /* 4.5 usec */
4009 else
4010 val |= 3000 / 250; /* 3.0 usec */
4011 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4012 mutex_unlock(&dev_priv->dpio_lock);
4013
4014 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4015 intel_i2c_reset(dev);
4016}
4017
4018static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4019{
4020 int cur_cdclk, vco;
4021 int divider;
4022
4023 vco = valleyview_get_vco(dev_priv);
4024
4025 mutex_lock(&dev_priv->dpio_lock);
4026 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4027 mutex_unlock(&dev_priv->dpio_lock);
4028
4029 divider &= 0xf;
4030
4031 cur_cdclk = (vco << 1) / (divider + 1);
4032
4033 return cur_cdclk;
4034}
4035
4036static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4037 int max_pixclk)
4038{
4039 int cur_cdclk;
4040
4041 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4042
4043 /*
4044 * Really only a few cases to deal with, as only 4 CDclks are supported:
4045 * 200MHz
4046 * 267MHz
4047 * 320MHz
4048 * 400MHz
4049 * So we check to see whether we're above 90% of the lower bin and
4050 * adjust if needed.
4051 */
4052 if (max_pixclk > 288000) {
4053 return 400;
4054 } else if (max_pixclk > 240000) {
4055 return 320;
4056 } else
4057 return 266;
4058 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4059}
4060
4061static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
4062 unsigned modeset_pipes,
4063 struct intel_crtc_config *pipe_config)
4064{
4065 struct drm_device *dev = dev_priv->dev;
4066 struct intel_crtc *intel_crtc;
4067 int max_pixclk = 0;
4068
4069 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4070 base.head) {
4071 if (modeset_pipes & (1 << intel_crtc->pipe))
4072 max_pixclk = max(max_pixclk,
4073 pipe_config->adjusted_mode.crtc_clock);
4074 else if (intel_crtc->base.enabled)
4075 max_pixclk = max(max_pixclk,
4076 intel_crtc->config.adjusted_mode.crtc_clock);
4077 }
4078
4079 return max_pixclk;
4080}
4081
4082static void valleyview_modeset_global_pipes(struct drm_device *dev,
4083 unsigned *prepare_pipes,
4084 unsigned modeset_pipes,
4085 struct intel_crtc_config *pipe_config)
4086{
4087 struct drm_i915_private *dev_priv = dev->dev_private;
4088 struct intel_crtc *intel_crtc;
4089 int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
4090 pipe_config);
4091 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4092
4093 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4094 return;
4095
4096 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4097 base.head)
4098 if (intel_crtc->base.enabled)
4099 *prepare_pipes |= (1 << intel_crtc->pipe);
4100}
4101
4102static void valleyview_modeset_global_resources(struct drm_device *dev)
4103{
4104 struct drm_i915_private *dev_priv = dev->dev_private;
4105 int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
4106 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4107 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4108
4109 if (req_cdclk != cur_cdclk)
4110 valleyview_set_cdclk(dev, req_cdclk);
4111}
4112
Jesse Barnes89b667f2013-04-18 14:51:36 -07004113static void valleyview_crtc_enable(struct drm_crtc *crtc)
4114{
4115 struct drm_device *dev = crtc->dev;
4116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4118 struct intel_encoder *encoder;
4119 int pipe = intel_crtc->pipe;
4120 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004121 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004122
4123 WARN_ON(!crtc->enabled);
4124
4125 if (intel_crtc->active)
4126 return;
4127
4128 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004129
Jesse Barnes89b667f2013-04-18 14:51:36 -07004130 for_each_encoder_on_crtc(dev, crtc, encoder)
4131 if (encoder->pre_pll_enable)
4132 encoder->pre_pll_enable(encoder);
4133
Jani Nikula23538ef2013-08-27 15:12:22 +03004134 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4135
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004136 if (!is_dsi)
4137 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004138
4139 for_each_encoder_on_crtc(dev, crtc, encoder)
4140 if (encoder->pre_enable)
4141 encoder->pre_enable(encoder);
4142
Jesse Barnes2dd24552013-04-25 12:55:01 -07004143 i9xx_pfit_enable(intel_crtc);
4144
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004145 intel_crtc_load_lut(crtc);
4146
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004147 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004148 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004149 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004150 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004151 intel_crtc_update_cursor(crtc, true);
4152
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004153 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004154
4155 for_each_encoder_on_crtc(dev, crtc, encoder)
4156 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004157}
4158
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004159static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004160{
4161 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004162 struct drm_i915_private *dev_priv = dev->dev_private;
4163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004164 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004165 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004166 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004167
Daniel Vetter08a48462012-07-02 11:43:47 +02004168 WARN_ON(!crtc->enabled);
4169
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004170 if (intel_crtc->active)
4171 return;
4172
4173 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004174
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004175 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004176 if (encoder->pre_enable)
4177 encoder->pre_enable(encoder);
4178
Daniel Vetterf6736a12013-06-05 13:34:30 +02004179 i9xx_enable_pll(intel_crtc);
4180
Jesse Barnes2dd24552013-04-25 12:55:01 -07004181 i9xx_pfit_enable(intel_crtc);
4182
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004183 intel_crtc_load_lut(crtc);
4184
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004185 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004186 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004187 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004188 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004189 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004190 if (IS_G4X(dev))
4191 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004192 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004193
4194 /* Give the overlay scaler a chance to enable if it's on this pipe */
4195 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004196
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004197 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004198
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004199 for_each_encoder_on_crtc(dev, crtc, encoder)
4200 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004201}
4202
Daniel Vetter87476d62013-04-11 16:29:06 +02004203static void i9xx_pfit_disable(struct intel_crtc *crtc)
4204{
4205 struct drm_device *dev = crtc->base.dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004207
4208 if (!crtc->config.gmch_pfit.control)
4209 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004210
4211 assert_pipe_disabled(dev_priv, crtc->pipe);
4212
Daniel Vetter328d8e82013-05-08 10:36:31 +02004213 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4214 I915_READ(PFIT_CONTROL));
4215 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004216}
4217
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004218static void i9xx_crtc_disable(struct drm_crtc *crtc)
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004223 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004224 int pipe = intel_crtc->pipe;
4225 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004226
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004227 if (!intel_crtc->active)
4228 return;
4229
Daniel Vetterea9d7582012-07-10 10:42:52 +02004230 for_each_encoder_on_crtc(dev, crtc, encoder)
4231 encoder->disable(encoder);
4232
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004233 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004234 intel_crtc_wait_for_pending_flips(crtc);
4235 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004236
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004237 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004238 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004239
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004240 intel_crtc_dpms_overlay(intel_crtc, false);
4241 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004242 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004243 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004244
Jesse Barnesb24e7172011-01-04 15:09:30 -08004245 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004246
Daniel Vetter87476d62013-04-11 16:29:06 +02004247 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004248
Jesse Barnes89b667f2013-04-18 14:51:36 -07004249 for_each_encoder_on_crtc(dev, crtc, encoder)
4250 if (encoder->post_disable)
4251 encoder->post_disable(encoder);
4252
Jesse Barnesf6071162013-10-01 10:41:38 -07004253 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4254 vlv_disable_pll(dev_priv, pipe);
4255 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004256 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004257
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004258 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004259 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004260
Chris Wilson6b383a72010-09-13 13:54:26 +01004261 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004262}
4263
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264static void i9xx_crtc_off(struct drm_crtc *crtc)
4265{
4266}
4267
Daniel Vetter976f8a22012-07-08 22:34:21 +02004268static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4269 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004270{
4271 struct drm_device *dev = crtc->dev;
4272 struct drm_i915_master_private *master_priv;
4273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4274 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004275
4276 if (!dev->primary->master)
4277 return;
4278
4279 master_priv = dev->primary->master->driver_priv;
4280 if (!master_priv->sarea_priv)
4281 return;
4282
Jesse Barnes79e53942008-11-07 14:24:08 -08004283 switch (pipe) {
4284 case 0:
4285 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4286 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4287 break;
4288 case 1:
4289 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4290 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4291 break;
4292 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004293 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004294 break;
4295 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004296}
4297
Daniel Vetter976f8a22012-07-08 22:34:21 +02004298/**
4299 * Sets the power management mode of the pipe and plane.
4300 */
4301void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004302{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004303 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004304 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004305 struct intel_encoder *intel_encoder;
4306 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004307
Daniel Vetter976f8a22012-07-08 22:34:21 +02004308 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4309 enable |= intel_encoder->connectors_active;
4310
4311 if (enable)
4312 dev_priv->display.crtc_enable(crtc);
4313 else
4314 dev_priv->display.crtc_disable(crtc);
4315
4316 intel_crtc_update_sarea(crtc, enable);
4317}
4318
Daniel Vetter976f8a22012-07-08 22:34:21 +02004319static void intel_crtc_disable(struct drm_crtc *crtc)
4320{
4321 struct drm_device *dev = crtc->dev;
4322 struct drm_connector *connector;
4323 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004325
4326 /* crtc should still be enabled when we disable it. */
4327 WARN_ON(!crtc->enabled);
4328
4329 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004330 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004331 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004332 dev_priv->display.off(crtc);
4333
Chris Wilson931872f2012-01-16 23:01:13 +00004334 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004335 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004336 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004337
4338 if (crtc->fb) {
4339 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004340 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004341 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004342 crtc->fb = NULL;
4343 }
4344
4345 /* Update computed state. */
4346 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4347 if (!connector->encoder || !connector->encoder->crtc)
4348 continue;
4349
4350 if (connector->encoder->crtc != crtc)
4351 continue;
4352
4353 connector->dpms = DRM_MODE_DPMS_OFF;
4354 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004355 }
4356}
4357
Chris Wilsonea5b2132010-08-04 13:50:23 +01004358void intel_encoder_destroy(struct drm_encoder *encoder)
4359{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004360 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004361
Chris Wilsonea5b2132010-08-04 13:50:23 +01004362 drm_encoder_cleanup(encoder);
4363 kfree(intel_encoder);
4364}
4365
Damien Lespiau92373292013-08-08 22:28:57 +01004366/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004367 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4368 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004369static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004370{
4371 if (mode == DRM_MODE_DPMS_ON) {
4372 encoder->connectors_active = true;
4373
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004374 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004375 } else {
4376 encoder->connectors_active = false;
4377
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004378 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004379 }
4380}
4381
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004382/* Cross check the actual hw state with our own modeset state tracking (and it's
4383 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004384static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004385{
4386 if (connector->get_hw_state(connector)) {
4387 struct intel_encoder *encoder = connector->encoder;
4388 struct drm_crtc *crtc;
4389 bool encoder_enabled;
4390 enum pipe pipe;
4391
4392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4393 connector->base.base.id,
4394 drm_get_connector_name(&connector->base));
4395
4396 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4397 "wrong connector dpms state\n");
4398 WARN(connector->base.encoder != &encoder->base,
4399 "active connector not linked to encoder\n");
4400 WARN(!encoder->connectors_active,
4401 "encoder->connectors_active not set\n");
4402
4403 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4404 WARN(!encoder_enabled, "encoder not enabled\n");
4405 if (WARN_ON(!encoder->base.crtc))
4406 return;
4407
4408 crtc = encoder->base.crtc;
4409
4410 WARN(!crtc->enabled, "crtc not enabled\n");
4411 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4412 WARN(pipe != to_intel_crtc(crtc)->pipe,
4413 "encoder active on the wrong pipe\n");
4414 }
4415}
4416
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004417/* Even simpler default implementation, if there's really no special case to
4418 * consider. */
4419void intel_connector_dpms(struct drm_connector *connector, int mode)
4420{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004421 /* All the simple cases only support two dpms states. */
4422 if (mode != DRM_MODE_DPMS_ON)
4423 mode = DRM_MODE_DPMS_OFF;
4424
4425 if (mode == connector->dpms)
4426 return;
4427
4428 connector->dpms = mode;
4429
4430 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004431 if (connector->encoder)
4432 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004433
Daniel Vetterb9805142012-08-31 17:37:33 +02004434 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004435}
4436
Daniel Vetterf0947c32012-07-02 13:10:34 +02004437/* Simple connector->get_hw_state implementation for encoders that support only
4438 * one connector and no cloning and hence the encoder state determines the state
4439 * of the connector. */
4440bool intel_connector_get_hw_state(struct intel_connector *connector)
4441{
Daniel Vetter24929352012-07-02 20:28:59 +02004442 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004443 struct intel_encoder *encoder = connector->encoder;
4444
4445 return encoder->get_hw_state(encoder, &pipe);
4446}
4447
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004448static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4449 struct intel_crtc_config *pipe_config)
4450{
4451 struct drm_i915_private *dev_priv = dev->dev_private;
4452 struct intel_crtc *pipe_B_crtc =
4453 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4454
4455 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4456 pipe_name(pipe), pipe_config->fdi_lanes);
4457 if (pipe_config->fdi_lanes > 4) {
4458 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4459 pipe_name(pipe), pipe_config->fdi_lanes);
4460 return false;
4461 }
4462
Paulo Zanonibafb6552013-11-02 21:07:44 -07004463 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004464 if (pipe_config->fdi_lanes > 2) {
4465 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4466 pipe_config->fdi_lanes);
4467 return false;
4468 } else {
4469 return true;
4470 }
4471 }
4472
4473 if (INTEL_INFO(dev)->num_pipes == 2)
4474 return true;
4475
4476 /* Ivybridge 3 pipe is really complicated */
4477 switch (pipe) {
4478 case PIPE_A:
4479 return true;
4480 case PIPE_B:
4481 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4482 pipe_config->fdi_lanes > 2) {
4483 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4484 pipe_name(pipe), pipe_config->fdi_lanes);
4485 return false;
4486 }
4487 return true;
4488 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004489 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004490 pipe_B_crtc->config.fdi_lanes <= 2) {
4491 if (pipe_config->fdi_lanes > 2) {
4492 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4493 pipe_name(pipe), pipe_config->fdi_lanes);
4494 return false;
4495 }
4496 } else {
4497 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4498 return false;
4499 }
4500 return true;
4501 default:
4502 BUG();
4503 }
4504}
4505
Daniel Vettere29c22c2013-02-21 00:00:16 +01004506#define RETRY 1
4507static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4508 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004509{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004510 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004511 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004512 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004513 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004514
Daniel Vettere29c22c2013-02-21 00:00:16 +01004515retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004516 /* FDI is a binary signal running at ~2.7GHz, encoding
4517 * each output octet as 10 bits. The actual frequency
4518 * is stored as a divider into a 100MHz clock, and the
4519 * mode pixel clock is stored in units of 1KHz.
4520 * Hence the bw of each lane in terms of the mode signal
4521 * is:
4522 */
4523 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4524
Damien Lespiau241bfc32013-09-25 16:45:37 +01004525 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004526
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004527 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004528 pipe_config->pipe_bpp);
4529
4530 pipe_config->fdi_lanes = lane;
4531
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004532 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004533 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004534
Daniel Vettere29c22c2013-02-21 00:00:16 +01004535 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4536 intel_crtc->pipe, pipe_config);
4537 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4538 pipe_config->pipe_bpp -= 2*3;
4539 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4540 pipe_config->pipe_bpp);
4541 needs_recompute = true;
4542 pipe_config->bw_constrained = true;
4543
4544 goto retry;
4545 }
4546
4547 if (needs_recompute)
4548 return RETRY;
4549
4550 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004551}
4552
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004553static void hsw_compute_ips_config(struct intel_crtc *crtc,
4554 struct intel_crtc_config *pipe_config)
4555{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004556 pipe_config->ips_enabled = i915_enable_ips &&
4557 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004558 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004559}
4560
Daniel Vettera43f6e02013-06-07 23:10:32 +02004561static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004562 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004563{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004564 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004565 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004566
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004567 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004568 if (INTEL_INFO(dev)->gen < 4) {
4569 struct drm_i915_private *dev_priv = dev->dev_private;
4570 int clock_limit =
4571 dev_priv->display.get_display_clock_speed(dev);
4572
4573 /*
4574 * Enable pixel doubling when the dot clock
4575 * is > 90% of the (display) core speed.
4576 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004577 * GDG double wide on either pipe,
4578 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004579 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004580 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004581 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004582 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004583 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004584 }
4585
Damien Lespiau241bfc32013-09-25 16:45:37 +01004586 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004587 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004588 }
Chris Wilson89749352010-09-12 18:25:19 +01004589
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004590 /*
4591 * Pipe horizontal size must be even in:
4592 * - DVO ganged mode
4593 * - LVDS dual channel mode
4594 * - Double wide pipe
4595 */
4596 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4597 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4598 pipe_config->pipe_src_w &= ~1;
4599
Damien Lespiau8693a822013-05-03 18:48:11 +01004600 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4601 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004602 */
4603 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4604 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004605 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004606
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004607 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004608 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004609 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004610 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4611 * for lvds. */
4612 pipe_config->pipe_bpp = 8*3;
4613 }
4614
Damien Lespiauf5adf942013-06-24 18:29:34 +01004615 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004616 hsw_compute_ips_config(crtc, pipe_config);
4617
4618 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4619 * clock survives for now. */
4620 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4621 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004622
Daniel Vetter877d48d2013-04-19 11:24:43 +02004623 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004624 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004625
Daniel Vettere29c22c2013-02-21 00:00:16 +01004626 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004627}
4628
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004629static int valleyview_get_display_clock_speed(struct drm_device *dev)
4630{
4631 return 400000; /* FIXME */
4632}
4633
Jesse Barnese70236a2009-09-21 10:42:27 -07004634static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004635{
Jesse Barnese70236a2009-09-21 10:42:27 -07004636 return 400000;
4637}
Jesse Barnes79e53942008-11-07 14:24:08 -08004638
Jesse Barnese70236a2009-09-21 10:42:27 -07004639static int i915_get_display_clock_speed(struct drm_device *dev)
4640{
4641 return 333000;
4642}
Jesse Barnes79e53942008-11-07 14:24:08 -08004643
Jesse Barnese70236a2009-09-21 10:42:27 -07004644static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4645{
4646 return 200000;
4647}
Jesse Barnes79e53942008-11-07 14:24:08 -08004648
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004649static int pnv_get_display_clock_speed(struct drm_device *dev)
4650{
4651 u16 gcfgc = 0;
4652
4653 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4654
4655 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4656 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4657 return 267000;
4658 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4659 return 333000;
4660 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4661 return 444000;
4662 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4663 return 200000;
4664 default:
4665 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4666 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4667 return 133000;
4668 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4669 return 167000;
4670 }
4671}
4672
Jesse Barnese70236a2009-09-21 10:42:27 -07004673static int i915gm_get_display_clock_speed(struct drm_device *dev)
4674{
4675 u16 gcfgc = 0;
4676
4677 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4678
4679 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004680 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004681 else {
4682 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4683 case GC_DISPLAY_CLOCK_333_MHZ:
4684 return 333000;
4685 default:
4686 case GC_DISPLAY_CLOCK_190_200_MHZ:
4687 return 190000;
4688 }
4689 }
4690}
Jesse Barnes79e53942008-11-07 14:24:08 -08004691
Jesse Barnese70236a2009-09-21 10:42:27 -07004692static int i865_get_display_clock_speed(struct drm_device *dev)
4693{
4694 return 266000;
4695}
4696
4697static int i855_get_display_clock_speed(struct drm_device *dev)
4698{
4699 u16 hpllcc = 0;
4700 /* Assume that the hardware is in the high speed state. This
4701 * should be the default.
4702 */
4703 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4704 case GC_CLOCK_133_200:
4705 case GC_CLOCK_100_200:
4706 return 200000;
4707 case GC_CLOCK_166_250:
4708 return 250000;
4709 case GC_CLOCK_100_133:
4710 return 133000;
4711 }
4712
4713 /* Shouldn't happen */
4714 return 0;
4715}
4716
4717static int i830_get_display_clock_speed(struct drm_device *dev)
4718{
4719 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004720}
4721
Zhenyu Wang2c072452009-06-05 15:38:42 +08004722static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004723intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004724{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004725 while (*num > DATA_LINK_M_N_MASK ||
4726 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004727 *num >>= 1;
4728 *den >>= 1;
4729 }
4730}
4731
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004732static void compute_m_n(unsigned int m, unsigned int n,
4733 uint32_t *ret_m, uint32_t *ret_n)
4734{
4735 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4736 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4737 intel_reduce_m_n_ratio(ret_m, ret_n);
4738}
4739
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004740void
4741intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4742 int pixel_clock, int link_clock,
4743 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004744{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004745 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004746
4747 compute_m_n(bits_per_pixel * pixel_clock,
4748 link_clock * nlanes * 8,
4749 &m_n->gmch_m, &m_n->gmch_n);
4750
4751 compute_m_n(pixel_clock, link_clock,
4752 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004753}
4754
Chris Wilsona7615032011-01-12 17:04:08 +00004755static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4756{
Keith Packard72bbe582011-09-26 16:09:45 -07004757 if (i915_panel_use_ssc >= 0)
4758 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004759 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004760 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004761}
4762
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004763static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4764{
4765 struct drm_device *dev = crtc->dev;
4766 struct drm_i915_private *dev_priv = dev->dev_private;
4767 int refclk;
4768
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004769 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004770 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004771 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004772 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004773 refclk = dev_priv->vbt.lvds_ssc_freq;
4774 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004775 } else if (!IS_GEN2(dev)) {
4776 refclk = 96000;
4777 } else {
4778 refclk = 48000;
4779 }
4780
4781 return refclk;
4782}
4783
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004784static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004785{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004786 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004787}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004788
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004789static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4790{
4791 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004792}
4793
Daniel Vetterf47709a2013-03-28 10:42:02 +01004794static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004795 intel_clock_t *reduced_clock)
4796{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004797 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004798 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004799 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004800 u32 fp, fp2 = 0;
4801
4802 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004803 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004804 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004805 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004806 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004807 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004808 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004809 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004810 }
4811
4812 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004813 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004814
Daniel Vetterf47709a2013-03-28 10:42:02 +01004815 crtc->lowfreq_avail = false;
4816 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004817 reduced_clock && i915_powersave) {
4818 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004819 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004820 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004821 } else {
4822 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004823 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004824 }
4825}
4826
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004827static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4828 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004829{
4830 u32 reg_val;
4831
4832 /*
4833 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4834 * and set it to a reasonable value instead.
4835 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004836 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004837 reg_val &= 0xffffff00;
4838 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004839 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004840
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004841 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004842 reg_val &= 0x8cffffff;
4843 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004844 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004845
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004846 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004847 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004848 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004849
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004850 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004851 reg_val &= 0x00ffffff;
4852 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004853 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004854}
4855
Daniel Vetterb5518422013-05-03 11:49:48 +02004856static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4857 struct intel_link_m_n *m_n)
4858{
4859 struct drm_device *dev = crtc->base.dev;
4860 struct drm_i915_private *dev_priv = dev->dev_private;
4861 int pipe = crtc->pipe;
4862
Daniel Vettere3b95f12013-05-03 11:49:49 +02004863 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4864 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4865 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4866 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004867}
4868
4869static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4870 struct intel_link_m_n *m_n)
4871{
4872 struct drm_device *dev = crtc->base.dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 int pipe = crtc->pipe;
4875 enum transcoder transcoder = crtc->config.cpu_transcoder;
4876
4877 if (INTEL_INFO(dev)->gen >= 5) {
4878 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4879 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4880 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4881 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4882 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004883 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4884 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4885 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4886 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004887 }
4888}
4889
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004890static void intel_dp_set_m_n(struct intel_crtc *crtc)
4891{
4892 if (crtc->config.has_pch_encoder)
4893 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4894 else
4895 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4896}
4897
Daniel Vetterf47709a2013-03-28 10:42:02 +01004898static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004899{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004900 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004902 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004903 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004904 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004905 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004906
Daniel Vetter09153002012-12-12 14:06:44 +01004907 mutex_lock(&dev_priv->dpio_lock);
4908
Daniel Vetterf47709a2013-03-28 10:42:02 +01004909 bestn = crtc->config.dpll.n;
4910 bestm1 = crtc->config.dpll.m1;
4911 bestm2 = crtc->config.dpll.m2;
4912 bestp1 = crtc->config.dpll.p1;
4913 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004914
Jesse Barnes89b667f2013-04-18 14:51:36 -07004915 /* See eDP HDMI DPIO driver vbios notes doc */
4916
4917 /* PLL B needs special handling */
4918 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004919 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004920
4921 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004923
4924 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004925 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004926 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004928
4929 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004930 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004931
4932 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004933 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4934 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4935 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004936 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004937
4938 /*
4939 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4940 * but we don't support that).
4941 * Note: don't use the DAC post divider as it seems unstable.
4942 */
4943 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004944 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004945
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004946 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004948
Jesse Barnes89b667f2013-04-18 14:51:36 -07004949 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004950 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004951 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004954 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004955 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004958
Jesse Barnes89b667f2013-04-18 14:51:36 -07004959 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4960 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4961 /* Use SSC source */
4962 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004964 0x0df40000);
4965 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004966 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004967 0x0df70000);
4968 } else { /* HDMI or VGA */
4969 /* Use bend source */
4970 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004972 0x0df70000);
4973 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004975 0x0df40000);
4976 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004977
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004978 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004979 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4980 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4981 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4982 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004983 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004984
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986
Jesse Barnes89b667f2013-04-18 14:51:36 -07004987 /* Enable DPIO clock input */
4988 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4989 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004990 /* We should never disable this, set it here for state tracking */
4991 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004992 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004993 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004994 crtc->config.dpll_hw_state.dpll = dpll;
4995
Daniel Vetteref1b4602013-06-01 17:17:04 +02004996 dpll_md = (crtc->config.pixel_multiplier - 1)
4997 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004998 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4999
Daniel Vetterf47709a2013-03-28 10:42:02 +01005000 if (crtc->config.has_dp_encoder)
5001 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305002
Daniel Vetter09153002012-12-12 14:06:44 +01005003 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005004}
5005
Daniel Vetterf47709a2013-03-28 10:42:02 +01005006static void i9xx_update_pll(struct intel_crtc *crtc,
5007 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005008 int num_connectors)
5009{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005010 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005011 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005012 u32 dpll;
5013 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005014 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005015
Daniel Vetterf47709a2013-03-28 10:42:02 +01005016 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305017
Daniel Vetterf47709a2013-03-28 10:42:02 +01005018 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5019 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005020
5021 dpll = DPLL_VGA_MODE_DIS;
5022
Daniel Vetterf47709a2013-03-28 10:42:02 +01005023 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005024 dpll |= DPLLB_MODE_LVDS;
5025 else
5026 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005027
Daniel Vetteref1b4602013-06-01 17:17:04 +02005028 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005029 dpll |= (crtc->config.pixel_multiplier - 1)
5030 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005031 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005032
5033 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005034 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005035
Daniel Vetterf47709a2013-03-28 10:42:02 +01005036 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005037 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005038
5039 /* compute bitmask from p1 value */
5040 if (IS_PINEVIEW(dev))
5041 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5042 else {
5043 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5044 if (IS_G4X(dev) && reduced_clock)
5045 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5046 }
5047 switch (clock->p2) {
5048 case 5:
5049 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5050 break;
5051 case 7:
5052 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5053 break;
5054 case 10:
5055 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5056 break;
5057 case 14:
5058 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5059 break;
5060 }
5061 if (INTEL_INFO(dev)->gen >= 4)
5062 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5063
Daniel Vetter09ede542013-04-30 14:01:45 +02005064 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005065 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005066 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005067 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5068 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5069 else
5070 dpll |= PLL_REF_INPUT_DREFCLK;
5071
5072 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005073 crtc->config.dpll_hw_state.dpll = dpll;
5074
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005075 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005076 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5077 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005078 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005079 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005080
5081 if (crtc->config.has_dp_encoder)
5082 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005083}
5084
Daniel Vetterf47709a2013-03-28 10:42:02 +01005085static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005086 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005087 int num_connectors)
5088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005089 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005091 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005092 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005093
Daniel Vetterf47709a2013-03-28 10:42:02 +01005094 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305095
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005096 dpll = DPLL_VGA_MODE_DIS;
5097
Daniel Vetterf47709a2013-03-28 10:42:02 +01005098 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005099 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5100 } else {
5101 if (clock->p1 == 2)
5102 dpll |= PLL_P1_DIVIDE_BY_TWO;
5103 else
5104 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5105 if (clock->p2 == 4)
5106 dpll |= PLL_P2_DIVIDE_BY_4;
5107 }
5108
Daniel Vetter4a33e482013-07-06 12:52:05 +02005109 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5110 dpll |= DPLL_DVO_2X_MODE;
5111
Daniel Vetterf47709a2013-03-28 10:42:02 +01005112 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005113 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5114 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5115 else
5116 dpll |= PLL_REF_INPUT_DREFCLK;
5117
5118 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005119 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005120}
5121
Daniel Vetter8a654f32013-06-01 17:16:22 +02005122static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005123{
5124 struct drm_device *dev = intel_crtc->base.dev;
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005127 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005128 struct drm_display_mode *adjusted_mode =
5129 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005130 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5131
5132 /* We need to be careful not to changed the adjusted mode, for otherwise
5133 * the hw state checker will get angry at the mismatch. */
5134 crtc_vtotal = adjusted_mode->crtc_vtotal;
5135 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005136
5137 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5138 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005139 crtc_vtotal -= 1;
5140 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005141 vsyncshift = adjusted_mode->crtc_hsync_start
5142 - adjusted_mode->crtc_htotal / 2;
5143 } else {
5144 vsyncshift = 0;
5145 }
5146
5147 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005148 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005149
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005150 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005151 (adjusted_mode->crtc_hdisplay - 1) |
5152 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005153 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005154 (adjusted_mode->crtc_hblank_start - 1) |
5155 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005156 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005157 (adjusted_mode->crtc_hsync_start - 1) |
5158 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5159
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005160 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005161 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005162 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005163 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005164 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005165 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005166 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005167 (adjusted_mode->crtc_vsync_start - 1) |
5168 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5169
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005170 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5171 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5172 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5173 * bits. */
5174 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5175 (pipe == PIPE_B || pipe == PIPE_C))
5176 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5177
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005178 /* pipesrc controls the size that is scaled from, which should
5179 * always be the user's requested size.
5180 */
5181 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005182 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5183 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005184}
5185
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005186static void intel_get_pipe_timings(struct intel_crtc *crtc,
5187 struct intel_crtc_config *pipe_config)
5188{
5189 struct drm_device *dev = crtc->base.dev;
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5192 uint32_t tmp;
5193
5194 tmp = I915_READ(HTOTAL(cpu_transcoder));
5195 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5196 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5197 tmp = I915_READ(HBLANK(cpu_transcoder));
5198 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5199 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5200 tmp = I915_READ(HSYNC(cpu_transcoder));
5201 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5202 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5203
5204 tmp = I915_READ(VTOTAL(cpu_transcoder));
5205 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5206 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5207 tmp = I915_READ(VBLANK(cpu_transcoder));
5208 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5209 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5210 tmp = I915_READ(VSYNC(cpu_transcoder));
5211 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5212 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5213
5214 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5215 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5216 pipe_config->adjusted_mode.crtc_vtotal += 1;
5217 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5218 }
5219
5220 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005221 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5222 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5223
5224 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5225 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005226}
5227
Jesse Barnesbabea612013-06-26 18:57:38 +03005228static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5229 struct intel_crtc_config *pipe_config)
5230{
5231 struct drm_crtc *crtc = &intel_crtc->base;
5232
5233 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5234 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5235 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5236 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5237
5238 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5239 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5240 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5241 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5242
5243 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5244
Damien Lespiau241bfc32013-09-25 16:45:37 +01005245 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005246 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5247}
5248
Daniel Vetter84b046f2013-02-19 18:48:54 +01005249static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5250{
5251 struct drm_device *dev = intel_crtc->base.dev;
5252 struct drm_i915_private *dev_priv = dev->dev_private;
5253 uint32_t pipeconf;
5254
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005255 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005256
Daniel Vetter67c72a12013-09-24 11:46:14 +02005257 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5258 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5259 pipeconf |= PIPECONF_ENABLE;
5260
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005261 if (intel_crtc->config.double_wide)
5262 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005263
Daniel Vetterff9ce462013-04-24 14:57:17 +02005264 /* only g4x and later have fancy bpc/dither controls */
5265 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005266 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5267 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5268 pipeconf |= PIPECONF_DITHER_EN |
5269 PIPECONF_DITHER_TYPE_SP;
5270
5271 switch (intel_crtc->config.pipe_bpp) {
5272 case 18:
5273 pipeconf |= PIPECONF_6BPC;
5274 break;
5275 case 24:
5276 pipeconf |= PIPECONF_8BPC;
5277 break;
5278 case 30:
5279 pipeconf |= PIPECONF_10BPC;
5280 break;
5281 default:
5282 /* Case prevented by intel_choose_pipe_bpp_dither. */
5283 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005284 }
5285 }
5286
5287 if (HAS_PIPE_CXSR(dev)) {
5288 if (intel_crtc->lowfreq_avail) {
5289 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5290 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5291 } else {
5292 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005293 }
5294 }
5295
Daniel Vetter84b046f2013-02-19 18:48:54 +01005296 if (!IS_GEN2(dev) &&
5297 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5298 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5299 else
5300 pipeconf |= PIPECONF_PROGRESSIVE;
5301
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005302 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5303 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005304
Daniel Vetter84b046f2013-02-19 18:48:54 +01005305 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5306 POSTING_READ(PIPECONF(intel_crtc->pipe));
5307}
5308
Eric Anholtf564048e2011-03-30 13:01:02 -07005309static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005310 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005311 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005312{
5313 struct drm_device *dev = crtc->dev;
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005317 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005318 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005319 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005320 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005321 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005322 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005323 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005324 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005325 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005326
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005327 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005328 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005329 case INTEL_OUTPUT_LVDS:
5330 is_lvds = true;
5331 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005332 case INTEL_OUTPUT_DSI:
5333 is_dsi = true;
5334 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005335 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005336
Eric Anholtc751ce42010-03-25 11:48:48 -07005337 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005338 }
5339
Jani Nikulaf2335332013-09-13 11:03:09 +03005340 if (is_dsi)
5341 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005342
Jani Nikulaf2335332013-09-13 11:03:09 +03005343 if (!intel_crtc->config.clock_set) {
5344 refclk = i9xx_get_refclk(crtc, num_connectors);
5345
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005346 /*
5347 * Returns a set of divisors for the desired target clock with
5348 * the given refclk, or FALSE. The returned values represent
5349 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5350 * 2) / p1 / p2.
5351 */
5352 limit = intel_limit(crtc, refclk);
5353 ok = dev_priv->display.find_dpll(limit, crtc,
5354 intel_crtc->config.port_clock,
5355 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005356 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005357 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5358 return -EINVAL;
5359 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005360
Jani Nikulaf2335332013-09-13 11:03:09 +03005361 if (is_lvds && dev_priv->lvds_downclock_avail) {
5362 /*
5363 * Ensure we match the reduced clock's P to the target
5364 * clock. If the clocks don't match, we can't switch
5365 * the display clock by using the FP0/FP1. In such case
5366 * we will disable the LVDS downclock feature.
5367 */
5368 has_reduced_clock =
5369 dev_priv->display.find_dpll(limit, crtc,
5370 dev_priv->lvds_downclock,
5371 refclk, &clock,
5372 &reduced_clock);
5373 }
5374 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005375 intel_crtc->config.dpll.n = clock.n;
5376 intel_crtc->config.dpll.m1 = clock.m1;
5377 intel_crtc->config.dpll.m2 = clock.m2;
5378 intel_crtc->config.dpll.p1 = clock.p1;
5379 intel_crtc->config.dpll.p2 = clock.p2;
5380 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005381
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005382 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005383 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305384 has_reduced_clock ? &reduced_clock : NULL,
5385 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005386 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005387 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005388 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005389 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005390 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005391 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005392 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005393
Jani Nikulaf2335332013-09-13 11:03:09 +03005394skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005395 /* Set up the display plane register */
5396 dspcntr = DISPPLANE_GAMMA_ENABLE;
5397
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005398 if (!IS_VALLEYVIEW(dev)) {
5399 if (pipe == 0)
5400 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5401 else
5402 dspcntr |= DISPPLANE_SEL_PIPE_B;
5403 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005404
Daniel Vetter8a654f32013-06-01 17:16:22 +02005405 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005406
5407 /* pipesrc and dspsize control the size that is scaled from,
5408 * which should always be the user's requested size.
5409 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005410 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005411 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5412 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005413 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005414
Daniel Vetter84b046f2013-02-19 18:48:54 +01005415 i9xx_set_pipeconf(intel_crtc);
5416
Eric Anholtf564048e2011-03-30 13:01:02 -07005417 I915_WRITE(DSPCNTR(plane), dspcntr);
5418 POSTING_READ(DSPCNTR(plane));
5419
Daniel Vetter94352cf2012-07-05 22:51:56 +02005420 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005421
Eric Anholtf564048e2011-03-30 13:01:02 -07005422 return ret;
5423}
5424
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005425static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5426 struct intel_crtc_config *pipe_config)
5427{
5428 struct drm_device *dev = crtc->base.dev;
5429 struct drm_i915_private *dev_priv = dev->dev_private;
5430 uint32_t tmp;
5431
5432 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005433 if (!(tmp & PFIT_ENABLE))
5434 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005435
Daniel Vetter06922822013-07-11 13:35:40 +02005436 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005437 if (INTEL_INFO(dev)->gen < 4) {
5438 if (crtc->pipe != PIPE_B)
5439 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005440 } else {
5441 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5442 return;
5443 }
5444
Daniel Vetter06922822013-07-11 13:35:40 +02005445 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005446 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5447 if (INTEL_INFO(dev)->gen < 5)
5448 pipe_config->gmch_pfit.lvds_border_bits =
5449 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5450}
5451
Jesse Barnesacbec812013-09-20 11:29:32 -07005452static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5453 struct intel_crtc_config *pipe_config)
5454{
5455 struct drm_device *dev = crtc->base.dev;
5456 struct drm_i915_private *dev_priv = dev->dev_private;
5457 int pipe = pipe_config->cpu_transcoder;
5458 intel_clock_t clock;
5459 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005460 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005461
5462 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005463 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005464 mutex_unlock(&dev_priv->dpio_lock);
5465
5466 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5467 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5468 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5469 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5470 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5471
Ville Syrjäläf6466282013-10-14 14:50:31 +03005472 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005473
Ville Syrjäläf6466282013-10-14 14:50:31 +03005474 /* clock.dot is the fast clock */
5475 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005476}
5477
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005478static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5479 struct intel_crtc_config *pipe_config)
5480{
5481 struct drm_device *dev = crtc->base.dev;
5482 struct drm_i915_private *dev_priv = dev->dev_private;
5483 uint32_t tmp;
5484
Daniel Vettere143a212013-07-04 12:01:15 +02005485 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005486 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005487
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005488 tmp = I915_READ(PIPECONF(crtc->pipe));
5489 if (!(tmp & PIPECONF_ENABLE))
5490 return false;
5491
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005492 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5493 switch (tmp & PIPECONF_BPC_MASK) {
5494 case PIPECONF_6BPC:
5495 pipe_config->pipe_bpp = 18;
5496 break;
5497 case PIPECONF_8BPC:
5498 pipe_config->pipe_bpp = 24;
5499 break;
5500 case PIPECONF_10BPC:
5501 pipe_config->pipe_bpp = 30;
5502 break;
5503 default:
5504 break;
5505 }
5506 }
5507
Ville Syrjälä282740f2013-09-04 18:30:03 +03005508 if (INTEL_INFO(dev)->gen < 4)
5509 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5510
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005511 intel_get_pipe_timings(crtc, pipe_config);
5512
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005513 i9xx_get_pfit_config(crtc, pipe_config);
5514
Daniel Vetter6c49f242013-06-06 12:45:25 +02005515 if (INTEL_INFO(dev)->gen >= 4) {
5516 tmp = I915_READ(DPLL_MD(crtc->pipe));
5517 pipe_config->pixel_multiplier =
5518 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5519 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005520 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005521 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5522 tmp = I915_READ(DPLL(crtc->pipe));
5523 pipe_config->pixel_multiplier =
5524 ((tmp & SDVO_MULTIPLIER_MASK)
5525 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5526 } else {
5527 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5528 * port and will be fixed up in the encoder->get_config
5529 * function. */
5530 pipe_config->pixel_multiplier = 1;
5531 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005532 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5533 if (!IS_VALLEYVIEW(dev)) {
5534 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5535 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005536 } else {
5537 /* Mask out read-only status bits. */
5538 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5539 DPLL_PORTC_READY_MASK |
5540 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005541 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005542
Jesse Barnesacbec812013-09-20 11:29:32 -07005543 if (IS_VALLEYVIEW(dev))
5544 vlv_crtc_clock_get(crtc, pipe_config);
5545 else
5546 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005547
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005548 return true;
5549}
5550
Paulo Zanonidde86e22012-12-01 12:04:25 -02005551static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005552{
5553 struct drm_i915_private *dev_priv = dev->dev_private;
5554 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005555 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005556 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005557 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005558 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005559 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005560 bool has_ck505 = false;
5561 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005562
5563 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005564 list_for_each_entry(encoder, &mode_config->encoder_list,
5565 base.head) {
5566 switch (encoder->type) {
5567 case INTEL_OUTPUT_LVDS:
5568 has_panel = true;
5569 has_lvds = true;
5570 break;
5571 case INTEL_OUTPUT_EDP:
5572 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005573 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005574 has_cpu_edp = true;
5575 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005576 }
5577 }
5578
Keith Packard99eb6a02011-09-26 14:29:12 -07005579 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005580 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005581 can_ssc = has_ck505;
5582 } else {
5583 has_ck505 = false;
5584 can_ssc = true;
5585 }
5586
Imre Deak2de69052013-05-08 13:14:04 +03005587 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5588 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005589
5590 /* Ironlake: try to setup display ref clock before DPLL
5591 * enabling. This is only under driver's control after
5592 * PCH B stepping, previous chipset stepping should be
5593 * ignoring this setting.
5594 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005595 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005596
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005597 /* As we must carefully and slowly disable/enable each source in turn,
5598 * compute the final state we want first and check if we need to
5599 * make any changes at all.
5600 */
5601 final = val;
5602 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005603 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005604 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005605 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005606 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5607
5608 final &= ~DREF_SSC_SOURCE_MASK;
5609 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5610 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005611
Keith Packard199e5d72011-09-22 12:01:57 -07005612 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005613 final |= DREF_SSC_SOURCE_ENABLE;
5614
5615 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5616 final |= DREF_SSC1_ENABLE;
5617
5618 if (has_cpu_edp) {
5619 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5620 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5621 else
5622 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5623 } else
5624 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5625 } else {
5626 final |= DREF_SSC_SOURCE_DISABLE;
5627 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5628 }
5629
5630 if (final == val)
5631 return;
5632
5633 /* Always enable nonspread source */
5634 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5635
5636 if (has_ck505)
5637 val |= DREF_NONSPREAD_CK505_ENABLE;
5638 else
5639 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5640
5641 if (has_panel) {
5642 val &= ~DREF_SSC_SOURCE_MASK;
5643 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005644
Keith Packard199e5d72011-09-22 12:01:57 -07005645 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005646 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005647 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005648 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005649 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005650 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005651
5652 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005653 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005654 POSTING_READ(PCH_DREF_CONTROL);
5655 udelay(200);
5656
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005657 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005658
5659 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005660 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005661 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005662 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005663 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005664 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005665 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005666 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005667 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005668 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005669
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005670 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005671 POSTING_READ(PCH_DREF_CONTROL);
5672 udelay(200);
5673 } else {
5674 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5675
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005676 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005677
5678 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005679 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005680
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005681 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005682 POSTING_READ(PCH_DREF_CONTROL);
5683 udelay(200);
5684
5685 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005686 val &= ~DREF_SSC_SOURCE_MASK;
5687 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005688
5689 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005690 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005691
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005692 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005693 POSTING_READ(PCH_DREF_CONTROL);
5694 udelay(200);
5695 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005696
5697 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005698}
5699
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005700static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005701{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005702 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005703
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005704 tmp = I915_READ(SOUTH_CHICKEN2);
5705 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5706 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005707
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005708 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5709 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5710 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005711
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005712 tmp = I915_READ(SOUTH_CHICKEN2);
5713 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5714 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005715
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005716 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5717 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5718 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005719}
5720
5721/* WaMPhyProgramming:hsw */
5722static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5723{
5724 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005725
5726 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5727 tmp &= ~(0xFF << 24);
5728 tmp |= (0x12 << 24);
5729 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5730
Paulo Zanonidde86e22012-12-01 12:04:25 -02005731 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5732 tmp |= (1 << 11);
5733 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5734
5735 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5736 tmp |= (1 << 11);
5737 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5738
Paulo Zanonidde86e22012-12-01 12:04:25 -02005739 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5740 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5741 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5742
5743 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5744 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5745 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5746
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005747 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5748 tmp &= ~(7 << 13);
5749 tmp |= (5 << 13);
5750 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005751
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005752 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5753 tmp &= ~(7 << 13);
5754 tmp |= (5 << 13);
5755 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005756
5757 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5758 tmp &= ~0xFF;
5759 tmp |= 0x1C;
5760 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5761
5762 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5763 tmp &= ~0xFF;
5764 tmp |= 0x1C;
5765 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5766
5767 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5768 tmp &= ~(0xFF << 16);
5769 tmp |= (0x1C << 16);
5770 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5771
5772 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5773 tmp &= ~(0xFF << 16);
5774 tmp |= (0x1C << 16);
5775 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5776
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005777 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5778 tmp |= (1 << 27);
5779 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005780
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005781 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5782 tmp |= (1 << 27);
5783 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005784
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005785 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5786 tmp &= ~(0xF << 28);
5787 tmp |= (4 << 28);
5788 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005789
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005790 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5791 tmp &= ~(0xF << 28);
5792 tmp |= (4 << 28);
5793 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005794}
5795
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005796/* Implements 3 different sequences from BSpec chapter "Display iCLK
5797 * Programming" based on the parameters passed:
5798 * - Sequence to enable CLKOUT_DP
5799 * - Sequence to enable CLKOUT_DP without spread
5800 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5801 */
5802static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5803 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005804{
5805 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005806 uint32_t reg, tmp;
5807
5808 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5809 with_spread = true;
5810 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5811 with_fdi, "LP PCH doesn't have FDI\n"))
5812 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005813
5814 mutex_lock(&dev_priv->dpio_lock);
5815
5816 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5817 tmp &= ~SBI_SSCCTL_DISABLE;
5818 tmp |= SBI_SSCCTL_PATHALT;
5819 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5820
5821 udelay(24);
5822
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005823 if (with_spread) {
5824 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5825 tmp &= ~SBI_SSCCTL_PATHALT;
5826 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005827
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005828 if (with_fdi) {
5829 lpt_reset_fdi_mphy(dev_priv);
5830 lpt_program_fdi_mphy(dev_priv);
5831 }
5832 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005833
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005834 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5835 SBI_GEN0 : SBI_DBUFF0;
5836 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5837 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5838 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005839
5840 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005841}
5842
Paulo Zanoni47701c32013-07-23 11:19:25 -03005843/* Sequence to disable CLKOUT_DP */
5844static void lpt_disable_clkout_dp(struct drm_device *dev)
5845{
5846 struct drm_i915_private *dev_priv = dev->dev_private;
5847 uint32_t reg, tmp;
5848
5849 mutex_lock(&dev_priv->dpio_lock);
5850
5851 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5852 SBI_GEN0 : SBI_DBUFF0;
5853 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5854 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5855 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5856
5857 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5858 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5859 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5860 tmp |= SBI_SSCCTL_PATHALT;
5861 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5862 udelay(32);
5863 }
5864 tmp |= SBI_SSCCTL_DISABLE;
5865 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5866 }
5867
5868 mutex_unlock(&dev_priv->dpio_lock);
5869}
5870
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005871static void lpt_init_pch_refclk(struct drm_device *dev)
5872{
5873 struct drm_mode_config *mode_config = &dev->mode_config;
5874 struct intel_encoder *encoder;
5875 bool has_vga = false;
5876
5877 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5878 switch (encoder->type) {
5879 case INTEL_OUTPUT_ANALOG:
5880 has_vga = true;
5881 break;
5882 }
5883 }
5884
Paulo Zanoni47701c32013-07-23 11:19:25 -03005885 if (has_vga)
5886 lpt_enable_clkout_dp(dev, true, true);
5887 else
5888 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005889}
5890
Paulo Zanonidde86e22012-12-01 12:04:25 -02005891/*
5892 * Initialize reference clocks when the driver loads
5893 */
5894void intel_init_pch_refclk(struct drm_device *dev)
5895{
5896 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5897 ironlake_init_pch_refclk(dev);
5898 else if (HAS_PCH_LPT(dev))
5899 lpt_init_pch_refclk(dev);
5900}
5901
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005902static int ironlake_get_refclk(struct drm_crtc *crtc)
5903{
5904 struct drm_device *dev = crtc->dev;
5905 struct drm_i915_private *dev_priv = dev->dev_private;
5906 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005907 int num_connectors = 0;
5908 bool is_lvds = false;
5909
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005910 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005911 switch (encoder->type) {
5912 case INTEL_OUTPUT_LVDS:
5913 is_lvds = true;
5914 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005915 }
5916 num_connectors++;
5917 }
5918
5919 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005920 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005921 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005922 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005923 }
5924
5925 return 120000;
5926}
5927
Daniel Vetter6ff93602013-04-19 11:24:36 +02005928static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005929{
5930 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5932 int pipe = intel_crtc->pipe;
5933 uint32_t val;
5934
Daniel Vetter78114072013-06-13 00:54:57 +02005935 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005936
Daniel Vetter965e0c42013-03-27 00:44:57 +01005937 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005938 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005939 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005940 break;
5941 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005942 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005943 break;
5944 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005945 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005946 break;
5947 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005948 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005949 break;
5950 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005951 /* Case prevented by intel_choose_pipe_bpp_dither. */
5952 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005953 }
5954
Daniel Vetterd8b32242013-04-25 17:54:44 +02005955 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005956 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5957
Daniel Vetter6ff93602013-04-19 11:24:36 +02005958 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005959 val |= PIPECONF_INTERLACED_ILK;
5960 else
5961 val |= PIPECONF_PROGRESSIVE;
5962
Daniel Vetter50f3b012013-03-27 00:44:56 +01005963 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005964 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005965
Paulo Zanonic8203562012-09-12 10:06:29 -03005966 I915_WRITE(PIPECONF(pipe), val);
5967 POSTING_READ(PIPECONF(pipe));
5968}
5969
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005970/*
5971 * Set up the pipe CSC unit.
5972 *
5973 * Currently only full range RGB to limited range RGB conversion
5974 * is supported, but eventually this should handle various
5975 * RGB<->YCbCr scenarios as well.
5976 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005977static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005978{
5979 struct drm_device *dev = crtc->dev;
5980 struct drm_i915_private *dev_priv = dev->dev_private;
5981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5982 int pipe = intel_crtc->pipe;
5983 uint16_t coeff = 0x7800; /* 1.0 */
5984
5985 /*
5986 * TODO: Check what kind of values actually come out of the pipe
5987 * with these coeff/postoff values and adjust to get the best
5988 * accuracy. Perhaps we even need to take the bpc value into
5989 * consideration.
5990 */
5991
Daniel Vetter50f3b012013-03-27 00:44:56 +01005992 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005993 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5994
5995 /*
5996 * GY/GU and RY/RU should be the other way around according
5997 * to BSpec, but reality doesn't agree. Just set them up in
5998 * a way that results in the correct picture.
5999 */
6000 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6001 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6002
6003 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6004 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6005
6006 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6007 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6008
6009 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6010 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6011 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6012
6013 if (INTEL_INFO(dev)->gen > 6) {
6014 uint16_t postoff = 0;
6015
Daniel Vetter50f3b012013-03-27 00:44:56 +01006016 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006017 postoff = (16 * (1 << 13) / 255) & 0x1fff;
6018
6019 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6020 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6021 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6022
6023 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6024 } else {
6025 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6026
Daniel Vetter50f3b012013-03-27 00:44:56 +01006027 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006028 mode |= CSC_BLACK_SCREEN_OFFSET;
6029
6030 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6031 }
6032}
6033
Daniel Vetter6ff93602013-04-19 11:24:36 +02006034static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006035{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006036 struct drm_device *dev = crtc->dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006039 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006040 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006041 uint32_t val;
6042
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006043 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006044
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006045 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006046 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6047
Daniel Vetter6ff93602013-04-19 11:24:36 +02006048 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006049 val |= PIPECONF_INTERLACED_ILK;
6050 else
6051 val |= PIPECONF_PROGRESSIVE;
6052
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006053 I915_WRITE(PIPECONF(cpu_transcoder), val);
6054 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006055
6056 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6057 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006058
6059 if (IS_BROADWELL(dev)) {
6060 val = 0;
6061
6062 switch (intel_crtc->config.pipe_bpp) {
6063 case 18:
6064 val |= PIPEMISC_DITHER_6_BPC;
6065 break;
6066 case 24:
6067 val |= PIPEMISC_DITHER_8_BPC;
6068 break;
6069 case 30:
6070 val |= PIPEMISC_DITHER_10_BPC;
6071 break;
6072 case 36:
6073 val |= PIPEMISC_DITHER_12_BPC;
6074 break;
6075 default:
6076 /* Case prevented by pipe_config_set_bpp. */
6077 BUG();
6078 }
6079
6080 if (intel_crtc->config.dither)
6081 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6082
6083 I915_WRITE(PIPEMISC(pipe), val);
6084 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006085}
6086
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006087static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006088 intel_clock_t *clock,
6089 bool *has_reduced_clock,
6090 intel_clock_t *reduced_clock)
6091{
6092 struct drm_device *dev = crtc->dev;
6093 struct drm_i915_private *dev_priv = dev->dev_private;
6094 struct intel_encoder *intel_encoder;
6095 int refclk;
6096 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006097 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006098
6099 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6100 switch (intel_encoder->type) {
6101 case INTEL_OUTPUT_LVDS:
6102 is_lvds = true;
6103 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006104 }
6105 }
6106
6107 refclk = ironlake_get_refclk(crtc);
6108
6109 /*
6110 * Returns a set of divisors for the desired target clock with the given
6111 * refclk, or FALSE. The returned values represent the clock equation:
6112 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6113 */
6114 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006115 ret = dev_priv->display.find_dpll(limit, crtc,
6116 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006117 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006118 if (!ret)
6119 return false;
6120
6121 if (is_lvds && dev_priv->lvds_downclock_avail) {
6122 /*
6123 * Ensure we match the reduced clock's P to the target clock.
6124 * If the clocks don't match, we can't switch the display clock
6125 * by using the FP0/FP1. In such case we will disable the LVDS
6126 * downclock feature.
6127 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006128 *has_reduced_clock =
6129 dev_priv->display.find_dpll(limit, crtc,
6130 dev_priv->lvds_downclock,
6131 refclk, clock,
6132 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006133 }
6134
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006135 return true;
6136}
6137
Paulo Zanonid4b19312012-11-29 11:29:32 -02006138int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6139{
6140 /*
6141 * Account for spread spectrum to avoid
6142 * oversubscribing the link. Max center spread
6143 * is 2.5%; use 5% for safety's sake.
6144 */
6145 u32 bps = target_clock * bpp * 21 / 20;
6146 return bps / (link_bw * 8) + 1;
6147}
6148
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006149static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006150{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006151 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006152}
6153
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006154static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006155 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006156 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006157{
6158 struct drm_crtc *crtc = &intel_crtc->base;
6159 struct drm_device *dev = crtc->dev;
6160 struct drm_i915_private *dev_priv = dev->dev_private;
6161 struct intel_encoder *intel_encoder;
6162 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006163 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006164 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006165
6166 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6167 switch (intel_encoder->type) {
6168 case INTEL_OUTPUT_LVDS:
6169 is_lvds = true;
6170 break;
6171 case INTEL_OUTPUT_SDVO:
6172 case INTEL_OUTPUT_HDMI:
6173 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006174 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006175 }
6176
6177 num_connectors++;
6178 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006179
Chris Wilsonc1858122010-12-03 21:35:48 +00006180 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006181 factor = 21;
6182 if (is_lvds) {
6183 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006184 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006185 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006186 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006187 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006188 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006189
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006190 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006191 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006192
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006193 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6194 *fp2 |= FP_CB_TUNE;
6195
Chris Wilson5eddb702010-09-11 13:48:45 +01006196 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006197
Eric Anholta07d6782011-03-30 13:01:08 -07006198 if (is_lvds)
6199 dpll |= DPLLB_MODE_LVDS;
6200 else
6201 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006202
Daniel Vetteref1b4602013-06-01 17:17:04 +02006203 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6204 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006205
6206 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006207 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006208 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006209 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006210
Eric Anholta07d6782011-03-30 13:01:08 -07006211 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006212 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006213 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006214 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006215
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006216 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006217 case 5:
6218 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6219 break;
6220 case 7:
6221 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6222 break;
6223 case 10:
6224 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6225 break;
6226 case 14:
6227 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6228 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006229 }
6230
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006231 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006232 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006233 else
6234 dpll |= PLL_REF_INPUT_DREFCLK;
6235
Daniel Vetter959e16d2013-06-05 13:34:21 +02006236 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006237}
6238
Jesse Barnes79e53942008-11-07 14:24:08 -08006239static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006240 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006241 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006242{
6243 struct drm_device *dev = crtc->dev;
6244 struct drm_i915_private *dev_priv = dev->dev_private;
6245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6246 int pipe = intel_crtc->pipe;
6247 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006248 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006249 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006250 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006251 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006252 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006253 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006254 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006255 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006256
6257 for_each_encoder_on_crtc(dev, crtc, encoder) {
6258 switch (encoder->type) {
6259 case INTEL_OUTPUT_LVDS:
6260 is_lvds = true;
6261 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006262 }
6263
6264 num_connectors++;
6265 }
6266
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006267 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6268 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6269
Daniel Vetterff9a6752013-06-01 17:16:21 +02006270 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006271 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006272 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006273 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6274 return -EINVAL;
6275 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006276 /* Compat-code for transition, will disappear. */
6277 if (!intel_crtc->config.clock_set) {
6278 intel_crtc->config.dpll.n = clock.n;
6279 intel_crtc->config.dpll.m1 = clock.m1;
6280 intel_crtc->config.dpll.m2 = clock.m2;
6281 intel_crtc->config.dpll.p1 = clock.p1;
6282 intel_crtc->config.dpll.p2 = clock.p2;
6283 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006284
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006285 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006286 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006287 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006288 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006289 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006290
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006291 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006292 &fp, &reduced_clock,
6293 has_reduced_clock ? &fp2 : NULL);
6294
Daniel Vetter959e16d2013-06-05 13:34:21 +02006295 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006296 intel_crtc->config.dpll_hw_state.fp0 = fp;
6297 if (has_reduced_clock)
6298 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6299 else
6300 intel_crtc->config.dpll_hw_state.fp1 = fp;
6301
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006302 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006303 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006304 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6305 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006306 return -EINVAL;
6307 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006308 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006309 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006310
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006311 if (intel_crtc->config.has_dp_encoder)
6312 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006313
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006314 if (is_lvds && has_reduced_clock && i915_powersave)
6315 intel_crtc->lowfreq_avail = true;
6316 else
6317 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006318
Daniel Vetter8a654f32013-06-01 17:16:22 +02006319 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006320
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006321 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006322 intel_cpu_transcoder_set_m_n(intel_crtc,
6323 &intel_crtc->config.fdi_m_n);
6324 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006325
Daniel Vetter6ff93602013-04-19 11:24:36 +02006326 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006327
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006328 /* Set up the display plane register */
6329 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006330 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006331
Daniel Vetter94352cf2012-07-05 22:51:56 +02006332 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006333
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006334 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006335}
6336
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006337static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6338 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006339{
6340 struct drm_device *dev = crtc->base.dev;
6341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006342 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006343
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006344 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6345 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6346 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6347 & ~TU_SIZE_MASK;
6348 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6349 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6350 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6351}
6352
6353static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6354 enum transcoder transcoder,
6355 struct intel_link_m_n *m_n)
6356{
6357 struct drm_device *dev = crtc->base.dev;
6358 struct drm_i915_private *dev_priv = dev->dev_private;
6359 enum pipe pipe = crtc->pipe;
6360
6361 if (INTEL_INFO(dev)->gen >= 5) {
6362 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6363 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6364 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6365 & ~TU_SIZE_MASK;
6366 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6367 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6368 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6369 } else {
6370 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6371 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6372 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6373 & ~TU_SIZE_MASK;
6374 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6375 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6376 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6377 }
6378}
6379
6380void intel_dp_get_m_n(struct intel_crtc *crtc,
6381 struct intel_crtc_config *pipe_config)
6382{
6383 if (crtc->config.has_pch_encoder)
6384 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6385 else
6386 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6387 &pipe_config->dp_m_n);
6388}
6389
Daniel Vetter72419202013-04-04 13:28:53 +02006390static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6391 struct intel_crtc_config *pipe_config)
6392{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006393 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6394 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006395}
6396
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006397static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6398 struct intel_crtc_config *pipe_config)
6399{
6400 struct drm_device *dev = crtc->base.dev;
6401 struct drm_i915_private *dev_priv = dev->dev_private;
6402 uint32_t tmp;
6403
6404 tmp = I915_READ(PF_CTL(crtc->pipe));
6405
6406 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006407 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006408 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6409 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006410
6411 /* We currently do not free assignements of panel fitters on
6412 * ivb/hsw (since we don't use the higher upscaling modes which
6413 * differentiates them) so just WARN about this case for now. */
6414 if (IS_GEN7(dev)) {
6415 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6416 PF_PIPE_SEL_IVB(crtc->pipe));
6417 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006418 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006419}
6420
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006421static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6422 struct intel_crtc_config *pipe_config)
6423{
6424 struct drm_device *dev = crtc->base.dev;
6425 struct drm_i915_private *dev_priv = dev->dev_private;
6426 uint32_t tmp;
6427
Daniel Vettere143a212013-07-04 12:01:15 +02006428 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006429 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006430
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006431 tmp = I915_READ(PIPECONF(crtc->pipe));
6432 if (!(tmp & PIPECONF_ENABLE))
6433 return false;
6434
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006435 switch (tmp & PIPECONF_BPC_MASK) {
6436 case PIPECONF_6BPC:
6437 pipe_config->pipe_bpp = 18;
6438 break;
6439 case PIPECONF_8BPC:
6440 pipe_config->pipe_bpp = 24;
6441 break;
6442 case PIPECONF_10BPC:
6443 pipe_config->pipe_bpp = 30;
6444 break;
6445 case PIPECONF_12BPC:
6446 pipe_config->pipe_bpp = 36;
6447 break;
6448 default:
6449 break;
6450 }
6451
Daniel Vetterab9412b2013-05-03 11:49:46 +02006452 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006453 struct intel_shared_dpll *pll;
6454
Daniel Vetter88adfff2013-03-28 10:42:01 +01006455 pipe_config->has_pch_encoder = true;
6456
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006457 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6458 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6459 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006460
6461 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006462
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006463 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006464 pipe_config->shared_dpll =
6465 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006466 } else {
6467 tmp = I915_READ(PCH_DPLL_SEL);
6468 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6469 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6470 else
6471 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6472 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006473
6474 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6475
6476 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6477 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006478
6479 tmp = pipe_config->dpll_hw_state.dpll;
6480 pipe_config->pixel_multiplier =
6481 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6482 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006483
6484 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006485 } else {
6486 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006487 }
6488
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006489 intel_get_pipe_timings(crtc, pipe_config);
6490
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006491 ironlake_get_pfit_config(crtc, pipe_config);
6492
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006493 return true;
6494}
6495
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006496static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6497{
6498 struct drm_device *dev = dev_priv->dev;
6499 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6500 struct intel_crtc *crtc;
6501 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006502 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006503
6504 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006505 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006506 pipe_name(crtc->pipe));
6507
6508 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6509 WARN(plls->spll_refcount, "SPLL enabled\n");
6510 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6511 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6512 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6513 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6514 "CPU PWM1 enabled\n");
6515 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6516 "CPU PWM2 enabled\n");
6517 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6518 "PCH PWM1 enabled\n");
6519 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6520 "Utility pin enabled\n");
6521 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6522
6523 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6524 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006525 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006526 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6527 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006528 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006529 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6530 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6531}
6532
6533/*
6534 * This function implements pieces of two sequences from BSpec:
6535 * - Sequence for display software to disable LCPLL
6536 * - Sequence for display software to allow package C8+
6537 * The steps implemented here are just the steps that actually touch the LCPLL
6538 * register. Callers should take care of disabling all the display engine
6539 * functions, doing the mode unset, fixing interrupts, etc.
6540 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006541static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6542 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006543{
6544 uint32_t val;
6545
6546 assert_can_disable_lcpll(dev_priv);
6547
6548 val = I915_READ(LCPLL_CTL);
6549
6550 if (switch_to_fclk) {
6551 val |= LCPLL_CD_SOURCE_FCLK;
6552 I915_WRITE(LCPLL_CTL, val);
6553
6554 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6555 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6556 DRM_ERROR("Switching to FCLK failed\n");
6557
6558 val = I915_READ(LCPLL_CTL);
6559 }
6560
6561 val |= LCPLL_PLL_DISABLE;
6562 I915_WRITE(LCPLL_CTL, val);
6563 POSTING_READ(LCPLL_CTL);
6564
6565 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6566 DRM_ERROR("LCPLL still locked\n");
6567
6568 val = I915_READ(D_COMP);
6569 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006570 mutex_lock(&dev_priv->rps.hw_lock);
6571 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6572 DRM_ERROR("Failed to disable D_COMP\n");
6573 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006574 POSTING_READ(D_COMP);
6575 ndelay(100);
6576
6577 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6578 DRM_ERROR("D_COMP RCOMP still in progress\n");
6579
6580 if (allow_power_down) {
6581 val = I915_READ(LCPLL_CTL);
6582 val |= LCPLL_POWER_DOWN_ALLOW;
6583 I915_WRITE(LCPLL_CTL, val);
6584 POSTING_READ(LCPLL_CTL);
6585 }
6586}
6587
6588/*
6589 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6590 * source.
6591 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006592static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006593{
6594 uint32_t val;
6595
6596 val = I915_READ(LCPLL_CTL);
6597
6598 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6599 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6600 return;
6601
Paulo Zanoni215733f2013-08-19 13:18:07 -03006602 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6603 * we'll hang the machine! */
Deepak Sc8d9a592013-11-23 14:55:42 +05306604 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006605
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006606 if (val & LCPLL_POWER_DOWN_ALLOW) {
6607 val &= ~LCPLL_POWER_DOWN_ALLOW;
6608 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006609 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006610 }
6611
6612 val = I915_READ(D_COMP);
6613 val |= D_COMP_COMP_FORCE;
6614 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006615 mutex_lock(&dev_priv->rps.hw_lock);
6616 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6617 DRM_ERROR("Failed to enable D_COMP\n");
6618 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006619 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006620
6621 val = I915_READ(LCPLL_CTL);
6622 val &= ~LCPLL_PLL_DISABLE;
6623 I915_WRITE(LCPLL_CTL, val);
6624
6625 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6626 DRM_ERROR("LCPLL not locked yet\n");
6627
6628 if (val & LCPLL_CD_SOURCE_FCLK) {
6629 val = I915_READ(LCPLL_CTL);
6630 val &= ~LCPLL_CD_SOURCE_FCLK;
6631 I915_WRITE(LCPLL_CTL, val);
6632
6633 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6634 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6635 DRM_ERROR("Switching back to LCPLL failed\n");
6636 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006637
Deepak Sc8d9a592013-11-23 14:55:42 +05306638 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006639}
6640
Paulo Zanonic67a4702013-08-19 13:18:09 -03006641void hsw_enable_pc8_work(struct work_struct *__work)
6642{
6643 struct drm_i915_private *dev_priv =
6644 container_of(to_delayed_work(__work), struct drm_i915_private,
6645 pc8.enable_work);
6646 struct drm_device *dev = dev_priv->dev;
6647 uint32_t val;
6648
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006649 WARN_ON(!HAS_PC8(dev));
6650
Paulo Zanonic67a4702013-08-19 13:18:09 -03006651 if (dev_priv->pc8.enabled)
6652 return;
6653
6654 DRM_DEBUG_KMS("Enabling package C8+\n");
6655
6656 dev_priv->pc8.enabled = true;
6657
6658 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6659 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6660 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6661 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6662 }
6663
6664 lpt_disable_clkout_dp(dev);
6665 hsw_pc8_disable_interrupts(dev);
6666 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006667
6668 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006669}
6670
6671static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6672{
6673 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6674 WARN(dev_priv->pc8.disable_count < 1,
6675 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6676
6677 dev_priv->pc8.disable_count--;
6678 if (dev_priv->pc8.disable_count != 0)
6679 return;
6680
6681 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006682 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006683}
6684
6685static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6686{
6687 struct drm_device *dev = dev_priv->dev;
6688 uint32_t val;
6689
6690 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6691 WARN(dev_priv->pc8.disable_count < 0,
6692 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6693
6694 dev_priv->pc8.disable_count++;
6695 if (dev_priv->pc8.disable_count != 1)
6696 return;
6697
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006698 WARN_ON(!HAS_PC8(dev));
6699
Paulo Zanonic67a4702013-08-19 13:18:09 -03006700 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6701 if (!dev_priv->pc8.enabled)
6702 return;
6703
6704 DRM_DEBUG_KMS("Disabling package C8+\n");
6705
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006706 intel_runtime_pm_get(dev_priv);
6707
Paulo Zanonic67a4702013-08-19 13:18:09 -03006708 hsw_restore_lcpll(dev_priv);
6709 hsw_pc8_restore_interrupts(dev);
6710 lpt_init_pch_refclk(dev);
6711
6712 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6713 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6714 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6715 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6716 }
6717
6718 intel_prepare_ddi(dev);
6719 i915_gem_init_swizzling(dev);
6720 mutex_lock(&dev_priv->rps.hw_lock);
6721 gen6_update_ring_freq(dev);
6722 mutex_unlock(&dev_priv->rps.hw_lock);
6723 dev_priv->pc8.enabled = false;
6724}
6725
6726void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6727{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006728 if (!HAS_PC8(dev_priv->dev))
6729 return;
6730
Paulo Zanonic67a4702013-08-19 13:18:09 -03006731 mutex_lock(&dev_priv->pc8.lock);
6732 __hsw_enable_package_c8(dev_priv);
6733 mutex_unlock(&dev_priv->pc8.lock);
6734}
6735
6736void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6737{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006738 if (!HAS_PC8(dev_priv->dev))
6739 return;
6740
Paulo Zanonic67a4702013-08-19 13:18:09 -03006741 mutex_lock(&dev_priv->pc8.lock);
6742 __hsw_disable_package_c8(dev_priv);
6743 mutex_unlock(&dev_priv->pc8.lock);
6744}
6745
6746static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6747{
6748 struct drm_device *dev = dev_priv->dev;
6749 struct intel_crtc *crtc;
6750 uint32_t val;
6751
6752 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6753 if (crtc->base.enabled)
6754 return false;
6755
6756 /* This case is still possible since we have the i915.disable_power_well
6757 * parameter and also the KVMr or something else might be requesting the
6758 * power well. */
6759 val = I915_READ(HSW_PWR_WELL_DRIVER);
6760 if (val != 0) {
6761 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6762 return false;
6763 }
6764
6765 return true;
6766}
6767
6768/* Since we're called from modeset_global_resources there's no way to
6769 * symmetrically increase and decrease the refcount, so we use
6770 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6771 * or not.
6772 */
6773static void hsw_update_package_c8(struct drm_device *dev)
6774{
6775 struct drm_i915_private *dev_priv = dev->dev_private;
6776 bool allow;
6777
Chris Wilson7c6c2652013-11-18 18:32:37 -08006778 if (!HAS_PC8(dev_priv->dev))
6779 return;
6780
Paulo Zanonic67a4702013-08-19 13:18:09 -03006781 if (!i915_enable_pc8)
6782 return;
6783
6784 mutex_lock(&dev_priv->pc8.lock);
6785
6786 allow = hsw_can_enable_package_c8(dev_priv);
6787
6788 if (allow == dev_priv->pc8.requirements_met)
6789 goto done;
6790
6791 dev_priv->pc8.requirements_met = allow;
6792
6793 if (allow)
6794 __hsw_enable_package_c8(dev_priv);
6795 else
6796 __hsw_disable_package_c8(dev_priv);
6797
6798done:
6799 mutex_unlock(&dev_priv->pc8.lock);
6800}
6801
6802static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6803{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006804 if (!HAS_PC8(dev_priv->dev))
6805 return;
6806
Chris Wilson34581222013-11-18 18:32:36 -08006807 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006808 if (!dev_priv->pc8.gpu_idle) {
6809 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006810 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006811 }
Chris Wilson34581222013-11-18 18:32:36 -08006812 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006813}
6814
6815static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6816{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006817 if (!HAS_PC8(dev_priv->dev))
6818 return;
6819
Chris Wilson34581222013-11-18 18:32:36 -08006820 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006821 if (dev_priv->pc8.gpu_idle) {
6822 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006823 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006824 }
Chris Wilson34581222013-11-18 18:32:36 -08006825 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006826}
Eric Anholtf564048e2011-03-30 13:01:02 -07006827
Imre Deak6efdf352013-10-16 17:25:52 +03006828#define for_each_power_domain(domain, mask) \
6829 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6830 if ((1 << (domain)) & (mask))
6831
6832static unsigned long get_pipe_power_domains(struct drm_device *dev,
6833 enum pipe pipe, bool pfit_enabled)
6834{
6835 unsigned long mask;
6836 enum transcoder transcoder;
6837
6838 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6839
6840 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6841 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6842 if (pfit_enabled)
6843 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6844
6845 return mask;
6846}
6847
Imre Deakbaa70702013-10-25 17:36:48 +03006848void intel_display_set_init_power(struct drm_device *dev, bool enable)
6849{
6850 struct drm_i915_private *dev_priv = dev->dev_private;
6851
6852 if (dev_priv->power_domains.init_power_on == enable)
6853 return;
6854
6855 if (enable)
6856 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6857 else
6858 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6859
6860 dev_priv->power_domains.init_power_on = enable;
6861}
6862
Imre Deak4f074122013-10-16 17:25:51 +03006863static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006864{
Imre Deak6efdf352013-10-16 17:25:52 +03006865 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006866 struct intel_crtc *crtc;
6867
Imre Deak6efdf352013-10-16 17:25:52 +03006868 /*
6869 * First get all needed power domains, then put all unneeded, to avoid
6870 * any unnecessary toggling of the power wells.
6871 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006872 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006873 enum intel_display_power_domain domain;
6874
Jesse Barnes79e53942008-11-07 14:24:08 -08006875 if (!crtc->base.enabled)
6876 continue;
6877
Imre Deak6efdf352013-10-16 17:25:52 +03006878 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6879 crtc->pipe,
6880 crtc->config.pch_pfit.enabled);
6881
6882 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6883 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006884 }
6885
Imre Deak6efdf352013-10-16 17:25:52 +03006886 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6887 enum intel_display_power_domain domain;
6888
6889 for_each_power_domain(domain, crtc->enabled_power_domains)
6890 intel_display_power_put(dev, domain);
6891
6892 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6893 }
Imre Deakbaa70702013-10-25 17:36:48 +03006894
6895 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006896}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006897
Imre Deak4f074122013-10-16 17:25:51 +03006898static void haswell_modeset_global_resources(struct drm_device *dev)
6899{
6900 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006901 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006902}
6903
6904static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6905 int x, int y,
6906 struct drm_framebuffer *fb)
6907{
6908 struct drm_device *dev = crtc->dev;
6909 struct drm_i915_private *dev_priv = dev->dev_private;
6910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6911 int plane = intel_crtc->plane;
6912 int ret;
6913
Paulo Zanoni566b7342013-11-25 15:27:08 -02006914 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006915 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006916 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006917
Chris Wilson560b85b2010-08-07 11:01:38 +01006918 if (intel_crtc->config.has_dp_encoder)
6919 intel_dp_set_m_n(intel_crtc);
6920
6921 intel_crtc->lowfreq_avail = false;
6922
6923 intel_set_pipe_timings(intel_crtc);
6924
6925 if (intel_crtc->config.has_pch_encoder) {
6926 intel_cpu_transcoder_set_m_n(intel_crtc,
6927 &intel_crtc->config.fdi_m_n);
6928 }
6929
6930 haswell_set_pipeconf(crtc);
6931
6932 intel_set_pipe_csc(crtc);
6933
6934 /* Set up the display plane register */
6935 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6936 POSTING_READ(DSPCNTR(plane));
6937
6938 ret = intel_pipe_set_base(crtc, x, y, fb);
6939
Chris Wilson560b85b2010-08-07 11:01:38 +01006940 return ret;
6941}
6942
6943static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6944 struct intel_crtc_config *pipe_config)
6945{
6946 struct drm_device *dev = crtc->base.dev;
6947 struct drm_i915_private *dev_priv = dev->dev_private;
6948 enum intel_display_power_domain pfit_domain;
6949 uint32_t tmp;
6950
6951 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6952 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6953
6954 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6955 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6956 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006957 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006958 default:
6959 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006960 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6961 case TRANS_DDI_EDP_INPUT_A_ON:
6962 trans_edp_pipe = PIPE_A;
6963 break;
6964 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6965 trans_edp_pipe = PIPE_B;
6966 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01006967 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006968 trans_edp_pipe = PIPE_C;
6969 break;
6970 }
6971
Chris Wilson6b383a72010-09-13 13:54:26 +01006972 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006973 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6974 }
6975
6976 if (!intel_display_power_enabled(dev,
6977 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6978 return false;
6979
6980 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6981 if (!(tmp & PIPECONF_ENABLE))
6982 return false;
6983
6984 /*
6985 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6986 * DDI E. So just check whether this pipe is wired to DDI E and whether
6987 * the PCH transcoder is on.
6988 */
6989 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6990 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6991 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6992 pipe_config->has_pch_encoder = true;
6993
6994 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6995 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6996 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6997
6998 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6999 }
7000
Chris Wilson560b85b2010-08-07 11:01:38 +01007001 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007002
7003 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7004 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007005 ironlake_get_pfit_config(crtc, pipe_config);
7006
7007 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7008 (I915_READ(IPS_CTL) & IPS_ENABLE);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007009
7010 pipe_config->pixel_multiplier = 1;
7011
7012 return true;
7013}
Jesse Barnes79e53942008-11-07 14:24:08 -08007014
Chris Wilson05394f32010-11-08 19:18:58 +00007015static int intel_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007016 int x, int y,
7017 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007018{
Daniel Vetter9256aa12012-10-31 19:26:13 +01007019 struct drm_device *dev = crtc->dev;
7020 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07007021 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007023 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007024 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007025 int ret;
7026
Eric Anholt0b701d22011-03-30 13:01:03 -07007027 drm_vblank_pre_modeset(dev, pipe);
7028
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007029 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7030
Jesse Barnes79e53942008-11-07 14:24:08 -08007031 drm_vblank_post_modeset(dev, pipe);
7032
Daniel Vetter9256aa12012-10-31 19:26:13 +01007033 if (ret != 0)
7034 return ret;
7035
7036 for_each_encoder_on_crtc(dev, crtc, encoder) {
7037 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7038 encoder->base.base.id,
7039 drm_get_encoder_name(&encoder->base),
7040 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007041 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007042 }
7043
7044 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007045}
7046
Jani Nikula1a915102013-10-16 12:34:48 +03007047static struct {
7048 int clock;
7049 u32 config;
7050} hdmi_audio_clock[] = {
7051 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7052 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7053 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7054 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7055 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7056 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7057 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7058 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7059 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7060 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7061};
7062
7063/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7064static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7065{
7066 int i;
7067
7068 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7069 if (mode->clock == hdmi_audio_clock[i].clock)
7070 break;
7071 }
7072
7073 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7074 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7075 i = 1;
7076 }
7077
7078 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7079 hdmi_audio_clock[i].clock,
7080 hdmi_audio_clock[i].config);
7081
7082 return hdmi_audio_clock[i].config;
7083}
7084
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007085static bool intel_eld_uptodate(struct drm_connector *connector,
7086 int reg_eldv, uint32_t bits_eldv,
7087 int reg_elda, uint32_t bits_elda,
7088 int reg_edid)
7089{
7090 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7091 uint8_t *eld = connector->eld;
7092 uint32_t i;
7093
7094 i = I915_READ(reg_eldv);
7095 i &= bits_eldv;
7096
7097 if (!eld[0])
7098 return !i;
7099
7100 if (!i)
7101 return false;
7102
7103 i = I915_READ(reg_elda);
7104 i &= ~bits_elda;
7105 I915_WRITE(reg_elda, i);
7106
7107 for (i = 0; i < eld[2]; i++)
7108 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7109 return false;
7110
7111 return true;
7112}
7113
Wu Fengguange0dac652011-09-05 14:25:34 +08007114static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007115 struct drm_crtc *crtc,
7116 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007117{
7118 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7119 uint8_t *eld = connector->eld;
7120 uint32_t eldv;
7121 uint32_t len;
7122 uint32_t i;
7123
7124 i = I915_READ(G4X_AUD_VID_DID);
7125
7126 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7127 eldv = G4X_ELDV_DEVCL_DEVBLC;
7128 else
7129 eldv = G4X_ELDV_DEVCTG;
7130
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007131 if (intel_eld_uptodate(connector,
7132 G4X_AUD_CNTL_ST, eldv,
7133 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7134 G4X_HDMIW_HDMIEDID))
7135 return;
7136
Wu Fengguange0dac652011-09-05 14:25:34 +08007137 i = I915_READ(G4X_AUD_CNTL_ST);
7138 i &= ~(eldv | G4X_ELD_ADDR);
7139 len = (i >> 9) & 0x1f; /* ELD buffer size */
7140 I915_WRITE(G4X_AUD_CNTL_ST, i);
7141
7142 if (!eld[0])
7143 return;
7144
7145 len = min_t(uint8_t, eld[2], len);
7146 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7147 for (i = 0; i < len; i++)
7148 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7149
7150 i = I915_READ(G4X_AUD_CNTL_ST);
7151 i |= eldv;
7152 I915_WRITE(G4X_AUD_CNTL_ST, i);
7153}
7154
Wang Xingchao83358c852012-08-16 22:43:37 +08007155static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007156 struct drm_crtc *crtc,
7157 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007158{
7159 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7160 uint8_t *eld = connector->eld;
7161 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007163 uint32_t eldv;
7164 uint32_t i;
7165 int len;
7166 int pipe = to_intel_crtc(crtc)->pipe;
7167 int tmp;
7168
7169 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7170 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7171 int aud_config = HSW_AUD_CFG(pipe);
7172 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7173
7174
7175 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7176
7177 /* Audio output enable */
7178 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7179 tmp = I915_READ(aud_cntrl_st2);
7180 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7181 I915_WRITE(aud_cntrl_st2, tmp);
7182
7183 /* Wait for 1 vertical blank */
7184 intel_wait_for_vblank(dev, pipe);
7185
7186 /* Set ELD valid state */
7187 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007188 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007189 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7190 I915_WRITE(aud_cntrl_st2, tmp);
7191 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007192 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007193
7194 /* Enable HDMI mode */
7195 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007196 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007197 /* clear N_programing_enable and N_value_index */
7198 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7199 I915_WRITE(aud_config, tmp);
7200
7201 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7202
7203 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007204 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007205
7206 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7207 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7208 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7209 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007210 } else {
7211 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7212 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007213
7214 if (intel_eld_uptodate(connector,
7215 aud_cntrl_st2, eldv,
7216 aud_cntl_st, IBX_ELD_ADDRESS,
7217 hdmiw_hdmiedid))
7218 return;
7219
7220 i = I915_READ(aud_cntrl_st2);
7221 i &= ~eldv;
7222 I915_WRITE(aud_cntrl_st2, i);
7223
7224 if (!eld[0])
7225 return;
7226
7227 i = I915_READ(aud_cntl_st);
7228 i &= ~IBX_ELD_ADDRESS;
7229 I915_WRITE(aud_cntl_st, i);
7230 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7231 DRM_DEBUG_DRIVER("port num:%d\n", i);
7232
7233 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7234 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7235 for (i = 0; i < len; i++)
7236 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7237
7238 i = I915_READ(aud_cntrl_st2);
7239 i |= eldv;
7240 I915_WRITE(aud_cntrl_st2, i);
7241
7242}
7243
Wu Fengguange0dac652011-09-05 14:25:34 +08007244static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007245 struct drm_crtc *crtc,
7246 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007247{
7248 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7249 uint8_t *eld = connector->eld;
7250 uint32_t eldv;
7251 uint32_t i;
7252 int len;
7253 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007254 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007255 int aud_cntl_st;
7256 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007257 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007258
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007259 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007260 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7261 aud_config = IBX_AUD_CFG(pipe);
7262 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007263 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007264 } else if (IS_VALLEYVIEW(connector->dev)) {
7265 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7266 aud_config = VLV_AUD_CFG(pipe);
7267 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7268 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007269 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007270 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7271 aud_config = CPT_AUD_CFG(pipe);
7272 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007273 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007274 }
7275
Wang Xingchao9b138a82012-08-09 16:52:18 +08007276 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007277
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007278 if (IS_VALLEYVIEW(connector->dev)) {
7279 struct intel_encoder *intel_encoder;
7280 struct intel_digital_port *intel_dig_port;
7281
7282 intel_encoder = intel_attached_encoder(connector);
7283 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7284 i = intel_dig_port->port;
7285 } else {
7286 i = I915_READ(aud_cntl_st);
7287 i = (i >> 29) & DIP_PORT_SEL_MASK;
7288 /* DIP_Port_Select, 0x1 = PortB */
7289 }
7290
Wu Fengguange0dac652011-09-05 14:25:34 +08007291 if (!i) {
7292 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7293 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007294 eldv = IBX_ELD_VALIDB;
7295 eldv |= IBX_ELD_VALIDB << 4;
7296 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007297 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007298 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007299 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007300 }
7301
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007302 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7303 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7304 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007305 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007306 } else {
7307 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7308 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007309
7310 if (intel_eld_uptodate(connector,
7311 aud_cntrl_st2, eldv,
7312 aud_cntl_st, IBX_ELD_ADDRESS,
7313 hdmiw_hdmiedid))
7314 return;
7315
Wu Fengguange0dac652011-09-05 14:25:34 +08007316 i = I915_READ(aud_cntrl_st2);
7317 i &= ~eldv;
7318 I915_WRITE(aud_cntrl_st2, i);
7319
7320 if (!eld[0])
7321 return;
7322
Wu Fengguange0dac652011-09-05 14:25:34 +08007323 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007324 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007325 I915_WRITE(aud_cntl_st, i);
7326
7327 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7328 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7329 for (i = 0; i < len; i++)
7330 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7331
7332 i = I915_READ(aud_cntrl_st2);
7333 i |= eldv;
7334 I915_WRITE(aud_cntrl_st2, i);
7335}
7336
7337void intel_write_eld(struct drm_encoder *encoder,
7338 struct drm_display_mode *mode)
7339{
7340 struct drm_crtc *crtc = encoder->crtc;
7341 struct drm_connector *connector;
7342 struct drm_device *dev = encoder->dev;
7343 struct drm_i915_private *dev_priv = dev->dev_private;
7344
7345 connector = drm_select_eld(encoder, mode);
7346 if (!connector)
7347 return;
7348
7349 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7350 connector->base.id,
7351 drm_get_connector_name(connector),
7352 connector->encoder->base.id,
7353 drm_get_encoder_name(connector->encoder));
7354
7355 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7356
7357 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007358 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007359}
7360
Jesse Barnes79e53942008-11-07 14:24:08 -08007361static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7362{
7363 struct drm_device *dev = crtc->dev;
7364 struct drm_i915_private *dev_priv = dev->dev_private;
7365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7366 bool visible = base != 0;
7367 u32 cntl;
7368
7369 if (intel_crtc->cursor_visible == visible)
7370 return;
7371
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007372 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007373 if (visible) {
7374 /* On these chipsets we can only modify the base whilst
7375 * the cursor is disabled.
7376 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007377 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007378
7379 cntl &= ~(CURSOR_FORMAT_MASK);
7380 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7381 cntl |= CURSOR_ENABLE |
7382 CURSOR_GAMMA_ENABLE |
7383 CURSOR_FORMAT_ARGB;
7384 } else
7385 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007386 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007387
7388 intel_crtc->cursor_visible = visible;
7389}
7390
7391static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7392{
7393 struct drm_device *dev = crtc->dev;
7394 struct drm_i915_private *dev_priv = dev->dev_private;
7395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7396 int pipe = intel_crtc->pipe;
7397 bool visible = base != 0;
7398
7399 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007400 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007401 if (base) {
7402 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7403 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7404 cntl |= pipe << 28; /* Connect to correct pipe */
7405 } else {
7406 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7407 cntl |= CURSOR_MODE_DISABLE;
7408 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007409 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007410
7411 intel_crtc->cursor_visible = visible;
7412 }
7413 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007414 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007415 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007416 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007417}
7418
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007419static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7420{
7421 struct drm_device *dev = crtc->dev;
7422 struct drm_i915_private *dev_priv = dev->dev_private;
7423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7424 int pipe = intel_crtc->pipe;
7425 bool visible = base != 0;
7426
7427 if (intel_crtc->cursor_visible != visible) {
7428 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7429 if (base) {
7430 cntl &= ~CURSOR_MODE;
7431 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7432 } else {
7433 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7434 cntl |= CURSOR_MODE_DISABLE;
7435 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007436 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007437 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007438 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7439 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007440 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7441
7442 intel_crtc->cursor_visible = visible;
7443 }
7444 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007445 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007446 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007447 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007448}
7449
Jesse Barnes79e53942008-11-07 14:24:08 -08007450/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7451static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7452 bool on)
7453{
7454 struct drm_device *dev = crtc->dev;
7455 struct drm_i915_private *dev_priv = dev->dev_private;
7456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7457 int pipe = intel_crtc->pipe;
7458 int x = intel_crtc->cursor_x;
7459 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007460 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007461 bool visible;
7462
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007463 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007464 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007465
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007466 if (x >= intel_crtc->config.pipe_src_w)
7467 base = 0;
7468
7469 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007470 base = 0;
7471
7472 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007473 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 base = 0;
7475
7476 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7477 x = -x;
7478 }
7479 pos |= x << CURSOR_X_SHIFT;
7480
7481 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007482 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007483 base = 0;
7484
7485 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7486 y = -y;
7487 }
7488 pos |= y << CURSOR_Y_SHIFT;
7489
7490 visible = base != 0;
7491 if (!visible && !intel_crtc->cursor_visible)
7492 return;
7493
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007494 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007495 I915_WRITE(CURPOS_IVB(pipe), pos);
7496 ivb_update_cursor(crtc, base);
7497 } else {
7498 I915_WRITE(CURPOS(pipe), pos);
7499 if (IS_845G(dev) || IS_I865G(dev))
7500 i845_update_cursor(crtc, base);
7501 else
7502 i9xx_update_cursor(crtc, base);
7503 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007504}
7505
7506static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7507 struct drm_file *file,
7508 uint32_t handle,
7509 uint32_t width, uint32_t height)
7510{
7511 struct drm_device *dev = crtc->dev;
7512 struct drm_i915_private *dev_priv = dev->dev_private;
7513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007514 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007515 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007516 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007517
Jesse Barnes79e53942008-11-07 14:24:08 -08007518 /* if we want to turn off the cursor ignore width and height */
7519 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007520 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007521 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007522 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007523 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007524 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007525 }
7526
7527 /* Currently we only support 64x64 cursors */
7528 if (width != 64 || height != 64) {
7529 DRM_ERROR("we currently only support 64x64 cursors\n");
7530 return -EINVAL;
7531 }
7532
Chris Wilson05394f32010-11-08 19:18:58 +00007533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007534 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007535 return -ENOENT;
7536
Chris Wilson05394f32010-11-08 19:18:58 +00007537 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007538 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007539 ret = -ENOMEM;
7540 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007541 }
7542
Dave Airlie71acb5e2008-12-30 20:31:46 +10007543 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007544 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007545 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007546 unsigned alignment;
7547
Chris Wilsond9e86c02010-11-10 16:40:20 +00007548 if (obj->tiling_mode) {
7549 DRM_ERROR("cursor cannot be tiled\n");
7550 ret = -EINVAL;
7551 goto fail_locked;
7552 }
7553
Chris Wilson693db182013-03-05 14:52:39 +00007554 /* Note that the w/a also requires 2 PTE of padding following
7555 * the bo. We currently fill all unused PTE with the shadow
7556 * page and so we should always have valid PTE following the
7557 * cursor preventing the VT-d warning.
7558 */
7559 alignment = 0;
7560 if (need_vtd_wa(dev))
7561 alignment = 64*1024;
7562
7563 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007564 if (ret) {
7565 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007566 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007567 }
7568
Chris Wilsond9e86c02010-11-10 16:40:20 +00007569 ret = i915_gem_object_put_fence(obj);
7570 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007571 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007572 goto fail_unpin;
7573 }
7574
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007575 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007576 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007577 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007578 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007579 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7580 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007581 if (ret) {
7582 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007583 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007584 }
Chris Wilson05394f32010-11-08 19:18:58 +00007585 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007586 }
7587
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007588 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007589 I915_WRITE(CURSIZE, (height << 12) | width);
7590
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007591 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007592 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007593 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007594 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007595 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7596 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007597 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007598 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007599 }
Jesse Barnes80824002009-09-10 15:28:06 -07007600
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007601 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007602
7603 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007604 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007605 intel_crtc->cursor_width = width;
7606 intel_crtc->cursor_height = height;
7607
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007608 if (intel_crtc->active)
7609 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007610
Jesse Barnes79e53942008-11-07 14:24:08 -08007611 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007612fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007613 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007614fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007615 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007616fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007617 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007618 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007619}
7620
7621static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7622{
Jesse Barnes79e53942008-11-07 14:24:08 -08007623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007624
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007625 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7626 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007627
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007628 if (intel_crtc->active)
7629 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007630
7631 return 0;
7632}
7633
Jesse Barnes79e53942008-11-07 14:24:08 -08007634static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007635 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007636{
James Simmons72034252010-08-03 01:33:19 +01007637 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007639
James Simmons72034252010-08-03 01:33:19 +01007640 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007641 intel_crtc->lut_r[i] = red[i] >> 8;
7642 intel_crtc->lut_g[i] = green[i] >> 8;
7643 intel_crtc->lut_b[i] = blue[i] >> 8;
7644 }
7645
7646 intel_crtc_load_lut(crtc);
7647}
7648
Jesse Barnes79e53942008-11-07 14:24:08 -08007649/* VESA 640x480x72Hz mode to set on the pipe */
7650static struct drm_display_mode load_detect_mode = {
7651 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7652 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7653};
7654
Chris Wilsond2dff872011-04-19 08:36:26 +01007655static struct drm_framebuffer *
7656intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007657 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007658 struct drm_i915_gem_object *obj)
7659{
7660 struct intel_framebuffer *intel_fb;
7661 int ret;
7662
7663 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7664 if (!intel_fb) {
7665 drm_gem_object_unreference_unlocked(&obj->base);
7666 return ERR_PTR(-ENOMEM);
7667 }
7668
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007669 ret = i915_mutex_lock_interruptible(dev);
7670 if (ret)
7671 goto err;
7672
Chris Wilsond2dff872011-04-19 08:36:26 +01007673 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007674 mutex_unlock(&dev->struct_mutex);
7675 if (ret)
7676 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007677
7678 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007679err:
7680 drm_gem_object_unreference_unlocked(&obj->base);
7681 kfree(intel_fb);
7682
7683 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007684}
7685
7686static u32
7687intel_framebuffer_pitch_for_width(int width, int bpp)
7688{
7689 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7690 return ALIGN(pitch, 64);
7691}
7692
7693static u32
7694intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7695{
7696 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7697 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7698}
7699
7700static struct drm_framebuffer *
7701intel_framebuffer_create_for_mode(struct drm_device *dev,
7702 struct drm_display_mode *mode,
7703 int depth, int bpp)
7704{
7705 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007706 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007707
7708 obj = i915_gem_alloc_object(dev,
7709 intel_framebuffer_size_for_mode(mode, bpp));
7710 if (obj == NULL)
7711 return ERR_PTR(-ENOMEM);
7712
7713 mode_cmd.width = mode->hdisplay;
7714 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007715 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7716 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007717 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007718
7719 return intel_framebuffer_create(dev, &mode_cmd, obj);
7720}
7721
7722static struct drm_framebuffer *
7723mode_fits_in_fbdev(struct drm_device *dev,
7724 struct drm_display_mode *mode)
7725{
Daniel Vetter4520f532013-10-09 09:18:51 +02007726#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007727 struct drm_i915_private *dev_priv = dev->dev_private;
7728 struct drm_i915_gem_object *obj;
7729 struct drm_framebuffer *fb;
7730
7731 if (dev_priv->fbdev == NULL)
7732 return NULL;
7733
7734 obj = dev_priv->fbdev->ifb.obj;
7735 if (obj == NULL)
7736 return NULL;
7737
7738 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007739 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7740 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007741 return NULL;
7742
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007743 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007744 return NULL;
7745
7746 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007747#else
7748 return NULL;
7749#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007750}
7751
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007752bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007753 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007754 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007755{
7756 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007757 struct intel_encoder *intel_encoder =
7758 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007759 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007760 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007761 struct drm_crtc *crtc = NULL;
7762 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007763 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007764 int i = -1;
7765
Chris Wilsond2dff872011-04-19 08:36:26 +01007766 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7767 connector->base.id, drm_get_connector_name(connector),
7768 encoder->base.id, drm_get_encoder_name(encoder));
7769
Jesse Barnes79e53942008-11-07 14:24:08 -08007770 /*
7771 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007772 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007773 * - if the connector already has an assigned crtc, use it (but make
7774 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007775 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007776 * - try to find the first unused crtc that can drive this connector,
7777 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007778 */
7779
7780 /* See if we already have a CRTC for this connector */
7781 if (encoder->crtc) {
7782 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007783
Daniel Vetter7b240562012-12-12 00:35:33 +01007784 mutex_lock(&crtc->mutex);
7785
Daniel Vetter24218aa2012-08-12 19:27:11 +02007786 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007787 old->load_detect_temp = false;
7788
7789 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007790 if (connector->dpms != DRM_MODE_DPMS_ON)
7791 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007792
Chris Wilson71731882011-04-19 23:10:58 +01007793 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007794 }
7795
7796 /* Find an unused one (if possible) */
7797 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7798 i++;
7799 if (!(encoder->possible_crtcs & (1 << i)))
7800 continue;
7801 if (!possible_crtc->enabled) {
7802 crtc = possible_crtc;
7803 break;
7804 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007805 }
7806
7807 /*
7808 * If we didn't find an unused CRTC, don't use any.
7809 */
7810 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007811 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7812 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 }
7814
Daniel Vetter7b240562012-12-12 00:35:33 +01007815 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007816 intel_encoder->new_crtc = to_intel_crtc(crtc);
7817 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818
7819 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007820 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007821 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007822 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823
Chris Wilson64927112011-04-20 07:25:26 +01007824 if (!mode)
7825 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007826
Chris Wilsond2dff872011-04-19 08:36:26 +01007827 /* We need a framebuffer large enough to accommodate all accesses
7828 * that the plane may generate whilst we perform load detection.
7829 * We can not rely on the fbcon either being present (we get called
7830 * during its initialisation to detect all boot displays, or it may
7831 * not even exist) or that it is large enough to satisfy the
7832 * requested mode.
7833 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007834 fb = mode_fits_in_fbdev(dev, mode);
7835 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007836 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007837 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7838 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007839 } else
7840 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007841 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007842 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007843 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007844 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007846
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007847 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007848 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007849 if (old->release_fb)
7850 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007851 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007852 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007853 }
Chris Wilson71731882011-04-19 23:10:58 +01007854
Jesse Barnes79e53942008-11-07 14:24:08 -08007855 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007856 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007857 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007858}
7859
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007860void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007861 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007862{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007863 struct intel_encoder *intel_encoder =
7864 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007865 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007866 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007867
Chris Wilsond2dff872011-04-19 08:36:26 +01007868 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7869 connector->base.id, drm_get_connector_name(connector),
7870 encoder->base.id, drm_get_encoder_name(encoder));
7871
Chris Wilson8261b192011-04-19 23:18:09 +01007872 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007873 to_intel_connector(connector)->new_encoder = NULL;
7874 intel_encoder->new_crtc = NULL;
7875 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007876
Daniel Vetter36206362012-12-10 20:42:17 +01007877 if (old->release_fb) {
7878 drm_framebuffer_unregister_private(old->release_fb);
7879 drm_framebuffer_unreference(old->release_fb);
7880 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007881
Daniel Vetter67c96402013-01-23 16:25:09 +00007882 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007883 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007884 }
7885
Eric Anholtc751ce42010-03-25 11:48:48 -07007886 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007887 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7888 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007889
7890 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007891}
7892
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007893static int i9xx_pll_refclk(struct drm_device *dev,
7894 const struct intel_crtc_config *pipe_config)
7895{
7896 struct drm_i915_private *dev_priv = dev->dev_private;
7897 u32 dpll = pipe_config->dpll_hw_state.dpll;
7898
7899 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007900 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007901 else if (HAS_PCH_SPLIT(dev))
7902 return 120000;
7903 else if (!IS_GEN2(dev))
7904 return 96000;
7905 else
7906 return 48000;
7907}
7908
Jesse Barnes79e53942008-11-07 14:24:08 -08007909/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007910static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7911 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007912{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007913 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007915 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007916 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007917 u32 fp;
7918 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007919 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007920
7921 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007922 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007923 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007924 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007925
7926 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007927 if (IS_PINEVIEW(dev)) {
7928 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7929 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007930 } else {
7931 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7932 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7933 }
7934
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007935 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007936 if (IS_PINEVIEW(dev))
7937 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7938 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007939 else
7940 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007941 DPLL_FPA01_P1_POST_DIV_SHIFT);
7942
7943 switch (dpll & DPLL_MODE_MASK) {
7944 case DPLLB_MODE_DAC_SERIAL:
7945 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7946 5 : 10;
7947 break;
7948 case DPLLB_MODE_LVDS:
7949 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7950 7 : 14;
7951 break;
7952 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007953 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007954 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007955 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007956 }
7957
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007958 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007959 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007960 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007961 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007962 } else {
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02007963 u32 lvds = I915_READ(LVDS);
7964 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08007965
7966 if (is_lvds) {
7967 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7968 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02007969
7970 if (lvds & LVDS_CLKB_POWER_UP)
7971 clock.p2 = 7;
7972 else
7973 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007974 } else {
7975 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7976 clock.p1 = 2;
7977 else {
7978 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7979 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7980 }
7981 if (dpll & PLL_P2_DIVIDE_BY_4)
7982 clock.p2 = 4;
7983 else
7984 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007985 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007986
7987 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007988 }
7989
Ville Syrjälä18442d02013-09-13 16:00:08 +03007990 /*
7991 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007992 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007993 * encoder's get_config() function.
7994 */
7995 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007996}
7997
Ville Syrjälä6878da02013-09-13 15:59:11 +03007998int intel_dotclock_calculate(int link_freq,
7999 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008000{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008001 /*
8002 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008003 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008004 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008005 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008006 *
8007 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008008 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 */
8010
Ville Syrjälä6878da02013-09-13 15:59:11 +03008011 if (!m_n->link_n)
8012 return 0;
8013
8014 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8015}
8016
Ville Syrjälä18442d02013-09-13 16:00:08 +03008017static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8018 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008019{
8020 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008021
8022 /* read out port_clock from the DPLL */
8023 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008024
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008025 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008026 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008027 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008028 * agree once we know their relationship in the encoder's
8029 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008030 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008031 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008032 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8033 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008034}
8035
8036/** Returns the currently programmed mode of the given pipe. */
8037struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8038 struct drm_crtc *crtc)
8039{
Jesse Barnes548f2452011-02-17 10:40:53 -08008040 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008042 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008043 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008044 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008045 int htot = I915_READ(HTOTAL(cpu_transcoder));
8046 int hsync = I915_READ(HSYNC(cpu_transcoder));
8047 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8048 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008049 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008050
8051 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8052 if (!mode)
8053 return NULL;
8054
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008055 /*
8056 * Construct a pipe_config sufficient for getting the clock info
8057 * back out of crtc_clock_get.
8058 *
8059 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8060 * to use a real value here instead.
8061 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008062 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008063 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008064 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8065 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8066 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008067 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8068
Ville Syrjälä773ae032013-09-23 17:48:20 +03008069 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008070 mode->hdisplay = (htot & 0xffff) + 1;
8071 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8072 mode->hsync_start = (hsync & 0xffff) + 1;
8073 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8074 mode->vdisplay = (vtot & 0xffff) + 1;
8075 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8076 mode->vsync_start = (vsync & 0xffff) + 1;
8077 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8078
8079 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008080
8081 return mode;
8082}
8083
Daniel Vetter3dec0092010-08-20 21:40:52 +02008084static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008085{
8086 struct drm_device *dev = crtc->dev;
8087 drm_i915_private_t *dev_priv = dev->dev_private;
8088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8089 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008090 int dpll_reg = DPLL(pipe);
8091 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008092
Eric Anholtbad720f2009-10-22 16:11:14 -07008093 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008094 return;
8095
8096 if (!dev_priv->lvds_downclock_avail)
8097 return;
8098
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008099 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008100 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008101 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008102
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008103 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008104
8105 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8106 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008107 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008108
Jesse Barnes652c3932009-08-17 13:31:43 -07008109 dpll = I915_READ(dpll_reg);
8110 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008111 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008112 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008113}
8114
8115static void intel_decrease_pllclock(struct drm_crtc *crtc)
8116{
8117 struct drm_device *dev = crtc->dev;
8118 drm_i915_private_t *dev_priv = dev->dev_private;
8119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008120
Eric Anholtbad720f2009-10-22 16:11:14 -07008121 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008122 return;
8123
8124 if (!dev_priv->lvds_downclock_avail)
8125 return;
8126
8127 /*
8128 * Since this is called by a timer, we should never get here in
8129 * the manual case.
8130 */
8131 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008132 int pipe = intel_crtc->pipe;
8133 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008134 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008135
Zhao Yakui44d98a62009-10-09 11:39:40 +08008136 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008137
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008138 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008139
Chris Wilson074b5e12012-05-02 12:07:06 +01008140 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008141 dpll |= DISPLAY_RATE_SELECT_FPA1;
8142 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008143 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008144 dpll = I915_READ(dpll_reg);
8145 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008146 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008147 }
8148
8149}
8150
Chris Wilsonf047e392012-07-21 12:31:41 +01008151void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008152{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008153 struct drm_i915_private *dev_priv = dev->dev_private;
8154
8155 hsw_package_c8_gpu_busy(dev_priv);
8156 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008157}
8158
8159void intel_mark_idle(struct drm_device *dev)
8160{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008161 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008162 struct drm_crtc *crtc;
8163
Paulo Zanonic67a4702013-08-19 13:18:09 -03008164 hsw_package_c8_gpu_idle(dev_priv);
8165
Chris Wilson725a5b52013-01-08 11:02:57 +00008166 if (!i915_powersave)
8167 return;
8168
8169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8170 if (!crtc->fb)
8171 continue;
8172
8173 intel_decrease_pllclock(crtc);
8174 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008175
8176 if (dev_priv->info->gen >= 6)
8177 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008178}
8179
Chris Wilsonc65355b2013-06-06 16:53:41 -03008180void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8181 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008182{
8183 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008184 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008185
8186 if (!i915_powersave)
8187 return;
8188
Jesse Barnes652c3932009-08-17 13:31:43 -07008189 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008190 if (!crtc->fb)
8191 continue;
8192
Chris Wilsonc65355b2013-06-06 16:53:41 -03008193 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8194 continue;
8195
8196 intel_increase_pllclock(crtc);
8197 if (ring && intel_fbc_enabled(dev))
8198 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008199 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008200}
8201
Jesse Barnes79e53942008-11-07 14:24:08 -08008202static void intel_crtc_destroy(struct drm_crtc *crtc)
8203{
8204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008205 struct drm_device *dev = crtc->dev;
8206 struct intel_unpin_work *work;
8207 unsigned long flags;
8208
8209 spin_lock_irqsave(&dev->event_lock, flags);
8210 work = intel_crtc->unpin_work;
8211 intel_crtc->unpin_work = NULL;
8212 spin_unlock_irqrestore(&dev->event_lock, flags);
8213
8214 if (work) {
8215 cancel_work_sync(&work->work);
8216 kfree(work);
8217 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008218
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008219 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8220
Jesse Barnes79e53942008-11-07 14:24:08 -08008221 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008222
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 kfree(intel_crtc);
8224}
8225
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008226static void intel_unpin_work_fn(struct work_struct *__work)
8227{
8228 struct intel_unpin_work *work =
8229 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008230 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008231
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008232 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008233 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008234 drm_gem_object_unreference(&work->pending_flip_obj->base);
8235 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008236
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008237 intel_update_fbc(dev);
8238 mutex_unlock(&dev->struct_mutex);
8239
8240 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8241 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8242
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008243 kfree(work);
8244}
8245
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008246static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008247 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008248{
8249 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8251 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008252 unsigned long flags;
8253
8254 /* Ignore early vblank irqs */
8255 if (intel_crtc == NULL)
8256 return;
8257
8258 spin_lock_irqsave(&dev->event_lock, flags);
8259 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008260
8261 /* Ensure we don't miss a work->pending update ... */
8262 smp_rmb();
8263
8264 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008265 spin_unlock_irqrestore(&dev->event_lock, flags);
8266 return;
8267 }
8268
Chris Wilsone7d841c2012-12-03 11:36:30 +00008269 /* and that the unpin work is consistent wrt ->pending. */
8270 smp_rmb();
8271
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008272 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008273
Rob Clark45a066e2012-10-08 14:50:40 -05008274 if (work->event)
8275 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008276
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008277 drm_vblank_put(dev, intel_crtc->pipe);
8278
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008279 spin_unlock_irqrestore(&dev->event_lock, flags);
8280
Daniel Vetter2c10d572012-12-20 21:24:07 +01008281 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008282
8283 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008284
8285 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008286}
8287
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008288void intel_finish_page_flip(struct drm_device *dev, int pipe)
8289{
8290 drm_i915_private_t *dev_priv = dev->dev_private;
8291 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8292
Mario Kleiner49b14a52010-12-09 07:00:07 +01008293 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008294}
8295
8296void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8297{
8298 drm_i915_private_t *dev_priv = dev->dev_private;
8299 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8300
Mario Kleiner49b14a52010-12-09 07:00:07 +01008301 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008302}
8303
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008304void intel_prepare_page_flip(struct drm_device *dev, int plane)
8305{
8306 drm_i915_private_t *dev_priv = dev->dev_private;
8307 struct intel_crtc *intel_crtc =
8308 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8309 unsigned long flags;
8310
Chris Wilsone7d841c2012-12-03 11:36:30 +00008311 /* NB: An MMIO update of the plane base pointer will also
8312 * generate a page-flip completion irq, i.e. every modeset
8313 * is also accompanied by a spurious intel_prepare_page_flip().
8314 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008315 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008316 if (intel_crtc->unpin_work)
8317 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008318 spin_unlock_irqrestore(&dev->event_lock, flags);
8319}
8320
Chris Wilsone7d841c2012-12-03 11:36:30 +00008321inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8322{
8323 /* Ensure that the work item is consistent when activating it ... */
8324 smp_wmb();
8325 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8326 /* and that it is marked active as soon as the irq could fire. */
8327 smp_wmb();
8328}
8329
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008330static int intel_gen2_queue_flip(struct drm_device *dev,
8331 struct drm_crtc *crtc,
8332 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008333 struct drm_i915_gem_object *obj,
8334 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008335{
8336 struct drm_i915_private *dev_priv = dev->dev_private;
8337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008338 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008339 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008340 int ret;
8341
Daniel Vetter6d90c952012-04-26 23:28:05 +02008342 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008343 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008344 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008345
Daniel Vetter6d90c952012-04-26 23:28:05 +02008346 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008347 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008348 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008349
8350 /* Can't queue multiple flips, so wait for the previous
8351 * one to finish before executing the next.
8352 */
8353 if (intel_crtc->plane)
8354 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8355 else
8356 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008357 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8358 intel_ring_emit(ring, MI_NOOP);
8359 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8360 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8361 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008362 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008363 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008364
8365 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008366 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008367 return 0;
8368
8369err_unpin:
8370 intel_unpin_fb_obj(obj);
8371err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008372 return ret;
8373}
8374
8375static int intel_gen3_queue_flip(struct drm_device *dev,
8376 struct drm_crtc *crtc,
8377 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008378 struct drm_i915_gem_object *obj,
8379 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008380{
8381 struct drm_i915_private *dev_priv = dev->dev_private;
8382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008383 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008384 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008385 int ret;
8386
Daniel Vetter6d90c952012-04-26 23:28:05 +02008387 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008388 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008389 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008390
Daniel Vetter6d90c952012-04-26 23:28:05 +02008391 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008392 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008393 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008394
8395 if (intel_crtc->plane)
8396 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8397 else
8398 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008399 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8400 intel_ring_emit(ring, MI_NOOP);
8401 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8402 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8403 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008404 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008405 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008406
Chris Wilsone7d841c2012-12-03 11:36:30 +00008407 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008408 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008409 return 0;
8410
8411err_unpin:
8412 intel_unpin_fb_obj(obj);
8413err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008414 return ret;
8415}
8416
8417static int intel_gen4_queue_flip(struct drm_device *dev,
8418 struct drm_crtc *crtc,
8419 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008420 struct drm_i915_gem_object *obj,
8421 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008422{
8423 struct drm_i915_private *dev_priv = dev->dev_private;
8424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8425 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008426 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008427 int ret;
8428
Daniel Vetter6d90c952012-04-26 23:28:05 +02008429 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008430 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008431 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008432
Daniel Vetter6d90c952012-04-26 23:28:05 +02008433 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008434 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008435 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008436
8437 /* i965+ uses the linear or tiled offsets from the
8438 * Display Registers (which do not change across a page-flip)
8439 * so we need only reprogram the base address.
8440 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008441 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8442 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8443 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008444 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008445 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008446 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008447
8448 /* XXX Enabling the panel-fitter across page-flip is so far
8449 * untested on non-native modes, so ignore it for now.
8450 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8451 */
8452 pf = 0;
8453 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008454 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008455
8456 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008457 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008458 return 0;
8459
8460err_unpin:
8461 intel_unpin_fb_obj(obj);
8462err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008463 return ret;
8464}
8465
8466static int intel_gen6_queue_flip(struct drm_device *dev,
8467 struct drm_crtc *crtc,
8468 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008469 struct drm_i915_gem_object *obj,
8470 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008471{
8472 struct drm_i915_private *dev_priv = dev->dev_private;
8473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008474 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008475 uint32_t pf, pipesrc;
8476 int ret;
8477
Daniel Vetter6d90c952012-04-26 23:28:05 +02008478 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008479 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008480 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008481
Daniel Vetter6d90c952012-04-26 23:28:05 +02008482 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008483 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008484 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008485
Daniel Vetter6d90c952012-04-26 23:28:05 +02008486 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8487 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8488 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008489 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008490
Chris Wilson99d9acd2012-04-17 20:37:00 +01008491 /* Contrary to the suggestions in the documentation,
8492 * "Enable Panel Fitter" does not seem to be required when page
8493 * flipping with a non-native mode, and worse causes a normal
8494 * modeset to fail.
8495 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8496 */
8497 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008498 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008499 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008500
8501 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008502 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008503 return 0;
8504
8505err_unpin:
8506 intel_unpin_fb_obj(obj);
8507err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008508 return ret;
8509}
8510
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008511static int intel_gen7_queue_flip(struct drm_device *dev,
8512 struct drm_crtc *crtc,
8513 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008514 struct drm_i915_gem_object *obj,
8515 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008516{
8517 struct drm_i915_private *dev_priv = dev->dev_private;
8518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008519 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008520 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008521 int len, ret;
8522
8523 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008524 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008525 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008526
8527 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8528 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008529 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008530
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008531 switch(intel_crtc->plane) {
8532 case PLANE_A:
8533 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8534 break;
8535 case PLANE_B:
8536 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8537 break;
8538 case PLANE_C:
8539 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8540 break;
8541 default:
8542 WARN_ONCE(1, "unknown plane in flip command\n");
8543 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008544 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008545 }
8546
Chris Wilsonffe74d72013-08-26 20:58:12 +01008547 len = 4;
8548 if (ring->id == RCS)
8549 len += 6;
8550
8551 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008552 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008553 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008554
Chris Wilsonffe74d72013-08-26 20:58:12 +01008555 /* Unmask the flip-done completion message. Note that the bspec says that
8556 * we should do this for both the BCS and RCS, and that we must not unmask
8557 * more than one flip event at any time (or ensure that one flip message
8558 * can be sent by waiting for flip-done prior to queueing new flips).
8559 * Experimentation says that BCS works despite DERRMR masking all
8560 * flip-done completion events and that unmasking all planes at once
8561 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8562 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8563 */
8564 if (ring->id == RCS) {
8565 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8566 intel_ring_emit(ring, DERRMR);
8567 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8568 DERRMR_PIPEB_PRI_FLIP_DONE |
8569 DERRMR_PIPEC_PRI_FLIP_DONE));
8570 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8571 intel_ring_emit(ring, DERRMR);
8572 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8573 }
8574
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008575 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008576 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008577 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008578 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008579
8580 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008581 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008582 return 0;
8583
8584err_unpin:
8585 intel_unpin_fb_obj(obj);
8586err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008587 return ret;
8588}
8589
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008590static int intel_default_queue_flip(struct drm_device *dev,
8591 struct drm_crtc *crtc,
8592 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008593 struct drm_i915_gem_object *obj,
8594 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008595{
8596 return -ENODEV;
8597}
8598
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008599static int intel_crtc_page_flip(struct drm_crtc *crtc,
8600 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008601 struct drm_pending_vblank_event *event,
8602 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008603{
8604 struct drm_device *dev = crtc->dev;
8605 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008606 struct drm_framebuffer *old_fb = crtc->fb;
8607 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8609 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008610 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008611 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008612
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008613 /* Can't change pixel format via MI display flips. */
8614 if (fb->pixel_format != crtc->fb->pixel_format)
8615 return -EINVAL;
8616
8617 /*
8618 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8619 * Note that pitch changes could also affect these register.
8620 */
8621 if (INTEL_INFO(dev)->gen > 3 &&
8622 (fb->offsets[0] != crtc->fb->offsets[0] ||
8623 fb->pitches[0] != crtc->fb->pitches[0]))
8624 return -EINVAL;
8625
Daniel Vetterb14c5672013-09-19 12:18:32 +02008626 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008627 if (work == NULL)
8628 return -ENOMEM;
8629
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008630 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008631 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008632 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008633 INIT_WORK(&work->work, intel_unpin_work_fn);
8634
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008635 ret = drm_vblank_get(dev, intel_crtc->pipe);
8636 if (ret)
8637 goto free_work;
8638
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008639 /* We borrow the event spin lock for protecting unpin_work */
8640 spin_lock_irqsave(&dev->event_lock, flags);
8641 if (intel_crtc->unpin_work) {
8642 spin_unlock_irqrestore(&dev->event_lock, flags);
8643 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008644 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008645
8646 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008647 return -EBUSY;
8648 }
8649 intel_crtc->unpin_work = work;
8650 spin_unlock_irqrestore(&dev->event_lock, flags);
8651
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008652 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8653 flush_workqueue(dev_priv->wq);
8654
Chris Wilson79158102012-05-23 11:13:58 +01008655 ret = i915_mutex_lock_interruptible(dev);
8656 if (ret)
8657 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008658
Jesse Barnes75dfca82010-02-10 15:09:44 -08008659 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008660 drm_gem_object_reference(&work->old_fb_obj->base);
8661 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008662
8663 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008664
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008665 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008666
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008667 work->enable_stall_check = true;
8668
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008669 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008670 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008671
Keith Packarded8d1972013-07-22 18:49:58 -07008672 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008673 if (ret)
8674 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008675
Chris Wilson7782de32011-07-08 12:22:41 +01008676 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008677 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008678 mutex_unlock(&dev->struct_mutex);
8679
Jesse Barnese5510fa2010-07-01 16:48:37 -07008680 trace_i915_flip_request(intel_crtc->plane, obj);
8681
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008682 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008683
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008684cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008685 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008686 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008687 drm_gem_object_unreference(&work->old_fb_obj->base);
8688 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008689 mutex_unlock(&dev->struct_mutex);
8690
Chris Wilson79158102012-05-23 11:13:58 +01008691cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008692 spin_lock_irqsave(&dev->event_lock, flags);
8693 intel_crtc->unpin_work = NULL;
8694 spin_unlock_irqrestore(&dev->event_lock, flags);
8695
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008696 drm_vblank_put(dev, intel_crtc->pipe);
8697free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008698 kfree(work);
8699
8700 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008701}
8702
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008703static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008704 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8705 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008706};
8707
Daniel Vetter50f56112012-07-02 09:35:43 +02008708static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8709 struct drm_crtc *crtc)
8710{
8711 struct drm_device *dev;
8712 struct drm_crtc *tmp;
8713 int crtc_mask = 1;
8714
8715 WARN(!crtc, "checking null crtc?\n");
8716
8717 dev = crtc->dev;
8718
8719 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8720 if (tmp == crtc)
8721 break;
8722 crtc_mask <<= 1;
8723 }
8724
8725 if (encoder->possible_crtcs & crtc_mask)
8726 return true;
8727 return false;
8728}
8729
Daniel Vetter9a935852012-07-05 22:34:27 +02008730/**
8731 * intel_modeset_update_staged_output_state
8732 *
8733 * Updates the staged output configuration state, e.g. after we've read out the
8734 * current hw state.
8735 */
8736static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8737{
8738 struct intel_encoder *encoder;
8739 struct intel_connector *connector;
8740
8741 list_for_each_entry(connector, &dev->mode_config.connector_list,
8742 base.head) {
8743 connector->new_encoder =
8744 to_intel_encoder(connector->base.encoder);
8745 }
8746
8747 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8748 base.head) {
8749 encoder->new_crtc =
8750 to_intel_crtc(encoder->base.crtc);
8751 }
8752}
8753
8754/**
8755 * intel_modeset_commit_output_state
8756 *
8757 * This function copies the stage display pipe configuration to the real one.
8758 */
8759static void intel_modeset_commit_output_state(struct drm_device *dev)
8760{
8761 struct intel_encoder *encoder;
8762 struct intel_connector *connector;
8763
8764 list_for_each_entry(connector, &dev->mode_config.connector_list,
8765 base.head) {
8766 connector->base.encoder = &connector->new_encoder->base;
8767 }
8768
8769 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8770 base.head) {
8771 encoder->base.crtc = &encoder->new_crtc->base;
8772 }
8773}
8774
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008775static void
8776connected_sink_compute_bpp(struct intel_connector * connector,
8777 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008778{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008779 int bpp = pipe_config->pipe_bpp;
8780
8781 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8782 connector->base.base.id,
8783 drm_get_connector_name(&connector->base));
8784
8785 /* Don't use an invalid EDID bpc value */
8786 if (connector->base.display_info.bpc &&
8787 connector->base.display_info.bpc * 3 < bpp) {
8788 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8789 bpp, connector->base.display_info.bpc*3);
8790 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8791 }
8792
8793 /* Clamp bpp to 8 on screens without EDID 1.4 */
8794 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8795 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8796 bpp);
8797 pipe_config->pipe_bpp = 24;
8798 }
8799}
8800
8801static int
8802compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8803 struct drm_framebuffer *fb,
8804 struct intel_crtc_config *pipe_config)
8805{
8806 struct drm_device *dev = crtc->base.dev;
8807 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008808 int bpp;
8809
Daniel Vetterd42264b2013-03-28 16:38:08 +01008810 switch (fb->pixel_format) {
8811 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008812 bpp = 8*3; /* since we go through a colormap */
8813 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008814 case DRM_FORMAT_XRGB1555:
8815 case DRM_FORMAT_ARGB1555:
8816 /* checked in intel_framebuffer_init already */
8817 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8818 return -EINVAL;
8819 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008820 bpp = 6*3; /* min is 18bpp */
8821 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008822 case DRM_FORMAT_XBGR8888:
8823 case DRM_FORMAT_ABGR8888:
8824 /* checked in intel_framebuffer_init already */
8825 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8826 return -EINVAL;
8827 case DRM_FORMAT_XRGB8888:
8828 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008829 bpp = 8*3;
8830 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008831 case DRM_FORMAT_XRGB2101010:
8832 case DRM_FORMAT_ARGB2101010:
8833 case DRM_FORMAT_XBGR2101010:
8834 case DRM_FORMAT_ABGR2101010:
8835 /* checked in intel_framebuffer_init already */
8836 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008837 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008838 bpp = 10*3;
8839 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008840 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008841 default:
8842 DRM_DEBUG_KMS("unsupported depth\n");
8843 return -EINVAL;
8844 }
8845
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008846 pipe_config->pipe_bpp = bpp;
8847
8848 /* Clamp display bpp to EDID value */
8849 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008850 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008851 if (!connector->new_encoder ||
8852 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008853 continue;
8854
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008855 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008856 }
8857
8858 return bpp;
8859}
8860
Daniel Vetter644db712013-09-19 14:53:58 +02008861static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8862{
8863 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8864 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008865 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008866 mode->crtc_hdisplay, mode->crtc_hsync_start,
8867 mode->crtc_hsync_end, mode->crtc_htotal,
8868 mode->crtc_vdisplay, mode->crtc_vsync_start,
8869 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8870}
8871
Daniel Vetterc0b03412013-05-28 12:05:54 +02008872static void intel_dump_pipe_config(struct intel_crtc *crtc,
8873 struct intel_crtc_config *pipe_config,
8874 const char *context)
8875{
8876 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8877 context, pipe_name(crtc->pipe));
8878
8879 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8880 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8881 pipe_config->pipe_bpp, pipe_config->dither);
8882 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8883 pipe_config->has_pch_encoder,
8884 pipe_config->fdi_lanes,
8885 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8886 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8887 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008888 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8889 pipe_config->has_dp_encoder,
8890 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8891 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8892 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008893 DRM_DEBUG_KMS("requested mode:\n");
8894 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8895 DRM_DEBUG_KMS("adjusted mode:\n");
8896 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008897 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008898 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008899 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8900 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008901 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8902 pipe_config->gmch_pfit.control,
8903 pipe_config->gmch_pfit.pgm_ratios,
8904 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008905 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008906 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008907 pipe_config->pch_pfit.size,
8908 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008909 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008910 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008911}
8912
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008913static bool check_encoder_cloning(struct drm_crtc *crtc)
8914{
8915 int num_encoders = 0;
8916 bool uncloneable_encoders = false;
8917 struct intel_encoder *encoder;
8918
8919 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8920 base.head) {
8921 if (&encoder->new_crtc->base != crtc)
8922 continue;
8923
8924 num_encoders++;
8925 if (!encoder->cloneable)
8926 uncloneable_encoders = true;
8927 }
8928
8929 return !(num_encoders > 1 && uncloneable_encoders);
8930}
8931
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008932static struct intel_crtc_config *
8933intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008934 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008935 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008936{
8937 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008938 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008939 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008940 int plane_bpp, ret = -EINVAL;
8941 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008942
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008943 if (!check_encoder_cloning(crtc)) {
8944 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8945 return ERR_PTR(-EINVAL);
8946 }
8947
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008948 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8949 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008950 return ERR_PTR(-ENOMEM);
8951
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008952 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8953 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008954
Daniel Vettere143a212013-07-04 12:01:15 +02008955 pipe_config->cpu_transcoder =
8956 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008957 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008958
Imre Deak2960bc92013-07-30 13:36:32 +03008959 /*
8960 * Sanitize sync polarity flags based on requested ones. If neither
8961 * positive or negative polarity is requested, treat this as meaning
8962 * negative polarity.
8963 */
8964 if (!(pipe_config->adjusted_mode.flags &
8965 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8966 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8967
8968 if (!(pipe_config->adjusted_mode.flags &
8969 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8970 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8971
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008972 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8973 * plane pixel format and any sink constraints into account. Returns the
8974 * source plane bpp so that dithering can be selected on mismatches
8975 * after encoders and crtc also have had their say. */
8976 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8977 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008978 if (plane_bpp < 0)
8979 goto fail;
8980
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008981 /*
8982 * Determine the real pipe dimensions. Note that stereo modes can
8983 * increase the actual pipe size due to the frame doubling and
8984 * insertion of additional space for blanks between the frame. This
8985 * is stored in the crtc timings. We use the requested mode to do this
8986 * computation to clearly distinguish it from the adjusted mode, which
8987 * can be changed by the connectors in the below retry loop.
8988 */
8989 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8990 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8991 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8992
Daniel Vettere29c22c2013-02-21 00:00:16 +01008993encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008994 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008995 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008996 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008997
Daniel Vetter135c81b2013-07-21 21:37:09 +02008998 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008999 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009000
Daniel Vetter7758a112012-07-08 19:40:39 +02009001 /* Pass our mode to the connectors and the CRTC to give them a chance to
9002 * adjust it according to limitations or connector properties, and also
9003 * a chance to reject the mode entirely.
9004 */
9005 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9006 base.head) {
9007
9008 if (&encoder->new_crtc->base != crtc)
9009 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009010
Daniel Vetterefea6e82013-07-21 21:36:59 +02009011 if (!(encoder->compute_config(encoder, pipe_config))) {
9012 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009013 goto fail;
9014 }
9015 }
9016
Daniel Vetterff9a6752013-06-01 17:16:21 +02009017 /* Set default port clock if not overwritten by the encoder. Needs to be
9018 * done afterwards in case the encoder adjusts the mode. */
9019 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009020 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9021 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009022
Daniel Vettera43f6e02013-06-07 23:10:32 +02009023 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009024 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009025 DRM_DEBUG_KMS("CRTC fixup failed\n");
9026 goto fail;
9027 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009028
9029 if (ret == RETRY) {
9030 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9031 ret = -EINVAL;
9032 goto fail;
9033 }
9034
9035 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9036 retry = false;
9037 goto encoder_retry;
9038 }
9039
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009040 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9041 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9042 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9043
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009044 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009045fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009046 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009047 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009048}
9049
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009050/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9051 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9052static void
9053intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9054 unsigned *prepare_pipes, unsigned *disable_pipes)
9055{
9056 struct intel_crtc *intel_crtc;
9057 struct drm_device *dev = crtc->dev;
9058 struct intel_encoder *encoder;
9059 struct intel_connector *connector;
9060 struct drm_crtc *tmp_crtc;
9061
9062 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9063
9064 /* Check which crtcs have changed outputs connected to them, these need
9065 * to be part of the prepare_pipes mask. We don't (yet) support global
9066 * modeset across multiple crtcs, so modeset_pipes will only have one
9067 * bit set at most. */
9068 list_for_each_entry(connector, &dev->mode_config.connector_list,
9069 base.head) {
9070 if (connector->base.encoder == &connector->new_encoder->base)
9071 continue;
9072
9073 if (connector->base.encoder) {
9074 tmp_crtc = connector->base.encoder->crtc;
9075
9076 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9077 }
9078
9079 if (connector->new_encoder)
9080 *prepare_pipes |=
9081 1 << connector->new_encoder->new_crtc->pipe;
9082 }
9083
9084 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9085 base.head) {
9086 if (encoder->base.crtc == &encoder->new_crtc->base)
9087 continue;
9088
9089 if (encoder->base.crtc) {
9090 tmp_crtc = encoder->base.crtc;
9091
9092 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9093 }
9094
9095 if (encoder->new_crtc)
9096 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9097 }
9098
9099 /* Check for any pipes that will be fully disabled ... */
9100 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9101 base.head) {
9102 bool used = false;
9103
9104 /* Don't try to disable disabled crtcs. */
9105 if (!intel_crtc->base.enabled)
9106 continue;
9107
9108 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9109 base.head) {
9110 if (encoder->new_crtc == intel_crtc)
9111 used = true;
9112 }
9113
9114 if (!used)
9115 *disable_pipes |= 1 << intel_crtc->pipe;
9116 }
9117
9118
9119 /* set_mode is also used to update properties on life display pipes. */
9120 intel_crtc = to_intel_crtc(crtc);
9121 if (crtc->enabled)
9122 *prepare_pipes |= 1 << intel_crtc->pipe;
9123
Daniel Vetterb6c51642013-04-12 18:48:43 +02009124 /*
9125 * For simplicity do a full modeset on any pipe where the output routing
9126 * changed. We could be more clever, but that would require us to be
9127 * more careful with calling the relevant encoder->mode_set functions.
9128 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009129 if (*prepare_pipes)
9130 *modeset_pipes = *prepare_pipes;
9131
9132 /* ... and mask these out. */
9133 *modeset_pipes &= ~(*disable_pipes);
9134 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009135
9136 /*
9137 * HACK: We don't (yet) fully support global modesets. intel_set_config
9138 * obies this rule, but the modeset restore mode of
9139 * intel_modeset_setup_hw_state does not.
9140 */
9141 *modeset_pipes &= 1 << intel_crtc->pipe;
9142 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009143
9144 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9145 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009146}
9147
Daniel Vetterea9d7582012-07-10 10:42:52 +02009148static bool intel_crtc_in_use(struct drm_crtc *crtc)
9149{
9150 struct drm_encoder *encoder;
9151 struct drm_device *dev = crtc->dev;
9152
9153 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9154 if (encoder->crtc == crtc)
9155 return true;
9156
9157 return false;
9158}
9159
9160static void
9161intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9162{
9163 struct intel_encoder *intel_encoder;
9164 struct intel_crtc *intel_crtc;
9165 struct drm_connector *connector;
9166
9167 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9168 base.head) {
9169 if (!intel_encoder->base.crtc)
9170 continue;
9171
9172 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9173
9174 if (prepare_pipes & (1 << intel_crtc->pipe))
9175 intel_encoder->connectors_active = false;
9176 }
9177
9178 intel_modeset_commit_output_state(dev);
9179
9180 /* Update computed state. */
9181 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9182 base.head) {
9183 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
9184 }
9185
9186 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9187 if (!connector->encoder || !connector->encoder->crtc)
9188 continue;
9189
9190 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9191
9192 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009193 struct drm_property *dpms_property =
9194 dev->mode_config.dpms_property;
9195
Daniel Vetterea9d7582012-07-10 10:42:52 +02009196 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009197 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009198 dpms_property,
9199 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009200
9201 intel_encoder = to_intel_encoder(connector->encoder);
9202 intel_encoder->connectors_active = true;
9203 }
9204 }
9205
9206}
9207
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009208static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009209{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009210 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009211
9212 if (clock1 == clock2)
9213 return true;
9214
9215 if (!clock1 || !clock2)
9216 return false;
9217
9218 diff = abs(clock1 - clock2);
9219
9220 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9221 return true;
9222
9223 return false;
9224}
9225
Daniel Vetter25c5b262012-07-08 22:08:04 +02009226#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9227 list_for_each_entry((intel_crtc), \
9228 &(dev)->mode_config.crtc_list, \
9229 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009230 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009231
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009232static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009233intel_pipe_config_compare(struct drm_device *dev,
9234 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009235 struct intel_crtc_config *pipe_config)
9236{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009237#define PIPE_CONF_CHECK_X(name) \
9238 if (current_config->name != pipe_config->name) { \
9239 DRM_ERROR("mismatch in " #name " " \
9240 "(expected 0x%08x, found 0x%08x)\n", \
9241 current_config->name, \
9242 pipe_config->name); \
9243 return false; \
9244 }
9245
Daniel Vetter08a24032013-04-19 11:25:34 +02009246#define PIPE_CONF_CHECK_I(name) \
9247 if (current_config->name != pipe_config->name) { \
9248 DRM_ERROR("mismatch in " #name " " \
9249 "(expected %i, found %i)\n", \
9250 current_config->name, \
9251 pipe_config->name); \
9252 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009253 }
9254
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009255#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9256 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009257 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009258 "(expected %i, found %i)\n", \
9259 current_config->name & (mask), \
9260 pipe_config->name & (mask)); \
9261 return false; \
9262 }
9263
Ville Syrjälä5e550652013-09-06 23:29:07 +03009264#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9265 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9266 DRM_ERROR("mismatch in " #name " " \
9267 "(expected %i, found %i)\n", \
9268 current_config->name, \
9269 pipe_config->name); \
9270 return false; \
9271 }
9272
Daniel Vetterbb760062013-06-06 14:55:52 +02009273#define PIPE_CONF_QUIRK(quirk) \
9274 ((current_config->quirks | pipe_config->quirks) & (quirk))
9275
Daniel Vettereccb1402013-05-22 00:50:22 +02009276 PIPE_CONF_CHECK_I(cpu_transcoder);
9277
Daniel Vetter08a24032013-04-19 11:25:34 +02009278 PIPE_CONF_CHECK_I(has_pch_encoder);
9279 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009280 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9281 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9282 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9283 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9284 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009285
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009286 PIPE_CONF_CHECK_I(has_dp_encoder);
9287 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9288 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9289 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9290 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9291 PIPE_CONF_CHECK_I(dp_m_n.tu);
9292
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009293 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9294 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9295 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9296 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9297 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9298 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9299
9300 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9301 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9302 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9303 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9304 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9305 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9306
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009307 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009308
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009309 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9310 DRM_MODE_FLAG_INTERLACE);
9311
Daniel Vetterbb760062013-06-06 14:55:52 +02009312 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9313 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9314 DRM_MODE_FLAG_PHSYNC);
9315 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9316 DRM_MODE_FLAG_NHSYNC);
9317 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9318 DRM_MODE_FLAG_PVSYNC);
9319 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9320 DRM_MODE_FLAG_NVSYNC);
9321 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009322
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009323 PIPE_CONF_CHECK_I(pipe_src_w);
9324 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009325
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009326 PIPE_CONF_CHECK_I(gmch_pfit.control);
9327 /* pfit ratios are autocomputed by the hw on gen4+ */
9328 if (INTEL_INFO(dev)->gen < 4)
9329 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9330 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009331 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9332 if (current_config->pch_pfit.enabled) {
9333 PIPE_CONF_CHECK_I(pch_pfit.pos);
9334 PIPE_CONF_CHECK_I(pch_pfit.size);
9335 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009336
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009337 PIPE_CONF_CHECK_I(ips_enabled);
9338
Ville Syrjälä282740f2013-09-04 18:30:03 +03009339 PIPE_CONF_CHECK_I(double_wide);
9340
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009341 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009342 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009343 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009344 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9345 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009346
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009347 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9348 PIPE_CONF_CHECK_I(pipe_bpp);
9349
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009350 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01009351 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009352 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9353 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03009354
Daniel Vetter66e985c2013-06-05 13:34:20 +02009355#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009356#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009357#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009358#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009359#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009360
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009361 return true;
9362}
9363
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009364static void
9365check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009366{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009367 struct intel_connector *connector;
9368
9369 list_for_each_entry(connector, &dev->mode_config.connector_list,
9370 base.head) {
9371 /* This also checks the encoder/connector hw state with the
9372 * ->get_hw_state callbacks. */
9373 intel_connector_check_state(connector);
9374
9375 WARN(&connector->new_encoder->base != connector->base.encoder,
9376 "connector's staged encoder doesn't match current encoder\n");
9377 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009378}
9379
9380static void
9381check_encoder_state(struct drm_device *dev)
9382{
9383 struct intel_encoder *encoder;
9384 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009385
9386 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9387 base.head) {
9388 bool enabled = false;
9389 bool active = false;
9390 enum pipe pipe, tracked_pipe;
9391
9392 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9393 encoder->base.base.id,
9394 drm_get_encoder_name(&encoder->base));
9395
9396 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9397 "encoder's stage crtc doesn't match current crtc\n");
9398 WARN(encoder->connectors_active && !encoder->base.crtc,
9399 "encoder's active_connectors set, but no crtc\n");
9400
9401 list_for_each_entry(connector, &dev->mode_config.connector_list,
9402 base.head) {
9403 if (connector->base.encoder != &encoder->base)
9404 continue;
9405 enabled = true;
9406 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9407 active = true;
9408 }
9409 WARN(!!encoder->base.crtc != enabled,
9410 "encoder's enabled state mismatch "
9411 "(expected %i, found %i)\n",
9412 !!encoder->base.crtc, enabled);
9413 WARN(active && !encoder->base.crtc,
9414 "active encoder with no crtc\n");
9415
9416 WARN(encoder->connectors_active != active,
9417 "encoder's computed active state doesn't match tracked active state "
9418 "(expected %i, found %i)\n", active, encoder->connectors_active);
9419
9420 active = encoder->get_hw_state(encoder, &pipe);
9421 WARN(active != encoder->connectors_active,
9422 "encoder's hw state doesn't match sw tracking "
9423 "(expected %i, found %i)\n",
9424 encoder->connectors_active, active);
9425
9426 if (!encoder->base.crtc)
9427 continue;
9428
9429 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9430 WARN(active && pipe != tracked_pipe,
9431 "active encoder's pipe doesn't match"
9432 "(expected %i, found %i)\n",
9433 tracked_pipe, pipe);
9434
9435 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009436}
9437
9438static void
9439check_crtc_state(struct drm_device *dev)
9440{
9441 drm_i915_private_t *dev_priv = dev->dev_private;
9442 struct intel_crtc *crtc;
9443 struct intel_encoder *encoder;
9444 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009445
9446 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9447 base.head) {
9448 bool enabled = false;
9449 bool active = false;
9450
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009451 memset(&pipe_config, 0, sizeof(pipe_config));
9452
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009453 DRM_DEBUG_KMS("[CRTC:%d]\n",
9454 crtc->base.base.id);
9455
9456 WARN(crtc->active && !crtc->base.enabled,
9457 "active crtc, but not enabled in sw tracking\n");
9458
9459 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9460 base.head) {
9461 if (encoder->base.crtc != &crtc->base)
9462 continue;
9463 enabled = true;
9464 if (encoder->connectors_active)
9465 active = true;
9466 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009467
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009468 WARN(active != crtc->active,
9469 "crtc's computed active state doesn't match tracked active state "
9470 "(expected %i, found %i)\n", active, crtc->active);
9471 WARN(enabled != crtc->base.enabled,
9472 "crtc's computed enabled state doesn't match tracked enabled state "
9473 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9474
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009475 active = dev_priv->display.get_pipe_config(crtc,
9476 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009477
9478 /* hw state is inconsistent with the pipe A quirk */
9479 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9480 active = crtc->active;
9481
Daniel Vetter6c49f242013-06-06 12:45:25 +02009482 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9483 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009484 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009485 if (encoder->base.crtc != &crtc->base)
9486 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009487 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009488 encoder->get_config(encoder, &pipe_config);
9489 }
9490
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009491 WARN(crtc->active != active,
9492 "crtc active state doesn't match with hw state "
9493 "(expected %i, found %i)\n", crtc->active, active);
9494
Daniel Vetterc0b03412013-05-28 12:05:54 +02009495 if (active &&
9496 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9497 WARN(1, "pipe state doesn't match!\n");
9498 intel_dump_pipe_config(crtc, &pipe_config,
9499 "[hw state]");
9500 intel_dump_pipe_config(crtc, &crtc->config,
9501 "[sw state]");
9502 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009503 }
9504}
9505
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009506static void
9507check_shared_dpll_state(struct drm_device *dev)
9508{
9509 drm_i915_private_t *dev_priv = dev->dev_private;
9510 struct intel_crtc *crtc;
9511 struct intel_dpll_hw_state dpll_hw_state;
9512 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009513
9514 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9515 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9516 int enabled_crtcs = 0, active_crtcs = 0;
9517 bool active;
9518
9519 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9520
9521 DRM_DEBUG_KMS("%s\n", pll->name);
9522
9523 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9524
9525 WARN(pll->active > pll->refcount,
9526 "more active pll users than references: %i vs %i\n",
9527 pll->active, pll->refcount);
9528 WARN(pll->active && !pll->on,
9529 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009530 WARN(pll->on && !pll->active,
9531 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009532 WARN(pll->on != active,
9533 "pll on state mismatch (expected %i, found %i)\n",
9534 pll->on, active);
9535
9536 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9537 base.head) {
9538 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9539 enabled_crtcs++;
9540 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9541 active_crtcs++;
9542 }
9543 WARN(pll->active != active_crtcs,
9544 "pll active crtcs mismatch (expected %i, found %i)\n",
9545 pll->active, active_crtcs);
9546 WARN(pll->refcount != enabled_crtcs,
9547 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9548 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009549
9550 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9551 sizeof(dpll_hw_state)),
9552 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009553 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009554}
9555
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009556void
9557intel_modeset_check_state(struct drm_device *dev)
9558{
9559 check_connector_state(dev);
9560 check_encoder_state(dev);
9561 check_crtc_state(dev);
9562 check_shared_dpll_state(dev);
9563}
9564
Ville Syrjälä18442d02013-09-13 16:00:08 +03009565void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9566 int dotclock)
9567{
9568 /*
9569 * FDI already provided one idea for the dotclock.
9570 * Yell if the encoder disagrees.
9571 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009572 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009573 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009574 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009575}
9576
Daniel Vetterf30da182013-04-11 20:22:50 +02009577static int __intel_set_mode(struct drm_crtc *crtc,
9578 struct drm_display_mode *mode,
9579 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009580{
9581 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009582 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009583 struct drm_display_mode *saved_mode, *saved_hwmode;
9584 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009585 struct intel_crtc *intel_crtc;
9586 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009587 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009588
Daniel Vettera1e22652013-09-21 00:35:38 +02009589 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009590 if (!saved_mode)
9591 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009592 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009593
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009594 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009595 &prepare_pipes, &disable_pipes);
9596
Tim Gardner3ac18232012-12-07 07:54:26 -07009597 *saved_hwmode = crtc->hwmode;
9598 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009599
Daniel Vetter25c5b262012-07-08 22:08:04 +02009600 /* Hack: Because we don't (yet) support global modeset on multiple
9601 * crtcs, we don't keep track of the new mode for more than one crtc.
9602 * Hence simply check whether any bit is set in modeset_pipes in all the
9603 * pieces of code that are not yet converted to deal with mutliple crtcs
9604 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009605 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009606 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009607 if (IS_ERR(pipe_config)) {
9608 ret = PTR_ERR(pipe_config);
9609 pipe_config = NULL;
9610
Tim Gardner3ac18232012-12-07 07:54:26 -07009611 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009612 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009613 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9614 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009615 }
9616
Jesse Barnes30a970c2013-11-04 13:48:12 -08009617 /*
9618 * See if the config requires any additional preparation, e.g.
9619 * to adjust global state with pipes off. We need to do this
9620 * here so we can get the modeset_pipe updated config for the new
9621 * mode set on this crtc. For other crtcs we need to use the
9622 * adjusted_mode bits in the crtc directly.
9623 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009624 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08009625 valleyview_modeset_global_pipes(dev, &prepare_pipes,
9626 modeset_pipes, pipe_config);
9627
Ville Syrjäläc164f832013-11-05 22:34:12 +02009628 /* may have added more to prepare_pipes than we should */
9629 prepare_pipes &= ~disable_pipes;
9630 }
9631
Daniel Vetter460da9162013-03-27 00:44:51 +01009632 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9633 intel_crtc_disable(&intel_crtc->base);
9634
Daniel Vetterea9d7582012-07-10 10:42:52 +02009635 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9636 if (intel_crtc->base.enabled)
9637 dev_priv->display.crtc_disable(&intel_crtc->base);
9638 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009639
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009640 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9641 * to set it here already despite that we pass it down the callchain.
9642 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009643 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009644 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009645 /* mode_set/enable/disable functions rely on a correct pipe
9646 * config. */
9647 to_intel_crtc(crtc)->config = *pipe_config;
9648 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009649
Daniel Vetterea9d7582012-07-10 10:42:52 +02009650 /* Only after disabling all output pipelines that will be changed can we
9651 * update the the output configuration. */
9652 intel_modeset_update_state(dev, prepare_pipes);
9653
Daniel Vetter47fab732012-10-26 10:58:18 +02009654 if (dev_priv->display.modeset_global_resources)
9655 dev_priv->display.modeset_global_resources(dev);
9656
Daniel Vettera6778b32012-07-02 09:56:42 +02009657 /* Set up the DPLL and any encoders state that needs to adjust or depend
9658 * on the DPLL.
9659 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009660 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009661 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009662 x, y, fb);
9663 if (ret)
9664 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009665 }
9666
9667 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009668 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9669 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009670
Daniel Vetter25c5b262012-07-08 22:08:04 +02009671 if (modeset_pipes) {
9672 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009673 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009674
Daniel Vetter25c5b262012-07-08 22:08:04 +02009675 /* Calculate and store various constants which
9676 * are later needed by vblank and swap-completion
9677 * timestamping. They are derived from true hwmode.
9678 */
9679 drm_calc_timestamping_constants(crtc);
9680 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009681
9682 /* FIXME: add subpixel order */
9683done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009684 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009685 crtc->hwmode = *saved_hwmode;
9686 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009687 }
9688
Tim Gardner3ac18232012-12-07 07:54:26 -07009689out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009690 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009691 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009692 return ret;
9693}
9694
Damien Lespiaue7457a92013-08-08 22:28:59 +01009695static int intel_set_mode(struct drm_crtc *crtc,
9696 struct drm_display_mode *mode,
9697 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009698{
9699 int ret;
9700
9701 ret = __intel_set_mode(crtc, mode, x, y, fb);
9702
9703 if (ret == 0)
9704 intel_modeset_check_state(crtc->dev);
9705
9706 return ret;
9707}
9708
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009709void intel_crtc_restore_mode(struct drm_crtc *crtc)
9710{
9711 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9712}
9713
Daniel Vetter25c5b262012-07-08 22:08:04 +02009714#undef for_each_intel_crtc_masked
9715
Daniel Vetterd9e55602012-07-04 22:16:09 +02009716static void intel_set_config_free(struct intel_set_config *config)
9717{
9718 if (!config)
9719 return;
9720
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009721 kfree(config->save_connector_encoders);
9722 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009723 kfree(config);
9724}
9725
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009726static int intel_set_config_save_state(struct drm_device *dev,
9727 struct intel_set_config *config)
9728{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009729 struct drm_encoder *encoder;
9730 struct drm_connector *connector;
9731 int count;
9732
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009733 config->save_encoder_crtcs =
9734 kcalloc(dev->mode_config.num_encoder,
9735 sizeof(struct drm_crtc *), GFP_KERNEL);
9736 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009737 return -ENOMEM;
9738
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009739 config->save_connector_encoders =
9740 kcalloc(dev->mode_config.num_connector,
9741 sizeof(struct drm_encoder *), GFP_KERNEL);
9742 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009743 return -ENOMEM;
9744
9745 /* Copy data. Note that driver private data is not affected.
9746 * Should anything bad happen only the expected state is
9747 * restored, not the drivers personal bookkeeping.
9748 */
9749 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009750 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009751 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009752 }
9753
9754 count = 0;
9755 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009756 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009757 }
9758
9759 return 0;
9760}
9761
9762static void intel_set_config_restore_state(struct drm_device *dev,
9763 struct intel_set_config *config)
9764{
Daniel Vetter9a935852012-07-05 22:34:27 +02009765 struct intel_encoder *encoder;
9766 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009767 int count;
9768
9769 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009770 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9771 encoder->new_crtc =
9772 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009773 }
9774
9775 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009776 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9777 connector->new_encoder =
9778 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009779 }
9780}
9781
Imre Deake3de42b2013-05-03 19:44:07 +02009782static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009783is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009784{
9785 int i;
9786
Chris Wilson2e57f472013-07-17 12:14:40 +01009787 if (set->num_connectors == 0)
9788 return false;
9789
9790 if (WARN_ON(set->connectors == NULL))
9791 return false;
9792
9793 for (i = 0; i < set->num_connectors; i++)
9794 if (set->connectors[i]->encoder &&
9795 set->connectors[i]->encoder->crtc == set->crtc &&
9796 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009797 return true;
9798
9799 return false;
9800}
9801
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009802static void
9803intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9804 struct intel_set_config *config)
9805{
9806
9807 /* We should be able to check here if the fb has the same properties
9808 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009809 if (is_crtc_connector_off(set)) {
9810 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009811 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009812 /* If we have no fb then treat it as a full mode set */
9813 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009814 struct intel_crtc *intel_crtc =
9815 to_intel_crtc(set->crtc);
9816
9817 if (intel_crtc->active && i915_fastboot) {
9818 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9819 config->fb_changed = true;
9820 } else {
9821 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9822 config->mode_changed = true;
9823 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009824 } else if (set->fb == NULL) {
9825 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009826 } else if (set->fb->pixel_format !=
9827 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009828 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009829 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009830 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009831 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009832 }
9833
Daniel Vetter835c5872012-07-10 18:11:08 +02009834 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009835 config->fb_changed = true;
9836
9837 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9838 DRM_DEBUG_KMS("modes are different, full mode set\n");
9839 drm_mode_debug_printmodeline(&set->crtc->mode);
9840 drm_mode_debug_printmodeline(set->mode);
9841 config->mode_changed = true;
9842 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009843
9844 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9845 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009846}
9847
Daniel Vetter2e431052012-07-04 22:42:15 +02009848static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009849intel_modeset_stage_output_state(struct drm_device *dev,
9850 struct drm_mode_set *set,
9851 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009852{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009853 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009854 struct intel_connector *connector;
9855 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009856 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009857
Damien Lespiau9abdda72013-02-13 13:29:23 +00009858 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009859 * of connectors. For paranoia, double-check this. */
9860 WARN_ON(!set->fb && (set->num_connectors != 0));
9861 WARN_ON(set->fb && (set->num_connectors == 0));
9862
Daniel Vetter9a935852012-07-05 22:34:27 +02009863 list_for_each_entry(connector, &dev->mode_config.connector_list,
9864 base.head) {
9865 /* Otherwise traverse passed in connector list and get encoders
9866 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009867 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009868 if (set->connectors[ro] == &connector->base) {
9869 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009870 break;
9871 }
9872 }
9873
Daniel Vetter9a935852012-07-05 22:34:27 +02009874 /* If we disable the crtc, disable all its connectors. Also, if
9875 * the connector is on the changing crtc but not on the new
9876 * connector list, disable it. */
9877 if ((!set->fb || ro == set->num_connectors) &&
9878 connector->base.encoder &&
9879 connector->base.encoder->crtc == set->crtc) {
9880 connector->new_encoder = NULL;
9881
9882 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9883 connector->base.base.id,
9884 drm_get_connector_name(&connector->base));
9885 }
9886
9887
9888 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009889 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009890 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009891 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009892 }
9893 /* connector->new_encoder is now updated for all connectors. */
9894
9895 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009896 list_for_each_entry(connector, &dev->mode_config.connector_list,
9897 base.head) {
9898 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009899 continue;
9900
Daniel Vetter9a935852012-07-05 22:34:27 +02009901 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009902
9903 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009904 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009905 new_crtc = set->crtc;
9906 }
9907
9908 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009909 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9910 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009911 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009912 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009913 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9914
9915 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9916 connector->base.base.id,
9917 drm_get_connector_name(&connector->base),
9918 new_crtc->base.id);
9919 }
9920
9921 /* Check for any encoders that needs to be disabled. */
9922 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9923 base.head) {
9924 list_for_each_entry(connector,
9925 &dev->mode_config.connector_list,
9926 base.head) {
9927 if (connector->new_encoder == encoder) {
9928 WARN_ON(!connector->new_encoder->new_crtc);
9929
9930 goto next_encoder;
9931 }
9932 }
9933 encoder->new_crtc = NULL;
9934next_encoder:
9935 /* Only now check for crtc changes so we don't miss encoders
9936 * that will be disabled. */
9937 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009938 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009939 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009940 }
9941 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009942 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009943
Daniel Vetter2e431052012-07-04 22:42:15 +02009944 return 0;
9945}
9946
9947static int intel_crtc_set_config(struct drm_mode_set *set)
9948{
9949 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009950 struct drm_mode_set save_set;
9951 struct intel_set_config *config;
9952 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009953
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009954 BUG_ON(!set);
9955 BUG_ON(!set->crtc);
9956 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009957
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009958 /* Enforce sane interface api - has been abused by the fb helper. */
9959 BUG_ON(!set->mode && set->fb);
9960 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009961
Daniel Vetter2e431052012-07-04 22:42:15 +02009962 if (set->fb) {
9963 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9964 set->crtc->base.id, set->fb->base.id,
9965 (int)set->num_connectors, set->x, set->y);
9966 } else {
9967 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009968 }
9969
9970 dev = set->crtc->dev;
9971
9972 ret = -ENOMEM;
9973 config = kzalloc(sizeof(*config), GFP_KERNEL);
9974 if (!config)
9975 goto out_config;
9976
9977 ret = intel_set_config_save_state(dev, config);
9978 if (ret)
9979 goto out_config;
9980
9981 save_set.crtc = set->crtc;
9982 save_set.mode = &set->crtc->mode;
9983 save_set.x = set->crtc->x;
9984 save_set.y = set->crtc->y;
9985 save_set.fb = set->crtc->fb;
9986
9987 /* Compute whether we need a full modeset, only an fb base update or no
9988 * change at all. In the future we might also check whether only the
9989 * mode changed, e.g. for LVDS where we only change the panel fitter in
9990 * such cases. */
9991 intel_set_config_compute_mode_changes(set, config);
9992
Daniel Vetter9a935852012-07-05 22:34:27 +02009993 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009994 if (ret)
9995 goto fail;
9996
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009997 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009998 ret = intel_set_mode(set->crtc, set->mode,
9999 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010000 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010001 intel_crtc_wait_for_pending_flips(set->crtc);
10002
Daniel Vetter4f660f42012-07-02 09:47:37 +020010003 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010004 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +020010005 }
10006
Chris Wilson2d05eae2013-05-03 17:36:25 +010010007 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010008 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10009 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010010fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010011 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010012
Chris Wilson2d05eae2013-05-03 17:36:25 +010010013 /* Try to restore the config */
10014 if (config->mode_changed &&
10015 intel_set_mode(save_set.crtc, save_set.mode,
10016 save_set.x, save_set.y, save_set.fb))
10017 DRM_ERROR("failed to restore config after modeset failure\n");
10018 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010019
Daniel Vetterd9e55602012-07-04 22:16:09 +020010020out_config:
10021 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010022 return ret;
10023}
10024
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010025static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010026 .cursor_set = intel_crtc_cursor_set,
10027 .cursor_move = intel_crtc_cursor_move,
10028 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010029 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010030 .destroy = intel_crtc_destroy,
10031 .page_flip = intel_crtc_page_flip,
10032};
10033
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010034static void intel_cpu_pll_init(struct drm_device *dev)
10035{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010036 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010037 intel_ddi_pll_init(dev);
10038}
10039
Daniel Vetter53589012013-06-05 13:34:16 +020010040static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10041 struct intel_shared_dpll *pll,
10042 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010043{
Daniel Vetter53589012013-06-05 13:34:16 +020010044 uint32_t val;
10045
10046 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010047 hw_state->dpll = val;
10048 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10049 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010050
10051 return val & DPLL_VCO_ENABLE;
10052}
10053
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010054static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10055 struct intel_shared_dpll *pll)
10056{
10057 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10058 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10059}
10060
Daniel Vettere7b903d2013-06-05 13:34:14 +020010061static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10062 struct intel_shared_dpll *pll)
10063{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010064 /* PCH refclock must be enabled first */
10065 assert_pch_refclk_enabled(dev_priv);
10066
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010067 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10068
10069 /* Wait for the clocks to stabilize. */
10070 POSTING_READ(PCH_DPLL(pll->id));
10071 udelay(150);
10072
10073 /* The pixel multiplier can only be updated once the
10074 * DPLL is enabled and the clocks are stable.
10075 *
10076 * So write it again.
10077 */
10078 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10079 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010080 udelay(200);
10081}
10082
10083static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10084 struct intel_shared_dpll *pll)
10085{
10086 struct drm_device *dev = dev_priv->dev;
10087 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010088
10089 /* Make sure no transcoder isn't still depending on us. */
10090 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10091 if (intel_crtc_to_shared_dpll(crtc) == pll)
10092 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10093 }
10094
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010095 I915_WRITE(PCH_DPLL(pll->id), 0);
10096 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010097 udelay(200);
10098}
10099
Daniel Vetter46edb022013-06-05 13:34:12 +020010100static char *ibx_pch_dpll_names[] = {
10101 "PCH DPLL A",
10102 "PCH DPLL B",
10103};
10104
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010105static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010106{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010107 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010108 int i;
10109
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010110 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010111
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010112 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010113 dev_priv->shared_dplls[i].id = i;
10114 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010115 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010116 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10117 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010118 dev_priv->shared_dplls[i].get_hw_state =
10119 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010120 }
10121}
10122
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010123static void intel_shared_dpll_init(struct drm_device *dev)
10124{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010126
10127 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10128 ibx_pch_dpll_init(dev);
10129 else
10130 dev_priv->num_shared_dpll = 0;
10131
10132 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
10133 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
10134 dev_priv->num_shared_dpll);
10135}
10136
Hannes Ederb358d0a2008-12-18 21:18:47 +010010137static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010138{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010139 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010140 struct intel_crtc *intel_crtc;
10141 int i;
10142
Daniel Vetter955382f2013-09-19 14:05:45 +020010143 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010144 if (intel_crtc == NULL)
10145 return;
10146
10147 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10148
10149 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010150 for (i = 0; i < 256; i++) {
10151 intel_crtc->lut_r[i] = i;
10152 intel_crtc->lut_g[i] = i;
10153 intel_crtc->lut_b[i] = i;
10154 }
10155
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010156 /*
10157 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10158 * is hooked to plane B. Hence we want plane A feeding pipe B.
10159 */
Jesse Barnes80824002009-09-10 15:28:06 -070010160 intel_crtc->pipe = pipe;
10161 intel_crtc->plane = pipe;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010162 if (IS_MOBILE(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010163 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010164 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010165 }
10166
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010167 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10168 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10169 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10170 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10171
Jesse Barnes79e53942008-11-07 14:24:08 -080010172 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010173}
10174
Jesse Barnes752aa882013-10-31 18:55:49 +020010175enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10176{
10177 struct drm_encoder *encoder = connector->base.encoder;
10178
10179 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10180
10181 if (!encoder)
10182 return INVALID_PIPE;
10183
10184 return to_intel_crtc(encoder->crtc)->pipe;
10185}
10186
Carl Worth08d7b3d2009-04-29 14:43:54 -070010187int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010188 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010189{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010190 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010191 struct drm_mode_object *drmmode_obj;
10192 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010193
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010194 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10195 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010196
Daniel Vetterc05422d2009-08-11 16:05:30 +020010197 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10198 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010199
Daniel Vetterc05422d2009-08-11 16:05:30 +020010200 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010201 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010202 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010203 }
10204
Daniel Vetterc05422d2009-08-11 16:05:30 +020010205 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10206 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010207
Daniel Vetterc05422d2009-08-11 16:05:30 +020010208 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010209}
10210
Daniel Vetter66a92782012-07-12 20:08:18 +020010211static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010212{
Daniel Vetter66a92782012-07-12 20:08:18 +020010213 struct drm_device *dev = encoder->base.dev;
10214 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010215 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010216 int entry = 0;
10217
Daniel Vetter66a92782012-07-12 20:08:18 +020010218 list_for_each_entry(source_encoder,
10219 &dev->mode_config.encoder_list, base.head) {
10220
10221 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010222 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010223
10224 /* Intel hw has only one MUX where enocoders could be cloned. */
10225 if (encoder->cloneable && source_encoder->cloneable)
10226 index_mask |= (1 << entry);
10227
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 entry++;
10229 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010230
Jesse Barnes79e53942008-11-07 14:24:08 -080010231 return index_mask;
10232}
10233
Chris Wilson4d302442010-12-14 19:21:29 +000010234static bool has_edp_a(struct drm_device *dev)
10235{
10236 struct drm_i915_private *dev_priv = dev->dev_private;
10237
10238 if (!IS_MOBILE(dev))
10239 return false;
10240
10241 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10242 return false;
10243
10244 if (IS_GEN5(dev) &&
10245 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10246 return false;
10247
10248 return true;
10249}
10250
Jesse Barnes79e53942008-11-07 14:24:08 -080010251static void intel_setup_outputs(struct drm_device *dev)
10252{
Eric Anholt725e30a2009-01-22 13:01:02 -080010253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010254 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010255 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010256
Daniel Vetterc9093352013-06-06 22:22:47 +020010257 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010258
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010259 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010260 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010261
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010262 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010263 int found;
10264
10265 /* Haswell uses DDI functions to detect digital outputs */
10266 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10267 /* DDI A only supports eDP */
10268 if (found)
10269 intel_ddi_init(dev, PORT_A);
10270
10271 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10272 * register */
10273 found = I915_READ(SFUSE_STRAP);
10274
10275 if (found & SFUSE_STRAP_DDIB_DETECTED)
10276 intel_ddi_init(dev, PORT_B);
10277 if (found & SFUSE_STRAP_DDIC_DETECTED)
10278 intel_ddi_init(dev, PORT_C);
10279 if (found & SFUSE_STRAP_DDID_DETECTED)
10280 intel_ddi_init(dev, PORT_D);
10281 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010282 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +020010283 dpd_is_edp = intel_dpd_is_edp(dev);
10284
10285 if (has_edp_a(dev))
10286 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010287
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010288 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010289 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010290 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010291 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010292 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010293 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010294 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010295 }
10296
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010297 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010298 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010299
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010300 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010301 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010302
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010303 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010304 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010305
Daniel Vetter270b3042012-10-27 15:52:05 +020010306 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010307 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010308 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010309 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10310 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10311 PORT_B);
10312 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10313 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10314 }
10315
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010316 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10317 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10318 PORT_C);
10319 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10320 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
10321 PORT_C);
10322 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010323
Jani Nikula3cfca972013-08-27 15:12:26 +030010324 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010325 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010326 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010327
Paulo Zanonie2debe92013-02-18 19:00:27 -030010328 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010329 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010330 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010331 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10332 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010333 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010334 }
Ma Ling27185ae2009-08-24 13:50:23 +080010335
Imre Deake7281ea2013-05-08 13:14:08 +030010336 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010337 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010338 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010339
10340 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010341
Paulo Zanonie2debe92013-02-18 19:00:27 -030010342 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010343 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010344 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010345 }
Ma Ling27185ae2009-08-24 13:50:23 +080010346
Paulo Zanonie2debe92013-02-18 19:00:27 -030010347 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010348
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010349 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10350 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010351 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010352 }
Imre Deake7281ea2013-05-08 13:14:08 +030010353 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010354 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010355 }
Ma Ling27185ae2009-08-24 13:50:23 +080010356
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010357 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010358 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010359 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010360 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 intel_dvo_init(dev);
10362
Zhenyu Wang103a1962009-11-27 11:44:36 +080010363 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010364 intel_tv_init(dev);
10365
Chris Wilson4ef69c72010-09-09 15:14:28 +010010366 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10367 encoder->base.possible_crtcs = encoder->crtc_mask;
10368 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010369 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010370 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010371
Paulo Zanonidde86e22012-12-01 12:04:25 -020010372 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010373
10374 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010375}
10376
Chris Wilsonddfe1562013-08-06 17:43:07 +010010377void intel_framebuffer_fini(struct intel_framebuffer *fb)
10378{
10379 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +020010380 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +010010381 drm_gem_object_unreference_unlocked(&fb->obj->base);
10382}
10383
Jesse Barnes79e53942008-11-07 14:24:08 -080010384static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10385{
10386 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010387
Chris Wilsonddfe1562013-08-06 17:43:07 +010010388 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010389 kfree(intel_fb);
10390}
10391
10392static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010393 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010394 unsigned int *handle)
10395{
10396 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010397 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010398
Chris Wilson05394f32010-11-08 19:18:58 +000010399 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010400}
10401
10402static const struct drm_framebuffer_funcs intel_fb_funcs = {
10403 .destroy = intel_user_framebuffer_destroy,
10404 .create_handle = intel_user_framebuffer_create_handle,
10405};
10406
Dave Airlie38651672010-03-30 05:34:13 +000010407int intel_framebuffer_init(struct drm_device *dev,
10408 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010409 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010410 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010411{
Daniel Vetter53155c02013-10-09 21:55:33 +020010412 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010413 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010414 int ret;
10415
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010416 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10417
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010418 if (obj->tiling_mode == I915_TILING_Y) {
10419 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010420 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010421 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010422
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010423 if (mode_cmd->pitches[0] & 63) {
10424 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10425 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010426 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010427 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010428
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010429 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10430 pitch_limit = 32*1024;
10431 } else if (INTEL_INFO(dev)->gen >= 4) {
10432 if (obj->tiling_mode)
10433 pitch_limit = 16*1024;
10434 else
10435 pitch_limit = 32*1024;
10436 } else if (INTEL_INFO(dev)->gen >= 3) {
10437 if (obj->tiling_mode)
10438 pitch_limit = 8*1024;
10439 else
10440 pitch_limit = 16*1024;
10441 } else
10442 /* XXX DSPC is limited to 4k tiled */
10443 pitch_limit = 8*1024;
10444
10445 if (mode_cmd->pitches[0] > pitch_limit) {
10446 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10447 obj->tiling_mode ? "tiled" : "linear",
10448 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010449 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010450 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010451
10452 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010453 mode_cmd->pitches[0] != obj->stride) {
10454 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10455 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010456 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010457 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010458
Ville Syrjälä57779d02012-10-31 17:50:14 +020010459 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010460 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010461 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010462 case DRM_FORMAT_RGB565:
10463 case DRM_FORMAT_XRGB8888:
10464 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010465 break;
10466 case DRM_FORMAT_XRGB1555:
10467 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010468 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010469 DRM_DEBUG("unsupported pixel format: %s\n",
10470 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010471 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010472 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010473 break;
10474 case DRM_FORMAT_XBGR8888:
10475 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010476 case DRM_FORMAT_XRGB2101010:
10477 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010478 case DRM_FORMAT_XBGR2101010:
10479 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010480 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010481 DRM_DEBUG("unsupported pixel format: %s\n",
10482 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010483 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010484 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010485 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010486 case DRM_FORMAT_YUYV:
10487 case DRM_FORMAT_UYVY:
10488 case DRM_FORMAT_YVYU:
10489 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010490 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010491 DRM_DEBUG("unsupported pixel format: %s\n",
10492 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010493 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010494 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010495 break;
10496 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010497 DRM_DEBUG("unsupported pixel format: %s\n",
10498 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010499 return -EINVAL;
10500 }
10501
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010502 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10503 if (mode_cmd->offsets[0] != 0)
10504 return -EINVAL;
10505
Daniel Vetter53155c02013-10-09 21:55:33 +020010506 tile_height = IS_GEN2(dev) ? 16 : 8;
10507 aligned_height = ALIGN(mode_cmd->height,
10508 obj->tiling_mode ? tile_height : 1);
10509 /* FIXME drm helper for size checks (especially planar formats)? */
10510 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10511 return -EINVAL;
10512
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010513 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10514 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010515 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010516
Jesse Barnes79e53942008-11-07 14:24:08 -080010517 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10518 if (ret) {
10519 DRM_ERROR("framebuffer init failed %d\n", ret);
10520 return ret;
10521 }
10522
Jesse Barnes79e53942008-11-07 14:24:08 -080010523 return 0;
10524}
10525
Jesse Barnes79e53942008-11-07 14:24:08 -080010526static struct drm_framebuffer *
10527intel_user_framebuffer_create(struct drm_device *dev,
10528 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010529 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010530{
Chris Wilson05394f32010-11-08 19:18:58 +000010531 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010532
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010533 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10534 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010535 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010536 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010537
Chris Wilsond2dff872011-04-19 08:36:26 +010010538 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010539}
10540
Daniel Vetter4520f532013-10-09 09:18:51 +020010541#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010542static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010543{
10544}
10545#endif
10546
Jesse Barnes79e53942008-11-07 14:24:08 -080010547static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010549 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010550};
10551
Jesse Barnese70236a2009-09-21 10:42:27 -070010552/* Set up chip specific display functions */
10553static void intel_init_display(struct drm_device *dev)
10554{
10555 struct drm_i915_private *dev_priv = dev->dev_private;
10556
Daniel Vetteree9300b2013-06-03 22:40:22 +020010557 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10558 dev_priv->display.find_dpll = g4x_find_best_dpll;
10559 else if (IS_VALLEYVIEW(dev))
10560 dev_priv->display.find_dpll = vlv_find_best_dpll;
10561 else if (IS_PINEVIEW(dev))
10562 dev_priv->display.find_dpll = pnv_find_best_dpll;
10563 else
10564 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10565
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010566 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010567 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010568 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010569 dev_priv->display.crtc_enable = haswell_crtc_enable;
10570 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010571 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010572 dev_priv->display.update_plane = ironlake_update_plane;
10573 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010574 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010575 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010576 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10577 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010578 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010579 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010580 } else if (IS_VALLEYVIEW(dev)) {
10581 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10582 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10583 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10584 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10585 dev_priv->display.off = i9xx_crtc_off;
10586 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010587 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010588 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010589 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010590 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10591 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010592 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010593 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010594 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010595
Jesse Barnese70236a2009-09-21 10:42:27 -070010596 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010597 if (IS_VALLEYVIEW(dev))
10598 dev_priv->display.get_display_clock_speed =
10599 valleyview_get_display_clock_speed;
10600 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010601 dev_priv->display.get_display_clock_speed =
10602 i945_get_display_clock_speed;
10603 else if (IS_I915G(dev))
10604 dev_priv->display.get_display_clock_speed =
10605 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010606 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010607 dev_priv->display.get_display_clock_speed =
10608 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010609 else if (IS_PINEVIEW(dev))
10610 dev_priv->display.get_display_clock_speed =
10611 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010612 else if (IS_I915GM(dev))
10613 dev_priv->display.get_display_clock_speed =
10614 i915gm_get_display_clock_speed;
10615 else if (IS_I865G(dev))
10616 dev_priv->display.get_display_clock_speed =
10617 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010618 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010619 dev_priv->display.get_display_clock_speed =
10620 i855_get_display_clock_speed;
10621 else /* 852, 830 */
10622 dev_priv->display.get_display_clock_speed =
10623 i830_get_display_clock_speed;
10624
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010625 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010626 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010627 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010628 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010629 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010630 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010631 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010632 } else if (IS_IVYBRIDGE(dev)) {
10633 /* FIXME: detect B0+ stepping and use auto training */
10634 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010635 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010636 dev_priv->display.modeset_global_resources =
10637 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010638 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010639 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010640 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010641 dev_priv->display.modeset_global_resources =
10642 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010643 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010644 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010645 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010646 } else if (IS_VALLEYVIEW(dev)) {
10647 dev_priv->display.modeset_global_resources =
10648 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010649 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010650 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010651
10652 /* Default just returns -ENODEV to indicate unsupported */
10653 dev_priv->display.queue_flip = intel_default_queue_flip;
10654
10655 switch (INTEL_INFO(dev)->gen) {
10656 case 2:
10657 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10658 break;
10659
10660 case 3:
10661 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10662 break;
10663
10664 case 4:
10665 case 5:
10666 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10667 break;
10668
10669 case 6:
10670 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10671 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010672 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010673 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010674 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10675 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010676 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010677
10678 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010679}
10680
Jesse Barnesb690e962010-07-19 13:53:12 -070010681/*
10682 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10683 * resume, or other times. This quirk makes sure that's the case for
10684 * affected systems.
10685 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010686static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010687{
10688 struct drm_i915_private *dev_priv = dev->dev_private;
10689
10690 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010691 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010692}
10693
Keith Packard435793d2011-07-12 14:56:22 -070010694/*
10695 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10696 */
10697static void quirk_ssc_force_disable(struct drm_device *dev)
10698{
10699 struct drm_i915_private *dev_priv = dev->dev_private;
10700 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010701 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010702}
10703
Carsten Emde4dca20e2012-03-15 15:56:26 +010010704/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010705 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10706 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010707 */
10708static void quirk_invert_brightness(struct drm_device *dev)
10709{
10710 struct drm_i915_private *dev_priv = dev->dev_private;
10711 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010712 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010713}
10714
10715struct intel_quirk {
10716 int device;
10717 int subsystem_vendor;
10718 int subsystem_device;
10719 void (*hook)(struct drm_device *dev);
10720};
10721
Egbert Eich5f85f1762012-10-14 15:46:38 +020010722/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10723struct intel_dmi_quirk {
10724 void (*hook)(struct drm_device *dev);
10725 const struct dmi_system_id (*dmi_id_list)[];
10726};
10727
10728static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10729{
10730 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10731 return 1;
10732}
10733
10734static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10735 {
10736 .dmi_id_list = &(const struct dmi_system_id[]) {
10737 {
10738 .callback = intel_dmi_reverse_brightness,
10739 .ident = "NCR Corporation",
10740 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10741 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10742 },
10743 },
10744 { } /* terminating entry */
10745 },
10746 .hook = quirk_invert_brightness,
10747 },
10748};
10749
Ben Widawskyc43b5632012-04-16 14:07:40 -070010750static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010751 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010752 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010753
Jesse Barnesb690e962010-07-19 13:53:12 -070010754 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10755 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10756
Jesse Barnesb690e962010-07-19 13:53:12 -070010757 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10758 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10759
Chris Wilsona4945f92013-10-08 11:16:59 +010010760 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010761 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010762
10763 /* Lenovo U160 cannot use SSC on LVDS */
10764 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010765
10766 /* Sony Vaio Y cannot use SSC on LVDS */
10767 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010768
Jani Nikulaee1452d2013-09-20 15:05:30 +030010769 /*
10770 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10771 * seem to use inverted backlight PWM.
10772 */
10773 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010774};
10775
10776static void intel_init_quirks(struct drm_device *dev)
10777{
10778 struct pci_dev *d = dev->pdev;
10779 int i;
10780
10781 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10782 struct intel_quirk *q = &intel_quirks[i];
10783
10784 if (d->device == q->device &&
10785 (d->subsystem_vendor == q->subsystem_vendor ||
10786 q->subsystem_vendor == PCI_ANY_ID) &&
10787 (d->subsystem_device == q->subsystem_device ||
10788 q->subsystem_device == PCI_ANY_ID))
10789 q->hook(dev);
10790 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010791 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10792 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10793 intel_dmi_quirks[i].hook(dev);
10794 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010795}
10796
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010797/* Disable the VGA plane that we never use */
10798static void i915_disable_vga(struct drm_device *dev)
10799{
10800 struct drm_i915_private *dev_priv = dev->dev_private;
10801 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010802 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010803
10804 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010805 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010806 sr1 = inb(VGA_SR_DATA);
10807 outb(sr1 | 1<<5, VGA_SR_DATA);
10808 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10809 udelay(300);
10810
10811 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10812 POSTING_READ(vga_reg);
10813}
10814
Daniel Vetterf8175862012-04-10 15:50:11 +020010815void intel_modeset_init_hw(struct drm_device *dev)
10816{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010817 intel_prepare_ddi(dev);
10818
Daniel Vetterf8175862012-04-10 15:50:11 +020010819 intel_init_clock_gating(dev);
10820
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010821 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010822
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010823 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010824 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010825 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010826}
10827
Imre Deak7d708ee2013-04-17 14:04:50 +030010828void intel_modeset_suspend_hw(struct drm_device *dev)
10829{
10830 intel_suspend_hw(dev);
10831}
10832
Jesse Barnes79e53942008-11-07 14:24:08 -080010833void intel_modeset_init(struct drm_device *dev)
10834{
Jesse Barnes652c3932009-08-17 13:31:43 -070010835 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010836 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010837
10838 drm_mode_config_init(dev);
10839
10840 dev->mode_config.min_width = 0;
10841 dev->mode_config.min_height = 0;
10842
Dave Airlie019d96c2011-09-29 16:20:42 +010010843 dev->mode_config.preferred_depth = 24;
10844 dev->mode_config.prefer_shadow = 1;
10845
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010846 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010847
Jesse Barnesb690e962010-07-19 13:53:12 -070010848 intel_init_quirks(dev);
10849
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010850 intel_init_pm(dev);
10851
Ben Widawskye3c74752013-04-05 13:12:39 -070010852 if (INTEL_INFO(dev)->num_pipes == 0)
10853 return;
10854
Jesse Barnese70236a2009-09-21 10:42:27 -070010855 intel_init_display(dev);
10856
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010857 if (IS_GEN2(dev)) {
10858 dev->mode_config.max_width = 2048;
10859 dev->mode_config.max_height = 2048;
10860 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010861 dev->mode_config.max_width = 4096;
10862 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010863 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010864 dev->mode_config.max_width = 8192;
10865 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010866 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010867 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010868
Zhao Yakui28c97732009-10-09 11:39:41 +080010869 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010870 INTEL_INFO(dev)->num_pipes,
10871 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010872
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010873 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010874 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010875 for (j = 0; j < dev_priv->num_plane; j++) {
10876 ret = intel_plane_init(dev, i, j);
10877 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010878 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10879 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010880 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010881 }
10882
Jesse Barnesf42bb702013-12-16 16:34:23 -080010883 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010884 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080010885
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010886 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010887 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010888
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010889 /* Just disable it once at startup */
10890 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010891 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010892
10893 /* Just in case the BIOS is doing something questionable. */
10894 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010895}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010896
Daniel Vetter24929352012-07-02 20:28:59 +020010897static void
10898intel_connector_break_all_links(struct intel_connector *connector)
10899{
10900 connector->base.dpms = DRM_MODE_DPMS_OFF;
10901 connector->base.encoder = NULL;
10902 connector->encoder->connectors_active = false;
10903 connector->encoder->base.crtc = NULL;
10904}
10905
Daniel Vetter7fad7982012-07-04 17:51:47 +020010906static void intel_enable_pipe_a(struct drm_device *dev)
10907{
10908 struct intel_connector *connector;
10909 struct drm_connector *crt = NULL;
10910 struct intel_load_detect_pipe load_detect_temp;
10911
10912 /* We can't just switch on the pipe A, we need to set things up with a
10913 * proper mode and output configuration. As a gross hack, enable pipe A
10914 * by enabling the load detect pipe once. */
10915 list_for_each_entry(connector,
10916 &dev->mode_config.connector_list,
10917 base.head) {
10918 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10919 crt = &connector->base;
10920 break;
10921 }
10922 }
10923
10924 if (!crt)
10925 return;
10926
10927 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10928 intel_release_load_detect_pipe(crt, &load_detect_temp);
10929
10930
10931}
10932
Daniel Vetterfa555832012-10-10 23:14:00 +020010933static bool
10934intel_check_plane_mapping(struct intel_crtc *crtc)
10935{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010936 struct drm_device *dev = crtc->base.dev;
10937 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010938 u32 reg, val;
10939
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010940 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010941 return true;
10942
10943 reg = DSPCNTR(!crtc->plane);
10944 val = I915_READ(reg);
10945
10946 if ((val & DISPLAY_PLANE_ENABLE) &&
10947 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10948 return false;
10949
10950 return true;
10951}
10952
Daniel Vetter24929352012-07-02 20:28:59 +020010953static void intel_sanitize_crtc(struct intel_crtc *crtc)
10954{
10955 struct drm_device *dev = crtc->base.dev;
10956 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010957 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010958
Daniel Vetter24929352012-07-02 20:28:59 +020010959 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010960 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010961 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10962
10963 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010964 * disable the crtc (and hence change the state) if it is wrong. Note
10965 * that gen4+ has a fixed plane -> pipe mapping. */
10966 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010967 struct intel_connector *connector;
10968 bool plane;
10969
Daniel Vetter24929352012-07-02 20:28:59 +020010970 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10971 crtc->base.base.id);
10972
10973 /* Pipe has the wrong plane attached and the plane is active.
10974 * Temporarily change the plane mapping and disable everything
10975 * ... */
10976 plane = crtc->plane;
10977 crtc->plane = !plane;
10978 dev_priv->display.crtc_disable(&crtc->base);
10979 crtc->plane = plane;
10980
10981 /* ... and break all links. */
10982 list_for_each_entry(connector, &dev->mode_config.connector_list,
10983 base.head) {
10984 if (connector->encoder->base.crtc != &crtc->base)
10985 continue;
10986
10987 intel_connector_break_all_links(connector);
10988 }
10989
10990 WARN_ON(crtc->active);
10991 crtc->base.enabled = false;
10992 }
Daniel Vetter24929352012-07-02 20:28:59 +020010993
Daniel Vetter7fad7982012-07-04 17:51:47 +020010994 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10995 crtc->pipe == PIPE_A && !crtc->active) {
10996 /* BIOS forgot to enable pipe A, this mostly happens after
10997 * resume. Force-enable the pipe to fix this, the update_dpms
10998 * call below we restore the pipe to the right state, but leave
10999 * the required bits on. */
11000 intel_enable_pipe_a(dev);
11001 }
11002
Daniel Vetter24929352012-07-02 20:28:59 +020011003 /* Adjust the state of the output pipe according to whether we
11004 * have active connectors/encoders. */
11005 intel_crtc_update_dpms(&crtc->base);
11006
11007 if (crtc->active != crtc->base.enabled) {
11008 struct intel_encoder *encoder;
11009
11010 /* This can happen either due to bugs in the get_hw_state
11011 * functions or because the pipe is force-enabled due to the
11012 * pipe A quirk. */
11013 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11014 crtc->base.base.id,
11015 crtc->base.enabled ? "enabled" : "disabled",
11016 crtc->active ? "enabled" : "disabled");
11017
11018 crtc->base.enabled = crtc->active;
11019
11020 /* Because we only establish the connector -> encoder ->
11021 * crtc links if something is active, this means the
11022 * crtc is now deactivated. Break the links. connector
11023 * -> encoder links are only establish when things are
11024 * actually up, hence no need to break them. */
11025 WARN_ON(crtc->active);
11026
11027 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11028 WARN_ON(encoder->connectors_active);
11029 encoder->base.crtc = NULL;
11030 }
11031 }
11032}
11033
11034static void intel_sanitize_encoder(struct intel_encoder *encoder)
11035{
11036 struct intel_connector *connector;
11037 struct drm_device *dev = encoder->base.dev;
11038
11039 /* We need to check both for a crtc link (meaning that the
11040 * encoder is active and trying to read from a pipe) and the
11041 * pipe itself being active. */
11042 bool has_active_crtc = encoder->base.crtc &&
11043 to_intel_crtc(encoder->base.crtc)->active;
11044
11045 if (encoder->connectors_active && !has_active_crtc) {
11046 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11047 encoder->base.base.id,
11048 drm_get_encoder_name(&encoder->base));
11049
11050 /* Connector is active, but has no active pipe. This is
11051 * fallout from our resume register restoring. Disable
11052 * the encoder manually again. */
11053 if (encoder->base.crtc) {
11054 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11055 encoder->base.base.id,
11056 drm_get_encoder_name(&encoder->base));
11057 encoder->disable(encoder);
11058 }
11059
11060 /* Inconsistent output/port/pipe state happens presumably due to
11061 * a bug in one of the get_hw_state functions. Or someplace else
11062 * in our code, like the register restore mess on resume. Clamp
11063 * things to off as a safer default. */
11064 list_for_each_entry(connector,
11065 &dev->mode_config.connector_list,
11066 base.head) {
11067 if (connector->encoder != encoder)
11068 continue;
11069
11070 intel_connector_break_all_links(connector);
11071 }
11072 }
11073 /* Enabled encoders without active connectors will be fixed in
11074 * the crtc fixup. */
11075}
11076
Daniel Vetter44cec742013-01-25 17:53:21 +010011077void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011078{
11079 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011080 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011081
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011082 /* This function can be called both from intel_modeset_setup_hw_state or
11083 * at a very early point in our resume sequence, where the power well
11084 * structures are not yet restored. Since this function is at a very
11085 * paranoid "someone might have enabled VGA while we were not looking"
11086 * level, just check if the power well is enabled instead of trying to
11087 * follow the "don't touch the power well if we don't need it" policy
11088 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011089 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011090 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011091 return;
11092
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011093 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011094 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011095 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011096 }
11097}
11098
Daniel Vetter30e984d2013-06-05 13:34:17 +020011099static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011100{
11101 struct drm_i915_private *dev_priv = dev->dev_private;
11102 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011103 struct intel_crtc *crtc;
11104 struct intel_encoder *encoder;
11105 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011106 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011107
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011108 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11109 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011110 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011111
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011112 crtc->active = dev_priv->display.get_pipe_config(crtc,
11113 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011114
11115 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011116 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011117
11118 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11119 crtc->base.base.id,
11120 crtc->active ? "enabled" : "disabled");
11121 }
11122
Daniel Vetter53589012013-06-05 13:34:16 +020011123 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011124 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011125 intel_ddi_setup_hw_pll_state(dev);
11126
Daniel Vetter53589012013-06-05 13:34:16 +020011127 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11128 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11129
11130 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11131 pll->active = 0;
11132 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11133 base.head) {
11134 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11135 pll->active++;
11136 }
11137 pll->refcount = pll->active;
11138
Daniel Vetter35c95372013-07-17 06:55:04 +020011139 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11140 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011141 }
11142
Daniel Vetter24929352012-07-02 20:28:59 +020011143 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11144 base.head) {
11145 pipe = 0;
11146
11147 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011148 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11149 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011150 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011151 } else {
11152 encoder->base.crtc = NULL;
11153 }
11154
11155 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011156 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011157 encoder->base.base.id,
11158 drm_get_encoder_name(&encoder->base),
11159 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011160 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011161 }
11162
11163 list_for_each_entry(connector, &dev->mode_config.connector_list,
11164 base.head) {
11165 if (connector->get_hw_state(connector)) {
11166 connector->base.dpms = DRM_MODE_DPMS_ON;
11167 connector->encoder->connectors_active = true;
11168 connector->base.encoder = &connector->encoder->base;
11169 } else {
11170 connector->base.dpms = DRM_MODE_DPMS_OFF;
11171 connector->base.encoder = NULL;
11172 }
11173 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11174 connector->base.base.id,
11175 drm_get_connector_name(&connector->base),
11176 connector->base.encoder ? "enabled" : "disabled");
11177 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011178}
11179
11180/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11181 * and i915 state tracking structures. */
11182void intel_modeset_setup_hw_state(struct drm_device *dev,
11183 bool force_restore)
11184{
11185 struct drm_i915_private *dev_priv = dev->dev_private;
11186 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011187 struct intel_crtc *crtc;
11188 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011189 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011190
11191 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011192
Jesse Barnesbabea612013-06-26 18:57:38 +030011193 /*
11194 * Now that we have the config, copy it to each CRTC struct
11195 * Note that this could go away if we move to using crtc_config
11196 * checking everywhere.
11197 */
11198 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11199 base.head) {
11200 if (crtc->active && i915_fastboot) {
11201 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11202
11203 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11204 crtc->base.base.id);
11205 drm_mode_debug_printmodeline(&crtc->base.mode);
11206 }
11207 }
11208
Daniel Vetter24929352012-07-02 20:28:59 +020011209 /* HW state is read out, now we need to sanitize this mess. */
11210 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11211 base.head) {
11212 intel_sanitize_encoder(encoder);
11213 }
11214
11215 for_each_pipe(pipe) {
11216 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11217 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011218 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011219 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011220
Daniel Vetter35c95372013-07-17 06:55:04 +020011221 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11222 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11223
11224 if (!pll->on || pll->active)
11225 continue;
11226
11227 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11228
11229 pll->disable(dev_priv, pll);
11230 pll->on = false;
11231 }
11232
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011233 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011234 ilk_wm_get_hw_state(dev);
11235
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011236 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011237 i915_redisable_vga(dev);
11238
Daniel Vetterf30da182013-04-11 20:22:50 +020011239 /*
11240 * We need to use raw interfaces for restoring state to avoid
11241 * checking (bogus) intermediate states.
11242 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011243 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011244 struct drm_crtc *crtc =
11245 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011246
11247 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11248 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011249 }
11250 } else {
11251 intel_modeset_update_staged_output_state(dev);
11252 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011253
11254 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020011255
11256 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011257}
11258
11259void intel_modeset_gem_init(struct drm_device *dev)
11260{
Chris Wilson1833b132012-05-09 11:56:28 +010011261 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011262
11263 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011264
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011265 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080011266}
11267
11268void intel_modeset_cleanup(struct drm_device *dev)
11269{
Jesse Barnes652c3932009-08-17 13:31:43 -070011270 struct drm_i915_private *dev_priv = dev->dev_private;
11271 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011272 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011273
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011274 /*
11275 * Interrupts and polling as the first thing to avoid creating havoc.
11276 * Too much stuff here (turning of rps, connectors, ...) would
11277 * experience fancy races otherwise.
11278 */
11279 drm_irq_uninstall(dev);
11280 cancel_work_sync(&dev_priv->hotplug_work);
11281 /*
11282 * Due to the hpd irq storm handling the hotplug work can re-arm the
11283 * poll handlers. Hence disable polling after hpd handling is shut down.
11284 */
Keith Packardf87ea762010-10-03 19:36:26 -070011285 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011286
Jesse Barnes652c3932009-08-17 13:31:43 -070011287 mutex_lock(&dev->struct_mutex);
11288
Jesse Barnes723bfd72010-10-07 16:01:13 -070011289 intel_unregister_dsm_handler();
11290
Jesse Barnes652c3932009-08-17 13:31:43 -070011291 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11292 /* Skip inactive CRTCs */
11293 if (!crtc->fb)
11294 continue;
11295
Daniel Vetter3dec0092010-08-20 21:40:52 +020011296 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011297 }
11298
Chris Wilson973d04f2011-07-08 12:22:37 +010011299 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011300
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011301 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011302
Daniel Vetter930ebb42012-06-29 23:32:16 +020011303 ironlake_teardown_rc6(dev);
11304
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011305 mutex_unlock(&dev->struct_mutex);
11306
Chris Wilson1630fe72011-07-08 12:22:42 +010011307 /* flush any delayed tasks or pending work */
11308 flush_scheduled_work();
11309
Jani Nikuladb31af12013-11-08 16:48:53 +020011310 /* destroy the backlight and sysfs files before encoders/connectors */
11311 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11312 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011313 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011314 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011315
Jesse Barnes79e53942008-11-07 14:24:08 -080011316 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011317
11318 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011319}
11320
Dave Airlie28d52042009-09-21 14:33:58 +100011321/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011322 * Return which encoder is currently attached for connector.
11323 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011324struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011325{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011326 return &intel_attached_encoder(connector)->base;
11327}
Jesse Barnes79e53942008-11-07 14:24:08 -080011328
Chris Wilsondf0e9242010-09-09 16:20:55 +010011329void intel_connector_attach_encoder(struct intel_connector *connector,
11330 struct intel_encoder *encoder)
11331{
11332 connector->encoder = encoder;
11333 drm_mode_connector_attach_encoder(&connector->base,
11334 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011335}
Dave Airlie28d52042009-09-21 14:33:58 +100011336
11337/*
11338 * set vga decode state - true == enable VGA decode
11339 */
11340int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11341{
11342 struct drm_i915_private *dev_priv = dev->dev_private;
11343 u16 gmch_ctrl;
11344
11345 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
11346 if (state)
11347 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11348 else
11349 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11350 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
11351 return 0;
11352}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011353
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011354struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011355
11356 u32 power_well_driver;
11357
Chris Wilson63b66e52013-08-08 15:12:06 +020011358 int num_transcoders;
11359
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011360 struct intel_cursor_error_state {
11361 u32 control;
11362 u32 position;
11363 u32 base;
11364 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011365 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011366
11367 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011368 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011369 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011370 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011371
11372 struct intel_plane_error_state {
11373 u32 control;
11374 u32 stride;
11375 u32 size;
11376 u32 pos;
11377 u32 addr;
11378 u32 surface;
11379 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011380 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011381
11382 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011383 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011384 enum transcoder cpu_transcoder;
11385
11386 u32 conf;
11387
11388 u32 htotal;
11389 u32 hblank;
11390 u32 hsync;
11391 u32 vtotal;
11392 u32 vblank;
11393 u32 vsync;
11394 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011395};
11396
11397struct intel_display_error_state *
11398intel_display_capture_error_state(struct drm_device *dev)
11399{
Akshay Joshi0206e352011-08-16 15:34:10 -040011400 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011401 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011402 int transcoders[] = {
11403 TRANSCODER_A,
11404 TRANSCODER_B,
11405 TRANSCODER_C,
11406 TRANSCODER_EDP,
11407 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011408 int i;
11409
Chris Wilson63b66e52013-08-08 15:12:06 +020011410 if (INTEL_INFO(dev)->num_pipes == 0)
11411 return NULL;
11412
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011413 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011414 if (error == NULL)
11415 return NULL;
11416
Imre Deak190be112013-11-25 17:15:31 +020011417 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011418 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11419
Damien Lespiau52331302012-08-15 19:23:25 +010011420 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011421 error->pipe[i].power_domain_on =
11422 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11423 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011424 continue;
11425
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011426 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11427 error->cursor[i].control = I915_READ(CURCNTR(i));
11428 error->cursor[i].position = I915_READ(CURPOS(i));
11429 error->cursor[i].base = I915_READ(CURBASE(i));
11430 } else {
11431 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11432 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11433 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11434 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011435
11436 error->plane[i].control = I915_READ(DSPCNTR(i));
11437 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011438 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011439 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011440 error->plane[i].pos = I915_READ(DSPPOS(i));
11441 }
Paulo Zanonica291362013-03-06 20:03:14 -030011442 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11443 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011444 if (INTEL_INFO(dev)->gen >= 4) {
11445 error->plane[i].surface = I915_READ(DSPSURF(i));
11446 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11447 }
11448
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011449 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011450 }
11451
11452 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11453 if (HAS_DDI(dev_priv->dev))
11454 error->num_transcoders++; /* Account for eDP. */
11455
11456 for (i = 0; i < error->num_transcoders; i++) {
11457 enum transcoder cpu_transcoder = transcoders[i];
11458
Imre Deakddf9c532013-11-27 22:02:02 +020011459 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011460 intel_display_power_enabled_sw(dev,
11461 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011462 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011463 continue;
11464
Chris Wilson63b66e52013-08-08 15:12:06 +020011465 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11466
11467 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11468 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11469 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11470 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11471 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11472 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11473 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011474 }
11475
11476 return error;
11477}
11478
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011479#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11480
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011481void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011482intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011483 struct drm_device *dev,
11484 struct intel_display_error_state *error)
11485{
11486 int i;
11487
Chris Wilson63b66e52013-08-08 15:12:06 +020011488 if (!error)
11489 return;
11490
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011491 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011492 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011493 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011494 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011495 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011496 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011497 err_printf(m, " Power: %s\n",
11498 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011499 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011500
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011501 err_printf(m, "Plane [%d]:\n", i);
11502 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11503 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011504 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011505 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11506 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011507 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011508 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011509 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011510 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011511 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11512 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011513 }
11514
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011515 err_printf(m, "Cursor [%d]:\n", i);
11516 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11517 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11518 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011519 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011520
11521 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011522 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011523 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011524 err_printf(m, " Power: %s\n",
11525 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011526 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11527 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11528 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11529 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11530 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11531 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11532 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11533 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011534}