blob: 2401818171f583dc2e09d5d42c8b8699891c55d5 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100612 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilson43394c72016-08-18 17:16:47 +0100618 if (!i915_gem_object_has_struct_page(obj))
619 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Chris Wilson97649512016-08-18 17:16:50 +0100625 ret = i915_gem_object_get_pages(obj);
626 if (ret)
627 return ret;
628
629 i915_gem_object_pin_pages(obj);
630
Chris Wilsona314d5c2016-08-18 17:16:48 +0100631 i915_gem_object_flush_gtt_write_domain(obj);
632
Chris Wilson43394c72016-08-18 17:16:47 +0100633 /* If we're not in the cpu read domain, set ourself into the gtt
634 * read domain and manually flush cachelines (if required). This
635 * optimizes for the case when the gpu will dirty the data
636 * anyway again before the next pread happens.
637 */
638 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800639 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
640 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800641
Chris Wilson43394c72016-08-18 17:16:47 +0100642 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
643 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100644 if (ret)
645 goto err_unpin;
646
Chris Wilson43394c72016-08-18 17:16:47 +0100647 *needs_clflush = 0;
648 }
649
Chris Wilson97649512016-08-18 17:16:50 +0100650 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100651 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100652
653err_unpin:
654 i915_gem_object_unpin_pages(obj);
655 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100656}
657
658int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
659 unsigned int *needs_clflush)
660{
661 int ret;
662
663 *needs_clflush = 0;
664 if (!i915_gem_object_has_struct_page(obj))
665 return -ENODEV;
666
667 ret = i915_gem_object_wait_rendering(obj, false);
668 if (ret)
669 return ret;
670
Chris Wilson97649512016-08-18 17:16:50 +0100671 ret = i915_gem_object_get_pages(obj);
672 if (ret)
673 return ret;
674
675 i915_gem_object_pin_pages(obj);
676
Chris Wilsona314d5c2016-08-18 17:16:48 +0100677 i915_gem_object_flush_gtt_write_domain(obj);
678
Chris Wilson43394c72016-08-18 17:16:47 +0100679 /* If we're not in the cpu write domain, set ourself into the
680 * gtt write domain and manually flush cachelines (as required).
681 * This optimizes for the case when the gpu will use the data
682 * right away and we therefore have to clflush anyway.
683 */
684 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
685 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
686
687 /* Same trick applies to invalidate partially written cachelines read
688 * before writing.
689 */
690 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
691 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
692 obj->cache_level);
693
Chris Wilson43394c72016-08-18 17:16:47 +0100694 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
695 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100696 if (ret)
697 goto err_unpin;
698
Chris Wilson43394c72016-08-18 17:16:47 +0100699 *needs_clflush = 0;
700 }
701
702 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
703 obj->cache_dirty = true;
704
705 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
706 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100707 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100708 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100709
710err_unpin:
711 i915_gem_object_unpin_pages(obj);
712 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800713}
714
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715/* Per-page copy function for the shmem pread fastpath.
716 * Flushes invalid cachelines before reading the target if
717 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700718static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200719shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
720 char __user *user_data,
721 bool page_do_bit17_swizzling, bool needs_clflush)
722{
723 char *vaddr;
724 int ret;
725
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200726 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 return -EINVAL;
728
729 vaddr = kmap_atomic(page);
730 if (needs_clflush)
731 drm_clflush_virt_range(vaddr + shmem_page_offset,
732 page_length);
733 ret = __copy_to_user_inatomic(user_data,
734 vaddr + shmem_page_offset,
735 page_length);
736 kunmap_atomic(vaddr);
737
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100738 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200739}
740
Daniel Vetter23c18c72012-03-25 19:47:42 +0200741static void
742shmem_clflush_swizzled_range(char *addr, unsigned long length,
743 bool swizzled)
744{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200745 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200746 unsigned long start = (unsigned long) addr;
747 unsigned long end = (unsigned long) addr + length;
748
749 /* For swizzling simply ensure that we always flush both
750 * channels. Lame, but simple and it works. Swizzled
751 * pwrite/pread is far from a hotpath - current userspace
752 * doesn't use it at all. */
753 start = round_down(start, 128);
754 end = round_up(end, 128);
755
756 drm_clflush_virt_range((void *)start, end - start);
757 } else {
758 drm_clflush_virt_range(addr, length);
759 }
760
761}
762
Daniel Vetterd174bd62012-03-25 19:47:40 +0200763/* Only difference to the fast-path function is that this can handle bit17
764 * and uses non-atomic copy and kmap functions. */
765static int
766shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
767 char __user *user_data,
768 bool page_do_bit17_swizzling, bool needs_clflush)
769{
770 char *vaddr;
771 int ret;
772
773 vaddr = kmap(page);
774 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200775 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
776 page_length,
777 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200778
779 if (page_do_bit17_swizzling)
780 ret = __copy_to_user_swizzled(user_data,
781 vaddr, shmem_page_offset,
782 page_length);
783 else
784 ret = __copy_to_user(user_data,
785 vaddr + shmem_page_offset,
786 page_length);
787 kunmap(page);
788
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100789 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200790}
791
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530792static inline unsigned long
793slow_user_access(struct io_mapping *mapping,
794 uint64_t page_base, int page_offset,
795 char __user *user_data,
796 unsigned long length, bool pwrite)
797{
798 void __iomem *ioaddr;
799 void *vaddr;
800 uint64_t unwritten;
801
802 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
803 /* We can use the cpu mem copy function because this is X86. */
804 vaddr = (void __force *)ioaddr + page_offset;
805 if (pwrite)
806 unwritten = __copy_from_user(vaddr, user_data, length);
807 else
808 unwritten = __copy_to_user(user_data, vaddr, length);
809
810 io_mapping_unmap(ioaddr);
811 return unwritten;
812}
813
814static int
815i915_gem_gtt_pread(struct drm_device *dev,
816 struct drm_i915_gem_object *obj, uint64_t size,
817 uint64_t data_offset, uint64_t data_ptr)
818{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100819 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530820 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100821 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530822 struct drm_mm_node node;
823 char __user *user_data;
824 uint64_t remain;
825 uint64_t offset;
826 int ret;
827
Chris Wilson058d88c2016-08-15 10:49:06 +0100828 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100829 if (!IS_ERR(vma)) {
830 node.start = i915_ggtt_offset(vma);
831 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100832 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100833 if (ret) {
834 i915_vma_unpin(vma);
835 vma = ERR_PTR(ret);
836 }
837 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100838 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530839 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
840 if (ret)
841 goto out;
842
843 ret = i915_gem_object_get_pages(obj);
844 if (ret) {
845 remove_mappable_node(&node);
846 goto out;
847 }
848
849 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530850 }
851
852 ret = i915_gem_object_set_to_gtt_domain(obj, false);
853 if (ret)
854 goto out_unpin;
855
856 user_data = u64_to_user_ptr(data_ptr);
857 remain = size;
858 offset = data_offset;
859
860 mutex_unlock(&dev->struct_mutex);
861 if (likely(!i915.prefault_disable)) {
862 ret = fault_in_multipages_writeable(user_data, remain);
863 if (ret) {
864 mutex_lock(&dev->struct_mutex);
865 goto out_unpin;
866 }
867 }
868
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * page_base = page offset within aperture
873 * page_offset = offset within page
874 * page_length = bytes to copy for this page
875 */
876 u32 page_base = node.start;
877 unsigned page_offset = offset_in_page(offset);
878 unsigned page_length = PAGE_SIZE - page_offset;
879 page_length = remain < page_length ? remain : page_length;
880 if (node.allocated) {
881 wmb();
882 ggtt->base.insert_page(&ggtt->base,
883 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
884 node.start,
885 I915_CACHE_NONE, 0);
886 wmb();
887 } else {
888 page_base += offset & PAGE_MASK;
889 }
890 /* This is a slow read/write as it tries to read from
891 * and write to user memory which may result into page
892 * faults, and so we cannot perform this under struct_mutex.
893 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100894 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530895 page_offset, user_data,
896 page_length, false)) {
897 ret = -EFAULT;
898 break;
899 }
900
901 remain -= page_length;
902 user_data += page_length;
903 offset += page_length;
904 }
905
906 mutex_lock(&dev->struct_mutex);
907 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
908 /* The user has modified the object whilst we tried
909 * reading from it, and we now have no idea what domain
910 * the pages should be in. As we have just been touching
911 * them directly, flush everything back to the GTT
912 * domain.
913 */
914 ret = i915_gem_object_set_to_gtt_domain(obj, false);
915 }
916
917out_unpin:
918 if (node.allocated) {
919 wmb();
920 ggtt->base.clear_range(&ggtt->base,
921 node.start, node.size,
922 true);
923 i915_gem_object_unpin_pages(obj);
924 remove_mappable_node(&node);
925 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100926 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530927 }
928out:
929 return ret;
930}
931
Eric Anholteb014592009-03-10 11:44:52 -0700932static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200933i915_gem_shmem_pread(struct drm_device *dev,
934 struct drm_i915_gem_object *obj,
935 struct drm_i915_gem_pread *args,
936 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700937{
Daniel Vetter8461d222011-12-14 13:57:32 +0100938 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700939 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100940 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100941 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100942 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200943 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200944 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200945 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700946
Brad Volkin4c914c02014-02-18 10:15:45 -0800947 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100948 if (ret)
949 return ret;
950
Chris Wilson43394c72016-08-18 17:16:47 +0100951 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
952 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700953 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100954 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100955
Imre Deak67d5a502013-02-18 19:28:02 +0200956 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
957 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200958 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100959
960 if (remain <= 0)
961 break;
962
Eric Anholteb014592009-03-10 11:44:52 -0700963 /* Operation in this page
964 *
Eric Anholteb014592009-03-10 11:44:52 -0700965 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700966 * page_length = bytes to copy for this page
967 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100968 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700969 page_length = remain;
970 if ((shmem_page_offset + page_length) > PAGE_SIZE)
971 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700972
Daniel Vetter8461d222011-12-14 13:57:32 +0100973 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
974 (page_to_phys(page) & (1 << 17)) != 0;
975
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 needs_clflush);
979 if (ret == 0)
980 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700981
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200982 mutex_unlock(&dev->struct_mutex);
983
Jani Nikulad330a952014-01-21 11:24:25 +0200984 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200985 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200986 /* Userspace is tricking us, but we've already clobbered
987 * its pages with the prefault and promised to write the
988 * data up to the first fault. Hence ignore any errors
989 * and just continue. */
990 (void)ret;
991 prefaulted = 1;
992 }
993
Daniel Vetterd174bd62012-03-25 19:47:40 +0200994 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
995 user_data, page_do_bit17_swizzling,
996 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700997
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200998 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100999
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001001 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001002
Chris Wilson17793c92014-03-07 08:30:36 +00001003next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001004 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001005 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001006 offset += page_length;
1007 }
1008
Chris Wilson4f27b752010-10-14 15:26:45 +01001009out:
Chris Wilson43394c72016-08-18 17:16:47 +01001010 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001011
Eric Anholteb014592009-03-10 11:44:52 -07001012 return ret;
1013}
1014
Eric Anholt673a3942008-07-30 12:06:12 -07001015/**
1016 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001017 * @dev: drm device pointer
1018 * @data: ioctl data blob
1019 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001020 *
1021 * On error, the contents of *data are undefined.
1022 */
1023int
1024i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001025 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001026{
1027 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Chris Wilson51311d02010-11-17 09:10:42 +00001031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Chris Wilson03ac0642016-07-20 13:31:51 +01001039 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001040 if (!obj)
1041 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001042
Chris Wilson7dcd2492010-09-26 20:21:44 +01001043 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001044 if (args->offset > obj->base.size ||
1045 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001046 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001047 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001048 }
1049
Chris Wilsondb53a302011-02-03 11:57:46 +00001050 trace_i915_gem_object_pread(obj, args->offset, args->size);
1051
Chris Wilson258a5ed2016-08-05 10:14:16 +01001052 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1053 if (ret)
1054 goto err;
1055
1056 ret = i915_mutex_lock_interruptible(dev);
1057 if (ret)
1058 goto err;
1059
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001060 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001063 if (ret == -EFAULT || ret == -ENODEV) {
1064 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 ret = i915_gem_gtt_pread(dev, obj, args->size,
1066 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001067 intel_runtime_pm_put(to_i915(dev));
1068 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301069
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001070 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001071 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001072
1073 return ret;
1074
1075err:
1076 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001077 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001078}
1079
Keith Packard0839ccb2008-10-30 19:38:48 -07001080/* This is the fast write path which cannot handle
1081 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001082 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083
Keith Packard0839ccb2008-10-30 19:38:48 -07001084static inline int
1085fast_user_write(struct io_mapping *mapping,
1086 loff_t page_base, int page_offset,
1087 char __user *user_data,
1088 int length)
1089{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001090 void __iomem *vaddr_atomic;
1091 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001092 unsigned long unwritten;
1093
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001094 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001095 /* We can use the cpu mem copy function because this is X86. */
1096 vaddr = (void __force*)vaddr_atomic + page_offset;
1097 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001098 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001099 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001100 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001101}
1102
Eric Anholt3de09aa2009-03-09 09:42:23 -07001103/**
1104 * This is the fast pwrite path, where we copy the data directly from the
1105 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001106 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001107 * @obj: i915 gem object
1108 * @args: pwrite arguments structure
1109 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001110 */
Eric Anholt673a3942008-07-30 12:06:12 -07001111static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301112i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001113 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001114 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001115 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001116{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301117 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301118 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001119 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301120 struct drm_mm_node node;
1121 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001122 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301123 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301124 bool hit_slow_path = false;
1125
Chris Wilson3e510a82016-08-05 10:14:23 +01001126 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301127 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001128
Chris Wilson058d88c2016-08-15 10:49:06 +01001129 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001130 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001131 if (!IS_ERR(vma)) {
1132 node.start = i915_ggtt_offset(vma);
1133 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001134 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001135 if (ret) {
1136 i915_vma_unpin(vma);
1137 vma = ERR_PTR(ret);
1138 }
1139 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001140 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301141 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1142 if (ret)
1143 goto out;
1144
1145 ret = i915_gem_object_get_pages(obj);
1146 if (ret) {
1147 remove_mappable_node(&node);
1148 goto out;
1149 }
1150
1151 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153
1154 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1155 if (ret)
1156 goto out_unpin;
1157
Chris Wilsonb19482d2016-08-18 17:16:43 +01001158 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301159 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001160
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301161 user_data = u64_to_user_ptr(args->data_ptr);
1162 offset = args->offset;
1163 remain = args->size;
1164 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001165 /* Operation in this page
1166 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001167 * page_base = page offset within aperture
1168 * page_offset = offset within page
1169 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001170 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301171 u32 page_base = node.start;
1172 unsigned page_offset = offset_in_page(offset);
1173 unsigned page_length = PAGE_SIZE - page_offset;
1174 page_length = remain < page_length ? remain : page_length;
1175 if (node.allocated) {
1176 wmb(); /* flush the write before we modify the GGTT */
1177 ggtt->base.insert_page(&ggtt->base,
1178 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1179 node.start, I915_CACHE_NONE, 0);
1180 wmb(); /* flush modifications to the GGTT (insert_page) */
1181 } else {
1182 page_base += offset & PAGE_MASK;
1183 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001184 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001185 * source page isn't available. Return the error and we'll
1186 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301187 * If the object is non-shmem backed, we retry again with the
1188 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001189 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001190 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001191 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301192 hit_slow_path = true;
1193 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001194 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301195 page_base,
1196 page_offset, user_data,
1197 page_length, true)) {
1198 ret = -EFAULT;
1199 mutex_lock(&dev->struct_mutex);
1200 goto out_flush;
1201 }
1202
1203 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001204 }
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Keith Packard0839ccb2008-10-30 19:38:48 -07001206 remain -= page_length;
1207 user_data += page_length;
1208 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001209 }
Eric Anholt673a3942008-07-30 12:06:12 -07001210
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001211out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301212 if (hit_slow_path) {
1213 if (ret == 0 &&
1214 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1215 /* The user has modified the object whilst we tried
1216 * reading from it, and we now have no idea what domain
1217 * the pages should be in. As we have just been touching
1218 * them directly, flush everything back to the GTT
1219 * domain.
1220 */
1221 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1222 }
1223 }
1224
Chris Wilsonb19482d2016-08-18 17:16:43 +01001225 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001226out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301227 if (node.allocated) {
1228 wmb();
1229 ggtt->base.clear_range(&ggtt->base,
1230 node.start, node.size,
1231 true);
1232 i915_gem_object_unpin_pages(obj);
1233 remove_mappable_node(&node);
1234 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001235 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301236 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001237out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
Daniel Vetterd174bd62012-03-25 19:47:40 +02001241/* Per-page copy function for the shmem pwrite fastpath.
1242 * Flushes invalid cachelines before writing to the target if
1243 * needs_clflush_before is set and flushes out any written cachelines after
1244 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001245static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001246shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1247 char __user *user_data,
1248 bool page_do_bit17_swizzling,
1249 bool needs_clflush_before,
1250 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001251{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001252 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001253 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001255 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001256 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001257
Daniel Vetterd174bd62012-03-25 19:47:40 +02001258 vaddr = kmap_atomic(page);
1259 if (needs_clflush_before)
1260 drm_clflush_virt_range(vaddr + shmem_page_offset,
1261 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001262 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1263 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001264 if (needs_clflush_after)
1265 drm_clflush_virt_range(vaddr + shmem_page_offset,
1266 page_length);
1267 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001268
Chris Wilson755d2212012-09-04 21:02:55 +01001269 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001270}
1271
Daniel Vetterd174bd62012-03-25 19:47:40 +02001272/* Only difference to the fast-path function is that this can handle bit17
1273 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001274static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001275shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1276 char __user *user_data,
1277 bool page_do_bit17_swizzling,
1278 bool needs_clflush_before,
1279 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001280{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001281 char *vaddr;
1282 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001283
Daniel Vetterd174bd62012-03-25 19:47:40 +02001284 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001285 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001286 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1287 page_length,
1288 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001289 if (page_do_bit17_swizzling)
1290 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001291 user_data,
1292 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001293 else
1294 ret = __copy_from_user(vaddr + shmem_page_offset,
1295 user_data,
1296 page_length);
1297 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001298 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1299 page_length,
1300 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001301 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001302
Chris Wilson755d2212012-09-04 21:02:55 +01001303 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001304}
1305
Eric Anholt40123c12009-03-09 13:42:30 -07001306static int
Daniel Vettere244a442012-03-25 19:47:28 +02001307i915_gem_shmem_pwrite(struct drm_device *dev,
1308 struct drm_i915_gem_object *obj,
1309 struct drm_i915_gem_pwrite *args,
1310 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001311{
Eric Anholt40123c12009-03-09 13:42:30 -07001312 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001313 loff_t offset;
1314 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001315 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001316 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001317 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001318 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001319 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001320
Chris Wilson43394c72016-08-18 17:16:47 +01001321 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1322 if (ret)
1323 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001324
Daniel Vetter8c599672011-12-14 13:57:31 +01001325 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001326 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001327 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001328 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001329
Imre Deak67d5a502013-02-18 19:28:02 +02001330 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1331 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001332 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001333 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334
Chris Wilson9da3da62012-06-01 15:20:22 +01001335 if (remain <= 0)
1336 break;
1337
Eric Anholt40123c12009-03-09 13:42:30 -07001338 /* Operation in this page
1339 *
Eric Anholt40123c12009-03-09 13:42:30 -07001340 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001341 * page_length = bytes to copy for this page
1342 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001343 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001344
1345 page_length = remain;
1346 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1347 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001348
Daniel Vetter58642882012-03-25 19:47:37 +02001349 /* If we don't overwrite a cacheline completely we need to be
1350 * careful to have up-to-date data by first clflushing. Don't
1351 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001352 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001353 ((shmem_page_offset | page_length)
1354 & (boot_cpu_data.x86_clflush_size - 1));
1355
Daniel Vetter8c599672011-12-14 13:57:31 +01001356 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1357 (page_to_phys(page) & (1 << 17)) != 0;
1358
Daniel Vetterd174bd62012-03-25 19:47:40 +02001359 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1360 user_data, page_do_bit17_swizzling,
1361 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001362 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001363 if (ret == 0)
1364 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Daniel Vettere244a442012-03-25 19:47:28 +02001366 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001367 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001368 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1369 user_data, page_do_bit17_swizzling,
1370 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001371 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001372
Daniel Vettere244a442012-03-25 19:47:28 +02001373 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001374
Chris Wilson755d2212012-09-04 21:02:55 +01001375 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001376 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001377
Chris Wilson17793c92014-03-07 08:30:36 +00001378next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001379 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001380 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001381 offset += page_length;
1382 }
1383
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001384out:
Chris Wilson43394c72016-08-18 17:16:47 +01001385 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001386
Daniel Vettere244a442012-03-25 19:47:28 +02001387 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001388 /*
1389 * Fixup: Flush cpu caches in case we didn't flush the dirty
1390 * cachelines in-line while writing and the object moved
1391 * out of the cpu write domain while we've dropped the lock.
1392 */
Chris Wilson43394c72016-08-18 17:16:47 +01001393 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001394 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001395 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001396 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001397 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001398 }
Eric Anholt40123c12009-03-09 13:42:30 -07001399
Chris Wilson43394c72016-08-18 17:16:47 +01001400 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001401 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001402
Rodrigo Vivide152b62015-07-07 16:28:51 -07001403 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001404 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001405}
1406
1407/**
1408 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001409 * @dev: drm device
1410 * @data: ioctl data blob
1411 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001412 *
1413 * On error, the contents of the buffer that were to be modified are undefined.
1414 */
1415int
1416i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001417 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001418{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001419 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001420 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001421 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001422 int ret;
1423
1424 if (args->size == 0)
1425 return 0;
1426
1427 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001428 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001429 args->size))
1430 return -EFAULT;
1431
Jani Nikulad330a952014-01-21 11:24:25 +02001432 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001433 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001434 args->size);
1435 if (ret)
1436 return -EFAULT;
1437 }
Eric Anholt673a3942008-07-30 12:06:12 -07001438
Chris Wilson03ac0642016-07-20 13:31:51 +01001439 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001440 if (!obj)
1441 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001442
Chris Wilson7dcd2492010-09-26 20:21:44 +01001443 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001444 if (args->offset > obj->base.size ||
1445 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001446 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001447 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001448 }
1449
Chris Wilsondb53a302011-02-03 11:57:46 +00001450 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1451
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1453 if (ret)
1454 goto err;
1455
1456 intel_runtime_pm_get(dev_priv);
1457
1458 ret = i915_mutex_lock_interruptible(dev);
1459 if (ret)
1460 goto err_rpm;
1461
Daniel Vetter935aaa62012-03-25 19:47:35 +02001462 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001463 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1464 * it would end up going through the fenced access, and we'll get
1465 * different detiling behavior between reading and writing.
1466 * pread/pwrite currently are reading and writing from the CPU
1467 * perspective, requiring manual detiling by the client.
1468 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001469 if (!i915_gem_object_has_struct_page(obj) ||
1470 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301471 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001472 /* Note that the gtt paths might fail with non-page-backed user
1473 * pointers (e.g. gtt mappings when moving data between
1474 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001475 }
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Chris Wilsond1054ee2016-07-16 18:42:36 +01001477 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001478 if (obj->phys_handle)
1479 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301480 else
Chris Wilson43394c72016-08-18 17:16:47 +01001481 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001482 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001483
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001484 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001485 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001486 intel_runtime_pm_put(dev_priv);
1487
Eric Anholt673a3942008-07-30 12:06:12 -07001488 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001489
1490err_rpm:
1491 intel_runtime_pm_put(dev_priv);
1492err:
1493 i915_gem_object_put_unlocked(obj);
1494 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001495}
1496
Chris Wilsond243ad82016-08-18 17:16:44 +01001497static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001498write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1499{
Chris Wilson50349242016-08-18 17:17:04 +01001500 return (domain == I915_GEM_DOMAIN_GTT ?
1501 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001502}
1503
Eric Anholt673a3942008-07-30 12:06:12 -07001504/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505 * Called when user space prepares to use an object with the CPU, either
1506 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001507 * @dev: drm device
1508 * @data: ioctl data blob
1509 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001510 */
1511int
1512i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001513 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001514{
1515 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001516 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001517 uint32_t read_domains = args->read_domains;
1518 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001519 int ret;
1520
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001521 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001522 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001523 return -EINVAL;
1524
1525 /* Having something in the write domain implies it's in the read
1526 * domain, and only that read domain. Enforce that in the request.
1527 */
1528 if (write_domain != 0 && read_domains != write_domain)
1529 return -EINVAL;
1530
Chris Wilson03ac0642016-07-20 13:31:51 +01001531 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001532 if (!obj)
1533 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001534
Chris Wilson3236f572012-08-24 09:35:09 +01001535 /* Try to flush the object off the GPU without holding the lock.
1536 * We will repeat the flush holding the lock in the normal manner
1537 * to catch cases where we are gazumped.
1538 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001539 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001540 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001541 goto err;
1542
1543 ret = i915_mutex_lock_interruptible(dev);
1544 if (ret)
1545 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001546
Chris Wilson43566de2015-01-02 16:29:29 +05301547 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001548 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301549 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001550 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551
Daniel Vetter031b6982015-06-26 19:35:16 +02001552 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001553 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001554
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001555 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001556 mutex_unlock(&dev->struct_mutex);
1557 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001558
1559err:
1560 i915_gem_object_put_unlocked(obj);
1561 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001562}
1563
1564/**
1565 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001566 * @dev: drm device
1567 * @data: ioctl data blob
1568 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001569 */
1570int
1571i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001573{
1574 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001575 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001576 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001577
Chris Wilson03ac0642016-07-20 13:31:51 +01001578 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001579 if (!obj)
1580 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Eric Anholt673a3942008-07-30 12:06:12 -07001582 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001583 if (READ_ONCE(obj->pin_display)) {
1584 err = i915_mutex_lock_interruptible(dev);
1585 if (!err) {
1586 i915_gem_object_flush_cpu_write_domain(obj);
1587 mutex_unlock(&dev->struct_mutex);
1588 }
1589 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001590
Chris Wilsonc21724c2016-08-05 10:14:19 +01001591 i915_gem_object_put_unlocked(obj);
1592 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001593}
1594
1595/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001596 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1597 * it is mapped to.
1598 * @dev: drm device
1599 * @data: ioctl data blob
1600 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001601 *
1602 * While the mapping holds a reference on the contents of the object, it doesn't
1603 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001604 *
1605 * IMPORTANT:
1606 *
1607 * DRM driver writers who look a this function as an example for how to do GEM
1608 * mmap support, please don't implement mmap support like here. The modern way
1609 * to implement DRM mmap support is with an mmap offset ioctl (like
1610 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1611 * That way debug tooling like valgrind will understand what's going on, hiding
1612 * the mmap call in a driver private ioctl will break that. The i915 driver only
1613 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001614 */
1615int
1616i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001617 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001618{
1619 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001620 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001621 unsigned long addr;
1622
Akash Goel1816f922015-01-02 16:29:30 +05301623 if (args->flags & ~(I915_MMAP_WC))
1624 return -EINVAL;
1625
Borislav Petkov568a58e2016-03-29 17:42:01 +02001626 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301627 return -ENODEV;
1628
Chris Wilson03ac0642016-07-20 13:31:51 +01001629 obj = i915_gem_object_lookup(file, args->handle);
1630 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001631 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001632
Daniel Vetter1286ff72012-05-10 15:25:09 +02001633 /* prime objects have no backing filp to GEM mmap
1634 * pages from.
1635 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001636 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001637 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001638 return -EINVAL;
1639 }
1640
Chris Wilson03ac0642016-07-20 13:31:51 +01001641 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001642 PROT_READ | PROT_WRITE, MAP_SHARED,
1643 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301644 if (args->flags & I915_MMAP_WC) {
1645 struct mm_struct *mm = current->mm;
1646 struct vm_area_struct *vma;
1647
Michal Hocko80a89a52016-05-23 16:26:11 -07001648 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001649 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001650 return -EINTR;
1651 }
Akash Goel1816f922015-01-02 16:29:30 +05301652 vma = find_vma(mm, addr);
1653 if (vma)
1654 vma->vm_page_prot =
1655 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1656 else
1657 addr = -ENOMEM;
1658 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001659
1660 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001661 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301662 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001663 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001664 if (IS_ERR((void *)addr))
1665 return addr;
1666
1667 args->addr_ptr = (uint64_t) addr;
1668
1669 return 0;
1670}
1671
Chris Wilson03af84f2016-08-18 17:17:01 +01001672static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1673{
1674 u64 size;
1675
1676 size = i915_gem_object_get_stride(obj);
1677 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1678
1679 return size >> PAGE_SHIFT;
1680}
1681
Jesse Barnesde151cf2008-11-12 10:03:55 -08001682/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001683 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1684 *
1685 * A history of the GTT mmap interface:
1686 *
1687 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1688 * aligned and suitable for fencing, and still fit into the available
1689 * mappable space left by the pinned display objects. A classic problem
1690 * we called the page-fault-of-doom where we would ping-pong between
1691 * two objects that could not fit inside the GTT and so the memcpy
1692 * would page one object in at the expense of the other between every
1693 * single byte.
1694 *
1695 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1696 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1697 * object is too large for the available space (or simply too large
1698 * for the mappable aperture!), a view is created instead and faulted
1699 * into userspace. (This view is aligned and sized appropriately for
1700 * fenced access.)
1701 *
1702 * Restrictions:
1703 *
1704 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1705 * hangs on some architectures, corruption on others. An attempt to service
1706 * a GTT page fault from a snoopable object will generate a SIGBUS.
1707 *
1708 * * the object must be able to fit into RAM (physical memory, though no
1709 * limited to the mappable aperture).
1710 *
1711 *
1712 * Caveats:
1713 *
1714 * * a new GTT page fault will synchronize rendering from the GPU and flush
1715 * all data to system memory. Subsequent access will not be synchronized.
1716 *
1717 * * all mappings are revoked on runtime device suspend.
1718 *
1719 * * there are only 8, 16 or 32 fence registers to share between all users
1720 * (older machines require fence register for display and blitter access
1721 * as well). Contention of the fence registers will cause the previous users
1722 * to be unmapped and any new access will generate new page faults.
1723 *
1724 * * running out of memory while servicing a fault may generate a SIGBUS,
1725 * rather than the expected SIGSEGV.
1726 */
1727int i915_gem_mmap_gtt_version(void)
1728{
1729 return 1;
1730}
1731
1732/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001733 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001734 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001735 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736 *
1737 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1738 * from userspace. The fault handler takes care of binding the object to
1739 * the GTT (if needed), allocating and programming a fence register (again,
1740 * only if needed based on whether the old reg is still valid or the object
1741 * is tiled) and inserting a new PTE into the faulting process.
1742 *
1743 * Note that the faulting process may involve evicting existing objects
1744 * from the GTT and/or fence registers to make room. So performance may
1745 * suffer if the GTT working set is large or there are few fence registers
1746 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001747 *
1748 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1749 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001751int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001752{
Chris Wilson03af84f2016-08-18 17:17:01 +01001753#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001754 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001755 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001756 struct drm_i915_private *dev_priv = to_i915(dev);
1757 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001758 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001759 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001760 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001761 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001762 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001763
Jesse Barnesde151cf2008-11-12 10:03:55 -08001764 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001765 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001766 PAGE_SHIFT;
1767
Chris Wilsondb53a302011-02-03 11:57:46 +00001768 trace_i915_gem_object_fault(obj, page_offset, true, write);
1769
Chris Wilson6e4930f2014-02-07 18:37:06 -02001770 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001771 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001772 * repeat the flush holding the lock in the normal manner to catch cases
1773 * where we are gazumped.
1774 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001775 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001776 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001777 goto err;
1778
1779 intel_runtime_pm_get(dev_priv);
1780
1781 ret = i915_mutex_lock_interruptible(dev);
1782 if (ret)
1783 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001784
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001785 /* Access to snoopable pages through the GTT is incoherent. */
1786 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001787 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001788 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001789 }
1790
Chris Wilson82118872016-08-18 17:17:05 +01001791 /* If the object is smaller than a couple of partial vma, it is
1792 * not worth only creating a single partial vma - we may as well
1793 * clear enough space for the full object.
1794 */
1795 flags = PIN_MAPPABLE;
1796 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1797 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1798
Chris Wilsona61007a2016-08-18 17:17:02 +01001799 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001800 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001801 if (IS_ERR(vma)) {
1802 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001803 unsigned int chunk_size;
1804
Chris Wilsona61007a2016-08-18 17:17:02 +01001805 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001806 chunk_size = MIN_CHUNK_PAGES;
1807 if (i915_gem_object_is_tiled(obj))
1808 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001809
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001810 memset(&view, 0, sizeof(view));
1811 view.type = I915_GGTT_VIEW_PARTIAL;
1812 view.params.partial.offset = rounddown(page_offset, chunk_size);
1813 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001814 min_t(unsigned int, chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001815 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001816 view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001817
Chris Wilsonaa136d92016-08-18 17:17:03 +01001818 /* If the partial covers the entire object, just create a
1819 * normal VMA.
1820 */
1821 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1822 view.type = I915_GGTT_VIEW_NORMAL;
1823
Chris Wilson50349242016-08-18 17:17:04 +01001824 /* Userspace is now writing through an untracked VMA, abandon
1825 * all hope that the hardware is able to track future writes.
1826 */
1827 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1828
Chris Wilsona61007a2016-08-18 17:17:02 +01001829 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1830 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001831 if (IS_ERR(vma)) {
1832 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001833 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001834 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001835
Chris Wilsonc9839302012-11-20 10:45:17 +00001836 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1837 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001838 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001839
Chris Wilson49ef5292016-08-18 17:17:00 +01001840 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001841 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001842 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001843
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001844 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001845 ret = remap_io_mapping(area,
1846 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1847 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1848 min_t(u64, vma->size, area->vm_end - area->vm_start),
1849 &ggtt->mappable);
1850 if (ret)
1851 goto err_unpin;
Chris Wilsona61007a2016-08-18 17:17:02 +01001852
1853 obj->fault_mappable = true;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001854err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001855 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001856err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001858err_rpm:
1859 intel_runtime_pm_put(dev_priv);
1860err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001861 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001862 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001863 /*
1864 * We eat errors when the gpu is terminally wedged to avoid
1865 * userspace unduly crashing (gl has no provisions for mmaps to
1866 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1867 * and so needs to be reported.
1868 */
1869 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 ret = VM_FAULT_SIGBUS;
1871 break;
1872 }
Chris Wilson045e7692010-11-07 09:18:22 +00001873 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001874 /*
1875 * EAGAIN means the gpu is hung and we'll wait for the error
1876 * handler to reset everything when re-faulting in
1877 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001878 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001879 case 0:
1880 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001881 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001882 case -EBUSY:
1883 /*
1884 * EBUSY is ok: this just means that another thread
1885 * already did the job.
1886 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001887 ret = VM_FAULT_NOPAGE;
1888 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001890 ret = VM_FAULT_OOM;
1891 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001892 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001893 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001894 ret = VM_FAULT_SIGBUS;
1895 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001897 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001898 ret = VM_FAULT_SIGBUS;
1899 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001900 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001901 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001902}
1903
1904/**
Chris Wilson901782b2009-07-10 08:18:50 +01001905 * i915_gem_release_mmap - remove physical page mappings
1906 * @obj: obj in question
1907 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001908 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001909 * relinquish ownership of the pages back to the system.
1910 *
1911 * It is vital that we remove the page mapping if we have mapped a tiled
1912 * object through the GTT and then lose the fence register due to
1913 * resource pressure. Similarly if the object has been moved out of the
1914 * aperture, than pages mapped into userspace must be revoked. Removing the
1915 * mapping will then trigger a page fault on the next user access, allowing
1916 * fixup by i915_gem_fault().
1917 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001918void
Chris Wilson05394f32010-11-08 19:18:58 +00001919i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001920{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001921 /* Serialisation between user GTT access and our code depends upon
1922 * revoking the CPU's PTE whilst the mutex is held. The next user
1923 * pagefault then has to wait until we release the mutex.
1924 */
1925 lockdep_assert_held(&obj->base.dev->struct_mutex);
1926
Chris Wilson6299f992010-11-24 12:23:44 +00001927 if (!obj->fault_mappable)
1928 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001929
David Herrmann6796cb12014-01-03 14:24:19 +01001930 drm_vma_node_unmap(&obj->base.vma_node,
1931 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001932
1933 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1934 * memory transactions from userspace before we return. The TLB
1935 * flushing implied above by changing the PTE above *should* be
1936 * sufficient, an extra barrier here just provides us with a bit
1937 * of paranoid documentation about our requirement to serialise
1938 * memory writes before touching registers / GSM.
1939 */
1940 wmb();
1941
Chris Wilson6299f992010-11-24 12:23:44 +00001942 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001943}
1944
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001945void
1946i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1947{
1948 struct drm_i915_gem_object *obj;
1949
1950 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1951 i915_gem_release_mmap(obj);
1952}
1953
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001954/**
1955 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001956 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001957 * @size: object size
1958 * @tiling_mode: tiling mode
1959 *
1960 * Return the required global GTT size for an object, taking into account
1961 * potential fence register mapping.
1962 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001963u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1964 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001965{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001966 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001967
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001968 GEM_BUG_ON(size == 0);
1969
Chris Wilsona9f14812016-08-04 16:32:28 +01001970 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001971 tiling_mode == I915_TILING_NONE)
1972 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001973
1974 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001975 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001976 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001977 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001978 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001979
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001980 while (ggtt_size < size)
1981 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001982
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001983 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001984}
1985
Jesse Barnesde151cf2008-11-12 10:03:55 -08001986/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001987 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001988 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001989 * @size: object size
1990 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001991 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001992 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001993 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001994 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001995 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001996u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001997 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001998{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001999 GEM_BUG_ON(size == 0);
2000
Jesse Barnesde151cf2008-11-12 10:03:55 -08002001 /*
2002 * Minimum alignment is 4k (GTT page size), but might be greater
2003 * if a fence register is needed for the object.
2004 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002005 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002006 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002007 return 4096;
2008
2009 /*
2010 * Previous chips need to be aligned to the size of the smallest
2011 * fence register that can contain the object.
2012 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002013 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002014}
2015
Chris Wilsond8cb5082012-08-11 15:41:03 +01002016static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002018 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002019 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002020
Chris Wilsonf3f61842016-08-05 10:14:14 +01002021 err = drm_gem_create_mmap_offset(&obj->base);
2022 if (!err)
2023 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002024
Chris Wilsonf3f61842016-08-05 10:14:14 +01002025 /* We can idle the GPU locklessly to flush stale objects, but in order
2026 * to claim that space for ourselves, we need to take the big
2027 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002028 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01002029 err = i915_gem_wait_for_idle(dev_priv, true);
2030 if (err)
2031 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002032
Chris Wilsonf3f61842016-08-05 10:14:14 +01002033 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2034 if (!err) {
2035 i915_gem_retire_requests(dev_priv);
2036 err = drm_gem_create_mmap_offset(&obj->base);
2037 mutex_unlock(&dev_priv->drm.struct_mutex);
2038 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002039
Chris Wilsonf3f61842016-08-05 10:14:14 +01002040 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002041}
2042
2043static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2044{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002045 drm_gem_free_mmap_offset(&obj->base);
2046}
2047
Dave Airlieda6b51d2014-12-24 13:11:17 +10002048int
Dave Airlieff72145b2011-02-07 12:16:14 +10002049i915_gem_mmap_gtt(struct drm_file *file,
2050 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002051 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002052 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002053{
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 int ret;
2056
Chris Wilson03ac0642016-07-20 13:31:51 +01002057 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002058 if (!obj)
2059 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002060
Chris Wilsond8cb5082012-08-11 15:41:03 +01002061 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002062 if (ret == 0)
2063 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002064
Chris Wilsonf3f61842016-08-05 10:14:14 +01002065 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002066 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002067}
2068
Dave Airlieff72145b2011-02-07 12:16:14 +10002069/**
2070 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2071 * @dev: DRM device
2072 * @data: GTT mapping ioctl data
2073 * @file: GEM object info
2074 *
2075 * Simply returns the fake offset to userspace so it can mmap it.
2076 * The mmap call will end up in drm_gem_mmap(), which will set things
2077 * up so we can get faults in the handler above.
2078 *
2079 * The fault handler will take care of binding the object into the GTT
2080 * (since it may have been evicted to make room for something), allocating
2081 * a fence register, and mapping the appropriate aperture address into
2082 * userspace.
2083 */
2084int
2085i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2086 struct drm_file *file)
2087{
2088 struct drm_i915_gem_mmap_gtt *args = data;
2089
Dave Airlieda6b51d2014-12-24 13:11:17 +10002090 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002091}
2092
Daniel Vetter225067e2012-08-20 10:23:20 +02002093/* Immediately discard the backing storage */
2094static void
2095i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002097 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002098
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002099 if (obj->base.filp == NULL)
2100 return;
2101
Daniel Vetter225067e2012-08-20 10:23:20 +02002102 /* Our goal here is to return as much of the memory as
2103 * is possible back to the system as we are called from OOM.
2104 * To do this we must instruct the shmfs to drop all of its
2105 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002106 */
Chris Wilson55372522014-03-25 13:23:06 +00002107 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002108 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002109}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110
Chris Wilson55372522014-03-25 13:23:06 +00002111/* Try to discard unwanted pages */
2112static void
2113i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002114{
Chris Wilson55372522014-03-25 13:23:06 +00002115 struct address_space *mapping;
2116
2117 switch (obj->madv) {
2118 case I915_MADV_DONTNEED:
2119 i915_gem_object_truncate(obj);
2120 case __I915_MADV_PURGED:
2121 return;
2122 }
2123
2124 if (obj->base.filp == NULL)
2125 return;
2126
Al Viro93c76a32015-12-04 23:45:44 -05002127 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002128 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129}
2130
Chris Wilson5cdf5882010-09-27 15:51:07 +01002131static void
Chris Wilson05394f32010-11-08 19:18:58 +00002132i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002133{
Dave Gordon85d12252016-05-20 11:54:06 +01002134 struct sgt_iter sgt_iter;
2135 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002136 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002137
Chris Wilson05394f32010-11-08 19:18:58 +00002138 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002139
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002141 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002142 /* In the event of a disaster, abandon all caches and
2143 * hope for the best.
2144 */
Chris Wilson2c225692013-08-09 12:26:45 +01002145 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002146 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2147 }
2148
Imre Deake2273302015-07-09 12:59:05 +03002149 i915_gem_gtt_finish_object(obj);
2150
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002151 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002152 i915_gem_object_save_bit_17_swizzle(obj);
2153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 if (obj->madv == I915_MADV_DONTNEED)
2155 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002156
Dave Gordon85d12252016-05-20 11:54:06 +01002157 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002158 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002159 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002160
Chris Wilson05394f32010-11-08 19:18:58 +00002161 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002162 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002163
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002164 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002165 }
Chris Wilson05394f32010-11-08 19:18:58 +00002166 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002167
Chris Wilson9da3da62012-06-01 15:20:22 +01002168 sg_free_table(obj->pages);
2169 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002170}
2171
Chris Wilsondd624af2013-01-15 12:39:35 +00002172int
Chris Wilson37e680a2012-06-07 15:38:42 +01002173i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2174{
2175 const struct drm_i915_gem_object_ops *ops = obj->ops;
2176
Chris Wilson2f745ad2012-09-04 21:02:58 +01002177 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002178 return 0;
2179
Chris Wilsona5570172012-09-04 21:02:54 +01002180 if (obj->pages_pin_count)
2181 return -EBUSY;
2182
Chris Wilson15717de2016-08-04 07:52:26 +01002183 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002184
Chris Wilsona2165e32012-12-03 11:49:00 +00002185 /* ->put_pages might need to allocate memory for the bit17 swizzle
2186 * array, hence protect them from being reaped by removing them from gtt
2187 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002188 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002189
Chris Wilson0a798eb2016-04-08 12:11:11 +01002190 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002191 void *ptr;
2192
2193 ptr = ptr_mask_bits(obj->mapping);
2194 if (is_vmalloc_addr(ptr))
2195 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002196 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002197 kunmap(kmap_to_page(ptr));
2198
Chris Wilson0a798eb2016-04-08 12:11:11 +01002199 obj->mapping = NULL;
2200 }
2201
Chris Wilson37e680a2012-06-07 15:38:42 +01002202 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002203 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002204
Chris Wilson55372522014-03-25 13:23:06 +00002205 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002206
2207 return 0;
2208}
2209
Chris Wilson37e680a2012-06-07 15:38:42 +01002210static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002211i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002212{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002213 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002214 int page_count, i;
2215 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002216 struct sg_table *st;
2217 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002218 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002219 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002220 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002221 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002222 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002223
Chris Wilson6c085a72012-08-20 11:40:46 +02002224 /* Assert that the object is not currently in any GPU domain. As it
2225 * wasn't in the GTT, there shouldn't be any way it could have been in
2226 * a GPU cache
2227 */
2228 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2229 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2230
Chris Wilson9da3da62012-06-01 15:20:22 +01002231 st = kmalloc(sizeof(*st), GFP_KERNEL);
2232 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002233 return -ENOMEM;
2234
Chris Wilson9da3da62012-06-01 15:20:22 +01002235 page_count = obj->base.size / PAGE_SIZE;
2236 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002237 kfree(st);
2238 return -ENOMEM;
2239 }
2240
2241 /* Get the list of pages out of our struct file. They'll be pinned
2242 * at this point until we release them.
2243 *
2244 * Fail silently without starting the shrinker
2245 */
Al Viro93c76a32015-12-04 23:45:44 -05002246 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002247 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002248 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002249 sg = st->sgl;
2250 st->nents = 0;
2251 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002252 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2253 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002254 i915_gem_shrink(dev_priv,
2255 page_count,
2256 I915_SHRINK_BOUND |
2257 I915_SHRINK_UNBOUND |
2258 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002259 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2260 }
2261 if (IS_ERR(page)) {
2262 /* We've tried hard to allocate the memory by reaping
2263 * our own buffer, now let the real VM do its job and
2264 * go down in flames if truly OOM.
2265 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002266 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002267 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002268 if (IS_ERR(page)) {
2269 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002270 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002271 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002272 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002273#ifdef CONFIG_SWIOTLB
2274 if (swiotlb_nr_tbl()) {
2275 st->nents++;
2276 sg_set_page(sg, page, PAGE_SIZE, 0);
2277 sg = sg_next(sg);
2278 continue;
2279 }
2280#endif
Imre Deak90797e62013-02-18 19:28:03 +02002281 if (!i || page_to_pfn(page) != last_pfn + 1) {
2282 if (i)
2283 sg = sg_next(sg);
2284 st->nents++;
2285 sg_set_page(sg, page, PAGE_SIZE, 0);
2286 } else {
2287 sg->length += PAGE_SIZE;
2288 }
2289 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002290
2291 /* Check that the i965g/gm workaround works. */
2292 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002293 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002294#ifdef CONFIG_SWIOTLB
2295 if (!swiotlb_nr_tbl())
2296#endif
2297 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002298 obj->pages = st;
2299
Imre Deake2273302015-07-09 12:59:05 +03002300 ret = i915_gem_gtt_prepare_object(obj);
2301 if (ret)
2302 goto err_pages;
2303
Eric Anholt673a3942008-07-30 12:06:12 -07002304 if (i915_gem_object_needs_bit17_swizzle(obj))
2305 i915_gem_object_do_bit_17_swizzle(obj);
2306
Chris Wilson3e510a82016-08-05 10:14:23 +01002307 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002308 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2309 i915_gem_object_pin_pages(obj);
2310
Eric Anholt673a3942008-07-30 12:06:12 -07002311 return 0;
2312
2313err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002314 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002315 for_each_sgt_page(page, sgt_iter, st)
2316 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002317 sg_free_table(st);
2318 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002319
2320 /* shmemfs first checks if there is enough memory to allocate the page
2321 * and reports ENOSPC should there be insufficient, along with the usual
2322 * ENOMEM for a genuine allocation failure.
2323 *
2324 * We use ENOSPC in our driver to mean that we have run out of aperture
2325 * space and so want to translate the error from shmemfs back to our
2326 * usual understanding of ENOMEM.
2327 */
Imre Deake2273302015-07-09 12:59:05 +03002328 if (ret == -ENOSPC)
2329 ret = -ENOMEM;
2330
2331 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002332}
2333
Chris Wilson37e680a2012-06-07 15:38:42 +01002334/* Ensure that the associated pages are gathered from the backing storage
2335 * and pinned into our object. i915_gem_object_get_pages() may be called
2336 * multiple times before they are released by a single call to
2337 * i915_gem_object_put_pages() - once the pages are no longer referenced
2338 * either as a result of memory pressure (reaping pages under the shrinker)
2339 * or as the object is itself released.
2340 */
2341int
2342i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2343{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002344 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002345 const struct drm_i915_gem_object_ops *ops = obj->ops;
2346 int ret;
2347
Chris Wilson2f745ad2012-09-04 21:02:58 +01002348 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002349 return 0;
2350
Chris Wilson43e28f02013-01-08 10:53:09 +00002351 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002352 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002353 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002354 }
2355
Chris Wilsona5570172012-09-04 21:02:54 +01002356 BUG_ON(obj->pages_pin_count);
2357
Chris Wilson37e680a2012-06-07 15:38:42 +01002358 ret = ops->get_pages(obj);
2359 if (ret)
2360 return ret;
2361
Ben Widawsky35c20a62013-05-31 11:28:48 -07002362 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002363
2364 obj->get_page.sg = obj->pages->sgl;
2365 obj->get_page.last = 0;
2366
Chris Wilson37e680a2012-06-07 15:38:42 +01002367 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002368}
2369
Dave Gordondd6034c2016-05-20 11:54:04 +01002370/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002371static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2372 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002373{
2374 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2375 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002376 struct sgt_iter sgt_iter;
2377 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002378 struct page *stack_pages[32];
2379 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002380 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002381 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002382 void *addr;
2383
2384 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002385 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002386 return kmap(sg_page(sgt->sgl));
2387
Dave Gordonb338fa42016-05-20 11:54:05 +01002388 if (n_pages > ARRAY_SIZE(stack_pages)) {
2389 /* Too big for stack -- allocate temporary array instead */
2390 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2391 if (!pages)
2392 return NULL;
2393 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002394
Dave Gordon85d12252016-05-20 11:54:06 +01002395 for_each_sgt_page(page, sgt_iter, sgt)
2396 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002397
2398 /* Check that we have the expected number of pages */
2399 GEM_BUG_ON(i != n_pages);
2400
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002401 switch (type) {
2402 case I915_MAP_WB:
2403 pgprot = PAGE_KERNEL;
2404 break;
2405 case I915_MAP_WC:
2406 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2407 break;
2408 }
2409 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002410
Dave Gordonb338fa42016-05-20 11:54:05 +01002411 if (pages != stack_pages)
2412 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002413
2414 return addr;
2415}
2416
2417/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002418void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2419 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002420{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002421 enum i915_map_type has_type;
2422 bool pinned;
2423 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002424 int ret;
2425
2426 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002427 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002428
2429 ret = i915_gem_object_get_pages(obj);
2430 if (ret)
2431 return ERR_PTR(ret);
2432
2433 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002434 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002435
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002436 ptr = ptr_unpack_bits(obj->mapping, has_type);
2437 if (ptr && has_type != type) {
2438 if (pinned) {
2439 ret = -EBUSY;
2440 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002441 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002442
2443 if (is_vmalloc_addr(ptr))
2444 vunmap(ptr);
2445 else
2446 kunmap(kmap_to_page(ptr));
2447
2448 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002449 }
2450
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002451 if (!ptr) {
2452 ptr = i915_gem_object_map(obj, type);
2453 if (!ptr) {
2454 ret = -ENOMEM;
2455 goto err;
2456 }
2457
2458 obj->mapping = ptr_pack_bits(ptr, type);
2459 }
2460
2461 return ptr;
2462
2463err:
2464 i915_gem_object_unpin_pages(obj);
2465 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002466}
2467
Chris Wilsoncaea7472010-11-12 13:53:37 +00002468static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002469i915_gem_object_retire__write(struct i915_gem_active *active,
2470 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002471{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002472 struct drm_i915_gem_object *obj =
2473 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002474
Rodrigo Vivide152b62015-07-07 16:28:51 -07002475 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002476}
2477
2478static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002479i915_gem_object_retire__read(struct i915_gem_active *active,
2480 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002481{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002482 int idx = request->engine->id;
2483 struct drm_i915_gem_object *obj =
2484 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002485
Chris Wilson573adb32016-08-04 16:32:39 +01002486 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002487
Chris Wilson573adb32016-08-04 16:32:39 +01002488 i915_gem_object_clear_active(obj, idx);
2489 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002490 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002491
Chris Wilson6c246952015-07-27 10:26:26 +01002492 /* Bump our place on the bound list to keep it roughly in LRU order
2493 * so that we don't steal from recently used but inactive objects
2494 * (unless we are forced to ofc!)
2495 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002496 if (obj->bind_count)
2497 list_move_tail(&obj->global_list,
2498 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002499
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002500 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002501}
2502
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002503static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002504{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002505 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002506
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002507 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002508 return true;
2509
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002510 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002511 if (ctx->hang_stats.ban_period_seconds &&
2512 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002513 DRM_DEBUG("context hanging too fast, banning!\n");
2514 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002515 }
2516
2517 return false;
2518}
2519
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002520static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002521 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002522{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002523 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002524
2525 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002526 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002527 hs->batch_active++;
2528 hs->guilty_ts = get_seconds();
2529 } else {
2530 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002531 }
2532}
2533
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002534struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002535i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002536{
Chris Wilson4db080f2013-12-04 11:37:09 +00002537 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002538
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002539 /* We are called by the error capture and reset at a random
2540 * point in time. In particular, note that neither is crucially
2541 * ordered with an interrupt. After a hang, the GPU is dead and we
2542 * assume that no more writes can happen (we waited long enough for
2543 * all writes that were in transaction to be flushed) - adding an
2544 * extra delay for a recent interrupt is pointless. Hence, we do
2545 * not need an engine->irq_seqno_barrier() before the seqno reads.
2546 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002547 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002548 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002549 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002550
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002551 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002552 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002553
2554 return NULL;
2555}
2556
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002557static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002558{
2559 struct drm_i915_gem_request *request;
2560 bool ring_hung;
2561
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002562 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002563 if (request == NULL)
2564 return;
2565
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002566 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002567
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002568 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002569 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002570 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002571}
2572
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002573static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002574{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002575 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002576 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002577
Chris Wilsonc4b09302016-07-20 09:21:10 +01002578 /* Mark all pending requests as complete so that any concurrent
2579 * (lockless) lookup doesn't try and wait upon the request as we
2580 * reset it.
2581 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002582 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002583
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002584 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002585 * Clear the execlists queue up before freeing the requests, as those
2586 * are the ones that keep the context and ringbuffer backing objects
2587 * pinned in place.
2588 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002589
Tomas Elf7de16912015-10-19 16:32:32 +01002590 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002591 /* Ensure irq handler finishes or is cancelled. */
2592 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002593
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002594 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002595 }
2596
2597 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002598 * We must free the requests after all the corresponding objects have
2599 * been moved off active lists. Which is the same order as the normal
2600 * retire_requests function does. This is important if object hold
2601 * implicit references on things like e.g. ppgtt address spaces through
2602 * the request.
2603 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002604 request = i915_gem_active_raw(&engine->last_request,
2605 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002606 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002607 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002608 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002609
2610 /* Having flushed all requests from all queues, we know that all
2611 * ringbuffers must now be empty. However, since we do not reclaim
2612 * all space when retiring the request (to prevent HEADs colliding
2613 * with rapid ringbuffer wraparound) the amount of available space
2614 * upon reset is less than when we start. Do one more pass over
2615 * all the ringbuffers to reset last_retired_head.
2616 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002617 list_for_each_entry(ring, &engine->buffers, link) {
2618 ring->last_retired_head = ring->tail;
2619 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002620 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002621
Chris Wilsonb913b332016-07-13 09:10:31 +01002622 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002623}
2624
Chris Wilson069efc12010-09-30 16:53:18 +01002625void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002626{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002627 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002628 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002629
Chris Wilson4db080f2013-12-04 11:37:09 +00002630 /*
2631 * Before we free the objects from the requests, we need to inspect
2632 * them for finding the guilty party. As the requests only borrow
2633 * their reference to the objects, the inspection must be done first.
2634 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002635 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002636 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002637
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002638 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002639 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002640 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002641
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002642 i915_gem_context_reset(dev);
2643
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002644 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002645}
2646
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002647static void
Eric Anholt673a3942008-07-30 12:06:12 -07002648i915_gem_retire_work_handler(struct work_struct *work)
2649{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002650 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002651 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002652 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002653
Chris Wilson891b48c2010-09-29 12:26:37 +01002654 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002655 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002656 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002657 mutex_unlock(&dev->struct_mutex);
2658 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002659
2660 /* Keep the retire handler running until we are finally idle.
2661 * We do not need to do this test under locking as in the worst-case
2662 * we queue the retire worker once too often.
2663 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002664 if (READ_ONCE(dev_priv->gt.awake)) {
2665 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002666 queue_delayed_work(dev_priv->wq,
2667 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002668 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002669 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002670}
Chris Wilson891b48c2010-09-29 12:26:37 +01002671
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002672static void
2673i915_gem_idle_work_handler(struct work_struct *work)
2674{
2675 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002676 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002677 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002678 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002679 bool rearm_hangcheck;
2680
2681 if (!READ_ONCE(dev_priv->gt.awake))
2682 return;
2683
2684 if (READ_ONCE(dev_priv->gt.active_engines))
2685 return;
2686
2687 rearm_hangcheck =
2688 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2689
2690 if (!mutex_trylock(&dev->struct_mutex)) {
2691 /* Currently busy, come back later */
2692 mod_delayed_work(dev_priv->wq,
2693 &dev_priv->gt.idle_work,
2694 msecs_to_jiffies(50));
2695 goto out_rearm;
2696 }
2697
2698 if (dev_priv->gt.active_engines)
2699 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002700
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002701 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002702 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002703
Chris Wilson67d97da2016-07-04 08:08:31 +01002704 GEM_BUG_ON(!dev_priv->gt.awake);
2705 dev_priv->gt.awake = false;
2706 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002707
Chris Wilson67d97da2016-07-04 08:08:31 +01002708 if (INTEL_GEN(dev_priv) >= 6)
2709 gen6_rps_idle(dev_priv);
2710 intel_runtime_pm_put(dev_priv);
2711out_unlock:
2712 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002713
Chris Wilson67d97da2016-07-04 08:08:31 +01002714out_rearm:
2715 if (rearm_hangcheck) {
2716 GEM_BUG_ON(!dev_priv->gt.awake);
2717 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002718 }
Eric Anholt673a3942008-07-30 12:06:12 -07002719}
2720
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002721void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2722{
2723 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2724 struct drm_i915_file_private *fpriv = file->driver_priv;
2725 struct i915_vma *vma, *vn;
2726
2727 mutex_lock(&obj->base.dev->struct_mutex);
2728 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2729 if (vma->vm->file == fpriv)
2730 i915_vma_close(vma);
2731 mutex_unlock(&obj->base.dev->struct_mutex);
2732}
2733
Ben Widawsky5816d642012-04-11 11:18:19 -07002734/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002735 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002736 * @dev: drm device pointer
2737 * @data: ioctl data blob
2738 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002739 *
2740 * Returns 0 if successful, else an error is returned with the remaining time in
2741 * the timeout parameter.
2742 * -ETIME: object is still busy after timeout
2743 * -ERESTARTSYS: signal interrupted the wait
2744 * -ENONENT: object doesn't exist
2745 * Also possible, but rare:
2746 * -EAGAIN: GPU wedged
2747 * -ENOMEM: damn
2748 * -ENODEV: Internal IRQ fail
2749 * -E?: The add request failed
2750 *
2751 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2752 * non-zero timeout parameter the wait ioctl will wait for the given number of
2753 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2754 * without holding struct_mutex the object may become re-busied before this
2755 * function completes. A similar but shorter * race condition exists in the busy
2756 * ioctl
2757 */
2758int
2759i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2760{
2761 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002762 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002763 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002764 unsigned long active;
2765 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002766
Daniel Vetter11b5d512014-09-29 15:31:26 +02002767 if (args->flags != 0)
2768 return -EINVAL;
2769
Chris Wilson03ac0642016-07-20 13:31:51 +01002770 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002771 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002772 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002773
2774 active = __I915_BO_ACTIVE(obj);
2775 for_each_active(active, idx) {
2776 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2777 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2778 timeout, rps);
2779 if (ret)
2780 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002781 }
2782
Chris Wilson033d5492016-08-05 10:14:17 +01002783 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002784 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002785}
2786
Chris Wilsonb4716182015-04-27 13:41:17 +01002787static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002788__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002789 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002790{
Chris Wilsonb4716182015-04-27 13:41:17 +01002791 int ret;
2792
Chris Wilson8e637172016-08-02 22:50:26 +01002793 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002794 return 0;
2795
Chris Wilson39df9192016-07-20 13:31:57 +01002796 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002797 ret = i915_wait_request(from,
2798 from->i915->mm.interruptible,
2799 NULL,
2800 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002801 if (ret)
2802 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002803 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002804 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002805 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002806 return 0;
2807
Chris Wilson8e637172016-08-02 22:50:26 +01002808 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002809 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002810 if (ret)
2811 return ret;
2812
Chris Wilsonddf07be2016-08-02 22:50:39 +01002813 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002814 }
2815
2816 return 0;
2817}
2818
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002819/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002820 * i915_gem_object_sync - sync an object to a ring.
2821 *
2822 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002823 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002824 *
2825 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002826 * Conceptually we serialise writes between engines inside the GPU.
2827 * We only allow one engine to write into a buffer at any time, but
2828 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002829 *
2830 * - If there is an outstanding write request to the object, the new
2831 * request must wait for it to complete (either CPU or in hw, requests
2832 * on the same ring will be naturally ordered).
2833 *
2834 * - If we are a write request (pending_write_domain is set), the new
2835 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002836 *
2837 * Returns 0 if successful, else propagates up the lower layer error.
2838 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002839int
2840i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002841 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002842{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002843 struct i915_gem_active *active;
2844 unsigned long active_mask;
2845 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002846
Chris Wilson8cac6f62016-08-04 07:52:32 +01002847 lockdep_assert_held(&obj->base.dev->struct_mutex);
2848
Chris Wilson573adb32016-08-04 16:32:39 +01002849 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002850 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002851 return 0;
2852
Chris Wilson8cac6f62016-08-04 07:52:32 +01002853 if (obj->base.pending_write_domain) {
2854 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002855 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002856 active_mask = 1;
2857 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002858 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002859
2860 for_each_active(active_mask, idx) {
2861 struct drm_i915_gem_request *request;
2862 int ret;
2863
2864 request = i915_gem_active_peek(&active[idx],
2865 &obj->base.dev->struct_mutex);
2866 if (!request)
2867 continue;
2868
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002869 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002870 if (ret)
2871 return ret;
2872 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002873
Chris Wilsonb4716182015-04-27 13:41:17 +01002874 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002875}
2876
Chris Wilson8ef85612016-04-28 09:56:39 +01002877static void __i915_vma_iounmap(struct i915_vma *vma)
2878{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002879 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002880
2881 if (vma->iomap == NULL)
2882 return;
2883
2884 io_mapping_unmap(vma->iomap);
2885 vma->iomap = NULL;
2886}
2887
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002888int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002889{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002890 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002891 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002892 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002893
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002894 /* First wait upon any activity as retiring the request may
2895 * have side-effects such as unpinning or even unbinding this vma.
2896 */
2897 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002898 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002899 int idx;
2900
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002901 /* When a closed VMA is retired, it is unbound - eek.
2902 * In order to prevent it from being recursively closed,
2903 * take a pin on the vma so that the second unbind is
2904 * aborted.
2905 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002906 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002907
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002908 for_each_active(active, idx) {
2909 ret = i915_gem_active_retire(&vma->last_read[idx],
2910 &vma->vm->dev->struct_mutex);
2911 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002912 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002913 }
2914
Chris Wilson20dfbde2016-08-04 16:32:30 +01002915 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002916 if (ret)
2917 return ret;
2918
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002919 GEM_BUG_ON(i915_vma_is_active(vma));
2920 }
2921
Chris Wilson20dfbde2016-08-04 16:32:30 +01002922 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002923 return -EBUSY;
2924
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002925 if (!drm_mm_node_allocated(&vma->node))
2926 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002927
Chris Wilson15717de2016-08-04 07:52:26 +01002928 GEM_BUG_ON(obj->bind_count == 0);
2929 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002930
Chris Wilson05a20d02016-08-18 17:16:55 +01002931 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002932 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002933 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002934 if (ret)
2935 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002936
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002937 /* Force a pagefault for domain tracking on next user access */
2938 i915_gem_release_mmap(obj);
2939
Chris Wilson8ef85612016-04-28 09:56:39 +01002940 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002941 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002942 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002943
Chris Wilson50e046b2016-08-04 07:52:46 +01002944 if (likely(!vma->vm->closed)) {
2945 trace_i915_vma_unbind(vma);
2946 vma->vm->unbind_vma(vma);
2947 }
Chris Wilson3272db52016-08-04 16:32:32 +01002948 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002949
Chris Wilson50e046b2016-08-04 07:52:46 +01002950 drm_mm_remove_node(&vma->node);
2951 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2952
Chris Wilson05a20d02016-08-18 17:16:55 +01002953 if (vma->pages != obj->pages) {
2954 GEM_BUG_ON(!vma->pages);
2955 sg_free_table(vma->pages);
2956 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002957 }
Chris Wilson247177d2016-08-15 10:48:47 +01002958 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002959
Ben Widawsky2f633152013-07-17 12:19:03 -07002960 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002961 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002962 if (--obj->bind_count == 0)
2963 list_move_tail(&obj->global_list,
2964 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002965
Chris Wilson70903c32013-12-04 09:59:09 +00002966 /* And finally now the object is completely decoupled from this vma,
2967 * we can drop its hold on the backing storage and allow it to be
2968 * reaped by the shrinker.
2969 */
2970 i915_gem_object_unpin_pages(obj);
2971
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002972destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002973 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002974 i915_vma_destroy(vma);
2975
Chris Wilson88241782011-01-07 17:09:48 +00002976 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002977}
2978
Chris Wilsondcff85c2016-08-05 10:14:11 +01002979int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2980 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002981{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002982 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002983 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002984
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002985 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002986 if (engine->last_context == NULL)
2987 continue;
2988
Chris Wilsondcff85c2016-08-05 10:14:11 +01002989 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002990 if (ret)
2991 return ret;
2992 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002993
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002994 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002995}
2996
Chris Wilson4144f9b2014-09-11 08:43:48 +01002997static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002998 unsigned long cache_level)
2999{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003000 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003001 struct drm_mm_node *other;
3002
Chris Wilson4144f9b2014-09-11 08:43:48 +01003003 /*
3004 * On some machines we have to be careful when putting differing types
3005 * of snoopable memory together to avoid the prefetcher crossing memory
3006 * domains and dying. During vm initialisation, we decide whether or not
3007 * these constraints apply and set the drm_mm.color_adjust
3008 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003009 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003010 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003011 return true;
3012
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003013 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003014 return true;
3015
3016 if (list_empty(&gtt_space->node_list))
3017 return true;
3018
3019 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3020 if (other->allocated && !other->hole_follows && other->color != cache_level)
3021 return false;
3022
3023 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3024 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3025 return false;
3026
3027 return true;
3028}
3029
Jesse Barnesde151cf2008-11-12 10:03:55 -08003030/**
Chris Wilson59bfa122016-08-04 16:32:31 +01003031 * i915_vma_insert - finds a slot for the vma in its address space
3032 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01003033 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01003034 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003035 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01003036 *
3037 * First we try to allocate some free space that meets the requirements for
3038 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
3039 * preferrably the oldest idle entry to make room for the new VMA.
3040 *
3041 * Returns:
3042 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003043 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003044static int
3045i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003046{
Chris Wilson59bfa122016-08-04 16:32:31 +01003047 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3048 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003049 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003050 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003051
Chris Wilson3272db52016-08-04 16:32:32 +01003052 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003053 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003054
Chris Wilsonde180032016-08-04 16:32:29 +01003055 size = max(size, vma->size);
3056 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003057 size = i915_gem_get_ggtt_size(dev_priv, size,
3058 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003059
Chris Wilsond8923dc2016-08-18 17:17:07 +01003060 alignment = max(max(alignment, vma->display_alignment),
3061 i915_gem_get_ggtt_alignment(dev_priv, size,
3062 i915_gem_object_get_tiling(obj),
3063 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003064
Michel Thierry101b5062015-10-01 13:33:57 +01003065 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003066
3067 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003068 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003069 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003070 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003071 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003072
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003073 /* If binding the object/GGTT view requires more space than the entire
3074 * aperture has, reject it early before evicting everything in a vain
3075 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003076 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003077 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003078 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003079 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003080 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003081 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003082 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003083 }
3084
Chris Wilson37e680a2012-06-07 15:38:42 +01003085 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003086 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003087 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003088
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003089 i915_gem_object_pin_pages(obj);
3090
Chris Wilson506a8e82015-12-08 11:55:07 +00003091 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003092 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003093 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003094 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003095 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003096 }
Chris Wilsonde180032016-08-04 16:32:29 +01003097
Chris Wilson506a8e82015-12-08 11:55:07 +00003098 vma->node.start = offset;
3099 vma->node.size = size;
3100 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003101 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003102 if (ret) {
3103 ret = i915_gem_evict_for_vma(vma);
3104 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003105 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3106 if (ret)
3107 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003108 }
Michel Thierry101b5062015-10-01 13:33:57 +01003109 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003110 u32 search_flag, alloc_flag;
3111
Chris Wilson506a8e82015-12-08 11:55:07 +00003112 if (flags & PIN_HIGH) {
3113 search_flag = DRM_MM_SEARCH_BELOW;
3114 alloc_flag = DRM_MM_CREATE_TOP;
3115 } else {
3116 search_flag = DRM_MM_SEARCH_DEFAULT;
3117 alloc_flag = DRM_MM_CREATE_DEFAULT;
3118 }
Michel Thierry101b5062015-10-01 13:33:57 +01003119
Chris Wilson954c4692016-08-04 16:32:26 +01003120 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3121 * so we know that we always have a minimum alignment of 4096.
3122 * The drm_mm range manager is optimised to return results
3123 * with zero alignment, so where possible use the optimal
3124 * path.
3125 */
3126 if (alignment <= 4096)
3127 alignment = 0;
3128
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003129search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003130 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3131 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003132 size, alignment,
3133 obj->cache_level,
3134 start, end,
3135 search_flag,
3136 alloc_flag);
3137 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003138 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003139 obj->cache_level,
3140 start, end,
3141 flags);
3142 if (ret == 0)
3143 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003144
Chris Wilsonde180032016-08-04 16:32:29 +01003145 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003146 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003147 }
Chris Wilson37508582016-08-04 16:32:24 +01003148 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003149
Ben Widawsky35c20a62013-05-31 11:28:48 -07003150 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003151 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003152 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003153
Chris Wilson59bfa122016-08-04 16:32:31 +01003154 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003155
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003156err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003157 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003158 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003159}
3160
Chris Wilson000433b2013-08-08 14:41:09 +01003161bool
Chris Wilson2c225692013-08-09 12:26:45 +01003162i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3163 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003164{
Eric Anholt673a3942008-07-30 12:06:12 -07003165 /* If we don't have a page list set up, then we're not pinned
3166 * to GPU, and we can ignore the cache flush because it'll happen
3167 * again at bind time.
3168 */
Chris Wilson05394f32010-11-08 19:18:58 +00003169 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003170 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003171
Imre Deak769ce462013-02-13 21:56:05 +02003172 /*
3173 * Stolen memory is always coherent with the GPU as it is explicitly
3174 * marked as wc by the system, or the system is cache-coherent.
3175 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003176 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003177 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003178
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003179 /* If the GPU is snooping the contents of the CPU cache,
3180 * we do not need to manually clear the CPU cache lines. However,
3181 * the caches are only snooped when the render cache is
3182 * flushed/invalidated. As we always have to emit invalidations
3183 * and flushes when moving into and out of the RENDER domain, correct
3184 * snooping behaviour occurs naturally as the result of our domain
3185 * tracking.
3186 */
Chris Wilson0f719792015-01-13 13:32:52 +00003187 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3188 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003189 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003190 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003191
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003192 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003193 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003194 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003195
3196 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003197}
3198
3199/** Flushes the GTT write domain for the object if it's dirty. */
3200static void
Chris Wilson05394f32010-11-08 19:18:58 +00003201i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003202{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003203 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003204
Chris Wilson05394f32010-11-08 19:18:58 +00003205 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 return;
3207
Chris Wilson63256ec2011-01-04 18:42:07 +00003208 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003209 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003210 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003211 *
3212 * However, we do have to enforce the order so that all writes through
3213 * the GTT land before any writes to the device, such as updates to
3214 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003215 *
3216 * We also have to wait a bit for the writes to land from the GTT.
3217 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3218 * timing. This issue has only been observed when switching quickly
3219 * between GTT writes and CPU reads from inside the kernel on recent hw,
3220 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3221 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003222 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003223 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003224 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3225 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003226
Chris Wilsond243ad82016-08-18 17:16:44 +01003227 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003228
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003229 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003230 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003231 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003232 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003233}
3234
3235/** Flushes the CPU write domain for the object if it's dirty. */
3236static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003237i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003238{
Chris Wilson05394f32010-11-08 19:18:58 +00003239 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 return;
3241
Daniel Vettere62b59e2015-01-21 14:53:48 +01003242 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003243 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003244
Rodrigo Vivide152b62015-07-07 16:28:51 -07003245 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003246
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003247 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003249 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003250 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003251}
3252
Chris Wilson383d5822016-08-18 17:17:08 +01003253static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3254{
3255 struct i915_vma *vma;
3256
3257 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3258 if (!i915_vma_is_ggtt(vma))
3259 continue;
3260
3261 if (i915_vma_is_active(vma))
3262 continue;
3263
3264 if (!drm_mm_node_allocated(&vma->node))
3265 continue;
3266
3267 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3268 }
3269}
3270
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003271/**
3272 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003273 * @obj: object to act on
3274 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003275 *
3276 * This function returns when the move is complete, including waiting on
3277 * flushes to occur.
3278 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003279int
Chris Wilson20217462010-11-23 15:26:33 +00003280i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003281{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003282 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003283 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003284
Chris Wilson0201f1e2012-07-20 12:41:01 +01003285 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003286 if (ret)
3287 return ret;
3288
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003289 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3290 return 0;
3291
Chris Wilson43566de2015-01-02 16:29:29 +05303292 /* Flush and acquire obj->pages so that we are coherent through
3293 * direct access in memory with previous cached writes through
3294 * shmemfs and that our cache domain tracking remains valid.
3295 * For example, if the obj->filp was moved to swap without us
3296 * being notified and releasing the pages, we would mistakenly
3297 * continue to assume that the obj remained out of the CPU cached
3298 * domain.
3299 */
3300 ret = i915_gem_object_get_pages(obj);
3301 if (ret)
3302 return ret;
3303
Daniel Vettere62b59e2015-01-21 14:53:48 +01003304 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003305
Chris Wilsond0a57782012-10-09 19:24:37 +01003306 /* Serialise direct access to this object with the barriers for
3307 * coherent writes from the GPU, by effectively invalidating the
3308 * GTT domain upon first access.
3309 */
3310 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3311 mb();
3312
Chris Wilson05394f32010-11-08 19:18:58 +00003313 old_write_domain = obj->base.write_domain;
3314 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003315
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003316 /* It should now be out of any other write domains, and we can update
3317 * the domain values for our changes.
3318 */
Chris Wilson05394f32010-11-08 19:18:58 +00003319 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3320 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003321 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003322 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3323 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3324 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003325 }
3326
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003327 trace_i915_gem_object_change_domain(obj,
3328 old_read_domains,
3329 old_write_domain);
3330
Chris Wilson8325a092012-04-24 15:52:35 +01003331 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003332 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003333
Eric Anholte47c68e2008-11-14 13:35:19 -08003334 return 0;
3335}
3336
Chris Wilsonef55f922015-10-09 14:11:27 +01003337/**
3338 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003339 * @obj: object to act on
3340 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003341 *
3342 * After this function returns, the object will be in the new cache-level
3343 * across all GTT and the contents of the backing storage will be coherent,
3344 * with respect to the new cache-level. In order to keep the backing storage
3345 * coherent for all users, we only allow a single cache level to be set
3346 * globally on the object and prevent it from being changed whilst the
3347 * hardware is reading from the object. That is if the object is currently
3348 * on the scanout it will be set to uncached (or equivalent display
3349 * cache coherency) and all non-MOCS GPU access will also be uncached so
3350 * that all direct access to the scanout remains coherent.
3351 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003352int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3353 enum i915_cache_level cache_level)
3354{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003355 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003356 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003357
3358 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003359 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003360
Chris Wilsonef55f922015-10-09 14:11:27 +01003361 /* Inspect the list of currently bound VMA and unbind any that would
3362 * be invalid given the new cache-level. This is principally to
3363 * catch the issue of the CS prefetch crossing page boundaries and
3364 * reading an invalid PTE on older architectures.
3365 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003366restart:
3367 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003368 if (!drm_mm_node_allocated(&vma->node))
3369 continue;
3370
Chris Wilson20dfbde2016-08-04 16:32:30 +01003371 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003372 DRM_DEBUG("can not change the cache level of pinned objects\n");
3373 return -EBUSY;
3374 }
3375
Chris Wilsonaa653a62016-08-04 07:52:27 +01003376 if (i915_gem_valid_gtt_space(vma, cache_level))
3377 continue;
3378
3379 ret = i915_vma_unbind(vma);
3380 if (ret)
3381 return ret;
3382
3383 /* As unbinding may affect other elements in the
3384 * obj->vma_list (due to side-effects from retiring
3385 * an active vma), play safe and restart the iterator.
3386 */
3387 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003388 }
3389
Chris Wilsonef55f922015-10-09 14:11:27 +01003390 /* We can reuse the existing drm_mm nodes but need to change the
3391 * cache-level on the PTE. We could simply unbind them all and
3392 * rebind with the correct cache-level on next use. However since
3393 * we already have a valid slot, dma mapping, pages etc, we may as
3394 * rewrite the PTE in the belief that doing so tramples upon less
3395 * state and so involves less work.
3396 */
Chris Wilson15717de2016-08-04 07:52:26 +01003397 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003398 /* Before we change the PTE, the GPU must not be accessing it.
3399 * If we wait upon the object, we know that all the bound
3400 * VMA are no longer active.
3401 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003402 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003403 if (ret)
3404 return ret;
3405
Chris Wilsonaa653a62016-08-04 07:52:27 +01003406 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003407 /* Access to snoopable pages through the GTT is
3408 * incoherent and on some machines causes a hard
3409 * lockup. Relinquish the CPU mmaping to force
3410 * userspace to refault in the pages and we can
3411 * then double check if the GTT mapping is still
3412 * valid for that pointer access.
3413 */
3414 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003415
Chris Wilsonef55f922015-10-09 14:11:27 +01003416 /* As we no longer need a fence for GTT access,
3417 * we can relinquish it now (and so prevent having
3418 * to steal a fence from someone else on the next
3419 * fence request). Note GPU activity would have
3420 * dropped the fence as all snoopable access is
3421 * supposed to be linear.
3422 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003423 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3424 ret = i915_vma_put_fence(vma);
3425 if (ret)
3426 return ret;
3427 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003428 } else {
3429 /* We either have incoherent backing store and
3430 * so no GTT access or the architecture is fully
3431 * coherent. In such cases, existing GTT mmaps
3432 * ignore the cache bit in the PTE and we can
3433 * rewrite it without confusing the GPU or having
3434 * to force userspace to fault back in its mmaps.
3435 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003436 }
3437
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003438 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003439 if (!drm_mm_node_allocated(&vma->node))
3440 continue;
3441
3442 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3443 if (ret)
3444 return ret;
3445 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003446 }
3447
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003448 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003449 vma->node.color = cache_level;
3450 obj->cache_level = cache_level;
3451
Ville Syrjäläed75a552015-08-11 19:47:10 +03003452out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003453 /* Flush the dirty CPU caches to the backing storage so that the
3454 * object is now coherent at its new cache level (with respect
3455 * to the access domain).
3456 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303457 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003458 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003459 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003460 }
3461
Chris Wilsone4ffd172011-04-04 09:44:39 +01003462 return 0;
3463}
3464
Ben Widawsky199adf42012-09-21 17:01:20 -07003465int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003467{
Ben Widawsky199adf42012-09-21 17:01:20 -07003468 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003469 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003470
Chris Wilson03ac0642016-07-20 13:31:51 +01003471 obj = i915_gem_object_lookup(file, args->handle);
3472 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003473 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003474
Chris Wilson651d7942013-08-08 14:41:10 +01003475 switch (obj->cache_level) {
3476 case I915_CACHE_LLC:
3477 case I915_CACHE_L3_LLC:
3478 args->caching = I915_CACHING_CACHED;
3479 break;
3480
Chris Wilson4257d3b2013-08-08 14:41:11 +01003481 case I915_CACHE_WT:
3482 args->caching = I915_CACHING_DISPLAY;
3483 break;
3484
Chris Wilson651d7942013-08-08 14:41:10 +01003485 default:
3486 args->caching = I915_CACHING_NONE;
3487 break;
3488 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003489
Chris Wilson34911fd2016-07-20 13:31:54 +01003490 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003491 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003492}
3493
Ben Widawsky199adf42012-09-21 17:01:20 -07003494int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3495 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003496{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003497 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003498 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003499 struct drm_i915_gem_object *obj;
3500 enum i915_cache_level level;
3501 int ret;
3502
Ben Widawsky199adf42012-09-21 17:01:20 -07003503 switch (args->caching) {
3504 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003505 level = I915_CACHE_NONE;
3506 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003507 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003508 /*
3509 * Due to a HW issue on BXT A stepping, GPU stores via a
3510 * snooped mapping may leave stale data in a corresponding CPU
3511 * cacheline, whereas normally such cachelines would get
3512 * invalidated.
3513 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003514 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003515 return -ENODEV;
3516
Chris Wilsone6994ae2012-07-10 10:27:08 +01003517 level = I915_CACHE_LLC;
3518 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003519 case I915_CACHING_DISPLAY:
3520 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3521 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003522 default:
3523 return -EINVAL;
3524 }
3525
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003526 intel_runtime_pm_get(dev_priv);
3527
Ben Widawsky3bc29132012-09-26 16:15:20 -07003528 ret = i915_mutex_lock_interruptible(dev);
3529 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003530 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003531
Chris Wilson03ac0642016-07-20 13:31:51 +01003532 obj = i915_gem_object_lookup(file, args->handle);
3533 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003534 ret = -ENOENT;
3535 goto unlock;
3536 }
3537
3538 ret = i915_gem_object_set_cache_level(obj, level);
3539
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003540 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003541unlock:
3542 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003543rpm_put:
3544 intel_runtime_pm_put(dev_priv);
3545
Chris Wilsone6994ae2012-07-10 10:27:08 +01003546 return ret;
3547}
3548
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003549/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003550 * Prepare buffer for display plane (scanout, cursors, etc).
3551 * Can be called from an uninterruptible phase (modesetting) and allows
3552 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003553 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003554struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003555i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3556 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003557 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003558{
Chris Wilson058d88c2016-08-15 10:49:06 +01003559 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003560 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003561 int ret;
3562
Chris Wilsoncc98b412013-08-09 12:25:09 +01003563 /* Mark the pin_display early so that we account for the
3564 * display coherency whilst setting up the cache domains.
3565 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003566 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003567
Eric Anholta7ef0642011-03-29 16:59:54 -07003568 /* The display engine is not coherent with the LLC cache on gen6. As
3569 * a result, we make sure that the pinning that is about to occur is
3570 * done with uncached PTEs. This is lowest common denominator for all
3571 * chipsets.
3572 *
3573 * However for gen6+, we could do better by using the GFDT bit instead
3574 * of uncaching, which would allow us to flush all the LLC-cached data
3575 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3576 */
Chris Wilson651d7942013-08-08 14:41:10 +01003577 ret = i915_gem_object_set_cache_level(obj,
3578 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003579 if (ret) {
3580 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003581 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003582 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003583
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003584 /* As the user may map the buffer once pinned in the display plane
3585 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003586 * always use map_and_fenceable for all scanout buffers. However,
3587 * it may simply be too big to fit into mappable, in which case
3588 * put it anyway and hope that userspace can cope (but always first
3589 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003590 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003591 vma = ERR_PTR(-ENOSPC);
3592 if (view->type == I915_GGTT_VIEW_NORMAL)
3593 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3594 PIN_MAPPABLE | PIN_NONBLOCK);
3595 if (IS_ERR(vma))
3596 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003597 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003598 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003599
Chris Wilsond8923dc2016-08-18 17:17:07 +01003600 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3601
Chris Wilson058d88c2016-08-15 10:49:06 +01003602 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3603
Daniel Vettere62b59e2015-01-21 14:53:48 +01003604 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003605
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003606 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003607 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003608
3609 /* It should now be out of any other write domains, and we can update
3610 * the domain values for our changes.
3611 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003612 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003613 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003614
3615 trace_i915_gem_object_change_domain(obj,
3616 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003617 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003618
Chris Wilson058d88c2016-08-15 10:49:06 +01003619 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003620
3621err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003622 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003623 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003624}
3625
3626void
Chris Wilson058d88c2016-08-15 10:49:06 +01003627i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003628{
Chris Wilson058d88c2016-08-15 10:49:06 +01003629 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003630 return;
3631
Chris Wilsond8923dc2016-08-18 17:17:07 +01003632 if (--vma->obj->pin_display == 0)
3633 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003634
Chris Wilson383d5822016-08-18 17:17:08 +01003635 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3636 if (!i915_vma_is_active(vma))
3637 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3638
Chris Wilson058d88c2016-08-15 10:49:06 +01003639 i915_vma_unpin(vma);
3640 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003641}
3642
Eric Anholte47c68e2008-11-14 13:35:19 -08003643/**
3644 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003645 * @obj: object to act on
3646 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003647 *
3648 * This function returns when the move is complete, including waiting on
3649 * flushes to occur.
3650 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003651int
Chris Wilson919926a2010-11-12 13:42:53 +00003652i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003653{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003654 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003655 int ret;
3656
Chris Wilson0201f1e2012-07-20 12:41:01 +01003657 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003658 if (ret)
3659 return ret;
3660
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003661 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3662 return 0;
3663
Eric Anholte47c68e2008-11-14 13:35:19 -08003664 i915_gem_object_flush_gtt_write_domain(obj);
3665
Chris Wilson05394f32010-11-08 19:18:58 +00003666 old_write_domain = obj->base.write_domain;
3667 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003668
Eric Anholte47c68e2008-11-14 13:35:19 -08003669 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003670 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003671 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003672
Chris Wilson05394f32010-11-08 19:18:58 +00003673 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003674 }
3675
3676 /* It should now be out of any other write domains, and we can update
3677 * the domain values for our changes.
3678 */
Chris Wilson05394f32010-11-08 19:18:58 +00003679 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003680
3681 /* If we're writing through the CPU, then the GPU read domains will
3682 * need to be invalidated at next use.
3683 */
3684 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003685 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3686 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003687 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003688
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003689 trace_i915_gem_object_change_domain(obj,
3690 old_read_domains,
3691 old_write_domain);
3692
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003693 return 0;
3694}
3695
Eric Anholt673a3942008-07-30 12:06:12 -07003696/* Throttle our rendering by waiting until the ring has completed our requests
3697 * emitted over 20 msec ago.
3698 *
Eric Anholtb9624422009-06-03 07:27:35 +00003699 * Note that if we were to use the current jiffies each time around the loop,
3700 * we wouldn't escape the function with any frames outstanding if the time to
3701 * render a frame was over 20ms.
3702 *
Eric Anholt673a3942008-07-30 12:06:12 -07003703 * This should get us reasonable parallelism between CPU and GPU but also
3704 * relatively low latency when blocking on a particular request to finish.
3705 */
3706static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003707i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003708{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003709 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003710 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003711 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003712 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003713 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003714
Daniel Vetter308887a2012-11-14 17:14:06 +01003715 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3716 if (ret)
3717 return ret;
3718
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003719 /* ABI: return -EIO if already wedged */
3720 if (i915_terminally_wedged(&dev_priv->gpu_error))
3721 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003722
Chris Wilson1c255952010-09-26 11:03:27 +01003723 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003724 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003725 if (time_after_eq(request->emitted_jiffies, recent_enough))
3726 break;
3727
John Harrisonfcfa423c2015-05-29 17:44:12 +01003728 /*
3729 * Note that the request might not have been submitted yet.
3730 * In which case emitted_jiffies will be zero.
3731 */
3732 if (!request->emitted_jiffies)
3733 continue;
3734
John Harrison54fb2412014-11-24 18:49:27 +00003735 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003736 }
John Harrisonff865882014-11-24 18:49:28 +00003737 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003738 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003739 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003740
John Harrison54fb2412014-11-24 18:49:27 +00003741 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003742 return 0;
3743
Chris Wilson776f3232016-08-04 07:52:40 +01003744 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003745 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003746
Eric Anholt673a3942008-07-30 12:06:12 -07003747 return ret;
3748}
3749
Chris Wilsond23db882014-05-23 08:48:08 +02003750static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003751i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003752{
Chris Wilson59bfa122016-08-04 16:32:31 +01003753 if (!drm_mm_node_allocated(&vma->node))
3754 return false;
3755
Chris Wilson91b2db62016-08-04 16:32:23 +01003756 if (vma->node.size < size)
3757 return true;
3758
3759 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003760 return true;
3761
Chris Wilson05a20d02016-08-18 17:16:55 +01003762 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003763 return true;
3764
3765 if (flags & PIN_OFFSET_BIAS &&
3766 vma->node.start < (flags & PIN_OFFSET_MASK))
3767 return true;
3768
Chris Wilson506a8e82015-12-08 11:55:07 +00003769 if (flags & PIN_OFFSET_FIXED &&
3770 vma->node.start != (flags & PIN_OFFSET_MASK))
3771 return true;
3772
Chris Wilsond23db882014-05-23 08:48:08 +02003773 return false;
3774}
3775
Chris Wilsond0710ab2015-11-20 14:16:39 +00003776void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3777{
3778 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003779 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003780 bool mappable, fenceable;
3781 u32 fence_size, fence_alignment;
3782
Chris Wilsona9f14812016-08-04 16:32:28 +01003783 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003784 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003785 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003786 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003787 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003788 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003789 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003790
3791 fenceable = (vma->node.size == fence_size &&
3792 (vma->node.start & (fence_alignment - 1)) == 0);
3793
3794 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003795 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003796
Chris Wilson05a20d02016-08-18 17:16:55 +01003797 if (mappable && fenceable)
3798 vma->flags |= I915_VMA_CAN_FENCE;
3799 else
3800 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003801}
3802
Chris Wilson305bc232016-08-04 16:32:33 +01003803int __i915_vma_do_pin(struct i915_vma *vma,
3804 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003805{
Chris Wilson305bc232016-08-04 16:32:33 +01003806 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003807 int ret;
3808
Chris Wilson59bfa122016-08-04 16:32:31 +01003809 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003810 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003811
Chris Wilson305bc232016-08-04 16:32:33 +01003812 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3813 ret = -EBUSY;
3814 goto err;
3815 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003816
Chris Wilsonde895082016-08-04 16:32:34 +01003817 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003818 ret = i915_vma_insert(vma, size, alignment, flags);
3819 if (ret)
3820 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003821 }
3822
Chris Wilson59bfa122016-08-04 16:32:31 +01003823 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003824 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003825 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003826
Chris Wilson3272db52016-08-04 16:32:32 +01003827 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003828 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003829
Chris Wilson3b165252016-08-04 16:32:25 +01003830 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003831 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003832
Chris Wilson59bfa122016-08-04 16:32:31 +01003833err:
3834 __i915_vma_unpin(vma);
3835 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003836}
3837
Chris Wilson058d88c2016-08-15 10:49:06 +01003838struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003839i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3840 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003841 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003842 u64 alignment,
3843 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003844{
Chris Wilson058d88c2016-08-15 10:49:06 +01003845 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003846 struct i915_vma *vma;
3847 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003848
Chris Wilson058d88c2016-08-15 10:49:06 +01003849 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003850 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003851 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003852
3853 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3854 if (flags & PIN_NONBLOCK &&
3855 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003856 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003857
3858 WARN(i915_vma_is_pinned(vma),
3859 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003860 " offset=%08x, req.alignment=%llx,"
3861 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3862 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003863 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003864 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003865 ret = i915_vma_unbind(vma);
3866 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003867 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003868 }
3869
Chris Wilson058d88c2016-08-15 10:49:06 +01003870 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3871 if (ret)
3872 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003873
Chris Wilson058d88c2016-08-15 10:49:06 +01003874 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003875}
3876
Chris Wilsonedf6b762016-08-09 09:23:33 +01003877static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003878{
3879 /* Note that we could alias engines in the execbuf API, but
3880 * that would be very unwise as it prevents userspace from
3881 * fine control over engine selection. Ahem.
3882 *
3883 * This should be something like EXEC_MAX_ENGINE instead of
3884 * I915_NUM_ENGINES.
3885 */
3886 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3887 return 0x10000 << id;
3888}
3889
3890static __always_inline unsigned int __busy_write_id(unsigned int id)
3891{
Chris Wilson70cb4722016-08-09 18:08:25 +01003892 /* The uABI guarantees an active writer is also amongst the read
3893 * engines. This would be true if we accessed the activity tracking
3894 * under the lock, but as we perform the lookup of the object and
3895 * its activity locklessly we can not guarantee that the last_write
3896 * being active implies that we have set the same engine flag from
3897 * last_read - hence we always set both read and write busy for
3898 * last_write.
3899 */
3900 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003901}
3902
Chris Wilsonedf6b762016-08-09 09:23:33 +01003903static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003904__busy_set_if_active(const struct i915_gem_active *active,
3905 unsigned int (*flag)(unsigned int id))
3906{
Chris Wilson12555012016-08-16 09:50:40 +01003907 struct drm_i915_gem_request *request;
3908
3909 request = rcu_dereference(active->request);
3910 if (!request || i915_gem_request_completed(request))
3911 return 0;
3912
3913 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3914 * discussion of how to handle the race correctly, but for reporting
3915 * the busy state we err on the side of potentially reporting the
3916 * wrong engine as being busy (but we guarantee that the result
3917 * is at least self-consistent).
3918 *
3919 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3920 * whilst we are inspecting it, even under the RCU read lock as we are.
3921 * This means that there is a small window for the engine and/or the
3922 * seqno to have been overwritten. The seqno will always be in the
3923 * future compared to the intended, and so we know that if that
3924 * seqno is idle (on whatever engine) our request is idle and the
3925 * return 0 above is correct.
3926 *
3927 * The issue is that if the engine is switched, it is just as likely
3928 * to report that it is busy (but since the switch happened, we know
3929 * the request should be idle). So there is a small chance that a busy
3930 * result is actually the wrong engine.
3931 *
3932 * So why don't we care?
3933 *
3934 * For starters, the busy ioctl is a heuristic that is by definition
3935 * racy. Even with perfect serialisation in the driver, the hardware
3936 * state is constantly advancing - the state we report to the user
3937 * is stale.
3938 *
3939 * The critical information for the busy-ioctl is whether the object
3940 * is idle as userspace relies on that to detect whether its next
3941 * access will stall, or if it has missed submitting commands to
3942 * the hardware allowing the GPU to stall. We never generate a
3943 * false-positive for idleness, thus busy-ioctl is reliable at the
3944 * most fundamental level, and we maintain the guarantee that a
3945 * busy object left to itself will eventually become idle (and stay
3946 * idle!).
3947 *
3948 * We allow ourselves the leeway of potentially misreporting the busy
3949 * state because that is an optimisation heuristic that is constantly
3950 * in flux. Being quickly able to detect the busy/idle state is much
3951 * more important than accurate logging of exactly which engines were
3952 * busy.
3953 *
3954 * For accuracy in reporting the engine, we could use
3955 *
3956 * result = 0;
3957 * request = __i915_gem_active_get_rcu(active);
3958 * if (request) {
3959 * if (!i915_gem_request_completed(request))
3960 * result = flag(request->engine->exec_id);
3961 * i915_gem_request_put(request);
3962 * }
3963 *
3964 * but that still remains susceptible to both hardware and userspace
3965 * races. So we accept making the result of that race slightly worse,
3966 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003967 */
Chris Wilson12555012016-08-16 09:50:40 +01003968 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003969}
3970
Chris Wilsonedf6b762016-08-09 09:23:33 +01003971static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003972busy_check_reader(const struct i915_gem_active *active)
3973{
3974 return __busy_set_if_active(active, __busy_read_flag);
3975}
3976
Chris Wilsonedf6b762016-08-09 09:23:33 +01003977static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003978busy_check_writer(const struct i915_gem_active *active)
3979{
3980 return __busy_set_if_active(active, __busy_write_id);
3981}
3982
Eric Anholt673a3942008-07-30 12:06:12 -07003983int
Eric Anholt673a3942008-07-30 12:06:12 -07003984i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003985 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003986{
3987 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003988 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003989 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003990
Chris Wilson03ac0642016-07-20 13:31:51 +01003991 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003992 if (!obj)
3993 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003994
Chris Wilson426960b2016-01-15 16:51:46 +00003995 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003996 active = __I915_BO_ACTIVE(obj);
3997 if (active) {
3998 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003999
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004000 /* Yes, the lookups are intentionally racy.
4001 *
4002 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
4003 * to regard the value as stale and as our ABI guarantees
4004 * forward progress, we confirm the status of each active
4005 * request with the hardware.
4006 *
4007 * Even though we guard the pointer lookup by RCU, that only
4008 * guarantees that the pointer and its contents remain
4009 * dereferencable and does *not* mean that the request we
4010 * have is the same as the one being tracked by the object.
4011 *
4012 * Consider that we lookup the request just as it is being
4013 * retired and freed. We take a local copy of the pointer,
4014 * but before we add its engine into the busy set, the other
4015 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01004016 * engine with a fresh and incomplete seqno. Guarding against
4017 * that requires careful serialisation and reference counting,
4018 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
4019 * instead we expect that if the result is busy, which engines
4020 * are busy is not completely reliable - we only guarantee
4021 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004022 */
4023 rcu_read_lock();
4024
4025 for_each_active(active, idx)
4026 args->busy |= busy_check_reader(&obj->last_read[idx]);
4027
4028 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01004029 * the set of read engines. This should be ensured by the
4030 * ordering of setting last_read/last_write in
4031 * i915_vma_move_to_active(), and then in reverse in retire.
4032 * However, for good measure, we always report the last_write
4033 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004034 *
4035 * We don't care that the set of active read/write engines
4036 * may change during construction of the result, as it is
4037 * equally liable to change before userspace can inspect
4038 * the result.
4039 */
4040 args->busy |= busy_check_writer(&obj->last_write);
4041
4042 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00004043 }
Eric Anholt673a3942008-07-30 12:06:12 -07004044
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004045 i915_gem_object_put_unlocked(obj);
4046 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004047}
4048
4049int
4050i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4051 struct drm_file *file_priv)
4052{
Akshay Joshi0206e352011-08-16 15:34:10 -04004053 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004054}
4055
Chris Wilson3ef94da2009-09-14 16:50:29 +01004056int
4057i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4058 struct drm_file *file_priv)
4059{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004060 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004062 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004063 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004064
4065 switch (args->madv) {
4066 case I915_MADV_DONTNEED:
4067 case I915_MADV_WILLNEED:
4068 break;
4069 default:
4070 return -EINVAL;
4071 }
4072
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004073 ret = i915_mutex_lock_interruptible(dev);
4074 if (ret)
4075 return ret;
4076
Chris Wilson03ac0642016-07-20 13:31:51 +01004077 obj = i915_gem_object_lookup(file_priv, args->handle);
4078 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004079 ret = -ENOENT;
4080 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004081 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004082
Daniel Vetter656bfa32014-11-20 09:26:30 +01004083 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004084 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004085 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4086 if (obj->madv == I915_MADV_WILLNEED)
4087 i915_gem_object_unpin_pages(obj);
4088 if (args->madv == I915_MADV_WILLNEED)
4089 i915_gem_object_pin_pages(obj);
4090 }
4091
Chris Wilson05394f32010-11-08 19:18:58 +00004092 if (obj->madv != __I915_MADV_PURGED)
4093 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004094
Chris Wilson6c085a72012-08-20 11:40:46 +02004095 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004096 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004097 i915_gem_object_truncate(obj);
4098
Chris Wilson05394f32010-11-08 19:18:58 +00004099 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004100
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004101 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004102unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004103 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004104 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004105}
4106
Chris Wilson37e680a2012-06-07 15:38:42 +01004107void i915_gem_object_init(struct drm_i915_gem_object *obj,
4108 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004109{
Chris Wilsonb4716182015-04-27 13:41:17 +01004110 int i;
4111
Ben Widawsky35c20a62013-05-31 11:28:48 -07004112 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004113 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004114 init_request_active(&obj->last_read[i],
4115 i915_gem_object_retire__read);
4116 init_request_active(&obj->last_write,
4117 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004118 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004119 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004120 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004121
Chris Wilson37e680a2012-06-07 15:38:42 +01004122 obj->ops = ops;
4123
Chris Wilson50349242016-08-18 17:17:04 +01004124 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004125 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004126
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004127 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004128}
4129
Chris Wilson37e680a2012-06-07 15:38:42 +01004130static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004131 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004132 .get_pages = i915_gem_object_get_pages_gtt,
4133 .put_pages = i915_gem_object_put_pages_gtt,
4134};
4135
Dave Gordond37cd8a2016-04-22 19:14:32 +01004136struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004137 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004138{
Daniel Vetterc397b902010-04-09 19:05:07 +00004139 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004140 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004141 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004142 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004143
Chris Wilson42dcedd2012-11-15 11:32:30 +00004144 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004145 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004146 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004147
Chris Wilsonfe3db792016-04-25 13:32:13 +01004148 ret = drm_gem_object_init(dev, &obj->base, size);
4149 if (ret)
4150 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004151
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004152 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4153 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4154 /* 965gm cannot relocate objects above 4GiB. */
4155 mask &= ~__GFP_HIGHMEM;
4156 mask |= __GFP_DMA32;
4157 }
4158
Al Viro93c76a32015-12-04 23:45:44 -05004159 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004160 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004161
Chris Wilson37e680a2012-06-07 15:38:42 +01004162 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004163
Daniel Vetterc397b902010-04-09 19:05:07 +00004164 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4165 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4166
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004167 if (HAS_LLC(dev)) {
4168 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004169 * cache) for about a 10% performance improvement
4170 * compared to uncached. Graphics requests other than
4171 * display scanout are coherent with the CPU in
4172 * accessing this cache. This means in this mode we
4173 * don't need to clflush on the CPU side, and on the
4174 * GPU side we only need to flush internal caches to
4175 * get data visible to the CPU.
4176 *
4177 * However, we maintain the display planes as UC, and so
4178 * need to rebind when first used as such.
4179 */
4180 obj->cache_level = I915_CACHE_LLC;
4181 } else
4182 obj->cache_level = I915_CACHE_NONE;
4183
Daniel Vetterd861e332013-07-24 23:25:03 +02004184 trace_i915_gem_object_create(obj);
4185
Chris Wilson05394f32010-11-08 19:18:58 +00004186 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004187
4188fail:
4189 i915_gem_object_free(obj);
4190
4191 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004192}
4193
Chris Wilson340fbd82014-05-22 09:16:52 +01004194static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4195{
4196 /* If we are the last user of the backing storage (be it shmemfs
4197 * pages or stolen etc), we know that the pages are going to be
4198 * immediately released. In this case, we can then skip copying
4199 * back the contents from the GPU.
4200 */
4201
4202 if (obj->madv != I915_MADV_WILLNEED)
4203 return false;
4204
4205 if (obj->base.filp == NULL)
4206 return true;
4207
4208 /* At first glance, this looks racy, but then again so would be
4209 * userspace racing mmap against close. However, the first external
4210 * reference to the filp can only be obtained through the
4211 * i915_gem_mmap_ioctl() which safeguards us against the user
4212 * acquiring such a reference whilst we are in the middle of
4213 * freeing the object.
4214 */
4215 return atomic_long_read(&obj->base.filp->f_count) == 1;
4216}
4217
Chris Wilson1488fc02012-04-24 15:47:31 +01004218void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004219{
Chris Wilson1488fc02012-04-24 15:47:31 +01004220 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004221 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004222 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004223 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004224
Paulo Zanonif65c9162013-11-27 18:20:34 -02004225 intel_runtime_pm_get(dev_priv);
4226
Chris Wilson26e12f892011-03-20 11:20:19 +00004227 trace_i915_gem_object_destroy(obj);
4228
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004229 /* All file-owned VMA should have been released by this point through
4230 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4231 * However, the object may also be bound into the global GTT (e.g.
4232 * older GPUs without per-process support, or for direct access through
4233 * the GTT either for the user or for scanout). Those VMA still need to
4234 * unbound now.
4235 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004236 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004237 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004238 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004239 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004240 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004241 }
Chris Wilson15717de2016-08-04 07:52:26 +01004242 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004243
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004244 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4245 * before progressing. */
4246 if (obj->stolen)
4247 i915_gem_object_unpin_pages(obj);
4248
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004249 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004250
Daniel Vetter656bfa32014-11-20 09:26:30 +01004251 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4252 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004253 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004254 i915_gem_object_unpin_pages(obj);
4255
Ben Widawsky401c29f2013-05-31 11:28:47 -07004256 if (WARN_ON(obj->pages_pin_count))
4257 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004258 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004259 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004260 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004261
Chris Wilson9da3da62012-06-01 15:20:22 +01004262 BUG_ON(obj->pages);
4263
Chris Wilson2f745ad2012-09-04 21:02:58 +01004264 if (obj->base.import_attach)
4265 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004266
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004267 if (obj->ops->release)
4268 obj->ops->release(obj);
4269
Chris Wilson05394f32010-11-08 19:18:58 +00004270 drm_gem_object_release(&obj->base);
4271 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004272
Chris Wilson05394f32010-11-08 19:18:58 +00004273 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004274 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004275
4276 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004277}
4278
Chris Wilsondcff85c2016-08-05 10:14:11 +01004279int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004280{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004281 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004282 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004283
Chris Wilson54b4f682016-07-21 21:16:19 +01004284 intel_suspend_gt_powersave(dev_priv);
4285
Chris Wilson45c5f202013-10-16 11:50:01 +01004286 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004287
4288 /* We have to flush all the executing contexts to main memory so
4289 * that they can saved in the hibernation image. To ensure the last
4290 * context image is coherent, we have to switch away from it. That
4291 * leaves the dev_priv->kernel_context still active when
4292 * we actually suspend, and its image in memory may not match the GPU
4293 * state. Fortunately, the kernel_context is disposable and we do
4294 * not rely on its state.
4295 */
4296 ret = i915_gem_switch_to_kernel_context(dev_priv);
4297 if (ret)
4298 goto err;
4299
Chris Wilsondcff85c2016-08-05 10:14:11 +01004300 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004301 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004302 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004303
Chris Wilsonc0336662016-05-06 15:40:21 +01004304 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004305
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004306 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004307 mutex_unlock(&dev->struct_mutex);
4308
Chris Wilson737b1502015-01-26 18:03:03 +02004309 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004310 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4311 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004312
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004313 /* Assert that we sucessfully flushed all the work and
4314 * reset the GPU back to its idle, low power state.
4315 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004316 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004317
Eric Anholt673a3942008-07-30 12:06:12 -07004318 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004319
4320err:
4321 mutex_unlock(&dev->struct_mutex);
4322 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004323}
4324
Chris Wilson5ab57c72016-07-15 14:56:20 +01004325void i915_gem_resume(struct drm_device *dev)
4326{
4327 struct drm_i915_private *dev_priv = to_i915(dev);
4328
4329 mutex_lock(&dev->struct_mutex);
4330 i915_gem_restore_gtt_mappings(dev);
4331
4332 /* As we didn't flush the kernel context before suspend, we cannot
4333 * guarantee that the context image is complete. So let's just reset
4334 * it and start again.
4335 */
4336 if (i915.enable_execlists)
4337 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4338
4339 mutex_unlock(&dev->struct_mutex);
4340}
4341
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004342void i915_gem_init_swizzling(struct drm_device *dev)
4343{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004344 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004345
Daniel Vetter11782b02012-01-31 16:47:55 +01004346 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004347 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4348 return;
4349
4350 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4351 DISP_TILE_SURFACE_SWIZZLING);
4352
Daniel Vetter11782b02012-01-31 16:47:55 +01004353 if (IS_GEN5(dev))
4354 return;
4355
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004356 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4357 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004358 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004359 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004360 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004361 else if (IS_GEN8(dev))
4362 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004363 else
4364 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004365}
Daniel Vettere21af882012-02-09 20:53:27 +01004366
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004367static void init_unused_ring(struct drm_device *dev, u32 base)
4368{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004369 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004370
4371 I915_WRITE(RING_CTL(base), 0);
4372 I915_WRITE(RING_HEAD(base), 0);
4373 I915_WRITE(RING_TAIL(base), 0);
4374 I915_WRITE(RING_START(base), 0);
4375}
4376
4377static void init_unused_rings(struct drm_device *dev)
4378{
4379 if (IS_I830(dev)) {
4380 init_unused_ring(dev, PRB1_BASE);
4381 init_unused_ring(dev, SRB0_BASE);
4382 init_unused_ring(dev, SRB1_BASE);
4383 init_unused_ring(dev, SRB2_BASE);
4384 init_unused_ring(dev, SRB3_BASE);
4385 } else if (IS_GEN2(dev)) {
4386 init_unused_ring(dev, SRB0_BASE);
4387 init_unused_ring(dev, SRB1_BASE);
4388 } else if (IS_GEN3(dev)) {
4389 init_unused_ring(dev, PRB1_BASE);
4390 init_unused_ring(dev, PRB2_BASE);
4391 }
4392}
4393
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004394int
4395i915_gem_init_hw(struct drm_device *dev)
4396{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004397 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004398 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004399 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004400
Chris Wilson5e4f5182015-02-13 14:35:59 +00004401 /* Double layer security blanket, see i915_gem_init() */
4402 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4403
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004404 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004405 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004406
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004407 if (IS_HASWELL(dev))
4408 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4409 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004410
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004411 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004412 if (IS_IVYBRIDGE(dev)) {
4413 u32 temp = I915_READ(GEN7_MSG_CTL);
4414 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4415 I915_WRITE(GEN7_MSG_CTL, temp);
4416 } else if (INTEL_INFO(dev)->gen >= 7) {
4417 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4418 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4419 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4420 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004421 }
4422
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004423 i915_gem_init_swizzling(dev);
4424
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004425 /*
4426 * At least 830 can leave some of the unused rings
4427 * "active" (ie. head != tail) after resume which
4428 * will prevent c3 entry. Makes sure all unused rings
4429 * are totally idle.
4430 */
4431 init_unused_rings(dev);
4432
Dave Gordoned54c1a2016-01-19 19:02:54 +00004433 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004434
John Harrison4ad2fd82015-06-18 13:11:20 +01004435 ret = i915_ppgtt_init_hw(dev);
4436 if (ret) {
4437 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4438 goto out;
4439 }
4440
4441 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004442 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004443 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004444 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004445 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004446 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004447
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004448 intel_mocs_init_l3cc_table(dev);
4449
Alex Dai33a732f2015-08-12 15:43:36 +01004450 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004451 ret = intel_guc_setup(dev);
4452 if (ret)
4453 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004454
Chris Wilson5e4f5182015-02-13 14:35:59 +00004455out:
4456 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004457 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004458}
4459
Chris Wilson39df9192016-07-20 13:31:57 +01004460bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4461{
4462 if (INTEL_INFO(dev_priv)->gen < 6)
4463 return false;
4464
4465 /* TODO: make semaphores and Execlists play nicely together */
4466 if (i915.enable_execlists)
4467 return false;
4468
4469 if (value >= 0)
4470 return value;
4471
4472#ifdef CONFIG_INTEL_IOMMU
4473 /* Enable semaphores on SNB when IO remapping is off */
4474 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4475 return false;
4476#endif
4477
4478 return true;
4479}
4480
Chris Wilson1070a422012-04-24 15:47:41 +01004481int i915_gem_init(struct drm_device *dev)
4482{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004483 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004484 int ret;
4485
Chris Wilson1070a422012-04-24 15:47:41 +01004486 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004487
Oscar Mateoa83014d2014-07-24 17:04:21 +01004488 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004489 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004490 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004491 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004492 }
4493
Chris Wilson5e4f5182015-02-13 14:35:59 +00004494 /* This is just a security blanket to placate dragons.
4495 * On some systems, we very sporadically observe that the first TLBs
4496 * used by the CS may be stale, despite us poking the TLB reset. If
4497 * we hold the forcewake during initialisation these problems
4498 * just magically go away.
4499 */
4500 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4501
Chris Wilson72778cb2016-05-19 16:17:16 +01004502 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004503
4504 ret = i915_gem_init_ggtt(dev_priv);
4505 if (ret)
4506 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004507
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004508 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004509 if (ret)
4510 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004511
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004512 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004513 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004514 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004515
4516 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004517 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004518 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004519 * wedged. But we only want to do this where the GPU is angry,
4520 * for all other failure, such as an allocation failure, bail.
4521 */
4522 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004523 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004524 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004525 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004526
4527out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004528 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004529 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004530
Chris Wilson60990322014-04-09 09:19:42 +01004531 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004532}
4533
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004534void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004535i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004536{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004537 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004538 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004539
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004540 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004541 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004542}
4543
Chris Wilson64193402010-10-24 12:38:05 +01004544static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004545init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004546{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004547 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004548}
4549
Eric Anholt673a3942008-07-30 12:06:12 -07004550void
Imre Deak40ae4e12016-03-16 14:54:03 +02004551i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4552{
Chris Wilson91c8a322016-07-05 10:40:23 +01004553 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004554 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004555
4556 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4557 !IS_CHERRYVIEW(dev_priv))
4558 dev_priv->num_fence_regs = 32;
4559 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4560 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4561 dev_priv->num_fence_regs = 16;
4562 else
4563 dev_priv->num_fence_regs = 8;
4564
Chris Wilsonc0336662016-05-06 15:40:21 +01004565 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004566 dev_priv->num_fence_regs =
4567 I915_READ(vgtif_reg(avail_rs.fence_num));
4568
4569 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004570 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4571 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4572
4573 fence->i915 = dev_priv;
4574 fence->id = i;
4575 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4576 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004577 i915_gem_restore_fences(dev);
4578
4579 i915_gem_detect_bit_6_swizzle(dev);
4580}
4581
4582void
Imre Deakd64aa092016-01-19 15:26:29 +02004583i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004585 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004586 int i;
4587
Chris Wilsonefab6d82015-04-07 16:20:57 +01004588 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004589 kmem_cache_create("i915_gem_object",
4590 sizeof(struct drm_i915_gem_object), 0,
4591 SLAB_HWCACHE_ALIGN,
4592 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004593 dev_priv->vmas =
4594 kmem_cache_create("i915_gem_vma",
4595 sizeof(struct i915_vma), 0,
4596 SLAB_HWCACHE_ALIGN,
4597 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004598 dev_priv->requests =
4599 kmem_cache_create("i915_gem_request",
4600 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004601 SLAB_HWCACHE_ALIGN |
4602 SLAB_RECLAIM_ACCOUNT |
4603 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004604 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004605
Ben Widawskya33afea2013-09-17 21:12:45 -07004606 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004607 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4608 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004609 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004610 for (i = 0; i < I915_NUM_ENGINES; i++)
4611 init_engine_lists(&dev_priv->engine[i]);
Chris Wilson67d97da2016-07-04 08:08:31 +01004612 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004613 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004614 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004615 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004616 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004617 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004618
Chris Wilson72bfa192010-12-19 11:42:05 +00004619 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4620
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004621 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004622
Chris Wilsonce453d82011-02-21 14:43:56 +00004623 dev_priv->mm.interruptible = true;
4624
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004625 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4626
Chris Wilsonb5add952016-08-04 16:32:36 +01004627 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004628}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004629
Imre Deakd64aa092016-01-19 15:26:29 +02004630void i915_gem_load_cleanup(struct drm_device *dev)
4631{
4632 struct drm_i915_private *dev_priv = to_i915(dev);
4633
4634 kmem_cache_destroy(dev_priv->requests);
4635 kmem_cache_destroy(dev_priv->vmas);
4636 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004637
4638 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4639 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004640}
4641
Chris Wilson461fb992016-05-14 07:26:33 +01004642int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4643{
4644 struct drm_i915_gem_object *obj;
4645
4646 /* Called just before we write the hibernation image.
4647 *
4648 * We need to update the domain tracking to reflect that the CPU
4649 * will be accessing all the pages to create and restore from the
4650 * hibernation, and so upon restoration those pages will be in the
4651 * CPU domain.
4652 *
4653 * To make sure the hibernation image contains the latest state,
4654 * we update that state just before writing out the image.
4655 */
4656
4657 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4658 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4659 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4660 }
4661
4662 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4663 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4664 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4665 }
4666
4667 return 0;
4668}
4669
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004670void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004671{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004672 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004673 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004674
4675 /* Clean up our request list when the client is going away, so that
4676 * later retire_requests won't dereference our soon-to-be-gone
4677 * file_priv.
4678 */
Chris Wilson1c255952010-09-26 11:03:27 +01004679 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004680 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004681 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004682 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004683
Chris Wilson2e1b8732015-04-27 13:41:22 +01004684 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004685 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004686 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004687 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004688 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004689}
4690
4691int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4692{
4693 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004694 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004695
4696 DRM_DEBUG_DRIVER("\n");
4697
4698 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4699 if (!file_priv)
4700 return -ENOMEM;
4701
4702 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004703 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004704 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004705 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004706
4707 spin_lock_init(&file_priv->mm.lock);
4708 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004709
Chris Wilsonc80ff162016-07-27 09:07:27 +01004710 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004711
Ben Widawskye422b882013-12-06 14:10:58 -08004712 ret = i915_gem_context_open(dev, file);
4713 if (ret)
4714 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004715
Ben Widawskye422b882013-12-06 14:10:58 -08004716 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004717}
4718
Daniel Vetterb680c372014-09-19 18:27:27 +02004719/**
4720 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004721 * @old: current GEM buffer for the frontbuffer slots
4722 * @new: new GEM buffer for the frontbuffer slots
4723 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004724 *
4725 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4726 * from @old and setting them in @new. Both @old and @new can be NULL.
4727 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004728void i915_gem_track_fb(struct drm_i915_gem_object *old,
4729 struct drm_i915_gem_object *new,
4730 unsigned frontbuffer_bits)
4731{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004732 /* Control of individual bits within the mask are guarded by
4733 * the owning plane->mutex, i.e. we can never see concurrent
4734 * manipulation of individual bits. But since the bitfield as a whole
4735 * is updated using RMW, we need to use atomics in order to update
4736 * the bits.
4737 */
4738 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4739 sizeof(atomic_t) * BITS_PER_BYTE);
4740
Daniel Vettera071fa02014-06-18 23:28:09 +02004741 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004742 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4743 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004744 }
4745
4746 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004747 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4748 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004749 }
4750}
4751
Dave Gordon033908a2015-12-10 18:51:23 +00004752/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4753struct page *
4754i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4755{
4756 struct page *page;
4757
4758 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004759 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004760 return NULL;
4761
4762 page = i915_gem_object_get_page(obj, n);
4763 set_page_dirty(page);
4764 return page;
4765}
4766
Dave Gordonea702992015-07-09 19:29:02 +01004767/* Allocate a new GEM object and fill it with the supplied data */
4768struct drm_i915_gem_object *
4769i915_gem_object_create_from_data(struct drm_device *dev,
4770 const void *data, size_t size)
4771{
4772 struct drm_i915_gem_object *obj;
4773 struct sg_table *sg;
4774 size_t bytes;
4775 int ret;
4776
Dave Gordond37cd8a2016-04-22 19:14:32 +01004777 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004778 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004779 return obj;
4780
4781 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4782 if (ret)
4783 goto fail;
4784
4785 ret = i915_gem_object_get_pages(obj);
4786 if (ret)
4787 goto fail;
4788
4789 i915_gem_object_pin_pages(obj);
4790 sg = obj->pages;
4791 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004792 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004793 i915_gem_object_unpin_pages(obj);
4794
4795 if (WARN_ON(bytes != size)) {
4796 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4797 ret = -EFAULT;
4798 goto fail;
4799 }
4800
4801 return obj;
4802
4803fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004804 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004805 return ERR_PTR(ret);
4806}