blob: f0cfbb9ee12cc3ae4e3ae1bb1025cb7c63f327d9 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Chris Wilson73aa8082010-09-30 11:46:12 +0100133 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100135 struct i915_gtt *ggtt = &dev_priv->gtt;
136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
142 if (vma->pin_count)
143 pinned += vma->node.size;
144 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700149 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
275 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
492 if (!obj->base.filp)
493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300768 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700769 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200772 int page_offset, page_length, ret;
773
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100774 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200775 if (ret)
776 goto out;
777
778 ret = i915_gem_object_set_to_gtt_domain(obj, true);
779 if (ret)
780 goto out_unpin;
781
782 ret = i915_gem_object_put_fence(obj);
783 if (ret)
784 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200786 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700787 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700789 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700791 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200792
Eric Anholt673a3942008-07-30 12:06:12 -0700793 while (remain > 0) {
794 /* Operation in this page
795 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 page_base = offset & PAGE_MASK;
801 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 page_length = remain;
803 if ((page_offset + remain) > PAGE_SIZE)
804 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Keith Packard0839ccb2008-10-30 19:38:48 -0700806 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 * source page isn't available. Return the error and we'll
808 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800810 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200811 page_offset, user_data, page_length)) {
812 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200813 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200814 }
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700819 }
Eric Anholt673a3942008-07-30 12:06:12 -0700820
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200821out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700822 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200823out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800824 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200825out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Per-page copy function for the shmem pwrite fastpath.
830 * Flushes invalid cachelines before writing to the target if
831 * needs_clflush_before is set and flushes out any written cachelines after
832 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700833static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200834shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
835 char __user *user_data,
836 bool page_do_bit17_swizzling,
837 bool needs_clflush_before,
838 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700839{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200844 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 vaddr = kmap_atomic(page);
847 if (needs_clflush_before)
848 drm_clflush_virt_range(vaddr + shmem_page_offset,
849 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000850 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
851 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852 if (needs_clflush_after)
853 drm_clflush_virt_range(vaddr + shmem_page_offset,
854 page_length);
855 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700856
Chris Wilson755d2212012-09-04 21:02:55 +0100857 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858}
859
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860/* Only difference to the fast-path function is that this can handle bit17
861 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700862static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
864 char __user *user_data,
865 bool page_do_bit17_swizzling,
866 bool needs_clflush_before,
867 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700868{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 char *vaddr;
870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200873 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200874 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
875 page_length,
876 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 if (page_do_bit17_swizzling)
878 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100879 user_data,
880 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 else
882 ret = __copy_from_user(vaddr + shmem_page_offset,
883 user_data,
884 page_length);
885 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
887 page_length,
888 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890
Chris Wilson755d2212012-09-04 21:02:55 +0100891 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700892}
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894static int
Daniel Vettere244a442012-03-25 19:47:28 +0200895i915_gem_shmem_pwrite(struct drm_device *dev,
896 struct drm_i915_gem_object *obj,
897 struct drm_i915_gem_pwrite *args,
898 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700899{
Eric Anholt40123c12009-03-09 13:42:30 -0700900 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100901 loff_t offset;
902 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100903 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100904 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200905 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200906 int needs_clflush_after = 0;
907 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200908 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700909
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200910 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 remain = args->size;
912
Daniel Vetter8c599672011-12-14 13:57:31 +0100913 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700914
Daniel Vetter58642882012-03-25 19:47:37 +0200915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
916 /* If we're not in the cpu write domain, set ourself into the gtt
917 * write domain and manually flush cachelines (if required). This
918 * optimizes for the case when the gpu will use the data
919 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100920 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700921 ret = i915_gem_object_wait_rendering(obj, false);
922 if (ret)
923 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100925 /* Same trick applies to invalidate partially written cachelines read
926 * before writing. */
927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
928 needs_clflush_before =
929 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200930
Chris Wilson755d2212012-09-04 21:02:55 +0100931 ret = i915_gem_object_get_pages(obj);
932 if (ret)
933 return ret;
934
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700935 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200936
Chris Wilson755d2212012-09-04 21:02:55 +0100937 i915_gem_object_pin_pages(obj);
938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
Imre Deak67d5a502013-02-18 19:28:02 +0200942 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
943 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200944 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200945 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100946
Chris Wilson9da3da62012-06-01 15:20:22 +0100947 if (remain <= 0)
948 break;
949
Eric Anholt40123c12009-03-09 13:42:30 -0700950 /* Operation in this page
951 *
Eric Anholt40123c12009-03-09 13:42:30 -0700952 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * page_length = bytes to copy for this page
954 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100955 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700960
Daniel Vetter58642882012-03-25 19:47:37 +0200961 /* If we don't overwrite a cacheline completely we need to be
962 * careful to have up-to-date data by first clflushing. Don't
963 * overcomplicate things and flush the entire patch. */
964 partial_cacheline_write = needs_clflush_before &&
965 ((shmem_page_offset | page_length)
966 & (boot_cpu_data.x86_clflush_size - 1));
967
Daniel Vetter8c599672011-12-14 13:57:31 +0100968 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
969 (page_to_phys(page) & (1 << 17)) != 0;
970
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
972 user_data, page_do_bit17_swizzling,
973 partial_cacheline_write,
974 needs_clflush_after);
975 if (ret == 0)
976 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vettere244a442012-03-25 19:47:28 +0200978 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200980 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
981 user_data, page_do_bit17_swizzling,
982 partial_cacheline_write,
983 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700984
Daniel Vettere244a442012-03-25 19:47:28 +0200985 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100986
Chris Wilson755d2212012-09-04 21:02:55 +0100987 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100989
Chris Wilson17793c92014-03-07 08:30:36 +0000990next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700991 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100992 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700993 offset += page_length;
994 }
995
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100996out:
Chris Wilson755d2212012-09-04 21:02:55 +0100997 i915_gem_object_unpin_pages(obj);
998
Daniel Vettere244a442012-03-25 19:47:28 +0200999 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001000 /*
1001 * Fixup: Flush cpu caches in case we didn't flush the dirty
1002 * cachelines in-line while writing and the object moved
1003 * out of the cpu write domain while we've dropped the lock.
1004 */
1005 if (!needs_clflush_after &&
1006 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001007 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001008 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001009 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001010 }
Eric Anholt40123c12009-03-09 13:42:30 -07001011
Daniel Vetter58642882012-03-25 19:47:37 +02001012 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001013 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001014 else
1015 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001016
Rodrigo Vivide152b62015-07-07 16:28:51 -07001017 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001019}
1020
1021/**
1022 * Writes data to the object referenced by handle.
1023 *
1024 * On error, the contents of the buffer that were to be modified are undefined.
1025 */
1026int
1027i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001029{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001030 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001031 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001032 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001033 int ret;
1034
1035 if (args->size == 0)
1036 return 0;
1037
1038 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001039 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001040 args->size))
1041 return -EFAULT;
1042
Jani Nikulad330a952014-01-21 11:24:25 +02001043 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001044 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1045 args->size);
1046 if (ret)
1047 return -EFAULT;
1048 }
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 intel_runtime_pm_get(dev_priv);
1051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001054 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001055
Chris Wilson05394f32010-11-08 19:18:58 +00001056 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001058 ret = -ENOENT;
1059 goto unlock;
1060 }
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Chris Wilson7dcd2492010-09-26 20:21:44 +01001062 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001063 if (args->offset > obj->base.size ||
1064 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001065 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 }
1068
Daniel Vetter1286ff72012-05-10 15:25:09 +02001069 /* prime objects have no backing filp to GEM pread/pwrite
1070 * pages from.
1071 */
1072 if (!obj->base.filp) {
1073 ret = -EINVAL;
1074 goto out;
1075 }
1076
Chris Wilsondb53a302011-02-03 11:57:46 +00001077 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1078
Daniel Vetter935aaa62012-03-25 19:47:35 +02001079 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1081 * it would end up going through the fenced access, and we'll get
1082 * different detiling behavior between reading and writing.
1083 * pread/pwrite currently are reading and writing from the CPU
1084 * perspective, requiring manual detiling by the client.
1085 */
Chris Wilson2c225692013-08-09 12:26:45 +01001086 if (obj->tiling_mode == I915_TILING_NONE &&
1087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1088 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001089 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 /* Note that the gtt paths might fail with non-page-backed user
1091 * pointers (e.g. gtt mappings when moving data between
1092 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001093 }
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson6a2c4232014-11-04 04:51:40 -08001095 if (ret == -EFAULT || ret == -ENOSPC) {
1096 if (obj->phys_handle)
1097 ret = i915_gem_phys_pwrite(obj, args, file);
1098 else
1099 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1100 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001101
Chris Wilson35b62a82010-09-26 20:23:38 +01001102out:
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001104unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001105 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001106put_rpm:
1107 intel_runtime_pm_put(dev_priv);
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
Chris Wilsonb3612372012-08-24 09:35:08 +01001112int
Daniel Vetter33196de2012-11-14 17:14:05 +01001113i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001114 bool interruptible)
1115{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001116 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001122 /* Recovery complete, but the reset failed ... */
1123 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001124 return -EIO;
1125
McAulay, Alistair6689c162014-08-15 18:51:35 +01001126 /*
1127 * Check if GPU Reset is in progress - we need intel_ring_begin
1128 * to work properly to reinit the hw state while the gpu is
1129 * still marked as reset-in-progress. Handle this with a flag.
1130 */
1131 if (!error->reload_in_reset)
1132 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001133 }
1134
1135 return 0;
1136}
1137
Chris Wilson094f9a52013-09-25 17:34:55 +01001138static void fake_irq(unsigned long data)
1139{
1140 wake_up_process((struct task_struct *)data);
1141}
1142
1143static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001145{
1146 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1147}
1148
Daniel Vettereed29a52015-05-21 14:21:25 +02001149static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001150{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001151 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001152
Daniel Vettereed29a52015-05-21 14:21:25 +02001153 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001154 return -EBUSY;
1155
1156 timeout = jiffies + 1;
1157 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001158 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001159 return 0;
1160
1161 if (time_after_eq(jiffies, timeout))
1162 break;
1163
1164 cpu_relax_lowlatency();
1165 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001166 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001167 return 0;
1168
1169 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170}
1171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172/**
John Harrison9c654812014-11-24 18:49:35 +00001173 * __i915_wait_request - wait until execution of request has finished
1174 * @req: duh!
1175 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001176 * @interruptible: do an interruptible wait (normally yes)
1177 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1178 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001179 * Note: It is of utmost importance that the passed in seqno and reset_counter
1180 * values have been read by the caller in an smp safe manner. Where read-side
1181 * locks are involved, it is sufficient to read the reset_counter before
1182 * unlocking the lock that protects the seqno. For lockless tricks, the
1183 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1184 * inserted.
1185 *
John Harrison9c654812014-11-24 18:49:35 +00001186 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001187 * errno with remaining time filled in timeout argument.
1188 */
John Harrison9c654812014-11-24 18:49:35 +00001189int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001190 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001191 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001192 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001193 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001194{
John Harrison9c654812014-11-24 18:49:35 +00001195 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001196 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001197 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001198 const bool irq_test_in_progress =
1199 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001200 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001201 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001202 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001203 int ret;
1204
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001205 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001206
Chris Wilsonb4716182015-04-27 13:41:17 +01001207 if (list_empty(&req->list))
1208 return 0;
1209
John Harrison1b5a4332014-11-24 18:49:42 +00001210 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001211 return 0;
1212
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001213 timeout_expire = timeout ?
1214 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001215
Chris Wilson2e1b8732015-04-27 13:41:22 +01001216 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001217 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001218
Chris Wilson094f9a52013-09-25 17:34:55 +01001219 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001220 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001221 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001222
1223 /* Optimistic spin for the next jiffie before touching IRQs */
1224 ret = __i915_spin_request(req);
1225 if (ret == 0)
1226 goto out;
1227
1228 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1229 ret = -ENODEV;
1230 goto out;
1231 }
1232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 for (;;) {
1234 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Chris Wilson094f9a52013-09-25 17:34:55 +01001236 prepare_to_wait(&ring->irq_queue, &wait,
1237 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001238
Daniel Vetterf69061b2012-12-06 09:01:42 +01001239 /* We need to check whether any gpu reset happened in between
1240 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001241 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1242 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1243 * is truely gone. */
1244 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1245 if (ret == 0)
1246 ret = -EAGAIN;
1247 break;
1248 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001249
John Harrison1b5a4332014-11-24 18:49:42 +00001250 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 ret = 0;
1252 break;
1253 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001254
Chris Wilson094f9a52013-09-25 17:34:55 +01001255 if (interruptible && signal_pending(current)) {
1256 ret = -ERESTARTSYS;
1257 break;
1258 }
1259
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001260 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 ret = -ETIME;
1262 break;
1263 }
1264
1265 timer.function = NULL;
1266 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001267 unsigned long expire;
1268
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001270 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001271 mod_timer(&timer, expire);
1272 }
1273
Chris Wilson5035c272013-10-04 09:58:46 +01001274 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001275
Chris Wilson094f9a52013-09-25 17:34:55 +01001276 if (timer.function) {
1277 del_singleshot_timer_sync(&timer);
1278 destroy_timer_on_stack(&timer);
1279 }
1280 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001281 if (!irq_test_in_progress)
1282 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001283
1284 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Chris Wilson2def4ad92015-04-07 16:20:41 +01001286out:
1287 now = ktime_get_raw_ns();
1288 trace_i915_gem_request_wait_end(req);
1289
Chris Wilsonb3612372012-08-24 09:35:08 +01001290 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001291 s64 tres = *timeout - (now - before);
1292
1293 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001294
1295 /*
1296 * Apparently ktime isn't accurate enough and occasionally has a
1297 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1298 * things up to make the test happy. We allow up to 1 jiffy.
1299 *
1300 * This is a regrssion from the timespec->ktime conversion.
1301 */
1302 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1303 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001304 }
1305
Chris Wilson094f9a52013-09-25 17:34:55 +01001306 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307}
1308
John Harrisonfcfa423c2015-05-29 17:44:12 +01001309int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1310 struct drm_file *file)
1311{
1312 struct drm_i915_private *dev_private;
1313 struct drm_i915_file_private *file_priv;
1314
1315 WARN_ON(!req || !file || req->file_priv);
1316
1317 if (!req || !file)
1318 return -EINVAL;
1319
1320 if (req->file_priv)
1321 return -EINVAL;
1322
1323 dev_private = req->ring->dev->dev_private;
1324 file_priv = file->driver_priv;
1325
1326 spin_lock(&file_priv->mm.lock);
1327 req->file_priv = file_priv;
1328 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1329 spin_unlock(&file_priv->mm.lock);
1330
1331 req->pid = get_pid(task_pid(current));
1332
1333 return 0;
1334}
1335
Chris Wilsonb4716182015-04-27 13:41:17 +01001336static inline void
1337i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1338{
1339 struct drm_i915_file_private *file_priv = request->file_priv;
1340
1341 if (!file_priv)
1342 return;
1343
1344 spin_lock(&file_priv->mm.lock);
1345 list_del(&request->client_list);
1346 request->file_priv = NULL;
1347 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001348
1349 put_pid(request->pid);
1350 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001351}
1352
1353static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1354{
1355 trace_i915_gem_request_retire(request);
1356
1357 /* We know the GPU must have read the request to have
1358 * sent us the seqno + interrupt, so use the position
1359 * of tail of the request to update the last known position
1360 * of the GPU head.
1361 *
1362 * Note this requires that we are always called in request
1363 * completion order.
1364 */
1365 request->ringbuf->last_retired_head = request->postfix;
1366
1367 list_del_init(&request->list);
1368 i915_gem_request_remove_from_client(request);
1369
Chris Wilsonb4716182015-04-27 13:41:17 +01001370 i915_gem_request_unreference(request);
1371}
1372
1373static void
1374__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375{
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392}
1393
Chris Wilsonb3612372012-08-24 09:35:08 +01001394/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001395 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001396 * request and object lists appropriately for that event.
1397 */
1398int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001399i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001400{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 int ret;
1405
Daniel Vettera4b3a572014-11-26 14:17:05 +01001406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001413
Daniel Vetter33196de2012-11-14 17:14:05 +01001414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 if (ret)
1416 return ret;
1417
Chris Wilsonb4716182015-04-27 13:41:17 +01001418 ret = __i915_wait_request(req,
1419 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001420 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001421 if (ret)
1422 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001423
Chris Wilsonb4716182015-04-27 13:41:17 +01001424 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001425 return 0;
1426}
1427
Chris Wilsonb3612372012-08-24 09:35:08 +01001428/**
1429 * Ensures that all rendering to the object has completed and the object is
1430 * safe to unbind from the GTT or access from the CPU.
1431 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001432int
Chris Wilsonb3612372012-08-24 09:35:08 +01001433i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1434 bool readonly)
1435{
Chris Wilsonb4716182015-04-27 13:41:17 +01001436 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001437
Chris Wilsonb4716182015-04-27 13:41:17 +01001438 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001439 return 0;
1440
Chris Wilsonb4716182015-04-27 13:41:17 +01001441 if (readonly) {
1442 if (obj->last_write_req != NULL) {
1443 ret = i915_wait_request(obj->last_write_req);
1444 if (ret)
1445 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001446
Chris Wilsonb4716182015-04-27 13:41:17 +01001447 i = obj->last_write_req->ring->id;
1448 if (obj->last_read_req[i] == obj->last_write_req)
1449 i915_gem_object_retire__read(obj, i);
1450 else
1451 i915_gem_object_retire__write(obj);
1452 }
1453 } else {
1454 for (i = 0; i < I915_NUM_RINGS; i++) {
1455 if (obj->last_read_req[i] == NULL)
1456 continue;
1457
1458 ret = i915_wait_request(obj->last_read_req[i]);
1459 if (ret)
1460 return ret;
1461
1462 i915_gem_object_retire__read(obj, i);
1463 }
1464 RQ_BUG_ON(obj->active);
1465 }
1466
1467 return 0;
1468}
1469
1470static void
1471i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1472 struct drm_i915_gem_request *req)
1473{
1474 int ring = req->ring->id;
1475
1476 if (obj->last_read_req[ring] == req)
1477 i915_gem_object_retire__read(obj, ring);
1478 else if (obj->last_write_req == req)
1479 i915_gem_object_retire__write(obj);
1480
1481 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001482}
1483
Chris Wilson3236f572012-08-24 09:35:09 +01001484/* A nonblocking variant of the above wait. This is a highly dangerous routine
1485 * as the object state may change during this call.
1486 */
1487static __must_check int
1488i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001489 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001490 bool readonly)
1491{
1492 struct drm_device *dev = obj->base.dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001494 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001495 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001496 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001497
1498 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1499 BUG_ON(!dev_priv->mm.interruptible);
1500
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001502 return 0;
1503
Daniel Vetter33196de2012-11-14 17:14:05 +01001504 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001505 if (ret)
1506 return ret;
1507
Daniel Vetterf69061b2012-12-06 09:01:42 +01001508 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001509
Chris Wilsonb4716182015-04-27 13:41:17 +01001510 if (readonly) {
1511 struct drm_i915_gem_request *req;
1512
1513 req = obj->last_write_req;
1514 if (req == NULL)
1515 return 0;
1516
Chris Wilsonb4716182015-04-27 13:41:17 +01001517 requests[n++] = i915_gem_request_reference(req);
1518 } else {
1519 for (i = 0; i < I915_NUM_RINGS; i++) {
1520 struct drm_i915_gem_request *req;
1521
1522 req = obj->last_read_req[i];
1523 if (req == NULL)
1524 continue;
1525
Chris Wilsonb4716182015-04-27 13:41:17 +01001526 requests[n++] = i915_gem_request_reference(req);
1527 }
1528 }
1529
1530 mutex_unlock(&dev->struct_mutex);
1531 for (i = 0; ret == 0 && i < n; i++)
1532 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001533 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001534 mutex_lock(&dev->struct_mutex);
1535
Chris Wilsonb4716182015-04-27 13:41:17 +01001536 for (i = 0; i < n; i++) {
1537 if (ret == 0)
1538 i915_gem_object_retire_request(obj, requests[i]);
1539 i915_gem_request_unreference(requests[i]);
1540 }
1541
1542 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001543}
1544
Chris Wilson2e1b8732015-04-27 13:41:22 +01001545static struct intel_rps_client *to_rps_client(struct drm_file *file)
1546{
1547 struct drm_i915_file_private *fpriv = file->driver_priv;
1548 return &fpriv->rps;
1549}
1550
Eric Anholt673a3942008-07-30 12:06:12 -07001551/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552 * Called when user space prepares to use an object with the CPU, either
1553 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001554 */
1555int
1556i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001558{
1559 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001561 uint32_t read_domains = args->read_domains;
1562 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 int ret;
1564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001566 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001567 return -EINVAL;
1568
Chris Wilson21d509e2009-06-06 09:46:02 +01001569 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001570 return -EINVAL;
1571
1572 /* Having something in the write domain implies it's in the read
1573 * domain, and only that read domain. Enforce that in the request.
1574 */
1575 if (write_domain != 0 && read_domains != write_domain)
1576 return -EINVAL;
1577
Chris Wilson76c1dec2010-09-25 11:22:51 +01001578 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001579 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001580 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001583 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -ENOENT;
1585 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001586 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001587
Chris Wilson3236f572012-08-24 09:35:09 +01001588 /* Try to flush the object off the GPU without holding the lock.
1589 * We will repeat the flush holding the lock in the normal manner
1590 * to catch cases where we are gazumped.
1591 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001592 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001593 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001594 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001595 if (ret)
1596 goto unref;
1597
Chris Wilson43566de2015-01-02 16:29:29 +05301598 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301600 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001601 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001602
Daniel Vetter031b6982015-06-26 19:35:16 +02001603 if (write_domain != 0)
1604 intel_fb_obj_invalidate(obj,
1605 write_domain == I915_GEM_DOMAIN_GTT ?
1606 ORIGIN_GTT : ORIGIN_CPU);
1607
Chris Wilson3236f572012-08-24 09:35:09 +01001608unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001609 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001610unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001611 mutex_unlock(&dev->struct_mutex);
1612 return ret;
1613}
1614
1615/**
1616 * Called when user space has done writes to this buffer
1617 */
1618int
1619i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001620 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001621{
1622 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001623 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001624 int ret = 0;
1625
Chris Wilson76c1dec2010-09-25 11:22:51 +01001626 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001627 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001628 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001631 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001632 ret = -ENOENT;
1633 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001634 }
1635
Eric Anholt673a3942008-07-30 12:06:12 -07001636 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001637 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001638 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001641unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001642 mutex_unlock(&dev->struct_mutex);
1643 return ret;
1644}
1645
1646/**
1647 * Maps the contents of an object, returning the address it is mapped
1648 * into.
1649 *
1650 * While the mapping holds a reference on the contents of the object, it doesn't
1651 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001652 *
1653 * IMPORTANT:
1654 *
1655 * DRM driver writers who look a this function as an example for how to do GEM
1656 * mmap support, please don't implement mmap support like here. The modern way
1657 * to implement DRM mmap support is with an mmap offset ioctl (like
1658 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1659 * That way debug tooling like valgrind will understand what's going on, hiding
1660 * the mmap call in a driver private ioctl will break that. The i915 driver only
1661 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001662 */
1663int
1664i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001665 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001666{
1667 struct drm_i915_gem_mmap *args = data;
1668 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001669 unsigned long addr;
1670
Akash Goel1816f922015-01-02 16:29:30 +05301671 if (args->flags & ~(I915_MMAP_WC))
1672 return -EINVAL;
1673
1674 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1675 return -ENODEV;
1676
Chris Wilson05394f32010-11-08 19:18:58 +00001677 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001678 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001679 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001680
Daniel Vetter1286ff72012-05-10 15:25:09 +02001681 /* prime objects have no backing filp to GEM mmap
1682 * pages from.
1683 */
1684 if (!obj->filp) {
1685 drm_gem_object_unreference_unlocked(obj);
1686 return -EINVAL;
1687 }
1688
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001689 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001690 PROT_READ | PROT_WRITE, MAP_SHARED,
1691 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301692 if (args->flags & I915_MMAP_WC) {
1693 struct mm_struct *mm = current->mm;
1694 struct vm_area_struct *vma;
1695
1696 down_write(&mm->mmap_sem);
1697 vma = find_vma(mm, addr);
1698 if (vma)
1699 vma->vm_page_prot =
1700 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1701 else
1702 addr = -ENOMEM;
1703 up_write(&mm->mmap_sem);
1704 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001705 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001706 if (IS_ERR((void *)addr))
1707 return addr;
1708
1709 args->addr_ptr = (uint64_t) addr;
1710
1711 return 0;
1712}
1713
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714/**
1715 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001716 * @vma: VMA in question
1717 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001718 *
1719 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1720 * from userspace. The fault handler takes care of binding the object to
1721 * the GTT (if needed), allocating and programming a fence register (again,
1722 * only if needed based on whether the old reg is still valid or the object
1723 * is tiled) and inserting a new PTE into the faulting process.
1724 *
1725 * Note that the faulting process may involve evicting existing objects
1726 * from the GTT and/or fence registers to make room. So performance may
1727 * suffer if the GTT working set is large or there are few fence registers
1728 * left.
1729 */
1730int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1731{
Chris Wilson05394f32010-11-08 19:18:58 +00001732 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1733 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001734 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001735 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736 pgoff_t page_offset;
1737 unsigned long pfn;
1738 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001739 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001740
Paulo Zanonif65c9162013-11-27 18:20:34 -02001741 intel_runtime_pm_get(dev_priv);
1742
Jesse Barnesde151cf2008-11-12 10:03:55 -08001743 /* We don't use vmf->pgoff since that has the fake offset */
1744 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1745 PAGE_SHIFT;
1746
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001747 ret = i915_mutex_lock_interruptible(dev);
1748 if (ret)
1749 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001750
Chris Wilsondb53a302011-02-03 11:57:46 +00001751 trace_i915_gem_object_fault(obj, page_offset, true, write);
1752
Chris Wilson6e4930f2014-02-07 18:37:06 -02001753 /* Try to flush the object off the GPU first without holding the lock.
1754 * Upon reacquiring the lock, we will perform our sanity checks and then
1755 * repeat the flush holding the lock in the normal manner to catch cases
1756 * where we are gazumped.
1757 */
1758 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1759 if (ret)
1760 goto unlock;
1761
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001762 /* Access to snoopable pages through the GTT is incoherent. */
1763 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001764 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001765 goto unlock;
1766 }
1767
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001768 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001769 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1770 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001771 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001772
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001773 memset(&view, 0, sizeof(view));
1774 view.type = I915_GGTT_VIEW_PARTIAL;
1775 view.params.partial.offset = rounddown(page_offset, chunk_size);
1776 view.params.partial.size =
1777 min_t(unsigned int,
1778 chunk_size,
1779 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1780 view.params.partial.offset);
1781 }
1782
1783 /* Now pin it into the GTT if needed */
1784 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001785 if (ret)
1786 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787
Chris Wilsonc9839302012-11-20 10:45:17 +00001788 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1789 if (ret)
1790 goto unpin;
1791
1792 ret = i915_gem_object_get_fence(obj);
1793 if (ret)
1794 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001795
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001796 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001797 pfn = dev_priv->gtt.mappable_base +
1798 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001799 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001801 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1802 /* Overriding existing pages in partial view does not cause
1803 * us any trouble as TLBs are still valid because the fault
1804 * is due to userspace losing part of the mapping or never
1805 * having accessed it before (at this partials' range).
1806 */
1807 unsigned long base = vma->vm_start +
1808 (view.params.partial.offset << PAGE_SHIFT);
1809 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001810
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 for (i = 0; i < view.params.partial.size; i++) {
1812 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001813 if (ret)
1814 break;
1815 }
1816
1817 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001818 } else {
1819 if (!obj->fault_mappable) {
1820 unsigned long size = min_t(unsigned long,
1821 vma->vm_end - vma->vm_start,
1822 obj->base.size);
1823 int i;
1824
1825 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1826 ret = vm_insert_pfn(vma,
1827 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1828 pfn + i);
1829 if (ret)
1830 break;
1831 }
1832
1833 obj->fault_mappable = true;
1834 } else
1835 ret = vm_insert_pfn(vma,
1836 (unsigned long)vmf->virtual_address,
1837 pfn + page_offset);
1838 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001839unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001840 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001841unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001843out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001845 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001846 /*
1847 * We eat errors when the gpu is terminally wedged to avoid
1848 * userspace unduly crashing (gl has no provisions for mmaps to
1849 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1850 * and so needs to be reported.
1851 */
1852 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001853 ret = VM_FAULT_SIGBUS;
1854 break;
1855 }
Chris Wilson045e7692010-11-07 09:18:22 +00001856 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001857 /*
1858 * EAGAIN means the gpu is hung and we'll wait for the error
1859 * handler to reset everything when re-faulting in
1860 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001861 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001862 case 0:
1863 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001864 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001865 case -EBUSY:
1866 /*
1867 * EBUSY is ok: this just means that another thread
1868 * already did the job.
1869 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 ret = VM_FAULT_NOPAGE;
1871 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001872 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001873 ret = VM_FAULT_OOM;
1874 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001875 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001876 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001877 ret = VM_FAULT_SIGBUS;
1878 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001879 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001880 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_SIGBUS;
1882 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001884
1885 intel_runtime_pm_put(dev_priv);
1886 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887}
1888
1889/**
Chris Wilson901782b2009-07-10 08:18:50 +01001890 * i915_gem_release_mmap - remove physical page mappings
1891 * @obj: obj in question
1892 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001893 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001894 * relinquish ownership of the pages back to the system.
1895 *
1896 * It is vital that we remove the page mapping if we have mapped a tiled
1897 * object through the GTT and then lose the fence register due to
1898 * resource pressure. Similarly if the object has been moved out of the
1899 * aperture, than pages mapped into userspace must be revoked. Removing the
1900 * mapping will then trigger a page fault on the next user access, allowing
1901 * fixup by i915_gem_fault().
1902 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001903void
Chris Wilson05394f32010-11-08 19:18:58 +00001904i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001905{
Chris Wilson6299f992010-11-24 12:23:44 +00001906 if (!obj->fault_mappable)
1907 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001908
David Herrmann6796cb12014-01-03 14:24:19 +01001909 drm_vma_node_unmap(&obj->base.vma_node,
1910 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001911 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001912}
1913
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001914void
1915i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1916{
1917 struct drm_i915_gem_object *obj;
1918
1919 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1920 i915_gem_release_mmap(obj);
1921}
1922
Imre Deak0fa87792013-01-07 21:47:35 +02001923uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001924i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001925{
Chris Wilsone28f8712011-07-18 13:11:49 -07001926 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001927
1928 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001929 tiling_mode == I915_TILING_NONE)
1930 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001931
1932 /* Previous chips need a power-of-two fence region when tiling */
1933 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001936 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001937
Chris Wilsone28f8712011-07-18 13:11:49 -07001938 while (gtt_size < size)
1939 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001940
Chris Wilsone28f8712011-07-18 13:11:49 -07001941 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942}
1943
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944/**
1945 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1946 * @obj: object to check
1947 *
1948 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001949 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001950 */
Imre Deakd8651102013-01-07 21:47:33 +02001951uint32_t
1952i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1953 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001954{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955 /*
1956 * Minimum alignment is 4k (GTT page size), but might be greater
1957 * if a fence register is needed for the object.
1958 */
Imre Deakd8651102013-01-07 21:47:33 +02001959 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001960 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001961 return 4096;
1962
1963 /*
1964 * Previous chips need to be aligned to the size of the smallest
1965 * fence register that can contain the object.
1966 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001967 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001968}
1969
Chris Wilsond8cb5082012-08-11 15:41:03 +01001970static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1971{
1972 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1973 int ret;
1974
David Herrmann0de23972013-07-24 21:07:52 +02001975 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001976 return 0;
1977
Daniel Vetterda494d72012-12-20 15:11:16 +01001978 dev_priv->mm.shrinker_no_lock_stealing = true;
1979
Chris Wilsond8cb5082012-08-11 15:41:03 +01001980 ret = drm_gem_create_mmap_offset(&obj->base);
1981 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001982 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001983
1984 /* Badly fragmented mmap space? The only way we can recover
1985 * space is by destroying unwanted objects. We can't randomly release
1986 * mmap_offsets as userspace expects them to be persistent for the
1987 * lifetime of the objects. The closest we can is to release the
1988 * offsets on purgeable objects by truncating it and marking it purged,
1989 * which prevents userspace from ever using that object again.
1990 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001991 i915_gem_shrink(dev_priv,
1992 obj->base.size >> PAGE_SHIFT,
1993 I915_SHRINK_BOUND |
1994 I915_SHRINK_UNBOUND |
1995 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001996 ret = drm_gem_create_mmap_offset(&obj->base);
1997 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001998 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001999
2000 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002001 ret = drm_gem_create_mmap_offset(&obj->base);
2002out:
2003 dev_priv->mm.shrinker_no_lock_stealing = false;
2004
2005 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002006}
2007
2008static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2009{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002010 drm_gem_free_mmap_offset(&obj->base);
2011}
2012
Dave Airlieda6b51d2014-12-24 13:11:17 +10002013int
Dave Airlieff72145b2011-02-07 12:16:14 +10002014i915_gem_mmap_gtt(struct drm_file *file,
2015 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002016 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002017 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002018{
Chris Wilson05394f32010-11-08 19:18:58 +00002019 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002020 int ret;
2021
Chris Wilson76c1dec2010-09-25 11:22:51 +01002022 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002023 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002024 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025
Dave Airlieff72145b2011-02-07 12:16:14 +10002026 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002027 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002028 ret = -ENOENT;
2029 goto unlock;
2030 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002031
Chris Wilson05394f32010-11-08 19:18:58 +00002032 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002033 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002034 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002035 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002036 }
2037
Chris Wilsond8cb5082012-08-11 15:41:03 +01002038 ret = i915_gem_object_create_mmap_offset(obj);
2039 if (ret)
2040 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002041
David Herrmann0de23972013-07-24 21:07:52 +02002042 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002043
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002044out:
Chris Wilson05394f32010-11-08 19:18:58 +00002045 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002046unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002047 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002048 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049}
2050
Dave Airlieff72145b2011-02-07 12:16:14 +10002051/**
2052 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2053 * @dev: DRM device
2054 * @data: GTT mapping ioctl data
2055 * @file: GEM object info
2056 *
2057 * Simply returns the fake offset to userspace so it can mmap it.
2058 * The mmap call will end up in drm_gem_mmap(), which will set things
2059 * up so we can get faults in the handler above.
2060 *
2061 * The fault handler will take care of binding the object into the GTT
2062 * (since it may have been evicted to make room for something), allocating
2063 * a fence register, and mapping the appropriate aperture address into
2064 * userspace.
2065 */
2066int
2067i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2068 struct drm_file *file)
2069{
2070 struct drm_i915_gem_mmap_gtt *args = data;
2071
Dave Airlieda6b51d2014-12-24 13:11:17 +10002072 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002073}
2074
Daniel Vetter225067e2012-08-20 10:23:20 +02002075/* Immediately discard the backing storage */
2076static void
2077i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002078{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002079 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002080
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002081 if (obj->base.filp == NULL)
2082 return;
2083
Daniel Vetter225067e2012-08-20 10:23:20 +02002084 /* Our goal here is to return as much of the memory as
2085 * is possible back to the system as we are called from OOM.
2086 * To do this we must instruct the shmfs to drop all of its
2087 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002088 */
Chris Wilson55372522014-03-25 13:23:06 +00002089 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002090 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002091}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002092
Chris Wilson55372522014-03-25 13:23:06 +00002093/* Try to discard unwanted pages */
2094static void
2095i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002096{
Chris Wilson55372522014-03-25 13:23:06 +00002097 struct address_space *mapping;
2098
2099 switch (obj->madv) {
2100 case I915_MADV_DONTNEED:
2101 i915_gem_object_truncate(obj);
2102 case __I915_MADV_PURGED:
2103 return;
2104 }
2105
2106 if (obj->base.filp == NULL)
2107 return;
2108
2109 mapping = file_inode(obj->base.filp)->i_mapping,
2110 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002111}
2112
Chris Wilson5cdf5882010-09-27 15:51:07 +01002113static void
Chris Wilson05394f32010-11-08 19:18:58 +00002114i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Imre Deak90797e62013-02-18 19:28:03 +02002116 struct sg_page_iter sg_iter;
2117 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002118
Chris Wilson05394f32010-11-08 19:18:58 +00002119 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002120
Chris Wilson6c085a72012-08-20 11:40:46 +02002121 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2122 if (ret) {
2123 /* In the event of a disaster, abandon all caches and
2124 * hope for the best.
2125 */
2126 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002127 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002128 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2129 }
2130
Imre Deake2273302015-07-09 12:59:05 +03002131 i915_gem_gtt_finish_object(obj);
2132
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002133 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002134 i915_gem_object_save_bit_17_swizzle(obj);
2135
Chris Wilson05394f32010-11-08 19:18:58 +00002136 if (obj->madv == I915_MADV_DONTNEED)
2137 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002138
Imre Deak90797e62013-02-18 19:28:03 +02002139 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002140 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002141
Chris Wilson05394f32010-11-08 19:18:58 +00002142 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002143 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002144
Chris Wilson05394f32010-11-08 19:18:58 +00002145 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002146 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002147
Chris Wilson9da3da62012-06-01 15:20:22 +01002148 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002149 }
Chris Wilson05394f32010-11-08 19:18:58 +00002150 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002151
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 sg_free_table(obj->pages);
2153 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002154}
2155
Chris Wilsondd624af2013-01-15 12:39:35 +00002156int
Chris Wilson37e680a2012-06-07 15:38:42 +01002157i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2158{
2159 const struct drm_i915_gem_object_ops *ops = obj->ops;
2160
Chris Wilson2f745ad2012-09-04 21:02:58 +01002161 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002162 return 0;
2163
Chris Wilsona5570172012-09-04 21:02:54 +01002164 if (obj->pages_pin_count)
2165 return -EBUSY;
2166
Ben Widawsky98438772013-07-31 17:00:12 -07002167 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002168
Chris Wilsona2165e32012-12-03 11:49:00 +00002169 /* ->put_pages might need to allocate memory for the bit17 swizzle
2170 * array, hence protect them from being reaped by removing them from gtt
2171 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002172 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002173
Chris Wilson37e680a2012-06-07 15:38:42 +01002174 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002175 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002176
Chris Wilson55372522014-03-25 13:23:06 +00002177 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002178
2179 return 0;
2180}
2181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002183i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002184{
Chris Wilson6c085a72012-08-20 11:40:46 +02002185 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002186 int page_count, i;
2187 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002188 struct sg_table *st;
2189 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002190 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002191 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002192 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002193 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002194 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilson6c085a72012-08-20 11:40:46 +02002196 /* Assert that the object is not currently in any GPU domain. As it
2197 * wasn't in the GTT, there shouldn't be any way it could have been in
2198 * a GPU cache
2199 */
2200 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2201 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2202
Chris Wilson9da3da62012-06-01 15:20:22 +01002203 st = kmalloc(sizeof(*st), GFP_KERNEL);
2204 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002205 return -ENOMEM;
2206
Chris Wilson9da3da62012-06-01 15:20:22 +01002207 page_count = obj->base.size / PAGE_SIZE;
2208 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 kfree(st);
2210 return -ENOMEM;
2211 }
2212
2213 /* Get the list of pages out of our struct file. They'll be pinned
2214 * at this point until we release them.
2215 *
2216 * Fail silently without starting the shrinker
2217 */
Al Viro496ad9a2013-01-23 17:07:38 -05002218 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002219 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002220 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002221 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002222 sg = st->sgl;
2223 st->nents = 0;
2224 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002225 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2226 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002227 i915_gem_shrink(dev_priv,
2228 page_count,
2229 I915_SHRINK_BOUND |
2230 I915_SHRINK_UNBOUND |
2231 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2233 }
2234 if (IS_ERR(page)) {
2235 /* We've tried hard to allocate the memory by reaping
2236 * our own buffer, now let the real VM do its job and
2237 * go down in flames if truly OOM.
2238 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002239 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002240 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002241 if (IS_ERR(page)) {
2242 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002244 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002245 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002246#ifdef CONFIG_SWIOTLB
2247 if (swiotlb_nr_tbl()) {
2248 st->nents++;
2249 sg_set_page(sg, page, PAGE_SIZE, 0);
2250 sg = sg_next(sg);
2251 continue;
2252 }
2253#endif
Imre Deak90797e62013-02-18 19:28:03 +02002254 if (!i || page_to_pfn(page) != last_pfn + 1) {
2255 if (i)
2256 sg = sg_next(sg);
2257 st->nents++;
2258 sg_set_page(sg, page, PAGE_SIZE, 0);
2259 } else {
2260 sg->length += PAGE_SIZE;
2261 }
2262 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002263
2264 /* Check that the i965g/gm workaround works. */
2265 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002266 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002267#ifdef CONFIG_SWIOTLB
2268 if (!swiotlb_nr_tbl())
2269#endif
2270 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002271 obj->pages = st;
2272
Imre Deake2273302015-07-09 12:59:05 +03002273 ret = i915_gem_gtt_prepare_object(obj);
2274 if (ret)
2275 goto err_pages;
2276
Eric Anholt673a3942008-07-30 12:06:12 -07002277 if (i915_gem_object_needs_bit17_swizzle(obj))
2278 i915_gem_object_do_bit_17_swizzle(obj);
2279
Daniel Vetter656bfa32014-11-20 09:26:30 +01002280 if (obj->tiling_mode != I915_TILING_NONE &&
2281 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2282 i915_gem_object_pin_pages(obj);
2283
Eric Anholt673a3942008-07-30 12:06:12 -07002284 return 0;
2285
2286err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002287 sg_mark_end(sg);
2288 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002289 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002290 sg_free_table(st);
2291 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002292
2293 /* shmemfs first checks if there is enough memory to allocate the page
2294 * and reports ENOSPC should there be insufficient, along with the usual
2295 * ENOMEM for a genuine allocation failure.
2296 *
2297 * We use ENOSPC in our driver to mean that we have run out of aperture
2298 * space and so want to translate the error from shmemfs back to our
2299 * usual understanding of ENOMEM.
2300 */
Imre Deake2273302015-07-09 12:59:05 +03002301 if (ret == -ENOSPC)
2302 ret = -ENOMEM;
2303
2304 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002305}
2306
Chris Wilson37e680a2012-06-07 15:38:42 +01002307/* Ensure that the associated pages are gathered from the backing storage
2308 * and pinned into our object. i915_gem_object_get_pages() may be called
2309 * multiple times before they are released by a single call to
2310 * i915_gem_object_put_pages() - once the pages are no longer referenced
2311 * either as a result of memory pressure (reaping pages under the shrinker)
2312 * or as the object is itself released.
2313 */
2314int
2315i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2316{
2317 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2318 const struct drm_i915_gem_object_ops *ops = obj->ops;
2319 int ret;
2320
Chris Wilson2f745ad2012-09-04 21:02:58 +01002321 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002322 return 0;
2323
Chris Wilson43e28f02013-01-08 10:53:09 +00002324 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002325 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002326 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002327 }
2328
Chris Wilsona5570172012-09-04 21:02:54 +01002329 BUG_ON(obj->pages_pin_count);
2330
Chris Wilson37e680a2012-06-07 15:38:42 +01002331 ret = ops->get_pages(obj);
2332 if (ret)
2333 return ret;
2334
Ben Widawsky35c20a62013-05-31 11:28:48 -07002335 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002336
2337 obj->get_page.sg = obj->pages->sgl;
2338 obj->get_page.last = 0;
2339
Chris Wilson37e680a2012-06-07 15:38:42 +01002340 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002341}
2342
Ben Widawskye2d05a82013-09-24 09:57:58 -07002343void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002344 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002345{
Chris Wilsonb4716182015-04-27 13:41:17 +01002346 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002347 struct intel_engine_cs *ring;
2348
2349 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002350
2351 /* Add a reference if we're newly entering the active list. */
2352 if (obj->active == 0)
2353 drm_gem_object_reference(&obj->base);
2354 obj->active |= intel_ring_flag(ring);
2355
2356 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002357 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002358
Ben Widawskye2d05a82013-09-24 09:57:58 -07002359 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002360}
2361
Chris Wilsoncaea7472010-11-12 13:53:37 +00002362static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002363i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2364{
2365 RQ_BUG_ON(obj->last_write_req == NULL);
2366 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2367
2368 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002369 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002370}
2371
2372static void
2373i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002374{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002375 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002376
Chris Wilsonb4716182015-04-27 13:41:17 +01002377 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2378 RQ_BUG_ON(!(obj->active & (1 << ring)));
2379
2380 list_del_init(&obj->ring_list[ring]);
2381 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2382
2383 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2384 i915_gem_object_retire__write(obj);
2385
2386 obj->active &= ~(1 << ring);
2387 if (obj->active)
2388 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002389
Chris Wilson6c246952015-07-27 10:26:26 +01002390 /* Bump our place on the bound list to keep it roughly in LRU order
2391 * so that we don't steal from recently used but inactive objects
2392 * (unless we are forced to ofc!)
2393 */
2394 list_move_tail(&obj->global_list,
2395 &to_i915(obj->base.dev)->mm.bound_list);
2396
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002397 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2398 if (!list_empty(&vma->mm_list))
2399 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002400 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002401
John Harrison97b2a6a2014-11-24 18:49:26 +00002402 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002403 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002404}
2405
Chris Wilson9d7730912012-11-27 16:22:52 +00002406static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002407i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002408{
Chris Wilson9d7730912012-11-27 16:22:52 +00002409 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002410 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002412
Chris Wilson107f27a52012-12-10 13:56:17 +02002413 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002414 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002415 ret = intel_ring_idle(ring);
2416 if (ret)
2417 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002418 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002419 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002420
2421 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002422 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002423 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002424
Ben Widawskyebc348b2014-04-29 14:52:28 -07002425 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2426 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002427 }
2428
2429 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002430}
2431
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002432int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2433{
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 int ret;
2436
2437 if (seqno == 0)
2438 return -EINVAL;
2439
2440 /* HWS page needs to be set less than what we
2441 * will inject to ring
2442 */
2443 ret = i915_gem_init_seqno(dev, seqno - 1);
2444 if (ret)
2445 return ret;
2446
2447 /* Carefully set the last_seqno value so that wrap
2448 * detection still works
2449 */
2450 dev_priv->next_seqno = seqno;
2451 dev_priv->last_seqno = seqno - 1;
2452 if (dev_priv->last_seqno == 0)
2453 dev_priv->last_seqno--;
2454
2455 return 0;
2456}
2457
Chris Wilson9d7730912012-11-27 16:22:52 +00002458int
2459i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002460{
Chris Wilson9d7730912012-11-27 16:22:52 +00002461 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002462
Chris Wilson9d7730912012-11-27 16:22:52 +00002463 /* reserve 0 for non-seqno */
2464 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002465 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002466 if (ret)
2467 return ret;
2468
2469 dev_priv->next_seqno = 1;
2470 }
2471
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002472 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002473 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002474}
2475
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002476/*
2477 * NB: This function is not allowed to fail. Doing so would mean the the
2478 * request is not being tracked for completion but the work itself is
2479 * going to happen on the hardware. This would be a Bad Thing(tm).
2480 */
John Harrison75289872015-05-29 17:43:49 +01002481void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002482 struct drm_i915_gem_object *obj,
2483 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002484{
John Harrison75289872015-05-29 17:43:49 +01002485 struct intel_engine_cs *ring;
2486 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002487 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002488 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002489 int ret;
2490
Oscar Mateo48e29f52014-07-24 17:04:29 +01002491 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002492 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002493
John Harrison75289872015-05-29 17:43:49 +01002494 ring = request->ring;
2495 dev_priv = ring->dev->dev_private;
2496 ringbuf = request->ringbuf;
2497
John Harrison29b1b412015-06-18 13:10:09 +01002498 /*
2499 * To ensure that this call will not fail, space for its emissions
2500 * should already have been reserved in the ring buffer. Let the ring
2501 * know that it is time to use that space up.
2502 */
2503 intel_ring_reserved_space_use(ringbuf);
2504
Oscar Mateo48e29f52014-07-24 17:04:29 +01002505 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002506 /*
2507 * Emit any outstanding flushes - execbuf can fail to emit the flush
2508 * after having emitted the batchbuffer command. Hence we need to fix
2509 * things up similar to emitting the lazy request. The difference here
2510 * is that the flush _must_ happen before the next request, no matter
2511 * what.
2512 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002513 if (flush_caches) {
2514 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002515 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002516 else
John Harrison4866d722015-05-29 17:43:55 +01002517 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002518 /* Not allowed to fail! */
2519 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2520 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002521
Chris Wilsona71d8d92012-02-15 11:25:36 +00002522 /* Record the position of the start of the request so that
2523 * should we detect the updated seqno part-way through the
2524 * GPU processing the request, we never over-estimate the
2525 * position of the head.
2526 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002527 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002528
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002529 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002530 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002531 else {
John Harrisonee044a82015-05-29 17:44:00 +01002532 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002533
2534 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002535 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002536 /* Not allowed to fail! */
2537 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002538
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002539 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002540
2541 /* Whilst this request exists, batch_obj will be on the
2542 * active_list, and so will hold the active reference. Only when this
2543 * request is retired will the the batch_obj be moved onto the
2544 * inactive_list and lose its active reference. Hence we do not need
2545 * to explicitly hold another reference here.
2546 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002547 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002548
Eric Anholt673a3942008-07-30 12:06:12 -07002549 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002550 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002551 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002552
John Harrison74328ee2014-11-24 18:49:38 +00002553 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002554
Daniel Vetter87255482014-11-19 20:36:48 +01002555 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002556
Daniel Vetter87255482014-11-19 20:36:48 +01002557 queue_delayed_work(dev_priv->wq,
2558 &dev_priv->mm.retire_work,
2559 round_jiffies_up_relative(HZ));
2560 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002561
John Harrison29b1b412015-06-18 13:10:09 +01002562 /* Sanity check that the reserved size was large enough. */
2563 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002564}
2565
Mika Kuoppala939fd762014-01-30 19:04:44 +02002566static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002567 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002568{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002569 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002570
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002571 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2572
2573 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002574 return true;
2575
Chris Wilson676fa572014-12-24 08:13:39 -08002576 if (ctx->hang_stats.ban_period_seconds &&
2577 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002578 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002579 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002580 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002581 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2582 if (i915_stop_ring_allow_warn(dev_priv))
2583 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002584 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002585 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002586 }
2587
2588 return false;
2589}
2590
Mika Kuoppala939fd762014-01-30 19:04:44 +02002591static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002592 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002593 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002594{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002595 struct i915_ctx_hang_stats *hs;
2596
2597 if (WARN_ON(!ctx))
2598 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002599
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002600 hs = &ctx->hang_stats;
2601
2602 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002603 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002604 hs->batch_active++;
2605 hs->guilty_ts = get_seconds();
2606 } else {
2607 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002608 }
2609}
2610
John Harrisonabfe2622014-11-24 18:49:24 +00002611void i915_gem_request_free(struct kref *req_ref)
2612{
2613 struct drm_i915_gem_request *req = container_of(req_ref,
2614 typeof(*req), ref);
2615 struct intel_context *ctx = req->ctx;
2616
John Harrisonfcfa423c2015-05-29 17:44:12 +01002617 if (req->file_priv)
2618 i915_gem_request_remove_from_client(req);
2619
Thomas Daniel0794aed2014-11-25 10:39:25 +00002620 if (ctx) {
2621 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002622 if (ctx != req->ring->default_context)
2623 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002624 }
John Harrisonabfe2622014-11-24 18:49:24 +00002625
Oscar Mateodcb4c122014-11-13 10:28:10 +00002626 i915_gem_context_unreference(ctx);
2627 }
John Harrisonabfe2622014-11-24 18:49:24 +00002628
Chris Wilsonefab6d82015-04-07 16:20:57 +01002629 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002630}
2631
John Harrison6689cb22015-03-19 12:30:08 +00002632int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002633 struct intel_context *ctx,
2634 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002635{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002636 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002637 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002638 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002639
John Harrison217e46b2015-05-29 17:43:29 +01002640 if (!req_out)
2641 return -EINVAL;
2642
John Harrisonbccca492015-05-29 17:44:11 +01002643 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002644
Daniel Vettereed29a52015-05-21 14:21:25 +02002645 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2646 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002647 return -ENOMEM;
2648
Daniel Vettereed29a52015-05-21 14:21:25 +02002649 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002650 if (ret)
2651 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002652
John Harrison40e895c2015-05-29 17:43:26 +01002653 kref_init(&req->ref);
2654 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002655 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002656 req->ctx = ctx;
2657 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002658
2659 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002660 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002661 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002662 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002663 if (ret) {
2664 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002665 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002666 }
John Harrison6689cb22015-03-19 12:30:08 +00002667
John Harrison29b1b412015-06-18 13:10:09 +01002668 /*
2669 * Reserve space in the ring buffer for all the commands required to
2670 * eventually emit this request. This is to guarantee that the
2671 * i915_add_request() call can't fail. Note that the reserve may need
2672 * to be redone if the request is not actually submitted straight
2673 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002674 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002675 if (i915.enable_execlists)
2676 ret = intel_logical_ring_reserve_space(req);
2677 else
2678 ret = intel_ring_reserve_space(req);
2679 if (ret) {
2680 /*
2681 * At this point, the request is fully allocated even if not
2682 * fully prepared. Thus it can be cleaned up using the proper
2683 * free code.
2684 */
2685 i915_gem_request_cancel(req);
2686 return ret;
2687 }
John Harrison29b1b412015-06-18 13:10:09 +01002688
John Harrisonbccca492015-05-29 17:44:11 +01002689 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002690 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002691
2692err:
2693 kmem_cache_free(dev_priv->requests, req);
2694 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002695}
2696
John Harrison29b1b412015-06-18 13:10:09 +01002697void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2698{
2699 intel_ring_reserved_space_cancel(req->ringbuf);
2700
2701 i915_gem_request_unreference(req);
2702}
2703
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002704struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002706{
Chris Wilson4db080f2013-12-04 11:37:09 +00002707 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002708
Chris Wilson4db080f2013-12-04 11:37:09 +00002709 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002710 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002711 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002712
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002713 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002714 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002715
2716 return NULL;
2717}
2718
2719static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002720 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002721{
2722 struct drm_i915_gem_request *request;
2723 bool ring_hung;
2724
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002725 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002726
2727 if (request == NULL)
2728 return;
2729
2730 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2731
Mika Kuoppala939fd762014-01-30 19:04:44 +02002732 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002733
2734 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002735 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002736}
2737
2738static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002739 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002740{
Chris Wilsondfaae392010-09-22 10:31:52 +01002741 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002742 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002743
Chris Wilson05394f32010-11-08 19:18:58 +00002744 obj = list_first_entry(&ring->active_list,
2745 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002746 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002747
Chris Wilsonb4716182015-04-27 13:41:17 +01002748 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002749 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002750
2751 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002752 * Clear the execlists queue up before freeing the requests, as those
2753 * are the ones that keep the context and ringbuffer backing objects
2754 * pinned in place.
2755 */
2756 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002757 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002758
2759 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002760 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002761 execlist_link);
2762 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002763
2764 if (submit_req->ctx != ring->default_context)
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002765 intel_lr_context_unpin(submit_req);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002766
Nick Hoathb3a38992015-02-19 16:30:47 +00002767 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002768 }
2769
2770 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002771 * We must free the requests after all the corresponding objects have
2772 * been moved off active lists. Which is the same order as the normal
2773 * retire_requests function does. This is important if object hold
2774 * implicit references on things like e.g. ppgtt address spaces through
2775 * the request.
2776 */
2777 while (!list_empty(&ring->request_list)) {
2778 struct drm_i915_gem_request *request;
2779
2780 request = list_first_entry(&ring->request_list,
2781 struct drm_i915_gem_request,
2782 list);
2783
Chris Wilsonb4716182015-04-27 13:41:17 +01002784 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002785 }
Eric Anholt673a3942008-07-30 12:06:12 -07002786}
2787
Chris Wilson069efc12010-09-30 16:53:18 +01002788void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002789{
Chris Wilsondfaae392010-09-22 10:31:52 +01002790 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002791 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002792 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002793
Chris Wilson4db080f2013-12-04 11:37:09 +00002794 /*
2795 * Before we free the objects from the requests, we need to inspect
2796 * them for finding the guilty party. As the requests only borrow
2797 * their reference to the objects, the inspection must be done first.
2798 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002799 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002800 i915_gem_reset_ring_status(dev_priv, ring);
2801
2802 for_each_ring(ring, dev_priv, i)
2803 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002804
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002805 i915_gem_context_reset(dev);
2806
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002807 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002808
2809 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002810}
2811
2812/**
2813 * This function clears the request list as sequence numbers are passed.
2814 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002815void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002816i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002817{
Chris Wilsondb53a302011-02-03 11:57:46 +00002818 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002819
Chris Wilson832a3aa2015-03-18 18:19:22 +00002820 /* Retire requests first as we use it above for the early return.
2821 * If we retire requests last, we may use a later seqno and so clear
2822 * the requests lists without clearing the active list, leading to
2823 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002824 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002825 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002826 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002827
Zou Nan hai852835f2010-05-21 09:08:56 +08002828 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002829 struct drm_i915_gem_request,
2830 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002831
John Harrison1b5a4332014-11-24 18:49:42 +00002832 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002833 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002834
Chris Wilsonb4716182015-04-27 13:41:17 +01002835 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002836 }
2837
Chris Wilson832a3aa2015-03-18 18:19:22 +00002838 /* Move any buffers on the active list that are no longer referenced
2839 * by the ringbuffer to the flushing/inactive lists as appropriate,
2840 * before we free the context associated with the requests.
2841 */
2842 while (!list_empty(&ring->active_list)) {
2843 struct drm_i915_gem_object *obj;
2844
2845 obj = list_first_entry(&ring->active_list,
2846 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002847 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002848
Chris Wilsonb4716182015-04-27 13:41:17 +01002849 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002850 break;
2851
Chris Wilsonb4716182015-04-27 13:41:17 +01002852 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002853 }
2854
John Harrison581c26e82014-11-24 18:49:39 +00002855 if (unlikely(ring->trace_irq_req &&
2856 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002857 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002858 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002859 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002860
Chris Wilsondb53a302011-02-03 11:57:46 +00002861 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002862}
2863
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002864bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002865i915_gem_retire_requests(struct drm_device *dev)
2866{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002867 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002868 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002869 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002870 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002871
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002872 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002873 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002874 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002875 if (i915.enable_execlists) {
2876 unsigned long flags;
2877
2878 spin_lock_irqsave(&ring->execlist_lock, flags);
2879 idle &= list_empty(&ring->execlist_queue);
2880 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2881
2882 intel_execlists_retire_requests(ring);
2883 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002884 }
2885
2886 if (idle)
2887 mod_delayed_work(dev_priv->wq,
2888 &dev_priv->mm.idle_work,
2889 msecs_to_jiffies(100));
2890
2891 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002892}
2893
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002894static void
Eric Anholt673a3942008-07-30 12:06:12 -07002895i915_gem_retire_work_handler(struct work_struct *work)
2896{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002897 struct drm_i915_private *dev_priv =
2898 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2899 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002900 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002901
Chris Wilson891b48c2010-09-29 12:26:37 +01002902 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002903 idle = false;
2904 if (mutex_trylock(&dev->struct_mutex)) {
2905 idle = i915_gem_retire_requests(dev);
2906 mutex_unlock(&dev->struct_mutex);
2907 }
2908 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002909 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2910 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002911}
Chris Wilson891b48c2010-09-29 12:26:37 +01002912
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002913static void
2914i915_gem_idle_work_handler(struct work_struct *work)
2915{
2916 struct drm_i915_private *dev_priv =
2917 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002918 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002919 struct intel_engine_cs *ring;
2920 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002921
Chris Wilson423795c2015-04-07 16:21:08 +01002922 for_each_ring(ring, dev_priv, i)
2923 if (!list_empty(&ring->request_list))
2924 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002925
Chris Wilson35c94182015-04-07 16:20:37 +01002926 intel_mark_idle(dev);
2927
2928 if (mutex_trylock(&dev->struct_mutex)) {
2929 struct intel_engine_cs *ring;
2930 int i;
2931
2932 for_each_ring(ring, dev_priv, i)
2933 i915_gem_batch_pool_fini(&ring->batch_pool);
2934
2935 mutex_unlock(&dev->struct_mutex);
2936 }
Eric Anholt673a3942008-07-30 12:06:12 -07002937}
2938
Ben Widawsky5816d642012-04-11 11:18:19 -07002939/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002940 * Ensures that an object will eventually get non-busy by flushing any required
2941 * write domains, emitting any outstanding lazy request and retiring and
2942 * completed requests.
2943 */
2944static int
2945i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2946{
John Harrisona5ac0f92015-05-29 17:44:15 +01002947 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002948
Chris Wilsonb4716182015-04-27 13:41:17 +01002949 if (!obj->active)
2950 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002951
Chris Wilsonb4716182015-04-27 13:41:17 +01002952 for (i = 0; i < I915_NUM_RINGS; i++) {
2953 struct drm_i915_gem_request *req;
2954
2955 req = obj->last_read_req[i];
2956 if (req == NULL)
2957 continue;
2958
2959 if (list_empty(&req->list))
2960 goto retire;
2961
Chris Wilsonb4716182015-04-27 13:41:17 +01002962 if (i915_gem_request_completed(req, true)) {
2963 __i915_gem_request_retire__upto(req);
2964retire:
2965 i915_gem_object_retire__read(obj, i);
2966 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002967 }
2968
2969 return 0;
2970}
2971
2972/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002973 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2974 * @DRM_IOCTL_ARGS: standard ioctl arguments
2975 *
2976 * Returns 0 if successful, else an error is returned with the remaining time in
2977 * the timeout parameter.
2978 * -ETIME: object is still busy after timeout
2979 * -ERESTARTSYS: signal interrupted the wait
2980 * -ENONENT: object doesn't exist
2981 * Also possible, but rare:
2982 * -EAGAIN: GPU wedged
2983 * -ENOMEM: damn
2984 * -ENODEV: Internal IRQ fail
2985 * -E?: The add request failed
2986 *
2987 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2988 * non-zero timeout parameter the wait ioctl will wait for the given number of
2989 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2990 * without holding struct_mutex the object may become re-busied before this
2991 * function completes. A similar but shorter * race condition exists in the busy
2992 * ioctl
2993 */
2994int
2995i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2996{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002997 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002998 struct drm_i915_gem_wait *args = data;
2999 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003000 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003001 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003002 int i, n = 0;
3003 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003004
Daniel Vetter11b5d512014-09-29 15:31:26 +02003005 if (args->flags != 0)
3006 return -EINVAL;
3007
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003008 ret = i915_mutex_lock_interruptible(dev);
3009 if (ret)
3010 return ret;
3011
3012 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3013 if (&obj->base == NULL) {
3014 mutex_unlock(&dev->struct_mutex);
3015 return -ENOENT;
3016 }
3017
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003018 /* Need to make sure the object gets inactive eventually. */
3019 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003020 if (ret)
3021 goto out;
3022
Chris Wilsonb4716182015-04-27 13:41:17 +01003023 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003024 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003025
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003026 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003027 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003028 */
Chris Wilson762e4582015-03-04 18:09:26 +00003029 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003030 ret = -ETIME;
3031 goto out;
3032 }
3033
3034 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003035 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003036
3037 for (i = 0; i < I915_NUM_RINGS; i++) {
3038 if (obj->last_read_req[i] == NULL)
3039 continue;
3040
3041 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3042 }
3043
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003044 mutex_unlock(&dev->struct_mutex);
3045
Chris Wilsonb4716182015-04-27 13:41:17 +01003046 for (i = 0; i < n; i++) {
3047 if (ret == 0)
3048 ret = __i915_wait_request(req[i], reset_counter, true,
3049 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3050 file->driver_priv);
3051 i915_gem_request_unreference__unlocked(req[i]);
3052 }
John Harrisonff865882014-11-24 18:49:28 +00003053 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003054
3055out:
3056 drm_gem_object_unreference(&obj->base);
3057 mutex_unlock(&dev->struct_mutex);
3058 return ret;
3059}
3060
Chris Wilsonb4716182015-04-27 13:41:17 +01003061static int
3062__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3063 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003064 struct drm_i915_gem_request *from_req,
3065 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003066{
3067 struct intel_engine_cs *from;
3068 int ret;
3069
John Harrison91af1272015-06-18 13:14:56 +01003070 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003071 if (to == from)
3072 return 0;
3073
John Harrison91af1272015-06-18 13:14:56 +01003074 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003075 return 0;
3076
Chris Wilsonb4716182015-04-27 13:41:17 +01003077 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003078 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003079 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003080 atomic_read(&i915->gpu_error.reset_counter),
3081 i915->mm.interruptible,
3082 NULL,
3083 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003084 if (ret)
3085 return ret;
3086
John Harrison91af1272015-06-18 13:14:56 +01003087 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003088 } else {
3089 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003090 u32 seqno = i915_gem_request_get_seqno(from_req);
3091
3092 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003093
3094 if (seqno <= from->semaphore.sync_seqno[idx])
3095 return 0;
3096
John Harrison91af1272015-06-18 13:14:56 +01003097 if (*to_req == NULL) {
3098 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3099 if (ret)
3100 return ret;
3101 }
3102
John Harrison599d9242015-05-29 17:44:04 +01003103 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3104 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003105 if (ret)
3106 return ret;
3107
3108 /* We use last_read_req because sync_to()
3109 * might have just caused seqno wrap under
3110 * the radar.
3111 */
3112 from->semaphore.sync_seqno[idx] =
3113 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3114 }
3115
3116 return 0;
3117}
3118
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003119/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003120 * i915_gem_object_sync - sync an object to a ring.
3121 *
3122 * @obj: object which may be in use on another ring.
3123 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003124 * @to_req: request we wish to use the object for. See below.
3125 * This will be allocated and returned if a request is
3126 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003127 *
3128 * This code is meant to abstract object synchronization with the GPU.
3129 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003130 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003131 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003132 * into a buffer at any time, but multiple readers. To ensure each has
3133 * a coherent view of memory, we must:
3134 *
3135 * - If there is an outstanding write request to the object, the new
3136 * request must wait for it to complete (either CPU or in hw, requests
3137 * on the same ring will be naturally ordered).
3138 *
3139 * - If we are a write request (pending_write_domain is set), the new
3140 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003141 *
John Harrison91af1272015-06-18 13:14:56 +01003142 * For CPU synchronisation (NULL to) no request is required. For syncing with
3143 * rings to_req must be non-NULL. However, a request does not have to be
3144 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3145 * request will be allocated automatically and returned through *to_req. Note
3146 * that it is not guaranteed that commands will be emitted (because the system
3147 * might already be idle). Hence there is no need to create a request that
3148 * might never have any work submitted. Note further that if a request is
3149 * returned in *to_req, it is the responsibility of the caller to submit
3150 * that request (after potentially adding more work to it).
3151 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003152 * Returns 0 if successful, else propagates up the lower layer error.
3153 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003154int
3155i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003156 struct intel_engine_cs *to,
3157 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003158{
Chris Wilsonb4716182015-04-27 13:41:17 +01003159 const bool readonly = obj->base.pending_write_domain == 0;
3160 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3161 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003162
Chris Wilsonb4716182015-04-27 13:41:17 +01003163 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003164 return 0;
3165
Chris Wilsonb4716182015-04-27 13:41:17 +01003166 if (to == NULL)
3167 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003168
Chris Wilsonb4716182015-04-27 13:41:17 +01003169 n = 0;
3170 if (readonly) {
3171 if (obj->last_write_req)
3172 req[n++] = obj->last_write_req;
3173 } else {
3174 for (i = 0; i < I915_NUM_RINGS; i++)
3175 if (obj->last_read_req[i])
3176 req[n++] = obj->last_read_req[i];
3177 }
3178 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003179 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003180 if (ret)
3181 return ret;
3182 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003183
Chris Wilsonb4716182015-04-27 13:41:17 +01003184 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003185}
3186
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003187static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3188{
3189 u32 old_write_domain, old_read_domains;
3190
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003191 /* Force a pagefault for domain tracking on next user access */
3192 i915_gem_release_mmap(obj);
3193
Keith Packardb97c3d92011-06-24 21:02:59 -07003194 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3195 return;
3196
Chris Wilson97c809fd2012-10-09 19:24:38 +01003197 /* Wait for any direct GTT access to complete */
3198 mb();
3199
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003200 old_read_domains = obj->base.read_domains;
3201 old_write_domain = obj->base.write_domain;
3202
3203 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3204 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3205
3206 trace_i915_gem_object_change_domain(obj,
3207 old_read_domains,
3208 old_write_domain);
3209}
3210
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003211int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003212{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003213 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003214 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003215 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003216
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003217 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003218 return 0;
3219
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003220 if (!drm_mm_node_allocated(&vma->node)) {
3221 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003222 return 0;
3223 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003224
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003225 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003226 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003227
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003228 BUG_ON(obj->pages == NULL);
3229
Chris Wilson2e2f3512015-04-27 13:41:14 +01003230 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003231 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003232 return ret;
Chris Wilsona8198ee2011-04-13 22:04:09 +01003233
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003234 if (i915_is_ggtt(vma->vm) &&
3235 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003236 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003237
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003238 /* release the fence reg _after_ flushing */
3239 ret = i915_gem_object_put_fence(obj);
3240 if (ret)
3241 return ret;
3242 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003243
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003244 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003245
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003246 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003247 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003248
Chris Wilson64bf9302014-02-25 14:23:28 +00003249 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003250 if (i915_is_ggtt(vma->vm)) {
3251 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3252 obj->map_and_fenceable = false;
3253 } else if (vma->ggtt_view.pages) {
3254 sg_free_table(vma->ggtt_view.pages);
3255 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003256 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003257 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003258 }
Eric Anholt673a3942008-07-30 12:06:12 -07003259
Ben Widawsky2f633152013-07-17 12:19:03 -07003260 drm_mm_remove_node(&vma->node);
3261 i915_gem_vma_destroy(vma);
3262
3263 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003264 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003265 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003266 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003267
Chris Wilson70903c32013-12-04 09:59:09 +00003268 /* And finally now the object is completely decoupled from this vma,
3269 * we can drop its hold on the backing storage and allow it to be
3270 * reaped by the shrinker.
3271 */
3272 i915_gem_object_unpin_pages(obj);
3273
Chris Wilson88241782011-01-07 17:09:48 +00003274 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003275}
3276
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003277int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003278{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003279 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003280 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003281 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003282
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003283 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003284 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003285 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003286 struct drm_i915_gem_request *req;
3287
3288 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003289 if (ret)
3290 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003291
John Harrisonba01cc92015-05-29 17:43:41 +01003292 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003293 if (ret) {
3294 i915_gem_request_cancel(req);
3295 return ret;
3296 }
3297
John Harrison75289872015-05-29 17:43:49 +01003298 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003299 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003300
Chris Wilson3e960502012-11-27 16:22:54 +00003301 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003302 if (ret)
3303 return ret;
3304 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003305
Chris Wilsonb4716182015-04-27 13:41:17 +01003306 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003307 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003308}
3309
Chris Wilson4144f9b2014-09-11 08:43:48 +01003310static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003311 unsigned long cache_level)
3312{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003313 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003314 struct drm_mm_node *other;
3315
Chris Wilson4144f9b2014-09-11 08:43:48 +01003316 /*
3317 * On some machines we have to be careful when putting differing types
3318 * of snoopable memory together to avoid the prefetcher crossing memory
3319 * domains and dying. During vm initialisation, we decide whether or not
3320 * these constraints apply and set the drm_mm.color_adjust
3321 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003322 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003323 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003324 return true;
3325
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003326 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003327 return true;
3328
3329 if (list_empty(&gtt_space->node_list))
3330 return true;
3331
3332 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3333 if (other->allocated && !other->hole_follows && other->color != cache_level)
3334 return false;
3335
3336 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3337 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3338 return false;
3339
3340 return true;
3341}
3342
Jesse Barnesde151cf2008-11-12 10:03:55 -08003343/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003344 * Finds free space in the GTT aperture and binds the object or a view of it
3345 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003346 */
Daniel Vetter262de142014-02-14 14:01:20 +01003347static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003348i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3349 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003350 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003351 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003352 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003353{
Chris Wilson05394f32010-11-08 19:18:58 +00003354 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003355 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierry65bd3422015-07-29 17:23:58 +01003356 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003357 u32 search_flag, alloc_flag;
3358 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003359 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003360 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003361 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003362
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003363 if (i915_is_ggtt(vm)) {
3364 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003365
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003366 if (WARN_ON(!ggtt_view))
3367 return ERR_PTR(-EINVAL);
3368
3369 view_size = i915_ggtt_view_size(obj, ggtt_view);
3370
3371 fence_size = i915_gem_get_gtt_size(dev,
3372 view_size,
3373 obj->tiling_mode);
3374 fence_alignment = i915_gem_get_gtt_alignment(dev,
3375 view_size,
3376 obj->tiling_mode,
3377 true);
3378 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3379 view_size,
3380 obj->tiling_mode,
3381 false);
3382 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3383 } else {
3384 fence_size = i915_gem_get_gtt_size(dev,
3385 obj->base.size,
3386 obj->tiling_mode);
3387 fence_alignment = i915_gem_get_gtt_alignment(dev,
3388 obj->base.size,
3389 obj->tiling_mode,
3390 true);
3391 unfenced_alignment =
3392 i915_gem_get_gtt_alignment(dev,
3393 obj->base.size,
3394 obj->tiling_mode,
3395 false);
3396 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3397 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003398
Michel Thierry101b5062015-10-01 13:33:57 +01003399 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3400 end = vm->total;
3401 if (flags & PIN_MAPPABLE)
3402 end = min_t(u64, end, dev_priv->gtt.mappable_end);
3403 if (flags & PIN_ZONE_4G)
3404 end = min_t(u64, end, (1ULL << 32));
3405
Eric Anholt673a3942008-07-30 12:06:12 -07003406 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003407 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003408 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003409 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003410 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3411 ggtt_view ? ggtt_view->type : 0,
3412 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003413 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003414 }
3415
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003416 /* If binding the object/GGTT view requires more space than the entire
3417 * aperture has, reject it early before evicting everything in a vain
3418 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003419 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003420 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003421 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003422 ggtt_view ? ggtt_view->type : 0,
3423 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003424 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003425 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003426 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003427 }
3428
Chris Wilson37e680a2012-06-07 15:38:42 +01003429 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003430 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003431 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003432
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003433 i915_gem_object_pin_pages(obj);
3434
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003435 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3436 i915_gem_obj_lookup_or_create_vma(obj, vm);
3437
Daniel Vetter262de142014-02-14 14:01:20 +01003438 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003439 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003440
Michel Thierry101b5062015-10-01 13:33:57 +01003441 if (flags & PIN_HIGH) {
3442 search_flag = DRM_MM_SEARCH_BELOW;
3443 alloc_flag = DRM_MM_CREATE_TOP;
3444 } else {
3445 search_flag = DRM_MM_SEARCH_DEFAULT;
3446 alloc_flag = DRM_MM_CREATE_DEFAULT;
3447 }
3448
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003449search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003450 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003451 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003452 obj->cache_level,
3453 start, end,
Michel Thierry101b5062015-10-01 13:33:57 +01003454 search_flag,
3455 alloc_flag);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003456 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003457 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003458 obj->cache_level,
3459 start, end,
3460 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003461 if (ret == 0)
3462 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003463
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003464 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003465 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003466 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003467 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003468 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003469 }
3470
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003471 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003472 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003473 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003474 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003475
Ben Widawsky35c20a62013-05-31 11:28:48 -07003476 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003477 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003478
Daniel Vetter262de142014-02-14 14:01:20 +01003479 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003480
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003481err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003482 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003483err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003484 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003485 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003486err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003487 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003488 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003489}
3490
Chris Wilson000433b2013-08-08 14:41:09 +01003491bool
Chris Wilson2c225692013-08-09 12:26:45 +01003492i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3493 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003494{
Eric Anholt673a3942008-07-30 12:06:12 -07003495 /* If we don't have a page list set up, then we're not pinned
3496 * to GPU, and we can ignore the cache flush because it'll happen
3497 * again at bind time.
3498 */
Chris Wilson05394f32010-11-08 19:18:58 +00003499 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003500 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003501
Imre Deak769ce462013-02-13 21:56:05 +02003502 /*
3503 * Stolen memory is always coherent with the GPU as it is explicitly
3504 * marked as wc by the system, or the system is cache-coherent.
3505 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003506 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003507 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003508
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003509 /* If the GPU is snooping the contents of the CPU cache,
3510 * we do not need to manually clear the CPU cache lines. However,
3511 * the caches are only snooped when the render cache is
3512 * flushed/invalidated. As we always have to emit invalidations
3513 * and flushes when moving into and out of the RENDER domain, correct
3514 * snooping behaviour occurs naturally as the result of our domain
3515 * tracking.
3516 */
Chris Wilson0f719792015-01-13 13:32:52 +00003517 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3518 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003519 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003520 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003521
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003522 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003523 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003524 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003525
3526 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003527}
3528
3529/** Flushes the GTT write domain for the object if it's dirty. */
3530static void
Chris Wilson05394f32010-11-08 19:18:58 +00003531i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003532{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003533 uint32_t old_write_domain;
3534
Chris Wilson05394f32010-11-08 19:18:58 +00003535 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003536 return;
3537
Chris Wilson63256ec2011-01-04 18:42:07 +00003538 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003539 * to it immediately go to main memory as far as we know, so there's
3540 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003541 *
3542 * However, we do have to enforce the order so that all writes through
3543 * the GTT land before any writes to the device, such as updates to
3544 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003546 wmb();
3547
Chris Wilson05394f32010-11-08 19:18:58 +00003548 old_write_domain = obj->base.write_domain;
3549 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003550
Rodrigo Vivide152b62015-07-07 16:28:51 -07003551 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003552
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003553 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003554 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003555 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003556}
3557
3558/** Flushes the CPU write domain for the object if it's dirty. */
3559static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003560i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003561{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003562 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003563
Chris Wilson05394f32010-11-08 19:18:58 +00003564 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003565 return;
3566
Daniel Vettere62b59e2015-01-21 14:53:48 +01003567 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003568 i915_gem_chipset_flush(obj->base.dev);
3569
Chris Wilson05394f32010-11-08 19:18:58 +00003570 old_write_domain = obj->base.write_domain;
3571 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003572
Rodrigo Vivide152b62015-07-07 16:28:51 -07003573 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003574
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003575 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003576 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003577 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003578}
3579
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003580/**
3581 * Moves a single object to the GTT read, and possibly write domain.
3582 *
3583 * This function returns when the move is complete, including waiting on
3584 * flushes to occur.
3585 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003586int
Chris Wilson20217462010-11-23 15:26:33 +00003587i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003588{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003589 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303590 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003591 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003592
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003593 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3594 return 0;
3595
Chris Wilson0201f1e2012-07-20 12:41:01 +01003596 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003597 if (ret)
3598 return ret;
3599
Chris Wilson43566de2015-01-02 16:29:29 +05303600 /* Flush and acquire obj->pages so that we are coherent through
3601 * direct access in memory with previous cached writes through
3602 * shmemfs and that our cache domain tracking remains valid.
3603 * For example, if the obj->filp was moved to swap without us
3604 * being notified and releasing the pages, we would mistakenly
3605 * continue to assume that the obj remained out of the CPU cached
3606 * domain.
3607 */
3608 ret = i915_gem_object_get_pages(obj);
3609 if (ret)
3610 return ret;
3611
Daniel Vettere62b59e2015-01-21 14:53:48 +01003612 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003613
Chris Wilsond0a57782012-10-09 19:24:37 +01003614 /* Serialise direct access to this object with the barriers for
3615 * coherent writes from the GPU, by effectively invalidating the
3616 * GTT domain upon first access.
3617 */
3618 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3619 mb();
3620
Chris Wilson05394f32010-11-08 19:18:58 +00003621 old_write_domain = obj->base.write_domain;
3622 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003623
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003624 /* It should now be out of any other write domains, and we can update
3625 * the domain values for our changes.
3626 */
Chris Wilson05394f32010-11-08 19:18:58 +00003627 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3628 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003629 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003630 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3631 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3632 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003633 }
3634
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003635 trace_i915_gem_object_change_domain(obj,
3636 old_read_domains,
3637 old_write_domain);
3638
Chris Wilson8325a092012-04-24 15:52:35 +01003639 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303640 vma = i915_gem_obj_to_ggtt(obj);
3641 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003642 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303643 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003644
Eric Anholte47c68e2008-11-14 13:35:19 -08003645 return 0;
3646}
3647
Chris Wilsone4ffd172011-04-04 09:44:39 +01003648int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3649 enum i915_cache_level cache_level)
3650{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003651 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003652 struct i915_vma *vma, *next;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003653 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003654
3655 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003656 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003657
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003658 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003659 DRM_DEBUG("can not change the cache level of pinned objects\n");
3660 return -EBUSY;
3661 }
3662
Chris Wilsondf6f7832014-03-21 07:40:56 +00003663 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003664 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003665 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003666 if (ret)
3667 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003668 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003669 }
3670
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003671 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01003672 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003673 if (ret)
3674 return ret;
3675
3676 i915_gem_object_finish_gtt(obj);
3677
3678 /* Before SandyBridge, you could not use tiling or fence
3679 * registers with snooped memory, so relinquish any fences
3680 * currently pointing to our region in the aperture.
3681 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003682 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003683 ret = i915_gem_object_put_fence(obj);
3684 if (ret)
3685 return ret;
3686 }
3687
Ben Widawsky6f65e292013-12-06 14:10:56 -08003688 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003689 if (drm_mm_node_allocated(&vma->node)) {
3690 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07003691 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003692 if (ret)
3693 return ret;
3694 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003695 }
3696
Chris Wilson2c225692013-08-09 12:26:45 +01003697 list_for_each_entry(vma, &obj->vma_list, vma_link)
3698 vma->node.color = cache_level;
3699 obj->cache_level = cache_level;
3700
Ville Syrjäläed75a552015-08-11 19:47:10 +03003701out:
Chris Wilson0f719792015-01-13 13:32:52 +00003702 if (obj->cache_dirty &&
3703 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3704 cpu_write_needs_clflush(obj)) {
3705 if (i915_gem_clflush_object(obj, true))
3706 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003707 }
3708
Chris Wilsone4ffd172011-04-04 09:44:39 +01003709 return 0;
3710}
3711
Ben Widawsky199adf42012-09-21 17:01:20 -07003712int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3713 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003714{
Ben Widawsky199adf42012-09-21 17:01:20 -07003715 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003716 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003717
3718 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003719 if (&obj->base == NULL)
3720 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003721
Chris Wilson651d7942013-08-08 14:41:10 +01003722 switch (obj->cache_level) {
3723 case I915_CACHE_LLC:
3724 case I915_CACHE_L3_LLC:
3725 args->caching = I915_CACHING_CACHED;
3726 break;
3727
Chris Wilson4257d3b2013-08-08 14:41:11 +01003728 case I915_CACHE_WT:
3729 args->caching = I915_CACHING_DISPLAY;
3730 break;
3731
Chris Wilson651d7942013-08-08 14:41:10 +01003732 default:
3733 args->caching = I915_CACHING_NONE;
3734 break;
3735 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003736
Chris Wilson432be692015-05-07 12:14:55 +01003737 drm_gem_object_unreference_unlocked(&obj->base);
3738 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003739}
3740
Ben Widawsky199adf42012-09-21 17:01:20 -07003741int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3742 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003743{
Ben Widawsky199adf42012-09-21 17:01:20 -07003744 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003745 struct drm_i915_gem_object *obj;
3746 enum i915_cache_level level;
3747 int ret;
3748
Ben Widawsky199adf42012-09-21 17:01:20 -07003749 switch (args->caching) {
3750 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751 level = I915_CACHE_NONE;
3752 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003753 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003754 /*
3755 * Due to a HW issue on BXT A stepping, GPU stores via a
3756 * snooped mapping may leave stale data in a corresponding CPU
3757 * cacheline, whereas normally such cachelines would get
3758 * invalidated.
3759 */
3760 if (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)
3761 return -ENODEV;
3762
Chris Wilsone6994ae2012-07-10 10:27:08 +01003763 level = I915_CACHE_LLC;
3764 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003765 case I915_CACHING_DISPLAY:
3766 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3767 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003768 default:
3769 return -EINVAL;
3770 }
3771
Ben Widawsky3bc29132012-09-26 16:15:20 -07003772 ret = i915_mutex_lock_interruptible(dev);
3773 if (ret)
3774 return ret;
3775
Chris Wilsone6994ae2012-07-10 10:27:08 +01003776 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3777 if (&obj->base == NULL) {
3778 ret = -ENOENT;
3779 goto unlock;
3780 }
3781
3782 ret = i915_gem_object_set_cache_level(obj, level);
3783
3784 drm_gem_object_unreference(&obj->base);
3785unlock:
3786 mutex_unlock(&dev->struct_mutex);
3787 return ret;
3788}
3789
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003790/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003791 * Prepare buffer for display plane (scanout, cursors, etc).
3792 * Can be called from an uninterruptible phase (modesetting) and allows
3793 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003794 */
3795int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003796i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3797 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003798 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01003799 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003800 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003801{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003802 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003803 int ret;
3804
John Harrison91af1272015-06-18 13:14:56 +01003805 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01003806 if (ret)
3807 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003808
Chris Wilsoncc98b412013-08-09 12:25:09 +01003809 /* Mark the pin_display early so that we account for the
3810 * display coherency whilst setting up the cache domains.
3811 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003812 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003813
Eric Anholta7ef0642011-03-29 16:59:54 -07003814 /* The display engine is not coherent with the LLC cache on gen6. As
3815 * a result, we make sure that the pinning that is about to occur is
3816 * done with uncached PTEs. This is lowest common denominator for all
3817 * chipsets.
3818 *
3819 * However for gen6+, we could do better by using the GFDT bit instead
3820 * of uncaching, which would allow us to flush all the LLC-cached data
3821 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3822 */
Chris Wilson651d7942013-08-08 14:41:10 +01003823 ret = i915_gem_object_set_cache_level(obj,
3824 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003825 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003826 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003827
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003828 /* As the user may map the buffer once pinned in the display plane
3829 * (e.g. libkms for the bootup splash), we have to ensure that we
3830 * always use map_and_fenceable for all scanout buffers.
3831 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003832 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3833 view->type == I915_GGTT_VIEW_NORMAL ?
3834 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003835 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003836 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003837
Daniel Vettere62b59e2015-01-21 14:53:48 +01003838 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003839
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003840 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003841 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003842
3843 /* It should now be out of any other write domains, and we can update
3844 * the domain values for our changes.
3845 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003846 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003847 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003848
3849 trace_i915_gem_object_change_domain(obj,
3850 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003851 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003852
3853 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003854
3855err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003856 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003857 return ret;
3858}
3859
3860void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003861i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3862 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003863{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003864 if (WARN_ON(obj->pin_display == 0))
3865 return;
3866
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003867 i915_gem_object_ggtt_unpin_view(obj, view);
3868
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003869 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003870}
3871
Eric Anholte47c68e2008-11-14 13:35:19 -08003872/**
3873 * Moves a single object to the CPU read, and possibly write domain.
3874 *
3875 * This function returns when the move is complete, including waiting on
3876 * flushes to occur.
3877 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003878int
Chris Wilson919926a2010-11-12 13:42:53 +00003879i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003880{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003881 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003882 int ret;
3883
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003884 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3885 return 0;
3886
Chris Wilson0201f1e2012-07-20 12:41:01 +01003887 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003888 if (ret)
3889 return ret;
3890
Eric Anholte47c68e2008-11-14 13:35:19 -08003891 i915_gem_object_flush_gtt_write_domain(obj);
3892
Chris Wilson05394f32010-11-08 19:18:58 +00003893 old_write_domain = obj->base.write_domain;
3894 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003895
Eric Anholte47c68e2008-11-14 13:35:19 -08003896 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003897 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003898 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003899
Chris Wilson05394f32010-11-08 19:18:58 +00003900 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003901 }
3902
3903 /* It should now be out of any other write domains, and we can update
3904 * the domain values for our changes.
3905 */
Chris Wilson05394f32010-11-08 19:18:58 +00003906 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003907
3908 /* If we're writing through the CPU, then the GPU read domains will
3909 * need to be invalidated at next use.
3910 */
3911 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003912 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3913 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003914 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003915
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003916 trace_i915_gem_object_change_domain(obj,
3917 old_read_domains,
3918 old_write_domain);
3919
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003920 return 0;
3921}
3922
Eric Anholt673a3942008-07-30 12:06:12 -07003923/* Throttle our rendering by waiting until the ring has completed our requests
3924 * emitted over 20 msec ago.
3925 *
Eric Anholtb9624422009-06-03 07:27:35 +00003926 * Note that if we were to use the current jiffies each time around the loop,
3927 * we wouldn't escape the function with any frames outstanding if the time to
3928 * render a frame was over 20ms.
3929 *
Eric Anholt673a3942008-07-30 12:06:12 -07003930 * This should get us reasonable parallelism between CPU and GPU but also
3931 * relatively low latency when blocking on a particular request to finish.
3932 */
3933static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003934i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003935{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003936 struct drm_i915_private *dev_priv = dev->dev_private;
3937 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003938 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003939 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003940 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003941 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003942
Daniel Vetter308887a2012-11-14 17:14:06 +01003943 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3944 if (ret)
3945 return ret;
3946
3947 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3948 if (ret)
3949 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003950
Chris Wilson1c255952010-09-26 11:03:27 +01003951 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003952 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003953 if (time_after_eq(request->emitted_jiffies, recent_enough))
3954 break;
3955
John Harrisonfcfa423c2015-05-29 17:44:12 +01003956 /*
3957 * Note that the request might not have been submitted yet.
3958 * In which case emitted_jiffies will be zero.
3959 */
3960 if (!request->emitted_jiffies)
3961 continue;
3962
John Harrison54fb2412014-11-24 18:49:27 +00003963 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003964 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003965 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00003966 if (target)
3967 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003968 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003969
John Harrison54fb2412014-11-24 18:49:27 +00003970 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003971 return 0;
3972
John Harrison9c654812014-11-24 18:49:35 +00003973 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003974 if (ret == 0)
3975 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003976
Chris Wilson41037f92015-03-27 11:01:36 +00003977 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00003978
Eric Anholt673a3942008-07-30 12:06:12 -07003979 return ret;
3980}
3981
Chris Wilsond23db882014-05-23 08:48:08 +02003982static bool
3983i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
3984{
3985 struct drm_i915_gem_object *obj = vma->obj;
3986
3987 if (alignment &&
3988 vma->node.start & (alignment - 1))
3989 return true;
3990
3991 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3992 return true;
3993
3994 if (flags & PIN_OFFSET_BIAS &&
3995 vma->node.start < (flags & PIN_OFFSET_MASK))
3996 return true;
3997
3998 return false;
3999}
4000
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004001static int
4002i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4003 struct i915_address_space *vm,
4004 const struct i915_ggtt_view *ggtt_view,
4005 uint32_t alignment,
4006 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004007{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004008 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004009 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004010 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004011 int ret;
4012
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004013 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4014 return -ENODEV;
4015
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004016 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004017 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004018
Chris Wilsonc826c442014-10-31 13:53:53 +00004019 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4020 return -EINVAL;
4021
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004022 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4023 return -EINVAL;
4024
4025 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4026 i915_gem_obj_to_vma(obj, vm);
4027
4028 if (IS_ERR(vma))
4029 return PTR_ERR(vma);
4030
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004031 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004032 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4033 return -EBUSY;
4034
Chris Wilsond23db882014-05-23 08:48:08 +02004035 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004036 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004037 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004038 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004039 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004040 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004041 upper_32_bits(vma->node.start),
4042 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004043 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004044 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004045 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004046 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004047 if (ret)
4048 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004049
4050 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004051 }
4052 }
4053
Chris Wilsonef79e172014-10-31 13:53:52 +00004054 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004055 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004056 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4057 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004058 if (IS_ERR(vma))
4059 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004060 } else {
4061 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004062 if (ret)
4063 return ret;
4064 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004065
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004066 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4067 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004068 bool mappable, fenceable;
4069 u32 fence_size, fence_alignment;
4070
4071 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4072 obj->base.size,
4073 obj->tiling_mode);
4074 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4075 obj->base.size,
4076 obj->tiling_mode,
4077 true);
4078
4079 fenceable = (vma->node.size == fence_size &&
4080 (vma->node.start & (fence_alignment - 1)) == 0);
4081
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004082 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004083 dev_priv->gtt.mappable_end);
4084
4085 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004086
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004087 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4088 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004089
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004090 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004091 return 0;
4092}
4093
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004094int
4095i915_gem_object_pin(struct drm_i915_gem_object *obj,
4096 struct i915_address_space *vm,
4097 uint32_t alignment,
4098 uint64_t flags)
4099{
4100 return i915_gem_object_do_pin(obj, vm,
4101 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4102 alignment, flags);
4103}
4104
4105int
4106i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4107 const struct i915_ggtt_view *view,
4108 uint32_t alignment,
4109 uint64_t flags)
4110{
4111 if (WARN_ONCE(!view, "no view specified"))
4112 return -EINVAL;
4113
4114 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004115 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004116}
4117
Eric Anholt673a3942008-07-30 12:06:12 -07004118void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004119i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4120 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004121{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004122 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004123
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004124 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004125 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004126 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004127
Chris Wilson30154652015-04-07 17:28:24 +01004128 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004129}
4130
4131int
Eric Anholt673a3942008-07-30 12:06:12 -07004132i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004133 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004134{
4135 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004136 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004137 int ret;
4138
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004139 ret = i915_mutex_lock_interruptible(dev);
4140 if (ret)
4141 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004142
Chris Wilson05394f32010-11-08 19:18:58 +00004143 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004144 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004145 ret = -ENOENT;
4146 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004147 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004148
Chris Wilson0be555b2010-08-04 15:36:30 +01004149 /* Count all active objects as busy, even if they are currently not used
4150 * by the gpu. Users of this interface expect objects to eventually
4151 * become non-busy without any further actions, therefore emit any
4152 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004153 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004154 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004155 if (ret)
4156 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004157
Chris Wilsonb4716182015-04-27 13:41:17 +01004158 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4159 args->busy = obj->active << 16;
4160 if (obj->last_write_req)
4161 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004162
Chris Wilsonb4716182015-04-27 13:41:17 +01004163unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004164 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004165unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004166 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004167 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004168}
4169
4170int
4171i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4172 struct drm_file *file_priv)
4173{
Akshay Joshi0206e352011-08-16 15:34:10 -04004174 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004175}
4176
Chris Wilson3ef94da2009-09-14 16:50:29 +01004177int
4178i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4179 struct drm_file *file_priv)
4180{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004181 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004182 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004183 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004184 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004185
4186 switch (args->madv) {
4187 case I915_MADV_DONTNEED:
4188 case I915_MADV_WILLNEED:
4189 break;
4190 default:
4191 return -EINVAL;
4192 }
4193
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004194 ret = i915_mutex_lock_interruptible(dev);
4195 if (ret)
4196 return ret;
4197
Chris Wilson05394f32010-11-08 19:18:58 +00004198 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004199 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200 ret = -ENOENT;
4201 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004202 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004203
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004204 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004205 ret = -EINVAL;
4206 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004207 }
4208
Daniel Vetter656bfa32014-11-20 09:26:30 +01004209 if (obj->pages &&
4210 obj->tiling_mode != I915_TILING_NONE &&
4211 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4212 if (obj->madv == I915_MADV_WILLNEED)
4213 i915_gem_object_unpin_pages(obj);
4214 if (args->madv == I915_MADV_WILLNEED)
4215 i915_gem_object_pin_pages(obj);
4216 }
4217
Chris Wilson05394f32010-11-08 19:18:58 +00004218 if (obj->madv != __I915_MADV_PURGED)
4219 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004220
Chris Wilson6c085a72012-08-20 11:40:46 +02004221 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004222 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004223 i915_gem_object_truncate(obj);
4224
Chris Wilson05394f32010-11-08 19:18:58 +00004225 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004226
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004227out:
Chris Wilson05394f32010-11-08 19:18:58 +00004228 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004229unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004230 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004231 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004232}
4233
Chris Wilson37e680a2012-06-07 15:38:42 +01004234void i915_gem_object_init(struct drm_i915_gem_object *obj,
4235 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004236{
Chris Wilsonb4716182015-04-27 13:41:17 +01004237 int i;
4238
Ben Widawsky35c20a62013-05-31 11:28:48 -07004239 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004240 for (i = 0; i < I915_NUM_RINGS; i++)
4241 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004242 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004243 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004244 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004245
Chris Wilson37e680a2012-06-07 15:38:42 +01004246 obj->ops = ops;
4247
Chris Wilson0327d6b2012-08-11 15:41:06 +01004248 obj->fence_reg = I915_FENCE_REG_NONE;
4249 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004250
4251 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4252}
4253
Chris Wilson37e680a2012-06-07 15:38:42 +01004254static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4255 .get_pages = i915_gem_object_get_pages_gtt,
4256 .put_pages = i915_gem_object_put_pages_gtt,
4257};
4258
Chris Wilson05394f32010-11-08 19:18:58 +00004259struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4260 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004261{
Daniel Vetterc397b902010-04-09 19:05:07 +00004262 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004263 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004264 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004265
Chris Wilson42dcedd2012-11-15 11:32:30 +00004266 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004267 if (obj == NULL)
4268 return NULL;
4269
4270 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004271 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004272 return NULL;
4273 }
4274
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004275 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4276 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4277 /* 965gm cannot relocate objects above 4GiB. */
4278 mask &= ~__GFP_HIGHMEM;
4279 mask |= __GFP_DMA32;
4280 }
4281
Al Viro496ad9a2013-01-23 17:07:38 -05004282 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004283 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004284
Chris Wilson37e680a2012-06-07 15:38:42 +01004285 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004286
Daniel Vetterc397b902010-04-09 19:05:07 +00004287 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4288 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4289
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004290 if (HAS_LLC(dev)) {
4291 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004292 * cache) for about a 10% performance improvement
4293 * compared to uncached. Graphics requests other than
4294 * display scanout are coherent with the CPU in
4295 * accessing this cache. This means in this mode we
4296 * don't need to clflush on the CPU side, and on the
4297 * GPU side we only need to flush internal caches to
4298 * get data visible to the CPU.
4299 *
4300 * However, we maintain the display planes as UC, and so
4301 * need to rebind when first used as such.
4302 */
4303 obj->cache_level = I915_CACHE_LLC;
4304 } else
4305 obj->cache_level = I915_CACHE_NONE;
4306
Daniel Vetterd861e332013-07-24 23:25:03 +02004307 trace_i915_gem_object_create(obj);
4308
Chris Wilson05394f32010-11-08 19:18:58 +00004309 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004310}
4311
Chris Wilson340fbd82014-05-22 09:16:52 +01004312static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4313{
4314 /* If we are the last user of the backing storage (be it shmemfs
4315 * pages or stolen etc), we know that the pages are going to be
4316 * immediately released. In this case, we can then skip copying
4317 * back the contents from the GPU.
4318 */
4319
4320 if (obj->madv != I915_MADV_WILLNEED)
4321 return false;
4322
4323 if (obj->base.filp == NULL)
4324 return true;
4325
4326 /* At first glance, this looks racy, but then again so would be
4327 * userspace racing mmap against close. However, the first external
4328 * reference to the filp can only be obtained through the
4329 * i915_gem_mmap_ioctl() which safeguards us against the user
4330 * acquiring such a reference whilst we are in the middle of
4331 * freeing the object.
4332 */
4333 return atomic_long_read(&obj->base.filp->f_count) == 1;
4334}
4335
Chris Wilson1488fc02012-04-24 15:47:31 +01004336void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004337{
Chris Wilson1488fc02012-04-24 15:47:31 +01004338 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004339 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004340 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004341 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004342
Paulo Zanonif65c9162013-11-27 18:20:34 -02004343 intel_runtime_pm_get(dev_priv);
4344
Chris Wilson26e12f892011-03-20 11:20:19 +00004345 trace_i915_gem_object_destroy(obj);
4346
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004347 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004348 int ret;
4349
4350 vma->pin_count = 0;
4351 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004352 if (WARN_ON(ret == -ERESTARTSYS)) {
4353 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004354
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004355 was_interruptible = dev_priv->mm.interruptible;
4356 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004357
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004358 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004359
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004360 dev_priv->mm.interruptible = was_interruptible;
4361 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004362 }
4363
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004364 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4365 * before progressing. */
4366 if (obj->stolen)
4367 i915_gem_object_unpin_pages(obj);
4368
Daniel Vettera071fa02014-06-18 23:28:09 +02004369 WARN_ON(obj->frontbuffer_bits);
4370
Daniel Vetter656bfa32014-11-20 09:26:30 +01004371 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4372 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4373 obj->tiling_mode != I915_TILING_NONE)
4374 i915_gem_object_unpin_pages(obj);
4375
Ben Widawsky401c29f2013-05-31 11:28:47 -07004376 if (WARN_ON(obj->pages_pin_count))
4377 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004378 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004379 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004380 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004381 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004382
Chris Wilson9da3da62012-06-01 15:20:22 +01004383 BUG_ON(obj->pages);
4384
Chris Wilson2f745ad2012-09-04 21:02:58 +01004385 if (obj->base.import_attach)
4386 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004387
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004388 if (obj->ops->release)
4389 obj->ops->release(obj);
4390
Chris Wilson05394f32010-11-08 19:18:58 +00004391 drm_gem_object_release(&obj->base);
4392 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004393
Chris Wilson05394f32010-11-08 19:18:58 +00004394 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004395 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004396
4397 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004398}
4399
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004400struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4401 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004402{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004403 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004404 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4405 if (i915_is_ggtt(vma->vm) &&
4406 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4407 continue;
4408 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004409 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004410 }
4411 return NULL;
4412}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004413
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004414struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4415 const struct i915_ggtt_view *view)
4416{
4417 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4418 struct i915_vma *vma;
4419
4420 if (WARN_ONCE(!view, "no view specified"))
4421 return ERR_PTR(-EINVAL);
4422
4423 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004424 if (vma->vm == ggtt &&
4425 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004426 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004427 return NULL;
4428}
4429
Ben Widawsky2f633152013-07-17 12:19:03 -07004430void i915_gem_vma_destroy(struct i915_vma *vma)
4431{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004432 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004433 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004434
4435 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4436 if (!list_empty(&vma->exec_list))
4437 return;
4438
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004439 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004440
Daniel Vetter841cd772014-08-06 15:04:48 +02004441 if (!i915_is_ggtt(vm))
4442 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004443
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004444 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004445
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004446 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004447}
4448
Chris Wilsone3efda42014-04-09 09:19:41 +01004449static void
4450i915_gem_stop_ringbuffers(struct drm_device *dev)
4451{
4452 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004453 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004454 int i;
4455
4456 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004457 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004458}
4459
Jesse Barnes5669fca2009-02-17 15:13:31 -08004460int
Chris Wilson45c5f202013-10-16 11:50:01 +01004461i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004462{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004464 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004465
Chris Wilson45c5f202013-10-16 11:50:01 +01004466 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004467 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004468 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004469 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004470
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004471 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004472
Chris Wilsone3efda42014-04-09 09:19:41 +01004473 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004474 mutex_unlock(&dev->struct_mutex);
4475
Chris Wilson737b1502015-01-26 18:03:03 +02004476 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004477 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004478 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004479
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004480 /* Assert that we sucessfully flushed all the work and
4481 * reset the GPU back to its idle, low power state.
4482 */
4483 WARN_ON(dev_priv->mm.busy);
4484
Eric Anholt673a3942008-07-30 12:06:12 -07004485 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004486
4487err:
4488 mutex_unlock(&dev->struct_mutex);
4489 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004490}
4491
John Harrison6909a662015-05-29 17:43:51 +01004492int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004493{
John Harrison6909a662015-05-29 17:43:51 +01004494 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004495 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004496 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004497 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4498 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004499 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004500
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004501 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004502 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004503
John Harrison5fb9de12015-05-29 17:44:07 +01004504 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004505 if (ret)
4506 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004507
Ben Widawskyc3787e22013-09-17 21:12:44 -07004508 /*
4509 * Note: We do not worry about the concurrent register cacheline hang
4510 * here because no other code should access these registers other than
4511 * at initialization time.
4512 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004513 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004514 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4515 intel_ring_emit(ring, reg_base + i);
4516 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004517 }
4518
Ben Widawskyc3787e22013-09-17 21:12:44 -07004519 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004520
Ben Widawskyc3787e22013-09-17 21:12:44 -07004521 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004522}
4523
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004524void i915_gem_init_swizzling(struct drm_device *dev)
4525{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004527
Daniel Vetter11782b02012-01-31 16:47:55 +01004528 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004529 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4530 return;
4531
4532 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4533 DISP_TILE_SURFACE_SWIZZLING);
4534
Daniel Vetter11782b02012-01-31 16:47:55 +01004535 if (IS_GEN5(dev))
4536 return;
4537
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004538 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4539 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004540 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004541 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004542 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004543 else if (IS_GEN8(dev))
4544 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004545 else
4546 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004547}
Daniel Vettere21af882012-02-09 20:53:27 +01004548
Chris Wilson67b1b572012-07-05 23:49:40 +01004549static bool
4550intel_enable_blt(struct drm_device *dev)
4551{
4552 if (!HAS_BLT(dev))
4553 return false;
4554
4555 /* The blitter was dysfunctional on early prototypes */
4556 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4557 DRM_INFO("BLT not supported on this pre-production hardware;"
4558 " graphics performance will be degraded.\n");
4559 return false;
4560 }
4561
4562 return true;
4563}
4564
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004565static void init_unused_ring(struct drm_device *dev, u32 base)
4566{
4567 struct drm_i915_private *dev_priv = dev->dev_private;
4568
4569 I915_WRITE(RING_CTL(base), 0);
4570 I915_WRITE(RING_HEAD(base), 0);
4571 I915_WRITE(RING_TAIL(base), 0);
4572 I915_WRITE(RING_START(base), 0);
4573}
4574
4575static void init_unused_rings(struct drm_device *dev)
4576{
4577 if (IS_I830(dev)) {
4578 init_unused_ring(dev, PRB1_BASE);
4579 init_unused_ring(dev, SRB0_BASE);
4580 init_unused_ring(dev, SRB1_BASE);
4581 init_unused_ring(dev, SRB2_BASE);
4582 init_unused_ring(dev, SRB3_BASE);
4583 } else if (IS_GEN2(dev)) {
4584 init_unused_ring(dev, SRB0_BASE);
4585 init_unused_ring(dev, SRB1_BASE);
4586 } else if (IS_GEN3(dev)) {
4587 init_unused_ring(dev, PRB1_BASE);
4588 init_unused_ring(dev, PRB2_BASE);
4589 }
4590}
4591
Oscar Mateoa83014d2014-07-24 17:04:21 +01004592int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004593{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004594 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004595 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004596
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004597 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004598 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004599 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004600
4601 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004602 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004603 if (ret)
4604 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004605 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004606
Chris Wilson67b1b572012-07-05 23:49:40 +01004607 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004608 ret = intel_init_blt_ring_buffer(dev);
4609 if (ret)
4610 goto cleanup_bsd_ring;
4611 }
4612
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004613 if (HAS_VEBOX(dev)) {
4614 ret = intel_init_vebox_ring_buffer(dev);
4615 if (ret)
4616 goto cleanup_blt_ring;
4617 }
4618
Zhao Yakui845f74a2014-04-17 10:37:37 +08004619 if (HAS_BSD2(dev)) {
4620 ret = intel_init_bsd2_ring_buffer(dev);
4621 if (ret)
4622 goto cleanup_vebox_ring;
4623 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004624
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004625 return 0;
4626
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004627cleanup_vebox_ring:
4628 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004629cleanup_blt_ring:
4630 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4631cleanup_bsd_ring:
4632 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4633cleanup_render_ring:
4634 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4635
4636 return ret;
4637}
4638
4639int
4640i915_gem_init_hw(struct drm_device *dev)
4641{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004642 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004643 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01004644 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004645
4646 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4647 return -EIO;
4648
Chris Wilson5e4f5182015-02-13 14:35:59 +00004649 /* Double layer security blanket, see i915_gem_init() */
4650 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4651
Ben Widawsky59124502013-07-04 11:02:05 -07004652 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004653 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004654
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004655 if (IS_HASWELL(dev))
4656 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4657 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004658
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004659 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004660 if (IS_IVYBRIDGE(dev)) {
4661 u32 temp = I915_READ(GEN7_MSG_CTL);
4662 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4663 I915_WRITE(GEN7_MSG_CTL, temp);
4664 } else if (INTEL_INFO(dev)->gen >= 7) {
4665 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4666 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4667 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4668 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004669 }
4670
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004671 i915_gem_init_swizzling(dev);
4672
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004673 /*
4674 * At least 830 can leave some of the unused rings
4675 * "active" (ie. head != tail) after resume which
4676 * will prevent c3 entry. Makes sure all unused rings
4677 * are totally idle.
4678 */
4679 init_unused_rings(dev);
4680
John Harrison90638cc2015-05-29 17:43:37 +01004681 BUG_ON(!dev_priv->ring[RCS].default_context);
4682
John Harrison4ad2fd82015-06-18 13:11:20 +01004683 ret = i915_ppgtt_init_hw(dev);
4684 if (ret) {
4685 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4686 goto out;
4687 }
4688
4689 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004690 for_each_ring(ring, dev_priv, i) {
4691 ret = ring->init_hw(ring);
4692 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004693 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004694 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004695
Alex Dai33a732f2015-08-12 15:43:36 +01004696 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004697 if (HAS_GUC_UCODE(dev)) {
4698 ret = intel_guc_ucode_load(dev);
4699 if (ret) {
4700 /*
4701 * If we got an error and GuC submission is enabled, map
4702 * the error to -EIO so the GPU will be declared wedged.
4703 * OTOH, if we didn't intend to use the GuC anyway, just
4704 * discard the error and carry on.
4705 */
4706 DRM_ERROR("Failed to initialize GuC, error %d%s\n", ret,
4707 i915.enable_guc_submission ? "" :
4708 " (ignored)");
4709 ret = i915.enable_guc_submission ? -EIO : 0;
4710 if (ret)
4711 goto out;
4712 }
Alex Dai33a732f2015-08-12 15:43:36 +01004713 }
4714
Nick Hoathe84fe802015-09-11 12:53:46 +01004715 /*
4716 * Increment the next seqno by 0x100 so we have a visible break
4717 * on re-initialisation
4718 */
4719 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4720 if (ret)
4721 goto out;
4722
John Harrison4ad2fd82015-06-18 13:11:20 +01004723 /* Now it is safe to go back round and do everything else: */
4724 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01004725 struct drm_i915_gem_request *req;
4726
John Harrison90638cc2015-05-29 17:43:37 +01004727 WARN_ON(!ring->default_context);
4728
John Harrisondc4be60712015-05-29 17:43:39 +01004729 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
4730 if (ret) {
4731 i915_gem_cleanup_ringbuffer(dev);
4732 goto out;
4733 }
4734
John Harrison4ad2fd82015-06-18 13:11:20 +01004735 if (ring->id == RCS) {
4736 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004737 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004738 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004739
John Harrisonb3dd6b92015-05-29 17:43:40 +01004740 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004741 if (ret && ret != -EIO) {
4742 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004743 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004744 i915_gem_cleanup_ringbuffer(dev);
4745 goto out;
4746 }
David Woodhousef48a0162015-01-20 17:21:42 +00004747
John Harrisonb3dd6b92015-05-29 17:43:40 +01004748 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004749 if (ret && ret != -EIO) {
4750 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004751 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01004752 i915_gem_cleanup_ringbuffer(dev);
4753 goto out;
4754 }
John Harrisondc4be60712015-05-29 17:43:39 +01004755
John Harrison75289872015-05-29 17:43:49 +01004756 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004757 }
4758
Chris Wilson5e4f5182015-02-13 14:35:59 +00004759out:
4760 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004761 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004762}
4763
Chris Wilson1070a422012-04-24 15:47:41 +01004764int i915_gem_init(struct drm_device *dev)
4765{
4766 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004767 int ret;
4768
Oscar Mateo127f1002014-07-24 17:04:11 +01004769 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4770 i915.enable_execlists);
4771
Chris Wilson1070a422012-04-24 15:47:41 +01004772 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004773
4774 if (IS_VALLEYVIEW(dev)) {
4775 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004776 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4777 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4778 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004779 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4780 }
4781
Oscar Mateoa83014d2014-07-24 17:04:21 +01004782 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004783 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004784 dev_priv->gt.init_rings = i915_gem_init_rings;
4785 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4786 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004787 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004788 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004789 dev_priv->gt.init_rings = intel_logical_rings_init;
4790 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4791 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004792 }
4793
Chris Wilson5e4f5182015-02-13 14:35:59 +00004794 /* This is just a security blanket to placate dragons.
4795 * On some systems, we very sporadically observe that the first TLBs
4796 * used by the CS may be stale, despite us poking the TLB reset. If
4797 * we hold the forcewake during initialisation these problems
4798 * just magically go away.
4799 */
4800 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4801
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004802 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004803 if (ret)
4804 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004805
Ben Widawskyd7e50082012-12-18 10:31:25 -08004806 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004807
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004808 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004809 if (ret)
4810 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004811
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004812 ret = dev_priv->gt.init_rings(dev);
4813 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004814 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004815
4816 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004817 if (ret == -EIO) {
4818 /* Allow ring initialisation to fail by marking the GPU as
4819 * wedged. But we only want to do this where the GPU is angry,
4820 * for all other failure, such as an allocation failure, bail.
4821 */
4822 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004823 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004824 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004825 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004826
4827out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004828 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004829 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004830
Chris Wilson60990322014-04-09 09:19:42 +01004831 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004832}
4833
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004834void
4835i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4836{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004837 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004838 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004839 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004840
Chris Wilsonb4519512012-05-11 14:29:30 +01004841 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004842 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08004843
4844 if (i915.enable_execlists)
4845 /*
4846 * Neither the BIOS, ourselves or any other kernel
4847 * expects the system to be in execlists mode on startup,
4848 * so we need to reset the GPU back to legacy mode.
4849 */
4850 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004851}
4852
Chris Wilson64193402010-10-24 12:38:05 +01004853static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004854init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004855{
4856 INIT_LIST_HEAD(&ring->active_list);
4857 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004858}
4859
Eric Anholt673a3942008-07-30 12:06:12 -07004860void
4861i915_gem_load(struct drm_device *dev)
4862{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004864 int i;
4865
Chris Wilsonefab6d82015-04-07 16:20:57 +01004866 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004867 kmem_cache_create("i915_gem_object",
4868 sizeof(struct drm_i915_gem_object), 0,
4869 SLAB_HWCACHE_ALIGN,
4870 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004871 dev_priv->vmas =
4872 kmem_cache_create("i915_gem_vma",
4873 sizeof(struct i915_vma), 0,
4874 SLAB_HWCACHE_ALIGN,
4875 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004876 dev_priv->requests =
4877 kmem_cache_create("i915_gem_request",
4878 sizeof(struct drm_i915_gem_request), 0,
4879 SLAB_HWCACHE_ALIGN,
4880 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004881
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004882 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07004883 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004884 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4885 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004886 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004887 for (i = 0; i < I915_NUM_RINGS; i++)
4888 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004889 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004890 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004891 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4892 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004893 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4894 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004895 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004896
Chris Wilson72bfa192010-12-19 11:42:05 +00004897 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4898
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004899 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4900 dev_priv->num_fence_regs = 32;
4901 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004902 dev_priv->num_fence_regs = 16;
4903 else
4904 dev_priv->num_fence_regs = 8;
4905
Yu Zhangeb822892015-02-10 19:05:49 +08004906 if (intel_vgpu_active(dev))
4907 dev_priv->num_fence_regs =
4908 I915_READ(vgtif_reg(avail_rs.fence_num));
4909
Nick Hoathe84fe802015-09-11 12:53:46 +01004910 /*
4911 * Set initial sequence number for requests.
4912 * Using this number allows the wraparound to happen early,
4913 * catching any obvious problems.
4914 */
4915 dev_priv->next_seqno = ((u32)~0 - 0x1100);
4916 dev_priv->last_seqno = ((u32)~0 - 0x1101);
4917
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004918 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004919 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4920 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004921
Eric Anholt673a3942008-07-30 12:06:12 -07004922 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004923 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004924
Chris Wilsonce453d82011-02-21 14:43:56 +00004925 dev_priv->mm.interruptible = true;
4926
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004927 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004928
4929 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004930}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004931
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004932void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004933{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004934 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004935
4936 /* Clean up our request list when the client is going away, so that
4937 * later retire_requests won't dereference our soon-to-be-gone
4938 * file_priv.
4939 */
Chris Wilson1c255952010-09-26 11:03:27 +01004940 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004941 while (!list_empty(&file_priv->mm.request_list)) {
4942 struct drm_i915_gem_request *request;
4943
4944 request = list_first_entry(&file_priv->mm.request_list,
4945 struct drm_i915_gem_request,
4946 client_list);
4947 list_del(&request->client_list);
4948 request->file_priv = NULL;
4949 }
Chris Wilson1c255952010-09-26 11:03:27 +01004950 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004951
Chris Wilson2e1b8732015-04-27 13:41:22 +01004952 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004953 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004954 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004955 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004956 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004957}
4958
4959int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4960{
4961 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004962 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004963
4964 DRM_DEBUG_DRIVER("\n");
4965
4966 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4967 if (!file_priv)
4968 return -ENOMEM;
4969
4970 file->driver_priv = file_priv;
4971 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004972 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004973 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004974
4975 spin_lock_init(&file_priv->mm.lock);
4976 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004977
Ben Widawskye422b882013-12-06 14:10:58 -08004978 ret = i915_gem_context_open(dev, file);
4979 if (ret)
4980 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004981
Ben Widawskye422b882013-12-06 14:10:58 -08004982 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004983}
4984
Daniel Vetterb680c372014-09-19 18:27:27 +02004985/**
4986 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004987 * @old: current GEM buffer for the frontbuffer slots
4988 * @new: new GEM buffer for the frontbuffer slots
4989 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004990 *
4991 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4992 * from @old and setting them in @new. Both @old and @new can be NULL.
4993 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004994void i915_gem_track_fb(struct drm_i915_gem_object *old,
4995 struct drm_i915_gem_object *new,
4996 unsigned frontbuffer_bits)
4997{
4998 if (old) {
4999 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5000 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5001 old->frontbuffer_bits &= ~frontbuffer_bits;
5002 }
5003
5004 if (new) {
5005 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5006 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5007 new->frontbuffer_bits |= frontbuffer_bits;
5008 }
5009}
5010
Ben Widawskya70a3142013-07-31 16:59:56 -07005011/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005012u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5013 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005014{
5015 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5016 struct i915_vma *vma;
5017
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005018 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005019
Ben Widawskya70a3142013-07-31 16:59:56 -07005020 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005021 if (i915_is_ggtt(vma->vm) &&
5022 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5023 continue;
5024 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005025 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005026 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005027
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005028 WARN(1, "%s vma for this object not found.\n",
5029 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005030 return -1;
5031}
5032
Michel Thierry088e0df2015-08-07 17:40:17 +01005033u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5034 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005035{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005036 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005037 struct i915_vma *vma;
5038
5039 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005040 if (vma->vm == ggtt &&
5041 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005042 return vma->node.start;
5043
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005044 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005045 return -1;
5046}
5047
5048bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5049 struct i915_address_space *vm)
5050{
5051 struct i915_vma *vma;
5052
5053 list_for_each_entry(vma, &o->vma_list, vma_link) {
5054 if (i915_is_ggtt(vma->vm) &&
5055 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5056 continue;
5057 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5058 return true;
5059 }
5060
5061 return false;
5062}
5063
5064bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005065 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005066{
5067 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5068 struct i915_vma *vma;
5069
5070 list_for_each_entry(vma, &o->vma_list, vma_link)
5071 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005072 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005073 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005074 return true;
5075
5076 return false;
5077}
5078
5079bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5080{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005081 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005082
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005083 list_for_each_entry(vma, &o->vma_list, vma_link)
5084 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005085 return true;
5086
5087 return false;
5088}
5089
5090unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5091 struct i915_address_space *vm)
5092{
5093 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5094 struct i915_vma *vma;
5095
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005096 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005097
5098 BUG_ON(list_empty(&o->vma_list));
5099
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005100 list_for_each_entry(vma, &o->vma_list, vma_link) {
5101 if (i915_is_ggtt(vma->vm) &&
5102 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5103 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005104 if (vma->vm == vm)
5105 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005106 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005107 return 0;
5108}
5109
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005110bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005111{
5112 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005113 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005114 if (vma->pin_count > 0)
5115 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005116
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005117 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005118}
Dave Gordonea702992015-07-09 19:29:02 +01005119
5120/* Allocate a new GEM object and fill it with the supplied data */
5121struct drm_i915_gem_object *
5122i915_gem_object_create_from_data(struct drm_device *dev,
5123 const void *data, size_t size)
5124{
5125 struct drm_i915_gem_object *obj;
5126 struct sg_table *sg;
5127 size_t bytes;
5128 int ret;
5129
5130 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5131 if (IS_ERR_OR_NULL(obj))
5132 return obj;
5133
5134 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5135 if (ret)
5136 goto fail;
5137
5138 ret = i915_gem_object_get_pages(obj);
5139 if (ret)
5140 goto fail;
5141
5142 i915_gem_object_pin_pages(obj);
5143 sg = obj->pages;
5144 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
5145 i915_gem_object_unpin_pages(obj);
5146
5147 if (WARN_ON(bytes != size)) {
5148 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5149 ret = -EFAULT;
5150 goto fail;
5151 }
5152
5153 return obj;
5154
5155fail:
5156 drm_gem_object_unreference(&obj->base);
5157 return ERR_PTR(ret);
5158}