blob: 37cd901c9d7509d1f94ce350a206fcab26b2b3bb [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700807 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700951 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
Chris Wilson094f9a52013-09-25 17:34:55 +01001152static void fake_irq(unsigned long data)
1153{
1154 wake_up_process((struct task_struct *)data);
1155}
1156
1157static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001158 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001159{
1160 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1161}
1162
Daniel Vettereed29a52015-05-21 14:21:25 +02001163static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001164{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001165 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001166
Daniel Vettereed29a52015-05-21 14:21:25 +02001167 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001168 return -EBUSY;
1169
1170 timeout = jiffies + 1;
1171 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001172 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001173 return 0;
1174
1175 if (time_after_eq(jiffies, timeout))
1176 break;
1177
1178 cpu_relax_lowlatency();
1179 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001180 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001181 return 0;
1182
1183 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001184}
1185
Chris Wilsonb3612372012-08-24 09:35:08 +01001186/**
John Harrison9c654812014-11-24 18:49:35 +00001187 * __i915_wait_request - wait until execution of request has finished
1188 * @req: duh!
1189 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001190 * @interruptible: do an interruptible wait (normally yes)
1191 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1192 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 * Note: It is of utmost importance that the passed in seqno and reset_counter
1194 * values have been read by the caller in an smp safe manner. Where read-side
1195 * locks are involved, it is sufficient to read the reset_counter before
1196 * unlocking the lock that protects the seqno. For lockless tricks, the
1197 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1198 * inserted.
1199 *
John Harrison9c654812014-11-24 18:49:35 +00001200 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001201 * errno with remaining time filled in timeout argument.
1202 */
John Harrison9c654812014-11-24 18:49:35 +00001203int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001204 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001205 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001206 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001207 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001208{
John Harrison9c654812014-11-24 18:49:35 +00001209 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001210 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001211 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001212 const bool irq_test_in_progress =
1213 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001214 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001215 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001216 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001217 int ret;
1218
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001219 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001220
Chris Wilsonb4716182015-04-27 13:41:17 +01001221 if (list_empty(&req->list))
1222 return 0;
1223
John Harrison1b5a4332014-11-24 18:49:42 +00001224 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001225 return 0;
1226
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001227 timeout_expire = timeout ?
1228 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001229
Chris Wilson2e1b8732015-04-27 13:41:22 +01001230 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001231 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001234 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001235 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001236
1237 /* Optimistic spin for the next jiffie before touching IRQs */
1238 ret = __i915_spin_request(req);
1239 if (ret == 0)
1240 goto out;
1241
1242 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1243 ret = -ENODEV;
1244 goto out;
1245 }
1246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 for (;;) {
1248 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001249
Chris Wilson094f9a52013-09-25 17:34:55 +01001250 prepare_to_wait(&ring->irq_queue, &wait,
1251 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001252
Daniel Vetterf69061b2012-12-06 09:01:42 +01001253 /* We need to check whether any gpu reset happened in between
1254 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001255 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1256 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1257 * is truely gone. */
1258 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1259 if (ret == 0)
1260 ret = -EAGAIN;
1261 break;
1262 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001263
John Harrison1b5a4332014-11-24 18:49:42 +00001264 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001265 ret = 0;
1266 break;
1267 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001268
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 if (interruptible && signal_pending(current)) {
1270 ret = -ERESTARTSYS;
1271 break;
1272 }
1273
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001274 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001275 ret = -ETIME;
1276 break;
1277 }
1278
1279 timer.function = NULL;
1280 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001281 unsigned long expire;
1282
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001284 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001285 mod_timer(&timer, expire);
1286 }
1287
Chris Wilson5035c272013-10-04 09:58:46 +01001288 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001289
Chris Wilson094f9a52013-09-25 17:34:55 +01001290 if (timer.function) {
1291 del_singleshot_timer_sync(&timer);
1292 destroy_timer_on_stack(&timer);
1293 }
1294 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001295 if (!irq_test_in_progress)
1296 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001297
1298 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001299
Chris Wilson2def4ad92015-04-07 16:20:41 +01001300out:
1301 now = ktime_get_raw_ns();
1302 trace_i915_gem_request_wait_end(req);
1303
Chris Wilsonb3612372012-08-24 09:35:08 +01001304 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001305 s64 tres = *timeout - (now - before);
1306
1307 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001308
1309 /*
1310 * Apparently ktime isn't accurate enough and occasionally has a
1311 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1312 * things up to make the test happy. We allow up to 1 jiffy.
1313 *
1314 * This is a regrssion from the timespec->ktime conversion.
1315 */
1316 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1317 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001318 }
1319
Chris Wilson094f9a52013-09-25 17:34:55 +01001320 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001321}
1322
John Harrisonfcfa423c2015-05-29 17:44:12 +01001323int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1324 struct drm_file *file)
1325{
1326 struct drm_i915_private *dev_private;
1327 struct drm_i915_file_private *file_priv;
1328
1329 WARN_ON(!req || !file || req->file_priv);
1330
1331 if (!req || !file)
1332 return -EINVAL;
1333
1334 if (req->file_priv)
1335 return -EINVAL;
1336
1337 dev_private = req->ring->dev->dev_private;
1338 file_priv = file->driver_priv;
1339
1340 spin_lock(&file_priv->mm.lock);
1341 req->file_priv = file_priv;
1342 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1343 spin_unlock(&file_priv->mm.lock);
1344
1345 req->pid = get_pid(task_pid(current));
1346
1347 return 0;
1348}
1349
Chris Wilsonb4716182015-04-27 13:41:17 +01001350static inline void
1351i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1352{
1353 struct drm_i915_file_private *file_priv = request->file_priv;
1354
1355 if (!file_priv)
1356 return;
1357
1358 spin_lock(&file_priv->mm.lock);
1359 list_del(&request->client_list);
1360 request->file_priv = NULL;
1361 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001362
1363 put_pid(request->pid);
1364 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001365}
1366
1367static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1368{
1369 trace_i915_gem_request_retire(request);
1370
1371 /* We know the GPU must have read the request to have
1372 * sent us the seqno + interrupt, so use the position
1373 * of tail of the request to update the last known position
1374 * of the GPU head.
1375 *
1376 * Note this requires that we are always called in request
1377 * completion order.
1378 */
1379 request->ringbuf->last_retired_head = request->postfix;
1380
1381 list_del_init(&request->list);
1382 i915_gem_request_remove_from_client(request);
1383
Chris Wilsonb4716182015-04-27 13:41:17 +01001384 i915_gem_request_unreference(request);
1385}
1386
1387static void
1388__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1389{
1390 struct intel_engine_cs *engine = req->ring;
1391 struct drm_i915_gem_request *tmp;
1392
1393 lockdep_assert_held(&engine->dev->struct_mutex);
1394
1395 if (list_empty(&req->list))
1396 return;
1397
1398 do {
1399 tmp = list_first_entry(&engine->request_list,
1400 typeof(*tmp), list);
1401
1402 i915_gem_request_retire(tmp);
1403 } while (tmp != req);
1404
1405 WARN_ON(i915_verify_lists(engine->dev));
1406}
1407
Chris Wilsonb3612372012-08-24 09:35:08 +01001408/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001409 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001410 * request and object lists appropriately for that event.
1411 */
1412int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001413i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001414{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001415 struct drm_device *dev;
1416 struct drm_i915_private *dev_priv;
1417 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001418 int ret;
1419
Daniel Vettera4b3a572014-11-26 14:17:05 +01001420 BUG_ON(req == NULL);
1421
1422 dev = req->ring->dev;
1423 dev_priv = dev->dev_private;
1424 interruptible = dev_priv->mm.interruptible;
1425
Chris Wilsonb3612372012-08-24 09:35:08 +01001426 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001427
Daniel Vetter33196de2012-11-14 17:14:05 +01001428 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001429 if (ret)
1430 return ret;
1431
Chris Wilsonb4716182015-04-27 13:41:17 +01001432 ret = __i915_wait_request(req,
1433 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001434 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001435 if (ret)
1436 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001437
Chris Wilsonb4716182015-04-27 13:41:17 +01001438 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001439 return 0;
1440}
1441
Chris Wilsonb3612372012-08-24 09:35:08 +01001442/**
1443 * Ensures that all rendering to the object has completed and the object is
1444 * safe to unbind from the GTT or access from the CPU.
1445 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001446int
Chris Wilsonb3612372012-08-24 09:35:08 +01001447i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1448 bool readonly)
1449{
Chris Wilsonb4716182015-04-27 13:41:17 +01001450 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001451
Chris Wilsonb4716182015-04-27 13:41:17 +01001452 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001453 return 0;
1454
Chris Wilsonb4716182015-04-27 13:41:17 +01001455 if (readonly) {
1456 if (obj->last_write_req != NULL) {
1457 ret = i915_wait_request(obj->last_write_req);
1458 if (ret)
1459 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001460
Chris Wilsonb4716182015-04-27 13:41:17 +01001461 i = obj->last_write_req->ring->id;
1462 if (obj->last_read_req[i] == obj->last_write_req)
1463 i915_gem_object_retire__read(obj, i);
1464 else
1465 i915_gem_object_retire__write(obj);
1466 }
1467 } else {
1468 for (i = 0; i < I915_NUM_RINGS; i++) {
1469 if (obj->last_read_req[i] == NULL)
1470 continue;
1471
1472 ret = i915_wait_request(obj->last_read_req[i]);
1473 if (ret)
1474 return ret;
1475
1476 i915_gem_object_retire__read(obj, i);
1477 }
1478 RQ_BUG_ON(obj->active);
1479 }
1480
1481 return 0;
1482}
1483
1484static void
1485i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1486 struct drm_i915_gem_request *req)
1487{
1488 int ring = req->ring->id;
1489
1490 if (obj->last_read_req[ring] == req)
1491 i915_gem_object_retire__read(obj, ring);
1492 else if (obj->last_write_req == req)
1493 i915_gem_object_retire__write(obj);
1494
1495 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001496}
1497
Chris Wilson3236f572012-08-24 09:35:09 +01001498/* A nonblocking variant of the above wait. This is a highly dangerous routine
1499 * as the object state may change during this call.
1500 */
1501static __must_check int
1502i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001503 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001504 bool readonly)
1505{
1506 struct drm_device *dev = obj->base.dev;
1507 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001508 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001509 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001510 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001511
1512 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1513 BUG_ON(!dev_priv->mm.interruptible);
1514
Chris Wilsonb4716182015-04-27 13:41:17 +01001515 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001516 return 0;
1517
Daniel Vetter33196de2012-11-14 17:14:05 +01001518 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001519 if (ret)
1520 return ret;
1521
Daniel Vetterf69061b2012-12-06 09:01:42 +01001522 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001523
Chris Wilsonb4716182015-04-27 13:41:17 +01001524 if (readonly) {
1525 struct drm_i915_gem_request *req;
1526
1527 req = obj->last_write_req;
1528 if (req == NULL)
1529 return 0;
1530
Chris Wilsonb4716182015-04-27 13:41:17 +01001531 requests[n++] = i915_gem_request_reference(req);
1532 } else {
1533 for (i = 0; i < I915_NUM_RINGS; i++) {
1534 struct drm_i915_gem_request *req;
1535
1536 req = obj->last_read_req[i];
1537 if (req == NULL)
1538 continue;
1539
Chris Wilsonb4716182015-04-27 13:41:17 +01001540 requests[n++] = i915_gem_request_reference(req);
1541 }
1542 }
1543
1544 mutex_unlock(&dev->struct_mutex);
1545 for (i = 0; ret == 0 && i < n; i++)
1546 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001547 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001548 mutex_lock(&dev->struct_mutex);
1549
Chris Wilsonb4716182015-04-27 13:41:17 +01001550 for (i = 0; i < n; i++) {
1551 if (ret == 0)
1552 i915_gem_object_retire_request(obj, requests[i]);
1553 i915_gem_request_unreference(requests[i]);
1554 }
1555
1556 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001557}
1558
Chris Wilson2e1b8732015-04-27 13:41:22 +01001559static struct intel_rps_client *to_rps_client(struct drm_file *file)
1560{
1561 struct drm_i915_file_private *fpriv = file->driver_priv;
1562 return &fpriv->rps;
1563}
1564
Eric Anholt673a3942008-07-30 12:06:12 -07001565/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001566 * Called when user space prepares to use an object with the CPU, either
1567 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001568 */
1569int
1570i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001572{
1573 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001574 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001575 uint32_t read_domains = args->read_domains;
1576 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001577 int ret;
1578
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001579 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001580 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001581 return -EINVAL;
1582
Chris Wilson21d509e2009-06-06 09:46:02 +01001583 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001584 return -EINVAL;
1585
1586 /* Having something in the write domain implies it's in the read
1587 * domain, and only that read domain. Enforce that in the request.
1588 */
1589 if (write_domain != 0 && read_domains != write_domain)
1590 return -EINVAL;
1591
Chris Wilson76c1dec2010-09-25 11:22:51 +01001592 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001593 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001594 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001595
Chris Wilson05394f32010-11-08 19:18:58 +00001596 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001597 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001598 ret = -ENOENT;
1599 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001600 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001601
Chris Wilson3236f572012-08-24 09:35:09 +01001602 /* Try to flush the object off the GPU without holding the lock.
1603 * We will repeat the flush holding the lock in the normal manner
1604 * to catch cases where we are gazumped.
1605 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001606 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001607 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001608 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001609 if (ret)
1610 goto unref;
1611
Chris Wilson43566de2015-01-02 16:29:29 +05301612 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001613 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301614 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001615 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001616
Daniel Vetter031b6982015-06-26 19:35:16 +02001617 if (write_domain != 0)
1618 intel_fb_obj_invalidate(obj,
1619 write_domain == I915_GEM_DOMAIN_GTT ?
1620 ORIGIN_GTT : ORIGIN_CPU);
1621
Chris Wilson3236f572012-08-24 09:35:09 +01001622unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001623 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001624unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001625 mutex_unlock(&dev->struct_mutex);
1626 return ret;
1627}
1628
1629/**
1630 * Called when user space has done writes to this buffer
1631 */
1632int
1633i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001634 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001635{
1636 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001637 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001638 int ret = 0;
1639
Chris Wilson76c1dec2010-09-25 11:22:51 +01001640 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001641 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001642 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643
Chris Wilson05394f32010-11-08 19:18:58 +00001644 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001645 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001646 ret = -ENOENT;
1647 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001648 }
1649
Eric Anholt673a3942008-07-30 12:06:12 -07001650 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001651 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001652 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001655unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001656 mutex_unlock(&dev->struct_mutex);
1657 return ret;
1658}
1659
1660/**
1661 * Maps the contents of an object, returning the address it is mapped
1662 * into.
1663 *
1664 * While the mapping holds a reference on the contents of the object, it doesn't
1665 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001666 *
1667 * IMPORTANT:
1668 *
1669 * DRM driver writers who look a this function as an example for how to do GEM
1670 * mmap support, please don't implement mmap support like here. The modern way
1671 * to implement DRM mmap support is with an mmap offset ioctl (like
1672 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1673 * That way debug tooling like valgrind will understand what's going on, hiding
1674 * the mmap call in a driver private ioctl will break that. The i915 driver only
1675 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001676 */
1677int
1678i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001679 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001680{
1681 struct drm_i915_gem_mmap *args = data;
1682 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001683 unsigned long addr;
1684
Akash Goel1816f922015-01-02 16:29:30 +05301685 if (args->flags & ~(I915_MMAP_WC))
1686 return -EINVAL;
1687
1688 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1689 return -ENODEV;
1690
Chris Wilson05394f32010-11-08 19:18:58 +00001691 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001692 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001693 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001694
Daniel Vetter1286ff72012-05-10 15:25:09 +02001695 /* prime objects have no backing filp to GEM mmap
1696 * pages from.
1697 */
1698 if (!obj->filp) {
1699 drm_gem_object_unreference_unlocked(obj);
1700 return -EINVAL;
1701 }
1702
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001703 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001704 PROT_READ | PROT_WRITE, MAP_SHARED,
1705 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301706 if (args->flags & I915_MMAP_WC) {
1707 struct mm_struct *mm = current->mm;
1708 struct vm_area_struct *vma;
1709
1710 down_write(&mm->mmap_sem);
1711 vma = find_vma(mm, addr);
1712 if (vma)
1713 vma->vm_page_prot =
1714 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1715 else
1716 addr = -ENOMEM;
1717 up_write(&mm->mmap_sem);
1718 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001719 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001720 if (IS_ERR((void *)addr))
1721 return addr;
1722
1723 args->addr_ptr = (uint64_t) addr;
1724
1725 return 0;
1726}
1727
Jesse Barnesde151cf2008-11-12 10:03:55 -08001728/**
1729 * i915_gem_fault - fault a page into the GTT
1730 * vma: VMA in question
1731 * vmf: fault info
1732 *
1733 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1734 * from userspace. The fault handler takes care of binding the object to
1735 * the GTT (if needed), allocating and programming a fence register (again,
1736 * only if needed based on whether the old reg is still valid or the object
1737 * is tiled) and inserting a new PTE into the faulting process.
1738 *
1739 * Note that the faulting process may involve evicting existing objects
1740 * from the GTT and/or fence registers to make room. So performance may
1741 * suffer if the GTT working set is large or there are few fence registers
1742 * left.
1743 */
1744int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1745{
Chris Wilson05394f32010-11-08 19:18:58 +00001746 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1747 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001748 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001749 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 pgoff_t page_offset;
1751 unsigned long pfn;
1752 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001753 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001754
Paulo Zanonif65c9162013-11-27 18:20:34 -02001755 intel_runtime_pm_get(dev_priv);
1756
Jesse Barnesde151cf2008-11-12 10:03:55 -08001757 /* We don't use vmf->pgoff since that has the fake offset */
1758 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1759 PAGE_SHIFT;
1760
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001761 ret = i915_mutex_lock_interruptible(dev);
1762 if (ret)
1763 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001764
Chris Wilsondb53a302011-02-03 11:57:46 +00001765 trace_i915_gem_object_fault(obj, page_offset, true, write);
1766
Chris Wilson6e4930f2014-02-07 18:37:06 -02001767 /* Try to flush the object off the GPU first without holding the lock.
1768 * Upon reacquiring the lock, we will perform our sanity checks and then
1769 * repeat the flush holding the lock in the normal manner to catch cases
1770 * where we are gazumped.
1771 */
1772 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1773 if (ret)
1774 goto unlock;
1775
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001776 /* Access to snoopable pages through the GTT is incoherent. */
1777 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001778 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001779 goto unlock;
1780 }
1781
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001782 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001783 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1784 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001785 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001786
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001787 memset(&view, 0, sizeof(view));
1788 view.type = I915_GGTT_VIEW_PARTIAL;
1789 view.params.partial.offset = rounddown(page_offset, chunk_size);
1790 view.params.partial.size =
1791 min_t(unsigned int,
1792 chunk_size,
1793 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1794 view.params.partial.offset);
1795 }
1796
1797 /* Now pin it into the GTT if needed */
1798 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001799 if (ret)
1800 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801
Chris Wilsonc9839302012-11-20 10:45:17 +00001802 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1803 if (ret)
1804 goto unpin;
1805
1806 ret = i915_gem_object_get_fence(obj);
1807 if (ret)
1808 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001809
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001810 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 pfn = dev_priv->gtt.mappable_base +
1812 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001813 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001814
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001815 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1816 /* Overriding existing pages in partial view does not cause
1817 * us any trouble as TLBs are still valid because the fault
1818 * is due to userspace losing part of the mapping or never
1819 * having accessed it before (at this partials' range).
1820 */
1821 unsigned long base = vma->vm_start +
1822 (view.params.partial.offset << PAGE_SHIFT);
1823 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001824
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001825 for (i = 0; i < view.params.partial.size; i++) {
1826 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001827 if (ret)
1828 break;
1829 }
1830
1831 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001832 } else {
1833 if (!obj->fault_mappable) {
1834 unsigned long size = min_t(unsigned long,
1835 vma->vm_end - vma->vm_start,
1836 obj->base.size);
1837 int i;
1838
1839 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1840 ret = vm_insert_pfn(vma,
1841 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1842 pfn + i);
1843 if (ret)
1844 break;
1845 }
1846
1847 obj->fault_mappable = true;
1848 } else
1849 ret = vm_insert_pfn(vma,
1850 (unsigned long)vmf->virtual_address,
1851 pfn + page_offset);
1852 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001853unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001854 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001855unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001856 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001857out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001858 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001859 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001860 /*
1861 * We eat errors when the gpu is terminally wedged to avoid
1862 * userspace unduly crashing (gl has no provisions for mmaps to
1863 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1864 * and so needs to be reported.
1865 */
1866 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001867 ret = VM_FAULT_SIGBUS;
1868 break;
1869 }
Chris Wilson045e7692010-11-07 09:18:22 +00001870 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001871 /*
1872 * EAGAIN means the gpu is hung and we'll wait for the error
1873 * handler to reset everything when re-faulting in
1874 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001875 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001876 case 0:
1877 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001878 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001879 case -EBUSY:
1880 /*
1881 * EBUSY is ok: this just means that another thread
1882 * already did the job.
1883 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001884 ret = VM_FAULT_NOPAGE;
1885 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001886 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001887 ret = VM_FAULT_OOM;
1888 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001889 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001890 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001891 ret = VM_FAULT_SIGBUS;
1892 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001893 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001894 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001895 ret = VM_FAULT_SIGBUS;
1896 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001898
1899 intel_runtime_pm_put(dev_priv);
1900 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901}
1902
1903/**
Chris Wilson901782b2009-07-10 08:18:50 +01001904 * i915_gem_release_mmap - remove physical page mappings
1905 * @obj: obj in question
1906 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001907 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001908 * relinquish ownership of the pages back to the system.
1909 *
1910 * It is vital that we remove the page mapping if we have mapped a tiled
1911 * object through the GTT and then lose the fence register due to
1912 * resource pressure. Similarly if the object has been moved out of the
1913 * aperture, than pages mapped into userspace must be revoked. Removing the
1914 * mapping will then trigger a page fault on the next user access, allowing
1915 * fixup by i915_gem_fault().
1916 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001917void
Chris Wilson05394f32010-11-08 19:18:58 +00001918i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001919{
Chris Wilson6299f992010-11-24 12:23:44 +00001920 if (!obj->fault_mappable)
1921 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001922
David Herrmann6796cb12014-01-03 14:24:19 +01001923 drm_vma_node_unmap(&obj->base.vma_node,
1924 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001925 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001926}
1927
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001928void
1929i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1930{
1931 struct drm_i915_gem_object *obj;
1932
1933 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1934 i915_gem_release_mmap(obj);
1935}
1936
Imre Deak0fa87792013-01-07 21:47:35 +02001937uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001938i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001939{
Chris Wilsone28f8712011-07-18 13:11:49 -07001940 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001941
1942 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001943 tiling_mode == I915_TILING_NONE)
1944 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
1946 /* Previous chips need a power-of-two fence region when tiling */
1947 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001948 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001949 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001950 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001951
Chris Wilsone28f8712011-07-18 13:11:49 -07001952 while (gtt_size < size)
1953 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001954
Chris Wilsone28f8712011-07-18 13:11:49 -07001955 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001956}
1957
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958/**
1959 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1960 * @obj: object to check
1961 *
1962 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001963 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001964 */
Imre Deakd8651102013-01-07 21:47:33 +02001965uint32_t
1966i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1967 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001968{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969 /*
1970 * Minimum alignment is 4k (GTT page size), but might be greater
1971 * if a fence register is needed for the object.
1972 */
Imre Deakd8651102013-01-07 21:47:33 +02001973 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001974 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001975 return 4096;
1976
1977 /*
1978 * Previous chips need to be aligned to the size of the smallest
1979 * fence register that can contain the object.
1980 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001981 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001982}
1983
Chris Wilsond8cb5082012-08-11 15:41:03 +01001984static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1985{
1986 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1987 int ret;
1988
David Herrmann0de23972013-07-24 21:07:52 +02001989 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001990 return 0;
1991
Daniel Vetterda494d72012-12-20 15:11:16 +01001992 dev_priv->mm.shrinker_no_lock_stealing = true;
1993
Chris Wilsond8cb5082012-08-11 15:41:03 +01001994 ret = drm_gem_create_mmap_offset(&obj->base);
1995 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001996 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001997
1998 /* Badly fragmented mmap space? The only way we can recover
1999 * space is by destroying unwanted objects. We can't randomly release
2000 * mmap_offsets as userspace expects them to be persistent for the
2001 * lifetime of the objects. The closest we can is to release the
2002 * offsets on purgeable objects by truncating it and marking it purged,
2003 * which prevents userspace from ever using that object again.
2004 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002005 i915_gem_shrink(dev_priv,
2006 obj->base.size >> PAGE_SHIFT,
2007 I915_SHRINK_BOUND |
2008 I915_SHRINK_UNBOUND |
2009 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002010 ret = drm_gem_create_mmap_offset(&obj->base);
2011 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002012 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002013
2014 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002015 ret = drm_gem_create_mmap_offset(&obj->base);
2016out:
2017 dev_priv->mm.shrinker_no_lock_stealing = false;
2018
2019 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002020}
2021
2022static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2023{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002024 drm_gem_free_mmap_offset(&obj->base);
2025}
2026
Dave Airlieda6b51d2014-12-24 13:11:17 +10002027int
Dave Airlieff72145b2011-02-07 12:16:14 +10002028i915_gem_mmap_gtt(struct drm_file *file,
2029 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002030 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002031 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002032{
Chris Wilson05394f32010-11-08 19:18:58 +00002033 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002034 int ret;
2035
Chris Wilson76c1dec2010-09-25 11:22:51 +01002036 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002037 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002038 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002039
Dave Airlieff72145b2011-02-07 12:16:14 +10002040 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002041 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002042 ret = -ENOENT;
2043 goto unlock;
2044 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002045
Chris Wilson05394f32010-11-08 19:18:58 +00002046 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002047 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002048 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002049 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002050 }
2051
Chris Wilsond8cb5082012-08-11 15:41:03 +01002052 ret = i915_gem_object_create_mmap_offset(obj);
2053 if (ret)
2054 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055
David Herrmann0de23972013-07-24 21:07:52 +02002056 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002057
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002058out:
Chris Wilson05394f32010-11-08 19:18:58 +00002059 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002060unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002061 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002062 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002063}
2064
Dave Airlieff72145b2011-02-07 12:16:14 +10002065/**
2066 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2067 * @dev: DRM device
2068 * @data: GTT mapping ioctl data
2069 * @file: GEM object info
2070 *
2071 * Simply returns the fake offset to userspace so it can mmap it.
2072 * The mmap call will end up in drm_gem_mmap(), which will set things
2073 * up so we can get faults in the handler above.
2074 *
2075 * The fault handler will take care of binding the object into the GTT
2076 * (since it may have been evicted to make room for something), allocating
2077 * a fence register, and mapping the appropriate aperture address into
2078 * userspace.
2079 */
2080int
2081i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2082 struct drm_file *file)
2083{
2084 struct drm_i915_gem_mmap_gtt *args = data;
2085
Dave Airlieda6b51d2014-12-24 13:11:17 +10002086 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002087}
2088
Daniel Vetter225067e2012-08-20 10:23:20 +02002089/* Immediately discard the backing storage */
2090static void
2091i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002092{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002093 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002094
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002095 if (obj->base.filp == NULL)
2096 return;
2097
Daniel Vetter225067e2012-08-20 10:23:20 +02002098 /* Our goal here is to return as much of the memory as
2099 * is possible back to the system as we are called from OOM.
2100 * To do this we must instruct the shmfs to drop all of its
2101 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002102 */
Chris Wilson55372522014-03-25 13:23:06 +00002103 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002104 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002105}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002106
Chris Wilson55372522014-03-25 13:23:06 +00002107/* Try to discard unwanted pages */
2108static void
2109i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002110{
Chris Wilson55372522014-03-25 13:23:06 +00002111 struct address_space *mapping;
2112
2113 switch (obj->madv) {
2114 case I915_MADV_DONTNEED:
2115 i915_gem_object_truncate(obj);
2116 case __I915_MADV_PURGED:
2117 return;
2118 }
2119
2120 if (obj->base.filp == NULL)
2121 return;
2122
2123 mapping = file_inode(obj->base.filp)->i_mapping,
2124 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002125}
2126
Chris Wilson5cdf5882010-09-27 15:51:07 +01002127static void
Chris Wilson05394f32010-11-08 19:18:58 +00002128i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002129{
Imre Deak90797e62013-02-18 19:28:03 +02002130 struct sg_page_iter sg_iter;
2131 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002132
Chris Wilson05394f32010-11-08 19:18:58 +00002133 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002134
Chris Wilson6c085a72012-08-20 11:40:46 +02002135 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2136 if (ret) {
2137 /* In the event of a disaster, abandon all caches and
2138 * hope for the best.
2139 */
2140 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002141 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002142 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2143 }
2144
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002145 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002146 i915_gem_object_save_bit_17_swizzle(obj);
2147
Chris Wilson05394f32010-11-08 19:18:58 +00002148 if (obj->madv == I915_MADV_DONTNEED)
2149 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002150
Imre Deak90797e62013-02-18 19:28:03 +02002151 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002152 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002155 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002156
Chris Wilson05394f32010-11-08 19:18:58 +00002157 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002158 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002159
Chris Wilson9da3da62012-06-01 15:20:22 +01002160 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002161 }
Chris Wilson05394f32010-11-08 19:18:58 +00002162 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002163
Chris Wilson9da3da62012-06-01 15:20:22 +01002164 sg_free_table(obj->pages);
2165 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002166}
2167
Chris Wilsondd624af2013-01-15 12:39:35 +00002168int
Chris Wilson37e680a2012-06-07 15:38:42 +01002169i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2170{
2171 const struct drm_i915_gem_object_ops *ops = obj->ops;
2172
Chris Wilson2f745ad2012-09-04 21:02:58 +01002173 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002174 return 0;
2175
Chris Wilsona5570172012-09-04 21:02:54 +01002176 if (obj->pages_pin_count)
2177 return -EBUSY;
2178
Ben Widawsky98438772013-07-31 17:00:12 -07002179 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002180
Chris Wilsona2165e32012-12-03 11:49:00 +00002181 /* ->put_pages might need to allocate memory for the bit17 swizzle
2182 * array, hence protect them from being reaped by removing them from gtt
2183 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002184 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002185
Chris Wilson37e680a2012-06-07 15:38:42 +01002186 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002187 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002188
Chris Wilson55372522014-03-25 13:23:06 +00002189 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002190
2191 return 0;
2192}
2193
Chris Wilson37e680a2012-06-07 15:38:42 +01002194static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002195i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002196{
Chris Wilson6c085a72012-08-20 11:40:46 +02002197 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002198 int page_count, i;
2199 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002200 struct sg_table *st;
2201 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002202 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002203 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002204 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002205 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002206
Chris Wilson6c085a72012-08-20 11:40:46 +02002207 /* Assert that the object is not currently in any GPU domain. As it
2208 * wasn't in the GTT, there shouldn't be any way it could have been in
2209 * a GPU cache
2210 */
2211 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2212 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2213
Chris Wilson9da3da62012-06-01 15:20:22 +01002214 st = kmalloc(sizeof(*st), GFP_KERNEL);
2215 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002216 return -ENOMEM;
2217
Chris Wilson9da3da62012-06-01 15:20:22 +01002218 page_count = obj->base.size / PAGE_SIZE;
2219 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002220 kfree(st);
2221 return -ENOMEM;
2222 }
2223
2224 /* Get the list of pages out of our struct file. They'll be pinned
2225 * at this point until we release them.
2226 *
2227 * Fail silently without starting the shrinker
2228 */
Al Viro496ad9a2013-01-23 17:07:38 -05002229 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002230 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002231 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002233 sg = st->sgl;
2234 st->nents = 0;
2235 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002236 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2237 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002238 i915_gem_shrink(dev_priv,
2239 page_count,
2240 I915_SHRINK_BOUND |
2241 I915_SHRINK_UNBOUND |
2242 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2244 }
2245 if (IS_ERR(page)) {
2246 /* We've tried hard to allocate the memory by reaping
2247 * our own buffer, now let the real VM do its job and
2248 * go down in flames if truly OOM.
2249 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002250 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002251 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002252 if (IS_ERR(page))
2253 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002254 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002255#ifdef CONFIG_SWIOTLB
2256 if (swiotlb_nr_tbl()) {
2257 st->nents++;
2258 sg_set_page(sg, page, PAGE_SIZE, 0);
2259 sg = sg_next(sg);
2260 continue;
2261 }
2262#endif
Imre Deak90797e62013-02-18 19:28:03 +02002263 if (!i || page_to_pfn(page) != last_pfn + 1) {
2264 if (i)
2265 sg = sg_next(sg);
2266 st->nents++;
2267 sg_set_page(sg, page, PAGE_SIZE, 0);
2268 } else {
2269 sg->length += PAGE_SIZE;
2270 }
2271 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002272
2273 /* Check that the i965g/gm workaround works. */
2274 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002275 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002276#ifdef CONFIG_SWIOTLB
2277 if (!swiotlb_nr_tbl())
2278#endif
2279 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002280 obj->pages = st;
2281
Eric Anholt673a3942008-07-30 12:06:12 -07002282 if (i915_gem_object_needs_bit17_swizzle(obj))
2283 i915_gem_object_do_bit_17_swizzle(obj);
2284
Daniel Vetter656bfa32014-11-20 09:26:30 +01002285 if (obj->tiling_mode != I915_TILING_NONE &&
2286 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2287 i915_gem_object_pin_pages(obj);
2288
Eric Anholt673a3942008-07-30 12:06:12 -07002289 return 0;
2290
2291err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002292 sg_mark_end(sg);
2293 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002294 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002295 sg_free_table(st);
2296 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002297
2298 /* shmemfs first checks if there is enough memory to allocate the page
2299 * and reports ENOSPC should there be insufficient, along with the usual
2300 * ENOMEM for a genuine allocation failure.
2301 *
2302 * We use ENOSPC in our driver to mean that we have run out of aperture
2303 * space and so want to translate the error from shmemfs back to our
2304 * usual understanding of ENOMEM.
2305 */
2306 if (PTR_ERR(page) == -ENOSPC)
2307 return -ENOMEM;
2308 else
2309 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002310}
2311
Chris Wilson37e680a2012-06-07 15:38:42 +01002312/* Ensure that the associated pages are gathered from the backing storage
2313 * and pinned into our object. i915_gem_object_get_pages() may be called
2314 * multiple times before they are released by a single call to
2315 * i915_gem_object_put_pages() - once the pages are no longer referenced
2316 * either as a result of memory pressure (reaping pages under the shrinker)
2317 * or as the object is itself released.
2318 */
2319int
2320i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2321{
2322 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2323 const struct drm_i915_gem_object_ops *ops = obj->ops;
2324 int ret;
2325
Chris Wilson2f745ad2012-09-04 21:02:58 +01002326 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002327 return 0;
2328
Chris Wilson43e28f02013-01-08 10:53:09 +00002329 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002330 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002331 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002332 }
2333
Chris Wilsona5570172012-09-04 21:02:54 +01002334 BUG_ON(obj->pages_pin_count);
2335
Chris Wilson37e680a2012-06-07 15:38:42 +01002336 ret = ops->get_pages(obj);
2337 if (ret)
2338 return ret;
2339
Ben Widawsky35c20a62013-05-31 11:28:48 -07002340 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002341
2342 obj->get_page.sg = obj->pages->sgl;
2343 obj->get_page.last = 0;
2344
Chris Wilson37e680a2012-06-07 15:38:42 +01002345 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002346}
2347
Ben Widawskye2d05a82013-09-24 09:57:58 -07002348void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002349 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002350{
Chris Wilsonb4716182015-04-27 13:41:17 +01002351 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002352 struct intel_engine_cs *ring;
2353
2354 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002355
2356 /* Add a reference if we're newly entering the active list. */
2357 if (obj->active == 0)
2358 drm_gem_object_reference(&obj->base);
2359 obj->active |= intel_ring_flag(ring);
2360
2361 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002362 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002363
Ben Widawskye2d05a82013-09-24 09:57:58 -07002364 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002365}
2366
Chris Wilsoncaea7472010-11-12 13:53:37 +00002367static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002368i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2369{
2370 RQ_BUG_ON(obj->last_write_req == NULL);
2371 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2372
2373 i915_gem_request_assign(&obj->last_write_req, NULL);
2374 intel_fb_obj_flush(obj, true);
2375}
2376
2377static void
2378i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002379{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002380 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002381
Chris Wilsonb4716182015-04-27 13:41:17 +01002382 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2383 RQ_BUG_ON(!(obj->active & (1 << ring)));
2384
2385 list_del_init(&obj->ring_list[ring]);
2386 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2387
2388 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2389 i915_gem_object_retire__write(obj);
2390
2391 obj->active &= ~(1 << ring);
2392 if (obj->active)
2393 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002394
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002395 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2396 if (!list_empty(&vma->mm_list))
2397 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002398 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002399
John Harrison97b2a6a2014-11-24 18:49:26 +00002400 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002401 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002402}
2403
Chris Wilson9d7730912012-11-27 16:22:52 +00002404static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002405i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002406{
Chris Wilson9d7730912012-11-27 16:22:52 +00002407 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002408 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002409 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002410
Chris Wilson107f27a52012-12-10 13:56:17 +02002411 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002412 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002413 ret = intel_ring_idle(ring);
2414 if (ret)
2415 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002416 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002418
2419 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002420 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002421 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002422
Ben Widawskyebc348b2014-04-29 14:52:28 -07002423 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2424 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002425 }
2426
2427 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002428}
2429
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002430int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2431{
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 int ret;
2434
2435 if (seqno == 0)
2436 return -EINVAL;
2437
2438 /* HWS page needs to be set less than what we
2439 * will inject to ring
2440 */
2441 ret = i915_gem_init_seqno(dev, seqno - 1);
2442 if (ret)
2443 return ret;
2444
2445 /* Carefully set the last_seqno value so that wrap
2446 * detection still works
2447 */
2448 dev_priv->next_seqno = seqno;
2449 dev_priv->last_seqno = seqno - 1;
2450 if (dev_priv->last_seqno == 0)
2451 dev_priv->last_seqno--;
2452
2453 return 0;
2454}
2455
Chris Wilson9d7730912012-11-27 16:22:52 +00002456int
2457i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002458{
Chris Wilson9d7730912012-11-27 16:22:52 +00002459 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002460
Chris Wilson9d7730912012-11-27 16:22:52 +00002461 /* reserve 0 for non-seqno */
2462 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002463 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002464 if (ret)
2465 return ret;
2466
2467 dev_priv->next_seqno = 1;
2468 }
2469
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002470 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002471 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002472}
2473
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002474/*
2475 * NB: This function is not allowed to fail. Doing so would mean the the
2476 * request is not being tracked for completion but the work itself is
2477 * going to happen on the hardware. This would be a Bad Thing(tm).
2478 */
John Harrison75289872015-05-29 17:43:49 +01002479void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002480 struct drm_i915_gem_object *obj,
2481 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002482{
John Harrison75289872015-05-29 17:43:49 +01002483 struct intel_engine_cs *ring;
2484 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002485 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002486 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002487 int ret;
2488
Oscar Mateo48e29f52014-07-24 17:04:29 +01002489 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002490 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002491
John Harrison75289872015-05-29 17:43:49 +01002492 ring = request->ring;
2493 dev_priv = ring->dev->dev_private;
2494 ringbuf = request->ringbuf;
2495
John Harrison29b1b412015-06-18 13:10:09 +01002496 /*
2497 * To ensure that this call will not fail, space for its emissions
2498 * should already have been reserved in the ring buffer. Let the ring
2499 * know that it is time to use that space up.
2500 */
2501 intel_ring_reserved_space_use(ringbuf);
2502
Oscar Mateo48e29f52014-07-24 17:04:29 +01002503 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002504 /*
2505 * Emit any outstanding flushes - execbuf can fail to emit the flush
2506 * after having emitted the batchbuffer command. Hence we need to fix
2507 * things up similar to emitting the lazy request. The difference here
2508 * is that the flush _must_ happen before the next request, no matter
2509 * what.
2510 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002511 if (flush_caches) {
2512 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002513 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002514 else
John Harrison4866d722015-05-29 17:43:55 +01002515 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002516 /* Not allowed to fail! */
2517 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2518 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002519
Chris Wilsona71d8d92012-02-15 11:25:36 +00002520 /* Record the position of the start of the request so that
2521 * should we detect the updated seqno part-way through the
2522 * GPU processing the request, we never over-estimate the
2523 * position of the head.
2524 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002525 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002526
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002527 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002528 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002529 else {
John Harrisonee044a82015-05-29 17:44:00 +01002530 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002531
2532 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002533 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002534 /* Not allowed to fail! */
2535 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002536
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002537 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002538
2539 /* Whilst this request exists, batch_obj will be on the
2540 * active_list, and so will hold the active reference. Only when this
2541 * request is retired will the the batch_obj be moved onto the
2542 * inactive_list and lose its active reference. Hence we do not need
2543 * to explicitly hold another reference here.
2544 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002545 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002546
Eric Anholt673a3942008-07-30 12:06:12 -07002547 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002548 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002549
John Harrison74328ee2014-11-24 18:49:38 +00002550 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002551
Daniel Vetter87255482014-11-19 20:36:48 +01002552 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002553
Daniel Vetter87255482014-11-19 20:36:48 +01002554 queue_delayed_work(dev_priv->wq,
2555 &dev_priv->mm.retire_work,
2556 round_jiffies_up_relative(HZ));
2557 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002558
John Harrison29b1b412015-06-18 13:10:09 +01002559 /* Sanity check that the reserved size was large enough. */
2560 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002561}
2562
Mika Kuoppala939fd762014-01-30 19:04:44 +02002563static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002564 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002565{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002566 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002567
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002568 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2569
2570 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002571 return true;
2572
Chris Wilson676fa572014-12-24 08:13:39 -08002573 if (ctx->hang_stats.ban_period_seconds &&
2574 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002575 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002576 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002577 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002578 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2579 if (i915_stop_ring_allow_warn(dev_priv))
2580 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002581 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002582 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002583 }
2584
2585 return false;
2586}
2587
Mika Kuoppala939fd762014-01-30 19:04:44 +02002588static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002589 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002590 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002591{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002592 struct i915_ctx_hang_stats *hs;
2593
2594 if (WARN_ON(!ctx))
2595 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002596
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002597 hs = &ctx->hang_stats;
2598
2599 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002600 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002601 hs->batch_active++;
2602 hs->guilty_ts = get_seconds();
2603 } else {
2604 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002605 }
2606}
2607
John Harrisonabfe2622014-11-24 18:49:24 +00002608void i915_gem_request_free(struct kref *req_ref)
2609{
2610 struct drm_i915_gem_request *req = container_of(req_ref,
2611 typeof(*req), ref);
2612 struct intel_context *ctx = req->ctx;
2613
John Harrisonfcfa423c2015-05-29 17:44:12 +01002614 if (req->file_priv)
2615 i915_gem_request_remove_from_client(req);
2616
Thomas Daniel0794aed2014-11-25 10:39:25 +00002617 if (ctx) {
2618 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002619 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002620
Thomas Daniel0794aed2014-11-25 10:39:25 +00002621 if (ctx != ring->default_context)
2622 intel_lr_context_unpin(ring, ctx);
2623 }
John Harrisonabfe2622014-11-24 18:49:24 +00002624
Oscar Mateodcb4c122014-11-13 10:28:10 +00002625 i915_gem_context_unreference(ctx);
2626 }
John Harrisonabfe2622014-11-24 18:49:24 +00002627
Chris Wilsonefab6d82015-04-07 16:20:57 +01002628 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002629}
2630
John Harrison6689cb22015-03-19 12:30:08 +00002631int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002632 struct intel_context *ctx,
2633 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002634{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002635 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002636 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002637 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002638
John Harrison217e46b2015-05-29 17:43:29 +01002639 if (!req_out)
2640 return -EINVAL;
2641
John Harrisonbccca492015-05-29 17:44:11 +01002642 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002643
Daniel Vettereed29a52015-05-21 14:21:25 +02002644 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2645 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002646 return -ENOMEM;
2647
Daniel Vettereed29a52015-05-21 14:21:25 +02002648 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002649 if (ret)
2650 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002651
John Harrison40e895c2015-05-29 17:43:26 +01002652 kref_init(&req->ref);
2653 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002654 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002655 req->ctx = ctx;
2656 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002657
2658 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002659 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002660 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002661 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002662 if (ret) {
2663 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002664 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002665 }
John Harrison6689cb22015-03-19 12:30:08 +00002666
John Harrison29b1b412015-06-18 13:10:09 +01002667 /*
2668 * Reserve space in the ring buffer for all the commands required to
2669 * eventually emit this request. This is to guarantee that the
2670 * i915_add_request() call can't fail. Note that the reserve may need
2671 * to be redone if the request is not actually submitted straight
2672 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002673 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002674 if (i915.enable_execlists)
2675 ret = intel_logical_ring_reserve_space(req);
2676 else
2677 ret = intel_ring_reserve_space(req);
2678 if (ret) {
2679 /*
2680 * At this point, the request is fully allocated even if not
2681 * fully prepared. Thus it can be cleaned up using the proper
2682 * free code.
2683 */
2684 i915_gem_request_cancel(req);
2685 return ret;
2686 }
John Harrison29b1b412015-06-18 13:10:09 +01002687
John Harrisonbccca492015-05-29 17:44:11 +01002688 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002689 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002690
2691err:
2692 kmem_cache_free(dev_priv->requests, req);
2693 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002694}
2695
John Harrison29b1b412015-06-18 13:10:09 +01002696void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2697{
2698 intel_ring_reserved_space_cancel(req->ringbuf);
2699
2700 i915_gem_request_unreference(req);
2701}
2702
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002703struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002704i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002705{
Chris Wilson4db080f2013-12-04 11:37:09 +00002706 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002707
Chris Wilson4db080f2013-12-04 11:37:09 +00002708 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002709 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002710 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002711
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002712 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002713 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002714
2715 return NULL;
2716}
2717
2718static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002719 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002720{
2721 struct drm_i915_gem_request *request;
2722 bool ring_hung;
2723
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002724 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002725
2726 if (request == NULL)
2727 return;
2728
2729 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2730
Mika Kuoppala939fd762014-01-30 19:04:44 +02002731 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002732
2733 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002734 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002735}
2736
2737static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002738 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002739{
Chris Wilsondfaae392010-09-22 10:31:52 +01002740 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002741 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002742
Chris Wilson05394f32010-11-08 19:18:58 +00002743 obj = list_first_entry(&ring->active_list,
2744 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002745 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002746
Chris Wilsonb4716182015-04-27 13:41:17 +01002747 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002748 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002749
2750 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002751 * Clear the execlists queue up before freeing the requests, as those
2752 * are the ones that keep the context and ringbuffer backing objects
2753 * pinned in place.
2754 */
2755 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002756 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002757
2758 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002759 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002760 execlist_link);
2761 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002762
2763 if (submit_req->ctx != ring->default_context)
2764 intel_lr_context_unpin(ring, submit_req->ctx);
2765
Nick Hoathb3a38992015-02-19 16:30:47 +00002766 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002767 }
2768
2769 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002770 * We must free the requests after all the corresponding objects have
2771 * been moved off active lists. Which is the same order as the normal
2772 * retire_requests function does. This is important if object hold
2773 * implicit references on things like e.g. ppgtt address spaces through
2774 * the request.
2775 */
2776 while (!list_empty(&ring->request_list)) {
2777 struct drm_i915_gem_request *request;
2778
2779 request = list_first_entry(&ring->request_list,
2780 struct drm_i915_gem_request,
2781 list);
2782
Chris Wilsonb4716182015-04-27 13:41:17 +01002783 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002784 }
Eric Anholt673a3942008-07-30 12:06:12 -07002785}
2786
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002787void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002788{
2789 struct drm_i915_private *dev_priv = dev->dev_private;
2790 int i;
2791
Daniel Vetter4b9de732011-10-09 21:52:02 +02002792 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002793 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002794
Daniel Vetter94a335d2013-07-17 14:51:28 +02002795 /*
2796 * Commit delayed tiling changes if we have an object still
2797 * attached to the fence, otherwise just clear the fence.
2798 */
2799 if (reg->obj) {
2800 i915_gem_object_update_fence(reg->obj, reg,
2801 reg->obj->tiling_mode);
2802 } else {
2803 i915_gem_write_fence(dev, i, NULL);
2804 }
Chris Wilson312817a2010-11-22 11:50:11 +00002805 }
2806}
2807
Chris Wilson069efc12010-09-30 16:53:18 +01002808void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002809{
Chris Wilsondfaae392010-09-22 10:31:52 +01002810 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002811 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002812 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002813
Chris Wilson4db080f2013-12-04 11:37:09 +00002814 /*
2815 * Before we free the objects from the requests, we need to inspect
2816 * them for finding the guilty party. As the requests only borrow
2817 * their reference to the objects, the inspection must be done first.
2818 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002819 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002820 i915_gem_reset_ring_status(dev_priv, ring);
2821
2822 for_each_ring(ring, dev_priv, i)
2823 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002824
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002825 i915_gem_context_reset(dev);
2826
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002827 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002828
2829 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002830}
2831
2832/**
2833 * This function clears the request list as sequence numbers are passed.
2834 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002835void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002836i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002837{
Chris Wilsondb53a302011-02-03 11:57:46 +00002838 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002839
Chris Wilson832a3aa2015-03-18 18:19:22 +00002840 /* Retire requests first as we use it above for the early return.
2841 * If we retire requests last, we may use a later seqno and so clear
2842 * the requests lists without clearing the active list, leading to
2843 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002844 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002845 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002846 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002847
Zou Nan hai852835f2010-05-21 09:08:56 +08002848 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002849 struct drm_i915_gem_request,
2850 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002851
John Harrison1b5a4332014-11-24 18:49:42 +00002852 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002853 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002854
Chris Wilsonb4716182015-04-27 13:41:17 +01002855 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002856 }
2857
Chris Wilson832a3aa2015-03-18 18:19:22 +00002858 /* Move any buffers on the active list that are no longer referenced
2859 * by the ringbuffer to the flushing/inactive lists as appropriate,
2860 * before we free the context associated with the requests.
2861 */
2862 while (!list_empty(&ring->active_list)) {
2863 struct drm_i915_gem_object *obj;
2864
2865 obj = list_first_entry(&ring->active_list,
2866 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002867 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002868
Chris Wilsonb4716182015-04-27 13:41:17 +01002869 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002870 break;
2871
Chris Wilsonb4716182015-04-27 13:41:17 +01002872 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002873 }
2874
John Harrison581c26e82014-11-24 18:49:39 +00002875 if (unlikely(ring->trace_irq_req &&
2876 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002877 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002878 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002879 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002880
Chris Wilsondb53a302011-02-03 11:57:46 +00002881 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002882}
2883
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002884bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002885i915_gem_retire_requests(struct drm_device *dev)
2886{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002887 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002888 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002889 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002890 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002891
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002892 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002893 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002894 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002895 if (i915.enable_execlists) {
2896 unsigned long flags;
2897
2898 spin_lock_irqsave(&ring->execlist_lock, flags);
2899 idle &= list_empty(&ring->execlist_queue);
2900 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2901
2902 intel_execlists_retire_requests(ring);
2903 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002904 }
2905
2906 if (idle)
2907 mod_delayed_work(dev_priv->wq,
2908 &dev_priv->mm.idle_work,
2909 msecs_to_jiffies(100));
2910
2911 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002912}
2913
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002914static void
Eric Anholt673a3942008-07-30 12:06:12 -07002915i915_gem_retire_work_handler(struct work_struct *work)
2916{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002917 struct drm_i915_private *dev_priv =
2918 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2919 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002920 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002921
Chris Wilson891b48c2010-09-29 12:26:37 +01002922 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002923 idle = false;
2924 if (mutex_trylock(&dev->struct_mutex)) {
2925 idle = i915_gem_retire_requests(dev);
2926 mutex_unlock(&dev->struct_mutex);
2927 }
2928 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002929 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2930 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002931}
Chris Wilson891b48c2010-09-29 12:26:37 +01002932
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002933static void
2934i915_gem_idle_work_handler(struct work_struct *work)
2935{
2936 struct drm_i915_private *dev_priv =
2937 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002938 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002939 struct intel_engine_cs *ring;
2940 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002941
Chris Wilson423795c2015-04-07 16:21:08 +01002942 for_each_ring(ring, dev_priv, i)
2943 if (!list_empty(&ring->request_list))
2944 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002945
Chris Wilson35c94182015-04-07 16:20:37 +01002946 intel_mark_idle(dev);
2947
2948 if (mutex_trylock(&dev->struct_mutex)) {
2949 struct intel_engine_cs *ring;
2950 int i;
2951
2952 for_each_ring(ring, dev_priv, i)
2953 i915_gem_batch_pool_fini(&ring->batch_pool);
2954
2955 mutex_unlock(&dev->struct_mutex);
2956 }
Eric Anholt673a3942008-07-30 12:06:12 -07002957}
2958
Ben Widawsky5816d642012-04-11 11:18:19 -07002959/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002960 * Ensures that an object will eventually get non-busy by flushing any required
2961 * write domains, emitting any outstanding lazy request and retiring and
2962 * completed requests.
2963 */
2964static int
2965i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2966{
John Harrisona5ac0f92015-05-29 17:44:15 +01002967 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002968
Chris Wilsonb4716182015-04-27 13:41:17 +01002969 if (!obj->active)
2970 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002971
Chris Wilsonb4716182015-04-27 13:41:17 +01002972 for (i = 0; i < I915_NUM_RINGS; i++) {
2973 struct drm_i915_gem_request *req;
2974
2975 req = obj->last_read_req[i];
2976 if (req == NULL)
2977 continue;
2978
2979 if (list_empty(&req->list))
2980 goto retire;
2981
Chris Wilsonb4716182015-04-27 13:41:17 +01002982 if (i915_gem_request_completed(req, true)) {
2983 __i915_gem_request_retire__upto(req);
2984retire:
2985 i915_gem_object_retire__read(obj, i);
2986 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002987 }
2988
2989 return 0;
2990}
2991
2992/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002993 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2994 * @DRM_IOCTL_ARGS: standard ioctl arguments
2995 *
2996 * Returns 0 if successful, else an error is returned with the remaining time in
2997 * the timeout parameter.
2998 * -ETIME: object is still busy after timeout
2999 * -ERESTARTSYS: signal interrupted the wait
3000 * -ENONENT: object doesn't exist
3001 * Also possible, but rare:
3002 * -EAGAIN: GPU wedged
3003 * -ENOMEM: damn
3004 * -ENODEV: Internal IRQ fail
3005 * -E?: The add request failed
3006 *
3007 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3008 * non-zero timeout parameter the wait ioctl will wait for the given number of
3009 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3010 * without holding struct_mutex the object may become re-busied before this
3011 * function completes. A similar but shorter * race condition exists in the busy
3012 * ioctl
3013 */
3014int
3015i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3016{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003017 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003018 struct drm_i915_gem_wait *args = data;
3019 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003020 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003021 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003022 int i, n = 0;
3023 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003024
Daniel Vetter11b5d512014-09-29 15:31:26 +02003025 if (args->flags != 0)
3026 return -EINVAL;
3027
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003028 ret = i915_mutex_lock_interruptible(dev);
3029 if (ret)
3030 return ret;
3031
3032 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3033 if (&obj->base == NULL) {
3034 mutex_unlock(&dev->struct_mutex);
3035 return -ENOENT;
3036 }
3037
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003038 /* Need to make sure the object gets inactive eventually. */
3039 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003040 if (ret)
3041 goto out;
3042
Chris Wilsonb4716182015-04-27 13:41:17 +01003043 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003044 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003045
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003046 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003047 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003048 */
Chris Wilson762e4582015-03-04 18:09:26 +00003049 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003050 ret = -ETIME;
3051 goto out;
3052 }
3053
3054 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003055 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003056
3057 for (i = 0; i < I915_NUM_RINGS; i++) {
3058 if (obj->last_read_req[i] == NULL)
3059 continue;
3060
3061 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3062 }
3063
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003064 mutex_unlock(&dev->struct_mutex);
3065
Chris Wilsonb4716182015-04-27 13:41:17 +01003066 for (i = 0; i < n; i++) {
3067 if (ret == 0)
3068 ret = __i915_wait_request(req[i], reset_counter, true,
3069 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3070 file->driver_priv);
3071 i915_gem_request_unreference__unlocked(req[i]);
3072 }
John Harrisonff865882014-11-24 18:49:28 +00003073 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003074
3075out:
3076 drm_gem_object_unreference(&obj->base);
3077 mutex_unlock(&dev->struct_mutex);
3078 return ret;
3079}
3080
Chris Wilsonb4716182015-04-27 13:41:17 +01003081static int
3082__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3083 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003084 struct drm_i915_gem_request *from_req,
3085 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003086{
3087 struct intel_engine_cs *from;
3088 int ret;
3089
John Harrison91af1272015-06-18 13:14:56 +01003090 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003091 if (to == from)
3092 return 0;
3093
John Harrison91af1272015-06-18 13:14:56 +01003094 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003095 return 0;
3096
Chris Wilsonb4716182015-04-27 13:41:17 +01003097 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003098 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003099 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003100 atomic_read(&i915->gpu_error.reset_counter),
3101 i915->mm.interruptible,
3102 NULL,
3103 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003104 if (ret)
3105 return ret;
3106
John Harrison91af1272015-06-18 13:14:56 +01003107 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003108 } else {
3109 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003110 u32 seqno = i915_gem_request_get_seqno(from_req);
3111
3112 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003113
3114 if (seqno <= from->semaphore.sync_seqno[idx])
3115 return 0;
3116
John Harrison91af1272015-06-18 13:14:56 +01003117 if (*to_req == NULL) {
3118 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3119 if (ret)
3120 return ret;
3121 }
3122
John Harrison599d9242015-05-29 17:44:04 +01003123 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3124 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003125 if (ret)
3126 return ret;
3127
3128 /* We use last_read_req because sync_to()
3129 * might have just caused seqno wrap under
3130 * the radar.
3131 */
3132 from->semaphore.sync_seqno[idx] =
3133 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3134 }
3135
3136 return 0;
3137}
3138
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003139/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003140 * i915_gem_object_sync - sync an object to a ring.
3141 *
3142 * @obj: object which may be in use on another ring.
3143 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003144 * @to_req: request we wish to use the object for. See below.
3145 * This will be allocated and returned if a request is
3146 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003147 *
3148 * This code is meant to abstract object synchronization with the GPU.
3149 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003150 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003151 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003152 * into a buffer at any time, but multiple readers. To ensure each has
3153 * a coherent view of memory, we must:
3154 *
3155 * - If there is an outstanding write request to the object, the new
3156 * request must wait for it to complete (either CPU or in hw, requests
3157 * on the same ring will be naturally ordered).
3158 *
3159 * - If we are a write request (pending_write_domain is set), the new
3160 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003161 *
John Harrison91af1272015-06-18 13:14:56 +01003162 * For CPU synchronisation (NULL to) no request is required. For syncing with
3163 * rings to_req must be non-NULL. However, a request does not have to be
3164 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3165 * request will be allocated automatically and returned through *to_req. Note
3166 * that it is not guaranteed that commands will be emitted (because the system
3167 * might already be idle). Hence there is no need to create a request that
3168 * might never have any work submitted. Note further that if a request is
3169 * returned in *to_req, it is the responsibility of the caller to submit
3170 * that request (after potentially adding more work to it).
3171 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003172 * Returns 0 if successful, else propagates up the lower layer error.
3173 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003174int
3175i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003176 struct intel_engine_cs *to,
3177 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003178{
Chris Wilsonb4716182015-04-27 13:41:17 +01003179 const bool readonly = obj->base.pending_write_domain == 0;
3180 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3181 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003182
Chris Wilsonb4716182015-04-27 13:41:17 +01003183 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003184 return 0;
3185
Chris Wilsonb4716182015-04-27 13:41:17 +01003186 if (to == NULL)
3187 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003188
Chris Wilsonb4716182015-04-27 13:41:17 +01003189 n = 0;
3190 if (readonly) {
3191 if (obj->last_write_req)
3192 req[n++] = obj->last_write_req;
3193 } else {
3194 for (i = 0; i < I915_NUM_RINGS; i++)
3195 if (obj->last_read_req[i])
3196 req[n++] = obj->last_read_req[i];
3197 }
3198 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003199 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003200 if (ret)
3201 return ret;
3202 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003203
Chris Wilsonb4716182015-04-27 13:41:17 +01003204 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003205}
3206
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003207static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3208{
3209 u32 old_write_domain, old_read_domains;
3210
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003211 /* Force a pagefault for domain tracking on next user access */
3212 i915_gem_release_mmap(obj);
3213
Keith Packardb97c3d92011-06-24 21:02:59 -07003214 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3215 return;
3216
Chris Wilson97c809fd2012-10-09 19:24:38 +01003217 /* Wait for any direct GTT access to complete */
3218 mb();
3219
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003220 old_read_domains = obj->base.read_domains;
3221 old_write_domain = obj->base.write_domain;
3222
3223 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3224 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3225
3226 trace_i915_gem_object_change_domain(obj,
3227 old_read_domains,
3228 old_write_domain);
3229}
3230
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003231int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003232{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003233 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003234 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003235 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003236
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003237 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003238 return 0;
3239
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003240 if (!drm_mm_node_allocated(&vma->node)) {
3241 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003242 return 0;
3243 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003244
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003245 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003246 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003247
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003248 BUG_ON(obj->pages == NULL);
3249
Chris Wilson2e2f3512015-04-27 13:41:14 +01003250 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003251 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003252 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003253 /* Continue on if we fail due to EIO, the GPU is hung so we
3254 * should be safe and we need to cleanup or else we might
3255 * cause memory corruption through use-after-free.
3256 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003257
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003258 if (i915_is_ggtt(vma->vm) &&
3259 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003260 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003261
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003262 /* release the fence reg _after_ flushing */
3263 ret = i915_gem_object_put_fence(obj);
3264 if (ret)
3265 return ret;
3266 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003267
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003268 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003269
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003270 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003271 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003272
Chris Wilson64bf9302014-02-25 14:23:28 +00003273 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003274 if (i915_is_ggtt(vma->vm)) {
3275 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3276 obj->map_and_fenceable = false;
3277 } else if (vma->ggtt_view.pages) {
3278 sg_free_table(vma->ggtt_view.pages);
3279 kfree(vma->ggtt_view.pages);
3280 vma->ggtt_view.pages = NULL;
3281 }
3282 }
Eric Anholt673a3942008-07-30 12:06:12 -07003283
Ben Widawsky2f633152013-07-17 12:19:03 -07003284 drm_mm_remove_node(&vma->node);
3285 i915_gem_vma_destroy(vma);
3286
3287 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003288 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003289 if (list_empty(&obj->vma_list)) {
3290 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003291 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003292 }
Eric Anholt673a3942008-07-30 12:06:12 -07003293
Chris Wilson70903c32013-12-04 09:59:09 +00003294 /* And finally now the object is completely decoupled from this vma,
3295 * we can drop its hold on the backing storage and allow it to be
3296 * reaped by the shrinker.
3297 */
3298 i915_gem_object_unpin_pages(obj);
3299
Chris Wilson88241782011-01-07 17:09:48 +00003300 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003301}
3302
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003303int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003304{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003305 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003306 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003307 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003308
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003309 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003310 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003311 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003312 struct drm_i915_gem_request *req;
3313
3314 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003315 if (ret)
3316 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003317
John Harrisonba01cc92015-05-29 17:43:41 +01003318 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003319 if (ret) {
3320 i915_gem_request_cancel(req);
3321 return ret;
3322 }
3323
John Harrison75289872015-05-29 17:43:49 +01003324 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003325 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003326
Chris Wilson3e960502012-11-27 16:22:54 +00003327 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003328 if (ret)
3329 return ret;
3330 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003331
Chris Wilsonb4716182015-04-27 13:41:17 +01003332 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003333 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003334}
3335
Chris Wilson9ce079e2012-04-17 15:31:30 +01003336static void i965_write_fence_reg(struct drm_device *dev, int reg,
3337 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003338{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003339 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003340 int fence_reg;
3341 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003342
Imre Deak56c844e2013-01-07 21:47:34 +02003343 if (INTEL_INFO(dev)->gen >= 6) {
3344 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3345 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3346 } else {
3347 fence_reg = FENCE_REG_965_0;
3348 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3349 }
3350
Chris Wilsond18b9612013-07-10 13:36:23 +01003351 fence_reg += reg * 8;
3352
3353 /* To w/a incoherency with non-atomic 64-bit register updates,
3354 * we split the 64-bit update into two 32-bit writes. In order
3355 * for a partial fence not to be evaluated between writes, we
3356 * precede the update with write to turn off the fence register,
3357 * and only enable the fence as the last step.
3358 *
3359 * For extra levels of paranoia, we make sure each step lands
3360 * before applying the next step.
3361 */
3362 I915_WRITE(fence_reg, 0);
3363 POSTING_READ(fence_reg);
3364
Chris Wilson9ce079e2012-04-17 15:31:30 +01003365 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003366 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003367 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003368
Bob Paauweaf1a7302014-12-18 09:51:26 -08003369 /* Adjust fence size to match tiled area */
3370 if (obj->tiling_mode != I915_TILING_NONE) {
3371 uint32_t row_size = obj->stride *
3372 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3373 size = (size / row_size) * row_size;
3374 }
3375
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003376 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003377 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003378 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003379 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003380 if (obj->tiling_mode == I915_TILING_Y)
3381 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3382 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003383
Chris Wilsond18b9612013-07-10 13:36:23 +01003384 I915_WRITE(fence_reg + 4, val >> 32);
3385 POSTING_READ(fence_reg + 4);
3386
3387 I915_WRITE(fence_reg + 0, val);
3388 POSTING_READ(fence_reg);
3389 } else {
3390 I915_WRITE(fence_reg + 4, 0);
3391 POSTING_READ(fence_reg + 4);
3392 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003393}
3394
Chris Wilson9ce079e2012-04-17 15:31:30 +01003395static void i915_write_fence_reg(struct drm_device *dev, int reg,
3396 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003397{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003398 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003399 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003400
Chris Wilson9ce079e2012-04-17 15:31:30 +01003401 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003402 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003403 int pitch_val;
3404 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003405
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003406 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003407 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003408 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3409 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3410 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003411
3412 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3413 tile_width = 128;
3414 else
3415 tile_width = 512;
3416
3417 /* Note: pitch better be a power of two tile widths */
3418 pitch_val = obj->stride / tile_width;
3419 pitch_val = ffs(pitch_val) - 1;
3420
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003421 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003422 if (obj->tiling_mode == I915_TILING_Y)
3423 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3424 val |= I915_FENCE_SIZE_BITS(size);
3425 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3426 val |= I830_FENCE_REG_VALID;
3427 } else
3428 val = 0;
3429
3430 if (reg < 8)
3431 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003432 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003433 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003434
Chris Wilson9ce079e2012-04-17 15:31:30 +01003435 I915_WRITE(reg, val);
3436 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003437}
3438
Chris Wilson9ce079e2012-04-17 15:31:30 +01003439static void i830_write_fence_reg(struct drm_device *dev, int reg,
3440 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003441{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003442 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003443 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003444
Chris Wilson9ce079e2012-04-17 15:31:30 +01003445 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003446 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003447 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003448
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003449 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003450 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003451 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3452 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3453 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003454
Chris Wilson9ce079e2012-04-17 15:31:30 +01003455 pitch_val = obj->stride / 128;
3456 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003457
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003458 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003459 if (obj->tiling_mode == I915_TILING_Y)
3460 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3461 val |= I830_FENCE_SIZE_BITS(size);
3462 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3463 val |= I830_FENCE_REG_VALID;
3464 } else
3465 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003466
Chris Wilson9ce079e2012-04-17 15:31:30 +01003467 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3468 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3469}
3470
Chris Wilsond0a57782012-10-09 19:24:37 +01003471inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3472{
3473 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3474}
3475
Chris Wilson9ce079e2012-04-17 15:31:30 +01003476static void i915_gem_write_fence(struct drm_device *dev, int reg,
3477 struct drm_i915_gem_object *obj)
3478{
Chris Wilsond0a57782012-10-09 19:24:37 +01003479 struct drm_i915_private *dev_priv = dev->dev_private;
3480
3481 /* Ensure that all CPU reads are completed before installing a fence
3482 * and all writes before removing the fence.
3483 */
3484 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3485 mb();
3486
Daniel Vetter94a335d2013-07-17 14:51:28 +02003487 WARN(obj && (!obj->stride || !obj->tiling_mode),
3488 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3489 obj->stride, obj->tiling_mode);
3490
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003491 if (IS_GEN2(dev))
3492 i830_write_fence_reg(dev, reg, obj);
3493 else if (IS_GEN3(dev))
3494 i915_write_fence_reg(dev, reg, obj);
3495 else if (INTEL_INFO(dev)->gen >= 4)
3496 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003497
3498 /* And similarly be paranoid that no direct access to this region
3499 * is reordered to before the fence is installed.
3500 */
3501 if (i915_gem_object_needs_mb(obj))
3502 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003503}
3504
Chris Wilson61050802012-04-17 15:31:31 +01003505static inline int fence_number(struct drm_i915_private *dev_priv,
3506 struct drm_i915_fence_reg *fence)
3507{
3508 return fence - dev_priv->fence_regs;
3509}
3510
3511static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3512 struct drm_i915_fence_reg *fence,
3513 bool enable)
3514{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003515 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003516 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003517
Chris Wilson46a0b632013-07-10 13:36:24 +01003518 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003519
3520 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003521 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003522 fence->obj = obj;
3523 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3524 } else {
3525 obj->fence_reg = I915_FENCE_REG_NONE;
3526 fence->obj = NULL;
3527 list_del_init(&fence->lru_list);
3528 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003529 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003530}
3531
Chris Wilsond9e86c02010-11-10 16:40:20 +00003532static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003533i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003534{
John Harrison97b2a6a2014-11-24 18:49:26 +00003535 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003536 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003537 if (ret)
3538 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003539
John Harrison97b2a6a2014-11-24 18:49:26 +00003540 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003541 }
3542
3543 return 0;
3544}
3545
3546int
3547i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3548{
Chris Wilson61050802012-04-17 15:31:31 +01003549 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003550 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003551 int ret;
3552
Chris Wilsond0a57782012-10-09 19:24:37 +01003553 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003554 if (ret)
3555 return ret;
3556
Chris Wilson61050802012-04-17 15:31:31 +01003557 if (obj->fence_reg == I915_FENCE_REG_NONE)
3558 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003559
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003560 fence = &dev_priv->fence_regs[obj->fence_reg];
3561
Daniel Vetteraff10b302014-02-14 14:06:05 +01003562 if (WARN_ON(fence->pin_count))
3563 return -EBUSY;
3564
Chris Wilson61050802012-04-17 15:31:31 +01003565 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003566 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003567
3568 return 0;
3569}
3570
3571static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003572i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003573{
Daniel Vetterae3db242010-02-19 11:51:58 +01003574 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003575 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003576 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003577
3578 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003579 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003580 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3581 reg = &dev_priv->fence_regs[i];
3582 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003583 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003584
Chris Wilson1690e1e2011-12-14 13:57:08 +01003585 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003586 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003587 }
3588
Chris Wilsond9e86c02010-11-10 16:40:20 +00003589 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003590 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003591
3592 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003593 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003594 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003595 continue;
3596
Chris Wilson8fe301a2012-04-17 15:31:28 +01003597 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003598 }
3599
Chris Wilson5dce5b932014-01-20 10:17:36 +00003600deadlock:
3601 /* Wait for completion of pending flips which consume fences */
3602 if (intel_has_pending_fb_unpin(dev))
3603 return ERR_PTR(-EAGAIN);
3604
3605 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003606}
3607
Jesse Barnesde151cf2008-11-12 10:03:55 -08003608/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003609 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003610 * @obj: object to map through a fence reg
3611 *
3612 * When mapping objects through the GTT, userspace wants to be able to write
3613 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003614 * This function walks the fence regs looking for a free one for @obj,
3615 * stealing one if it can't find any.
3616 *
3617 * It then sets up the reg based on the object's properties: address, pitch
3618 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003619 *
3620 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003621 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003622int
Chris Wilson06d98132012-04-17 15:31:24 +01003623i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003624{
Chris Wilson05394f32010-11-08 19:18:58 +00003625 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003626 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003627 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003628 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003629 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003630
Chris Wilson14415742012-04-17 15:31:33 +01003631 /* Have we updated the tiling parameters upon the object and so
3632 * will need to serialise the write to the associated fence register?
3633 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003634 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003635 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003636 if (ret)
3637 return ret;
3638 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003639
Chris Wilsond9e86c02010-11-10 16:40:20 +00003640 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003641 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3642 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003643 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003644 list_move_tail(&reg->lru_list,
3645 &dev_priv->mm.fence_list);
3646 return 0;
3647 }
3648 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003649 if (WARN_ON(!obj->map_and_fenceable))
3650 return -EINVAL;
3651
Chris Wilson14415742012-04-17 15:31:33 +01003652 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003653 if (IS_ERR(reg))
3654 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003655
Chris Wilson14415742012-04-17 15:31:33 +01003656 if (reg->obj) {
3657 struct drm_i915_gem_object *old = reg->obj;
3658
Chris Wilsond0a57782012-10-09 19:24:37 +01003659 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003660 if (ret)
3661 return ret;
3662
Chris Wilson14415742012-04-17 15:31:33 +01003663 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003664 }
Chris Wilson14415742012-04-17 15:31:33 +01003665 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003666 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003667
Chris Wilson14415742012-04-17 15:31:33 +01003668 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003669
Chris Wilson9ce079e2012-04-17 15:31:30 +01003670 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003671}
3672
Chris Wilson4144f9b2014-09-11 08:43:48 +01003673static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003674 unsigned long cache_level)
3675{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003676 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003677 struct drm_mm_node *other;
3678
Chris Wilson4144f9b2014-09-11 08:43:48 +01003679 /*
3680 * On some machines we have to be careful when putting differing types
3681 * of snoopable memory together to avoid the prefetcher crossing memory
3682 * domains and dying. During vm initialisation, we decide whether or not
3683 * these constraints apply and set the drm_mm.color_adjust
3684 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003685 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003686 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003687 return true;
3688
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003689 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003690 return true;
3691
3692 if (list_empty(&gtt_space->node_list))
3693 return true;
3694
3695 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3696 if (other->allocated && !other->hole_follows && other->color != cache_level)
3697 return false;
3698
3699 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3700 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3701 return false;
3702
3703 return true;
3704}
3705
Jesse Barnesde151cf2008-11-12 10:03:55 -08003706/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003707 * Finds free space in the GTT aperture and binds the object or a view of it
3708 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003709 */
Daniel Vetter262de142014-02-14 14:01:20 +01003710static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003711i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3712 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003713 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003714 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003715 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003716{
Chris Wilson05394f32010-11-08 19:18:58 +00003717 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003719 u32 size, fence_size, fence_alignment, unfenced_alignment;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003720 u64 start =
Chris Wilsond23db882014-05-23 08:48:08 +02003721 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003722 u64 end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003723 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003724 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003725 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003726
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003727 if (i915_is_ggtt(vm)) {
3728 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003729
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003730 if (WARN_ON(!ggtt_view))
3731 return ERR_PTR(-EINVAL);
3732
3733 view_size = i915_ggtt_view_size(obj, ggtt_view);
3734
3735 fence_size = i915_gem_get_gtt_size(dev,
3736 view_size,
3737 obj->tiling_mode);
3738 fence_alignment = i915_gem_get_gtt_alignment(dev,
3739 view_size,
3740 obj->tiling_mode,
3741 true);
3742 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3743 view_size,
3744 obj->tiling_mode,
3745 false);
3746 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3747 } else {
3748 fence_size = i915_gem_get_gtt_size(dev,
3749 obj->base.size,
3750 obj->tiling_mode);
3751 fence_alignment = i915_gem_get_gtt_alignment(dev,
3752 obj->base.size,
3753 obj->tiling_mode,
3754 true);
3755 unfenced_alignment =
3756 i915_gem_get_gtt_alignment(dev,
3757 obj->base.size,
3758 obj->tiling_mode,
3759 false);
3760 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3761 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003762
Eric Anholt673a3942008-07-30 12:06:12 -07003763 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003764 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003765 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003766 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003767 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3768 ggtt_view ? ggtt_view->type : 0,
3769 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003770 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003771 }
3772
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003773 /* If binding the object/GGTT view requires more space than the entire
3774 * aperture has, reject it early before evicting everything in a vain
3775 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003776 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003777 if (size > end) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003778 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003779 ggtt_view ? ggtt_view->type : 0,
3780 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003781 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003782 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003783 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003784 }
3785
Chris Wilson37e680a2012-06-07 15:38:42 +01003786 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003787 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003788 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003789
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003790 i915_gem_object_pin_pages(obj);
3791
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003792 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3793 i915_gem_obj_lookup_or_create_vma(obj, vm);
3794
Daniel Vetter262de142014-02-14 14:01:20 +01003795 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003796 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003797
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003798search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003799 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003800 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003801 obj->cache_level,
3802 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003803 DRM_MM_SEARCH_DEFAULT,
3804 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003805 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003806 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003807 obj->cache_level,
3808 start, end,
3809 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003810 if (ret == 0)
3811 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003812
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003813 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003814 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003815 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003816 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003817 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003818 }
3819
Daniel Vetter74163902012-02-15 23:50:21 +01003820 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003821 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003822 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003823
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003824 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003825 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003826 if (ret)
3827 goto err_finish_gtt;
3828
Ben Widawsky35c20a62013-05-31 11:28:48 -07003829 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003830 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003831
Daniel Vetter262de142014-02-14 14:01:20 +01003832 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003833
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003834err_finish_gtt:
3835 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003836err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003837 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003838err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003839 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003840 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003841err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003842 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003843 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003844}
3845
Chris Wilson000433b2013-08-08 14:41:09 +01003846bool
Chris Wilson2c225692013-08-09 12:26:45 +01003847i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3848 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003849{
Eric Anholt673a3942008-07-30 12:06:12 -07003850 /* If we don't have a page list set up, then we're not pinned
3851 * to GPU, and we can ignore the cache flush because it'll happen
3852 * again at bind time.
3853 */
Chris Wilson05394f32010-11-08 19:18:58 +00003854 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003855 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003856
Imre Deak769ce462013-02-13 21:56:05 +02003857 /*
3858 * Stolen memory is always coherent with the GPU as it is explicitly
3859 * marked as wc by the system, or the system is cache-coherent.
3860 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003861 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003862 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003863
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003864 /* If the GPU is snooping the contents of the CPU cache,
3865 * we do not need to manually clear the CPU cache lines. However,
3866 * the caches are only snooped when the render cache is
3867 * flushed/invalidated. As we always have to emit invalidations
3868 * and flushes when moving into and out of the RENDER domain, correct
3869 * snooping behaviour occurs naturally as the result of our domain
3870 * tracking.
3871 */
Chris Wilson0f719792015-01-13 13:32:52 +00003872 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3873 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003874 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003875 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003876
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003877 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003878 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003879 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003880
3881 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003882}
3883
3884/** Flushes the GTT write domain for the object if it's dirty. */
3885static void
Chris Wilson05394f32010-11-08 19:18:58 +00003886i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003887{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003888 uint32_t old_write_domain;
3889
Chris Wilson05394f32010-11-08 19:18:58 +00003890 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003891 return;
3892
Chris Wilson63256ec2011-01-04 18:42:07 +00003893 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003894 * to it immediately go to main memory as far as we know, so there's
3895 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003896 *
3897 * However, we do have to enforce the order so that all writes through
3898 * the GTT land before any writes to the device, such as updates to
3899 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003900 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003901 wmb();
3902
Chris Wilson05394f32010-11-08 19:18:58 +00003903 old_write_domain = obj->base.write_domain;
3904 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003905
Daniel Vetterf99d7062014-06-19 16:01:59 +02003906 intel_fb_obj_flush(obj, false);
3907
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003908 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003909 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003910 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003911}
3912
3913/** Flushes the CPU write domain for the object if it's dirty. */
3914static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003915i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003916{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003917 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003918
Chris Wilson05394f32010-11-08 19:18:58 +00003919 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003920 return;
3921
Daniel Vettere62b59e2015-01-21 14:53:48 +01003922 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003923 i915_gem_chipset_flush(obj->base.dev);
3924
Chris Wilson05394f32010-11-08 19:18:58 +00003925 old_write_domain = obj->base.write_domain;
3926 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003927
Daniel Vetterf99d7062014-06-19 16:01:59 +02003928 intel_fb_obj_flush(obj, false);
3929
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003930 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003931 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003932 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003933}
3934
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003935/**
3936 * Moves a single object to the GTT read, and possibly write domain.
3937 *
3938 * This function returns when the move is complete, including waiting on
3939 * flushes to occur.
3940 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003941int
Chris Wilson20217462010-11-23 15:26:33 +00003942i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003943{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003944 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303945 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003946 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003947
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003948 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3949 return 0;
3950
Chris Wilson0201f1e2012-07-20 12:41:01 +01003951 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003952 if (ret)
3953 return ret;
3954
Chris Wilson43566de2015-01-02 16:29:29 +05303955 /* Flush and acquire obj->pages so that we are coherent through
3956 * direct access in memory with previous cached writes through
3957 * shmemfs and that our cache domain tracking remains valid.
3958 * For example, if the obj->filp was moved to swap without us
3959 * being notified and releasing the pages, we would mistakenly
3960 * continue to assume that the obj remained out of the CPU cached
3961 * domain.
3962 */
3963 ret = i915_gem_object_get_pages(obj);
3964 if (ret)
3965 return ret;
3966
Daniel Vettere62b59e2015-01-21 14:53:48 +01003967 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003968
Chris Wilsond0a57782012-10-09 19:24:37 +01003969 /* Serialise direct access to this object with the barriers for
3970 * coherent writes from the GPU, by effectively invalidating the
3971 * GTT domain upon first access.
3972 */
3973 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3974 mb();
3975
Chris Wilson05394f32010-11-08 19:18:58 +00003976 old_write_domain = obj->base.write_domain;
3977 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003978
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003979 /* It should now be out of any other write domains, and we can update
3980 * the domain values for our changes.
3981 */
Chris Wilson05394f32010-11-08 19:18:58 +00003982 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3983 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003984 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003985 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3986 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3987 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003988 }
3989
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003990 trace_i915_gem_object_change_domain(obj,
3991 old_read_domains,
3992 old_write_domain);
3993
Chris Wilson8325a092012-04-24 15:52:35 +01003994 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303995 vma = i915_gem_obj_to_ggtt(obj);
3996 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003997 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303998 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003999
Eric Anholte47c68e2008-11-14 13:35:19 -08004000 return 0;
4001}
4002
Chris Wilsone4ffd172011-04-04 09:44:39 +01004003int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4004 enum i915_cache_level cache_level)
4005{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004006 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004007 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004008 int ret;
4009
4010 if (obj->cache_level == cache_level)
4011 return 0;
4012
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004013 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004014 DRM_DEBUG("can not change the cache level of pinned objects\n");
4015 return -EBUSY;
4016 }
4017
Chris Wilsondf6f7832014-03-21 07:40:56 +00004018 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004019 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004020 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004021 if (ret)
4022 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004023 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004024 }
4025
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004026 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004027 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004028 if (ret)
4029 return ret;
4030
4031 i915_gem_object_finish_gtt(obj);
4032
4033 /* Before SandyBridge, you could not use tiling or fence
4034 * registers with snooped memory, so relinquish any fences
4035 * currently pointing to our region in the aperture.
4036 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004037 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004038 ret = i915_gem_object_put_fence(obj);
4039 if (ret)
4040 return ret;
4041 }
4042
Ben Widawsky6f65e292013-12-06 14:10:56 -08004043 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004044 if (drm_mm_node_allocated(&vma->node)) {
4045 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004046 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004047 if (ret)
4048 return ret;
4049 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004050 }
4051
Chris Wilson2c225692013-08-09 12:26:45 +01004052 list_for_each_entry(vma, &obj->vma_list, vma_link)
4053 vma->node.color = cache_level;
4054 obj->cache_level = cache_level;
4055
Chris Wilson0f719792015-01-13 13:32:52 +00004056 if (obj->cache_dirty &&
4057 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4058 cpu_write_needs_clflush(obj)) {
4059 if (i915_gem_clflush_object(obj, true))
4060 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004061 }
4062
Chris Wilsone4ffd172011-04-04 09:44:39 +01004063 return 0;
4064}
4065
Ben Widawsky199adf42012-09-21 17:01:20 -07004066int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4067 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004068{
Ben Widawsky199adf42012-09-21 17:01:20 -07004069 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004070 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004071
4072 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004073 if (&obj->base == NULL)
4074 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004075
Chris Wilson651d7942013-08-08 14:41:10 +01004076 switch (obj->cache_level) {
4077 case I915_CACHE_LLC:
4078 case I915_CACHE_L3_LLC:
4079 args->caching = I915_CACHING_CACHED;
4080 break;
4081
Chris Wilson4257d3b2013-08-08 14:41:11 +01004082 case I915_CACHE_WT:
4083 args->caching = I915_CACHING_DISPLAY;
4084 break;
4085
Chris Wilson651d7942013-08-08 14:41:10 +01004086 default:
4087 args->caching = I915_CACHING_NONE;
4088 break;
4089 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004090
Chris Wilson432be692015-05-07 12:14:55 +01004091 drm_gem_object_unreference_unlocked(&obj->base);
4092 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004093}
4094
Ben Widawsky199adf42012-09-21 17:01:20 -07004095int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4096 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004097{
Ben Widawsky199adf42012-09-21 17:01:20 -07004098 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004099 struct drm_i915_gem_object *obj;
4100 enum i915_cache_level level;
4101 int ret;
4102
Ben Widawsky199adf42012-09-21 17:01:20 -07004103 switch (args->caching) {
4104 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004105 level = I915_CACHE_NONE;
4106 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004107 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004108 level = I915_CACHE_LLC;
4109 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004110 case I915_CACHING_DISPLAY:
4111 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4112 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004113 default:
4114 return -EINVAL;
4115 }
4116
Ben Widawsky3bc29132012-09-26 16:15:20 -07004117 ret = i915_mutex_lock_interruptible(dev);
4118 if (ret)
4119 return ret;
4120
Chris Wilsone6994ae2012-07-10 10:27:08 +01004121 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4122 if (&obj->base == NULL) {
4123 ret = -ENOENT;
4124 goto unlock;
4125 }
4126
4127 ret = i915_gem_object_set_cache_level(obj, level);
4128
4129 drm_gem_object_unreference(&obj->base);
4130unlock:
4131 mutex_unlock(&dev->struct_mutex);
4132 return ret;
4133}
4134
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004135/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004136 * Prepare buffer for display plane (scanout, cursors, etc).
4137 * Can be called from an uninterruptible phase (modesetting) and allows
4138 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004139 */
4140int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004141i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4142 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004143 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01004144 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004145 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004146{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004147 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004148 int ret;
4149
John Harrison91af1272015-06-18 13:14:56 +01004150 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01004151 if (ret)
4152 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004153
Chris Wilsoncc98b412013-08-09 12:25:09 +01004154 /* Mark the pin_display early so that we account for the
4155 * display coherency whilst setting up the cache domains.
4156 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004157 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004158
Eric Anholta7ef0642011-03-29 16:59:54 -07004159 /* The display engine is not coherent with the LLC cache on gen6. As
4160 * a result, we make sure that the pinning that is about to occur is
4161 * done with uncached PTEs. This is lowest common denominator for all
4162 * chipsets.
4163 *
4164 * However for gen6+, we could do better by using the GFDT bit instead
4165 * of uncaching, which would allow us to flush all the LLC-cached data
4166 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4167 */
Chris Wilson651d7942013-08-08 14:41:10 +01004168 ret = i915_gem_object_set_cache_level(obj,
4169 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004170 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004171 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004172
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004173 /* As the user may map the buffer once pinned in the display plane
4174 * (e.g. libkms for the bootup splash), we have to ensure that we
4175 * always use map_and_fenceable for all scanout buffers.
4176 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004177 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4178 view->type == I915_GGTT_VIEW_NORMAL ?
4179 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004180 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004181 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004182
Daniel Vettere62b59e2015-01-21 14:53:48 +01004183 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004184
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004185 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004186 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004187
4188 /* It should now be out of any other write domains, and we can update
4189 * the domain values for our changes.
4190 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004191 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004192 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004193
4194 trace_i915_gem_object_change_domain(obj,
4195 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004196 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004197
4198 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004199
4200err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004201 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004202 return ret;
4203}
4204
4205void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004206i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4207 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004208{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004209 if (WARN_ON(obj->pin_display == 0))
4210 return;
4211
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004212 i915_gem_object_ggtt_unpin_view(obj, view);
4213
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004214 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004215}
4216
Eric Anholte47c68e2008-11-14 13:35:19 -08004217/**
4218 * Moves a single object to the CPU read, and possibly write domain.
4219 *
4220 * This function returns when the move is complete, including waiting on
4221 * flushes to occur.
4222 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004223int
Chris Wilson919926a2010-11-12 13:42:53 +00004224i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004225{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004226 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004227 int ret;
4228
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004229 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4230 return 0;
4231
Chris Wilson0201f1e2012-07-20 12:41:01 +01004232 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004233 if (ret)
4234 return ret;
4235
Eric Anholte47c68e2008-11-14 13:35:19 -08004236 i915_gem_object_flush_gtt_write_domain(obj);
4237
Chris Wilson05394f32010-11-08 19:18:58 +00004238 old_write_domain = obj->base.write_domain;
4239 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004240
Eric Anholte47c68e2008-11-14 13:35:19 -08004241 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004242 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004243 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004244
Chris Wilson05394f32010-11-08 19:18:58 +00004245 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004246 }
4247
4248 /* It should now be out of any other write domains, and we can update
4249 * the domain values for our changes.
4250 */
Chris Wilson05394f32010-11-08 19:18:58 +00004251 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004252
4253 /* If we're writing through the CPU, then the GPU read domains will
4254 * need to be invalidated at next use.
4255 */
4256 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004257 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4258 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004259 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004260
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004261 trace_i915_gem_object_change_domain(obj,
4262 old_read_domains,
4263 old_write_domain);
4264
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004265 return 0;
4266}
4267
Eric Anholt673a3942008-07-30 12:06:12 -07004268/* Throttle our rendering by waiting until the ring has completed our requests
4269 * emitted over 20 msec ago.
4270 *
Eric Anholtb9624422009-06-03 07:27:35 +00004271 * Note that if we were to use the current jiffies each time around the loop,
4272 * we wouldn't escape the function with any frames outstanding if the time to
4273 * render a frame was over 20ms.
4274 *
Eric Anholt673a3942008-07-30 12:06:12 -07004275 * This should get us reasonable parallelism between CPU and GPU but also
4276 * relatively low latency when blocking on a particular request to finish.
4277 */
4278static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004279i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004280{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004281 struct drm_i915_private *dev_priv = dev->dev_private;
4282 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004283 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004284 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004285 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004286 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004287
Daniel Vetter308887a2012-11-14 17:14:06 +01004288 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4289 if (ret)
4290 return ret;
4291
4292 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4293 if (ret)
4294 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004295
Chris Wilson1c255952010-09-26 11:03:27 +01004296 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004297 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004298 if (time_after_eq(request->emitted_jiffies, recent_enough))
4299 break;
4300
John Harrisonfcfa423c2015-05-29 17:44:12 +01004301 /*
4302 * Note that the request might not have been submitted yet.
4303 * In which case emitted_jiffies will be zero.
4304 */
4305 if (!request->emitted_jiffies)
4306 continue;
4307
John Harrison54fb2412014-11-24 18:49:27 +00004308 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004309 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004310 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004311 if (target)
4312 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004313 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004314
John Harrison54fb2412014-11-24 18:49:27 +00004315 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004316 return 0;
4317
John Harrison9c654812014-11-24 18:49:35 +00004318 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004319 if (ret == 0)
4320 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004321
Chris Wilson41037f92015-03-27 11:01:36 +00004322 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004323
Eric Anholt673a3942008-07-30 12:06:12 -07004324 return ret;
4325}
4326
Chris Wilsond23db882014-05-23 08:48:08 +02004327static bool
4328i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4329{
4330 struct drm_i915_gem_object *obj = vma->obj;
4331
4332 if (alignment &&
4333 vma->node.start & (alignment - 1))
4334 return true;
4335
4336 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4337 return true;
4338
4339 if (flags & PIN_OFFSET_BIAS &&
4340 vma->node.start < (flags & PIN_OFFSET_MASK))
4341 return true;
4342
4343 return false;
4344}
4345
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004346static int
4347i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4348 struct i915_address_space *vm,
4349 const struct i915_ggtt_view *ggtt_view,
4350 uint32_t alignment,
4351 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004352{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004353 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004354 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004355 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004356 int ret;
4357
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004358 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4359 return -ENODEV;
4360
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004361 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004362 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004363
Chris Wilsonc826c442014-10-31 13:53:53 +00004364 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4365 return -EINVAL;
4366
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004367 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4368 return -EINVAL;
4369
4370 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4371 i915_gem_obj_to_vma(obj, vm);
4372
4373 if (IS_ERR(vma))
4374 return PTR_ERR(vma);
4375
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004376 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004377 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4378 return -EBUSY;
4379
Chris Wilsond23db882014-05-23 08:48:08 +02004380 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004381 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004382 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004383 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004384 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004385 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004386 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004387 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004388 ggtt_view ? "ggtt" : "ppgtt",
4389 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004390 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004391 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004392 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004393 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004394 if (ret)
4395 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004396
4397 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004398 }
4399 }
4400
Chris Wilsonef79e172014-10-31 13:53:52 +00004401 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004402 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004403 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4404 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004405 if (IS_ERR(vma))
4406 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004407 } else {
4408 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004409 if (ret)
4410 return ret;
4411 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004412
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004413 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4414 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004415 bool mappable, fenceable;
4416 u32 fence_size, fence_alignment;
4417
4418 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4419 obj->base.size,
4420 obj->tiling_mode);
4421 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4422 obj->base.size,
4423 obj->tiling_mode,
4424 true);
4425
4426 fenceable = (vma->node.size == fence_size &&
4427 (vma->node.start & (fence_alignment - 1)) == 0);
4428
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004429 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004430 dev_priv->gtt.mappable_end);
4431
4432 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004433
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004434 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4435 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004436
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004437 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004438 return 0;
4439}
4440
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004441int
4442i915_gem_object_pin(struct drm_i915_gem_object *obj,
4443 struct i915_address_space *vm,
4444 uint32_t alignment,
4445 uint64_t flags)
4446{
4447 return i915_gem_object_do_pin(obj, vm,
4448 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4449 alignment, flags);
4450}
4451
4452int
4453i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4454 const struct i915_ggtt_view *view,
4455 uint32_t alignment,
4456 uint64_t flags)
4457{
4458 if (WARN_ONCE(!view, "no view specified"))
4459 return -EINVAL;
4460
4461 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004462 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004463}
4464
Eric Anholt673a3942008-07-30 12:06:12 -07004465void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004466i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4467 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004468{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004469 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004470
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004471 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004472 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004473 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004474
Chris Wilson30154652015-04-07 17:28:24 +01004475 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004476}
4477
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004478bool
4479i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4480{
4481 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4482 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4483 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4484
4485 WARN_ON(!ggtt_vma ||
4486 dev_priv->fence_regs[obj->fence_reg].pin_count >
4487 ggtt_vma->pin_count);
4488 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4489 return true;
4490 } else
4491 return false;
4492}
4493
4494void
4495i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4496{
4497 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4498 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4499 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4500 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4501 }
4502}
4503
Eric Anholt673a3942008-07-30 12:06:12 -07004504int
Eric Anholt673a3942008-07-30 12:06:12 -07004505i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004506 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004507{
4508 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004509 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004510 int ret;
4511
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004512 ret = i915_mutex_lock_interruptible(dev);
4513 if (ret)
4514 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004515
Chris Wilson05394f32010-11-08 19:18:58 +00004516 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004517 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004518 ret = -ENOENT;
4519 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004520 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004521
Chris Wilson0be555b2010-08-04 15:36:30 +01004522 /* Count all active objects as busy, even if they are currently not used
4523 * by the gpu. Users of this interface expect objects to eventually
4524 * become non-busy without any further actions, therefore emit any
4525 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004526 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004527 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004528 if (ret)
4529 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004530
Chris Wilsonb4716182015-04-27 13:41:17 +01004531 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4532 args->busy = obj->active << 16;
4533 if (obj->last_write_req)
4534 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004535
Chris Wilsonb4716182015-04-27 13:41:17 +01004536unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004537 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004538unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004539 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004540 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004541}
4542
4543int
4544i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4545 struct drm_file *file_priv)
4546{
Akshay Joshi0206e352011-08-16 15:34:10 -04004547 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004548}
4549
Chris Wilson3ef94da2009-09-14 16:50:29 +01004550int
4551i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4552 struct drm_file *file_priv)
4553{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004555 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004556 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004557 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004558
4559 switch (args->madv) {
4560 case I915_MADV_DONTNEED:
4561 case I915_MADV_WILLNEED:
4562 break;
4563 default:
4564 return -EINVAL;
4565 }
4566
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004567 ret = i915_mutex_lock_interruptible(dev);
4568 if (ret)
4569 return ret;
4570
Chris Wilson05394f32010-11-08 19:18:58 +00004571 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004572 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004573 ret = -ENOENT;
4574 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004575 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004576
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004577 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004578 ret = -EINVAL;
4579 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004580 }
4581
Daniel Vetter656bfa32014-11-20 09:26:30 +01004582 if (obj->pages &&
4583 obj->tiling_mode != I915_TILING_NONE &&
4584 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4585 if (obj->madv == I915_MADV_WILLNEED)
4586 i915_gem_object_unpin_pages(obj);
4587 if (args->madv == I915_MADV_WILLNEED)
4588 i915_gem_object_pin_pages(obj);
4589 }
4590
Chris Wilson05394f32010-11-08 19:18:58 +00004591 if (obj->madv != __I915_MADV_PURGED)
4592 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004593
Chris Wilson6c085a72012-08-20 11:40:46 +02004594 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004595 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004596 i915_gem_object_truncate(obj);
4597
Chris Wilson05394f32010-11-08 19:18:58 +00004598 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004599
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004600out:
Chris Wilson05394f32010-11-08 19:18:58 +00004601 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004602unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004603 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004604 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004605}
4606
Chris Wilson37e680a2012-06-07 15:38:42 +01004607void i915_gem_object_init(struct drm_i915_gem_object *obj,
4608 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004609{
Chris Wilsonb4716182015-04-27 13:41:17 +01004610 int i;
4611
Ben Widawsky35c20a62013-05-31 11:28:48 -07004612 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004613 for (i = 0; i < I915_NUM_RINGS; i++)
4614 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004615 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004616 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004617 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004618
Chris Wilson37e680a2012-06-07 15:38:42 +01004619 obj->ops = ops;
4620
Chris Wilson0327d6b2012-08-11 15:41:06 +01004621 obj->fence_reg = I915_FENCE_REG_NONE;
4622 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004623
4624 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4625}
4626
Chris Wilson37e680a2012-06-07 15:38:42 +01004627static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4628 .get_pages = i915_gem_object_get_pages_gtt,
4629 .put_pages = i915_gem_object_put_pages_gtt,
4630};
4631
Chris Wilson05394f32010-11-08 19:18:58 +00004632struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4633 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004634{
Daniel Vetterc397b902010-04-09 19:05:07 +00004635 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004636 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004637 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004638
Chris Wilson42dcedd2012-11-15 11:32:30 +00004639 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004640 if (obj == NULL)
4641 return NULL;
4642
4643 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004644 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004645 return NULL;
4646 }
4647
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004648 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4649 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4650 /* 965gm cannot relocate objects above 4GiB. */
4651 mask &= ~__GFP_HIGHMEM;
4652 mask |= __GFP_DMA32;
4653 }
4654
Al Viro496ad9a2013-01-23 17:07:38 -05004655 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004656 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004657
Chris Wilson37e680a2012-06-07 15:38:42 +01004658 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004659
Daniel Vetterc397b902010-04-09 19:05:07 +00004660 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4661 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4662
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004663 if (HAS_LLC(dev)) {
4664 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004665 * cache) for about a 10% performance improvement
4666 * compared to uncached. Graphics requests other than
4667 * display scanout are coherent with the CPU in
4668 * accessing this cache. This means in this mode we
4669 * don't need to clflush on the CPU side, and on the
4670 * GPU side we only need to flush internal caches to
4671 * get data visible to the CPU.
4672 *
4673 * However, we maintain the display planes as UC, and so
4674 * need to rebind when first used as such.
4675 */
4676 obj->cache_level = I915_CACHE_LLC;
4677 } else
4678 obj->cache_level = I915_CACHE_NONE;
4679
Daniel Vetterd861e332013-07-24 23:25:03 +02004680 trace_i915_gem_object_create(obj);
4681
Chris Wilson05394f32010-11-08 19:18:58 +00004682 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004683}
4684
Chris Wilson340fbd82014-05-22 09:16:52 +01004685static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4686{
4687 /* If we are the last user of the backing storage (be it shmemfs
4688 * pages or stolen etc), we know that the pages are going to be
4689 * immediately released. In this case, we can then skip copying
4690 * back the contents from the GPU.
4691 */
4692
4693 if (obj->madv != I915_MADV_WILLNEED)
4694 return false;
4695
4696 if (obj->base.filp == NULL)
4697 return true;
4698
4699 /* At first glance, this looks racy, but then again so would be
4700 * userspace racing mmap against close. However, the first external
4701 * reference to the filp can only be obtained through the
4702 * i915_gem_mmap_ioctl() which safeguards us against the user
4703 * acquiring such a reference whilst we are in the middle of
4704 * freeing the object.
4705 */
4706 return atomic_long_read(&obj->base.filp->f_count) == 1;
4707}
4708
Chris Wilson1488fc02012-04-24 15:47:31 +01004709void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004710{
Chris Wilson1488fc02012-04-24 15:47:31 +01004711 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004712 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004713 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004714 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004715
Paulo Zanonif65c9162013-11-27 18:20:34 -02004716 intel_runtime_pm_get(dev_priv);
4717
Chris Wilson26e12f892011-03-20 11:20:19 +00004718 trace_i915_gem_object_destroy(obj);
4719
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004720 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004721 int ret;
4722
4723 vma->pin_count = 0;
4724 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004725 if (WARN_ON(ret == -ERESTARTSYS)) {
4726 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004727
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004728 was_interruptible = dev_priv->mm.interruptible;
4729 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004730
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004731 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004732
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004733 dev_priv->mm.interruptible = was_interruptible;
4734 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004735 }
4736
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004737 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4738 * before progressing. */
4739 if (obj->stolen)
4740 i915_gem_object_unpin_pages(obj);
4741
Daniel Vettera071fa02014-06-18 23:28:09 +02004742 WARN_ON(obj->frontbuffer_bits);
4743
Daniel Vetter656bfa32014-11-20 09:26:30 +01004744 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4745 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4746 obj->tiling_mode != I915_TILING_NONE)
4747 i915_gem_object_unpin_pages(obj);
4748
Ben Widawsky401c29f2013-05-31 11:28:47 -07004749 if (WARN_ON(obj->pages_pin_count))
4750 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004751 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004752 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004753 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004754 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004755
Chris Wilson9da3da62012-06-01 15:20:22 +01004756 BUG_ON(obj->pages);
4757
Chris Wilson2f745ad2012-09-04 21:02:58 +01004758 if (obj->base.import_attach)
4759 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004760
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004761 if (obj->ops->release)
4762 obj->ops->release(obj);
4763
Chris Wilson05394f32010-11-08 19:18:58 +00004764 drm_gem_object_release(&obj->base);
4765 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004766
Chris Wilson05394f32010-11-08 19:18:58 +00004767 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004768 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004769
4770 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004771}
4772
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004773struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4774 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004775{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004776 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004777 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4778 if (i915_is_ggtt(vma->vm) &&
4779 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4780 continue;
4781 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004782 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004783 }
4784 return NULL;
4785}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004786
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004787struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4788 const struct i915_ggtt_view *view)
4789{
4790 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4791 struct i915_vma *vma;
4792
4793 if (WARN_ONCE(!view, "no view specified"))
4794 return ERR_PTR(-EINVAL);
4795
4796 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004797 if (vma->vm == ggtt &&
4798 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004799 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004800 return NULL;
4801}
4802
Ben Widawsky2f633152013-07-17 12:19:03 -07004803void i915_gem_vma_destroy(struct i915_vma *vma)
4804{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004805 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004806 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004807
4808 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4809 if (!list_empty(&vma->exec_list))
4810 return;
4811
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004812 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004813
Daniel Vetter841cd772014-08-06 15:04:48 +02004814 if (!i915_is_ggtt(vm))
4815 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004816
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004817 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004818
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004819 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004820}
4821
Chris Wilsone3efda42014-04-09 09:19:41 +01004822static void
4823i915_gem_stop_ringbuffers(struct drm_device *dev)
4824{
4825 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004826 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004827 int i;
4828
4829 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004830 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004831}
4832
Jesse Barnes5669fca2009-02-17 15:13:31 -08004833int
Chris Wilson45c5f202013-10-16 11:50:01 +01004834i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004835{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004836 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004837 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004838
Chris Wilson45c5f202013-10-16 11:50:01 +01004839 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004840 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004841 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004842 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004843
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004844 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004845
Chris Wilsone3efda42014-04-09 09:19:41 +01004846 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004847 mutex_unlock(&dev->struct_mutex);
4848
Chris Wilson737b1502015-01-26 18:03:03 +02004849 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004850 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004851 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004852
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004853 /* Assert that we sucessfully flushed all the work and
4854 * reset the GPU back to its idle, low power state.
4855 */
4856 WARN_ON(dev_priv->mm.busy);
4857
Eric Anholt673a3942008-07-30 12:06:12 -07004858 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004859
4860err:
4861 mutex_unlock(&dev->struct_mutex);
4862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004863}
4864
John Harrison6909a662015-05-29 17:43:51 +01004865int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004866{
John Harrison6909a662015-05-29 17:43:51 +01004867 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004868 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004869 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004870 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4871 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004872 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004873
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004874 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004875 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004876
John Harrison5fb9de12015-05-29 17:44:07 +01004877 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004878 if (ret)
4879 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004880
Ben Widawskyc3787e22013-09-17 21:12:44 -07004881 /*
4882 * Note: We do not worry about the concurrent register cacheline hang
4883 * here because no other code should access these registers other than
4884 * at initialization time.
4885 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004886 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004887 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4888 intel_ring_emit(ring, reg_base + i);
4889 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004890 }
4891
Ben Widawskyc3787e22013-09-17 21:12:44 -07004892 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004893
Ben Widawskyc3787e22013-09-17 21:12:44 -07004894 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004895}
4896
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004897void i915_gem_init_swizzling(struct drm_device *dev)
4898{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004900
Daniel Vetter11782b02012-01-31 16:47:55 +01004901 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004902 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4903 return;
4904
4905 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4906 DISP_TILE_SURFACE_SWIZZLING);
4907
Daniel Vetter11782b02012-01-31 16:47:55 +01004908 if (IS_GEN5(dev))
4909 return;
4910
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004911 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4912 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004913 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004914 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004915 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004916 else if (IS_GEN8(dev))
4917 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004918 else
4919 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004920}
Daniel Vettere21af882012-02-09 20:53:27 +01004921
Chris Wilson67b1b572012-07-05 23:49:40 +01004922static bool
4923intel_enable_blt(struct drm_device *dev)
4924{
4925 if (!HAS_BLT(dev))
4926 return false;
4927
4928 /* The blitter was dysfunctional on early prototypes */
4929 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4930 DRM_INFO("BLT not supported on this pre-production hardware;"
4931 " graphics performance will be degraded.\n");
4932 return false;
4933 }
4934
4935 return true;
4936}
4937
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004938static void init_unused_ring(struct drm_device *dev, u32 base)
4939{
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941
4942 I915_WRITE(RING_CTL(base), 0);
4943 I915_WRITE(RING_HEAD(base), 0);
4944 I915_WRITE(RING_TAIL(base), 0);
4945 I915_WRITE(RING_START(base), 0);
4946}
4947
4948static void init_unused_rings(struct drm_device *dev)
4949{
4950 if (IS_I830(dev)) {
4951 init_unused_ring(dev, PRB1_BASE);
4952 init_unused_ring(dev, SRB0_BASE);
4953 init_unused_ring(dev, SRB1_BASE);
4954 init_unused_ring(dev, SRB2_BASE);
4955 init_unused_ring(dev, SRB3_BASE);
4956 } else if (IS_GEN2(dev)) {
4957 init_unused_ring(dev, SRB0_BASE);
4958 init_unused_ring(dev, SRB1_BASE);
4959 } else if (IS_GEN3(dev)) {
4960 init_unused_ring(dev, PRB1_BASE);
4961 init_unused_ring(dev, PRB2_BASE);
4962 }
4963}
4964
Oscar Mateoa83014d2014-07-24 17:04:21 +01004965int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004966{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004967 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004968 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004969
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004970 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004971 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004972 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004973
4974 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004975 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004976 if (ret)
4977 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004978 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004979
Chris Wilson67b1b572012-07-05 23:49:40 +01004980 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004981 ret = intel_init_blt_ring_buffer(dev);
4982 if (ret)
4983 goto cleanup_bsd_ring;
4984 }
4985
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004986 if (HAS_VEBOX(dev)) {
4987 ret = intel_init_vebox_ring_buffer(dev);
4988 if (ret)
4989 goto cleanup_blt_ring;
4990 }
4991
Zhao Yakui845f74a2014-04-17 10:37:37 +08004992 if (HAS_BSD2(dev)) {
4993 ret = intel_init_bsd2_ring_buffer(dev);
4994 if (ret)
4995 goto cleanup_vebox_ring;
4996 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004997
Mika Kuoppala99433932013-01-22 14:12:17 +02004998 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4999 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08005000 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005001
5002 return 0;
5003
Zhao Yakui845f74a2014-04-17 10:37:37 +08005004cleanup_bsd2_ring:
5005 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005006cleanup_vebox_ring:
5007 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005008cleanup_blt_ring:
5009 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
5010cleanup_bsd_ring:
5011 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
5012cleanup_render_ring:
5013 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
5014
5015 return ret;
5016}
5017
5018int
5019i915_gem_init_hw(struct drm_device *dev)
5020{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005021 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005022 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01005023 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005024
5025 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5026 return -EIO;
5027
Chris Wilson5e4f5182015-02-13 14:35:59 +00005028 /* Double layer security blanket, see i915_gem_init() */
5029 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5030
Ben Widawsky59124502013-07-04 11:02:05 -07005031 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005032 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005033
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005034 if (IS_HASWELL(dev))
5035 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5036 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005037
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005038 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005039 if (IS_IVYBRIDGE(dev)) {
5040 u32 temp = I915_READ(GEN7_MSG_CTL);
5041 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5042 I915_WRITE(GEN7_MSG_CTL, temp);
5043 } else if (INTEL_INFO(dev)->gen >= 7) {
5044 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5045 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5046 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5047 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005048 }
5049
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005050 i915_gem_init_swizzling(dev);
5051
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005052 /*
5053 * At least 830 can leave some of the unused rings
5054 * "active" (ie. head != tail) after resume which
5055 * will prevent c3 entry. Makes sure all unused rings
5056 * are totally idle.
5057 */
5058 init_unused_rings(dev);
5059
John Harrison90638cc2015-05-29 17:43:37 +01005060 BUG_ON(!dev_priv->ring[RCS].default_context);
5061
John Harrison4ad2fd82015-06-18 13:11:20 +01005062 ret = i915_ppgtt_init_hw(dev);
5063 if (ret) {
5064 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5065 goto out;
5066 }
5067
5068 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005069 for_each_ring(ring, dev_priv, i) {
5070 ret = ring->init_hw(ring);
5071 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005072 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005073 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005074
John Harrison4ad2fd82015-06-18 13:11:20 +01005075 /* Now it is safe to go back round and do everything else: */
5076 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01005077 struct drm_i915_gem_request *req;
5078
John Harrison90638cc2015-05-29 17:43:37 +01005079 WARN_ON(!ring->default_context);
5080
John Harrisondc4be60712015-05-29 17:43:39 +01005081 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
5082 if (ret) {
5083 i915_gem_cleanup_ringbuffer(dev);
5084 goto out;
5085 }
5086
John Harrison4ad2fd82015-06-18 13:11:20 +01005087 if (ring->id == RCS) {
5088 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01005089 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01005090 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07005091
John Harrisonb3dd6b92015-05-29 17:43:40 +01005092 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005093 if (ret && ret != -EIO) {
5094 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005095 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005096 i915_gem_cleanup_ringbuffer(dev);
5097 goto out;
5098 }
David Woodhousef48a0162015-01-20 17:21:42 +00005099
John Harrisonb3dd6b92015-05-29 17:43:40 +01005100 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01005101 if (ret && ret != -EIO) {
5102 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005103 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01005104 i915_gem_cleanup_ringbuffer(dev);
5105 goto out;
5106 }
John Harrisondc4be60712015-05-29 17:43:39 +01005107
John Harrison75289872015-05-29 17:43:49 +01005108 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02005109 }
5110
Chris Wilson5e4f5182015-02-13 14:35:59 +00005111out:
5112 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005113 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005114}
5115
Chris Wilson1070a422012-04-24 15:47:41 +01005116int i915_gem_init(struct drm_device *dev)
5117{
5118 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005119 int ret;
5120
Oscar Mateo127f1002014-07-24 17:04:11 +01005121 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5122 i915.enable_execlists);
5123
Chris Wilson1070a422012-04-24 15:47:41 +01005124 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005125
5126 if (IS_VALLEYVIEW(dev)) {
5127 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005128 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5129 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5130 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005131 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5132 }
5133
Oscar Mateoa83014d2014-07-24 17:04:21 +01005134 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005135 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005136 dev_priv->gt.init_rings = i915_gem_init_rings;
5137 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5138 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005139 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005140 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005141 dev_priv->gt.init_rings = intel_logical_rings_init;
5142 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5143 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005144 }
5145
Chris Wilson5e4f5182015-02-13 14:35:59 +00005146 /* This is just a security blanket to placate dragons.
5147 * On some systems, we very sporadically observe that the first TLBs
5148 * used by the CS may be stale, despite us poking the TLB reset. If
5149 * we hold the forcewake during initialisation these problems
5150 * just magically go away.
5151 */
5152 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5153
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005154 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005155 if (ret)
5156 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005157
Ben Widawskyd7e50082012-12-18 10:31:25 -08005158 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005159
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005160 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005161 if (ret)
5162 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005163
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005164 ret = dev_priv->gt.init_rings(dev);
5165 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005166 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005167
5168 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005169 if (ret == -EIO) {
5170 /* Allow ring initialisation to fail by marking the GPU as
5171 * wedged. But we only want to do this where the GPU is angry,
5172 * for all other failure, such as an allocation failure, bail.
5173 */
5174 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5175 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5176 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005177 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005178
5179out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005180 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005181 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005182
Chris Wilson60990322014-04-09 09:19:42 +01005183 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005184}
5185
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005186void
5187i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5188{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005189 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005190 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005191 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005192
Chris Wilsonb4519512012-05-11 14:29:30 +01005193 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005194 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005195}
5196
Chris Wilson64193402010-10-24 12:38:05 +01005197static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005198init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005199{
5200 INIT_LIST_HEAD(&ring->active_list);
5201 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005202}
5203
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005204void i915_init_vm(struct drm_i915_private *dev_priv,
5205 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005206{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005207 if (!i915_is_ggtt(vm))
5208 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005209 vm->dev = dev_priv->dev;
5210 INIT_LIST_HEAD(&vm->active_list);
5211 INIT_LIST_HEAD(&vm->inactive_list);
5212 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005213 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005214}
5215
Eric Anholt673a3942008-07-30 12:06:12 -07005216void
5217i915_gem_load(struct drm_device *dev)
5218{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005219 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005220 int i;
5221
Chris Wilsonefab6d82015-04-07 16:20:57 +01005222 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005223 kmem_cache_create("i915_gem_object",
5224 sizeof(struct drm_i915_gem_object), 0,
5225 SLAB_HWCACHE_ALIGN,
5226 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005227 dev_priv->vmas =
5228 kmem_cache_create("i915_gem_vma",
5229 sizeof(struct i915_vma), 0,
5230 SLAB_HWCACHE_ALIGN,
5231 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005232 dev_priv->requests =
5233 kmem_cache_create("i915_gem_request",
5234 sizeof(struct drm_i915_gem_request), 0,
5235 SLAB_HWCACHE_ALIGN,
5236 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005237
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005238 INIT_LIST_HEAD(&dev_priv->vm_list);
5239 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5240
Ben Widawskya33afea2013-09-17 21:12:45 -07005241 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005242 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5243 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005244 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005245 for (i = 0; i < I915_NUM_RINGS; i++)
5246 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005247 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005248 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005249 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5250 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005251 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5252 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005253 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005254
Chris Wilson72bfa192010-12-19 11:42:05 +00005255 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5256
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005257 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5258 dev_priv->num_fence_regs = 32;
5259 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005260 dev_priv->num_fence_regs = 16;
5261 else
5262 dev_priv->num_fence_regs = 8;
5263
Yu Zhangeb822892015-02-10 19:05:49 +08005264 if (intel_vgpu_active(dev))
5265 dev_priv->num_fence_regs =
5266 I915_READ(vgtif_reg(avail_rs.fence_num));
5267
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005268 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005269 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5270 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005271
Eric Anholt673a3942008-07-30 12:06:12 -07005272 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005273 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005274
Chris Wilsonce453d82011-02-21 14:43:56 +00005275 dev_priv->mm.interruptible = true;
5276
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005277 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005278
5279 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005280}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005281
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005282void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005283{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005284 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005285
5286 /* Clean up our request list when the client is going away, so that
5287 * later retire_requests won't dereference our soon-to-be-gone
5288 * file_priv.
5289 */
Chris Wilson1c255952010-09-26 11:03:27 +01005290 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005291 while (!list_empty(&file_priv->mm.request_list)) {
5292 struct drm_i915_gem_request *request;
5293
5294 request = list_first_entry(&file_priv->mm.request_list,
5295 struct drm_i915_gem_request,
5296 client_list);
5297 list_del(&request->client_list);
5298 request->file_priv = NULL;
5299 }
Chris Wilson1c255952010-09-26 11:03:27 +01005300 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005301
Chris Wilson2e1b8732015-04-27 13:41:22 +01005302 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005303 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005304 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005305 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005306 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005307}
5308
5309int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5310{
5311 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005312 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005313
5314 DRM_DEBUG_DRIVER("\n");
5315
5316 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5317 if (!file_priv)
5318 return -ENOMEM;
5319
5320 file->driver_priv = file_priv;
5321 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005322 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005323 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005324
5325 spin_lock_init(&file_priv->mm.lock);
5326 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005327
Ben Widawskye422b882013-12-06 14:10:58 -08005328 ret = i915_gem_context_open(dev, file);
5329 if (ret)
5330 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005331
Ben Widawskye422b882013-12-06 14:10:58 -08005332 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005333}
5334
Daniel Vetterb680c372014-09-19 18:27:27 +02005335/**
5336 * i915_gem_track_fb - update frontbuffer tracking
5337 * old: current GEM buffer for the frontbuffer slots
5338 * new: new GEM buffer for the frontbuffer slots
5339 * frontbuffer_bits: bitmask of frontbuffer slots
5340 *
5341 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5342 * from @old and setting them in @new. Both @old and @new can be NULL.
5343 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005344void i915_gem_track_fb(struct drm_i915_gem_object *old,
5345 struct drm_i915_gem_object *new,
5346 unsigned frontbuffer_bits)
5347{
5348 if (old) {
5349 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5350 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5351 old->frontbuffer_bits &= ~frontbuffer_bits;
5352 }
5353
5354 if (new) {
5355 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5356 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5357 new->frontbuffer_bits |= frontbuffer_bits;
5358 }
5359}
5360
Ben Widawskya70a3142013-07-31 16:59:56 -07005361/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005362unsigned long
5363i915_gem_obj_offset(struct drm_i915_gem_object *o,
5364 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005365{
5366 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5367 struct i915_vma *vma;
5368
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005369 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005370
Ben Widawskya70a3142013-07-31 16:59:56 -07005371 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005372 if (i915_is_ggtt(vma->vm) &&
5373 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5374 continue;
5375 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005376 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005377 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005378
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005379 WARN(1, "%s vma for this object not found.\n",
5380 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005381 return -1;
5382}
5383
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005384unsigned long
5385i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005386 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005387{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005388 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005389 struct i915_vma *vma;
5390
5391 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005392 if (vma->vm == ggtt &&
5393 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005394 return vma->node.start;
5395
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005396 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005397 return -1;
5398}
5399
5400bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5401 struct i915_address_space *vm)
5402{
5403 struct i915_vma *vma;
5404
5405 list_for_each_entry(vma, &o->vma_list, vma_link) {
5406 if (i915_is_ggtt(vma->vm) &&
5407 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5408 continue;
5409 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5410 return true;
5411 }
5412
5413 return false;
5414}
5415
5416bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005417 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005418{
5419 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5420 struct i915_vma *vma;
5421
5422 list_for_each_entry(vma, &o->vma_list, vma_link)
5423 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005424 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005425 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005426 return true;
5427
5428 return false;
5429}
5430
5431bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5432{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005433 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005434
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005435 list_for_each_entry(vma, &o->vma_list, vma_link)
5436 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005437 return true;
5438
5439 return false;
5440}
5441
5442unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5443 struct i915_address_space *vm)
5444{
5445 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5446 struct i915_vma *vma;
5447
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005448 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005449
5450 BUG_ON(list_empty(&o->vma_list));
5451
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005452 list_for_each_entry(vma, &o->vma_list, vma_link) {
5453 if (i915_is_ggtt(vma->vm) &&
5454 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5455 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005456 if (vma->vm == vm)
5457 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005458 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005459 return 0;
5460}
5461
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005462bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005463{
5464 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005465 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005466 if (vma->pin_count > 0)
5467 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005468
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005469 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005470}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005471