blob: 31978b07b6a6781788fae836e72cc31b56f58fa1 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
47i915_gem_object_retire(struct drm_i915_gem_object *obj);
48
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700381 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
387 kmem_cache_free(dev_priv->slab, obj);
388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000521
522 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800523 }
524
525 ret = i915_gem_object_get_pages(obj);
526 if (ret)
527 return ret;
528
529 i915_gem_object_pin_pages(obj);
530
531 return ret;
532}
533
Daniel Vetterd174bd62012-03-25 19:47:40 +0200534/* Per-page copy function for the shmem pread fastpath.
535 * Flushes invalid cachelines before reading the target if
536 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700537static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
539 char __user *user_data,
540 bool page_do_bit17_swizzling, bool needs_clflush)
541{
542 char *vaddr;
543 int ret;
544
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200545 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546 return -EINVAL;
547
548 vaddr = kmap_atomic(page);
549 if (needs_clflush)
550 drm_clflush_virt_range(vaddr + shmem_page_offset,
551 page_length);
552 ret = __copy_to_user_inatomic(user_data,
553 vaddr + shmem_page_offset,
554 page_length);
555 kunmap_atomic(vaddr);
556
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100557 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558}
559
Daniel Vetter23c18c72012-03-25 19:47:42 +0200560static void
561shmem_clflush_swizzled_range(char *addr, unsigned long length,
562 bool swizzled)
563{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200564 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200565 unsigned long start = (unsigned long) addr;
566 unsigned long end = (unsigned long) addr + length;
567
568 /* For swizzling simply ensure that we always flush both
569 * channels. Lame, but simple and it works. Swizzled
570 * pwrite/pread is far from a hotpath - current userspace
571 * doesn't use it at all. */
572 start = round_down(start, 128);
573 end = round_up(end, 128);
574
575 drm_clflush_virt_range((void *)start, end - start);
576 } else {
577 drm_clflush_virt_range(addr, length);
578 }
579
580}
581
Daniel Vetterd174bd62012-03-25 19:47:40 +0200582/* Only difference to the fast-path function is that this can handle bit17
583 * and uses non-atomic copy and kmap functions. */
584static int
585shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
586 char __user *user_data,
587 bool page_do_bit17_swizzling, bool needs_clflush)
588{
589 char *vaddr;
590 int ret;
591
592 vaddr = kmap(page);
593 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200594 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
595 page_length,
596 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200597
598 if (page_do_bit17_swizzling)
599 ret = __copy_to_user_swizzled(user_data,
600 vaddr, shmem_page_offset,
601 page_length);
602 else
603 ret = __copy_to_user(user_data,
604 vaddr + shmem_page_offset,
605 page_length);
606 kunmap(page);
607
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100608 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609}
610
Eric Anholteb014592009-03-10 11:44:52 -0700611static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200612i915_gem_shmem_pread(struct drm_device *dev,
613 struct drm_i915_gem_object *obj,
614 struct drm_i915_gem_pread *args,
615 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700616{
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700618 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100620 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100621 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200623 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200624 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700625
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200626 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700627 remain = args->size;
628
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700630
Brad Volkin4c914c02014-02-18 10:15:45 -0800631 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100632 if (ret)
633 return ret;
634
Eric Anholteb014592009-03-10 11:44:52 -0700635 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100636
Imre Deak67d5a502013-02-18 19:28:02 +0200637 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
638 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200639 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100640
641 if (remain <= 0)
642 break;
643
Eric Anholteb014592009-03-10 11:44:52 -0700644 /* Operation in this page
645 *
Eric Anholteb014592009-03-10 11:44:52 -0700646 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700647 * page_length = bytes to copy for this page
648 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100649 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700650 page_length = remain;
651 if ((shmem_page_offset + page_length) > PAGE_SIZE)
652 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700653
Daniel Vetter8461d222011-12-14 13:57:32 +0100654 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
655 (page_to_phys(page) & (1 << 17)) != 0;
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
660 if (ret == 0)
661 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700662
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200663 mutex_unlock(&dev->struct_mutex);
664
Jani Nikulad330a952014-01-21 11:24:25 +0200665 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200666 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200667 /* Userspace is tricking us, but we've already clobbered
668 * its pages with the prefault and promised to write the
669 * data up to the first fault. Hence ignore any errors
670 * and just continue. */
671 (void)ret;
672 prefaulted = 1;
673 }
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
676 user_data, page_do_bit17_swizzling,
677 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700678
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200679 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100680
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100681 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100682 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100683
Chris Wilson17793c92014-03-07 08:30:36 +0000684next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700685 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100686 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700687 offset += page_length;
688 }
689
Chris Wilson4f27b752010-10-14 15:26:45 +0100690out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100691 i915_gem_object_unpin_pages(obj);
692
Eric Anholteb014592009-03-10 11:44:52 -0700693 return ret;
694}
695
Eric Anholt673a3942008-07-30 12:06:12 -0700696/**
697 * Reads data from the object referenced by handle.
698 *
699 * On error, the contents of *data are undefined.
700 */
701int
702i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000703 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
705 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000706 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100707 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson51311d02010-11-17 09:10:42 +0000709 if (args->size == 0)
710 return 0;
711
712 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200713 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000714 args->size))
715 return -EFAULT;
716
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100718 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100719 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson05394f32010-11-08 19:18:58 +0000721 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000722 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100723 ret = -ENOENT;
724 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100725 }
Eric Anholt673a3942008-07-30 12:06:12 -0700726
Chris Wilson7dcd2492010-09-26 20:21:44 +0100727 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000728 if (args->offset > obj->base.size ||
729 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100731 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100732 }
733
Daniel Vetter1286ff72012-05-10 15:25:09 +0200734 /* prime objects have no backing filp to GEM pread/pwrite
735 * pages from.
736 */
737 if (!obj->base.filp) {
738 ret = -EINVAL;
739 goto out;
740 }
741
Chris Wilsondb53a302011-02-03 11:57:46 +0000742 trace_i915_gem_object_pread(obj, args->offset, args->size);
743
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200744 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700745
Chris Wilson35b62a82010-09-26 20:23:38 +0100746out:
Chris Wilson05394f32010-11-08 19:18:58 +0000747 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100748unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100749 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700750 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700751}
752
Keith Packard0839ccb2008-10-30 19:38:48 -0700753/* This is the fast write path which cannot handle
754 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700755 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700756
Keith Packard0839ccb2008-10-30 19:38:48 -0700757static inline int
758fast_user_write(struct io_mapping *mapping,
759 loff_t page_base, int page_offset,
760 char __user *user_data,
761 int length)
762{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700763 void __iomem *vaddr_atomic;
764 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700765 unsigned long unwritten;
766
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700767 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700768 /* We can use the cpu mem copy function because this is X86. */
769 vaddr = (void __force*)vaddr_atomic + page_offset;
770 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700771 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700772 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100773 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700774}
775
Eric Anholt3de09aa2009-03-09 09:42:23 -0700776/**
777 * This is the fast pwrite path, where we copy the data directly from the
778 * user into the GTT, uncached.
779 */
Eric Anholt673a3942008-07-30 12:06:12 -0700780static int
Chris Wilson05394f32010-11-08 19:18:58 +0000781i915_gem_gtt_pwrite_fast(struct drm_device *dev,
782 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700783 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000784 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700785{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300786 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700789 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200790 int page_offset, page_length, ret;
791
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100792 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793 if (ret)
794 goto out;
795
796 ret = i915_gem_object_set_to_gtt_domain(obj, true);
797 if (ret)
798 goto out_unpin;
799
800 ret = i915_gem_object_put_fence(obj);
801 if (ret)
802 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200804 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700805 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700807 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700808
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
810
Eric Anholt673a3942008-07-30 12:06:12 -0700811 while (remain > 0) {
812 /* Operation in this page
813 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700814 * page_base = page offset within aperture
815 * page_offset = offset within page
816 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700817 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100818 page_base = offset & PAGE_MASK;
819 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700820 page_length = remain;
821 if ((page_offset + remain) > PAGE_SIZE)
822 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700823
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825 * source page isn't available. Return the error and we'll
826 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700827 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800828 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200829 page_offset, user_data, page_length)) {
830 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200831 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200832 }
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 remain -= page_length;
835 user_data += page_length;
836 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700837 }
Eric Anholt673a3942008-07-30 12:06:12 -0700838
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200839out_flush:
840 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800842 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200843out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700844 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700845}
846
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847/* Per-page copy function for the shmem pwrite fastpath.
848 * Flushes invalid cachelines before writing to the target if
849 * needs_clflush_before is set and flushes out any written cachelines after
850 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700851static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
853 char __user *user_data,
854 bool page_do_bit17_swizzling,
855 bool needs_clflush_before,
856 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700857{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700859 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700860
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200861 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700863
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864 vaddr = kmap_atomic(page);
865 if (needs_clflush_before)
866 drm_clflush_virt_range(vaddr + shmem_page_offset,
867 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000868 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
869 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 if (needs_clflush_after)
871 drm_clflush_virt_range(vaddr + shmem_page_offset,
872 page_length);
873 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874
Chris Wilson755d2212012-09-04 21:02:55 +0100875 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876}
877
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878/* Only difference to the fast-path function is that this can handle bit17
879 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700880static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
882 char __user *user_data,
883 bool page_do_bit17_swizzling,
884 bool needs_clflush_before,
885 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700886{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200887 char *vaddr;
888 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700889
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200891 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200892 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
893 page_length,
894 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 if (page_do_bit17_swizzling)
896 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100897 user_data,
898 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899 else
900 ret = __copy_from_user(vaddr + shmem_page_offset,
901 user_data,
902 page_length);
903 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200904 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
905 page_length,
906 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100908
Chris Wilson755d2212012-09-04 21:02:55 +0100909 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700910}
911
Eric Anholt40123c12009-03-09 13:42:30 -0700912static int
Daniel Vettere244a442012-03-25 19:47:28 +0200913i915_gem_shmem_pwrite(struct drm_device *dev,
914 struct drm_i915_gem_object *obj,
915 struct drm_i915_gem_pwrite *args,
916 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700917{
Eric Anholt40123c12009-03-09 13:42:30 -0700918 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100919 loff_t offset;
920 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100921 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100922 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200923 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 int needs_clflush_after = 0;
925 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200926 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700927
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200928 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700929 remain = args->size;
930
Daniel Vetter8c599672011-12-14 13:57:31 +0100931 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700932
Daniel Vetter58642882012-03-25 19:47:37 +0200933 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
934 /* If we're not in the cpu write domain, set ourself into the gtt
935 * write domain and manually flush cachelines (if required). This
936 * optimizes for the case when the gpu will use the data
937 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100938 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700939 ret = i915_gem_object_wait_rendering(obj, false);
940 if (ret)
941 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000942
943 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200944 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100945 /* Same trick applies to invalidate partially written cachelines read
946 * before writing. */
947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
948 needs_clflush_before =
949 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200950
Chris Wilson755d2212012-09-04 21:02:55 +0100951 ret = i915_gem_object_get_pages(obj);
952 if (ret)
953 return ret;
954
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200955 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 i915_gem_object_pin_pages(obj);
958
Eric Anholt40123c12009-03-09 13:42:30 -0700959 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Imre Deak67d5a502013-02-18 19:28:02 +0200962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200964 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200965 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 if (remain <= 0)
968 break;
969
Eric Anholt40123c12009-03-09 13:42:30 -0700970 /* Operation in this page
971 *
Eric Anholt40123c12009-03-09 13:42:30 -0700972 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700973 * page_length = bytes to copy for this page
974 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100975 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200999 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001004
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001006
Chris Wilson755d2212012-09-04 21:02:55 +01001007 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009
Chris Wilson17793c92014-03-07 08:30:36 +00001010next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001011 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001012 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001013 offset += page_length;
1014 }
1015
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001016out:
Chris Wilson755d2212012-09-04 21:02:55 +01001017 i915_gem_object_unpin_pages(obj);
1018
Daniel Vettere244a442012-03-25 19:47:28 +02001019 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001029 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001030 }
Eric Anholt40123c12009-03-09 13:42:30 -07001031
Daniel Vetter58642882012-03-25 19:47:37 +02001032 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001034
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001035 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001036 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001046 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001047{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001048 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001049 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001050 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001051 int ret;
1052
1053 if (args->size == 0)
1054 return 0;
1055
1056 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001057 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001058 args->size))
1059 return -EFAULT;
1060
Jani Nikulad330a952014-01-21 11:24:25 +02001061 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001062 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1063 args->size);
1064 if (ret)
1065 return -EFAULT;
1066 }
Eric Anholt673a3942008-07-30 12:06:12 -07001067
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 intel_runtime_pm_get(dev_priv);
1069
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070 ret = i915_mutex_lock_interruptible(dev);
1071 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001072 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001075 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001076 ret = -ENOENT;
1077 goto unlock;
1078 }
Eric Anholt673a3942008-07-30 12:06:12 -07001079
Chris Wilson7dcd2492010-09-26 20:21:44 +01001080 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001081 if (args->offset > obj->base.size ||
1082 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001083 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001084 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 }
1086
Daniel Vetter1286ff72012-05-10 15:25:09 +02001087 /* prime objects have no backing filp to GEM pread/pwrite
1088 * pages from.
1089 */
1090 if (!obj->base.filp) {
1091 ret = -EINVAL;
1092 goto out;
1093 }
1094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1096
Daniel Vetter935aaa62012-03-25 19:47:35 +02001097 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001098 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1099 * it would end up going through the fenced access, and we'll get
1100 * different detiling behavior between reading and writing.
1101 * pread/pwrite currently are reading and writing from the CPU
1102 * perspective, requiring manual detiling by the client.
1103 */
Chris Wilson2c225692013-08-09 12:26:45 +01001104 if (obj->tiling_mode == I915_TILING_NONE &&
1105 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1106 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001107 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001108 /* Note that the gtt paths might fail with non-page-backed user
1109 * pointers (e.g. gtt mappings when moving data between
1110 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001111 }
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson6a2c4232014-11-04 04:51:40 -08001113 if (ret == -EFAULT || ret == -ENOSPC) {
1114 if (obj->phys_handle)
1115 ret = i915_gem_phys_pwrite(obj, args, file);
1116 else
1117 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1118 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001119
Chris Wilson35b62a82010-09-26 20:23:38 +01001120out:
Chris Wilson05394f32010-11-08 19:18:58 +00001121 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001122unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001123 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001124put_rpm:
1125 intel_runtime_pm_put(dev_priv);
1126
Eric Anholt673a3942008-07-30 12:06:12 -07001127 return ret;
1128}
1129
Chris Wilsonb3612372012-08-24 09:35:08 +01001130int
Daniel Vetter33196de2012-11-14 17:14:05 +01001131i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001132 bool interruptible)
1133{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001134 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 /* Non-interruptible callers can't handle -EAGAIN, hence return
1136 * -EIO unconditionally for these. */
1137 if (!interruptible)
1138 return -EIO;
1139
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001140 /* Recovery complete, but the reset failed ... */
1141 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 return -EIO;
1143
McAulay, Alistair6689c162014-08-15 18:51:35 +01001144 /*
1145 * Check if GPU Reset is in progress - we need intel_ring_begin
1146 * to work properly to reinit the hw state while the gpu is
1147 * still marked as reset-in-progress. Handle this with a flag.
1148 */
1149 if (!error->reload_in_reset)
1150 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 }
1152
1153 return 0;
1154}
1155
1156/*
John Harrisonb6660d52014-11-24 18:49:30 +00001157 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001158 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301159int
John Harrisonb6660d52014-11-24 18:49:30 +00001160i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001161{
1162 int ret;
1163
John Harrisonb6660d52014-11-24 18:49:30 +00001164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001165
1166 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001167 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001168 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001169
1170 return ret;
1171}
1172
Chris Wilson094f9a52013-09-25 17:34:55 +01001173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001184static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1185{
1186 if (file_priv == NULL)
1187 return true;
1188
1189 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1190}
1191
Chris Wilsonb3612372012-08-24 09:35:08 +01001192/**
John Harrison9c654812014-11-24 18:49:35 +00001193 * __i915_wait_request - wait until execution of request has finished
1194 * @req: duh!
1195 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001196 * @interruptible: do an interruptible wait (normally yes)
1197 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1198 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001199 * Note: It is of utmost importance that the passed in seqno and reset_counter
1200 * values have been read by the caller in an smp safe manner. Where read-side
1201 * locks are involved, it is sufficient to read the reset_counter before
1202 * unlocking the lock that protects the seqno. For lockless tricks, the
1203 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1204 * inserted.
1205 *
John Harrison9c654812014-11-24 18:49:35 +00001206 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001207 * errno with remaining time filled in timeout argument.
1208 */
John Harrison9c654812014-11-24 18:49:35 +00001209int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001210 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001211 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001212 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001213 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001214{
John Harrison9c654812014-11-24 18:49:35 +00001215 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001216 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001217 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001218 const bool irq_test_in_progress =
1219 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001220 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001221 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001222 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001223 int ret;
1224
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001225 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001226
John Harrison1b5a4332014-11-24 18:49:42 +00001227 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001228 return 0;
1229
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001230 timeout_expire = timeout ?
1231 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001232
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001233 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001234 gen6_rps_boost(dev_priv);
1235 if (file_priv)
1236 mod_delayed_work(dev_priv->wq,
1237 &file_priv->mm.idle_work,
1238 msecs_to_jiffies(100));
1239 }
1240
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001241 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001242 return -ENODEV;
1243
Chris Wilson094f9a52013-09-25 17:34:55 +01001244 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001245 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001246 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 for (;;) {
1248 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001249
Chris Wilson094f9a52013-09-25 17:34:55 +01001250 prepare_to_wait(&ring->irq_queue, &wait,
1251 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001252
Daniel Vetterf69061b2012-12-06 09:01:42 +01001253 /* We need to check whether any gpu reset happened in between
1254 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001255 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1256 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1257 * is truely gone. */
1258 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1259 if (ret == 0)
1260 ret = -EAGAIN;
1261 break;
1262 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001263
John Harrison1b5a4332014-11-24 18:49:42 +00001264 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001265 ret = 0;
1266 break;
1267 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001268
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 if (interruptible && signal_pending(current)) {
1270 ret = -ERESTARTSYS;
1271 break;
1272 }
1273
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001274 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001275 ret = -ETIME;
1276 break;
1277 }
1278
1279 timer.function = NULL;
1280 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001281 unsigned long expire;
1282
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001284 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001285 mod_timer(&timer, expire);
1286 }
1287
Chris Wilson5035c272013-10-04 09:58:46 +01001288 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001289
Chris Wilson094f9a52013-09-25 17:34:55 +01001290 if (timer.function) {
1291 del_singleshot_timer_sync(&timer);
1292 destroy_timer_on_stack(&timer);
1293 }
1294 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001295 now = ktime_get_raw_ns();
John Harrison74328ee2014-11-24 18:49:38 +00001296 trace_i915_gem_request_wait_end(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001297
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001298 if (!irq_test_in_progress)
1299 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001300
1301 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001302
1303 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001304 s64 tres = *timeout - (now - before);
1305
1306 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001307
1308 /*
1309 * Apparently ktime isn't accurate enough and occasionally has a
1310 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1311 * things up to make the test happy. We allow up to 1 jiffy.
1312 *
1313 * This is a regrssion from the timespec->ktime conversion.
1314 */
1315 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1316 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001317 }
1318
Chris Wilson094f9a52013-09-25 17:34:55 +01001319 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001320}
1321
1322/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001323 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001324 * request and object lists appropriately for that event.
1325 */
1326int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001327i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001328{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001329 struct drm_device *dev;
1330 struct drm_i915_private *dev_priv;
1331 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001332 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001333 int ret;
1334
Daniel Vettera4b3a572014-11-26 14:17:05 +01001335 BUG_ON(req == NULL);
1336
1337 dev = req->ring->dev;
1338 dev_priv = dev->dev_private;
1339 interruptible = dev_priv->mm.interruptible;
1340
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001342
Daniel Vetter33196de2012-11-14 17:14:05 +01001343 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001344 if (ret)
1345 return ret;
1346
Daniel Vettera4b3a572014-11-26 14:17:05 +01001347 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001348 if (ret)
1349 return ret;
1350
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001351 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001352 i915_gem_request_reference(req);
John Harrison9c654812014-11-24 18:49:35 +00001353 ret = __i915_wait_request(req, reset_counter,
1354 interruptible, NULL, NULL);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001355 i915_gem_request_unreference(req);
1356 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001357}
1358
Chris Wilsond26e3af2013-06-29 22:05:26 +01001359static int
John Harrison8e6395492014-10-30 18:40:53 +00001360i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001361{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001362 if (!obj->active)
1363 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001364
1365 /* Manually manage the write flush as we may have not yet
1366 * retired the buffer.
1367 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001368 * Note that the last_write_req is always the earlier of
1369 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001370 * we know we have passed the last write.
1371 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001372 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001373
1374 return 0;
1375}
1376
Chris Wilsonb3612372012-08-24 09:35:08 +01001377/**
1378 * Ensures that all rendering to the object has completed and the object is
1379 * safe to unbind from the GTT or access from the CPU.
1380 */
1381static __must_check int
1382i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1383 bool readonly)
1384{
John Harrison97b2a6a2014-11-24 18:49:26 +00001385 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001386 int ret;
1387
John Harrison97b2a6a2014-11-24 18:49:26 +00001388 req = readonly ? obj->last_write_req : obj->last_read_req;
1389 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001390 return 0;
1391
Daniel Vettera4b3a572014-11-26 14:17:05 +01001392 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001393 if (ret)
1394 return ret;
1395
John Harrison8e6395492014-10-30 18:40:53 +00001396 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001397}
1398
Chris Wilson3236f572012-08-24 09:35:09 +01001399/* A nonblocking variant of the above wait. This is a highly dangerous routine
1400 * as the object state may change during this call.
1401 */
1402static __must_check int
1403i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001404 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001405 bool readonly)
1406{
John Harrison97b2a6a2014-11-24 18:49:26 +00001407 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001408 struct drm_device *dev = obj->base.dev;
1409 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001410 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001411 int ret;
1412
1413 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1414 BUG_ON(!dev_priv->mm.interruptible);
1415
John Harrison97b2a6a2014-11-24 18:49:26 +00001416 req = readonly ? obj->last_write_req : obj->last_read_req;
1417 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001418 return 0;
1419
Daniel Vetter33196de2012-11-14 17:14:05 +01001420 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001421 if (ret)
1422 return ret;
1423
John Harrisonb6660d52014-11-24 18:49:30 +00001424 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001425 if (ret)
1426 return ret;
1427
Daniel Vetterf69061b2012-12-06 09:01:42 +01001428 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001429 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001430 mutex_unlock(&dev->struct_mutex);
John Harrison9c654812014-11-24 18:49:35 +00001431 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001432 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001433 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001434 if (ret)
1435 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001436
John Harrison8e6395492014-10-30 18:40:53 +00001437 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001438}
1439
Eric Anholt673a3942008-07-30 12:06:12 -07001440/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001441 * Called when user space prepares to use an object with the CPU, either
1442 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001443 */
1444int
1445i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001446 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001447{
1448 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001449 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001450 uint32_t read_domains = args->read_domains;
1451 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001452 int ret;
1453
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001454 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001455 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001456 return -EINVAL;
1457
Chris Wilson21d509e2009-06-06 09:46:02 +01001458 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001459 return -EINVAL;
1460
1461 /* Having something in the write domain implies it's in the read
1462 * domain, and only that read domain. Enforce that in the request.
1463 */
1464 if (write_domain != 0 && read_domains != write_domain)
1465 return -EINVAL;
1466
Chris Wilson76c1dec2010-09-25 11:22:51 +01001467 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001468 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001469 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001470
Chris Wilson05394f32010-11-08 19:18:58 +00001471 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001472 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001473 ret = -ENOENT;
1474 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001475 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001476
Chris Wilson3236f572012-08-24 09:35:09 +01001477 /* Try to flush the object off the GPU without holding the lock.
1478 * We will repeat the flush holding the lock in the normal manner
1479 * to catch cases where we are gazumped.
1480 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001481 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1482 file->driver_priv,
1483 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001484 if (ret)
1485 goto unref;
1486
Chris Wilson43566de2015-01-02 16:29:29 +05301487 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001488 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301489 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001490 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001491
Chris Wilson3236f572012-08-24 09:35:09 +01001492unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001493 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001494unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001495 mutex_unlock(&dev->struct_mutex);
1496 return ret;
1497}
1498
1499/**
1500 * Called when user space has done writes to this buffer
1501 */
1502int
1503i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001504 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001505{
1506 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001508 int ret = 0;
1509
Chris Wilson76c1dec2010-09-25 11:22:51 +01001510 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001511 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001512 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001513
Chris Wilson05394f32010-11-08 19:18:58 +00001514 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001515 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516 ret = -ENOENT;
1517 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001518 }
1519
Eric Anholt673a3942008-07-30 12:06:12 -07001520 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001521 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001522 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001523
Chris Wilson05394f32010-11-08 19:18:58 +00001524 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001525unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001526 mutex_unlock(&dev->struct_mutex);
1527 return ret;
1528}
1529
1530/**
1531 * Maps the contents of an object, returning the address it is mapped
1532 * into.
1533 *
1534 * While the mapping holds a reference on the contents of the object, it doesn't
1535 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001536 *
1537 * IMPORTANT:
1538 *
1539 * DRM driver writers who look a this function as an example for how to do GEM
1540 * mmap support, please don't implement mmap support like here. The modern way
1541 * to implement DRM mmap support is with an mmap offset ioctl (like
1542 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1543 * That way debug tooling like valgrind will understand what's going on, hiding
1544 * the mmap call in a driver private ioctl will break that. The i915 driver only
1545 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001546 */
1547int
1548i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001549 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001550{
1551 struct drm_i915_gem_mmap *args = data;
1552 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001553 unsigned long addr;
1554
Akash Goel1816f922015-01-02 16:29:30 +05301555 if (args->flags & ~(I915_MMAP_WC))
1556 return -EINVAL;
1557
1558 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1559 return -ENODEV;
1560
Chris Wilson05394f32010-11-08 19:18:58 +00001561 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001562 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001563 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001564
Daniel Vetter1286ff72012-05-10 15:25:09 +02001565 /* prime objects have no backing filp to GEM mmap
1566 * pages from.
1567 */
1568 if (!obj->filp) {
1569 drm_gem_object_unreference_unlocked(obj);
1570 return -EINVAL;
1571 }
1572
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001573 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001574 PROT_READ | PROT_WRITE, MAP_SHARED,
1575 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301576 if (args->flags & I915_MMAP_WC) {
1577 struct mm_struct *mm = current->mm;
1578 struct vm_area_struct *vma;
1579
1580 down_write(&mm->mmap_sem);
1581 vma = find_vma(mm, addr);
1582 if (vma)
1583 vma->vm_page_prot =
1584 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1585 else
1586 addr = -ENOMEM;
1587 up_write(&mm->mmap_sem);
1588 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001589 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001590 if (IS_ERR((void *)addr))
1591 return addr;
1592
1593 args->addr_ptr = (uint64_t) addr;
1594
1595 return 0;
1596}
1597
Jesse Barnesde151cf2008-11-12 10:03:55 -08001598/**
1599 * i915_gem_fault - fault a page into the GTT
1600 * vma: VMA in question
1601 * vmf: fault info
1602 *
1603 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1604 * from userspace. The fault handler takes care of binding the object to
1605 * the GTT (if needed), allocating and programming a fence register (again,
1606 * only if needed based on whether the old reg is still valid or the object
1607 * is tiled) and inserting a new PTE into the faulting process.
1608 *
1609 * Note that the faulting process may involve evicting existing objects
1610 * from the GTT and/or fence registers to make room. So performance may
1611 * suffer if the GTT working set is large or there are few fence registers
1612 * left.
1613 */
1614int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1615{
Chris Wilson05394f32010-11-08 19:18:58 +00001616 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1617 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001618 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001619 pgoff_t page_offset;
1620 unsigned long pfn;
1621 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001622 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001623
Paulo Zanonif65c9162013-11-27 18:20:34 -02001624 intel_runtime_pm_get(dev_priv);
1625
Jesse Barnesde151cf2008-11-12 10:03:55 -08001626 /* We don't use vmf->pgoff since that has the fake offset */
1627 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1628 PAGE_SHIFT;
1629
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001630 ret = i915_mutex_lock_interruptible(dev);
1631 if (ret)
1632 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001633
Chris Wilsondb53a302011-02-03 11:57:46 +00001634 trace_i915_gem_object_fault(obj, page_offset, true, write);
1635
Chris Wilson6e4930f2014-02-07 18:37:06 -02001636 /* Try to flush the object off the GPU first without holding the lock.
1637 * Upon reacquiring the lock, we will perform our sanity checks and then
1638 * repeat the flush holding the lock in the normal manner to catch cases
1639 * where we are gazumped.
1640 */
1641 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1642 if (ret)
1643 goto unlock;
1644
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001645 /* Access to snoopable pages through the GTT is incoherent. */
1646 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001647 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001648 goto unlock;
1649 }
1650
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001651 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001652 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001653 if (ret)
1654 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001655
Chris Wilsonc9839302012-11-20 10:45:17 +00001656 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1657 if (ret)
1658 goto unpin;
1659
1660 ret = i915_gem_object_get_fence(obj);
1661 if (ret)
1662 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001663
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001664 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001665 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1666 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001667
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001668 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001669 unsigned long size = min_t(unsigned long,
1670 vma->vm_end - vma->vm_start,
1671 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001672 int i;
1673
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001674 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001675 ret = vm_insert_pfn(vma,
1676 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1677 pfn + i);
1678 if (ret)
1679 break;
1680 }
1681
1682 obj->fault_mappable = true;
1683 } else
1684 ret = vm_insert_pfn(vma,
1685 (unsigned long)vmf->virtual_address,
1686 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001687unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001688 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001689unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001690 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001691out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001692 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001693 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001694 /*
1695 * We eat errors when the gpu is terminally wedged to avoid
1696 * userspace unduly crashing (gl has no provisions for mmaps to
1697 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1698 * and so needs to be reported.
1699 */
1700 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001701 ret = VM_FAULT_SIGBUS;
1702 break;
1703 }
Chris Wilson045e7692010-11-07 09:18:22 +00001704 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001705 /*
1706 * EAGAIN means the gpu is hung and we'll wait for the error
1707 * handler to reset everything when re-faulting in
1708 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001709 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001710 case 0:
1711 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001712 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001713 case -EBUSY:
1714 /*
1715 * EBUSY is ok: this just means that another thread
1716 * already did the job.
1717 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001718 ret = VM_FAULT_NOPAGE;
1719 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001720 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001721 ret = VM_FAULT_OOM;
1722 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001723 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001724 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001725 ret = VM_FAULT_SIGBUS;
1726 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001727 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001728 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001729 ret = VM_FAULT_SIGBUS;
1730 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001731 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001732
1733 intel_runtime_pm_put(dev_priv);
1734 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001735}
1736
1737/**
Chris Wilson901782b2009-07-10 08:18:50 +01001738 * i915_gem_release_mmap - remove physical page mappings
1739 * @obj: obj in question
1740 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001741 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001742 * relinquish ownership of the pages back to the system.
1743 *
1744 * It is vital that we remove the page mapping if we have mapped a tiled
1745 * object through the GTT and then lose the fence register due to
1746 * resource pressure. Similarly if the object has been moved out of the
1747 * aperture, than pages mapped into userspace must be revoked. Removing the
1748 * mapping will then trigger a page fault on the next user access, allowing
1749 * fixup by i915_gem_fault().
1750 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001751void
Chris Wilson05394f32010-11-08 19:18:58 +00001752i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001753{
Chris Wilson6299f992010-11-24 12:23:44 +00001754 if (!obj->fault_mappable)
1755 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001756
David Herrmann6796cb12014-01-03 14:24:19 +01001757 drm_vma_node_unmap(&obj->base.vma_node,
1758 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001759 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001760}
1761
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001762void
1763i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1764{
1765 struct drm_i915_gem_object *obj;
1766
1767 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1768 i915_gem_release_mmap(obj);
1769}
1770
Imre Deak0fa87792013-01-07 21:47:35 +02001771uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001772i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001773{
Chris Wilsone28f8712011-07-18 13:11:49 -07001774 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001775
1776 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001777 tiling_mode == I915_TILING_NONE)
1778 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001779
1780 /* Previous chips need a power-of-two fence region when tiling */
1781 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001782 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001783 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001784 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001785
Chris Wilsone28f8712011-07-18 13:11:49 -07001786 while (gtt_size < size)
1787 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001788
Chris Wilsone28f8712011-07-18 13:11:49 -07001789 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001790}
1791
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792/**
1793 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1794 * @obj: object to check
1795 *
1796 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001797 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 */
Imre Deakd8651102013-01-07 21:47:33 +02001799uint32_t
1800i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1801 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001803 /*
1804 * Minimum alignment is 4k (GTT page size), but might be greater
1805 * if a fence register is needed for the object.
1806 */
Imre Deakd8651102013-01-07 21:47:33 +02001807 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001808 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809 return 4096;
1810
1811 /*
1812 * Previous chips need to be aligned to the size of the smallest
1813 * fence register that can contain the object.
1814 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001815 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001816}
1817
Chris Wilsond8cb5082012-08-11 15:41:03 +01001818static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1819{
1820 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1821 int ret;
1822
David Herrmann0de23972013-07-24 21:07:52 +02001823 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001824 return 0;
1825
Daniel Vetterda494d72012-12-20 15:11:16 +01001826 dev_priv->mm.shrinker_no_lock_stealing = true;
1827
Chris Wilsond8cb5082012-08-11 15:41:03 +01001828 ret = drm_gem_create_mmap_offset(&obj->base);
1829 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001830 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001831
1832 /* Badly fragmented mmap space? The only way we can recover
1833 * space is by destroying unwanted objects. We can't randomly release
1834 * mmap_offsets as userspace expects them to be persistent for the
1835 * lifetime of the objects. The closest we can is to release the
1836 * offsets on purgeable objects by truncating it and marking it purged,
1837 * which prevents userspace from ever using that object again.
1838 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001839 i915_gem_shrink(dev_priv,
1840 obj->base.size >> PAGE_SHIFT,
1841 I915_SHRINK_BOUND |
1842 I915_SHRINK_UNBOUND |
1843 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001844 ret = drm_gem_create_mmap_offset(&obj->base);
1845 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001846 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001847
1848 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001849 ret = drm_gem_create_mmap_offset(&obj->base);
1850out:
1851 dev_priv->mm.shrinker_no_lock_stealing = false;
1852
1853 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001854}
1855
1856static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1857{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001858 drm_gem_free_mmap_offset(&obj->base);
1859}
1860
Dave Airlieda6b51d2014-12-24 13:11:17 +10001861int
Dave Airlieff72145b2011-02-07 12:16:14 +10001862i915_gem_mmap_gtt(struct drm_file *file,
1863 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001864 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001865 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001866{
Chris Wilsonda761a62010-10-27 17:37:08 +01001867 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001868 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001869 int ret;
1870
Chris Wilson76c1dec2010-09-25 11:22:51 +01001871 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001872 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001873 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874
Dave Airlieff72145b2011-02-07 12:16:14 +10001875 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001876 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001877 ret = -ENOENT;
1878 goto unlock;
1879 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001881 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001882 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001883 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001884 }
1885
Chris Wilson05394f32010-11-08 19:18:58 +00001886 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001887 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001888 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001889 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001890 }
1891
Chris Wilsond8cb5082012-08-11 15:41:03 +01001892 ret = i915_gem_object_create_mmap_offset(obj);
1893 if (ret)
1894 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895
David Herrmann0de23972013-07-24 21:07:52 +02001896 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001898out:
Chris Wilson05394f32010-11-08 19:18:58 +00001899 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001900unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001902 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903}
1904
Dave Airlieff72145b2011-02-07 12:16:14 +10001905/**
1906 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1907 * @dev: DRM device
1908 * @data: GTT mapping ioctl data
1909 * @file: GEM object info
1910 *
1911 * Simply returns the fake offset to userspace so it can mmap it.
1912 * The mmap call will end up in drm_gem_mmap(), which will set things
1913 * up so we can get faults in the handler above.
1914 *
1915 * The fault handler will take care of binding the object into the GTT
1916 * (since it may have been evicted to make room for something), allocating
1917 * a fence register, and mapping the appropriate aperture address into
1918 * userspace.
1919 */
1920int
1921i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1922 struct drm_file *file)
1923{
1924 struct drm_i915_gem_mmap_gtt *args = data;
1925
Dave Airlieda6b51d2014-12-24 13:11:17 +10001926 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001927}
1928
Daniel Vetter225067e2012-08-20 10:23:20 +02001929/* Immediately discard the backing storage */
1930static void
1931i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001932{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001933 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001934
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001935 if (obj->base.filp == NULL)
1936 return;
1937
Daniel Vetter225067e2012-08-20 10:23:20 +02001938 /* Our goal here is to return as much of the memory as
1939 * is possible back to the system as we are called from OOM.
1940 * To do this we must instruct the shmfs to drop all of its
1941 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001942 */
Chris Wilson55372522014-03-25 13:23:06 +00001943 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001944 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001945}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001946
Chris Wilson55372522014-03-25 13:23:06 +00001947/* Try to discard unwanted pages */
1948static void
1949i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001950{
Chris Wilson55372522014-03-25 13:23:06 +00001951 struct address_space *mapping;
1952
1953 switch (obj->madv) {
1954 case I915_MADV_DONTNEED:
1955 i915_gem_object_truncate(obj);
1956 case __I915_MADV_PURGED:
1957 return;
1958 }
1959
1960 if (obj->base.filp == NULL)
1961 return;
1962
1963 mapping = file_inode(obj->base.filp)->i_mapping,
1964 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001965}
1966
Chris Wilson5cdf5882010-09-27 15:51:07 +01001967static void
Chris Wilson05394f32010-11-08 19:18:58 +00001968i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001969{
Imre Deak90797e62013-02-18 19:28:03 +02001970 struct sg_page_iter sg_iter;
1971 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001972
Chris Wilson05394f32010-11-08 19:18:58 +00001973 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001974
Chris Wilson6c085a72012-08-20 11:40:46 +02001975 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1976 if (ret) {
1977 /* In the event of a disaster, abandon all caches and
1978 * hope for the best.
1979 */
1980 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001981 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001982 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1983 }
1984
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001985 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001986 i915_gem_object_save_bit_17_swizzle(obj);
1987
Chris Wilson05394f32010-11-08 19:18:58 +00001988 if (obj->madv == I915_MADV_DONTNEED)
1989 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001990
Imre Deak90797e62013-02-18 19:28:03 +02001991 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001992 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001993
Chris Wilson05394f32010-11-08 19:18:58 +00001994 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001995 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001996
Chris Wilson05394f32010-11-08 19:18:58 +00001997 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001998 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001999
Chris Wilson9da3da62012-06-01 15:20:22 +01002000 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002001 }
Chris Wilson05394f32010-11-08 19:18:58 +00002002 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002003
Chris Wilson9da3da62012-06-01 15:20:22 +01002004 sg_free_table(obj->pages);
2005 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002006}
2007
Chris Wilsondd624af2013-01-15 12:39:35 +00002008int
Chris Wilson37e680a2012-06-07 15:38:42 +01002009i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2010{
2011 const struct drm_i915_gem_object_ops *ops = obj->ops;
2012
Chris Wilson2f745ad2012-09-04 21:02:58 +01002013 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002014 return 0;
2015
Chris Wilsona5570172012-09-04 21:02:54 +01002016 if (obj->pages_pin_count)
2017 return -EBUSY;
2018
Ben Widawsky98438772013-07-31 17:00:12 -07002019 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002020
Chris Wilsona2165e32012-12-03 11:49:00 +00002021 /* ->put_pages might need to allocate memory for the bit17 swizzle
2022 * array, hence protect them from being reaped by removing them from gtt
2023 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002024 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002025
Chris Wilson37e680a2012-06-07 15:38:42 +01002026 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002027 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002028
Chris Wilson55372522014-03-25 13:23:06 +00002029 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002030
2031 return 0;
2032}
2033
Chris Wilson37e680a2012-06-07 15:38:42 +01002034static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002035i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002036{
Chris Wilson6c085a72012-08-20 11:40:46 +02002037 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002038 int page_count, i;
2039 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002040 struct sg_table *st;
2041 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002042 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002043 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002044 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002045 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002046
Chris Wilson6c085a72012-08-20 11:40:46 +02002047 /* Assert that the object is not currently in any GPU domain. As it
2048 * wasn't in the GTT, there shouldn't be any way it could have been in
2049 * a GPU cache
2050 */
2051 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2052 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2053
Chris Wilson9da3da62012-06-01 15:20:22 +01002054 st = kmalloc(sizeof(*st), GFP_KERNEL);
2055 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002056 return -ENOMEM;
2057
Chris Wilson9da3da62012-06-01 15:20:22 +01002058 page_count = obj->base.size / PAGE_SIZE;
2059 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002060 kfree(st);
2061 return -ENOMEM;
2062 }
2063
2064 /* Get the list of pages out of our struct file. They'll be pinned
2065 * at this point until we release them.
2066 *
2067 * Fail silently without starting the shrinker
2068 */
Al Viro496ad9a2013-01-23 17:07:38 -05002069 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002070 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002071 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002072 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002073 sg = st->sgl;
2074 st->nents = 0;
2075 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002076 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2077 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002078 i915_gem_shrink(dev_priv,
2079 page_count,
2080 I915_SHRINK_BOUND |
2081 I915_SHRINK_UNBOUND |
2082 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002083 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2084 }
2085 if (IS_ERR(page)) {
2086 /* We've tried hard to allocate the memory by reaping
2087 * our own buffer, now let the real VM do its job and
2088 * go down in flames if truly OOM.
2089 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002090 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002091 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002092 if (IS_ERR(page))
2093 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002094 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002095#ifdef CONFIG_SWIOTLB
2096 if (swiotlb_nr_tbl()) {
2097 st->nents++;
2098 sg_set_page(sg, page, PAGE_SIZE, 0);
2099 sg = sg_next(sg);
2100 continue;
2101 }
2102#endif
Imre Deak90797e62013-02-18 19:28:03 +02002103 if (!i || page_to_pfn(page) != last_pfn + 1) {
2104 if (i)
2105 sg = sg_next(sg);
2106 st->nents++;
2107 sg_set_page(sg, page, PAGE_SIZE, 0);
2108 } else {
2109 sg->length += PAGE_SIZE;
2110 }
2111 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002112
2113 /* Check that the i965g/gm workaround works. */
2114 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002115 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002116#ifdef CONFIG_SWIOTLB
2117 if (!swiotlb_nr_tbl())
2118#endif
2119 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002120 obj->pages = st;
2121
Eric Anholt673a3942008-07-30 12:06:12 -07002122 if (i915_gem_object_needs_bit17_swizzle(obj))
2123 i915_gem_object_do_bit_17_swizzle(obj);
2124
Daniel Vetter656bfa32014-11-20 09:26:30 +01002125 if (obj->tiling_mode != I915_TILING_NONE &&
2126 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2127 i915_gem_object_pin_pages(obj);
2128
Eric Anholt673a3942008-07-30 12:06:12 -07002129 return 0;
2130
2131err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002132 sg_mark_end(sg);
2133 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002134 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002135 sg_free_table(st);
2136 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002137
2138 /* shmemfs first checks if there is enough memory to allocate the page
2139 * and reports ENOSPC should there be insufficient, along with the usual
2140 * ENOMEM for a genuine allocation failure.
2141 *
2142 * We use ENOSPC in our driver to mean that we have run out of aperture
2143 * space and so want to translate the error from shmemfs back to our
2144 * usual understanding of ENOMEM.
2145 */
2146 if (PTR_ERR(page) == -ENOSPC)
2147 return -ENOMEM;
2148 else
2149 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002150}
2151
Chris Wilson37e680a2012-06-07 15:38:42 +01002152/* Ensure that the associated pages are gathered from the backing storage
2153 * and pinned into our object. i915_gem_object_get_pages() may be called
2154 * multiple times before they are released by a single call to
2155 * i915_gem_object_put_pages() - once the pages are no longer referenced
2156 * either as a result of memory pressure (reaping pages under the shrinker)
2157 * or as the object is itself released.
2158 */
2159int
2160i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2161{
2162 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2163 const struct drm_i915_gem_object_ops *ops = obj->ops;
2164 int ret;
2165
Chris Wilson2f745ad2012-09-04 21:02:58 +01002166 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002167 return 0;
2168
Chris Wilson43e28f02013-01-08 10:53:09 +00002169 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002170 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002171 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002172 }
2173
Chris Wilsona5570172012-09-04 21:02:54 +01002174 BUG_ON(obj->pages_pin_count);
2175
Chris Wilson37e680a2012-06-07 15:38:42 +01002176 ret = ops->get_pages(obj);
2177 if (ret)
2178 return ret;
2179
Ben Widawsky35c20a62013-05-31 11:28:48 -07002180 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002181 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002182}
2183
Ben Widawskye2d05a82013-09-24 09:57:58 -07002184static void
Chris Wilson05394f32010-11-08 19:18:58 +00002185i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002186 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002187{
John Harrison41c52412014-11-24 18:49:43 +00002188 struct drm_i915_gem_request *req;
2189 struct intel_engine_cs *old_ring;
Daniel Vetter617dbe22010-02-11 22:16:02 +01002190
Zou Nan hai852835f2010-05-21 09:08:56 +08002191 BUG_ON(ring == NULL);
John Harrison41c52412014-11-24 18:49:43 +00002192
2193 req = intel_ring_get_request(ring);
2194 old_ring = i915_gem_request_get_ring(obj->last_read_req);
2195
2196 if (old_ring != ring && obj->last_write_req) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002197 /* Keep the request relative to the current ring */
2198 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002199 }
Eric Anholt673a3942008-07-30 12:06:12 -07002200
2201 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002202 if (!obj->active) {
2203 drm_gem_object_reference(&obj->base);
2204 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002205 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002206
Chris Wilson05394f32010-11-08 19:18:58 +00002207 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002208
John Harrison97b2a6a2014-11-24 18:49:26 +00002209 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210}
2211
Ben Widawskye2d05a82013-09-24 09:57:58 -07002212void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002213 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002214{
2215 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2216 return i915_gem_object_move_to_active(vma->obj, ring);
2217}
2218
Chris Wilsoncaea7472010-11-12 13:53:37 +00002219static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002220i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2221{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002222 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002223
Chris Wilson65ce3022012-07-20 12:41:02 +01002224 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002225 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002226
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002227 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2228 if (!list_empty(&vma->mm_list))
2229 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002230 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002231
Daniel Vetterf99d7062014-06-19 16:01:59 +02002232 intel_fb_obj_flush(obj, true);
2233
Chris Wilson65ce3022012-07-20 12:41:02 +01002234 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002235
John Harrison97b2a6a2014-11-24 18:49:26 +00002236 i915_gem_request_assign(&obj->last_read_req, NULL);
2237 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002238 obj->base.write_domain = 0;
2239
John Harrison97b2a6a2014-11-24 18:49:26 +00002240 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002241
2242 obj->active = 0;
2243 drm_gem_object_unreference(&obj->base);
2244
2245 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002246}
Eric Anholt673a3942008-07-30 12:06:12 -07002247
Chris Wilsonc8725f32014-03-17 12:21:55 +00002248static void
2249i915_gem_object_retire(struct drm_i915_gem_object *obj)
2250{
John Harrison41c52412014-11-24 18:49:43 +00002251 if (obj->last_read_req == NULL)
Chris Wilsonc8725f32014-03-17 12:21:55 +00002252 return;
2253
John Harrison1b5a4332014-11-24 18:49:42 +00002254 if (i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002255 i915_gem_object_move_to_inactive(obj);
2256}
2257
Chris Wilson9d7730912012-11-27 16:22:52 +00002258static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002259i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002260{
Chris Wilson9d7730912012-11-27 16:22:52 +00002261 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002262 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002263 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002264
Chris Wilson107f27a52012-12-10 13:56:17 +02002265 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002266 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002267 ret = intel_ring_idle(ring);
2268 if (ret)
2269 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002270 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002271 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002272
2273 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002274 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002275 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002276
Ben Widawskyebc348b2014-04-29 14:52:28 -07002277 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2278 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002279 }
2280
2281 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002282}
2283
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002284int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2285{
2286 struct drm_i915_private *dev_priv = dev->dev_private;
2287 int ret;
2288
2289 if (seqno == 0)
2290 return -EINVAL;
2291
2292 /* HWS page needs to be set less than what we
2293 * will inject to ring
2294 */
2295 ret = i915_gem_init_seqno(dev, seqno - 1);
2296 if (ret)
2297 return ret;
2298
2299 /* Carefully set the last_seqno value so that wrap
2300 * detection still works
2301 */
2302 dev_priv->next_seqno = seqno;
2303 dev_priv->last_seqno = seqno - 1;
2304 if (dev_priv->last_seqno == 0)
2305 dev_priv->last_seqno--;
2306
2307 return 0;
2308}
2309
Chris Wilson9d7730912012-11-27 16:22:52 +00002310int
2311i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002312{
Chris Wilson9d7730912012-11-27 16:22:52 +00002313 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002314
Chris Wilson9d7730912012-11-27 16:22:52 +00002315 /* reserve 0 for non-seqno */
2316 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002317 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002318 if (ret)
2319 return ret;
2320
2321 dev_priv->next_seqno = 1;
2322 }
2323
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002324 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002325 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002326}
2327
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002328int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002329 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002330 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002331{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002332 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002333 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002334 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002335 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002336 int ret;
2337
John Harrison6259cea2014-11-24 18:49:29 +00002338 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002339 if (WARN_ON(request == NULL))
2340 return -ENOMEM;
2341
2342 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002343 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002344 } else
2345 ringbuf = ring->buffer;
2346
2347 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002348 /*
2349 * Emit any outstanding flushes - execbuf can fail to emit the flush
2350 * after having emitted the batchbuffer command. Hence we need to fix
2351 * things up similar to emitting the lazy request. The difference here
2352 * is that the flush _must_ happen before the next request, no matter
2353 * what.
2354 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002355 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002356 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002357 if (ret)
2358 return ret;
2359 } else {
2360 ret = intel_ring_flush_all_caches(ring);
2361 if (ret)
2362 return ret;
2363 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002364
Chris Wilsona71d8d92012-02-15 11:25:36 +00002365 /* Record the position of the start of the request so that
2366 * should we detect the updated seqno part-way through the
2367 * GPU processing the request, we never over-estimate the
2368 * position of the head.
2369 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002370 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002371
Oscar Mateo48e29f52014-07-24 17:04:29 +01002372 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002373 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002374 if (ret)
2375 return ret;
2376 } else {
2377 ret = ring->add_request(ring);
2378 if (ret)
2379 return ret;
2380 }
Eric Anholt673a3942008-07-30 12:06:12 -07002381
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002382 request->head = request_start;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002383 request->tail = intel_ring_get_tail(ringbuf);
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002384
2385 /* Whilst this request exists, batch_obj will be on the
2386 * active_list, and so will hold the active reference. Only when this
2387 * request is retired will the the batch_obj be moved onto the
2388 * inactive_list and lose its active reference. Hence we do not need
2389 * to explicitly hold another reference here.
2390 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002391 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002392
Oscar Mateo48e29f52014-07-24 17:04:29 +01002393 if (!i915.enable_execlists) {
2394 /* Hold a reference to the current context so that we can inspect
2395 * it later in case a hangcheck error event fires.
2396 */
2397 request->ctx = ring->last_context;
2398 if (request->ctx)
2399 i915_gem_context_reference(request->ctx);
2400 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002401
Eric Anholt673a3942008-07-30 12:06:12 -07002402 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002403 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002404 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002405
Chris Wilsondb53a302011-02-03 11:57:46 +00002406 if (file) {
2407 struct drm_i915_file_private *file_priv = file->driver_priv;
2408
Chris Wilson1c255952010-09-26 11:03:27 +01002409 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002410 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002411 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002412 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002413 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002414
2415 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002416 }
Eric Anholt673a3942008-07-30 12:06:12 -07002417
John Harrison74328ee2014-11-24 18:49:38 +00002418 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002419 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002420
Daniel Vetter87255482014-11-19 20:36:48 +01002421 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002422
Daniel Vetter87255482014-11-19 20:36:48 +01002423 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2424 queue_delayed_work(dev_priv->wq,
2425 &dev_priv->mm.retire_work,
2426 round_jiffies_up_relative(HZ));
2427 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002428
Chris Wilson3cce4692010-10-27 16:11:02 +01002429 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002430}
2431
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002432static inline void
2433i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002434{
Chris Wilson1c255952010-09-26 11:03:27 +01002435 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002436
Chris Wilson1c255952010-09-26 11:03:27 +01002437 if (!file_priv)
2438 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002439
Chris Wilson1c255952010-09-26 11:03:27 +01002440 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002441 list_del(&request->client_list);
2442 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002443 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002444}
2445
Mika Kuoppala939fd762014-01-30 19:04:44 +02002446static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002447 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002448{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002449 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002450
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002451 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2452
2453 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002454 return true;
2455
Chris Wilson676fa572014-12-24 08:13:39 -08002456 if (ctx->hang_stats.ban_period_seconds &&
2457 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002458 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002459 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002460 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002461 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2462 if (i915_stop_ring_allow_warn(dev_priv))
2463 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002464 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002465 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002466 }
2467
2468 return false;
2469}
2470
Mika Kuoppala939fd762014-01-30 19:04:44 +02002471static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002472 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002473 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002474{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002475 struct i915_ctx_hang_stats *hs;
2476
2477 if (WARN_ON(!ctx))
2478 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002479
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002480 hs = &ctx->hang_stats;
2481
2482 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002483 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002484 hs->batch_active++;
2485 hs->guilty_ts = get_seconds();
2486 } else {
2487 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002488 }
2489}
2490
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002491static void i915_gem_free_request(struct drm_i915_gem_request *request)
2492{
2493 list_del(&request->list);
2494 i915_gem_request_remove_from_client(request);
2495
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002496 put_pid(request->pid);
2497
John Harrisonabfe2622014-11-24 18:49:24 +00002498 i915_gem_request_unreference(request);
2499}
2500
2501void i915_gem_request_free(struct kref *req_ref)
2502{
2503 struct drm_i915_gem_request *req = container_of(req_ref,
2504 typeof(*req), ref);
2505 struct intel_context *ctx = req->ctx;
2506
Thomas Daniel0794aed2014-11-25 10:39:25 +00002507 if (ctx) {
2508 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002509 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002510
Thomas Daniel0794aed2014-11-25 10:39:25 +00002511 if (ctx != ring->default_context)
2512 intel_lr_context_unpin(ring, ctx);
2513 }
John Harrisonabfe2622014-11-24 18:49:24 +00002514
Oscar Mateodcb4c122014-11-13 10:28:10 +00002515 i915_gem_context_unreference(ctx);
2516 }
John Harrisonabfe2622014-11-24 18:49:24 +00002517
2518 kfree(req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002519}
2520
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002521struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002523{
Chris Wilson4db080f2013-12-04 11:37:09 +00002524 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002525
Chris Wilson4db080f2013-12-04 11:37:09 +00002526 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002527 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002528 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002529
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002530 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002531 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002532
2533 return NULL;
2534}
2535
2536static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002537 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002538{
2539 struct drm_i915_gem_request *request;
2540 bool ring_hung;
2541
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002542 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002543
2544 if (request == NULL)
2545 return;
2546
2547 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2548
Mika Kuoppala939fd762014-01-30 19:04:44 +02002549 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002550
2551 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002552 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002553}
2554
2555static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002556 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002557{
Chris Wilsondfaae392010-09-22 10:31:52 +01002558 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002559 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002560
Chris Wilson05394f32010-11-08 19:18:58 +00002561 obj = list_first_entry(&ring->active_list,
2562 struct drm_i915_gem_object,
2563 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002564
Chris Wilson05394f32010-11-08 19:18:58 +00002565 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002566 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002567
2568 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002569 * Clear the execlists queue up before freeing the requests, as those
2570 * are the ones that keep the context and ringbuffer backing objects
2571 * pinned in place.
2572 */
2573 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002574 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002575
2576 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002577 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002578 execlist_link);
2579 list_del(&submit_req->execlist_link);
2580 intel_runtime_pm_put(dev_priv);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002581
2582 if (submit_req->ctx != ring->default_context)
2583 intel_lr_context_unpin(ring, submit_req->ctx);
2584
Nick Hoathb3a38992015-02-19 16:30:47 +00002585 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002586 }
2587
2588 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002589 * We must free the requests after all the corresponding objects have
2590 * been moved off active lists. Which is the same order as the normal
2591 * retire_requests function does. This is important if object hold
2592 * implicit references on things like e.g. ppgtt address spaces through
2593 * the request.
2594 */
2595 while (!list_empty(&ring->request_list)) {
2596 struct drm_i915_gem_request *request;
2597
2598 request = list_first_entry(&ring->request_list,
2599 struct drm_i915_gem_request,
2600 list);
2601
2602 i915_gem_free_request(request);
2603 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002604
John Harrison6259cea2014-11-24 18:49:29 +00002605 /* This may not have been flushed before the reset, so clean it now */
2606 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002607}
2608
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002609void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002610{
2611 struct drm_i915_private *dev_priv = dev->dev_private;
2612 int i;
2613
Daniel Vetter4b9de732011-10-09 21:52:02 +02002614 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002615 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002616
Daniel Vetter94a335d2013-07-17 14:51:28 +02002617 /*
2618 * Commit delayed tiling changes if we have an object still
2619 * attached to the fence, otherwise just clear the fence.
2620 */
2621 if (reg->obj) {
2622 i915_gem_object_update_fence(reg->obj, reg,
2623 reg->obj->tiling_mode);
2624 } else {
2625 i915_gem_write_fence(dev, i, NULL);
2626 }
Chris Wilson312817a2010-11-22 11:50:11 +00002627 }
2628}
2629
Chris Wilson069efc12010-09-30 16:53:18 +01002630void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002631{
Chris Wilsondfaae392010-09-22 10:31:52 +01002632 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002633 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002634 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002635
Chris Wilson4db080f2013-12-04 11:37:09 +00002636 /*
2637 * Before we free the objects from the requests, we need to inspect
2638 * them for finding the guilty party. As the requests only borrow
2639 * their reference to the objects, the inspection must be done first.
2640 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002641 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002642 i915_gem_reset_ring_status(dev_priv, ring);
2643
2644 for_each_ring(ring, dev_priv, i)
2645 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002646
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002647 i915_gem_context_reset(dev);
2648
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002649 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002650}
2651
2652/**
2653 * This function clears the request list as sequence numbers are passed.
2654 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002655void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002656i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002657{
Chris Wilsondb53a302011-02-03 11:57:46 +00002658 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002659 return;
2660
Chris Wilsondb53a302011-02-03 11:57:46 +00002661 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002662
Chris Wilsone9103032014-01-07 11:45:14 +00002663 /* Move any buffers on the active list that are no longer referenced
2664 * by the ringbuffer to the flushing/inactive lists as appropriate,
2665 * before we free the context associated with the requests.
2666 */
2667 while (!list_empty(&ring->active_list)) {
2668 struct drm_i915_gem_object *obj;
2669
2670 obj = list_first_entry(&ring->active_list,
2671 struct drm_i915_gem_object,
2672 ring_list);
2673
John Harrison1b5a4332014-11-24 18:49:42 +00002674 if (!i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsone9103032014-01-07 11:45:14 +00002675 break;
2676
2677 i915_gem_object_move_to_inactive(obj);
2678 }
2679
2680
Zou Nan hai852835f2010-05-21 09:08:56 +08002681 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002682 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002683
Zou Nan hai852835f2010-05-21 09:08:56 +08002684 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002685 struct drm_i915_gem_request,
2686 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002687
John Harrison1b5a4332014-11-24 18:49:42 +00002688 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002689 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002690
John Harrison74328ee2014-11-24 18:49:38 +00002691 trace_i915_gem_request_retire(request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002692
Chris Wilsona71d8d92012-02-15 11:25:36 +00002693 /* We know the GPU must have read the request to have
2694 * sent us the seqno + interrupt, so use the position
2695 * of tail of the request to update the last known position
2696 * of the GPU head.
2697 */
John Harrison98e1bd42015-02-13 11:48:12 +00002698 request->ringbuf->last_retired_head = request->postfix;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002699
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002700 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002701 }
2702
John Harrison581c26e82014-11-24 18:49:39 +00002703 if (unlikely(ring->trace_irq_req &&
2704 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002705 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002706 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002707 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002708
Chris Wilsondb53a302011-02-03 11:57:46 +00002709 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002710}
2711
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002712bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002713i915_gem_retire_requests(struct drm_device *dev)
2714{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002715 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002717 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002718 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002719
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002720 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002721 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002722 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002723 if (i915.enable_execlists) {
2724 unsigned long flags;
2725
2726 spin_lock_irqsave(&ring->execlist_lock, flags);
2727 idle &= list_empty(&ring->execlist_queue);
2728 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2729
2730 intel_execlists_retire_requests(ring);
2731 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002732 }
2733
2734 if (idle)
2735 mod_delayed_work(dev_priv->wq,
2736 &dev_priv->mm.idle_work,
2737 msecs_to_jiffies(100));
2738
2739 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002740}
2741
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002742static void
Eric Anholt673a3942008-07-30 12:06:12 -07002743i915_gem_retire_work_handler(struct work_struct *work)
2744{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002745 struct drm_i915_private *dev_priv =
2746 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2747 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002748 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002749
Chris Wilson891b48c2010-09-29 12:26:37 +01002750 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002751 idle = false;
2752 if (mutex_trylock(&dev->struct_mutex)) {
2753 idle = i915_gem_retire_requests(dev);
2754 mutex_unlock(&dev->struct_mutex);
2755 }
2756 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002757 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2758 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002759}
Chris Wilson891b48c2010-09-29 12:26:37 +01002760
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002761static void
2762i915_gem_idle_work_handler(struct work_struct *work)
2763{
2764 struct drm_i915_private *dev_priv =
2765 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002766
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002767 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002768}
2769
Ben Widawsky5816d642012-04-11 11:18:19 -07002770/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002771 * Ensures that an object will eventually get non-busy by flushing any required
2772 * write domains, emitting any outstanding lazy request and retiring and
2773 * completed requests.
2774 */
2775static int
2776i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2777{
John Harrison41c52412014-11-24 18:49:43 +00002778 struct intel_engine_cs *ring;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002779 int ret;
2780
2781 if (obj->active) {
John Harrison41c52412014-11-24 18:49:43 +00002782 ring = i915_gem_request_get_ring(obj->last_read_req);
2783
John Harrisonb6660d52014-11-24 18:49:30 +00002784 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002785 if (ret)
2786 return ret;
2787
John Harrison41c52412014-11-24 18:49:43 +00002788 i915_gem_retire_requests_ring(ring);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002789 }
2790
2791 return 0;
2792}
2793
2794/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002795 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2796 * @DRM_IOCTL_ARGS: standard ioctl arguments
2797 *
2798 * Returns 0 if successful, else an error is returned with the remaining time in
2799 * the timeout parameter.
2800 * -ETIME: object is still busy after timeout
2801 * -ERESTARTSYS: signal interrupted the wait
2802 * -ENONENT: object doesn't exist
2803 * Also possible, but rare:
2804 * -EAGAIN: GPU wedged
2805 * -ENOMEM: damn
2806 * -ENODEV: Internal IRQ fail
2807 * -E?: The add request failed
2808 *
2809 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2810 * non-zero timeout parameter the wait ioctl will wait for the given number of
2811 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2812 * without holding struct_mutex the object may become re-busied before this
2813 * function completes. A similar but shorter * race condition exists in the busy
2814 * ioctl
2815 */
2816int
2817i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2818{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002819 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002820 struct drm_i915_gem_wait *args = data;
2821 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002822 struct drm_i915_gem_request *req;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002823 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002824 int ret = 0;
2825
Daniel Vetter11b5d512014-09-29 15:31:26 +02002826 if (args->flags != 0)
2827 return -EINVAL;
2828
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002829 ret = i915_mutex_lock_interruptible(dev);
2830 if (ret)
2831 return ret;
2832
2833 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2834 if (&obj->base == NULL) {
2835 mutex_unlock(&dev->struct_mutex);
2836 return -ENOENT;
2837 }
2838
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002839 /* Need to make sure the object gets inactive eventually. */
2840 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002841 if (ret)
2842 goto out;
2843
John Harrison97b2a6a2014-11-24 18:49:26 +00002844 if (!obj->active || !obj->last_read_req)
2845 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002846
John Harrisonff865882014-11-24 18:49:28 +00002847 req = obj->last_read_req;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002848
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002849 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002850 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002851 */
Chris Wilson762e4582015-03-04 18:09:26 +00002852 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002853 ret = -ETIME;
2854 goto out;
2855 }
2856
2857 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002858 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002859 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002860 mutex_unlock(&dev->struct_mutex);
2861
Chris Wilson762e4582015-03-04 18:09:26 +00002862 ret = __i915_wait_request(req, reset_counter, true,
2863 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
John Harrison9c654812014-11-24 18:49:35 +00002864 file->driver_priv);
John Harrisonff865882014-11-24 18:49:28 +00002865 mutex_lock(&dev->struct_mutex);
2866 i915_gem_request_unreference(req);
2867 mutex_unlock(&dev->struct_mutex);
2868 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002869
2870out:
2871 drm_gem_object_unreference(&obj->base);
2872 mutex_unlock(&dev->struct_mutex);
2873 return ret;
2874}
2875
2876/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002877 * i915_gem_object_sync - sync an object to a ring.
2878 *
2879 * @obj: object which may be in use on another ring.
2880 * @to: ring we wish to use the object on. May be NULL.
2881 *
2882 * This code is meant to abstract object synchronization with the GPU.
2883 * Calling with NULL implies synchronizing the object with the CPU
2884 * rather than a particular GPU ring.
2885 *
2886 * Returns 0 if successful, else propagates up the lower layer error.
2887 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002888int
2889i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002890 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002891{
John Harrison41c52412014-11-24 18:49:43 +00002892 struct intel_engine_cs *from;
Ben Widawsky2911a352012-04-05 14:47:36 -07002893 u32 seqno;
2894 int ret, idx;
2895
John Harrison41c52412014-11-24 18:49:43 +00002896 from = i915_gem_request_get_ring(obj->last_read_req);
2897
Ben Widawsky2911a352012-04-05 14:47:36 -07002898 if (from == NULL || to == from)
2899 return 0;
2900
Ben Widawsky5816d642012-04-11 11:18:19 -07002901 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002902 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002903
2904 idx = intel_ring_sync_index(from, to);
2905
John Harrison97b2a6a2014-11-24 18:49:26 +00002906 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002907 /* Optimization: Avoid semaphore sync when we are sure we already
2908 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002909 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002910 return 0;
2911
John Harrisonb6660d52014-11-24 18:49:30 +00002912 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002913 if (ret)
2914 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002915
John Harrison74328ee2014-11-24 18:49:38 +00002916 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002917 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002918 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00002919 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002920 * might have just caused seqno wrap under
2921 * the radar.
2922 */
John Harrison97b2a6a2014-11-24 18:49:26 +00002923 from->semaphore.sync_seqno[idx] =
2924 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07002925
Ben Widawskye3a5a222012-04-11 11:18:20 -07002926 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002927}
2928
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002929static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2930{
2931 u32 old_write_domain, old_read_domains;
2932
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002933 /* Force a pagefault for domain tracking on next user access */
2934 i915_gem_release_mmap(obj);
2935
Keith Packardb97c3d92011-06-24 21:02:59 -07002936 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2937 return;
2938
Chris Wilson97c809fd2012-10-09 19:24:38 +01002939 /* Wait for any direct GTT access to complete */
2940 mb();
2941
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002942 old_read_domains = obj->base.read_domains;
2943 old_write_domain = obj->base.write_domain;
2944
2945 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2946 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2947
2948 trace_i915_gem_object_change_domain(obj,
2949 old_read_domains,
2950 old_write_domain);
2951}
2952
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002953int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002954{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002955 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002956 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002957 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002958
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002959 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002960 return 0;
2961
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002962 if (!drm_mm_node_allocated(&vma->node)) {
2963 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002964 return 0;
2965 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002966
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002967 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002968 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002969
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002970 BUG_ON(obj->pages == NULL);
2971
Chris Wilsona8198ee2011-04-13 22:04:09 +01002972 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002973 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002974 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002975 /* Continue on if we fail due to EIO, the GPU is hung so we
2976 * should be safe and we need to cleanup or else we might
2977 * cause memory corruption through use-after-free.
2978 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002979
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002980 if (i915_is_ggtt(vma->vm) &&
2981 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002982 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002983
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002984 /* release the fence reg _after_ flushing */
2985 ret = i915_gem_object_put_fence(obj);
2986 if (ret)
2987 return ret;
2988 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002989
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002990 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002991
Ben Widawsky6f65e292013-12-06 14:10:56 -08002992 vma->unbind_vma(vma);
2993
Chris Wilson64bf9302014-02-25 14:23:28 +00002994 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002995 if (i915_is_ggtt(vma->vm)) {
2996 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2997 obj->map_and_fenceable = false;
2998 } else if (vma->ggtt_view.pages) {
2999 sg_free_table(vma->ggtt_view.pages);
3000 kfree(vma->ggtt_view.pages);
3001 vma->ggtt_view.pages = NULL;
3002 }
3003 }
Eric Anholt673a3942008-07-30 12:06:12 -07003004
Ben Widawsky2f633152013-07-17 12:19:03 -07003005 drm_mm_remove_node(&vma->node);
3006 i915_gem_vma_destroy(vma);
3007
3008 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003009 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003010 if (list_empty(&obj->vma_list)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003011 /* Throw away the active reference before
3012 * moving to the unbound list. */
3013 i915_gem_object_retire(obj);
3014
Armin Reese9490edb2014-07-11 10:20:07 -07003015 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003016 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003017 }
Eric Anholt673a3942008-07-30 12:06:12 -07003018
Chris Wilson70903c32013-12-04 09:59:09 +00003019 /* And finally now the object is completely decoupled from this vma,
3020 * we can drop its hold on the backing storage and allow it to be
3021 * reaped by the shrinker.
3022 */
3023 i915_gem_object_unpin_pages(obj);
3024
Chris Wilson88241782011-01-07 17:09:48 +00003025 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003026}
3027
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003028int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003029{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003030 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003031 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003032 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003033
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003034 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003035 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003036 if (!i915.enable_execlists) {
3037 ret = i915_switch_context(ring, ring->default_context);
3038 if (ret)
3039 return ret;
3040 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003041
Chris Wilson3e960502012-11-27 16:22:54 +00003042 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003043 if (ret)
3044 return ret;
3045 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003046
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003047 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003048}
3049
Chris Wilson9ce079e2012-04-17 15:31:30 +01003050static void i965_write_fence_reg(struct drm_device *dev, int reg,
3051 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003052{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003053 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003054 int fence_reg;
3055 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003056
Imre Deak56c844e2013-01-07 21:47:34 +02003057 if (INTEL_INFO(dev)->gen >= 6) {
3058 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3059 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3060 } else {
3061 fence_reg = FENCE_REG_965_0;
3062 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3063 }
3064
Chris Wilsond18b9612013-07-10 13:36:23 +01003065 fence_reg += reg * 8;
3066
3067 /* To w/a incoherency with non-atomic 64-bit register updates,
3068 * we split the 64-bit update into two 32-bit writes. In order
3069 * for a partial fence not to be evaluated between writes, we
3070 * precede the update with write to turn off the fence register,
3071 * and only enable the fence as the last step.
3072 *
3073 * For extra levels of paranoia, we make sure each step lands
3074 * before applying the next step.
3075 */
3076 I915_WRITE(fence_reg, 0);
3077 POSTING_READ(fence_reg);
3078
Chris Wilson9ce079e2012-04-17 15:31:30 +01003079 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003080 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003081 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003082
Bob Paauweaf1a7302014-12-18 09:51:26 -08003083 /* Adjust fence size to match tiled area */
3084 if (obj->tiling_mode != I915_TILING_NONE) {
3085 uint32_t row_size = obj->stride *
3086 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3087 size = (size / row_size) * row_size;
3088 }
3089
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003090 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003091 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003092 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003093 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003094 if (obj->tiling_mode == I915_TILING_Y)
3095 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3096 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003097
Chris Wilsond18b9612013-07-10 13:36:23 +01003098 I915_WRITE(fence_reg + 4, val >> 32);
3099 POSTING_READ(fence_reg + 4);
3100
3101 I915_WRITE(fence_reg + 0, val);
3102 POSTING_READ(fence_reg);
3103 } else {
3104 I915_WRITE(fence_reg + 4, 0);
3105 POSTING_READ(fence_reg + 4);
3106 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003107}
3108
Chris Wilson9ce079e2012-04-17 15:31:30 +01003109static void i915_write_fence_reg(struct drm_device *dev, int reg,
3110 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003111{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003112 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003113 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003114
Chris Wilson9ce079e2012-04-17 15:31:30 +01003115 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003116 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003117 int pitch_val;
3118 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003119
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003120 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003121 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003122 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3123 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3124 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003125
3126 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3127 tile_width = 128;
3128 else
3129 tile_width = 512;
3130
3131 /* Note: pitch better be a power of two tile widths */
3132 pitch_val = obj->stride / tile_width;
3133 pitch_val = ffs(pitch_val) - 1;
3134
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003135 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003136 if (obj->tiling_mode == I915_TILING_Y)
3137 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3138 val |= I915_FENCE_SIZE_BITS(size);
3139 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3140 val |= I830_FENCE_REG_VALID;
3141 } else
3142 val = 0;
3143
3144 if (reg < 8)
3145 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003146 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003147 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003148
Chris Wilson9ce079e2012-04-17 15:31:30 +01003149 I915_WRITE(reg, val);
3150 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003151}
3152
Chris Wilson9ce079e2012-04-17 15:31:30 +01003153static void i830_write_fence_reg(struct drm_device *dev, int reg,
3154 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003155{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003157 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003158
Chris Wilson9ce079e2012-04-17 15:31:30 +01003159 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003160 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003161 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003162
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003163 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003164 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003165 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3166 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3167 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003168
Chris Wilson9ce079e2012-04-17 15:31:30 +01003169 pitch_val = obj->stride / 128;
3170 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003171
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003172 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003173 if (obj->tiling_mode == I915_TILING_Y)
3174 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3175 val |= I830_FENCE_SIZE_BITS(size);
3176 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3177 val |= I830_FENCE_REG_VALID;
3178 } else
3179 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003180
Chris Wilson9ce079e2012-04-17 15:31:30 +01003181 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3182 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3183}
3184
Chris Wilsond0a57782012-10-09 19:24:37 +01003185inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3186{
3187 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3188}
3189
Chris Wilson9ce079e2012-04-17 15:31:30 +01003190static void i915_gem_write_fence(struct drm_device *dev, int reg,
3191 struct drm_i915_gem_object *obj)
3192{
Chris Wilsond0a57782012-10-09 19:24:37 +01003193 struct drm_i915_private *dev_priv = dev->dev_private;
3194
3195 /* Ensure that all CPU reads are completed before installing a fence
3196 * and all writes before removing the fence.
3197 */
3198 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3199 mb();
3200
Daniel Vetter94a335d2013-07-17 14:51:28 +02003201 WARN(obj && (!obj->stride || !obj->tiling_mode),
3202 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3203 obj->stride, obj->tiling_mode);
3204
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003205 if (IS_GEN2(dev))
3206 i830_write_fence_reg(dev, reg, obj);
3207 else if (IS_GEN3(dev))
3208 i915_write_fence_reg(dev, reg, obj);
3209 else if (INTEL_INFO(dev)->gen >= 4)
3210 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003211
3212 /* And similarly be paranoid that no direct access to this region
3213 * is reordered to before the fence is installed.
3214 */
3215 if (i915_gem_object_needs_mb(obj))
3216 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003217}
3218
Chris Wilson61050802012-04-17 15:31:31 +01003219static inline int fence_number(struct drm_i915_private *dev_priv,
3220 struct drm_i915_fence_reg *fence)
3221{
3222 return fence - dev_priv->fence_regs;
3223}
3224
3225static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3226 struct drm_i915_fence_reg *fence,
3227 bool enable)
3228{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003229 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003230 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003231
Chris Wilson46a0b632013-07-10 13:36:24 +01003232 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003233
3234 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003235 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003236 fence->obj = obj;
3237 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3238 } else {
3239 obj->fence_reg = I915_FENCE_REG_NONE;
3240 fence->obj = NULL;
3241 list_del_init(&fence->lru_list);
3242 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003243 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003244}
3245
Chris Wilsond9e86c02010-11-10 16:40:20 +00003246static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003247i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003248{
John Harrison97b2a6a2014-11-24 18:49:26 +00003249 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003250 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003251 if (ret)
3252 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003253
John Harrison97b2a6a2014-11-24 18:49:26 +00003254 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003255 }
3256
3257 return 0;
3258}
3259
3260int
3261i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3262{
Chris Wilson61050802012-04-17 15:31:31 +01003263 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003264 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003265 int ret;
3266
Chris Wilsond0a57782012-10-09 19:24:37 +01003267 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003268 if (ret)
3269 return ret;
3270
Chris Wilson61050802012-04-17 15:31:31 +01003271 if (obj->fence_reg == I915_FENCE_REG_NONE)
3272 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003273
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003274 fence = &dev_priv->fence_regs[obj->fence_reg];
3275
Daniel Vetteraff10b302014-02-14 14:06:05 +01003276 if (WARN_ON(fence->pin_count))
3277 return -EBUSY;
3278
Chris Wilson61050802012-04-17 15:31:31 +01003279 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003280 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003281
3282 return 0;
3283}
3284
3285static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003286i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003287{
Daniel Vetterae3db242010-02-19 11:51:58 +01003288 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003289 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003290 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003291
3292 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003293 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003294 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3295 reg = &dev_priv->fence_regs[i];
3296 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003297 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003298
Chris Wilson1690e1e2011-12-14 13:57:08 +01003299 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003300 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003301 }
3302
Chris Wilsond9e86c02010-11-10 16:40:20 +00003303 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003304 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003305
3306 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003307 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003308 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003309 continue;
3310
Chris Wilson8fe301a2012-04-17 15:31:28 +01003311 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003312 }
3313
Chris Wilson5dce5b932014-01-20 10:17:36 +00003314deadlock:
3315 /* Wait for completion of pending flips which consume fences */
3316 if (intel_has_pending_fb_unpin(dev))
3317 return ERR_PTR(-EAGAIN);
3318
3319 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003320}
3321
Jesse Barnesde151cf2008-11-12 10:03:55 -08003322/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003323 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003324 * @obj: object to map through a fence reg
3325 *
3326 * When mapping objects through the GTT, userspace wants to be able to write
3327 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003328 * This function walks the fence regs looking for a free one for @obj,
3329 * stealing one if it can't find any.
3330 *
3331 * It then sets up the reg based on the object's properties: address, pitch
3332 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003333 *
3334 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003335 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003336int
Chris Wilson06d98132012-04-17 15:31:24 +01003337i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003338{
Chris Wilson05394f32010-11-08 19:18:58 +00003339 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003341 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003342 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003343 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003344
Chris Wilson14415742012-04-17 15:31:33 +01003345 /* Have we updated the tiling parameters upon the object and so
3346 * will need to serialise the write to the associated fence register?
3347 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003348 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003349 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003350 if (ret)
3351 return ret;
3352 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003353
Chris Wilsond9e86c02010-11-10 16:40:20 +00003354 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003355 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3356 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003357 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003358 list_move_tail(&reg->lru_list,
3359 &dev_priv->mm.fence_list);
3360 return 0;
3361 }
3362 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003363 if (WARN_ON(!obj->map_and_fenceable))
3364 return -EINVAL;
3365
Chris Wilson14415742012-04-17 15:31:33 +01003366 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003367 if (IS_ERR(reg))
3368 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003369
Chris Wilson14415742012-04-17 15:31:33 +01003370 if (reg->obj) {
3371 struct drm_i915_gem_object *old = reg->obj;
3372
Chris Wilsond0a57782012-10-09 19:24:37 +01003373 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003374 if (ret)
3375 return ret;
3376
Chris Wilson14415742012-04-17 15:31:33 +01003377 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003378 }
Chris Wilson14415742012-04-17 15:31:33 +01003379 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003380 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003381
Chris Wilson14415742012-04-17 15:31:33 +01003382 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003383
Chris Wilson9ce079e2012-04-17 15:31:30 +01003384 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003385}
3386
Chris Wilson4144f9b2014-09-11 08:43:48 +01003387static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003388 unsigned long cache_level)
3389{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003390 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003391 struct drm_mm_node *other;
3392
Chris Wilson4144f9b2014-09-11 08:43:48 +01003393 /*
3394 * On some machines we have to be careful when putting differing types
3395 * of snoopable memory together to avoid the prefetcher crossing memory
3396 * domains and dying. During vm initialisation, we decide whether or not
3397 * these constraints apply and set the drm_mm.color_adjust
3398 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003399 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003400 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003401 return true;
3402
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003403 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003404 return true;
3405
3406 if (list_empty(&gtt_space->node_list))
3407 return true;
3408
3409 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3410 if (other->allocated && !other->hole_follows && other->color != cache_level)
3411 return false;
3412
3413 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3414 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3415 return false;
3416
3417 return true;
3418}
3419
Jesse Barnesde151cf2008-11-12 10:03:55 -08003420/**
Eric Anholt673a3942008-07-30 12:06:12 -07003421 * Finds free space in the GTT aperture and binds the object there.
3422 */
Daniel Vetter262de142014-02-14 14:01:20 +01003423static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003424i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3425 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003426 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003427 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003428 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003429{
Chris Wilson05394f32010-11-08 19:18:58 +00003430 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003431 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003432 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003433 unsigned long start =
3434 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3435 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003436 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003437 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003438 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003439
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003440 if(WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3441 return ERR_PTR(-EINVAL);
3442
Chris Wilsone28f8712011-07-18 13:11:49 -07003443 fence_size = i915_gem_get_gtt_size(dev,
3444 obj->base.size,
3445 obj->tiling_mode);
3446 fence_alignment = i915_gem_get_gtt_alignment(dev,
3447 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003448 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003449 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003450 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003451 obj->base.size,
3452 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003453
Eric Anholt673a3942008-07-30 12:06:12 -07003454 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003455 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003456 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003457 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003458 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003459 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003460 }
3461
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003462 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003463
Chris Wilson654fc602010-05-27 13:18:21 +01003464 /* If the object is bigger than the entire aperture, reject it early
3465 * before evicting everything in a vain attempt to find space.
3466 */
Chris Wilsond23db882014-05-23 08:48:08 +02003467 if (obj->base.size > end) {
3468 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003469 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003470 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003471 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003472 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003473 }
3474
Chris Wilson37e680a2012-06-07 15:38:42 +01003475 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003476 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003477 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003478
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003479 i915_gem_object_pin_pages(obj);
3480
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003481 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3482 i915_gem_obj_lookup_or_create_vma(obj, vm);
3483
Daniel Vetter262de142014-02-14 14:01:20 +01003484 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003485 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003486
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003487search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003488 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003489 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003490 obj->cache_level,
3491 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003492 DRM_MM_SEARCH_DEFAULT,
3493 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003494 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003495 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003496 obj->cache_level,
3497 start, end,
3498 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003499 if (ret == 0)
3500 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003501
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003502 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003503 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003504 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003505 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003506 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003507 }
3508
Daniel Vetter74163902012-02-15 23:50:21 +01003509 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003510 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003511 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003512
Ben Widawsky678d96f2015-03-16 16:00:56 +00003513 /* allocate before insert / bind */
3514 if (vma->vm->allocate_va_range) {
3515 ret = vma->vm->allocate_va_range(vma->vm,
3516 vma->node.start,
3517 vma->node.size);
3518 if (ret)
3519 goto err_remove_node;
3520 }
3521
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003522 trace_i915_vma_bind(vma, flags);
3523 ret = i915_vma_bind(vma, obj->cache_level,
3524 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
3525 if (ret)
3526 goto err_finish_gtt;
3527
Ben Widawsky35c20a62013-05-31 11:28:48 -07003528 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003529 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003530
Daniel Vetter262de142014-02-14 14:01:20 +01003531 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003532
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003533err_finish_gtt:
3534 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003535err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003536 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003537err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003538 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003539 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003540err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003541 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003542 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003543}
3544
Chris Wilson000433b2013-08-08 14:41:09 +01003545bool
Chris Wilson2c225692013-08-09 12:26:45 +01003546i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3547 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003548{
Eric Anholt673a3942008-07-30 12:06:12 -07003549 /* If we don't have a page list set up, then we're not pinned
3550 * to GPU, and we can ignore the cache flush because it'll happen
3551 * again at bind time.
3552 */
Chris Wilson05394f32010-11-08 19:18:58 +00003553 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003554 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003555
Imre Deak769ce462013-02-13 21:56:05 +02003556 /*
3557 * Stolen memory is always coherent with the GPU as it is explicitly
3558 * marked as wc by the system, or the system is cache-coherent.
3559 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003560 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003561 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003562
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003563 /* If the GPU is snooping the contents of the CPU cache,
3564 * we do not need to manually clear the CPU cache lines. However,
3565 * the caches are only snooped when the render cache is
3566 * flushed/invalidated. As we always have to emit invalidations
3567 * and flushes when moving into and out of the RENDER domain, correct
3568 * snooping behaviour occurs naturally as the result of our domain
3569 * tracking.
3570 */
Chris Wilson0f719792015-01-13 13:32:52 +00003571 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3572 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003573 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003574 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003575
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003576 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003577 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003578 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003579
3580 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003581}
3582
3583/** Flushes the GTT write domain for the object if it's dirty. */
3584static void
Chris Wilson05394f32010-11-08 19:18:58 +00003585i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003586{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003587 uint32_t old_write_domain;
3588
Chris Wilson05394f32010-11-08 19:18:58 +00003589 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003590 return;
3591
Chris Wilson63256ec2011-01-04 18:42:07 +00003592 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003593 * to it immediately go to main memory as far as we know, so there's
3594 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003595 *
3596 * However, we do have to enforce the order so that all writes through
3597 * the GTT land before any writes to the device, such as updates to
3598 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003599 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003600 wmb();
3601
Chris Wilson05394f32010-11-08 19:18:58 +00003602 old_write_domain = obj->base.write_domain;
3603 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003604
Daniel Vetterf99d7062014-06-19 16:01:59 +02003605 intel_fb_obj_flush(obj, false);
3606
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003607 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003608 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003609 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003610}
3611
3612/** Flushes the CPU write domain for the object if it's dirty. */
3613static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003614i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003615{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003616 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003617
Chris Wilson05394f32010-11-08 19:18:58 +00003618 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003619 return;
3620
Daniel Vettere62b59e2015-01-21 14:53:48 +01003621 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003622 i915_gem_chipset_flush(obj->base.dev);
3623
Chris Wilson05394f32010-11-08 19:18:58 +00003624 old_write_domain = obj->base.write_domain;
3625 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003626
Daniel Vetterf99d7062014-06-19 16:01:59 +02003627 intel_fb_obj_flush(obj, false);
3628
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003629 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003630 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003631 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003632}
3633
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003634/**
3635 * Moves a single object to the GTT read, and possibly write domain.
3636 *
3637 * This function returns when the move is complete, including waiting on
3638 * flushes to occur.
3639 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003640int
Chris Wilson20217462010-11-23 15:26:33 +00003641i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003642{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003643 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303644 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003645 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003646
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003647 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3648 return 0;
3649
Chris Wilson0201f1e2012-07-20 12:41:01 +01003650 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003651 if (ret)
3652 return ret;
3653
Chris Wilsonc8725f32014-03-17 12:21:55 +00003654 i915_gem_object_retire(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303655
3656 /* Flush and acquire obj->pages so that we are coherent through
3657 * direct access in memory with previous cached writes through
3658 * shmemfs and that our cache domain tracking remains valid.
3659 * For example, if the obj->filp was moved to swap without us
3660 * being notified and releasing the pages, we would mistakenly
3661 * continue to assume that the obj remained out of the CPU cached
3662 * domain.
3663 */
3664 ret = i915_gem_object_get_pages(obj);
3665 if (ret)
3666 return ret;
3667
Daniel Vettere62b59e2015-01-21 14:53:48 +01003668 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003669
Chris Wilsond0a57782012-10-09 19:24:37 +01003670 /* Serialise direct access to this object with the barriers for
3671 * coherent writes from the GPU, by effectively invalidating the
3672 * GTT domain upon first access.
3673 */
3674 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3675 mb();
3676
Chris Wilson05394f32010-11-08 19:18:58 +00003677 old_write_domain = obj->base.write_domain;
3678 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003679
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003680 /* It should now be out of any other write domains, and we can update
3681 * the domain values for our changes.
3682 */
Chris Wilson05394f32010-11-08 19:18:58 +00003683 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3684 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003685 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003686 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3687 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3688 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003689 }
3690
Daniel Vetterf99d7062014-06-19 16:01:59 +02003691 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003692 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003693
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003694 trace_i915_gem_object_change_domain(obj,
3695 old_read_domains,
3696 old_write_domain);
3697
Chris Wilson8325a092012-04-24 15:52:35 +01003698 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303699 vma = i915_gem_obj_to_ggtt(obj);
3700 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003701 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303702 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003703
Eric Anholte47c68e2008-11-14 13:35:19 -08003704 return 0;
3705}
3706
Chris Wilsone4ffd172011-04-04 09:44:39 +01003707int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3708 enum i915_cache_level cache_level)
3709{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003710 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003711 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003712 int ret;
3713
3714 if (obj->cache_level == cache_level)
3715 return 0;
3716
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003717 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003718 DRM_DEBUG("can not change the cache level of pinned objects\n");
3719 return -EBUSY;
3720 }
3721
Chris Wilsondf6f7832014-03-21 07:40:56 +00003722 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003723 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003724 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003725 if (ret)
3726 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003727 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003728 }
3729
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003730 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003731 ret = i915_gem_object_finish_gpu(obj);
3732 if (ret)
3733 return ret;
3734
3735 i915_gem_object_finish_gtt(obj);
3736
3737 /* Before SandyBridge, you could not use tiling or fence
3738 * registers with snooped memory, so relinquish any fences
3739 * currently pointing to our region in the aperture.
3740 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003741 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003742 ret = i915_gem_object_put_fence(obj);
3743 if (ret)
3744 return ret;
3745 }
3746
Ben Widawsky6f65e292013-12-06 14:10:56 -08003747 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003748 if (drm_mm_node_allocated(&vma->node)) {
3749 ret = i915_vma_bind(vma, cache_level,
3750 vma->bound & GLOBAL_BIND);
3751 if (ret)
3752 return ret;
3753 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003754 }
3755
Chris Wilson2c225692013-08-09 12:26:45 +01003756 list_for_each_entry(vma, &obj->vma_list, vma_link)
3757 vma->node.color = cache_level;
3758 obj->cache_level = cache_level;
3759
Chris Wilson0f719792015-01-13 13:32:52 +00003760 if (obj->cache_dirty &&
3761 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3762 cpu_write_needs_clflush(obj)) {
3763 if (i915_gem_clflush_object(obj, true))
3764 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003765 }
3766
Chris Wilsone4ffd172011-04-04 09:44:39 +01003767 return 0;
3768}
3769
Ben Widawsky199adf42012-09-21 17:01:20 -07003770int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3771 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003772{
Ben Widawsky199adf42012-09-21 17:01:20 -07003773 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003774 struct drm_i915_gem_object *obj;
3775 int ret;
3776
3777 ret = i915_mutex_lock_interruptible(dev);
3778 if (ret)
3779 return ret;
3780
3781 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3782 if (&obj->base == NULL) {
3783 ret = -ENOENT;
3784 goto unlock;
3785 }
3786
Chris Wilson651d7942013-08-08 14:41:10 +01003787 switch (obj->cache_level) {
3788 case I915_CACHE_LLC:
3789 case I915_CACHE_L3_LLC:
3790 args->caching = I915_CACHING_CACHED;
3791 break;
3792
Chris Wilson4257d3b2013-08-08 14:41:11 +01003793 case I915_CACHE_WT:
3794 args->caching = I915_CACHING_DISPLAY;
3795 break;
3796
Chris Wilson651d7942013-08-08 14:41:10 +01003797 default:
3798 args->caching = I915_CACHING_NONE;
3799 break;
3800 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003801
3802 drm_gem_object_unreference(&obj->base);
3803unlock:
3804 mutex_unlock(&dev->struct_mutex);
3805 return ret;
3806}
3807
Ben Widawsky199adf42012-09-21 17:01:20 -07003808int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3809 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003810{
Ben Widawsky199adf42012-09-21 17:01:20 -07003811 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003812 struct drm_i915_gem_object *obj;
3813 enum i915_cache_level level;
3814 int ret;
3815
Ben Widawsky199adf42012-09-21 17:01:20 -07003816 switch (args->caching) {
3817 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003818 level = I915_CACHE_NONE;
3819 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003820 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003821 level = I915_CACHE_LLC;
3822 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003823 case I915_CACHING_DISPLAY:
3824 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3825 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003826 default:
3827 return -EINVAL;
3828 }
3829
Ben Widawsky3bc29132012-09-26 16:15:20 -07003830 ret = i915_mutex_lock_interruptible(dev);
3831 if (ret)
3832 return ret;
3833
Chris Wilsone6994ae2012-07-10 10:27:08 +01003834 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3835 if (&obj->base == NULL) {
3836 ret = -ENOENT;
3837 goto unlock;
3838 }
3839
3840 ret = i915_gem_object_set_cache_level(obj, level);
3841
3842 drm_gem_object_unreference(&obj->base);
3843unlock:
3844 mutex_unlock(&dev->struct_mutex);
3845 return ret;
3846}
3847
Chris Wilsoncc98b412013-08-09 12:25:09 +01003848static bool is_pin_display(struct drm_i915_gem_object *obj)
3849{
Oscar Mateo19656432014-05-16 14:20:43 +01003850 struct i915_vma *vma;
3851
Oscar Mateo19656432014-05-16 14:20:43 +01003852 vma = i915_gem_obj_to_ggtt(obj);
3853 if (!vma)
3854 return false;
3855
Daniel Vetter4feb7652014-11-24 11:21:52 +01003856 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003857 * 1. The display engine (scanouts, sprites, cursors);
3858 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003859 *
3860 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003861 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003862 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003863 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003864}
3865
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003866/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003867 * Prepare buffer for display plane (scanout, cursors, etc).
3868 * Can be called from an uninterruptible phase (modesetting) and allows
3869 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003870 */
3871int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003872i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3873 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003874 struct intel_engine_cs *pipelined,
3875 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003876{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003877 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003878 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003879 int ret;
3880
John Harrison41c52412014-11-24 18:49:43 +00003881 if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003882 ret = i915_gem_object_sync(obj, pipelined);
3883 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003884 return ret;
3885 }
3886
Chris Wilsoncc98b412013-08-09 12:25:09 +01003887 /* Mark the pin_display early so that we account for the
3888 * display coherency whilst setting up the cache domains.
3889 */
Oscar Mateo19656432014-05-16 14:20:43 +01003890 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003891 obj->pin_display = true;
3892
Eric Anholta7ef0642011-03-29 16:59:54 -07003893 /* The display engine is not coherent with the LLC cache on gen6. As
3894 * a result, we make sure that the pinning that is about to occur is
3895 * done with uncached PTEs. This is lowest common denominator for all
3896 * chipsets.
3897 *
3898 * However for gen6+, we could do better by using the GFDT bit instead
3899 * of uncaching, which would allow us to flush all the LLC-cached data
3900 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3901 */
Chris Wilson651d7942013-08-08 14:41:10 +01003902 ret = i915_gem_object_set_cache_level(obj,
3903 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003904 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003905 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003906
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003907 /* As the user may map the buffer once pinned in the display plane
3908 * (e.g. libkms for the bootup splash), we have to ensure that we
3909 * always use map_and_fenceable for all scanout buffers.
3910 */
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003911 ret = i915_gem_object_ggtt_pin(obj, view, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003912 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003913 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003914
Daniel Vettere62b59e2015-01-21 14:53:48 +01003915 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003916
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003917 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003918 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003919
3920 /* It should now be out of any other write domains, and we can update
3921 * the domain values for our changes.
3922 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003923 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003924 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003925
3926 trace_i915_gem_object_change_domain(obj,
3927 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003928 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003929
3930 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003931
3932err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003933 WARN_ON(was_pin_display != is_pin_display(obj));
3934 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003935 return ret;
3936}
3937
3938void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003939i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3940 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003941{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003942 i915_gem_object_ggtt_unpin_view(obj, view);
3943
Chris Wilsoncc98b412013-08-09 12:25:09 +01003944 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003945}
3946
Chris Wilson85345512010-11-13 09:49:11 +00003947int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003948i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003949{
Chris Wilson88241782011-01-07 17:09:48 +00003950 int ret;
3951
Chris Wilsona8198ee2011-04-13 22:04:09 +01003952 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003953 return 0;
3954
Chris Wilson0201f1e2012-07-20 12:41:01 +01003955 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003956 if (ret)
3957 return ret;
3958
Chris Wilsona8198ee2011-04-13 22:04:09 +01003959 /* Ensure that we invalidate the GPU's caches and TLBs. */
3960 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003961 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003962}
3963
Eric Anholte47c68e2008-11-14 13:35:19 -08003964/**
3965 * Moves a single object to the CPU read, and possibly write domain.
3966 *
3967 * This function returns when the move is complete, including waiting on
3968 * flushes to occur.
3969 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003970int
Chris Wilson919926a2010-11-12 13:42:53 +00003971i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003972{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003973 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003974 int ret;
3975
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003976 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3977 return 0;
3978
Chris Wilson0201f1e2012-07-20 12:41:01 +01003979 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003980 if (ret)
3981 return ret;
3982
Chris Wilsonc8725f32014-03-17 12:21:55 +00003983 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003984 i915_gem_object_flush_gtt_write_domain(obj);
3985
Chris Wilson05394f32010-11-08 19:18:58 +00003986 old_write_domain = obj->base.write_domain;
3987 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003988
Eric Anholte47c68e2008-11-14 13:35:19 -08003989 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003990 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003991 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003992
Chris Wilson05394f32010-11-08 19:18:58 +00003993 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003994 }
3995
3996 /* It should now be out of any other write domains, and we can update
3997 * the domain values for our changes.
3998 */
Chris Wilson05394f32010-11-08 19:18:58 +00003999 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004000
4001 /* If we're writing through the CPU, then the GPU read domains will
4002 * need to be invalidated at next use.
4003 */
4004 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004005 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4006 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004007 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004008
Daniel Vetterf99d7062014-06-19 16:01:59 +02004009 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004010 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004011
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004012 trace_i915_gem_object_change_domain(obj,
4013 old_read_domains,
4014 old_write_domain);
4015
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004016 return 0;
4017}
4018
Eric Anholt673a3942008-07-30 12:06:12 -07004019/* Throttle our rendering by waiting until the ring has completed our requests
4020 * emitted over 20 msec ago.
4021 *
Eric Anholtb9624422009-06-03 07:27:35 +00004022 * Note that if we were to use the current jiffies each time around the loop,
4023 * we wouldn't escape the function with any frames outstanding if the time to
4024 * render a frame was over 20ms.
4025 *
Eric Anholt673a3942008-07-30 12:06:12 -07004026 * This should get us reasonable parallelism between CPU and GPU but also
4027 * relatively low latency when blocking on a particular request to finish.
4028 */
4029static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004030i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004031{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004032 struct drm_i915_private *dev_priv = dev->dev_private;
4033 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004034 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004035 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004036 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004037 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004038
Daniel Vetter308887a2012-11-14 17:14:06 +01004039 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4040 if (ret)
4041 return ret;
4042
4043 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4044 if (ret)
4045 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004046
Chris Wilson1c255952010-09-26 11:03:27 +01004047 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004048 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004049 if (time_after_eq(request->emitted_jiffies, recent_enough))
4050 break;
4051
John Harrison54fb2412014-11-24 18:49:27 +00004052 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004053 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004054 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004055 if (target)
4056 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004057 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004058
John Harrison54fb2412014-11-24 18:49:27 +00004059 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004060 return 0;
4061
John Harrison9c654812014-11-24 18:49:35 +00004062 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004063 if (ret == 0)
4064 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004065
John Harrisonff865882014-11-24 18:49:28 +00004066 mutex_lock(&dev->struct_mutex);
4067 i915_gem_request_unreference(target);
4068 mutex_unlock(&dev->struct_mutex);
4069
Eric Anholt673a3942008-07-30 12:06:12 -07004070 return ret;
4071}
4072
Chris Wilsond23db882014-05-23 08:48:08 +02004073static bool
4074i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4075{
4076 struct drm_i915_gem_object *obj = vma->obj;
4077
4078 if (alignment &&
4079 vma->node.start & (alignment - 1))
4080 return true;
4081
4082 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4083 return true;
4084
4085 if (flags & PIN_OFFSET_BIAS &&
4086 vma->node.start < (flags & PIN_OFFSET_MASK))
4087 return true;
4088
4089 return false;
4090}
4091
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004092static int
4093i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4094 struct i915_address_space *vm,
4095 const struct i915_ggtt_view *ggtt_view,
4096 uint32_t alignment,
4097 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004098{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004099 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004100 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004101 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004102 int ret;
4103
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004104 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4105 return -ENODEV;
4106
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004107 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004108 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004109
Chris Wilsonc826c442014-10-31 13:53:53 +00004110 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4111 return -EINVAL;
4112
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004113 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4114 return -EINVAL;
4115
4116 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4117 i915_gem_obj_to_vma(obj, vm);
4118
4119 if (IS_ERR(vma))
4120 return PTR_ERR(vma);
4121
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004122 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004123 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4124 return -EBUSY;
4125
Chris Wilsond23db882014-05-23 08:48:08 +02004126 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004127 unsigned long offset;
4128 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view->type) :
4129 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004130 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004131 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004132 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004133 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004134 ggtt_view ? "ggtt" : "ppgtt",
4135 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004136 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004137 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004138 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004139 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004140 if (ret)
4141 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004142
4143 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004144 }
4145 }
4146
Chris Wilsonef79e172014-10-31 13:53:52 +00004147 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004148 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Ben Widawsky563222a2015-03-19 12:53:28 +00004149 /* In true PPGTT, bind has possibly changed PDEs, which
4150 * means we must do a context switch before the GPU can
4151 * accurately read some of the VMAs.
4152 */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004153 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4154 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004155 if (IS_ERR(vma))
4156 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004157 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004158
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004159 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND)) {
4160 ret = i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND);
4161 if (ret)
4162 return ret;
4163 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004164
Chris Wilsonef79e172014-10-31 13:53:52 +00004165 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4166 bool mappable, fenceable;
4167 u32 fence_size, fence_alignment;
4168
4169 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4170 obj->base.size,
4171 obj->tiling_mode);
4172 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4173 obj->base.size,
4174 obj->tiling_mode,
4175 true);
4176
4177 fenceable = (vma->node.size == fence_size &&
4178 (vma->node.start & (fence_alignment - 1)) == 0);
4179
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004180 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004181 dev_priv->gtt.mappable_end);
4182
4183 obj->map_and_fenceable = mappable && fenceable;
4184 }
4185
4186 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4187
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004188 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004189 if (flags & PIN_MAPPABLE)
4190 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004191
4192 return 0;
4193}
4194
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004195int
4196i915_gem_object_pin(struct drm_i915_gem_object *obj,
4197 struct i915_address_space *vm,
4198 uint32_t alignment,
4199 uint64_t flags)
4200{
4201 return i915_gem_object_do_pin(obj, vm,
4202 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4203 alignment, flags);
4204}
4205
4206int
4207i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4208 const struct i915_ggtt_view *view,
4209 uint32_t alignment,
4210 uint64_t flags)
4211{
4212 if (WARN_ONCE(!view, "no view specified"))
4213 return -EINVAL;
4214
4215 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004216 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004217}
4218
Eric Anholt673a3942008-07-30 12:06:12 -07004219void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004220i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4221 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004222{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004223 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004224
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004225 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004226 WARN_ON(vma->pin_count == 0);
4227 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view->type));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004228
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004229 if (--vma->pin_count == 0 && view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson6299f992010-11-24 12:23:44 +00004230 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004231}
4232
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004233bool
4234i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4235{
4236 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4237 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4238 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4239
4240 WARN_ON(!ggtt_vma ||
4241 dev_priv->fence_regs[obj->fence_reg].pin_count >
4242 ggtt_vma->pin_count);
4243 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4244 return true;
4245 } else
4246 return false;
4247}
4248
4249void
4250i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4251{
4252 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4253 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4254 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4255 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4256 }
4257}
4258
Eric Anholt673a3942008-07-30 12:06:12 -07004259int
Eric Anholt673a3942008-07-30 12:06:12 -07004260i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004261 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004262{
4263 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004264 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004265 int ret;
4266
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004267 ret = i915_mutex_lock_interruptible(dev);
4268 if (ret)
4269 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004270
Chris Wilson05394f32010-11-08 19:18:58 +00004271 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004272 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004273 ret = -ENOENT;
4274 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004275 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004276
Chris Wilson0be555b2010-08-04 15:36:30 +01004277 /* Count all active objects as busy, even if they are currently not used
4278 * by the gpu. Users of this interface expect objects to eventually
4279 * become non-busy without any further actions, therefore emit any
4280 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004281 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004282 ret = i915_gem_object_flush_active(obj);
4283
Chris Wilson05394f32010-11-08 19:18:58 +00004284 args->busy = obj->active;
John Harrison41c52412014-11-24 18:49:43 +00004285 if (obj->last_read_req) {
4286 struct intel_engine_cs *ring;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004287 BUILD_BUG_ON(I915_NUM_RINGS > 16);
John Harrison41c52412014-11-24 18:49:43 +00004288 ring = i915_gem_request_get_ring(obj->last_read_req);
4289 args->busy |= intel_ring_flag(ring) << 16;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004290 }
Eric Anholt673a3942008-07-30 12:06:12 -07004291
Chris Wilson05394f32010-11-08 19:18:58 +00004292 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004293unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004294 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004295 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004296}
4297
4298int
4299i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4300 struct drm_file *file_priv)
4301{
Akshay Joshi0206e352011-08-16 15:34:10 -04004302 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004303}
4304
Chris Wilson3ef94da2009-09-14 16:50:29 +01004305int
4306i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4307 struct drm_file *file_priv)
4308{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004310 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004311 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004312 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004313
4314 switch (args->madv) {
4315 case I915_MADV_DONTNEED:
4316 case I915_MADV_WILLNEED:
4317 break;
4318 default:
4319 return -EINVAL;
4320 }
4321
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004322 ret = i915_mutex_lock_interruptible(dev);
4323 if (ret)
4324 return ret;
4325
Chris Wilson05394f32010-11-08 19:18:58 +00004326 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004327 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328 ret = -ENOENT;
4329 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004330 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004331
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004332 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333 ret = -EINVAL;
4334 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004335 }
4336
Daniel Vetter656bfa32014-11-20 09:26:30 +01004337 if (obj->pages &&
4338 obj->tiling_mode != I915_TILING_NONE &&
4339 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4340 if (obj->madv == I915_MADV_WILLNEED)
4341 i915_gem_object_unpin_pages(obj);
4342 if (args->madv == I915_MADV_WILLNEED)
4343 i915_gem_object_pin_pages(obj);
4344 }
4345
Chris Wilson05394f32010-11-08 19:18:58 +00004346 if (obj->madv != __I915_MADV_PURGED)
4347 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004348
Chris Wilson6c085a72012-08-20 11:40:46 +02004349 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004350 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004351 i915_gem_object_truncate(obj);
4352
Chris Wilson05394f32010-11-08 19:18:58 +00004353 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004354
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004355out:
Chris Wilson05394f32010-11-08 19:18:58 +00004356 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004357unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004358 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004359 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004360}
4361
Chris Wilson37e680a2012-06-07 15:38:42 +01004362void i915_gem_object_init(struct drm_i915_gem_object *obj,
4363 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004364{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004365 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004366 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004367 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004368 INIT_LIST_HEAD(&obj->vma_list);
Brad Volkin493018d2014-12-11 12:13:08 -08004369 INIT_LIST_HEAD(&obj->batch_pool_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004370
Chris Wilson37e680a2012-06-07 15:38:42 +01004371 obj->ops = ops;
4372
Chris Wilson0327d6b2012-08-11 15:41:06 +01004373 obj->fence_reg = I915_FENCE_REG_NONE;
4374 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004375
4376 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4377}
4378
Chris Wilson37e680a2012-06-07 15:38:42 +01004379static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4380 .get_pages = i915_gem_object_get_pages_gtt,
4381 .put_pages = i915_gem_object_put_pages_gtt,
4382};
4383
Chris Wilson05394f32010-11-08 19:18:58 +00004384struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4385 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004386{
Daniel Vetterc397b902010-04-09 19:05:07 +00004387 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004388 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004389 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004390
Chris Wilson42dcedd2012-11-15 11:32:30 +00004391 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004392 if (obj == NULL)
4393 return NULL;
4394
4395 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004396 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004397 return NULL;
4398 }
4399
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004400 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4401 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4402 /* 965gm cannot relocate objects above 4GiB. */
4403 mask &= ~__GFP_HIGHMEM;
4404 mask |= __GFP_DMA32;
4405 }
4406
Al Viro496ad9a2013-01-23 17:07:38 -05004407 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004408 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004409
Chris Wilson37e680a2012-06-07 15:38:42 +01004410 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004411
Daniel Vetterc397b902010-04-09 19:05:07 +00004412 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4413 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4414
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004415 if (HAS_LLC(dev)) {
4416 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004417 * cache) for about a 10% performance improvement
4418 * compared to uncached. Graphics requests other than
4419 * display scanout are coherent with the CPU in
4420 * accessing this cache. This means in this mode we
4421 * don't need to clflush on the CPU side, and on the
4422 * GPU side we only need to flush internal caches to
4423 * get data visible to the CPU.
4424 *
4425 * However, we maintain the display planes as UC, and so
4426 * need to rebind when first used as such.
4427 */
4428 obj->cache_level = I915_CACHE_LLC;
4429 } else
4430 obj->cache_level = I915_CACHE_NONE;
4431
Daniel Vetterd861e332013-07-24 23:25:03 +02004432 trace_i915_gem_object_create(obj);
4433
Chris Wilson05394f32010-11-08 19:18:58 +00004434 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004435}
4436
Chris Wilson340fbd82014-05-22 09:16:52 +01004437static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4438{
4439 /* If we are the last user of the backing storage (be it shmemfs
4440 * pages or stolen etc), we know that the pages are going to be
4441 * immediately released. In this case, we can then skip copying
4442 * back the contents from the GPU.
4443 */
4444
4445 if (obj->madv != I915_MADV_WILLNEED)
4446 return false;
4447
4448 if (obj->base.filp == NULL)
4449 return true;
4450
4451 /* At first glance, this looks racy, but then again so would be
4452 * userspace racing mmap against close. However, the first external
4453 * reference to the filp can only be obtained through the
4454 * i915_gem_mmap_ioctl() which safeguards us against the user
4455 * acquiring such a reference whilst we are in the middle of
4456 * freeing the object.
4457 */
4458 return atomic_long_read(&obj->base.filp->f_count) == 1;
4459}
4460
Chris Wilson1488fc02012-04-24 15:47:31 +01004461void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004462{
Chris Wilson1488fc02012-04-24 15:47:31 +01004463 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004464 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004465 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004466 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004467
Paulo Zanonif65c9162013-11-27 18:20:34 -02004468 intel_runtime_pm_get(dev_priv);
4469
Chris Wilson26e12f892011-03-20 11:20:19 +00004470 trace_i915_gem_object_destroy(obj);
4471
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004472 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004473 int ret;
4474
4475 vma->pin_count = 0;
4476 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004477 if (WARN_ON(ret == -ERESTARTSYS)) {
4478 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004479
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004480 was_interruptible = dev_priv->mm.interruptible;
4481 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004482
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004483 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004484
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004485 dev_priv->mm.interruptible = was_interruptible;
4486 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004487 }
4488
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004489 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4490 * before progressing. */
4491 if (obj->stolen)
4492 i915_gem_object_unpin_pages(obj);
4493
Daniel Vettera071fa02014-06-18 23:28:09 +02004494 WARN_ON(obj->frontbuffer_bits);
4495
Daniel Vetter656bfa32014-11-20 09:26:30 +01004496 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4497 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4498 obj->tiling_mode != I915_TILING_NONE)
4499 i915_gem_object_unpin_pages(obj);
4500
Ben Widawsky401c29f2013-05-31 11:28:47 -07004501 if (WARN_ON(obj->pages_pin_count))
4502 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004503 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004504 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004505 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004506 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004507
Chris Wilson9da3da62012-06-01 15:20:22 +01004508 BUG_ON(obj->pages);
4509
Chris Wilson2f745ad2012-09-04 21:02:58 +01004510 if (obj->base.import_attach)
4511 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004512
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004513 if (obj->ops->release)
4514 obj->ops->release(obj);
4515
Chris Wilson05394f32010-11-08 19:18:58 +00004516 drm_gem_object_release(&obj->base);
4517 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004518
Chris Wilson05394f32010-11-08 19:18:58 +00004519 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004520 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004521
4522 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004523}
4524
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004525struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4526 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004527{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004528 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004529 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4530 if (i915_is_ggtt(vma->vm) &&
4531 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4532 continue;
4533 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004534 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004535 }
4536 return NULL;
4537}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004538
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004539struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4540 const struct i915_ggtt_view *view)
4541{
4542 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4543 struct i915_vma *vma;
4544
4545 if (WARN_ONCE(!view, "no view specified"))
4546 return ERR_PTR(-EINVAL);
4547
4548 list_for_each_entry(vma, &obj->vma_list, vma_link)
4549 if (vma->vm == ggtt && vma->ggtt_view.type == view->type)
4550 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004551 return NULL;
4552}
4553
Ben Widawsky2f633152013-07-17 12:19:03 -07004554void i915_gem_vma_destroy(struct i915_vma *vma)
4555{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004556 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004557 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004558
4559 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4560 if (!list_empty(&vma->exec_list))
4561 return;
4562
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004563 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004564
Daniel Vetter841cd772014-08-06 15:04:48 +02004565 if (!i915_is_ggtt(vm))
4566 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004567
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004568 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004569
Ben Widawsky2f633152013-07-17 12:19:03 -07004570 kfree(vma);
4571}
4572
Chris Wilsone3efda42014-04-09 09:19:41 +01004573static void
4574i915_gem_stop_ringbuffers(struct drm_device *dev)
4575{
4576 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004577 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004578 int i;
4579
4580 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004581 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004582}
4583
Jesse Barnes5669fca2009-02-17 15:13:31 -08004584int
Chris Wilson45c5f202013-10-16 11:50:01 +01004585i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004586{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004588 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004589
Chris Wilson45c5f202013-10-16 11:50:01 +01004590 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004591 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004592 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004593 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004594
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004595 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004596
Chris Wilsone3efda42014-04-09 09:19:41 +01004597 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004598 mutex_unlock(&dev->struct_mutex);
4599
Chris Wilson737b1502015-01-26 18:03:03 +02004600 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004601 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004602 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004603
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004604 /* Assert that we sucessfully flushed all the work and
4605 * reset the GPU back to its idle, low power state.
4606 */
4607 WARN_ON(dev_priv->mm.busy);
4608
Eric Anholt673a3942008-07-30 12:06:12 -07004609 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004610
4611err:
4612 mutex_unlock(&dev->struct_mutex);
4613 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004614}
4615
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004616int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004617{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004618 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004619 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004620 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4621 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004622 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004623
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004624 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004625 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004626
Ben Widawskyc3787e22013-09-17 21:12:44 -07004627 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4628 if (ret)
4629 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004630
Ben Widawskyc3787e22013-09-17 21:12:44 -07004631 /*
4632 * Note: We do not worry about the concurrent register cacheline hang
4633 * here because no other code should access these registers other than
4634 * at initialization time.
4635 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004636 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004637 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4638 intel_ring_emit(ring, reg_base + i);
4639 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004640 }
4641
Ben Widawskyc3787e22013-09-17 21:12:44 -07004642 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004643
Ben Widawskyc3787e22013-09-17 21:12:44 -07004644 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004645}
4646
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004647void i915_gem_init_swizzling(struct drm_device *dev)
4648{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004649 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004650
Daniel Vetter11782b02012-01-31 16:47:55 +01004651 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004652 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4653 return;
4654
4655 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4656 DISP_TILE_SURFACE_SWIZZLING);
4657
Daniel Vetter11782b02012-01-31 16:47:55 +01004658 if (IS_GEN5(dev))
4659 return;
4660
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004661 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4662 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004663 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004664 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004665 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004666 else if (IS_GEN8(dev))
4667 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004668 else
4669 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004670}
Daniel Vettere21af882012-02-09 20:53:27 +01004671
Chris Wilson67b1b572012-07-05 23:49:40 +01004672static bool
4673intel_enable_blt(struct drm_device *dev)
4674{
4675 if (!HAS_BLT(dev))
4676 return false;
4677
4678 /* The blitter was dysfunctional on early prototypes */
4679 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4680 DRM_INFO("BLT not supported on this pre-production hardware;"
4681 " graphics performance will be degraded.\n");
4682 return false;
4683 }
4684
4685 return true;
4686}
4687
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004688static void init_unused_ring(struct drm_device *dev, u32 base)
4689{
4690 struct drm_i915_private *dev_priv = dev->dev_private;
4691
4692 I915_WRITE(RING_CTL(base), 0);
4693 I915_WRITE(RING_HEAD(base), 0);
4694 I915_WRITE(RING_TAIL(base), 0);
4695 I915_WRITE(RING_START(base), 0);
4696}
4697
4698static void init_unused_rings(struct drm_device *dev)
4699{
4700 if (IS_I830(dev)) {
4701 init_unused_ring(dev, PRB1_BASE);
4702 init_unused_ring(dev, SRB0_BASE);
4703 init_unused_ring(dev, SRB1_BASE);
4704 init_unused_ring(dev, SRB2_BASE);
4705 init_unused_ring(dev, SRB3_BASE);
4706 } else if (IS_GEN2(dev)) {
4707 init_unused_ring(dev, SRB0_BASE);
4708 init_unused_ring(dev, SRB1_BASE);
4709 } else if (IS_GEN3(dev)) {
4710 init_unused_ring(dev, PRB1_BASE);
4711 init_unused_ring(dev, PRB2_BASE);
4712 }
4713}
4714
Oscar Mateoa83014d2014-07-24 17:04:21 +01004715int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004716{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004717 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004718 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004719
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004720 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004721 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004722 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004723
4724 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004725 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004726 if (ret)
4727 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004728 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004729
Chris Wilson67b1b572012-07-05 23:49:40 +01004730 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004731 ret = intel_init_blt_ring_buffer(dev);
4732 if (ret)
4733 goto cleanup_bsd_ring;
4734 }
4735
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004736 if (HAS_VEBOX(dev)) {
4737 ret = intel_init_vebox_ring_buffer(dev);
4738 if (ret)
4739 goto cleanup_blt_ring;
4740 }
4741
Zhao Yakui845f74a2014-04-17 10:37:37 +08004742 if (HAS_BSD2(dev)) {
4743 ret = intel_init_bsd2_ring_buffer(dev);
4744 if (ret)
4745 goto cleanup_vebox_ring;
4746 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004747
Mika Kuoppala99433932013-01-22 14:12:17 +02004748 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4749 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004750 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004751
4752 return 0;
4753
Zhao Yakui845f74a2014-04-17 10:37:37 +08004754cleanup_bsd2_ring:
4755 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004756cleanup_vebox_ring:
4757 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004758cleanup_blt_ring:
4759 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4760cleanup_bsd_ring:
4761 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4762cleanup_render_ring:
4763 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4764
4765 return ret;
4766}
4767
4768int
4769i915_gem_init_hw(struct drm_device *dev)
4770{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004771 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004772 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004773 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004774
4775 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4776 return -EIO;
4777
Chris Wilson5e4f5182015-02-13 14:35:59 +00004778 /* Double layer security blanket, see i915_gem_init() */
4779 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4780
Ben Widawsky59124502013-07-04 11:02:05 -07004781 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004782 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004783
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004784 if (IS_HASWELL(dev))
4785 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4786 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004787
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004788 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004789 if (IS_IVYBRIDGE(dev)) {
4790 u32 temp = I915_READ(GEN7_MSG_CTL);
4791 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4792 I915_WRITE(GEN7_MSG_CTL, temp);
4793 } else if (INTEL_INFO(dev)->gen >= 7) {
4794 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4795 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4796 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4797 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004798 }
4799
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004800 i915_gem_init_swizzling(dev);
4801
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004802 /*
4803 * At least 830 can leave some of the unused rings
4804 * "active" (ie. head != tail) after resume which
4805 * will prevent c3 entry. Makes sure all unused rings
4806 * are totally idle.
4807 */
4808 init_unused_rings(dev);
4809
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004810 for_each_ring(ring, dev_priv, i) {
4811 ret = ring->init_hw(ring);
4812 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004813 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004814 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004815
Ben Widawskyc3787e22013-09-17 21:12:44 -07004816 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4817 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4818
David Woodhousef48a0162015-01-20 17:21:42 +00004819 ret = i915_ppgtt_init_hw(dev);
4820 if (ret && ret != -EIO) {
4821 DRM_ERROR("PPGTT enable failed %d\n", ret);
4822 i915_gem_cleanup_ringbuffer(dev);
4823 }
4824
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004825 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004826 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004827 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004828 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004829
Chris Wilson5e4f5182015-02-13 14:35:59 +00004830 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02004831 }
4832
Chris Wilson5e4f5182015-02-13 14:35:59 +00004833out:
4834 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004835 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004836}
4837
Chris Wilson1070a422012-04-24 15:47:41 +01004838int i915_gem_init(struct drm_device *dev)
4839{
4840 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004841 int ret;
4842
Oscar Mateo127f1002014-07-24 17:04:11 +01004843 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4844 i915.enable_execlists);
4845
Chris Wilson1070a422012-04-24 15:47:41 +01004846 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004847
4848 if (IS_VALLEYVIEW(dev)) {
4849 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004850 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4851 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4852 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004853 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4854 }
4855
Oscar Mateoa83014d2014-07-24 17:04:21 +01004856 if (!i915.enable_execlists) {
4857 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4858 dev_priv->gt.init_rings = i915_gem_init_rings;
4859 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4860 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004861 } else {
4862 dev_priv->gt.do_execbuf = intel_execlists_submission;
4863 dev_priv->gt.init_rings = intel_logical_rings_init;
4864 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4865 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004866 }
4867
Chris Wilson5e4f5182015-02-13 14:35:59 +00004868 /* This is just a security blanket to placate dragons.
4869 * On some systems, we very sporadically observe that the first TLBs
4870 * used by the CS may be stale, despite us poking the TLB reset. If
4871 * we hold the forcewake during initialisation these problems
4872 * just magically go away.
4873 */
4874 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4875
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004876 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004877 if (ret)
4878 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004879
Ben Widawskyd7e50082012-12-18 10:31:25 -08004880 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004881
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004882 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004883 if (ret)
4884 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004885
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004886 ret = dev_priv->gt.init_rings(dev);
4887 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004888 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004889
4890 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004891 if (ret == -EIO) {
4892 /* Allow ring initialisation to fail by marking the GPU as
4893 * wedged. But we only want to do this where the GPU is angry,
4894 * for all other failure, such as an allocation failure, bail.
4895 */
4896 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4897 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4898 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004899 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004900
4901out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004902 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004903 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004904
Chris Wilson60990322014-04-09 09:19:42 +01004905 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004906}
4907
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004908void
4909i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4910{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004911 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004912 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004913 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004914
Chris Wilsonb4519512012-05-11 14:29:30 +01004915 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004916 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004917}
4918
Chris Wilson64193402010-10-24 12:38:05 +01004919static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004920init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004921{
4922 INIT_LIST_HEAD(&ring->active_list);
4923 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004924}
4925
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004926void i915_init_vm(struct drm_i915_private *dev_priv,
4927 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004928{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004929 if (!i915_is_ggtt(vm))
4930 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004931 vm->dev = dev_priv->dev;
4932 INIT_LIST_HEAD(&vm->active_list);
4933 INIT_LIST_HEAD(&vm->inactive_list);
4934 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004935 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004936}
4937
Eric Anholt673a3942008-07-30 12:06:12 -07004938void
4939i915_gem_load(struct drm_device *dev)
4940{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004941 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004942 int i;
4943
4944 dev_priv->slab =
4945 kmem_cache_create("i915_gem_object",
4946 sizeof(struct drm_i915_gem_object), 0,
4947 SLAB_HWCACHE_ALIGN,
4948 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004949
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004950 INIT_LIST_HEAD(&dev_priv->vm_list);
4951 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4952
Ben Widawskya33afea2013-09-17 21:12:45 -07004953 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004954 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4955 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004956 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004957 for (i = 0; i < I915_NUM_RINGS; i++)
4958 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004959 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004960 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004961 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4962 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004963 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4964 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004965 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004966
Chris Wilson72bfa192010-12-19 11:42:05 +00004967 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4968
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004969 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4970 dev_priv->num_fence_regs = 32;
4971 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004972 dev_priv->num_fence_regs = 16;
4973 else
4974 dev_priv->num_fence_regs = 8;
4975
Yu Zhangeb822892015-02-10 19:05:49 +08004976 if (intel_vgpu_active(dev))
4977 dev_priv->num_fence_regs =
4978 I915_READ(vgtif_reg(avail_rs.fence_num));
4979
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004980 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004981 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4982 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004983
Eric Anholt673a3942008-07-30 12:06:12 -07004984 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004985 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004986
Chris Wilsonce453d82011-02-21 14:43:56 +00004987 dev_priv->mm.interruptible = true;
4988
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004989 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004990
Brad Volkin78a42372014-12-11 12:13:09 -08004991 i915_gem_batch_pool_init(dev, &dev_priv->mm.batch_pool);
4992
Daniel Vetterf99d7062014-06-19 16:01:59 +02004993 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004994}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004995
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004996void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004997{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004998 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004999
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005000 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5001
Eric Anholtb9624422009-06-03 07:27:35 +00005002 /* Clean up our request list when the client is going away, so that
5003 * later retire_requests won't dereference our soon-to-be-gone
5004 * file_priv.
5005 */
Chris Wilson1c255952010-09-26 11:03:27 +01005006 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005007 while (!list_empty(&file_priv->mm.request_list)) {
5008 struct drm_i915_gem_request *request;
5009
5010 request = list_first_entry(&file_priv->mm.request_list,
5011 struct drm_i915_gem_request,
5012 client_list);
5013 list_del(&request->client_list);
5014 request->file_priv = NULL;
5015 }
Chris Wilson1c255952010-09-26 11:03:27 +01005016 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005017}
Chris Wilson31169712009-09-14 16:50:28 +01005018
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005019static void
5020i915_gem_file_idle_work_handler(struct work_struct *work)
5021{
5022 struct drm_i915_file_private *file_priv =
5023 container_of(work, typeof(*file_priv), mm.idle_work.work);
5024
5025 atomic_set(&file_priv->rps_wait_boost, false);
5026}
5027
5028int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5029{
5030 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005031 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005032
5033 DRM_DEBUG_DRIVER("\n");
5034
5035 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5036 if (!file_priv)
5037 return -ENOMEM;
5038
5039 file->driver_priv = file_priv;
5040 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005041 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005042
5043 spin_lock_init(&file_priv->mm.lock);
5044 INIT_LIST_HEAD(&file_priv->mm.request_list);
5045 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5046 i915_gem_file_idle_work_handler);
5047
Ben Widawskye422b882013-12-06 14:10:58 -08005048 ret = i915_gem_context_open(dev, file);
5049 if (ret)
5050 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051
Ben Widawskye422b882013-12-06 14:10:58 -08005052 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005053}
5054
Daniel Vetterb680c372014-09-19 18:27:27 +02005055/**
5056 * i915_gem_track_fb - update frontbuffer tracking
5057 * old: current GEM buffer for the frontbuffer slots
5058 * new: new GEM buffer for the frontbuffer slots
5059 * frontbuffer_bits: bitmask of frontbuffer slots
5060 *
5061 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5062 * from @old and setting them in @new. Both @old and @new can be NULL.
5063 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005064void i915_gem_track_fb(struct drm_i915_gem_object *old,
5065 struct drm_i915_gem_object *new,
5066 unsigned frontbuffer_bits)
5067{
5068 if (old) {
5069 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5070 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5071 old->frontbuffer_bits &= ~frontbuffer_bits;
5072 }
5073
5074 if (new) {
5075 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5076 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5077 new->frontbuffer_bits |= frontbuffer_bits;
5078 }
5079}
5080
Ben Widawskya70a3142013-07-31 16:59:56 -07005081/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005082unsigned long
5083i915_gem_obj_offset(struct drm_i915_gem_object *o,
5084 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005085{
5086 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5087 struct i915_vma *vma;
5088
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005089 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005090
Ben Widawskya70a3142013-07-31 16:59:56 -07005091 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005092 if (i915_is_ggtt(vma->vm) &&
5093 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5094 continue;
5095 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005096 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005097 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005098
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005099 WARN(1, "%s vma for this object not found.\n",
5100 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005101 return -1;
5102}
5103
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005104unsigned long
5105i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5106 enum i915_ggtt_view_type view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005107{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005108 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005109 struct i915_vma *vma;
5110
5111 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005112 if (vma->vm == ggtt && vma->ggtt_view.type == view)
5113 return vma->node.start;
5114
5115 WARN(1, "global vma for this object not found.\n");
5116 return -1;
5117}
5118
5119bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5120 struct i915_address_space *vm)
5121{
5122 struct i915_vma *vma;
5123
5124 list_for_each_entry(vma, &o->vma_list, vma_link) {
5125 if (i915_is_ggtt(vma->vm) &&
5126 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5127 continue;
5128 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5129 return true;
5130 }
5131
5132 return false;
5133}
5134
5135bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
5136 enum i915_ggtt_view_type view)
5137{
5138 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5139 struct i915_vma *vma;
5140
5141 list_for_each_entry(vma, &o->vma_list, vma_link)
5142 if (vma->vm == ggtt &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005143 vma->ggtt_view.type == view &&
5144 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005145 return true;
5146
5147 return false;
5148}
5149
5150bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5151{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005152 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005153
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005154 list_for_each_entry(vma, &o->vma_list, vma_link)
5155 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005156 return true;
5157
5158 return false;
5159}
5160
5161unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5162 struct i915_address_space *vm)
5163{
5164 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5165 struct i915_vma *vma;
5166
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005167 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005168
5169 BUG_ON(list_empty(&o->vma_list));
5170
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005171 list_for_each_entry(vma, &o->vma_list, vma_link) {
5172 if (i915_is_ggtt(vma->vm) &&
5173 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5174 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005175 if (vma->vm == vm)
5176 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005177 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005178 return 0;
5179}
5180
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005181bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005182{
5183 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005184 list_for_each_entry(vma, &obj->vma_list, vma_link) {
5185 if (i915_is_ggtt(vma->vm) &&
5186 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5187 continue;
5188 if (vma->pin_count > 0)
5189 return true;
5190 }
5191 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005192}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005193